xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/pinctrl-rk805.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Pinctrl driver for Rockchip RK805 PMIC
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2017, Fuzhou Rockchip Electronics Co., Ltd
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Joseph Chen <chenjh@rock-chips.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Based on the pinctrl-as3722 driver
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/gpio/driver.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/mfd/rk808.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
23*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
24*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
25*4882a593Smuzhiyun #include <linux/pm.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "core.h"
29*4882a593Smuzhiyun #include "pinconf.h"
30*4882a593Smuzhiyun #include "pinctrl-utils.h"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun struct rk805_pin_function {
33*4882a593Smuzhiyun 	const char *name;
34*4882a593Smuzhiyun 	const char *const *groups;
35*4882a593Smuzhiyun 	unsigned int ngroups;
36*4882a593Smuzhiyun 	int mux_option;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct rk805_pin_group {
40*4882a593Smuzhiyun 	const char *name;
41*4882a593Smuzhiyun 	const unsigned int pins[1];
42*4882a593Smuzhiyun 	unsigned int npins;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  * @reg: gpio setting register;
47*4882a593Smuzhiyun  * @fun_mask: functions select mask value, when set is gpio;
48*4882a593Smuzhiyun  * @dir_mask: input or output mask value, when set is output, otherwise input;
49*4882a593Smuzhiyun  * @val_mask: gpio set value, when set is level high, otherwise low;
50*4882a593Smuzhiyun  *
51*4882a593Smuzhiyun  * Different PMIC has different pin features, belowing 3 mask members are not
52*4882a593Smuzhiyun  * all necessary for every PMIC. For example, RK805 has 2 pins that can be used
53*4882a593Smuzhiyun  * as output only GPIOs, so func_mask and dir_mask are not needed. RK816 has 1
54*4882a593Smuzhiyun  * pin that can be used as TS/GPIO, so fun_mask, dir_mask and val_mask are all
55*4882a593Smuzhiyun  * necessary.
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun struct rk805_pin_config {
58*4882a593Smuzhiyun 	u8 reg;
59*4882a593Smuzhiyun 	u8 fun_msk;
60*4882a593Smuzhiyun 	u8 dir_msk;
61*4882a593Smuzhiyun 	u8 val_msk;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun struct rk805_pctrl_info {
65*4882a593Smuzhiyun 	struct rk808 *rk808;
66*4882a593Smuzhiyun 	struct device *dev;
67*4882a593Smuzhiyun 	struct pinctrl_dev *pctl;
68*4882a593Smuzhiyun 	struct gpio_chip gpio_chip;
69*4882a593Smuzhiyun 	struct pinctrl_desc pinctrl_desc;
70*4882a593Smuzhiyun 	const struct rk805_pin_function *functions;
71*4882a593Smuzhiyun 	unsigned int num_functions;
72*4882a593Smuzhiyun 	const struct rk805_pin_group *groups;
73*4882a593Smuzhiyun 	int num_pin_groups;
74*4882a593Smuzhiyun 	const struct pinctrl_pin_desc *pins;
75*4882a593Smuzhiyun 	unsigned int num_pins;
76*4882a593Smuzhiyun 	const struct rk805_pin_config *pin_cfg;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun enum rk805_pinmux_option {
80*4882a593Smuzhiyun 	RK805_PINMUX_GPIO,
81*4882a593Smuzhiyun 	RK805_PINMUX_TS,
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun enum {
85*4882a593Smuzhiyun 	RK805_GPIO0,
86*4882a593Smuzhiyun 	RK805_GPIO1,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static const char *const rk805_gpio_groups[] = {
90*4882a593Smuzhiyun 	"gpio0",
91*4882a593Smuzhiyun 	"gpio1",
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* RK805: 2 output only GPIOs */
95*4882a593Smuzhiyun static const struct pinctrl_pin_desc rk805_pins_desc[] = {
96*4882a593Smuzhiyun 	PINCTRL_PIN(RK805_GPIO0, "gpio0"),
97*4882a593Smuzhiyun 	PINCTRL_PIN(RK805_GPIO1, "gpio1"),
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static const struct rk805_pin_function rk805_pin_functions[] = {
101*4882a593Smuzhiyun 	{
102*4882a593Smuzhiyun 		.name = "gpio",
103*4882a593Smuzhiyun 		.groups = rk805_gpio_groups,
104*4882a593Smuzhiyun 		.ngroups = ARRAY_SIZE(rk805_gpio_groups),
105*4882a593Smuzhiyun 		.mux_option = RK805_PINMUX_GPIO,
106*4882a593Smuzhiyun 	},
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static const struct rk805_pin_group rk805_pin_groups[] = {
110*4882a593Smuzhiyun 	{
111*4882a593Smuzhiyun 		.name = "gpio0",
112*4882a593Smuzhiyun 		.pins = { RK805_GPIO0 },
113*4882a593Smuzhiyun 		.npins = 1,
114*4882a593Smuzhiyun 	},
115*4882a593Smuzhiyun 	{
116*4882a593Smuzhiyun 		.name = "gpio1",
117*4882a593Smuzhiyun 		.pins = { RK805_GPIO1 },
118*4882a593Smuzhiyun 		.npins = 1,
119*4882a593Smuzhiyun 	},
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define RK805_GPIO0_VAL_MSK	BIT(0)
123*4882a593Smuzhiyun #define RK805_GPIO1_VAL_MSK	BIT(1)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static const struct rk805_pin_config rk805_gpio_cfgs[] = {
126*4882a593Smuzhiyun 	{
127*4882a593Smuzhiyun 		.reg = RK805_OUT_REG,
128*4882a593Smuzhiyun 		.val_msk = RK805_GPIO0_VAL_MSK,
129*4882a593Smuzhiyun 	},
130*4882a593Smuzhiyun 	{
131*4882a593Smuzhiyun 		.reg = RK805_OUT_REG,
132*4882a593Smuzhiyun 		.val_msk = RK805_GPIO1_VAL_MSK,
133*4882a593Smuzhiyun 	},
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define RK816_FUN_MASK		BIT(2)
137*4882a593Smuzhiyun #define RK816_VAL_MASK		BIT(3)
138*4882a593Smuzhiyun #define RK816_DIR_MASK		BIT(4)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun enum {
141*4882a593Smuzhiyun 	RK816_GPIO0,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* RK816: gpio/ts */
145*4882a593Smuzhiyun static const char *const rk816_gpio_groups[] = {
146*4882a593Smuzhiyun 	"gpio0",
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static const struct pinctrl_pin_desc rk816_pins_desc[] = {
150*4882a593Smuzhiyun 	PINCTRL_PIN(RK816_GPIO0, "gpio0"),
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static const struct rk805_pin_function rk816_pin_functions[] = {
154*4882a593Smuzhiyun 	{
155*4882a593Smuzhiyun 		.name = "gpio",
156*4882a593Smuzhiyun 		.groups = rk816_gpio_groups,
157*4882a593Smuzhiyun 		.ngroups = ARRAY_SIZE(rk816_gpio_groups),
158*4882a593Smuzhiyun 		.mux_option = RK805_PINMUX_GPIO,
159*4882a593Smuzhiyun 	},
160*4882a593Smuzhiyun 	{
161*4882a593Smuzhiyun 		.name = "ts",
162*4882a593Smuzhiyun 		.groups = rk816_gpio_groups,
163*4882a593Smuzhiyun 		.ngroups = ARRAY_SIZE(rk816_gpio_groups),
164*4882a593Smuzhiyun 		.mux_option = RK805_PINMUX_TS,
165*4882a593Smuzhiyun 	},
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const struct rk805_pin_group rk816_pin_groups[] = {
169*4882a593Smuzhiyun 	{
170*4882a593Smuzhiyun 		.name = "gpio0",
171*4882a593Smuzhiyun 		.pins = { RK816_GPIO0 },
172*4882a593Smuzhiyun 		.npins = 1,
173*4882a593Smuzhiyun 	},
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static struct rk805_pin_config rk816_gpio_cfgs[] = {
177*4882a593Smuzhiyun 	{
178*4882a593Smuzhiyun 		.reg = RK816_GPIO_IO_POL_REG,
179*4882a593Smuzhiyun 		.val_msk = RK816_VAL_MASK,
180*4882a593Smuzhiyun 		.fun_msk = RK816_FUN_MASK,
181*4882a593Smuzhiyun 		.dir_msk = RK816_DIR_MASK,
182*4882a593Smuzhiyun 	},
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun enum rk817_pinmux_option {
186*4882a593Smuzhiyun 	RK817_PINMUX_FUN0 = 0,
187*4882a593Smuzhiyun 	RK817_PINMUX_FUN1,
188*4882a593Smuzhiyun 	RK817_PINMUX_FUN2,
189*4882a593Smuzhiyun 	RK817_PINMUX_FUN3
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun enum {
193*4882a593Smuzhiyun 	RK817_GPIO_SLP,
194*4882a593Smuzhiyun 	RK817_GPIO_TS,
195*4882a593Smuzhiyun 	RK817_GPIO_GT
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /* for rk809 only a sleep pin */
199*4882a593Smuzhiyun static const char *const rk817_gpio_groups[] = {
200*4882a593Smuzhiyun 	"gpio_slp",
201*4882a593Smuzhiyun 	"gpio_ts",
202*4882a593Smuzhiyun 	"gpio_gt",
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun static const struct pinctrl_pin_desc rk817_pins_desc[] = {
206*4882a593Smuzhiyun 	PINCTRL_PIN(RK817_GPIO_SLP, "gpio_slp"), /* sleep pin */
207*4882a593Smuzhiyun 	PINCTRL_PIN(RK817_GPIO_TS, "gpio_ts"), /* ts pin */
208*4882a593Smuzhiyun 	PINCTRL_PIN(RK817_GPIO_GT, "gpio_gt")/* gate pin */
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static const struct rk805_pin_function rk817_pin_functions[] = {
212*4882a593Smuzhiyun 	{
213*4882a593Smuzhiyun 		.name = "pin_fun0",
214*4882a593Smuzhiyun 		.groups = rk817_gpio_groups,
215*4882a593Smuzhiyun 		.ngroups = ARRAY_SIZE(rk817_gpio_groups),
216*4882a593Smuzhiyun 		.mux_option = RK817_PINMUX_FUN0,
217*4882a593Smuzhiyun 	},
218*4882a593Smuzhiyun 	{
219*4882a593Smuzhiyun 		.name = "pin_fun1",
220*4882a593Smuzhiyun 		.groups = rk817_gpio_groups,
221*4882a593Smuzhiyun 		.ngroups = ARRAY_SIZE(rk817_gpio_groups),
222*4882a593Smuzhiyun 		.mux_option = RK817_PINMUX_FUN1,
223*4882a593Smuzhiyun 	},
224*4882a593Smuzhiyun 	{
225*4882a593Smuzhiyun 		.name = "pin_fun2",
226*4882a593Smuzhiyun 		.groups = rk817_gpio_groups,
227*4882a593Smuzhiyun 		.ngroups = ARRAY_SIZE(rk817_gpio_groups),
228*4882a593Smuzhiyun 		.mux_option = RK817_PINMUX_FUN2,
229*4882a593Smuzhiyun 	},
230*4882a593Smuzhiyun 	{
231*4882a593Smuzhiyun 		.name = "pin_fun3",
232*4882a593Smuzhiyun 		.groups = rk817_gpio_groups,
233*4882a593Smuzhiyun 		.ngroups = ARRAY_SIZE(rk817_gpio_groups),
234*4882a593Smuzhiyun 		.mux_option = RK817_PINMUX_FUN3,
235*4882a593Smuzhiyun 	},
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /* for rk809 only a sleep pin */
239*4882a593Smuzhiyun static const struct rk805_pin_group rk817_pin_groups[] = {
240*4882a593Smuzhiyun 	{
241*4882a593Smuzhiyun 		.name = "gpio_slp",
242*4882a593Smuzhiyun 		.pins = { RK817_GPIO_SLP },
243*4882a593Smuzhiyun 		.npins = 1,
244*4882a593Smuzhiyun 	},
245*4882a593Smuzhiyun 	{
246*4882a593Smuzhiyun 		.name = "gpio_ts",
247*4882a593Smuzhiyun 		.pins = { RK817_GPIO_TS },
248*4882a593Smuzhiyun 		.npins = 1,
249*4882a593Smuzhiyun 	},
250*4882a593Smuzhiyun 	{
251*4882a593Smuzhiyun 		.name = "gpio_gt",
252*4882a593Smuzhiyun 		.pins = { RK817_GPIO_GT },
253*4882a593Smuzhiyun 		.npins = 1,
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define RK817_GPIOTS_VAL_MSK	BIT(3)
258*4882a593Smuzhiyun #define RK817_GPIOGT_VAL_MSK	BIT(6)
259*4882a593Smuzhiyun #define RK817_GPIOTS_FUNC_MSK	BIT(2)
260*4882a593Smuzhiyun #define RK817_GPIOGT_FUNC_MSK	BIT(5)
261*4882a593Smuzhiyun #define RK817_GPIOTS_DIR_MSK	BIT(4)
262*4882a593Smuzhiyun #define RK817_GPIOGT_DIR_MSK	BIT(7)
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun static struct rk805_pin_config rk817_gpio_cfgs[] = {
265*4882a593Smuzhiyun 	{
266*4882a593Smuzhiyun 		.reg = RK817_SYS_CFG(3),
267*4882a593Smuzhiyun 		.val_msk = 0,
268*4882a593Smuzhiyun 		.fun_msk = RK817_SLPPIN_FUNC_MSK,
269*4882a593Smuzhiyun 		.dir_msk = 0
270*4882a593Smuzhiyun 	},
271*4882a593Smuzhiyun 	{
272*4882a593Smuzhiyun 		.reg = RK817_GPIO_INT_CFG,
273*4882a593Smuzhiyun 		.val_msk = RK817_GPIOTS_VAL_MSK,
274*4882a593Smuzhiyun 		.fun_msk = RK817_GPIOTS_FUNC_MSK,
275*4882a593Smuzhiyun 		.dir_msk = RK817_GPIOTS_DIR_MSK
276*4882a593Smuzhiyun 	},
277*4882a593Smuzhiyun 	{
278*4882a593Smuzhiyun 		.reg = RK817_GPIO_INT_CFG,
279*4882a593Smuzhiyun 		.val_msk = RK817_GPIOGT_VAL_MSK,
280*4882a593Smuzhiyun 		.fun_msk = RK817_GPIOGT_FUNC_MSK,
281*4882a593Smuzhiyun 		.dir_msk = RK817_GPIOGT_DIR_MSK
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /* generic gpio chip */
rk805_gpio_get(struct gpio_chip * chip,unsigned int offset)286*4882a593Smuzhiyun static int rk805_gpio_get(struct gpio_chip *chip, unsigned int offset)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = gpiochip_get_data(chip);
289*4882a593Smuzhiyun 	int ret, val;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (!pci->pin_cfg[offset].val_msk) {
292*4882a593Smuzhiyun 		dev_dbg(pci->dev, "getting gpio%d value is not support\n",
293*4882a593Smuzhiyun 			offset);
294*4882a593Smuzhiyun 		return -1;
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	ret = regmap_read(pci->rk808->regmap, pci->pin_cfg[offset].reg, &val);
298*4882a593Smuzhiyun 	if (ret) {
299*4882a593Smuzhiyun 		dev_err(pci->dev, "get gpio%d value failed\n", offset);
300*4882a593Smuzhiyun 		return ret;
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	return !!(val & pci->pin_cfg[offset].val_msk);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
rk805_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)306*4882a593Smuzhiyun static void rk805_gpio_set(struct gpio_chip *chip,
307*4882a593Smuzhiyun 			   unsigned int offset,
308*4882a593Smuzhiyun 			   int value)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = gpiochip_get_data(chip);
311*4882a593Smuzhiyun 	int ret;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (!pci->pin_cfg[offset].val_msk)
314*4882a593Smuzhiyun 		return;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	ret = regmap_update_bits(pci->rk808->regmap,
317*4882a593Smuzhiyun 				 pci->pin_cfg[offset].reg,
318*4882a593Smuzhiyun 				 pci->pin_cfg[offset].val_msk,
319*4882a593Smuzhiyun 				 value ? pci->pin_cfg[offset].val_msk : 0);
320*4882a593Smuzhiyun 	if (ret)
321*4882a593Smuzhiyun 		dev_err(pci->dev, "set gpio%d value %d failed\n",
322*4882a593Smuzhiyun 			offset, value);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
rk805_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)325*4882a593Smuzhiyun static int rk805_gpio_direction_input(struct gpio_chip *chip,
326*4882a593Smuzhiyun 				      unsigned int offset)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	return pinctrl_gpio_direction_input(chip->base + offset);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
rk805_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)331*4882a593Smuzhiyun static int rk805_gpio_direction_output(struct gpio_chip *chip,
332*4882a593Smuzhiyun 				       unsigned int offset, int value)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	rk805_gpio_set(chip, offset, value);
335*4882a593Smuzhiyun 	return pinctrl_gpio_direction_output(chip->base + offset);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
rk805_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)338*4882a593Smuzhiyun static int rk805_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = gpiochip_get_data(chip);
341*4882a593Smuzhiyun 	unsigned int val;
342*4882a593Smuzhiyun 	int ret;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* default output*/
345*4882a593Smuzhiyun 	if (!pci->pin_cfg[offset].dir_msk)
346*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	ret = regmap_read(pci->rk808->regmap,
349*4882a593Smuzhiyun 			  pci->pin_cfg[offset].reg,
350*4882a593Smuzhiyun 			  &val);
351*4882a593Smuzhiyun 	if (ret) {
352*4882a593Smuzhiyun 		dev_err(pci->dev, "get gpio%d direction failed\n", offset);
353*4882a593Smuzhiyun 		return ret;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (val & pci->pin_cfg[offset].dir_msk)
357*4882a593Smuzhiyun 		return GPIO_LINE_DIRECTION_OUT;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return GPIO_LINE_DIRECTION_IN;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun static const struct gpio_chip rk805_gpio_chip = {
363*4882a593Smuzhiyun 	.label			= "rk805-gpio",
364*4882a593Smuzhiyun 	.request		= gpiochip_generic_request,
365*4882a593Smuzhiyun 	.free			= gpiochip_generic_free,
366*4882a593Smuzhiyun 	.get_direction		= rk805_gpio_get_direction,
367*4882a593Smuzhiyun 	.get			= rk805_gpio_get,
368*4882a593Smuzhiyun 	.set			= rk805_gpio_set,
369*4882a593Smuzhiyun 	.direction_input	= rk805_gpio_direction_input,
370*4882a593Smuzhiyun 	.direction_output	= rk805_gpio_direction_output,
371*4882a593Smuzhiyun 	.can_sleep		= true,
372*4882a593Smuzhiyun 	.base			= -1,
373*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun static struct gpio_chip rk816_gpio_chip = {
377*4882a593Smuzhiyun 	.label			= "rk816-gpio",
378*4882a593Smuzhiyun 	.request		= gpiochip_generic_request,
379*4882a593Smuzhiyun 	.free			= gpiochip_generic_free,
380*4882a593Smuzhiyun 	.get_direction		= rk805_gpio_get_direction,
381*4882a593Smuzhiyun 	.get			= rk805_gpio_get,
382*4882a593Smuzhiyun 	.set			= rk805_gpio_set,
383*4882a593Smuzhiyun 	.direction_input	= rk805_gpio_direction_input,
384*4882a593Smuzhiyun 	.direction_output	= rk805_gpio_direction_output,
385*4882a593Smuzhiyun 	.can_sleep		= true,
386*4882a593Smuzhiyun 	.base			= -1,
387*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun static struct gpio_chip rk817_gpio_chip = {
391*4882a593Smuzhiyun 	.label			= "rk817-gpio",
392*4882a593Smuzhiyun 	.request		= gpiochip_generic_request,
393*4882a593Smuzhiyun 	.free			= gpiochip_generic_free,
394*4882a593Smuzhiyun 	.get_direction		= rk805_gpio_get_direction,
395*4882a593Smuzhiyun 	.get			= rk805_gpio_get,
396*4882a593Smuzhiyun 	.set			= rk805_gpio_set,
397*4882a593Smuzhiyun 	.direction_input	= rk805_gpio_direction_input,
398*4882a593Smuzhiyun 	.direction_output	= rk805_gpio_direction_output,
399*4882a593Smuzhiyun 	.can_sleep		= true,
400*4882a593Smuzhiyun 	.base			= -1,
401*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun /* generic pinctrl */
rk805_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)405*4882a593Smuzhiyun static int rk805_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	return pci->num_pin_groups;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
rk805_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned int group)412*4882a593Smuzhiyun static const char *rk805_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
413*4882a593Smuzhiyun 						unsigned int group)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	return pci->groups[group].name;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
rk805_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned int group,const unsigned int ** pins,unsigned int * num_pins)420*4882a593Smuzhiyun static int rk805_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
421*4882a593Smuzhiyun 					unsigned int group,
422*4882a593Smuzhiyun 					const unsigned int **pins,
423*4882a593Smuzhiyun 					unsigned int *num_pins)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	*pins = pci->groups[group].pins;
428*4882a593Smuzhiyun 	*num_pins = pci->groups[group].npins;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static const struct pinctrl_ops rk805_pinctrl_ops = {
434*4882a593Smuzhiyun 	.get_groups_count = rk805_pinctrl_get_groups_count,
435*4882a593Smuzhiyun 	.get_group_name = rk805_pinctrl_get_group_name,
436*4882a593Smuzhiyun 	.get_group_pins = rk805_pinctrl_get_group_pins,
437*4882a593Smuzhiyun 	.dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
438*4882a593Smuzhiyun 	.dt_free_map = pinctrl_utils_free_map,
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun 
rk805_pinctrl_get_funcs_count(struct pinctrl_dev * pctldev)441*4882a593Smuzhiyun static int rk805_pinctrl_get_funcs_count(struct pinctrl_dev *pctldev)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return pci->num_functions;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
rk805_pinctrl_get_func_name(struct pinctrl_dev * pctldev,unsigned int function)448*4882a593Smuzhiyun static const char *rk805_pinctrl_get_func_name(struct pinctrl_dev *pctldev,
449*4882a593Smuzhiyun 					       unsigned int function)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	return pci->functions[function].name;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
rk805_pinctrl_get_func_groups(struct pinctrl_dev * pctldev,unsigned int function,const char * const ** groups,unsigned int * const num_groups)456*4882a593Smuzhiyun static int rk805_pinctrl_get_func_groups(struct pinctrl_dev *pctldev,
457*4882a593Smuzhiyun 					 unsigned int function,
458*4882a593Smuzhiyun 					 const char *const **groups,
459*4882a593Smuzhiyun 					 unsigned int *const num_groups)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	*groups = pci->functions[function].groups;
464*4882a593Smuzhiyun 	*num_groups = pci->functions[function].ngroups;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	return 0;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
_rk805_pinctrl_set_mux(struct pinctrl_dev * pctldev,unsigned int offset,int mux)469*4882a593Smuzhiyun static int _rk805_pinctrl_set_mux(struct pinctrl_dev *pctldev,
470*4882a593Smuzhiyun 				  unsigned int offset,
471*4882a593Smuzhiyun 				  int mux)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
474*4882a593Smuzhiyun 	int ret;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	if (!pci->pin_cfg[offset].fun_msk)
477*4882a593Smuzhiyun 		return 0;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	if (mux == RK805_PINMUX_GPIO)  {
480*4882a593Smuzhiyun 		ret = regmap_update_bits(pci->rk808->regmap,
481*4882a593Smuzhiyun 					 pci->pin_cfg[offset].reg,
482*4882a593Smuzhiyun 					 pci->pin_cfg[offset].fun_msk,
483*4882a593Smuzhiyun 					 pci->pin_cfg[offset].fun_msk);
484*4882a593Smuzhiyun 		if (ret) {
485*4882a593Smuzhiyun 			dev_err(pci->dev, "set gpio%d GPIO failed\n", offset);
486*4882a593Smuzhiyun 			return ret;
487*4882a593Smuzhiyun 		}
488*4882a593Smuzhiyun 	} else if (mux == RK805_PINMUX_TS) {
489*4882a593Smuzhiyun 		ret = regmap_update_bits(pci->rk808->regmap,
490*4882a593Smuzhiyun 					 pci->pin_cfg[offset].reg,
491*4882a593Smuzhiyun 					 pci->pin_cfg[offset].fun_msk,
492*4882a593Smuzhiyun 					 0);
493*4882a593Smuzhiyun 		if (ret) {
494*4882a593Smuzhiyun 			dev_err(pci->dev, "set gpio%d TS failed\n", offset);
495*4882a593Smuzhiyun 			return ret;
496*4882a593Smuzhiyun 		}
497*4882a593Smuzhiyun 	} else {
498*4882a593Smuzhiyun 		dev_err(pci->dev, "Couldn't find function mux %d\n", mux);
499*4882a593Smuzhiyun 		return -EINVAL;
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	return 0;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
_rk817_pinctrl_set_mux(struct pinctrl_dev * pctldev,unsigned int offset,int mux)505*4882a593Smuzhiyun static int _rk817_pinctrl_set_mux(struct pinctrl_dev *pctldev,
506*4882a593Smuzhiyun 				  unsigned int offset,
507*4882a593Smuzhiyun 				  int mux)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
510*4882a593Smuzhiyun 	int ret;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (!pci->pin_cfg[offset].fun_msk)
513*4882a593Smuzhiyun 		return 0;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	mux <<= ffs(pci->pin_cfg[offset].fun_msk) - 1;
516*4882a593Smuzhiyun 	ret = regmap_update_bits(pci->rk808->regmap,
517*4882a593Smuzhiyun 				 pci->pin_cfg[offset].reg,
518*4882a593Smuzhiyun 				 pci->pin_cfg[offset].fun_msk, mux);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	if (ret)
521*4882a593Smuzhiyun 		dev_err(pci->dev, "set gpio%d func%d failed\n", offset, mux);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return ret;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
rk805_pinctrl_set_mux(struct pinctrl_dev * pctldev,unsigned int function,unsigned int group)526*4882a593Smuzhiyun static int rk805_pinctrl_set_mux(struct pinctrl_dev *pctldev,
527*4882a593Smuzhiyun 				 unsigned int function,
528*4882a593Smuzhiyun 				 unsigned int group)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
531*4882a593Smuzhiyun 	int mux = pci->functions[function].mux_option;
532*4882a593Smuzhiyun 	int offset = group;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	switch (pci->rk808->variant) {
535*4882a593Smuzhiyun 	case RK805_ID:
536*4882a593Smuzhiyun 	case RK816_ID:
537*4882a593Smuzhiyun 		return _rk805_pinctrl_set_mux(pctldev, offset, mux);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	case RK809_ID:
540*4882a593Smuzhiyun 	case RK817_ID:
541*4882a593Smuzhiyun 		return _rk817_pinctrl_set_mux(pctldev, offset, mux);
542*4882a593Smuzhiyun 	default:
543*4882a593Smuzhiyun 		dev_err(pci->dev, "Couldn't find the variant id\n");
544*4882a593Smuzhiyun 		return -EINVAL;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
rk805_pmx_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset,bool input)548*4882a593Smuzhiyun static int rk805_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
549*4882a593Smuzhiyun 					struct pinctrl_gpio_range *range,
550*4882a593Smuzhiyun 					unsigned int offset, bool input)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
553*4882a593Smuzhiyun 	int ret;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	/* set direction */
556*4882a593Smuzhiyun 	if (!pci->pin_cfg[offset].dir_msk)
557*4882a593Smuzhiyun 		return 0;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	ret = regmap_update_bits(pci->rk808->regmap,
560*4882a593Smuzhiyun 				 pci->pin_cfg[offset].reg,
561*4882a593Smuzhiyun 				 pci->pin_cfg[offset].dir_msk,
562*4882a593Smuzhiyun 				 input ? 0 : pci->pin_cfg[offset].dir_msk);
563*4882a593Smuzhiyun 	if (ret) {
564*4882a593Smuzhiyun 		dev_err(pci->dev, "set gpio%d direction failed\n", offset);
565*4882a593Smuzhiyun 		return ret;
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	return ret;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun 
rk805_pinctrl_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)571*4882a593Smuzhiyun static int rk805_pinctrl_gpio_request_enable(struct pinctrl_dev *pctldev,
572*4882a593Smuzhiyun 					     struct pinctrl_gpio_range *range,
573*4882a593Smuzhiyun 					     unsigned int offset)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/* switch to gpio function */
578*4882a593Smuzhiyun 	switch (pci->rk808->variant) {
579*4882a593Smuzhiyun 	case RK805_ID:
580*4882a593Smuzhiyun 	case RK816_ID:
581*4882a593Smuzhiyun 		return _rk805_pinctrl_set_mux(pctldev, offset,
582*4882a593Smuzhiyun 					      RK805_PINMUX_GPIO);
583*4882a593Smuzhiyun 	default:
584*4882a593Smuzhiyun 		return 0;
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun static const struct pinmux_ops rk805_pinmux_ops = {
589*4882a593Smuzhiyun 	.gpio_request_enable	= rk805_pinctrl_gpio_request_enable,
590*4882a593Smuzhiyun 	.get_functions_count	= rk805_pinctrl_get_funcs_count,
591*4882a593Smuzhiyun 	.get_function_name	= rk805_pinctrl_get_func_name,
592*4882a593Smuzhiyun 	.get_function_groups	= rk805_pinctrl_get_func_groups,
593*4882a593Smuzhiyun 	.set_mux		= rk805_pinctrl_set_mux,
594*4882a593Smuzhiyun 	.gpio_set_direction	= rk805_pmx_gpio_set_direction,
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun 
rk805_pinconf_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)597*4882a593Smuzhiyun static int rk805_pinconf_get(struct pinctrl_dev *pctldev,
598*4882a593Smuzhiyun 			     unsigned int pin, unsigned long *config)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
601*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
602*4882a593Smuzhiyun 	u32 arg = 0;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	switch (param) {
605*4882a593Smuzhiyun 	case PIN_CONFIG_OUTPUT:
606*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_ENABLE:
607*4882a593Smuzhiyun 		arg = rk805_gpio_get(&pci->gpio_chip, pin);
608*4882a593Smuzhiyun 		break;
609*4882a593Smuzhiyun 	default:
610*4882a593Smuzhiyun 		dev_err(pci->dev, "Properties not supported\n");
611*4882a593Smuzhiyun 		return -ENOTSUPP;
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, (u16)arg);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	return 0;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
rk805_pinconf_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)619*4882a593Smuzhiyun static int rk805_pinconf_set(struct pinctrl_dev *pctldev,
620*4882a593Smuzhiyun 			     unsigned int pin, unsigned long *configs,
621*4882a593Smuzhiyun 			     unsigned int num_configs)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
624*4882a593Smuzhiyun 	enum pin_config_param param;
625*4882a593Smuzhiyun 	u32 i, arg = 0;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
628*4882a593Smuzhiyun 		param = pinconf_to_config_param(configs[i]);
629*4882a593Smuzhiyun 		arg = pinconf_to_config_argument(configs[i]);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 		switch (param) {
632*4882a593Smuzhiyun 		case PIN_CONFIG_OUTPUT:
633*4882a593Smuzhiyun 			rk805_pmx_gpio_set_direction(pctldev, NULL, pin, false);
634*4882a593Smuzhiyun 			rk805_gpio_set(&pci->gpio_chip, pin, arg);
635*4882a593Smuzhiyun 			break;
636*4882a593Smuzhiyun 		case PIN_CONFIG_INPUT_ENABLE:
637*4882a593Smuzhiyun 			if (arg)
638*4882a593Smuzhiyun 				rk805_pmx_gpio_set_direction(pctldev, NULL,
639*4882a593Smuzhiyun 							     pin, true);
640*4882a593Smuzhiyun 			break;
641*4882a593Smuzhiyun 		default:
642*4882a593Smuzhiyun 			dev_err(pci->dev, "Properties not supported\n");
643*4882a593Smuzhiyun 			return -ENOTSUPP;
644*4882a593Smuzhiyun 		}
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun static const struct pinconf_ops rk805_pinconf_ops = {
651*4882a593Smuzhiyun 	.pin_config_get = rk805_pinconf_get,
652*4882a593Smuzhiyun 	.pin_config_set = rk805_pinconf_set,
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun static const struct pinctrl_desc rk805_pinctrl_desc = {
656*4882a593Smuzhiyun 	.name = "rk805-pinctrl",
657*4882a593Smuzhiyun 	.pctlops = &rk805_pinctrl_ops,
658*4882a593Smuzhiyun 	.pmxops = &rk805_pinmux_ops,
659*4882a593Smuzhiyun 	.confops = &rk805_pinconf_ops,
660*4882a593Smuzhiyun 	.owner = THIS_MODULE,
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun static struct pinctrl_desc rk816_pinctrl_desc = {
664*4882a593Smuzhiyun 	.name = "rk816-pinctrl",
665*4882a593Smuzhiyun 	.pctlops = &rk805_pinctrl_ops,
666*4882a593Smuzhiyun 	.pmxops = &rk805_pinmux_ops,
667*4882a593Smuzhiyun 	.confops = &rk805_pinconf_ops,
668*4882a593Smuzhiyun 	.owner = THIS_MODULE,
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun static struct pinctrl_desc rk817_pinctrl_desc = {
672*4882a593Smuzhiyun 	.name = "rk817-pinctrl",
673*4882a593Smuzhiyun 	.pctlops = &rk805_pinctrl_ops,
674*4882a593Smuzhiyun 	.pmxops = &rk805_pinmux_ops,
675*4882a593Smuzhiyun 	.confops = &rk805_pinconf_ops,
676*4882a593Smuzhiyun 	.owner = THIS_MODULE,
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun 
rk805_pinctrl_probe(struct platform_device * pdev)679*4882a593Smuzhiyun static int rk805_pinctrl_probe(struct platform_device *pdev)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct rk805_pctrl_info *pci;
682*4882a593Smuzhiyun 	struct device_node *np;
683*4882a593Smuzhiyun 	int ret;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	pci = devm_kzalloc(&pdev->dev, sizeof(*pci), GFP_KERNEL);
686*4882a593Smuzhiyun 	if (!pci)
687*4882a593Smuzhiyun 		return -ENOMEM;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	pci->dev = &pdev->dev;
690*4882a593Smuzhiyun 	np = of_get_child_by_name(pdev->dev.parent->of_node, "pinctrl_rk8xx");
691*4882a593Smuzhiyun 	if (np)
692*4882a593Smuzhiyun 		pci->dev->of_node = np;
693*4882a593Smuzhiyun 	else
694*4882a593Smuzhiyun 		pci->dev->of_node = pdev->dev.parent->of_node;
695*4882a593Smuzhiyun 	pci->rk808 = dev_get_drvdata(pdev->dev.parent);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pci);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	switch (pci->rk808->variant) {
700*4882a593Smuzhiyun 	case RK805_ID:
701*4882a593Smuzhiyun 		pci->pinctrl_desc = rk805_pinctrl_desc;
702*4882a593Smuzhiyun 		pci->gpio_chip = rk805_gpio_chip;
703*4882a593Smuzhiyun 		pci->pins = rk805_pins_desc;
704*4882a593Smuzhiyun 		pci->num_pins = ARRAY_SIZE(rk805_pins_desc);
705*4882a593Smuzhiyun 		pci->functions = rk805_pin_functions;
706*4882a593Smuzhiyun 		pci->num_functions = ARRAY_SIZE(rk805_pin_functions);
707*4882a593Smuzhiyun 		pci->groups = rk805_pin_groups;
708*4882a593Smuzhiyun 		pci->num_pin_groups = ARRAY_SIZE(rk805_pin_groups);
709*4882a593Smuzhiyun 		pci->pinctrl_desc.pins = rk805_pins_desc;
710*4882a593Smuzhiyun 		pci->pinctrl_desc.npins = ARRAY_SIZE(rk805_pins_desc);
711*4882a593Smuzhiyun 		pci->pin_cfg = rk805_gpio_cfgs;
712*4882a593Smuzhiyun 		pci->gpio_chip.ngpio = ARRAY_SIZE(rk805_gpio_cfgs);
713*4882a593Smuzhiyun 		break;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	case RK816_ID:
716*4882a593Smuzhiyun 		pci->pinctrl_desc = rk816_pinctrl_desc;
717*4882a593Smuzhiyun 		pci->gpio_chip = rk816_gpio_chip;
718*4882a593Smuzhiyun 		pci->pins = rk816_pins_desc;
719*4882a593Smuzhiyun 		pci->num_pins = ARRAY_SIZE(rk816_pins_desc);
720*4882a593Smuzhiyun 		pci->functions = rk816_pin_functions;
721*4882a593Smuzhiyun 		pci->num_functions = ARRAY_SIZE(rk816_pin_functions);
722*4882a593Smuzhiyun 		pci->groups = rk816_pin_groups;
723*4882a593Smuzhiyun 		pci->num_pin_groups = ARRAY_SIZE(rk816_pin_groups);
724*4882a593Smuzhiyun 		pci->pinctrl_desc.pins = rk816_pins_desc;
725*4882a593Smuzhiyun 		pci->pinctrl_desc.npins = ARRAY_SIZE(rk816_pins_desc);
726*4882a593Smuzhiyun 		pci->pin_cfg = rk816_gpio_cfgs;
727*4882a593Smuzhiyun 		pci->gpio_chip.ngpio = ARRAY_SIZE(rk816_gpio_cfgs);
728*4882a593Smuzhiyun 		break;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	case RK809_ID:
731*4882a593Smuzhiyun 	case RK817_ID:
732*4882a593Smuzhiyun 		pci->pinctrl_desc = rk817_pinctrl_desc;
733*4882a593Smuzhiyun 		pci->gpio_chip = rk817_gpio_chip;
734*4882a593Smuzhiyun 		pci->pins = rk817_pins_desc;
735*4882a593Smuzhiyun 		pci->num_pins = ARRAY_SIZE(rk817_pins_desc);
736*4882a593Smuzhiyun 		pci->functions = rk817_pin_functions;
737*4882a593Smuzhiyun 		pci->num_functions = ARRAY_SIZE(rk817_pin_functions);
738*4882a593Smuzhiyun 		pci->groups = rk817_pin_groups;
739*4882a593Smuzhiyun 		pci->num_pin_groups = ARRAY_SIZE(rk817_pin_groups);
740*4882a593Smuzhiyun 		pci->pinctrl_desc.pins = rk817_pins_desc;
741*4882a593Smuzhiyun 		pci->pinctrl_desc.npins = ARRAY_SIZE(rk817_pins_desc);
742*4882a593Smuzhiyun 		pci->pin_cfg = rk817_gpio_cfgs;
743*4882a593Smuzhiyun 		pci->gpio_chip.ngpio = ARRAY_SIZE(rk817_gpio_cfgs);
744*4882a593Smuzhiyun 		/* for rk809 only a sleep pin */
745*4882a593Smuzhiyun 		if (pci->rk808->variant == RK809_ID) {
746*4882a593Smuzhiyun 			pci->pinctrl_desc.npins = 1;
747*4882a593Smuzhiyun 			pci->num_pin_groups = 1;
748*4882a593Smuzhiyun 			pci->num_pins = 1;
749*4882a593Smuzhiyun 			pci->gpio_chip.ngpio = 1;
750*4882a593Smuzhiyun 		}
751*4882a593Smuzhiyun 		break;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	default:
754*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unsupported RK805 ID %lu\n",
755*4882a593Smuzhiyun 			pci->rk808->variant);
756*4882a593Smuzhiyun 		return -EINVAL;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	pci->gpio_chip.parent = &pdev->dev;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	if (np)
762*4882a593Smuzhiyun 		pci->gpio_chip.of_node = np;
763*4882a593Smuzhiyun 	else
764*4882a593Smuzhiyun 		pci->gpio_chip.of_node = pdev->dev.parent->of_node;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	/* Add gpiochip */
767*4882a593Smuzhiyun 	ret = devm_gpiochip_add_data(&pdev->dev, &pci->gpio_chip, pci);
768*4882a593Smuzhiyun 	if (ret < 0) {
769*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't add gpiochip\n");
770*4882a593Smuzhiyun 		return ret;
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	/* Add pinctrl */
774*4882a593Smuzhiyun 	pci->pctl = devm_pinctrl_register(&pdev->dev, &pci->pinctrl_desc, pci);
775*4882a593Smuzhiyun 	if (IS_ERR(pci->pctl)) {
776*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't add pinctrl\n");
777*4882a593Smuzhiyun 		return PTR_ERR(pci->pctl);
778*4882a593Smuzhiyun 	}
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	/* Add pin range */
781*4882a593Smuzhiyun 	ret = gpiochip_add_pin_range(&pci->gpio_chip, dev_name(&pdev->dev),
782*4882a593Smuzhiyun 				     0, 0, pci->gpio_chip.ngpio);
783*4882a593Smuzhiyun 	if (ret < 0) {
784*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't add gpiochip pin range\n");
785*4882a593Smuzhiyun 		return ret;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	return 0;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun static struct platform_driver rk805_pinctrl_driver = {
792*4882a593Smuzhiyun 	.probe = rk805_pinctrl_probe,
793*4882a593Smuzhiyun 	.driver = {
794*4882a593Smuzhiyun 		.name = "rk805-pinctrl",
795*4882a593Smuzhiyun 	},
796*4882a593Smuzhiyun };
797*4882a593Smuzhiyun 
rk805_pinctrl_driver_register(void)798*4882a593Smuzhiyun static int __init rk805_pinctrl_driver_register(void)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	return platform_driver_register(&rk805_pinctrl_driver);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_THUNDER_BOOT
803*4882a593Smuzhiyun subsys_initcall(rk805_pinctrl_driver_register);
804*4882a593Smuzhiyun #else
805*4882a593Smuzhiyun fs_initcall_sync(rk805_pinctrl_driver_register);
806*4882a593Smuzhiyun #endif
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun MODULE_DESCRIPTION("RK805 pin control and GPIO driver");
809*4882a593Smuzhiyun MODULE_AUTHOR("Joseph Chen <chenjh@rock-chips.com>");
810*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
811