xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/pinctrl-max96745.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Maxim MAX96745 pin control driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2022 Rockchip Electronics Co. Ltd.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
11*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
13*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/mfd/max96745.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "core.h"
19*4882a593Smuzhiyun #include "pinconf.h"
20*4882a593Smuzhiyun #include "pinmux.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct max96745_pinctrl {
23*4882a593Smuzhiyun 	struct device *dev;
24*4882a593Smuzhiyun 	struct pinctrl_dev *pctl;
25*4882a593Smuzhiyun 	struct regmap *regmap;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun struct max96745_function_data {
29*4882a593Smuzhiyun 	u8 gpio_out_dis:1;
30*4882a593Smuzhiyun 	u8 gpio_io_rx_en:1;
31*4882a593Smuzhiyun 	u8 gpio_tx_en_a:1;
32*4882a593Smuzhiyun 	u8 gpio_tx_en_b:1;
33*4882a593Smuzhiyun 	u8 gpio_rx_en_a:1;
34*4882a593Smuzhiyun 	u8 gpio_rx_en_b:1;
35*4882a593Smuzhiyun 	u8 gpio_tx_id;
36*4882a593Smuzhiyun 	u8 gpio_rx_id;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
max96745_pinmux_set_mux(struct pinctrl_dev * pctldev,unsigned int function,unsigned int group)39*4882a593Smuzhiyun static int max96745_pinmux_set_mux(struct pinctrl_dev *pctldev,
40*4882a593Smuzhiyun 				   unsigned int function, unsigned int group)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	struct max96745_pinctrl *mpctl = pinctrl_dev_get_drvdata(pctldev);
43*4882a593Smuzhiyun 	struct function_desc *func;
44*4882a593Smuzhiyun 	struct group_desc *grp;
45*4882a593Smuzhiyun 	int i;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	func = pinmux_generic_get_function(pctldev, function);
48*4882a593Smuzhiyun 	if (!func)
49*4882a593Smuzhiyun 		return -EINVAL;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	grp = pinctrl_generic_get_group(pctldev, group);
52*4882a593Smuzhiyun 	if (!grp)
53*4882a593Smuzhiyun 		return -EINVAL;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	if (func->data) {
56*4882a593Smuzhiyun 		struct max96745_function_data *data = func->data;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 		for (i = 0; i < grp->num_pins; i++) {
59*4882a593Smuzhiyun 			regmap_update_bits(mpctl->regmap,
60*4882a593Smuzhiyun 					   GPIO_A_REG(grp->pins[i]), GPIO_OUT_DIS,
61*4882a593Smuzhiyun 					   FIELD_PREP(GPIO_OUT_DIS, data->gpio_out_dis));
62*4882a593Smuzhiyun 			if (data->gpio_tx_en_a || data->gpio_tx_en_b)
63*4882a593Smuzhiyun 				regmap_update_bits(mpctl->regmap,
64*4882a593Smuzhiyun 						   GPIO_B_REG(grp->pins[i]),
65*4882a593Smuzhiyun 						   GPIO_TX_ID,
66*4882a593Smuzhiyun 						   FIELD_PREP(GPIO_TX_ID, data->gpio_tx_id));
67*4882a593Smuzhiyun 			if (data->gpio_rx_en_a || data->gpio_rx_en_b)
68*4882a593Smuzhiyun 				regmap_update_bits(mpctl->regmap,
69*4882a593Smuzhiyun 						   GPIO_C_REG(grp->pins[i]),
70*4882a593Smuzhiyun 						   GPIO_RX_ID,
71*4882a593Smuzhiyun 						   FIELD_PREP(GPIO_RX_ID, data->gpio_rx_id));
72*4882a593Smuzhiyun 			regmap_update_bits(mpctl->regmap,
73*4882a593Smuzhiyun 					   GPIO_D_REG(grp->pins[i]),
74*4882a593Smuzhiyun 					   GPIO_TX_EN_A | GPIO_TX_EN_B | GPIO_IO_RX_EN |
75*4882a593Smuzhiyun 					   GPIO_RX_EN_A | GPIO_RX_EN_B,
76*4882a593Smuzhiyun 					   FIELD_PREP(GPIO_TX_EN_A, data->gpio_tx_en_a) |
77*4882a593Smuzhiyun 					   FIELD_PREP(GPIO_TX_EN_B, data->gpio_tx_en_b) |
78*4882a593Smuzhiyun 					   FIELD_PREP(GPIO_RX_EN_A, data->gpio_rx_en_a) |
79*4882a593Smuzhiyun 					   FIELD_PREP(GPIO_RX_EN_B, data->gpio_rx_en_b) |
80*4882a593Smuzhiyun 					   FIELD_PREP(GPIO_IO_RX_EN, data->gpio_io_rx_en));
81*4882a593Smuzhiyun 		}
82*4882a593Smuzhiyun 	}
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static const struct pinmux_ops max96745_pinmux_ops = {
88*4882a593Smuzhiyun 	.get_functions_count = pinmux_generic_get_function_count,
89*4882a593Smuzhiyun 	.get_function_name = pinmux_generic_get_function_name,
90*4882a593Smuzhiyun 	.get_function_groups = pinmux_generic_get_function_groups,
91*4882a593Smuzhiyun 	.set_mux = max96745_pinmux_set_mux,
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const struct pinctrl_ops max96745_pinctrl_ops = {
95*4882a593Smuzhiyun 	.get_groups_count = pinctrl_generic_get_group_count,
96*4882a593Smuzhiyun 	.get_group_name = pinctrl_generic_get_group_name,
97*4882a593Smuzhiyun 	.get_group_pins = pinctrl_generic_get_group_pins,
98*4882a593Smuzhiyun 	.dt_node_to_map = pinconf_generic_dt_node_to_map_all,
99*4882a593Smuzhiyun 	.dt_free_map = pinconf_generic_dt_free_map,
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const struct pinctrl_pin_desc max96745_pins_desc[] = {
103*4882a593Smuzhiyun 	PINCTRL_PIN(0, "MFP0"),
104*4882a593Smuzhiyun 	PINCTRL_PIN(1, "MFP1"),
105*4882a593Smuzhiyun 	PINCTRL_PIN(2, "MFP2"),
106*4882a593Smuzhiyun 	PINCTRL_PIN(3, "MFP3"),
107*4882a593Smuzhiyun 	PINCTRL_PIN(4, "MFP4"),
108*4882a593Smuzhiyun 	PINCTRL_PIN(5, "MFP5"),
109*4882a593Smuzhiyun 	PINCTRL_PIN(6, "MFP6"),
110*4882a593Smuzhiyun 	PINCTRL_PIN(7, "MFP7"),
111*4882a593Smuzhiyun 	PINCTRL_PIN(8, "MFP8"),
112*4882a593Smuzhiyun 	PINCTRL_PIN(9, "MFP9"),
113*4882a593Smuzhiyun 	PINCTRL_PIN(10, "MFP10"),
114*4882a593Smuzhiyun 	PINCTRL_PIN(11, "MFP11"),
115*4882a593Smuzhiyun 	PINCTRL_PIN(12, "MFP12"),
116*4882a593Smuzhiyun 	PINCTRL_PIN(13, "MFP13"),
117*4882a593Smuzhiyun 	PINCTRL_PIN(14, "MFP14"),
118*4882a593Smuzhiyun 	PINCTRL_PIN(15, "MFP15"),
119*4882a593Smuzhiyun 	PINCTRL_PIN(16, "MFP16"),
120*4882a593Smuzhiyun 	PINCTRL_PIN(17, "MFP17"),
121*4882a593Smuzhiyun 	PINCTRL_PIN(18, "MFP18"),
122*4882a593Smuzhiyun 	PINCTRL_PIN(19, "MFP19"),
123*4882a593Smuzhiyun 	PINCTRL_PIN(20, "MFP20"),
124*4882a593Smuzhiyun 	PINCTRL_PIN(21, "MFP21"),
125*4882a593Smuzhiyun 	PINCTRL_PIN(22, "MFP22"),
126*4882a593Smuzhiyun 	PINCTRL_PIN(23, "MFP23"),
127*4882a593Smuzhiyun 	PINCTRL_PIN(24, "MFP24"),
128*4882a593Smuzhiyun 	PINCTRL_PIN(25, "MFP25"),
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static int MFP0_pins[] = {0};
132*4882a593Smuzhiyun static int MFP1_pins[] = {1};
133*4882a593Smuzhiyun static int MFP2_pins[] = {2};
134*4882a593Smuzhiyun static int MFP3_pins[] = {3};
135*4882a593Smuzhiyun static int MFP4_pins[] = {4};
136*4882a593Smuzhiyun static int MFP5_pins[] = {5};
137*4882a593Smuzhiyun static int MFP6_pins[] = {6};
138*4882a593Smuzhiyun static int MFP7_pins[] = {7};
139*4882a593Smuzhiyun static int MFP8_pins[] = {8};
140*4882a593Smuzhiyun static int MFP9_pins[] = {9};
141*4882a593Smuzhiyun static int MFP10_pins[] = {10};
142*4882a593Smuzhiyun static int MFP11_pins[] = {11};
143*4882a593Smuzhiyun static int MFP12_pins[] = {12};
144*4882a593Smuzhiyun static int MFP13_pins[] = {13};
145*4882a593Smuzhiyun static int MFP14_pins[] = {14};
146*4882a593Smuzhiyun static int MFP15_pins[] = {15};
147*4882a593Smuzhiyun static int MFP16_pins[] = {16};
148*4882a593Smuzhiyun static int MFP17_pins[] = {17};
149*4882a593Smuzhiyun static int MFP18_pins[] = {18};
150*4882a593Smuzhiyun static int MFP19_pins[] = {19};
151*4882a593Smuzhiyun static int MFP20_pins[] = {20};
152*4882a593Smuzhiyun static int MFP21_pins[] = {21};
153*4882a593Smuzhiyun static int MFP22_pins[] = {22};
154*4882a593Smuzhiyun static int MFP23_pins[] = {23};
155*4882a593Smuzhiyun static int MFP24_pins[] = {24};
156*4882a593Smuzhiyun static int MFP25_pins[] = {25};
157*4882a593Smuzhiyun static int I2C_pins[] = {3, 7};
158*4882a593Smuzhiyun static int UART_pins[] = {3, 7};
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define GROUP_DESC(nm) \
161*4882a593Smuzhiyun { \
162*4882a593Smuzhiyun 	.name = #nm, \
163*4882a593Smuzhiyun 	.pins = nm ## _pins, \
164*4882a593Smuzhiyun 	.num_pins = ARRAY_SIZE(nm ## _pins), \
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const struct group_desc max96745_groups[] = {
168*4882a593Smuzhiyun 	GROUP_DESC(MFP0),
169*4882a593Smuzhiyun 	GROUP_DESC(MFP1),
170*4882a593Smuzhiyun 	GROUP_DESC(MFP2),
171*4882a593Smuzhiyun 	GROUP_DESC(MFP3),
172*4882a593Smuzhiyun 	GROUP_DESC(MFP4),
173*4882a593Smuzhiyun 	GROUP_DESC(MFP5),
174*4882a593Smuzhiyun 	GROUP_DESC(MFP6),
175*4882a593Smuzhiyun 	GROUP_DESC(MFP7),
176*4882a593Smuzhiyun 	GROUP_DESC(MFP8),
177*4882a593Smuzhiyun 	GROUP_DESC(MFP9),
178*4882a593Smuzhiyun 	GROUP_DESC(MFP10),
179*4882a593Smuzhiyun 	GROUP_DESC(MFP11),
180*4882a593Smuzhiyun 	GROUP_DESC(MFP12),
181*4882a593Smuzhiyun 	GROUP_DESC(MFP13),
182*4882a593Smuzhiyun 	GROUP_DESC(MFP14),
183*4882a593Smuzhiyun 	GROUP_DESC(MFP15),
184*4882a593Smuzhiyun 	GROUP_DESC(MFP16),
185*4882a593Smuzhiyun 	GROUP_DESC(MFP17),
186*4882a593Smuzhiyun 	GROUP_DESC(MFP18),
187*4882a593Smuzhiyun 	GROUP_DESC(MFP19),
188*4882a593Smuzhiyun 	GROUP_DESC(MFP20),
189*4882a593Smuzhiyun 	GROUP_DESC(MFP21),
190*4882a593Smuzhiyun 	GROUP_DESC(MFP22),
191*4882a593Smuzhiyun 	GROUP_DESC(MFP23),
192*4882a593Smuzhiyun 	GROUP_DESC(MFP24),
193*4882a593Smuzhiyun 	GROUP_DESC(MFP25),
194*4882a593Smuzhiyun 	GROUP_DESC(I2C),
195*4882a593Smuzhiyun 	GROUP_DESC(UART),
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static const char *MFP_groups[] = {
199*4882a593Smuzhiyun 	"MFP0", "MFP1", "MFP2", "MFP3", "MFP4",
200*4882a593Smuzhiyun 	"MFP5", "MFP6", "MFP7", "MFP8", "MFP9",
201*4882a593Smuzhiyun 	"MFP10", "MFP11", "MFP12", "MFP13", "MFP14",
202*4882a593Smuzhiyun 	"MFP15", "MFP16", "MFP17", "MFP18", "MFP19",
203*4882a593Smuzhiyun 	"MFP20", "MFP21", "MFP22", "MFP23", "MFP24",
204*4882a593Smuzhiyun 	"MFP25",
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun static const char *I2C_groups[] = { "I2C" };
207*4882a593Smuzhiyun static const char *UART_groups[] = { "UART" };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define FUNCTION_DESC_GPIO_TX_A(id) \
210*4882a593Smuzhiyun { \
211*4882a593Smuzhiyun 	.name = "GPIO_TX_A_"#id, \
212*4882a593Smuzhiyun 	.group_names = MFP_groups, \
213*4882a593Smuzhiyun 	.num_group_names = ARRAY_SIZE(MFP_groups), \
214*4882a593Smuzhiyun 	.data = (void *)(const struct max96745_function_data []) { \
215*4882a593Smuzhiyun 		{ .gpio_out_dis = 1, .gpio_tx_en_a = 1, \
216*4882a593Smuzhiyun 		  .gpio_io_rx_en = 1, .gpio_tx_id = id } \
217*4882a593Smuzhiyun 	}, \
218*4882a593Smuzhiyun } \
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define FUNCTION_DESC_GPIO_TX_B(id) \
221*4882a593Smuzhiyun { \
222*4882a593Smuzhiyun 	.name = "GPIO_TX_B_"#id, \
223*4882a593Smuzhiyun 	.group_names = MFP_groups, \
224*4882a593Smuzhiyun 	.num_group_names = ARRAY_SIZE(MFP_groups), \
225*4882a593Smuzhiyun 	.data = (void *)(const struct max96745_function_data []) { \
226*4882a593Smuzhiyun 		{ .gpio_out_dis = 1, .gpio_tx_en_b = 1, \
227*4882a593Smuzhiyun 		  .gpio_io_rx_en = 1, .gpio_tx_id = id } \
228*4882a593Smuzhiyun 	}, \
229*4882a593Smuzhiyun } \
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define FUNCTION_DESC_GPIO_RX_A(id) \
232*4882a593Smuzhiyun { \
233*4882a593Smuzhiyun 	.name = "GPIO_RX_A_"#id, \
234*4882a593Smuzhiyun 	.group_names = MFP_groups, \
235*4882a593Smuzhiyun 	.num_group_names = ARRAY_SIZE(MFP_groups), \
236*4882a593Smuzhiyun 	.data = (void *)(const struct max96745_function_data []) { \
237*4882a593Smuzhiyun 		{ .gpio_rx_en_a = 1, .gpio_rx_id = id } \
238*4882a593Smuzhiyun 	}, \
239*4882a593Smuzhiyun } \
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define FUNCTION_DESC_GPIO_RX_B(id) \
242*4882a593Smuzhiyun { \
243*4882a593Smuzhiyun 	.name = "GPIO_RX_B_"#id, \
244*4882a593Smuzhiyun 	.group_names = MFP_groups, \
245*4882a593Smuzhiyun 	.num_group_names = ARRAY_SIZE(MFP_groups), \
246*4882a593Smuzhiyun 	.data = (void *)(const struct max96745_function_data []) { \
247*4882a593Smuzhiyun 		{ .gpio_rx_en_b = 1, .gpio_rx_id = id } \
248*4882a593Smuzhiyun 	}, \
249*4882a593Smuzhiyun } \
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #define FUNCTION_DESC_GPIO() \
252*4882a593Smuzhiyun { \
253*4882a593Smuzhiyun 	.name = "GPIO", \
254*4882a593Smuzhiyun 	.group_names = MFP_groups, \
255*4882a593Smuzhiyun 	.num_group_names = ARRAY_SIZE(MFP_groups), \
256*4882a593Smuzhiyun 	.data = (void *)(const struct max96745_function_data []) { \
257*4882a593Smuzhiyun 		{ } \
258*4882a593Smuzhiyun 	}, \
259*4882a593Smuzhiyun } \
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define FUNCTION_DESC(nm) \
262*4882a593Smuzhiyun { \
263*4882a593Smuzhiyun 	.name = #nm, \
264*4882a593Smuzhiyun 	.group_names = nm##_groups, \
265*4882a593Smuzhiyun 	.num_group_names = ARRAY_SIZE(nm##_groups), \
266*4882a593Smuzhiyun } \
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static const struct function_desc max96745_functions[] = {
269*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(0),
270*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(1),
271*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(2),
272*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(3),
273*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(4),
274*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(5),
275*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(6),
276*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(7),
277*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(8),
278*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(9),
279*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(10),
280*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(11),
281*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(12),
282*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(13),
283*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(14),
284*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(15),
285*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(16),
286*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(17),
287*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(18),
288*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(19),
289*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(20),
290*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(21),
291*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(22),
292*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(23),
293*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(24),
294*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(25),
295*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(26),
296*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(27),
297*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(28),
298*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(29),
299*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(30),
300*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_A(31),
301*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(0),
302*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(1),
303*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(2),
304*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(3),
305*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(4),
306*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(5),
307*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(6),
308*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(7),
309*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(8),
310*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(9),
311*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(10),
312*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(11),
313*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(12),
314*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(13),
315*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(14),
316*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(15),
317*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(16),
318*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(17),
319*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(18),
320*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(19),
321*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(20),
322*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(21),
323*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(22),
324*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(23),
325*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(24),
326*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(25),
327*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(26),
328*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(27),
329*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(28),
330*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(29),
331*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(30),
332*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_TX_B(31),
333*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(0),
334*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(1),
335*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(2),
336*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(3),
337*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(4),
338*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(5),
339*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(6),
340*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(7),
341*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(8),
342*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(9),
343*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(10),
344*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(11),
345*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(12),
346*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(13),
347*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(14),
348*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(15),
349*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(16),
350*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(17),
351*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(18),
352*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(19),
353*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(20),
354*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(21),
355*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(22),
356*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(23),
357*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(24),
358*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(25),
359*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(26),
360*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(27),
361*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(28),
362*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(29),
363*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(30),
364*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_A(31),
365*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(0),
366*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(1),
367*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(2),
368*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(3),
369*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(4),
370*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(5),
371*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(6),
372*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(7),
373*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(8),
374*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(9),
375*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(10),
376*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(11),
377*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(12),
378*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(13),
379*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(14),
380*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(15),
381*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(16),
382*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(17),
383*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(18),
384*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(19),
385*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(20),
386*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(21),
387*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(22),
388*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(23),
389*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(24),
390*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(25),
391*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(26),
392*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(27),
393*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(28),
394*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(29),
395*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(30),
396*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO_RX_B(31),
397*4882a593Smuzhiyun 	FUNCTION_DESC_GPIO(),
398*4882a593Smuzhiyun 	FUNCTION_DESC(I2C),
399*4882a593Smuzhiyun 	FUNCTION_DESC(UART),
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
max96745_pinctrl_probe(struct platform_device * pdev)402*4882a593Smuzhiyun static int max96745_pinctrl_probe(struct platform_device *pdev)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
405*4882a593Smuzhiyun 	struct max96745_pinctrl *mpctl;
406*4882a593Smuzhiyun 	struct pinctrl_desc *pctl_desc;
407*4882a593Smuzhiyun 	int i, ret;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	mpctl = devm_kzalloc(dev, sizeof(*mpctl), GFP_KERNEL);
410*4882a593Smuzhiyun 	if (!mpctl)
411*4882a593Smuzhiyun 		return -ENOMEM;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	mpctl->dev = dev;
414*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mpctl);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	mpctl->regmap = dev_get_regmap(dev->parent, NULL);
417*4882a593Smuzhiyun 	if (!mpctl->regmap)
418*4882a593Smuzhiyun 		return dev_err_probe(dev, -ENODEV, "failed to get regmap\n");
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	pctl_desc = devm_kzalloc(dev, sizeof(*pctl_desc), GFP_KERNEL);
421*4882a593Smuzhiyun 	if (!pctl_desc)
422*4882a593Smuzhiyun 		return -ENOMEM;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	pctl_desc->name = dev_name(dev);
425*4882a593Smuzhiyun 	pctl_desc->owner = THIS_MODULE;
426*4882a593Smuzhiyun 	pctl_desc->pctlops = &max96745_pinctrl_ops;
427*4882a593Smuzhiyun 	pctl_desc->pmxops = &max96745_pinmux_ops;
428*4882a593Smuzhiyun 	pctl_desc->pins = max96745_pins_desc;
429*4882a593Smuzhiyun 	pctl_desc->npins = ARRAY_SIZE(max96745_pins_desc);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	ret = devm_pinctrl_register_and_init(dev, pctl_desc, mpctl,
432*4882a593Smuzhiyun 					     &mpctl->pctl);
433*4882a593Smuzhiyun 	if (ret)
434*4882a593Smuzhiyun 		return dev_err_probe(dev, ret, "failed to register pinctrl\n");
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(max96745_groups); i++) {
437*4882a593Smuzhiyun 		const struct group_desc *group = &max96745_groups[i];
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 		ret = pinctrl_generic_add_group(mpctl->pctl, group->name,
440*4882a593Smuzhiyun 						group->pins, group->num_pins,
441*4882a593Smuzhiyun 						group->data);
442*4882a593Smuzhiyun 		if (ret < 0)
443*4882a593Smuzhiyun 			return dev_err_probe(dev, ret,
444*4882a593Smuzhiyun 					     "failed to register group %s\n",
445*4882a593Smuzhiyun 					     group->name);
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(max96745_functions); i++) {
449*4882a593Smuzhiyun 		const struct function_desc *func = &max96745_functions[i];
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 		ret = pinmux_generic_add_function(mpctl->pctl, func->name,
452*4882a593Smuzhiyun 						  func->group_names,
453*4882a593Smuzhiyun 						  func->num_group_names,
454*4882a593Smuzhiyun 						  func->data);
455*4882a593Smuzhiyun 		if (ret < 0)
456*4882a593Smuzhiyun 			return dev_err_probe(dev, ret,
457*4882a593Smuzhiyun 					     "failed to register function %s\n",
458*4882a593Smuzhiyun 					     func->name);
459*4882a593Smuzhiyun 	}
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	return pinctrl_enable(mpctl->pctl);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static const struct of_device_id max96745_pinctrl_of_match[] = {
465*4882a593Smuzhiyun 	{ .compatible = "maxim,max96745-pinctrl" },
466*4882a593Smuzhiyun 	{}
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, max96745_pinctrl_of_match);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun static struct platform_driver max96745_pinctrl_driver = {
471*4882a593Smuzhiyun 	.driver = {
472*4882a593Smuzhiyun 		.name = "max96745-pinctrl",
473*4882a593Smuzhiyun 		.of_match_table = max96745_pinctrl_of_match,
474*4882a593Smuzhiyun 	},
475*4882a593Smuzhiyun 	.probe = max96745_pinctrl_probe,
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun module_platform_driver(max96745_pinctrl_driver);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun MODULE_AUTHOR("Wyon Bi <bivvy.bi@rock-chips.com>");
481*4882a593Smuzhiyun MODULE_DESCRIPTION("Maxim MAX96745 pin control driver");
482*4882a593Smuzhiyun MODULE_LICENSE("GPL");
483