1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Wyon Bi <bivvy.bi@rock-chips.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/iopoll.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/reset.h>
18*4882a593Smuzhiyun #include <linux/phy/phy.h>
19*4882a593Smuzhiyun #include <linux/phy/phy-mipi-dphy.h>
20*4882a593Smuzhiyun #include <linux/pm_runtime.h>
21*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
22*4882a593Smuzhiyun #include <linux/rockchip/cpu.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define PSEC_PER_SEC 1000000000000LL
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define UPDATE(x, h, l) (((x) << (l)) & GENMASK((h), (l)))
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * The offset address[7:0] is distributed two parts, one from the bit7 to bit5
30*4882a593Smuzhiyun * is the first address, the other from the bit4 to bit0 is the second address.
31*4882a593Smuzhiyun * when you configure the registers, you must set both of them. The Clock Lane
32*4882a593Smuzhiyun * and Data Lane use the same registers with the same second address, but the
33*4882a593Smuzhiyun * first address is different.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun #define FIRST_ADDRESS(x) (((x) & 0x7) << 5)
36*4882a593Smuzhiyun #define SECOND_ADDRESS(x) (((x) & 0x1f) << 0)
37*4882a593Smuzhiyun #define PHY_REG(first, second) (FIRST_ADDRESS(first) | \
38*4882a593Smuzhiyun SECOND_ADDRESS(second))
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* Analog Register Part: reg00 */
41*4882a593Smuzhiyun #define BANDGAP_POWER_MASK BIT(7)
42*4882a593Smuzhiyun #define BANDGAP_POWER_DOWN BIT(7)
43*4882a593Smuzhiyun #define BANDGAP_POWER_ON 0
44*4882a593Smuzhiyun #define LANE_EN_MASK GENMASK(6, 2)
45*4882a593Smuzhiyun #define LANE_EN_CK BIT(6)
46*4882a593Smuzhiyun #define LANE_EN_3 BIT(5)
47*4882a593Smuzhiyun #define LANE_EN_2 BIT(4)
48*4882a593Smuzhiyun #define LANE_EN_1 BIT(3)
49*4882a593Smuzhiyun #define LANE_EN_0 BIT(2)
50*4882a593Smuzhiyun #define POWER_WORK_MASK GENMASK(1, 0)
51*4882a593Smuzhiyun #define POWER_WORK_ENABLE UPDATE(1, 1, 0)
52*4882a593Smuzhiyun #define POWER_WORK_DISABLE UPDATE(2, 1, 0)
53*4882a593Smuzhiyun /* Analog Register Part: reg01 */
54*4882a593Smuzhiyun #define REG_SYNCRST_MASK BIT(2)
55*4882a593Smuzhiyun #define REG_SYNCRST_RESET BIT(2)
56*4882a593Smuzhiyun #define REG_SYNCRST_NORMAL 0
57*4882a593Smuzhiyun #define REG_LDOPD_MASK BIT(1)
58*4882a593Smuzhiyun #define REG_LDOPD_POWER_DOWN BIT(1)
59*4882a593Smuzhiyun #define REG_LDOPD_POWER_ON 0
60*4882a593Smuzhiyun #define REG_PLLPD_MASK BIT(0)
61*4882a593Smuzhiyun #define REG_PLLPD_POWER_DOWN BIT(0)
62*4882a593Smuzhiyun #define REG_PLLPD_POWER_ON 0
63*4882a593Smuzhiyun /* Analog Register Part: reg03 */
64*4882a593Smuzhiyun #define REG_FBDIV_HI_MASK BIT(5)
65*4882a593Smuzhiyun #define REG_FBDIV_HI(x) UPDATE((x >> 8), 5, 5)
66*4882a593Smuzhiyun #define REG_PREDIV_MASK GENMASK(4, 0)
67*4882a593Smuzhiyun #define REG_PREDIV(x) UPDATE(x, 4, 0)
68*4882a593Smuzhiyun /* Analog Register Part: reg04 */
69*4882a593Smuzhiyun #define REG_FBDIV_LO_MASK GENMASK(7, 0)
70*4882a593Smuzhiyun #define REG_FBDIV_LO(x) UPDATE(x, 7, 0)
71*4882a593Smuzhiyun /* Analog Register Part: reg05 */
72*4882a593Smuzhiyun #define SAMPLE_CLOCK_PHASE_MASK GENMASK(6, 4)
73*4882a593Smuzhiyun #define SAMPLE_CLOCK_PHASE(x) UPDATE(x, 6, 4)
74*4882a593Smuzhiyun #define CLOCK_LANE_SKEW_PHASE_MASK GENMASK(2, 0)
75*4882a593Smuzhiyun #define CLOCK_LANE_SKEW_PHASE(x) UPDATE(x, 2, 0)
76*4882a593Smuzhiyun /* Analog Register Part: reg06 */
77*4882a593Smuzhiyun #define DATA_LANE_3_SKEW_PHASE_MASK GENMASK(6, 4)
78*4882a593Smuzhiyun #define DATA_LANE_3_SKEW_PHASE(x) UPDATE(x, 6, 4)
79*4882a593Smuzhiyun #define DATA_LANE_2_SKEW_PHASE_MASK GENMASK(2, 0)
80*4882a593Smuzhiyun #define DATA_LANE_2_SKEW_PHASE(x) UPDATE(x, 2, 0)
81*4882a593Smuzhiyun /* Analog Register Part: reg07 */
82*4882a593Smuzhiyun #define DATA_LANE_1_SKEW_PHASE_MASK GENMASK(6, 4)
83*4882a593Smuzhiyun #define DATA_LANE_1_SKEW_PHASE(x) UPDATE(x, 6, 4)
84*4882a593Smuzhiyun #define DATA_LANE_0_SKEW_PHASE_MASK GENMASK(2, 0)
85*4882a593Smuzhiyun #define DATA_LANE_0_SKEW_PHASE(x) UPDATE(x, 2, 0)
86*4882a593Smuzhiyun /* Analog Register Part: reg08 */
87*4882a593Smuzhiyun #define PRE_EMPHASIS_ENABLE_MASK BIT(7)
88*4882a593Smuzhiyun #define PRE_EMPHASIS_ENABLE BIT(7)
89*4882a593Smuzhiyun #define PRE_EMPHASIS_DISABLE 0
90*4882a593Smuzhiyun #define PLL_POST_DIV_ENABLE_MASK BIT(5)
91*4882a593Smuzhiyun #define PLL_POST_DIV_ENABLE BIT(5)
92*4882a593Smuzhiyun #define PLL_POST_DIV_DISABLE 0
93*4882a593Smuzhiyun #define DATA_LANE_VOD_RANGE_SET_MASK GENMASK(3, 0)
94*4882a593Smuzhiyun #define DATA_LANE_VOD_RANGE_SET(x) UPDATE(x, 3, 0)
95*4882a593Smuzhiyun #define SAMPLE_CLOCK_DIRECTION_MASK BIT(4)
96*4882a593Smuzhiyun #define SAMPLE_CLOCK_DIRECTION_REVERSE BIT(4)
97*4882a593Smuzhiyun #define SAMPLE_CLOCK_DIRECTION_FORWARD 0
98*4882a593Smuzhiyun #define LOWFRE_EN_MASK BIT(5)
99*4882a593Smuzhiyun #define PLL_OUTPUT_FREQUENCY_DIV_BY_1 0
100*4882a593Smuzhiyun #define PLL_OUTPUT_FREQUENCY_DIV_BY_2 1
101*4882a593Smuzhiyun /* Analog Register Part: reg1e */
102*4882a593Smuzhiyun #define PLL_MODE_SEL_MASK GENMASK(6, 5)
103*4882a593Smuzhiyun #define PLL_MODE_SEL_LVDS_MODE 0
104*4882a593Smuzhiyun #define PLL_MODE_SEL_MIPI_MODE BIT(5)
105*4882a593Smuzhiyun /* Analog Register Part: reg0b */
106*4882a593Smuzhiyun #define CLOCK_LANE_VOD_RANGE_SET_MASK GENMASK(3, 0)
107*4882a593Smuzhiyun #define CLOCK_LANE_VOD_RANGE_SET(x) UPDATE(x, 3, 0)
108*4882a593Smuzhiyun #define VOD_MIN_RANGE 0x1
109*4882a593Smuzhiyun #define VOD_MID_RANGE 0x3
110*4882a593Smuzhiyun #define VOD_BIG_RANGE 0x7
111*4882a593Smuzhiyun #define VOD_MAX_RANGE 0xf
112*4882a593Smuzhiyun /* Digital Register Part: reg00 */
113*4882a593Smuzhiyun #define REG_DIG_RSTN_MASK BIT(0)
114*4882a593Smuzhiyun #define REG_DIG_RSTN_NORMAL BIT(0)
115*4882a593Smuzhiyun #define REG_DIG_RSTN_RESET 0
116*4882a593Smuzhiyun /* Digital Register Part: reg01 */
117*4882a593Smuzhiyun #define INVERT_TXCLKESC_MASK BIT(1)
118*4882a593Smuzhiyun #define INVERT_TXCLKESC_ENABLE BIT(1)
119*4882a593Smuzhiyun #define INVERT_TXCLKESC_DISABLE 0
120*4882a593Smuzhiyun #define INVERT_TXBYTECLKHS_MASK BIT(0)
121*4882a593Smuzhiyun #define INVERT_TXBYTECLKHS_ENABLE BIT(0)
122*4882a593Smuzhiyun #define INVERT_TXBYTECLKHS_DISABLE 0
123*4882a593Smuzhiyun /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg05 */
124*4882a593Smuzhiyun #define T_LPX_CNT_MASK GENMASK(5, 0)
125*4882a593Smuzhiyun #define T_LPX_CNT(x) UPDATE(x, 5, 0)
126*4882a593Smuzhiyun /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg06 */
127*4882a593Smuzhiyun #define T_HS_ZERO_CNT_HI_MASK BIT(7)
128*4882a593Smuzhiyun #define T_HS_ZERO_CNT_HI(x) UPDATE(x, 7, 7)
129*4882a593Smuzhiyun #define T_HS_PREPARE_CNT_MASK GENMASK(6, 0)
130*4882a593Smuzhiyun #define T_HS_PREPARE_CNT(x) UPDATE(x, 6, 0)
131*4882a593Smuzhiyun /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg07 */
132*4882a593Smuzhiyun #define T_HS_ZERO_CNT_LO_MASK GENMASK(5, 0)
133*4882a593Smuzhiyun #define T_HS_ZERO_CNT_LO(x) UPDATE(x, 5, 0)
134*4882a593Smuzhiyun /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg08 */
135*4882a593Smuzhiyun #define T_HS_TRAIL_CNT_MASK GENMASK(6, 0)
136*4882a593Smuzhiyun #define T_HS_TRAIL_CNT(x) UPDATE(x, 6, 0)
137*4882a593Smuzhiyun /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg09 */
138*4882a593Smuzhiyun #define T_HS_EXIT_CNT_LO_MASK GENMASK(4, 0)
139*4882a593Smuzhiyun #define T_HS_EXIT_CNT_LO(x) UPDATE(x, 4, 0)
140*4882a593Smuzhiyun /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg0a */
141*4882a593Smuzhiyun #define T_CLK_POST_CNT_LO_MASK GENMASK(3, 0)
142*4882a593Smuzhiyun #define T_CLK_POST_CNT_LO(x) UPDATE(x, 3, 0)
143*4882a593Smuzhiyun /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg0c */
144*4882a593Smuzhiyun #define LPDT_TX_PPI_SYNC_MASK BIT(2)
145*4882a593Smuzhiyun #define LPDT_TX_PPI_SYNC_ENABLE BIT(2)
146*4882a593Smuzhiyun #define LPDT_TX_PPI_SYNC_DISABLE 0
147*4882a593Smuzhiyun #define T_WAKEUP_CNT_HI_MASK GENMASK(1, 0)
148*4882a593Smuzhiyun #define T_WAKEUP_CNT_HI(x) UPDATE(x, 1, 0)
149*4882a593Smuzhiyun /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg0d */
150*4882a593Smuzhiyun #define T_WAKEUP_CNT_LO_MASK GENMASK(7, 0)
151*4882a593Smuzhiyun #define T_WAKEUP_CNT_LO(x) UPDATE(x, 7, 0)
152*4882a593Smuzhiyun /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg0e */
153*4882a593Smuzhiyun #define T_CLK_PRE_CNT_MASK GENMASK(3, 0)
154*4882a593Smuzhiyun #define T_CLK_PRE_CNT(x) UPDATE(x, 3, 0)
155*4882a593Smuzhiyun /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg10 */
156*4882a593Smuzhiyun #define T_CLK_POST_HI_MASK GENMASK(7, 6)
157*4882a593Smuzhiyun #define T_CLK_POST_HI(x) UPDATE(x, 7, 6)
158*4882a593Smuzhiyun #define T_TA_GO_CNT_MASK GENMASK(5, 0)
159*4882a593Smuzhiyun #define T_TA_GO_CNT(x) UPDATE(x, 5, 0)
160*4882a593Smuzhiyun /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg11 */
161*4882a593Smuzhiyun #define T_HS_EXIT_CNT_HI_MASK BIT(6)
162*4882a593Smuzhiyun #define T_HS_EXIT_CNT_HI(x) UPDATE(x, 6, 6)
163*4882a593Smuzhiyun #define T_TA_SURE_CNT_MASK GENMASK(5, 0)
164*4882a593Smuzhiyun #define T_TA_SURE_CNT(x) UPDATE(x, 5, 0)
165*4882a593Smuzhiyun /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg12 */
166*4882a593Smuzhiyun #define T_TA_WAIT_CNT_MASK GENMASK(5, 0)
167*4882a593Smuzhiyun #define T_TA_WAIT_CNT(x) UPDATE(x, 5, 0)
168*4882a593Smuzhiyun /* LVDS Register Part: reg00 */
169*4882a593Smuzhiyun #define LVDS_DIGITAL_INTERNAL_RESET_MASK BIT(2)
170*4882a593Smuzhiyun #define LVDS_DIGITAL_INTERNAL_RESET_DISABLE BIT(2)
171*4882a593Smuzhiyun #define LVDS_DIGITAL_INTERNAL_RESET_ENABLE 0
172*4882a593Smuzhiyun /* LVDS Register Part: reg01 */
173*4882a593Smuzhiyun #define LVDS_DIGITAL_INTERNAL_ENABLE_MASK BIT(7)
174*4882a593Smuzhiyun #define LVDS_DIGITAL_INTERNAL_ENABLE BIT(7)
175*4882a593Smuzhiyun #define LVDS_DIGITAL_INTERNAL_DISABLE 0
176*4882a593Smuzhiyun /* LVDS Register Part: reg03 */
177*4882a593Smuzhiyun #define MODE_ENABLE_MASK GENMASK(2, 0)
178*4882a593Smuzhiyun #define TTL_MODE_ENABLE BIT(2)
179*4882a593Smuzhiyun #define LVDS_MODE_ENABLE BIT(1)
180*4882a593Smuzhiyun #define MIPI_MODE_ENABLE BIT(0)
181*4882a593Smuzhiyun /* LVDS Register Part: reg0b */
182*4882a593Smuzhiyun #define LVDS_LANE_EN_MASK GENMASK(7, 3)
183*4882a593Smuzhiyun #define LVDS_DATA_LANE0_EN BIT(7)
184*4882a593Smuzhiyun #define LVDS_DATA_LANE1_EN BIT(6)
185*4882a593Smuzhiyun #define LVDS_DATA_LANE2_EN BIT(5)
186*4882a593Smuzhiyun #define LVDS_DATA_LANE3_EN BIT(4)
187*4882a593Smuzhiyun #define LVDS_CLK_LANE_EN BIT(3)
188*4882a593Smuzhiyun #define LVDS_PLL_POWER_MASK BIT(2)
189*4882a593Smuzhiyun #define LVDS_PLL_POWER_OFF BIT(2)
190*4882a593Smuzhiyun #define LVDS_PLL_POWER_ON 0
191*4882a593Smuzhiyun #define LVDS_BANDGAP_POWER_MASK BIT(0)
192*4882a593Smuzhiyun #define LVDS_BANDGAP_POWER_DOWN BIT(0)
193*4882a593Smuzhiyun #define LVDS_BANDGAP_POWER_ON 0
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #define DSI_PHY_RSTZ 0xa0
196*4882a593Smuzhiyun #define PHY_ENABLECLK BIT(2)
197*4882a593Smuzhiyun #define DSI_PHY_STATUS 0xb0
198*4882a593Smuzhiyun #define PHY_LOCK BIT(0)
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun enum soc_type {
201*4882a593Smuzhiyun PX30,
202*4882a593Smuzhiyun PX30S,
203*4882a593Smuzhiyun RK3128,
204*4882a593Smuzhiyun RK3368,
205*4882a593Smuzhiyun RK3562,
206*4882a593Smuzhiyun RK3568,
207*4882a593Smuzhiyun RV1126,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun enum phy_max_rate {
211*4882a593Smuzhiyun MAX_1GHZ,
212*4882a593Smuzhiyun MAX_2_5GHZ,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun struct inno_mipi_dphy_timing {
216*4882a593Smuzhiyun unsigned int max_lane_mbps;
217*4882a593Smuzhiyun u8 lpx;
218*4882a593Smuzhiyun u8 hs_prepare;
219*4882a593Smuzhiyun u8 clk_lane_hs_zero;
220*4882a593Smuzhiyun u8 data_lane_hs_zero;
221*4882a593Smuzhiyun u8 hs_trail;
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun struct inno_dsidphy {
225*4882a593Smuzhiyun struct device *dev;
226*4882a593Smuzhiyun struct clk *ref_clk;
227*4882a593Smuzhiyun struct clk *pclk_phy;
228*4882a593Smuzhiyun struct clk *pclk_host;
229*4882a593Smuzhiyun void __iomem *phy_base;
230*4882a593Smuzhiyun void __iomem *host_base;
231*4882a593Smuzhiyun struct reset_control *rst;
232*4882a593Smuzhiyun struct phy_configure_opts_mipi_dphy dphy_cfg;
233*4882a593Smuzhiyun unsigned int lanes;
234*4882a593Smuzhiyun const struct inno_dsidphy_plat_data *pdata;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun struct clk *pll_clk;
237*4882a593Smuzhiyun struct {
238*4882a593Smuzhiyun struct clk_hw hw;
239*4882a593Smuzhiyun u8 prediv;
240*4882a593Smuzhiyun u16 fbdiv;
241*4882a593Smuzhiyun unsigned long rate;
242*4882a593Smuzhiyun } pll;
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun struct inno_dsidphy_plat_data {
246*4882a593Smuzhiyun enum soc_type soc_type;
247*4882a593Smuzhiyun const struct inno_mipi_dphy_timing *inno_mipi_dphy_timing_table;
248*4882a593Smuzhiyun const unsigned int num_timings;
249*4882a593Smuzhiyun enum phy_max_rate max_rate;
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun enum {
253*4882a593Smuzhiyun REGISTER_PART_ANALOG,
254*4882a593Smuzhiyun REGISTER_PART_DIGITAL,
255*4882a593Smuzhiyun REGISTER_PART_CLOCK_LANE,
256*4882a593Smuzhiyun REGISTER_PART_DATA0_LANE,
257*4882a593Smuzhiyun REGISTER_PART_DATA1_LANE,
258*4882a593Smuzhiyun REGISTER_PART_DATA2_LANE,
259*4882a593Smuzhiyun REGISTER_PART_DATA3_LANE,
260*4882a593Smuzhiyun REGISTER_PART_LVDS,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static const
264*4882a593Smuzhiyun struct inno_mipi_dphy_timing inno_mipi_dphy_timing_table_max_1GHz[] = {
265*4882a593Smuzhiyun { 110, 0x0, 0x20, 0x16, 0x02, 0x22},
266*4882a593Smuzhiyun { 150, 0x0, 0x06, 0x16, 0x03, 0x45},
267*4882a593Smuzhiyun { 200, 0x0, 0x18, 0x17, 0x04, 0x0b},
268*4882a593Smuzhiyun { 250, 0x0, 0x05, 0x17, 0x05, 0x16},
269*4882a593Smuzhiyun { 300, 0x0, 0x51, 0x18, 0x06, 0x2c},
270*4882a593Smuzhiyun { 400, 0x0, 0x64, 0x19, 0x07, 0x33},
271*4882a593Smuzhiyun { 500, 0x0, 0x20, 0x1b, 0x07, 0x4e},
272*4882a593Smuzhiyun { 600, 0x0, 0x6a, 0x1d, 0x08, 0x3a},
273*4882a593Smuzhiyun { 700, 0x0, 0x3e, 0x1e, 0x08, 0x6a},
274*4882a593Smuzhiyun { 800, 0x0, 0x21, 0x1f, 0x09, 0x29},
275*4882a593Smuzhiyun {1000, 0x0, 0x09, 0x20, 0x09, 0x27},
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun static const
279*4882a593Smuzhiyun struct inno_mipi_dphy_timing inno_mipi_dphy_timing_table_max_2_5GHz[] = {
280*4882a593Smuzhiyun { 110, 0x02, 0x7f, 0x16, 0x02, 0x02},
281*4882a593Smuzhiyun { 150, 0x02, 0x7f, 0x16, 0x03, 0x02},
282*4882a593Smuzhiyun { 200, 0x02, 0x7f, 0x17, 0x04, 0x02},
283*4882a593Smuzhiyun { 250, 0x02, 0x7f, 0x17, 0x05, 0x04},
284*4882a593Smuzhiyun { 300, 0x02, 0x7f, 0x18, 0x06, 0x04},
285*4882a593Smuzhiyun { 400, 0x03, 0x7e, 0x19, 0x07, 0x04},
286*4882a593Smuzhiyun { 500, 0x03, 0x7c, 0x1b, 0x07, 0x08},
287*4882a593Smuzhiyun { 600, 0x03, 0x70, 0x1d, 0x08, 0x10},
288*4882a593Smuzhiyun { 700, 0x05, 0x40, 0x1e, 0x08, 0x30},
289*4882a593Smuzhiyun { 800, 0x05, 0x02, 0x1f, 0x09, 0x30},
290*4882a593Smuzhiyun {1000, 0x05, 0x08, 0x20, 0x09, 0x30},
291*4882a593Smuzhiyun {1200, 0x06, 0x03, 0x32, 0x14, 0x0f},
292*4882a593Smuzhiyun {1400, 0x09, 0x03, 0x32, 0x14, 0x0f},
293*4882a593Smuzhiyun {1600, 0x0d, 0x42, 0x36, 0x0e, 0x0f},
294*4882a593Smuzhiyun {1800, 0x0e, 0x47, 0x7a, 0x0e, 0x0f},
295*4882a593Smuzhiyun {2000, 0x11, 0x64, 0x7a, 0x0e, 0x0b},
296*4882a593Smuzhiyun {2200, 0x13, 0x64, 0x7e, 0x15, 0x0b},
297*4882a593Smuzhiyun {2400, 0x13, 0x33, 0x7f, 0x15, 0x6a},
298*4882a593Smuzhiyun {2500, 0x15, 0x54, 0x7f, 0x15, 0x6a},
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
hw_to_inno(struct clk_hw * hw)301*4882a593Smuzhiyun static inline struct inno_dsidphy *hw_to_inno(struct clk_hw *hw)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun return container_of(hw, struct inno_dsidphy, pll.hw);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
phy_update_bits(struct inno_dsidphy * inno,u8 first,u8 second,u8 mask,u8 val)306*4882a593Smuzhiyun static void phy_update_bits(struct inno_dsidphy *inno,
307*4882a593Smuzhiyun u8 first, u8 second, u8 mask, u8 val)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun u32 reg = PHY_REG(first, second) << 2;
310*4882a593Smuzhiyun unsigned int tmp, orig;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun orig = readl(inno->phy_base + reg);
313*4882a593Smuzhiyun tmp = orig & ~mask;
314*4882a593Smuzhiyun tmp |= val & mask;
315*4882a593Smuzhiyun writel(tmp, inno->phy_base + reg);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
host_update_bits(struct inno_dsidphy * inno,u32 reg,u32 mask,u32 val)318*4882a593Smuzhiyun static void host_update_bits(struct inno_dsidphy *inno,
319*4882a593Smuzhiyun u32 reg, u32 mask, u32 val)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun unsigned int tmp, orig;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun orig = readl(inno->host_base + reg);
324*4882a593Smuzhiyun tmp = orig & ~mask;
325*4882a593Smuzhiyun tmp |= val & mask;
326*4882a593Smuzhiyun writel(tmp, inno->host_base + reg);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
inno_dsidphy_pll_calc_rate(struct inno_dsidphy * inno,unsigned long rate)329*4882a593Smuzhiyun static unsigned long inno_dsidphy_pll_calc_rate(struct inno_dsidphy *inno,
330*4882a593Smuzhiyun unsigned long rate)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun unsigned long prate = clk_get_rate(inno->ref_clk);
333*4882a593Smuzhiyun unsigned long best_freq = 0;
334*4882a593Smuzhiyun unsigned long fref, fout;
335*4882a593Smuzhiyun u8 min_prediv, max_prediv;
336*4882a593Smuzhiyun u8 _prediv, best_prediv = 1;
337*4882a593Smuzhiyun u16 _fbdiv, best_fbdiv = 1;
338*4882a593Smuzhiyun u32 min_delta = UINT_MAX;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /*
341*4882a593Smuzhiyun * The PLL output frequency can be calculated using a simple formula:
342*4882a593Smuzhiyun * PLL_Output_Frequency = (FREF / PREDIV * FBDIV) / 2
343*4882a593Smuzhiyun * PLL_Output_Frequency: it is equal to DDR-Clock-Frequency * 2
344*4882a593Smuzhiyun */
345*4882a593Smuzhiyun fref = prate / 2;
346*4882a593Smuzhiyun if (rate > 1000000000UL)
347*4882a593Smuzhiyun fout = 1000000000UL;
348*4882a593Smuzhiyun else
349*4882a593Smuzhiyun fout = rate;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* 5Mhz < Fref / prediv < 40MHz */
352*4882a593Smuzhiyun min_prediv = DIV_ROUND_UP(fref, 40000000);
353*4882a593Smuzhiyun max_prediv = fref / 5000000;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun for (_prediv = min_prediv; _prediv <= max_prediv; _prediv++) {
356*4882a593Smuzhiyun u64 tmp;
357*4882a593Smuzhiyun u32 delta;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun tmp = (u64)fout * _prediv;
360*4882a593Smuzhiyun do_div(tmp, fref);
361*4882a593Smuzhiyun _fbdiv = tmp;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /*
364*4882a593Smuzhiyun * The possible settings of feedback divider are
365*4882a593Smuzhiyun * 12, 13, 14, 16, ~ 511
366*4882a593Smuzhiyun */
367*4882a593Smuzhiyun if (_fbdiv == 15)
368*4882a593Smuzhiyun continue;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (_fbdiv < 12 || _fbdiv > 511)
371*4882a593Smuzhiyun continue;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun tmp = (u64)_fbdiv * fref;
374*4882a593Smuzhiyun do_div(tmp, _prediv);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun delta = abs(fout - tmp);
377*4882a593Smuzhiyun if (!delta) {
378*4882a593Smuzhiyun best_prediv = _prediv;
379*4882a593Smuzhiyun best_fbdiv = _fbdiv;
380*4882a593Smuzhiyun best_freq = tmp;
381*4882a593Smuzhiyun break;
382*4882a593Smuzhiyun } else if (delta < min_delta) {
383*4882a593Smuzhiyun best_prediv = _prediv;
384*4882a593Smuzhiyun best_fbdiv = _fbdiv;
385*4882a593Smuzhiyun best_freq = tmp;
386*4882a593Smuzhiyun min_delta = delta;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (best_freq) {
391*4882a593Smuzhiyun inno->pll.prediv = best_prediv;
392*4882a593Smuzhiyun inno->pll.fbdiv = best_fbdiv;
393*4882a593Smuzhiyun inno->pll.rate = best_freq;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return best_freq;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static const struct inno_mipi_dphy_timing *
inno_mipi_dphy_get_timing(struct inno_dsidphy * inno)400*4882a593Smuzhiyun inno_mipi_dphy_get_timing(struct inno_dsidphy *inno)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun const struct inno_mipi_dphy_timing *timings;
403*4882a593Smuzhiyun unsigned int num_timings;
404*4882a593Smuzhiyun unsigned int lane_mbps = inno->pll.rate / USEC_PER_SEC;
405*4882a593Smuzhiyun unsigned int i;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun timings = inno->pdata->inno_mipi_dphy_timing_table;
408*4882a593Smuzhiyun num_timings = inno->pdata->num_timings;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun for (i = 0; i < num_timings; i++)
411*4882a593Smuzhiyun if (lane_mbps <= timings[i].max_lane_mbps)
412*4882a593Smuzhiyun break;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (i == num_timings)
415*4882a593Smuzhiyun --i;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun return &timings[i];
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
inno_mipi_dphy_max_2_5GHz_pll_enable(struct inno_dsidphy * inno)420*4882a593Smuzhiyun static void inno_mipi_dphy_max_2_5GHz_pll_enable(struct inno_dsidphy *inno)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
424*4882a593Smuzhiyun REG_PREDIV_MASK, REG_PREDIV(inno->pll.prediv));
425*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
426*4882a593Smuzhiyun REG_FBDIV_HI_MASK, REG_FBDIV_HI(inno->pll.fbdiv));
427*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x04,
428*4882a593Smuzhiyun REG_FBDIV_LO_MASK, REG_FBDIV_LO(inno->pll.fbdiv));
429*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x08,
430*4882a593Smuzhiyun PLL_POST_DIV_ENABLE_MASK, PLL_POST_DIV_ENABLE);
431*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x0b,
432*4882a593Smuzhiyun CLOCK_LANE_VOD_RANGE_SET_MASK,
433*4882a593Smuzhiyun CLOCK_LANE_VOD_RANGE_SET(VOD_MAX_RANGE));
434*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
435*4882a593Smuzhiyun REG_LDOPD_MASK | REG_PLLPD_MASK,
436*4882a593Smuzhiyun REG_LDOPD_POWER_ON | REG_PLLPD_POWER_ON);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
inno_mipi_dphy_max_1GHz_pll_enable(struct inno_dsidphy * inno)439*4882a593Smuzhiyun static void inno_mipi_dphy_max_1GHz_pll_enable(struct inno_dsidphy *inno)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun /* Configure PLL */
442*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
443*4882a593Smuzhiyun REG_PREDIV_MASK, REG_PREDIV(inno->pll.prediv));
444*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
445*4882a593Smuzhiyun REG_FBDIV_HI_MASK, REG_FBDIV_HI(inno->pll.fbdiv));
446*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x04,
447*4882a593Smuzhiyun REG_FBDIV_LO_MASK, REG_FBDIV_LO(inno->pll.fbdiv));
448*4882a593Smuzhiyun /* Enable PLL and LDO */
449*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
450*4882a593Smuzhiyun REG_LDOPD_MASK | REG_PLLPD_MASK,
451*4882a593Smuzhiyun REG_LDOPD_POWER_ON | REG_PLLPD_POWER_ON);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
inno_mipi_dphy_reset(struct inno_dsidphy * inno)454*4882a593Smuzhiyun static void inno_mipi_dphy_reset(struct inno_dsidphy *inno)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun /* Reset analog */
457*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
458*4882a593Smuzhiyun REG_SYNCRST_MASK, REG_SYNCRST_RESET);
459*4882a593Smuzhiyun udelay(1);
460*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
461*4882a593Smuzhiyun REG_SYNCRST_MASK, REG_SYNCRST_NORMAL);
462*4882a593Smuzhiyun /* Reset digital */
463*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_DIGITAL, 0x00,
464*4882a593Smuzhiyun REG_DIG_RSTN_MASK, REG_DIG_RSTN_RESET);
465*4882a593Smuzhiyun udelay(1);
466*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_DIGITAL, 0x00,
467*4882a593Smuzhiyun REG_DIG_RSTN_MASK, REG_DIG_RSTN_NORMAL);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
inno_mipi_dphy_timing_init(struct inno_dsidphy * inno)470*4882a593Smuzhiyun static void inno_mipi_dphy_timing_init(struct inno_dsidphy *inno)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun struct phy_configure_opts_mipi_dphy *cfg = &inno->dphy_cfg;
473*4882a593Smuzhiyun u32 t_txbyteclkhs, t_txclkesc;
474*4882a593Smuzhiyun u32 txbyteclkhs, txclkesc, esc_clk_div;
475*4882a593Smuzhiyun u32 hs_exit, clk_post, clk_pre, wakeup, lpx, ta_go, ta_sure, ta_wait;
476*4882a593Smuzhiyun u32 hs_prepare, hs_trail, hs_zero, clk_lane_hs_zero, data_lane_hs_zero;
477*4882a593Smuzhiyun const struct inno_mipi_dphy_timing *timing;
478*4882a593Smuzhiyun unsigned int i;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun txbyteclkhs = inno->pll.rate / 8;
481*4882a593Smuzhiyun t_txbyteclkhs = div_u64(PSEC_PER_SEC, txbyteclkhs);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun esc_clk_div = DIV_ROUND_UP(txbyteclkhs, 20000000);
484*4882a593Smuzhiyun txclkesc = txbyteclkhs / esc_clk_div;
485*4882a593Smuzhiyun t_txclkesc = div_u64(PSEC_PER_SEC, txclkesc);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /*
488*4882a593Smuzhiyun * The value of counter for HS Ths-exit
489*4882a593Smuzhiyun * Ths-exit = Tpin_txbyteclkhs * value
490*4882a593Smuzhiyun */
491*4882a593Smuzhiyun hs_exit = DIV_ROUND_UP(cfg->hs_exit, t_txbyteclkhs);
492*4882a593Smuzhiyun /*
493*4882a593Smuzhiyun * The value of counter for HS Tclk-post
494*4882a593Smuzhiyun * Tclk-post = Tpin_txbyteclkhs * value
495*4882a593Smuzhiyun */
496*4882a593Smuzhiyun clk_post = DIV_ROUND_UP(cfg->clk_post, t_txbyteclkhs);
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun * The value of counter for HS Tclk-pre
499*4882a593Smuzhiyun * Tclk-pre = Tpin_txbyteclkhs * value
500*4882a593Smuzhiyun */
501*4882a593Smuzhiyun clk_pre = DIV_ROUND_UP(cfg->clk_pre, t_txbyteclkhs);
502*4882a593Smuzhiyun /*
503*4882a593Smuzhiyun * The value of counter for HS Tta-go
504*4882a593Smuzhiyun * Tta-go for turnaround
505*4882a593Smuzhiyun * Tta-go = Ttxclkesc * value
506*4882a593Smuzhiyun */
507*4882a593Smuzhiyun ta_go = DIV_ROUND_UP(cfg->ta_go, t_txclkesc);
508*4882a593Smuzhiyun /*
509*4882a593Smuzhiyun * The value of counter for HS Tta-sure
510*4882a593Smuzhiyun * Tta-sure for turnaround
511*4882a593Smuzhiyun * Tta-sure = Ttxclkesc * value
512*4882a593Smuzhiyun */
513*4882a593Smuzhiyun ta_sure = DIV_ROUND_UP(cfg->ta_sure, t_txclkesc);
514*4882a593Smuzhiyun /*
515*4882a593Smuzhiyun * The value of counter for HS Tta-wait
516*4882a593Smuzhiyun * Tta-wait for turnaround
517*4882a593Smuzhiyun * Tta-wait = Ttxclkesc * value
518*4882a593Smuzhiyun */
519*4882a593Smuzhiyun ta_wait = DIV_ROUND_UP(cfg->ta_get, t_txclkesc);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun timing = inno_mipi_dphy_get_timing(inno);
522*4882a593Smuzhiyun /*
523*4882a593Smuzhiyun * The value of counter for HS Tlpx Time
524*4882a593Smuzhiyun * Tlpx = Tpin_txbyteclkhs * (2 + value)
525*4882a593Smuzhiyun */
526*4882a593Smuzhiyun if (inno->pdata->max_rate == MAX_1GHZ) {
527*4882a593Smuzhiyun lpx = DIV_ROUND_UP(cfg->lpx, t_txbyteclkhs);
528*4882a593Smuzhiyun if (lpx >= 2)
529*4882a593Smuzhiyun lpx -= 2;
530*4882a593Smuzhiyun } else
531*4882a593Smuzhiyun lpx = timing->lpx;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun hs_prepare = timing->hs_prepare;
534*4882a593Smuzhiyun hs_trail = timing->hs_trail;
535*4882a593Smuzhiyun clk_lane_hs_zero = timing->clk_lane_hs_zero;
536*4882a593Smuzhiyun data_lane_hs_zero = timing->data_lane_hs_zero;
537*4882a593Smuzhiyun wakeup = 0x3ff;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun for (i = REGISTER_PART_CLOCK_LANE; i <= REGISTER_PART_DATA3_LANE; i++) {
540*4882a593Smuzhiyun if (i == REGISTER_PART_CLOCK_LANE)
541*4882a593Smuzhiyun hs_zero = clk_lane_hs_zero;
542*4882a593Smuzhiyun else
543*4882a593Smuzhiyun hs_zero = data_lane_hs_zero;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun phy_update_bits(inno, i, 0x05, T_LPX_CNT_MASK,
546*4882a593Smuzhiyun T_LPX_CNT(lpx));
547*4882a593Smuzhiyun phy_update_bits(inno, i, 0x06, T_HS_PREPARE_CNT_MASK,
548*4882a593Smuzhiyun T_HS_PREPARE_CNT(hs_prepare));
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (inno->pdata->max_rate == MAX_2_5GHZ)
551*4882a593Smuzhiyun phy_update_bits(inno, i, 0x06, T_HS_ZERO_CNT_HI_MASK,
552*4882a593Smuzhiyun T_HS_ZERO_CNT_HI(hs_zero >> 6));
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun phy_update_bits(inno, i, 0x07, T_HS_ZERO_CNT_LO_MASK,
555*4882a593Smuzhiyun T_HS_ZERO_CNT_LO(hs_zero));
556*4882a593Smuzhiyun phy_update_bits(inno, i, 0x08, T_HS_TRAIL_CNT_MASK,
557*4882a593Smuzhiyun T_HS_TRAIL_CNT(hs_trail));
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun if (inno->pdata->max_rate == MAX_2_5GHZ)
560*4882a593Smuzhiyun phy_update_bits(inno, i, 0x11, T_HS_EXIT_CNT_HI_MASK,
561*4882a593Smuzhiyun T_HS_EXIT_CNT_HI(hs_exit >> 5));
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun phy_update_bits(inno, i, 0x09, T_HS_EXIT_CNT_LO_MASK,
564*4882a593Smuzhiyun T_HS_EXIT_CNT_LO(hs_exit));
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun if (inno->pdata->max_rate == MAX_2_5GHZ)
567*4882a593Smuzhiyun phy_update_bits(inno, i, 0x10, T_CLK_POST_HI_MASK,
568*4882a593Smuzhiyun T_CLK_POST_HI(clk_post >> 4));
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun phy_update_bits(inno, i, 0x0a, T_CLK_POST_CNT_LO_MASK,
571*4882a593Smuzhiyun T_CLK_POST_CNT_LO(clk_post));
572*4882a593Smuzhiyun phy_update_bits(inno, i, 0x0e, T_CLK_PRE_CNT_MASK,
573*4882a593Smuzhiyun T_CLK_PRE_CNT(clk_pre));
574*4882a593Smuzhiyun phy_update_bits(inno, i, 0x0c, T_WAKEUP_CNT_HI_MASK,
575*4882a593Smuzhiyun T_WAKEUP_CNT_HI(wakeup >> 8));
576*4882a593Smuzhiyun phy_update_bits(inno, i, 0x0d, T_WAKEUP_CNT_LO_MASK,
577*4882a593Smuzhiyun T_WAKEUP_CNT_LO(wakeup));
578*4882a593Smuzhiyun phy_update_bits(inno, i, 0x10, T_TA_GO_CNT_MASK,
579*4882a593Smuzhiyun T_TA_GO_CNT(ta_go));
580*4882a593Smuzhiyun phy_update_bits(inno, i, 0x11, T_TA_SURE_CNT_MASK,
581*4882a593Smuzhiyun T_TA_SURE_CNT(ta_sure));
582*4882a593Smuzhiyun phy_update_bits(inno, i, 0x12, T_TA_WAIT_CNT_MASK,
583*4882a593Smuzhiyun T_TA_WAIT_CNT(ta_wait));
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
inno_mipi_dphy_lane_enable(struct inno_dsidphy * inno)587*4882a593Smuzhiyun static void inno_mipi_dphy_lane_enable(struct inno_dsidphy *inno)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun u8 val = LANE_EN_CK;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun switch (inno->lanes) {
592*4882a593Smuzhiyun case 1:
593*4882a593Smuzhiyun val |= LANE_EN_0;
594*4882a593Smuzhiyun break;
595*4882a593Smuzhiyun case 2:
596*4882a593Smuzhiyun val |= LANE_EN_1 | LANE_EN_0;
597*4882a593Smuzhiyun break;
598*4882a593Smuzhiyun case 3:
599*4882a593Smuzhiyun val |= LANE_EN_2 | LANE_EN_1 | LANE_EN_0;
600*4882a593Smuzhiyun break;
601*4882a593Smuzhiyun case 4:
602*4882a593Smuzhiyun default:
603*4882a593Smuzhiyun val |= LANE_EN_3 | LANE_EN_2 | LANE_EN_1 | LANE_EN_0;
604*4882a593Smuzhiyun break;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00, LANE_EN_MASK, val);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
inno_dsidphy_mipi_mode_enable(struct inno_dsidphy * inno)610*4882a593Smuzhiyun static void inno_dsidphy_mipi_mode_enable(struct inno_dsidphy *inno)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun /* Select MIPI mode */
613*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x03,
614*4882a593Smuzhiyun MODE_ENABLE_MASK, MIPI_MODE_ENABLE);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* set pin_txclkesc_0 pin_txbyteclk invert disable */
617*4882a593Smuzhiyun if (inno->pdata->soc_type == PX30S)
618*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_DIGITAL, 0x01,
619*4882a593Smuzhiyun INVERT_TXCLKESC_MASK, INVERT_TXCLKESC_DISABLE);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (inno->pdata->max_rate == MAX_2_5GHZ)
622*4882a593Smuzhiyun inno_mipi_dphy_max_2_5GHz_pll_enable(inno);
623*4882a593Smuzhiyun else
624*4882a593Smuzhiyun inno_mipi_dphy_max_1GHz_pll_enable(inno);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun inno_mipi_dphy_reset(inno);
627*4882a593Smuzhiyun inno_mipi_dphy_timing_init(inno);
628*4882a593Smuzhiyun inno_mipi_dphy_lane_enable(inno);
629*4882a593Smuzhiyun inno_mipi_dphy_lane_enable(inno);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
inno_dsidphy_lvds_mode_enable(struct inno_dsidphy * inno)632*4882a593Smuzhiyun static void inno_dsidphy_lvds_mode_enable(struct inno_dsidphy *inno)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun u8 prediv = 2;
635*4882a593Smuzhiyun u16 fbdiv = 28;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* Sample clock reverse direction */
638*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x08,
639*4882a593Smuzhiyun SAMPLE_CLOCK_DIRECTION_MASK | LOWFRE_EN_MASK,
640*4882a593Smuzhiyun SAMPLE_CLOCK_DIRECTION_REVERSE |
641*4882a593Smuzhiyun PLL_OUTPUT_FREQUENCY_DIV_BY_1);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* Reset LVDS digital logic */
644*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x00,
645*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_RESET_MASK,
646*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_RESET_ENABLE);
647*4882a593Smuzhiyun udelay(1);
648*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x00,
649*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_RESET_MASK,
650*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_RESET_DISABLE);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /* Select LVDS mode */
653*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x03,
654*4882a593Smuzhiyun MODE_ENABLE_MASK, LVDS_MODE_ENABLE);
655*4882a593Smuzhiyun /* Configure PLL */
656*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
657*4882a593Smuzhiyun REG_PREDIV_MASK, REG_PREDIV(prediv));
658*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
659*4882a593Smuzhiyun REG_FBDIV_HI_MASK, REG_FBDIV_HI(fbdiv));
660*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x04,
661*4882a593Smuzhiyun REG_FBDIV_LO_MASK, REG_FBDIV_LO(fbdiv));
662*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x08, 0xff, 0xfc);
663*4882a593Smuzhiyun /* Enable PLL and Bandgap */
664*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b,
665*4882a593Smuzhiyun LVDS_PLL_POWER_MASK | LVDS_BANDGAP_POWER_MASK,
666*4882a593Smuzhiyun LVDS_PLL_POWER_ON | LVDS_BANDGAP_POWER_ON);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun msleep(20);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* Select PLL mode */
671*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x1e,
672*4882a593Smuzhiyun PLL_MODE_SEL_MASK, PLL_MODE_SEL_LVDS_MODE);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /* Enable LVDS digital logic */
675*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x01,
676*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_ENABLE_MASK,
677*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_ENABLE);
678*4882a593Smuzhiyun /* Enable LVDS analog driver */
679*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b,
680*4882a593Smuzhiyun LVDS_LANE_EN_MASK, LVDS_CLK_LANE_EN |
681*4882a593Smuzhiyun LVDS_DATA_LANE0_EN | LVDS_DATA_LANE1_EN |
682*4882a593Smuzhiyun LVDS_DATA_LANE2_EN | LVDS_DATA_LANE3_EN);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
inno_dsidphy_phy_ttl_mode_enable(struct inno_dsidphy * inno)685*4882a593Smuzhiyun static void inno_dsidphy_phy_ttl_mode_enable(struct inno_dsidphy *inno)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun /* Reset digital logic */
688*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x00,
689*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_RESET_MASK,
690*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_RESET_ENABLE);
691*4882a593Smuzhiyun udelay(1);
692*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x00,
693*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_RESET_MASK,
694*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_RESET_DISABLE);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* Select TTL mode */
697*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x03,
698*4882a593Smuzhiyun MODE_ENABLE_MASK, TTL_MODE_ENABLE);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun /* Enable digital logic */
701*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x01,
702*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_ENABLE_MASK,
703*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_ENABLE);
704*4882a593Smuzhiyun /* Enable analog driver */
705*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b,
706*4882a593Smuzhiyun LVDS_LANE_EN_MASK, LVDS_CLK_LANE_EN |
707*4882a593Smuzhiyun LVDS_DATA_LANE0_EN | LVDS_DATA_LANE1_EN |
708*4882a593Smuzhiyun LVDS_DATA_LANE2_EN | LVDS_DATA_LANE3_EN);
709*4882a593Smuzhiyun /* Enable for clk lane in TTL mode */
710*4882a593Smuzhiyun host_update_bits(inno, DSI_PHY_RSTZ, PHY_ENABLECLK, PHY_ENABLECLK);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
inno_dsidphy_power_on(struct phy * phy)713*4882a593Smuzhiyun static int inno_dsidphy_power_on(struct phy *phy)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun struct inno_dsidphy *inno = phy_get_drvdata(phy);
716*4882a593Smuzhiyun enum phy_mode mode = phy_get_mode(phy);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun clk_prepare_enable(inno->pclk_phy);
719*4882a593Smuzhiyun clk_prepare_enable(inno->ref_clk);
720*4882a593Smuzhiyun pm_runtime_get_sync(inno->dev);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* Bandgap power on */
723*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
724*4882a593Smuzhiyun BANDGAP_POWER_MASK, BANDGAP_POWER_ON);
725*4882a593Smuzhiyun /* Enable power work */
726*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
727*4882a593Smuzhiyun POWER_WORK_MASK, POWER_WORK_ENABLE);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun switch (mode) {
730*4882a593Smuzhiyun case PHY_MODE_MIPI_DPHY:
731*4882a593Smuzhiyun inno_dsidphy_mipi_mode_enable(inno);
732*4882a593Smuzhiyun break;
733*4882a593Smuzhiyun case PHY_MODE_LVDS:
734*4882a593Smuzhiyun inno_dsidphy_lvds_mode_enable(inno);
735*4882a593Smuzhiyun break;
736*4882a593Smuzhiyun default:
737*4882a593Smuzhiyun inno_dsidphy_phy_ttl_mode_enable(inno);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun return 0;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
inno_dsidphy_power_off(struct phy * phy)743*4882a593Smuzhiyun static int inno_dsidphy_power_off(struct phy *phy)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun struct inno_dsidphy *inno = phy_get_drvdata(phy);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00, LANE_EN_MASK, 0);
748*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
749*4882a593Smuzhiyun REG_LDOPD_MASK | REG_PLLPD_MASK,
750*4882a593Smuzhiyun REG_LDOPD_POWER_DOWN | REG_PLLPD_POWER_DOWN);
751*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
752*4882a593Smuzhiyun POWER_WORK_MASK, POWER_WORK_DISABLE);
753*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
754*4882a593Smuzhiyun BANDGAP_POWER_MASK, BANDGAP_POWER_DOWN);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b, LVDS_LANE_EN_MASK, 0);
757*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x01,
758*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_ENABLE_MASK,
759*4882a593Smuzhiyun LVDS_DIGITAL_INTERNAL_DISABLE);
760*4882a593Smuzhiyun phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b,
761*4882a593Smuzhiyun LVDS_PLL_POWER_MASK | LVDS_BANDGAP_POWER_MASK,
762*4882a593Smuzhiyun LVDS_PLL_POWER_OFF | LVDS_BANDGAP_POWER_DOWN);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun pm_runtime_put(inno->dev);
765*4882a593Smuzhiyun clk_disable_unprepare(inno->ref_clk);
766*4882a593Smuzhiyun clk_disable_unprepare(inno->pclk_phy);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun return 0;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
inno_dsidphy_set_mode(struct phy * phy,enum phy_mode mode,int submode)771*4882a593Smuzhiyun static int inno_dsidphy_set_mode(struct phy *phy, enum phy_mode mode,
772*4882a593Smuzhiyun int submode)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun return 0;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
inno_dsidphy_configure(struct phy * phy,union phy_configure_opts * opts)777*4882a593Smuzhiyun static int inno_dsidphy_configure(struct phy *phy,
778*4882a593Smuzhiyun union phy_configure_opts *opts)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun struct inno_dsidphy *inno = phy_get_drvdata(phy);
781*4882a593Smuzhiyun struct phy_configure_opts_mipi_dphy *cfg = &inno->dphy_cfg;
782*4882a593Smuzhiyun enum phy_mode mode = phy_get_mode(phy);
783*4882a593Smuzhiyun int ret;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun if (mode != PHY_MODE_MIPI_DPHY)
786*4882a593Smuzhiyun return -EINVAL;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun ret = phy_mipi_dphy_config_validate(&opts->mipi_dphy);
789*4882a593Smuzhiyun if (ret)
790*4882a593Smuzhiyun return ret;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun memcpy(&inno->dphy_cfg, &opts->mipi_dphy, sizeof(inno->dphy_cfg));
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun inno_dsidphy_pll_calc_rate(inno, cfg->hs_clk_rate);
795*4882a593Smuzhiyun cfg->hs_clk_rate = inno->pll.rate;
796*4882a593Smuzhiyun opts->mipi_dphy.hs_clk_rate = inno->pll.rate;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun return 0;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
inno_dsidphy_init(struct phy * phy)801*4882a593Smuzhiyun static int inno_dsidphy_init(struct phy *phy)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun struct inno_dsidphy *inno = phy_get_drvdata(phy);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun clk_prepare_enable(inno->pclk_phy);
806*4882a593Smuzhiyun clk_prepare_enable(inno->ref_clk);
807*4882a593Smuzhiyun pm_runtime_get_sync(inno->dev);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun return 0;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
inno_dsidphy_exit(struct phy * phy)812*4882a593Smuzhiyun static int inno_dsidphy_exit(struct phy *phy)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun struct inno_dsidphy *inno = phy_get_drvdata(phy);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun pm_runtime_put(inno->dev);
817*4882a593Smuzhiyun clk_disable_unprepare(inno->ref_clk);
818*4882a593Smuzhiyun clk_disable_unprepare(inno->pclk_phy);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun return 0;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun static const struct phy_ops inno_dsidphy_ops = {
824*4882a593Smuzhiyun .configure = inno_dsidphy_configure,
825*4882a593Smuzhiyun .set_mode = inno_dsidphy_set_mode,
826*4882a593Smuzhiyun .power_on = inno_dsidphy_power_on,
827*4882a593Smuzhiyun .power_off = inno_dsidphy_power_off,
828*4882a593Smuzhiyun .init = inno_dsidphy_init,
829*4882a593Smuzhiyun .exit = inno_dsidphy_exit,
830*4882a593Smuzhiyun .owner = THIS_MODULE,
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun static const struct inno_dsidphy_plat_data px30_video_phy_plat_data = {
834*4882a593Smuzhiyun .soc_type = PX30,
835*4882a593Smuzhiyun .inno_mipi_dphy_timing_table = inno_mipi_dphy_timing_table_max_1GHz,
836*4882a593Smuzhiyun .num_timings = ARRAY_SIZE(inno_mipi_dphy_timing_table_max_1GHz),
837*4882a593Smuzhiyun .max_rate = MAX_1GHZ,
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun static const struct inno_dsidphy_plat_data px30s_video_phy_plat_data = {
841*4882a593Smuzhiyun .soc_type = PX30S,
842*4882a593Smuzhiyun .inno_mipi_dphy_timing_table = inno_mipi_dphy_timing_table_max_2_5GHz,
843*4882a593Smuzhiyun .num_timings = ARRAY_SIZE(inno_mipi_dphy_timing_table_max_2_5GHz),
844*4882a593Smuzhiyun .max_rate = MAX_2_5GHZ,
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun static const struct inno_dsidphy_plat_data rk3128_video_phy_plat_data = {
848*4882a593Smuzhiyun .soc_type = RK3128,
849*4882a593Smuzhiyun .inno_mipi_dphy_timing_table = inno_mipi_dphy_timing_table_max_1GHz,
850*4882a593Smuzhiyun .num_timings = ARRAY_SIZE(inno_mipi_dphy_timing_table_max_1GHz),
851*4882a593Smuzhiyun .max_rate = MAX_1GHZ,
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun static const struct inno_dsidphy_plat_data rk3368_video_phy_plat_data = {
855*4882a593Smuzhiyun .soc_type = RK3368,
856*4882a593Smuzhiyun .inno_mipi_dphy_timing_table = inno_mipi_dphy_timing_table_max_1GHz,
857*4882a593Smuzhiyun .num_timings = ARRAY_SIZE(inno_mipi_dphy_timing_table_max_1GHz),
858*4882a593Smuzhiyun .max_rate = MAX_1GHZ,
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun static const struct inno_dsidphy_plat_data rk3562_video_phy_plat_data = {
862*4882a593Smuzhiyun .soc_type = RK3562,
863*4882a593Smuzhiyun .inno_mipi_dphy_timing_table = inno_mipi_dphy_timing_table_max_2_5GHz,
864*4882a593Smuzhiyun .num_timings = ARRAY_SIZE(inno_mipi_dphy_timing_table_max_2_5GHz),
865*4882a593Smuzhiyun .max_rate = MAX_2_5GHZ,
866*4882a593Smuzhiyun };
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun static const struct inno_dsidphy_plat_data rk3568_video_phy_plat_data = {
869*4882a593Smuzhiyun .soc_type = RK3568,
870*4882a593Smuzhiyun .inno_mipi_dphy_timing_table = inno_mipi_dphy_timing_table_max_2_5GHz,
871*4882a593Smuzhiyun .num_timings = ARRAY_SIZE(inno_mipi_dphy_timing_table_max_2_5GHz),
872*4882a593Smuzhiyun .max_rate = MAX_2_5GHZ,
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun static const struct inno_dsidphy_plat_data rv1126_video_phy_plat_data = {
876*4882a593Smuzhiyun .soc_type = RV1126,
877*4882a593Smuzhiyun .inno_mipi_dphy_timing_table = inno_mipi_dphy_timing_table_max_2_5GHz,
878*4882a593Smuzhiyun .num_timings = ARRAY_SIZE(inno_mipi_dphy_timing_table_max_2_5GHz),
879*4882a593Smuzhiyun .max_rate = MAX_2_5GHZ,
880*4882a593Smuzhiyun };
881*4882a593Smuzhiyun
inno_dsidphy_probe(struct platform_device * pdev)882*4882a593Smuzhiyun static int inno_dsidphy_probe(struct platform_device *pdev)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun struct device *dev = &pdev->dev;
885*4882a593Smuzhiyun struct inno_dsidphy *inno;
886*4882a593Smuzhiyun struct phy_provider *phy_provider;
887*4882a593Smuzhiyun struct phy *phy;
888*4882a593Smuzhiyun struct resource *res;
889*4882a593Smuzhiyun int ret;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun inno = devm_kzalloc(dev, sizeof(*inno), GFP_KERNEL);
892*4882a593Smuzhiyun if (!inno)
893*4882a593Smuzhiyun return -ENOMEM;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun inno->dev = dev;
896*4882a593Smuzhiyun inno->pdata = of_device_get_match_data(inno->dev);
897*4882a593Smuzhiyun if (soc_is_px30s())
898*4882a593Smuzhiyun inno->pdata = &px30s_video_phy_plat_data;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun platform_set_drvdata(pdev, inno);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun inno->phy_base = devm_platform_ioremap_resource_byname(pdev, "phy");
903*4882a593Smuzhiyun if (IS_ERR(inno->phy_base))
904*4882a593Smuzhiyun return PTR_ERR(inno->phy_base);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "host");
907*4882a593Smuzhiyun if (!res) {
908*4882a593Smuzhiyun dev_err(dev, "invalid host resource\n");
909*4882a593Smuzhiyun return -EINVAL;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun inno->host_base = devm_ioremap(dev, res->start, resource_size(res));
913*4882a593Smuzhiyun if (IS_ERR(inno->host_base))
914*4882a593Smuzhiyun return PTR_ERR(inno->host_base);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun inno->ref_clk = devm_clk_get(dev, "ref");
917*4882a593Smuzhiyun if (IS_ERR(inno->ref_clk)) {
918*4882a593Smuzhiyun ret = PTR_ERR(inno->ref_clk);
919*4882a593Smuzhiyun dev_err(dev, "failed to get ref clock: %d\n", ret);
920*4882a593Smuzhiyun return ret;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun inno->pclk_phy = devm_clk_get(dev, "pclk");
924*4882a593Smuzhiyun if (IS_ERR(inno->pclk_phy)) {
925*4882a593Smuzhiyun ret = PTR_ERR(inno->pclk_phy);
926*4882a593Smuzhiyun dev_err(dev, "failed to get phy pclk: %d\n", ret);
927*4882a593Smuzhiyun return ret;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun inno->pclk_host = devm_clk_get(dev, "pclk_host");
931*4882a593Smuzhiyun if (IS_ERR(inno->pclk_host)) {
932*4882a593Smuzhiyun ret = PTR_ERR(inno->pclk_host);
933*4882a593Smuzhiyun dev_err(dev, "failed to get host pclk: %d\n", ret);
934*4882a593Smuzhiyun return ret;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun inno->rst = devm_reset_control_get(dev, "apb");
938*4882a593Smuzhiyun if (IS_ERR(inno->rst)) {
939*4882a593Smuzhiyun ret = PTR_ERR(inno->rst);
940*4882a593Smuzhiyun dev_err(dev, "failed to get system reset control: %d\n", ret);
941*4882a593Smuzhiyun return ret;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun phy = devm_phy_create(dev, NULL, &inno_dsidphy_ops);
945*4882a593Smuzhiyun if (IS_ERR(phy)) {
946*4882a593Smuzhiyun ret = PTR_ERR(phy);
947*4882a593Smuzhiyun dev_err(dev, "failed to create phy: %d\n", ret);
948*4882a593Smuzhiyun return ret;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun if (of_property_read_u32(dev->of_node, "inno,lanes", &inno->lanes))
952*4882a593Smuzhiyun inno->lanes = 4;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun phy_set_drvdata(phy, inno);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
957*4882a593Smuzhiyun if (IS_ERR(phy_provider)) {
958*4882a593Smuzhiyun ret = PTR_ERR(phy_provider);
959*4882a593Smuzhiyun dev_err(dev, "failed to register phy provider: %d\n", ret);
960*4882a593Smuzhiyun return ret;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun pm_runtime_enable(dev);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun return 0;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
inno_dsidphy_remove(struct platform_device * pdev)968*4882a593Smuzhiyun static int inno_dsidphy_remove(struct platform_device *pdev)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun struct inno_dsidphy *inno = platform_get_drvdata(pdev);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun pm_runtime_disable(inno->dev);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun return 0;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun static const struct of_device_id inno_dsidphy_of_match[] = {
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun .compatible = "rockchip,px30-dsi-dphy",
980*4882a593Smuzhiyun .data = &px30_video_phy_plat_data,
981*4882a593Smuzhiyun }, {
982*4882a593Smuzhiyun .compatible = "rockchip,px30s-dsi-dphy",
983*4882a593Smuzhiyun .data = &px30s_video_phy_plat_data,
984*4882a593Smuzhiyun }, {
985*4882a593Smuzhiyun .compatible = "rockchip,rk3128-dsi-dphy",
986*4882a593Smuzhiyun .data = &rk3128_video_phy_plat_data,
987*4882a593Smuzhiyun }, {
988*4882a593Smuzhiyun .compatible = "rockchip,rk3368-dsi-dphy",
989*4882a593Smuzhiyun .data = &rk3368_video_phy_plat_data,
990*4882a593Smuzhiyun }, {
991*4882a593Smuzhiyun .compatible = "rockchip,rk3562-dsi-dphy",
992*4882a593Smuzhiyun .data = &rk3562_video_phy_plat_data,
993*4882a593Smuzhiyun }, {
994*4882a593Smuzhiyun .compatible = "rockchip,rk3568-dsi-dphy",
995*4882a593Smuzhiyun .data = &rk3568_video_phy_plat_data,
996*4882a593Smuzhiyun }, {
997*4882a593Smuzhiyun .compatible = "rockchip,rv1126-mipi-dphy",
998*4882a593Smuzhiyun .data = &rv1126_video_phy_plat_data,
999*4882a593Smuzhiyun },
1000*4882a593Smuzhiyun {}
1001*4882a593Smuzhiyun };
1002*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, inno_dsidphy_of_match);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun static struct platform_driver inno_dsidphy_driver = {
1005*4882a593Smuzhiyun .driver = {
1006*4882a593Smuzhiyun .name = "inno-dsidphy",
1007*4882a593Smuzhiyun .of_match_table = of_match_ptr(inno_dsidphy_of_match),
1008*4882a593Smuzhiyun },
1009*4882a593Smuzhiyun .probe = inno_dsidphy_probe,
1010*4882a593Smuzhiyun .remove = inno_dsidphy_remove,
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun module_platform_driver(inno_dsidphy_driver);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun MODULE_AUTHOR("Wyon Bi <bivvy.bi@rock-chips.com>");
1015*4882a593Smuzhiyun MODULE_DESCRIPTION("Innosilicon MIPI/LVDS/TTL Video Combo PHY driver");
1016*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1017