1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * NVM Express device driver
4*4882a593Smuzhiyun * Copyright (c) 2011-2014, Intel Corporation.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/acpi.h>
8*4882a593Smuzhiyun #include <linux/aer.h>
9*4882a593Smuzhiyun #include <linux/async.h>
10*4882a593Smuzhiyun #include <linux/blkdev.h>
11*4882a593Smuzhiyun #include <linux/blk-mq.h>
12*4882a593Smuzhiyun #include <linux/blk-mq-pci.h>
13*4882a593Smuzhiyun #include <linux/dmi.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/mm.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/mutex.h>
20*4882a593Smuzhiyun #include <linux/once.h>
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/suspend.h>
23*4882a593Smuzhiyun #include <linux/t10-pi.h>
24*4882a593Smuzhiyun #include <linux/types.h>
25*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
26*4882a593Smuzhiyun #include <linux/io-64-nonatomic-hi-lo.h>
27*4882a593Smuzhiyun #include <linux/sed-opal.h>
28*4882a593Smuzhiyun #include <linux/pci-p2pdma.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "trace.h"
31*4882a593Smuzhiyun #include "nvme.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
34*4882a593Smuzhiyun #define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun * These can be higher, but we need to ensure that any command doesn't
40*4882a593Smuzhiyun * require an sg allocation that needs more than a page of data.
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun #define NVME_MAX_KB_SZ 4096
43*4882a593Smuzhiyun #define NVME_MAX_SEGS 127
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static int use_threaded_interrupts;
46*4882a593Smuzhiyun module_param(use_threaded_interrupts, int, 0);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static bool use_cmb_sqes = true;
49*4882a593Smuzhiyun module_param(use_cmb_sqes, bool, 0444);
50*4882a593Smuzhiyun MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static unsigned int max_host_mem_size_mb = 128;
53*4882a593Smuzhiyun module_param(max_host_mem_size_mb, uint, 0444);
54*4882a593Smuzhiyun MODULE_PARM_DESC(max_host_mem_size_mb,
55*4882a593Smuzhiyun "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static unsigned int sgl_threshold = SZ_32K;
58*4882a593Smuzhiyun module_param(sgl_threshold, uint, 0644);
59*4882a593Smuzhiyun MODULE_PARM_DESC(sgl_threshold,
60*4882a593Smuzhiyun "Use SGLs when average request segment size is larger or equal to "
61*4882a593Smuzhiyun "this size. Use 0 to disable SGLs.");
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
64*4882a593Smuzhiyun static const struct kernel_param_ops io_queue_depth_ops = {
65*4882a593Smuzhiyun .set = io_queue_depth_set,
66*4882a593Smuzhiyun .get = param_get_uint,
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static unsigned int io_queue_depth = 1024;
70*4882a593Smuzhiyun module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
71*4882a593Smuzhiyun MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
72*4882a593Smuzhiyun
io_queue_count_set(const char * val,const struct kernel_param * kp)73*4882a593Smuzhiyun static int io_queue_count_set(const char *val, const struct kernel_param *kp)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun unsigned int n;
76*4882a593Smuzhiyun int ret;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun ret = kstrtouint(val, 10, &n);
79*4882a593Smuzhiyun if (ret != 0 || n > num_possible_cpus())
80*4882a593Smuzhiyun return -EINVAL;
81*4882a593Smuzhiyun return param_set_uint(val, kp);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static const struct kernel_param_ops io_queue_count_ops = {
85*4882a593Smuzhiyun .set = io_queue_count_set,
86*4882a593Smuzhiyun .get = param_get_uint,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static unsigned int write_queues;
90*4882a593Smuzhiyun module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
91*4882a593Smuzhiyun MODULE_PARM_DESC(write_queues,
92*4882a593Smuzhiyun "Number of queues to use for writes. If not set, reads and writes "
93*4882a593Smuzhiyun "will share a queue set.");
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static unsigned int poll_queues;
96*4882a593Smuzhiyun module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
97*4882a593Smuzhiyun MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static bool noacpi;
100*4882a593Smuzhiyun module_param(noacpi, bool, 0444);
101*4882a593Smuzhiyun MODULE_PARM_DESC(noacpi, "disable acpi bios quirks");
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct nvme_dev;
104*4882a593Smuzhiyun struct nvme_queue;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
107*4882a593Smuzhiyun static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun * Represents an NVM Express device. Each nvme_dev is a PCI function.
111*4882a593Smuzhiyun */
112*4882a593Smuzhiyun struct nvme_dev {
113*4882a593Smuzhiyun struct nvme_queue *queues;
114*4882a593Smuzhiyun struct blk_mq_tag_set tagset;
115*4882a593Smuzhiyun struct blk_mq_tag_set admin_tagset;
116*4882a593Smuzhiyun u32 __iomem *dbs;
117*4882a593Smuzhiyun struct device *dev;
118*4882a593Smuzhiyun struct dma_pool *prp_page_pool;
119*4882a593Smuzhiyun struct dma_pool *prp_small_pool;
120*4882a593Smuzhiyun unsigned online_queues;
121*4882a593Smuzhiyun unsigned max_qid;
122*4882a593Smuzhiyun unsigned io_queues[HCTX_MAX_TYPES];
123*4882a593Smuzhiyun unsigned int num_vecs;
124*4882a593Smuzhiyun u32 q_depth;
125*4882a593Smuzhiyun int io_sqes;
126*4882a593Smuzhiyun u32 db_stride;
127*4882a593Smuzhiyun void __iomem *bar;
128*4882a593Smuzhiyun unsigned long bar_mapped_size;
129*4882a593Smuzhiyun struct work_struct remove_work;
130*4882a593Smuzhiyun struct mutex shutdown_lock;
131*4882a593Smuzhiyun bool subsystem;
132*4882a593Smuzhiyun u64 cmb_size;
133*4882a593Smuzhiyun bool cmb_use_sqes;
134*4882a593Smuzhiyun u32 cmbsz;
135*4882a593Smuzhiyun u32 cmbloc;
136*4882a593Smuzhiyun struct nvme_ctrl ctrl;
137*4882a593Smuzhiyun u32 last_ps;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun mempool_t *iod_mempool;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* shadow doorbell buffer support: */
142*4882a593Smuzhiyun u32 *dbbuf_dbs;
143*4882a593Smuzhiyun dma_addr_t dbbuf_dbs_dma_addr;
144*4882a593Smuzhiyun u32 *dbbuf_eis;
145*4882a593Smuzhiyun dma_addr_t dbbuf_eis_dma_addr;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* host memory buffer support: */
148*4882a593Smuzhiyun u64 host_mem_size;
149*4882a593Smuzhiyun u32 nr_host_mem_descs;
150*4882a593Smuzhiyun dma_addr_t host_mem_descs_dma;
151*4882a593Smuzhiyun struct nvme_host_mem_buf_desc *host_mem_descs;
152*4882a593Smuzhiyun void **host_mem_desc_bufs;
153*4882a593Smuzhiyun unsigned int nr_allocated_queues;
154*4882a593Smuzhiyun unsigned int nr_write_queues;
155*4882a593Smuzhiyun unsigned int nr_poll_queues;
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
io_queue_depth_set(const char * val,const struct kernel_param * kp)158*4882a593Smuzhiyun static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun int ret;
161*4882a593Smuzhiyun u32 n;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun ret = kstrtou32(val, 10, &n);
164*4882a593Smuzhiyun if (ret != 0 || n < 2)
165*4882a593Smuzhiyun return -EINVAL;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return param_set_uint(val, kp);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
sq_idx(unsigned int qid,u32 stride)170*4882a593Smuzhiyun static inline unsigned int sq_idx(unsigned int qid, u32 stride)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun return qid * 2 * stride;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
cq_idx(unsigned int qid,u32 stride)175*4882a593Smuzhiyun static inline unsigned int cq_idx(unsigned int qid, u32 stride)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun return (qid * 2 + 1) * stride;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
to_nvme_dev(struct nvme_ctrl * ctrl)180*4882a593Smuzhiyun static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun return container_of(ctrl, struct nvme_dev, ctrl);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /*
186*4882a593Smuzhiyun * An NVM Express queue. Each device has at least two (one for admin
187*4882a593Smuzhiyun * commands and one for I/O commands).
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun struct nvme_queue {
190*4882a593Smuzhiyun struct nvme_dev *dev;
191*4882a593Smuzhiyun spinlock_t sq_lock;
192*4882a593Smuzhiyun void *sq_cmds;
193*4882a593Smuzhiyun /* only used for poll queues: */
194*4882a593Smuzhiyun spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
195*4882a593Smuzhiyun struct nvme_completion *cqes;
196*4882a593Smuzhiyun dma_addr_t sq_dma_addr;
197*4882a593Smuzhiyun dma_addr_t cq_dma_addr;
198*4882a593Smuzhiyun u32 __iomem *q_db;
199*4882a593Smuzhiyun u32 q_depth;
200*4882a593Smuzhiyun u16 cq_vector;
201*4882a593Smuzhiyun u16 sq_tail;
202*4882a593Smuzhiyun u16 last_sq_tail;
203*4882a593Smuzhiyun u16 cq_head;
204*4882a593Smuzhiyun u16 qid;
205*4882a593Smuzhiyun u8 cq_phase;
206*4882a593Smuzhiyun u8 sqes;
207*4882a593Smuzhiyun unsigned long flags;
208*4882a593Smuzhiyun #define NVMEQ_ENABLED 0
209*4882a593Smuzhiyun #define NVMEQ_SQ_CMB 1
210*4882a593Smuzhiyun #define NVMEQ_DELETE_ERROR 2
211*4882a593Smuzhiyun #define NVMEQ_POLLED 3
212*4882a593Smuzhiyun u32 *dbbuf_sq_db;
213*4882a593Smuzhiyun u32 *dbbuf_cq_db;
214*4882a593Smuzhiyun u32 *dbbuf_sq_ei;
215*4882a593Smuzhiyun u32 *dbbuf_cq_ei;
216*4882a593Smuzhiyun struct completion delete_done;
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /*
220*4882a593Smuzhiyun * The nvme_iod describes the data in an I/O.
221*4882a593Smuzhiyun *
222*4882a593Smuzhiyun * The sg pointer contains the list of PRP/SGL chunk allocations in addition
223*4882a593Smuzhiyun * to the actual struct scatterlist.
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun struct nvme_iod {
226*4882a593Smuzhiyun struct nvme_request req;
227*4882a593Smuzhiyun struct nvme_command cmd;
228*4882a593Smuzhiyun struct nvme_queue *nvmeq;
229*4882a593Smuzhiyun bool use_sgl;
230*4882a593Smuzhiyun int aborted;
231*4882a593Smuzhiyun int npages; /* In the PRP list. 0 means small pool in use */
232*4882a593Smuzhiyun int nents; /* Used in scatterlist */
233*4882a593Smuzhiyun dma_addr_t first_dma;
234*4882a593Smuzhiyun unsigned int dma_len; /* length of single DMA segment mapping */
235*4882a593Smuzhiyun dma_addr_t meta_dma;
236*4882a593Smuzhiyun struct scatterlist *sg;
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
nvme_dbbuf_size(struct nvme_dev * dev)239*4882a593Smuzhiyun static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun return dev->nr_allocated_queues * 8 * dev->db_stride;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
nvme_dbbuf_dma_alloc(struct nvme_dev * dev)244*4882a593Smuzhiyun static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun unsigned int mem_size = nvme_dbbuf_size(dev);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun if (dev->dbbuf_dbs)
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
252*4882a593Smuzhiyun &dev->dbbuf_dbs_dma_addr,
253*4882a593Smuzhiyun GFP_KERNEL);
254*4882a593Smuzhiyun if (!dev->dbbuf_dbs)
255*4882a593Smuzhiyun return -ENOMEM;
256*4882a593Smuzhiyun dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
257*4882a593Smuzhiyun &dev->dbbuf_eis_dma_addr,
258*4882a593Smuzhiyun GFP_KERNEL);
259*4882a593Smuzhiyun if (!dev->dbbuf_eis) {
260*4882a593Smuzhiyun dma_free_coherent(dev->dev, mem_size,
261*4882a593Smuzhiyun dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
262*4882a593Smuzhiyun dev->dbbuf_dbs = NULL;
263*4882a593Smuzhiyun return -ENOMEM;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
nvme_dbbuf_dma_free(struct nvme_dev * dev)269*4882a593Smuzhiyun static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun unsigned int mem_size = nvme_dbbuf_size(dev);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (dev->dbbuf_dbs) {
274*4882a593Smuzhiyun dma_free_coherent(dev->dev, mem_size,
275*4882a593Smuzhiyun dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
276*4882a593Smuzhiyun dev->dbbuf_dbs = NULL;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun if (dev->dbbuf_eis) {
279*4882a593Smuzhiyun dma_free_coherent(dev->dev, mem_size,
280*4882a593Smuzhiyun dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
281*4882a593Smuzhiyun dev->dbbuf_eis = NULL;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
nvme_dbbuf_init(struct nvme_dev * dev,struct nvme_queue * nvmeq,int qid)285*4882a593Smuzhiyun static void nvme_dbbuf_init(struct nvme_dev *dev,
286*4882a593Smuzhiyun struct nvme_queue *nvmeq, int qid)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun if (!dev->dbbuf_dbs || !qid)
289*4882a593Smuzhiyun return;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
292*4882a593Smuzhiyun nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
293*4882a593Smuzhiyun nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
294*4882a593Smuzhiyun nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
nvme_dbbuf_free(struct nvme_queue * nvmeq)297*4882a593Smuzhiyun static void nvme_dbbuf_free(struct nvme_queue *nvmeq)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun if (!nvmeq->qid)
300*4882a593Smuzhiyun return;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun nvmeq->dbbuf_sq_db = NULL;
303*4882a593Smuzhiyun nvmeq->dbbuf_cq_db = NULL;
304*4882a593Smuzhiyun nvmeq->dbbuf_sq_ei = NULL;
305*4882a593Smuzhiyun nvmeq->dbbuf_cq_ei = NULL;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
nvme_dbbuf_set(struct nvme_dev * dev)308*4882a593Smuzhiyun static void nvme_dbbuf_set(struct nvme_dev *dev)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct nvme_command c;
311*4882a593Smuzhiyun unsigned int i;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (!dev->dbbuf_dbs)
314*4882a593Smuzhiyun return;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun memset(&c, 0, sizeof(c));
317*4882a593Smuzhiyun c.dbbuf.opcode = nvme_admin_dbbuf;
318*4882a593Smuzhiyun c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
319*4882a593Smuzhiyun c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
322*4882a593Smuzhiyun dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
323*4882a593Smuzhiyun /* Free memory and continue on */
324*4882a593Smuzhiyun nvme_dbbuf_dma_free(dev);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun for (i = 1; i <= dev->online_queues; i++)
327*4882a593Smuzhiyun nvme_dbbuf_free(&dev->queues[i]);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
nvme_dbbuf_need_event(u16 event_idx,u16 new_idx,u16 old)331*4882a593Smuzhiyun static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Update dbbuf and return true if an MMIO is required */
nvme_dbbuf_update_and_check_event(u16 value,u32 * dbbuf_db,volatile u32 * dbbuf_ei)337*4882a593Smuzhiyun static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
338*4882a593Smuzhiyun volatile u32 *dbbuf_ei)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun if (dbbuf_db) {
341*4882a593Smuzhiyun u16 old_value;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun * Ensure that the queue is written before updating
345*4882a593Smuzhiyun * the doorbell in memory
346*4882a593Smuzhiyun */
347*4882a593Smuzhiyun wmb();
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun old_value = *dbbuf_db;
350*4882a593Smuzhiyun *dbbuf_db = value;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /*
353*4882a593Smuzhiyun * Ensure that the doorbell is updated before reading the event
354*4882a593Smuzhiyun * index from memory. The controller needs to provide similar
355*4882a593Smuzhiyun * ordering to ensure the envent index is updated before reading
356*4882a593Smuzhiyun * the doorbell.
357*4882a593Smuzhiyun */
358*4882a593Smuzhiyun mb();
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
361*4882a593Smuzhiyun return false;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return true;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun * Will slightly overestimate the number of pages needed. This is OK
369*4882a593Smuzhiyun * as it only leads to a small amount of wasted memory for the lifetime of
370*4882a593Smuzhiyun * the I/O.
371*4882a593Smuzhiyun */
nvme_pci_npages_prp(void)372*4882a593Smuzhiyun static int nvme_pci_npages_prp(void)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE,
375*4882a593Smuzhiyun NVME_CTRL_PAGE_SIZE);
376*4882a593Smuzhiyun return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /*
380*4882a593Smuzhiyun * Calculates the number of pages needed for the SGL segments. For example a 4k
381*4882a593Smuzhiyun * page can accommodate 256 SGL descriptors.
382*4882a593Smuzhiyun */
nvme_pci_npages_sgl(void)383*4882a593Smuzhiyun static int nvme_pci_npages_sgl(void)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc),
386*4882a593Smuzhiyun PAGE_SIZE);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
nvme_pci_iod_alloc_size(void)389*4882a593Smuzhiyun static size_t nvme_pci_iod_alloc_size(void)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl());
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return sizeof(__le64 *) * npages +
394*4882a593Smuzhiyun sizeof(struct scatterlist) * NVME_MAX_SEGS;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
nvme_admin_init_hctx(struct blk_mq_hw_ctx * hctx,void * data,unsigned int hctx_idx)397*4882a593Smuzhiyun static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
398*4882a593Smuzhiyun unsigned int hctx_idx)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun struct nvme_dev *dev = data;
401*4882a593Smuzhiyun struct nvme_queue *nvmeq = &dev->queues[0];
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun WARN_ON(hctx_idx != 0);
404*4882a593Smuzhiyun WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun hctx->driver_data = nvmeq;
407*4882a593Smuzhiyun return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
nvme_init_hctx(struct blk_mq_hw_ctx * hctx,void * data,unsigned int hctx_idx)410*4882a593Smuzhiyun static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
411*4882a593Smuzhiyun unsigned int hctx_idx)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun struct nvme_dev *dev = data;
414*4882a593Smuzhiyun struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
417*4882a593Smuzhiyun hctx->driver_data = nvmeq;
418*4882a593Smuzhiyun return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
nvme_init_request(struct blk_mq_tag_set * set,struct request * req,unsigned int hctx_idx,unsigned int numa_node)421*4882a593Smuzhiyun static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
422*4882a593Smuzhiyun unsigned int hctx_idx, unsigned int numa_node)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct nvme_dev *dev = set->driver_data;
425*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
426*4882a593Smuzhiyun int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
427*4882a593Smuzhiyun struct nvme_queue *nvmeq = &dev->queues[queue_idx];
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun BUG_ON(!nvmeq);
430*4882a593Smuzhiyun iod->nvmeq = nvmeq;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun nvme_req(req)->ctrl = &dev->ctrl;
433*4882a593Smuzhiyun return 0;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
queue_irq_offset(struct nvme_dev * dev)436*4882a593Smuzhiyun static int queue_irq_offset(struct nvme_dev *dev)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun /* if we have more than 1 vec, admin queue offsets us by 1 */
439*4882a593Smuzhiyun if (dev->num_vecs > 1)
440*4882a593Smuzhiyun return 1;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun return 0;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
nvme_pci_map_queues(struct blk_mq_tag_set * set)445*4882a593Smuzhiyun static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun struct nvme_dev *dev = set->driver_data;
448*4882a593Smuzhiyun int i, qoff, offset;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun offset = queue_irq_offset(dev);
451*4882a593Smuzhiyun for (i = 0, qoff = 0; i < set->nr_maps; i++) {
452*4882a593Smuzhiyun struct blk_mq_queue_map *map = &set->map[i];
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun map->nr_queues = dev->io_queues[i];
455*4882a593Smuzhiyun if (!map->nr_queues) {
456*4882a593Smuzhiyun BUG_ON(i == HCTX_TYPE_DEFAULT);
457*4882a593Smuzhiyun continue;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /*
461*4882a593Smuzhiyun * The poll queue(s) doesn't have an IRQ (and hence IRQ
462*4882a593Smuzhiyun * affinity), so use the regular blk-mq cpu mapping
463*4882a593Smuzhiyun */
464*4882a593Smuzhiyun map->queue_offset = qoff;
465*4882a593Smuzhiyun if (i != HCTX_TYPE_POLL && offset)
466*4882a593Smuzhiyun blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
467*4882a593Smuzhiyun else
468*4882a593Smuzhiyun blk_mq_map_queues(map);
469*4882a593Smuzhiyun qoff += map->nr_queues;
470*4882a593Smuzhiyun offset += map->nr_queues;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /*
477*4882a593Smuzhiyun * Write sq tail if we are asked to, or if the next command would wrap.
478*4882a593Smuzhiyun */
nvme_write_sq_db(struct nvme_queue * nvmeq,bool write_sq)479*4882a593Smuzhiyun static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun if (!write_sq) {
482*4882a593Smuzhiyun u16 next_tail = nvmeq->sq_tail + 1;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (next_tail == nvmeq->q_depth)
485*4882a593Smuzhiyun next_tail = 0;
486*4882a593Smuzhiyun if (next_tail != nvmeq->last_sq_tail)
487*4882a593Smuzhiyun return;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
491*4882a593Smuzhiyun nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
492*4882a593Smuzhiyun writel(nvmeq->sq_tail, nvmeq->q_db);
493*4882a593Smuzhiyun nvmeq->last_sq_tail = nvmeq->sq_tail;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /**
497*4882a593Smuzhiyun * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
498*4882a593Smuzhiyun * @nvmeq: The queue to use
499*4882a593Smuzhiyun * @cmd: The command to send
500*4882a593Smuzhiyun * @write_sq: whether to write to the SQ doorbell
501*4882a593Smuzhiyun */
nvme_submit_cmd(struct nvme_queue * nvmeq,struct nvme_command * cmd,bool write_sq)502*4882a593Smuzhiyun static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
503*4882a593Smuzhiyun bool write_sq)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun spin_lock(&nvmeq->sq_lock);
506*4882a593Smuzhiyun memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
507*4882a593Smuzhiyun cmd, sizeof(*cmd));
508*4882a593Smuzhiyun if (++nvmeq->sq_tail == nvmeq->q_depth)
509*4882a593Smuzhiyun nvmeq->sq_tail = 0;
510*4882a593Smuzhiyun nvme_write_sq_db(nvmeq, write_sq);
511*4882a593Smuzhiyun spin_unlock(&nvmeq->sq_lock);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
nvme_commit_rqs(struct blk_mq_hw_ctx * hctx)514*4882a593Smuzhiyun static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun struct nvme_queue *nvmeq = hctx->driver_data;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun spin_lock(&nvmeq->sq_lock);
519*4882a593Smuzhiyun if (nvmeq->sq_tail != nvmeq->last_sq_tail)
520*4882a593Smuzhiyun nvme_write_sq_db(nvmeq, true);
521*4882a593Smuzhiyun spin_unlock(&nvmeq->sq_lock);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
nvme_pci_iod_list(struct request * req)524*4882a593Smuzhiyun static void **nvme_pci_iod_list(struct request *req)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
527*4882a593Smuzhiyun return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
nvme_pci_use_sgls(struct nvme_dev * dev,struct request * req)530*4882a593Smuzhiyun static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
533*4882a593Smuzhiyun int nseg = blk_rq_nr_phys_segments(req);
534*4882a593Smuzhiyun unsigned int avg_seg_size;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
539*4882a593Smuzhiyun return false;
540*4882a593Smuzhiyun if (!iod->nvmeq->qid)
541*4882a593Smuzhiyun return false;
542*4882a593Smuzhiyun if (!sgl_threshold || avg_seg_size < sgl_threshold)
543*4882a593Smuzhiyun return false;
544*4882a593Smuzhiyun return true;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
nvme_free_prps(struct nvme_dev * dev,struct request * req)547*4882a593Smuzhiyun static void nvme_free_prps(struct nvme_dev *dev, struct request *req)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1;
550*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
551*4882a593Smuzhiyun dma_addr_t dma_addr = iod->first_dma;
552*4882a593Smuzhiyun int i;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun for (i = 0; i < iod->npages; i++) {
555*4882a593Smuzhiyun __le64 *prp_list = nvme_pci_iod_list(req)[i];
556*4882a593Smuzhiyun dma_addr_t next_dma_addr = le64_to_cpu(prp_list[last_prp]);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun dma_pool_free(dev->prp_page_pool, prp_list, dma_addr);
559*4882a593Smuzhiyun dma_addr = next_dma_addr;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
nvme_free_sgls(struct nvme_dev * dev,struct request * req)564*4882a593Smuzhiyun static void nvme_free_sgls(struct nvme_dev *dev, struct request *req)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun const int last_sg = SGES_PER_PAGE - 1;
567*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
568*4882a593Smuzhiyun dma_addr_t dma_addr = iod->first_dma;
569*4882a593Smuzhiyun int i;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun for (i = 0; i < iod->npages; i++) {
572*4882a593Smuzhiyun struct nvme_sgl_desc *sg_list = nvme_pci_iod_list(req)[i];
573*4882a593Smuzhiyun dma_addr_t next_dma_addr = le64_to_cpu((sg_list[last_sg]).addr);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun dma_pool_free(dev->prp_page_pool, sg_list, dma_addr);
576*4882a593Smuzhiyun dma_addr = next_dma_addr;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
nvme_unmap_sg(struct nvme_dev * dev,struct request * req)581*4882a593Smuzhiyun static void nvme_unmap_sg(struct nvme_dev *dev, struct request *req)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun if (is_pci_p2pdma_page(sg_page(iod->sg)))
586*4882a593Smuzhiyun pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
587*4882a593Smuzhiyun rq_dma_dir(req));
588*4882a593Smuzhiyun else
589*4882a593Smuzhiyun dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
nvme_unmap_data(struct nvme_dev * dev,struct request * req)592*4882a593Smuzhiyun static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (iod->dma_len) {
597*4882a593Smuzhiyun dma_unmap_page(dev->dev, iod->first_dma, iod->dma_len,
598*4882a593Smuzhiyun rq_dma_dir(req));
599*4882a593Smuzhiyun return;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun WARN_ON_ONCE(!iod->nents);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun nvme_unmap_sg(dev, req);
605*4882a593Smuzhiyun if (iod->npages == 0)
606*4882a593Smuzhiyun dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
607*4882a593Smuzhiyun iod->first_dma);
608*4882a593Smuzhiyun else if (iod->use_sgl)
609*4882a593Smuzhiyun nvme_free_sgls(dev, req);
610*4882a593Smuzhiyun else
611*4882a593Smuzhiyun nvme_free_prps(dev, req);
612*4882a593Smuzhiyun mempool_free(iod->sg, dev->iod_mempool);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
nvme_print_sgl(struct scatterlist * sgl,int nents)615*4882a593Smuzhiyun static void nvme_print_sgl(struct scatterlist *sgl, int nents)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun int i;
618*4882a593Smuzhiyun struct scatterlist *sg;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun for_each_sg(sgl, sg, nents, i) {
621*4882a593Smuzhiyun dma_addr_t phys = sg_phys(sg);
622*4882a593Smuzhiyun pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
623*4882a593Smuzhiyun "dma_address:%pad dma_length:%d\n",
624*4882a593Smuzhiyun i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
625*4882a593Smuzhiyun sg_dma_len(sg));
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
nvme_pci_setup_prps(struct nvme_dev * dev,struct request * req,struct nvme_rw_command * cmnd)629*4882a593Smuzhiyun static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
630*4882a593Smuzhiyun struct request *req, struct nvme_rw_command *cmnd)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
633*4882a593Smuzhiyun struct dma_pool *pool;
634*4882a593Smuzhiyun int length = blk_rq_payload_bytes(req);
635*4882a593Smuzhiyun struct scatterlist *sg = iod->sg;
636*4882a593Smuzhiyun int dma_len = sg_dma_len(sg);
637*4882a593Smuzhiyun u64 dma_addr = sg_dma_address(sg);
638*4882a593Smuzhiyun int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1);
639*4882a593Smuzhiyun __le64 *prp_list;
640*4882a593Smuzhiyun void **list = nvme_pci_iod_list(req);
641*4882a593Smuzhiyun dma_addr_t prp_dma;
642*4882a593Smuzhiyun int nprps, i;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun length -= (NVME_CTRL_PAGE_SIZE - offset);
645*4882a593Smuzhiyun if (length <= 0) {
646*4882a593Smuzhiyun iod->first_dma = 0;
647*4882a593Smuzhiyun goto done;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun dma_len -= (NVME_CTRL_PAGE_SIZE - offset);
651*4882a593Smuzhiyun if (dma_len) {
652*4882a593Smuzhiyun dma_addr += (NVME_CTRL_PAGE_SIZE - offset);
653*4882a593Smuzhiyun } else {
654*4882a593Smuzhiyun sg = sg_next(sg);
655*4882a593Smuzhiyun dma_addr = sg_dma_address(sg);
656*4882a593Smuzhiyun dma_len = sg_dma_len(sg);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (length <= NVME_CTRL_PAGE_SIZE) {
660*4882a593Smuzhiyun iod->first_dma = dma_addr;
661*4882a593Smuzhiyun goto done;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE);
665*4882a593Smuzhiyun if (nprps <= (256 / 8)) {
666*4882a593Smuzhiyun pool = dev->prp_small_pool;
667*4882a593Smuzhiyun iod->npages = 0;
668*4882a593Smuzhiyun } else {
669*4882a593Smuzhiyun pool = dev->prp_page_pool;
670*4882a593Smuzhiyun iod->npages = 1;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
674*4882a593Smuzhiyun if (!prp_list) {
675*4882a593Smuzhiyun iod->first_dma = dma_addr;
676*4882a593Smuzhiyun iod->npages = -1;
677*4882a593Smuzhiyun return BLK_STS_RESOURCE;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun list[0] = prp_list;
680*4882a593Smuzhiyun iod->first_dma = prp_dma;
681*4882a593Smuzhiyun i = 0;
682*4882a593Smuzhiyun for (;;) {
683*4882a593Smuzhiyun if (i == NVME_CTRL_PAGE_SIZE >> 3) {
684*4882a593Smuzhiyun __le64 *old_prp_list = prp_list;
685*4882a593Smuzhiyun prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
686*4882a593Smuzhiyun if (!prp_list)
687*4882a593Smuzhiyun goto free_prps;
688*4882a593Smuzhiyun list[iod->npages++] = prp_list;
689*4882a593Smuzhiyun prp_list[0] = old_prp_list[i - 1];
690*4882a593Smuzhiyun old_prp_list[i - 1] = cpu_to_le64(prp_dma);
691*4882a593Smuzhiyun i = 1;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun prp_list[i++] = cpu_to_le64(dma_addr);
694*4882a593Smuzhiyun dma_len -= NVME_CTRL_PAGE_SIZE;
695*4882a593Smuzhiyun dma_addr += NVME_CTRL_PAGE_SIZE;
696*4882a593Smuzhiyun length -= NVME_CTRL_PAGE_SIZE;
697*4882a593Smuzhiyun if (length <= 0)
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun if (dma_len > 0)
700*4882a593Smuzhiyun continue;
701*4882a593Smuzhiyun if (unlikely(dma_len < 0))
702*4882a593Smuzhiyun goto bad_sgl;
703*4882a593Smuzhiyun sg = sg_next(sg);
704*4882a593Smuzhiyun dma_addr = sg_dma_address(sg);
705*4882a593Smuzhiyun dma_len = sg_dma_len(sg);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun done:
708*4882a593Smuzhiyun cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
709*4882a593Smuzhiyun cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
710*4882a593Smuzhiyun return BLK_STS_OK;
711*4882a593Smuzhiyun free_prps:
712*4882a593Smuzhiyun nvme_free_prps(dev, req);
713*4882a593Smuzhiyun return BLK_STS_RESOURCE;
714*4882a593Smuzhiyun bad_sgl:
715*4882a593Smuzhiyun WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
716*4882a593Smuzhiyun "Invalid SGL for payload:%d nents:%d\n",
717*4882a593Smuzhiyun blk_rq_payload_bytes(req), iod->nents);
718*4882a593Smuzhiyun return BLK_STS_IOERR;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
nvme_pci_sgl_set_data(struct nvme_sgl_desc * sge,struct scatterlist * sg)721*4882a593Smuzhiyun static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
722*4882a593Smuzhiyun struct scatterlist *sg)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun sge->addr = cpu_to_le64(sg_dma_address(sg));
725*4882a593Smuzhiyun sge->length = cpu_to_le32(sg_dma_len(sg));
726*4882a593Smuzhiyun sge->type = NVME_SGL_FMT_DATA_DESC << 4;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
nvme_pci_sgl_set_seg(struct nvme_sgl_desc * sge,dma_addr_t dma_addr,int entries)729*4882a593Smuzhiyun static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
730*4882a593Smuzhiyun dma_addr_t dma_addr, int entries)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun sge->addr = cpu_to_le64(dma_addr);
733*4882a593Smuzhiyun if (entries < SGES_PER_PAGE) {
734*4882a593Smuzhiyun sge->length = cpu_to_le32(entries * sizeof(*sge));
735*4882a593Smuzhiyun sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
736*4882a593Smuzhiyun } else {
737*4882a593Smuzhiyun sge->length = cpu_to_le32(PAGE_SIZE);
738*4882a593Smuzhiyun sge->type = NVME_SGL_FMT_SEG_DESC << 4;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
nvme_pci_setup_sgls(struct nvme_dev * dev,struct request * req,struct nvme_rw_command * cmd,int entries)742*4882a593Smuzhiyun static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
743*4882a593Smuzhiyun struct request *req, struct nvme_rw_command *cmd, int entries)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
746*4882a593Smuzhiyun struct dma_pool *pool;
747*4882a593Smuzhiyun struct nvme_sgl_desc *sg_list;
748*4882a593Smuzhiyun struct scatterlist *sg = iod->sg;
749*4882a593Smuzhiyun dma_addr_t sgl_dma;
750*4882a593Smuzhiyun int i = 0;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* setting the transfer type as SGL */
753*4882a593Smuzhiyun cmd->flags = NVME_CMD_SGL_METABUF;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun if (entries == 1) {
756*4882a593Smuzhiyun nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
757*4882a593Smuzhiyun return BLK_STS_OK;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
761*4882a593Smuzhiyun pool = dev->prp_small_pool;
762*4882a593Smuzhiyun iod->npages = 0;
763*4882a593Smuzhiyun } else {
764*4882a593Smuzhiyun pool = dev->prp_page_pool;
765*4882a593Smuzhiyun iod->npages = 1;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
769*4882a593Smuzhiyun if (!sg_list) {
770*4882a593Smuzhiyun iod->npages = -1;
771*4882a593Smuzhiyun return BLK_STS_RESOURCE;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun nvme_pci_iod_list(req)[0] = sg_list;
775*4882a593Smuzhiyun iod->first_dma = sgl_dma;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun do {
780*4882a593Smuzhiyun if (i == SGES_PER_PAGE) {
781*4882a593Smuzhiyun struct nvme_sgl_desc *old_sg_desc = sg_list;
782*4882a593Smuzhiyun struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
785*4882a593Smuzhiyun if (!sg_list)
786*4882a593Smuzhiyun goto free_sgls;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun i = 0;
789*4882a593Smuzhiyun nvme_pci_iod_list(req)[iod->npages++] = sg_list;
790*4882a593Smuzhiyun sg_list[i++] = *link;
791*4882a593Smuzhiyun nvme_pci_sgl_set_seg(link, sgl_dma, entries);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun nvme_pci_sgl_set_data(&sg_list[i++], sg);
795*4882a593Smuzhiyun sg = sg_next(sg);
796*4882a593Smuzhiyun } while (--entries > 0);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun return BLK_STS_OK;
799*4882a593Smuzhiyun free_sgls:
800*4882a593Smuzhiyun nvme_free_sgls(dev, req);
801*4882a593Smuzhiyun return BLK_STS_RESOURCE;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
nvme_setup_prp_simple(struct nvme_dev * dev,struct request * req,struct nvme_rw_command * cmnd,struct bio_vec * bv)804*4882a593Smuzhiyun static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
805*4882a593Smuzhiyun struct request *req, struct nvme_rw_command *cmnd,
806*4882a593Smuzhiyun struct bio_vec *bv)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
809*4882a593Smuzhiyun unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1);
810*4882a593Smuzhiyun unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
813*4882a593Smuzhiyun if (dma_mapping_error(dev->dev, iod->first_dma))
814*4882a593Smuzhiyun return BLK_STS_RESOURCE;
815*4882a593Smuzhiyun iod->dma_len = bv->bv_len;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
818*4882a593Smuzhiyun if (bv->bv_len > first_prp_len)
819*4882a593Smuzhiyun cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
820*4882a593Smuzhiyun else
821*4882a593Smuzhiyun cmnd->dptr.prp2 = 0;
822*4882a593Smuzhiyun return BLK_STS_OK;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
nvme_setup_sgl_simple(struct nvme_dev * dev,struct request * req,struct nvme_rw_command * cmnd,struct bio_vec * bv)825*4882a593Smuzhiyun static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
826*4882a593Smuzhiyun struct request *req, struct nvme_rw_command *cmnd,
827*4882a593Smuzhiyun struct bio_vec *bv)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
832*4882a593Smuzhiyun if (dma_mapping_error(dev->dev, iod->first_dma))
833*4882a593Smuzhiyun return BLK_STS_RESOURCE;
834*4882a593Smuzhiyun iod->dma_len = bv->bv_len;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun cmnd->flags = NVME_CMD_SGL_METABUF;
837*4882a593Smuzhiyun cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
838*4882a593Smuzhiyun cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
839*4882a593Smuzhiyun cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
840*4882a593Smuzhiyun return BLK_STS_OK;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
nvme_map_data(struct nvme_dev * dev,struct request * req,struct nvme_command * cmnd)843*4882a593Smuzhiyun static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
844*4882a593Smuzhiyun struct nvme_command *cmnd)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
847*4882a593Smuzhiyun blk_status_t ret = BLK_STS_RESOURCE;
848*4882a593Smuzhiyun int nr_mapped;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (blk_rq_nr_phys_segments(req) == 1) {
851*4882a593Smuzhiyun struct bio_vec bv = req_bvec(req);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun if (!is_pci_p2pdma_page(bv.bv_page)) {
854*4882a593Smuzhiyun if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2)
855*4882a593Smuzhiyun return nvme_setup_prp_simple(dev, req,
856*4882a593Smuzhiyun &cmnd->rw, &bv);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (iod->nvmeq->qid && sgl_threshold &&
859*4882a593Smuzhiyun dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
860*4882a593Smuzhiyun return nvme_setup_sgl_simple(dev, req,
861*4882a593Smuzhiyun &cmnd->rw, &bv);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun iod->dma_len = 0;
866*4882a593Smuzhiyun iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
867*4882a593Smuzhiyun if (!iod->sg)
868*4882a593Smuzhiyun return BLK_STS_RESOURCE;
869*4882a593Smuzhiyun sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
870*4882a593Smuzhiyun iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
871*4882a593Smuzhiyun if (!iod->nents)
872*4882a593Smuzhiyun goto out_free_sg;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun if (is_pci_p2pdma_page(sg_page(iod->sg)))
875*4882a593Smuzhiyun nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
876*4882a593Smuzhiyun iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
877*4882a593Smuzhiyun else
878*4882a593Smuzhiyun nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
879*4882a593Smuzhiyun rq_dma_dir(req), DMA_ATTR_NO_WARN);
880*4882a593Smuzhiyun if (!nr_mapped)
881*4882a593Smuzhiyun goto out_free_sg;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun iod->use_sgl = nvme_pci_use_sgls(dev, req);
884*4882a593Smuzhiyun if (iod->use_sgl)
885*4882a593Smuzhiyun ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
886*4882a593Smuzhiyun else
887*4882a593Smuzhiyun ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
888*4882a593Smuzhiyun if (ret != BLK_STS_OK)
889*4882a593Smuzhiyun goto out_unmap_sg;
890*4882a593Smuzhiyun return BLK_STS_OK;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun out_unmap_sg:
893*4882a593Smuzhiyun nvme_unmap_sg(dev, req);
894*4882a593Smuzhiyun out_free_sg:
895*4882a593Smuzhiyun mempool_free(iod->sg, dev->iod_mempool);
896*4882a593Smuzhiyun return ret;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
nvme_map_metadata(struct nvme_dev * dev,struct request * req,struct nvme_command * cmnd)899*4882a593Smuzhiyun static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
900*4882a593Smuzhiyun struct nvme_command *cmnd)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
905*4882a593Smuzhiyun rq_dma_dir(req), 0);
906*4882a593Smuzhiyun if (dma_mapping_error(dev->dev, iod->meta_dma))
907*4882a593Smuzhiyun return BLK_STS_IOERR;
908*4882a593Smuzhiyun cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
909*4882a593Smuzhiyun return BLK_STS_OK;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun /*
913*4882a593Smuzhiyun * NOTE: ns is NULL when called on the admin queue.
914*4882a593Smuzhiyun */
nvme_queue_rq(struct blk_mq_hw_ctx * hctx,const struct blk_mq_queue_data * bd)915*4882a593Smuzhiyun static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
916*4882a593Smuzhiyun const struct blk_mq_queue_data *bd)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun struct nvme_ns *ns = hctx->queue->queuedata;
919*4882a593Smuzhiyun struct nvme_queue *nvmeq = hctx->driver_data;
920*4882a593Smuzhiyun struct nvme_dev *dev = nvmeq->dev;
921*4882a593Smuzhiyun struct request *req = bd->rq;
922*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
923*4882a593Smuzhiyun struct nvme_command *cmnd = &iod->cmd;
924*4882a593Smuzhiyun blk_status_t ret;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun iod->aborted = 0;
927*4882a593Smuzhiyun iod->npages = -1;
928*4882a593Smuzhiyun iod->nents = 0;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun /*
931*4882a593Smuzhiyun * We should not need to do this, but we're still using this to
932*4882a593Smuzhiyun * ensure we can drain requests on a dying queue.
933*4882a593Smuzhiyun */
934*4882a593Smuzhiyun if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
935*4882a593Smuzhiyun return BLK_STS_IOERR;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun ret = nvme_setup_cmd(ns, req, cmnd);
938*4882a593Smuzhiyun if (ret)
939*4882a593Smuzhiyun return ret;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun if (blk_rq_nr_phys_segments(req)) {
942*4882a593Smuzhiyun ret = nvme_map_data(dev, req, cmnd);
943*4882a593Smuzhiyun if (ret)
944*4882a593Smuzhiyun goto out_free_cmd;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun if (blk_integrity_rq(req)) {
948*4882a593Smuzhiyun ret = nvme_map_metadata(dev, req, cmnd);
949*4882a593Smuzhiyun if (ret)
950*4882a593Smuzhiyun goto out_unmap_data;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun blk_mq_start_request(req);
954*4882a593Smuzhiyun nvme_submit_cmd(nvmeq, cmnd, bd->last);
955*4882a593Smuzhiyun return BLK_STS_OK;
956*4882a593Smuzhiyun out_unmap_data:
957*4882a593Smuzhiyun nvme_unmap_data(dev, req);
958*4882a593Smuzhiyun out_free_cmd:
959*4882a593Smuzhiyun nvme_cleanup_cmd(req);
960*4882a593Smuzhiyun return ret;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
nvme_pci_complete_rq(struct request * req)963*4882a593Smuzhiyun static void nvme_pci_complete_rq(struct request *req)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
966*4882a593Smuzhiyun struct nvme_dev *dev = iod->nvmeq->dev;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun if (blk_integrity_rq(req))
969*4882a593Smuzhiyun dma_unmap_page(dev->dev, iod->meta_dma,
970*4882a593Smuzhiyun rq_integrity_vec(req)->bv_len, rq_data_dir(req));
971*4882a593Smuzhiyun if (blk_rq_nr_phys_segments(req))
972*4882a593Smuzhiyun nvme_unmap_data(dev, req);
973*4882a593Smuzhiyun nvme_complete_rq(req);
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* We read the CQE phase first to check if the rest of the entry is valid */
nvme_cqe_pending(struct nvme_queue * nvmeq)977*4882a593Smuzhiyun static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
nvme_ring_cq_doorbell(struct nvme_queue * nvmeq)984*4882a593Smuzhiyun static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun u16 head = nvmeq->cq_head;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
989*4882a593Smuzhiyun nvmeq->dbbuf_cq_ei))
990*4882a593Smuzhiyun writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
nvme_queue_tagset(struct nvme_queue * nvmeq)993*4882a593Smuzhiyun static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun if (!nvmeq->qid)
996*4882a593Smuzhiyun return nvmeq->dev->admin_tagset.tags[0];
997*4882a593Smuzhiyun return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
nvme_handle_cqe(struct nvme_queue * nvmeq,u16 idx)1000*4882a593Smuzhiyun static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun struct nvme_completion *cqe = &nvmeq->cqes[idx];
1003*4882a593Smuzhiyun __u16 command_id = READ_ONCE(cqe->command_id);
1004*4882a593Smuzhiyun struct request *req;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /*
1007*4882a593Smuzhiyun * AEN requests are special as they don't time out and can
1008*4882a593Smuzhiyun * survive any kind of queue freeze and often don't respond to
1009*4882a593Smuzhiyun * aborts. We don't even bother to allocate a struct request
1010*4882a593Smuzhiyun * for them but rather special case them here.
1011*4882a593Smuzhiyun */
1012*4882a593Smuzhiyun if (unlikely(nvme_is_aen_req(nvmeq->qid, command_id))) {
1013*4882a593Smuzhiyun nvme_complete_async_event(&nvmeq->dev->ctrl,
1014*4882a593Smuzhiyun cqe->status, &cqe->result);
1015*4882a593Smuzhiyun return;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun req = nvme_find_rq(nvme_queue_tagset(nvmeq), command_id);
1019*4882a593Smuzhiyun if (unlikely(!req)) {
1020*4882a593Smuzhiyun dev_warn(nvmeq->dev->ctrl.device,
1021*4882a593Smuzhiyun "invalid id %d completed on queue %d\n",
1022*4882a593Smuzhiyun command_id, le16_to_cpu(cqe->sq_id));
1023*4882a593Smuzhiyun return;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
1027*4882a593Smuzhiyun if (!nvme_try_complete_req(req, cqe->status, cqe->result))
1028*4882a593Smuzhiyun nvme_pci_complete_rq(req);
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
nvme_update_cq_head(struct nvme_queue * nvmeq)1031*4882a593Smuzhiyun static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun u32 tmp = nvmeq->cq_head + 1;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun if (tmp == nvmeq->q_depth) {
1036*4882a593Smuzhiyun nvmeq->cq_head = 0;
1037*4882a593Smuzhiyun nvmeq->cq_phase ^= 1;
1038*4882a593Smuzhiyun } else {
1039*4882a593Smuzhiyun nvmeq->cq_head = tmp;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
nvme_process_cq(struct nvme_queue * nvmeq)1043*4882a593Smuzhiyun static inline int nvme_process_cq(struct nvme_queue *nvmeq)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun int found = 0;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun while (nvme_cqe_pending(nvmeq)) {
1048*4882a593Smuzhiyun found++;
1049*4882a593Smuzhiyun /*
1050*4882a593Smuzhiyun * load-load control dependency between phase and the rest of
1051*4882a593Smuzhiyun * the cqe requires a full read memory barrier
1052*4882a593Smuzhiyun */
1053*4882a593Smuzhiyun dma_rmb();
1054*4882a593Smuzhiyun nvme_handle_cqe(nvmeq, nvmeq->cq_head);
1055*4882a593Smuzhiyun nvme_update_cq_head(nvmeq);
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun if (found)
1059*4882a593Smuzhiyun nvme_ring_cq_doorbell(nvmeq);
1060*4882a593Smuzhiyun return found;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
nvme_irq(int irq,void * data)1063*4882a593Smuzhiyun static irqreturn_t nvme_irq(int irq, void *data)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun struct nvme_queue *nvmeq = data;
1066*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun /*
1069*4882a593Smuzhiyun * The rmb/wmb pair ensures we see all updates from a previous run of
1070*4882a593Smuzhiyun * the irq handler, even if that was on another CPU.
1071*4882a593Smuzhiyun */
1072*4882a593Smuzhiyun rmb();
1073*4882a593Smuzhiyun if (nvme_process_cq(nvmeq))
1074*4882a593Smuzhiyun ret = IRQ_HANDLED;
1075*4882a593Smuzhiyun wmb();
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun return ret;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
nvme_irq_check(int irq,void * data)1080*4882a593Smuzhiyun static irqreturn_t nvme_irq_check(int irq, void *data)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun struct nvme_queue *nvmeq = data;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun if (nvme_cqe_pending(nvmeq))
1085*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
1086*4882a593Smuzhiyun return IRQ_NONE;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun /*
1090*4882a593Smuzhiyun * Poll for completions for any interrupt driven queue
1091*4882a593Smuzhiyun * Can be called from any context.
1092*4882a593Smuzhiyun */
nvme_poll_irqdisable(struct nvme_queue * nvmeq)1093*4882a593Smuzhiyun static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1100*4882a593Smuzhiyun nvme_process_cq(nvmeq);
1101*4882a593Smuzhiyun enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
nvme_poll(struct blk_mq_hw_ctx * hctx)1104*4882a593Smuzhiyun static int nvme_poll(struct blk_mq_hw_ctx *hctx)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun struct nvme_queue *nvmeq = hctx->driver_data;
1107*4882a593Smuzhiyun bool found;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun if (!nvme_cqe_pending(nvmeq))
1110*4882a593Smuzhiyun return 0;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun spin_lock(&nvmeq->cq_poll_lock);
1113*4882a593Smuzhiyun found = nvme_process_cq(nvmeq);
1114*4882a593Smuzhiyun spin_unlock(&nvmeq->cq_poll_lock);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun return found;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
nvme_pci_submit_async_event(struct nvme_ctrl * ctrl)1119*4882a593Smuzhiyun static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun struct nvme_dev *dev = to_nvme_dev(ctrl);
1122*4882a593Smuzhiyun struct nvme_queue *nvmeq = &dev->queues[0];
1123*4882a593Smuzhiyun struct nvme_command c;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun memset(&c, 0, sizeof(c));
1126*4882a593Smuzhiyun c.common.opcode = nvme_admin_async_event;
1127*4882a593Smuzhiyun c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
1128*4882a593Smuzhiyun nvme_submit_cmd(nvmeq, &c, true);
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
adapter_delete_queue(struct nvme_dev * dev,u8 opcode,u16 id)1131*4882a593Smuzhiyun static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun struct nvme_command c;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun memset(&c, 0, sizeof(c));
1136*4882a593Smuzhiyun c.delete_queue.opcode = opcode;
1137*4882a593Smuzhiyun c.delete_queue.qid = cpu_to_le16(id);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
adapter_alloc_cq(struct nvme_dev * dev,u16 qid,struct nvme_queue * nvmeq,s16 vector)1142*4882a593Smuzhiyun static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1143*4882a593Smuzhiyun struct nvme_queue *nvmeq, s16 vector)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun struct nvme_command c;
1146*4882a593Smuzhiyun int flags = NVME_QUEUE_PHYS_CONTIG;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
1149*4882a593Smuzhiyun flags |= NVME_CQ_IRQ_ENABLED;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /*
1152*4882a593Smuzhiyun * Note: we (ab)use the fact that the prp fields survive if no data
1153*4882a593Smuzhiyun * is attached to the request.
1154*4882a593Smuzhiyun */
1155*4882a593Smuzhiyun memset(&c, 0, sizeof(c));
1156*4882a593Smuzhiyun c.create_cq.opcode = nvme_admin_create_cq;
1157*4882a593Smuzhiyun c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1158*4882a593Smuzhiyun c.create_cq.cqid = cpu_to_le16(qid);
1159*4882a593Smuzhiyun c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1160*4882a593Smuzhiyun c.create_cq.cq_flags = cpu_to_le16(flags);
1161*4882a593Smuzhiyun c.create_cq.irq_vector = cpu_to_le16(vector);
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
adapter_alloc_sq(struct nvme_dev * dev,u16 qid,struct nvme_queue * nvmeq)1166*4882a593Smuzhiyun static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1167*4882a593Smuzhiyun struct nvme_queue *nvmeq)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun struct nvme_ctrl *ctrl = &dev->ctrl;
1170*4882a593Smuzhiyun struct nvme_command c;
1171*4882a593Smuzhiyun int flags = NVME_QUEUE_PHYS_CONTIG;
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun /*
1174*4882a593Smuzhiyun * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1175*4882a593Smuzhiyun * set. Since URGENT priority is zeroes, it makes all queues
1176*4882a593Smuzhiyun * URGENT.
1177*4882a593Smuzhiyun */
1178*4882a593Smuzhiyun if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1179*4882a593Smuzhiyun flags |= NVME_SQ_PRIO_MEDIUM;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun /*
1182*4882a593Smuzhiyun * Note: we (ab)use the fact that the prp fields survive if no data
1183*4882a593Smuzhiyun * is attached to the request.
1184*4882a593Smuzhiyun */
1185*4882a593Smuzhiyun memset(&c, 0, sizeof(c));
1186*4882a593Smuzhiyun c.create_sq.opcode = nvme_admin_create_sq;
1187*4882a593Smuzhiyun c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1188*4882a593Smuzhiyun c.create_sq.sqid = cpu_to_le16(qid);
1189*4882a593Smuzhiyun c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1190*4882a593Smuzhiyun c.create_sq.sq_flags = cpu_to_le16(flags);
1191*4882a593Smuzhiyun c.create_sq.cqid = cpu_to_le16(qid);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun
adapter_delete_cq(struct nvme_dev * dev,u16 cqid)1196*4882a593Smuzhiyun static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
adapter_delete_sq(struct nvme_dev * dev,u16 sqid)1201*4882a593Smuzhiyun static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
abort_endio(struct request * req,blk_status_t error)1206*4882a593Smuzhiyun static void abort_endio(struct request *req, blk_status_t error)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1209*4882a593Smuzhiyun struct nvme_queue *nvmeq = iod->nvmeq;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun dev_warn(nvmeq->dev->ctrl.device,
1212*4882a593Smuzhiyun "Abort status: 0x%x", nvme_req(req)->status);
1213*4882a593Smuzhiyun atomic_inc(&nvmeq->dev->ctrl.abort_limit);
1214*4882a593Smuzhiyun blk_mq_free_request(req);
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
nvme_should_reset(struct nvme_dev * dev,u32 csts)1217*4882a593Smuzhiyun static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun /* If true, indicates loss of adapter communication, possibly by a
1220*4882a593Smuzhiyun * NVMe Subsystem reset.
1221*4882a593Smuzhiyun */
1222*4882a593Smuzhiyun bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1225*4882a593Smuzhiyun switch (dev->ctrl.state) {
1226*4882a593Smuzhiyun case NVME_CTRL_RESETTING:
1227*4882a593Smuzhiyun case NVME_CTRL_CONNECTING:
1228*4882a593Smuzhiyun return false;
1229*4882a593Smuzhiyun default:
1230*4882a593Smuzhiyun break;
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* We shouldn't reset unless the controller is on fatal error state
1234*4882a593Smuzhiyun * _or_ if we lost the communication with it.
1235*4882a593Smuzhiyun */
1236*4882a593Smuzhiyun if (!(csts & NVME_CSTS_CFS) && !nssro)
1237*4882a593Smuzhiyun return false;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun return true;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
nvme_warn_reset(struct nvme_dev * dev,u32 csts)1242*4882a593Smuzhiyun static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun /* Read a config register to help see what died. */
1245*4882a593Smuzhiyun u16 pci_status;
1246*4882a593Smuzhiyun int result;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1249*4882a593Smuzhiyun &pci_status);
1250*4882a593Smuzhiyun if (result == PCIBIOS_SUCCESSFUL)
1251*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
1252*4882a593Smuzhiyun "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1253*4882a593Smuzhiyun csts, pci_status);
1254*4882a593Smuzhiyun else
1255*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
1256*4882a593Smuzhiyun "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1257*4882a593Smuzhiyun csts, result);
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
nvme_timeout(struct request * req,bool reserved)1260*4882a593Smuzhiyun static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1263*4882a593Smuzhiyun struct nvme_queue *nvmeq = iod->nvmeq;
1264*4882a593Smuzhiyun struct nvme_dev *dev = nvmeq->dev;
1265*4882a593Smuzhiyun struct request *abort_req;
1266*4882a593Smuzhiyun struct nvme_command cmd;
1267*4882a593Smuzhiyun u32 csts = readl(dev->bar + NVME_REG_CSTS);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun /* If PCI error recovery process is happening, we cannot reset or
1270*4882a593Smuzhiyun * the recovery mechanism will surely fail.
1271*4882a593Smuzhiyun */
1272*4882a593Smuzhiyun mb();
1273*4882a593Smuzhiyun if (pci_channel_offline(to_pci_dev(dev->dev)))
1274*4882a593Smuzhiyun return BLK_EH_RESET_TIMER;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /*
1277*4882a593Smuzhiyun * Reset immediately if the controller is failed
1278*4882a593Smuzhiyun */
1279*4882a593Smuzhiyun if (nvme_should_reset(dev, csts)) {
1280*4882a593Smuzhiyun nvme_warn_reset(dev, csts);
1281*4882a593Smuzhiyun nvme_dev_disable(dev, false);
1282*4882a593Smuzhiyun nvme_reset_ctrl(&dev->ctrl);
1283*4882a593Smuzhiyun return BLK_EH_DONE;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun /*
1287*4882a593Smuzhiyun * Did we miss an interrupt?
1288*4882a593Smuzhiyun */
1289*4882a593Smuzhiyun if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
1290*4882a593Smuzhiyun nvme_poll(req->mq_hctx);
1291*4882a593Smuzhiyun else
1292*4882a593Smuzhiyun nvme_poll_irqdisable(nvmeq);
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun if (blk_mq_request_completed(req)) {
1295*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
1296*4882a593Smuzhiyun "I/O %d QID %d timeout, completion polled\n",
1297*4882a593Smuzhiyun req->tag, nvmeq->qid);
1298*4882a593Smuzhiyun return BLK_EH_DONE;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun /*
1302*4882a593Smuzhiyun * Shutdown immediately if controller times out while starting. The
1303*4882a593Smuzhiyun * reset work will see the pci device disabled when it gets the forced
1304*4882a593Smuzhiyun * cancellation error. All outstanding requests are completed on
1305*4882a593Smuzhiyun * shutdown, so we return BLK_EH_DONE.
1306*4882a593Smuzhiyun */
1307*4882a593Smuzhiyun switch (dev->ctrl.state) {
1308*4882a593Smuzhiyun case NVME_CTRL_CONNECTING:
1309*4882a593Smuzhiyun nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1310*4882a593Smuzhiyun fallthrough;
1311*4882a593Smuzhiyun case NVME_CTRL_DELETING:
1312*4882a593Smuzhiyun dev_warn_ratelimited(dev->ctrl.device,
1313*4882a593Smuzhiyun "I/O %d QID %d timeout, disable controller\n",
1314*4882a593Smuzhiyun req->tag, nvmeq->qid);
1315*4882a593Smuzhiyun nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1316*4882a593Smuzhiyun nvme_dev_disable(dev, true);
1317*4882a593Smuzhiyun return BLK_EH_DONE;
1318*4882a593Smuzhiyun case NVME_CTRL_RESETTING:
1319*4882a593Smuzhiyun return BLK_EH_RESET_TIMER;
1320*4882a593Smuzhiyun default:
1321*4882a593Smuzhiyun break;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun /*
1325*4882a593Smuzhiyun * Shutdown the controller immediately and schedule a reset if the
1326*4882a593Smuzhiyun * command was already aborted once before and still hasn't been
1327*4882a593Smuzhiyun * returned to the driver, or if this is the admin queue.
1328*4882a593Smuzhiyun */
1329*4882a593Smuzhiyun if (!nvmeq->qid || iod->aborted) {
1330*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
1331*4882a593Smuzhiyun "I/O %d QID %d timeout, reset controller\n",
1332*4882a593Smuzhiyun req->tag, nvmeq->qid);
1333*4882a593Smuzhiyun nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1334*4882a593Smuzhiyun nvme_dev_disable(dev, false);
1335*4882a593Smuzhiyun nvme_reset_ctrl(&dev->ctrl);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun return BLK_EH_DONE;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1341*4882a593Smuzhiyun atomic_inc(&dev->ctrl.abort_limit);
1342*4882a593Smuzhiyun return BLK_EH_RESET_TIMER;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun iod->aborted = 1;
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun memset(&cmd, 0, sizeof(cmd));
1347*4882a593Smuzhiyun cmd.abort.opcode = nvme_admin_abort_cmd;
1348*4882a593Smuzhiyun cmd.abort.cid = nvme_cid(req);
1349*4882a593Smuzhiyun cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun dev_warn(nvmeq->dev->ctrl.device,
1352*4882a593Smuzhiyun "I/O %d QID %d timeout, aborting\n",
1353*4882a593Smuzhiyun req->tag, nvmeq->qid);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
1356*4882a593Smuzhiyun BLK_MQ_REQ_NOWAIT);
1357*4882a593Smuzhiyun if (IS_ERR(abort_req)) {
1358*4882a593Smuzhiyun atomic_inc(&dev->ctrl.abort_limit);
1359*4882a593Smuzhiyun return BLK_EH_RESET_TIMER;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun abort_req->end_io_data = NULL;
1363*4882a593Smuzhiyun blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /*
1366*4882a593Smuzhiyun * The aborted req will be completed on receiving the abort req.
1367*4882a593Smuzhiyun * We enable the timer again. If hit twice, it'll cause a device reset,
1368*4882a593Smuzhiyun * as the device then is in a faulty state.
1369*4882a593Smuzhiyun */
1370*4882a593Smuzhiyun return BLK_EH_RESET_TIMER;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
nvme_free_queue(struct nvme_queue * nvmeq)1373*4882a593Smuzhiyun static void nvme_free_queue(struct nvme_queue *nvmeq)
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
1376*4882a593Smuzhiyun (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
1377*4882a593Smuzhiyun if (!nvmeq->sq_cmds)
1378*4882a593Smuzhiyun return;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
1381*4882a593Smuzhiyun pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
1382*4882a593Smuzhiyun nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1383*4882a593Smuzhiyun } else {
1384*4882a593Smuzhiyun dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
1385*4882a593Smuzhiyun nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun
nvme_free_queues(struct nvme_dev * dev,int lowest)1389*4882a593Smuzhiyun static void nvme_free_queues(struct nvme_dev *dev, int lowest)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun int i;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
1394*4882a593Smuzhiyun dev->ctrl.queue_count--;
1395*4882a593Smuzhiyun nvme_free_queue(&dev->queues[i]);
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /**
1400*4882a593Smuzhiyun * nvme_suspend_queue - put queue into suspended state
1401*4882a593Smuzhiyun * @nvmeq: queue to suspend
1402*4882a593Smuzhiyun */
nvme_suspend_queue(struct nvme_queue * nvmeq)1403*4882a593Smuzhiyun static int nvme_suspend_queue(struct nvme_queue *nvmeq)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
1406*4882a593Smuzhiyun return 1;
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
1409*4882a593Smuzhiyun mb();
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun nvmeq->dev->online_queues--;
1412*4882a593Smuzhiyun if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1413*4882a593Smuzhiyun blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
1414*4882a593Smuzhiyun if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1415*4882a593Smuzhiyun pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
1416*4882a593Smuzhiyun return 0;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
nvme_suspend_io_queues(struct nvme_dev * dev)1419*4882a593Smuzhiyun static void nvme_suspend_io_queues(struct nvme_dev *dev)
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun int i;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1424*4882a593Smuzhiyun nvme_suspend_queue(&dev->queues[i]);
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
nvme_disable_admin_queue(struct nvme_dev * dev,bool shutdown)1427*4882a593Smuzhiyun static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun struct nvme_queue *nvmeq = &dev->queues[0];
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun if (shutdown)
1432*4882a593Smuzhiyun nvme_shutdown_ctrl(&dev->ctrl);
1433*4882a593Smuzhiyun else
1434*4882a593Smuzhiyun nvme_disable_ctrl(&dev->ctrl);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun nvme_poll_irqdisable(nvmeq);
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /*
1440*4882a593Smuzhiyun * Called only on a device that has been disabled and after all other threads
1441*4882a593Smuzhiyun * that can check this device's completion queues have synced, except
1442*4882a593Smuzhiyun * nvme_poll(). This is the last chance for the driver to see a natural
1443*4882a593Smuzhiyun * completion before nvme_cancel_request() terminates all incomplete requests.
1444*4882a593Smuzhiyun */
nvme_reap_pending_cqes(struct nvme_dev * dev)1445*4882a593Smuzhiyun static void nvme_reap_pending_cqes(struct nvme_dev *dev)
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun int i;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
1450*4882a593Smuzhiyun spin_lock(&dev->queues[i].cq_poll_lock);
1451*4882a593Smuzhiyun nvme_process_cq(&dev->queues[i]);
1452*4882a593Smuzhiyun spin_unlock(&dev->queues[i].cq_poll_lock);
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
nvme_cmb_qdepth(struct nvme_dev * dev,int nr_io_queues,int entry_size)1456*4882a593Smuzhiyun static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1457*4882a593Smuzhiyun int entry_size)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun int q_depth = dev->q_depth;
1460*4882a593Smuzhiyun unsigned q_size_aligned = roundup(q_depth * entry_size,
1461*4882a593Smuzhiyun NVME_CTRL_PAGE_SIZE);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun if (q_size_aligned * nr_io_queues > dev->cmb_size) {
1464*4882a593Smuzhiyun u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE);
1467*4882a593Smuzhiyun q_depth = div_u64(mem_per_q, entry_size);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun /*
1470*4882a593Smuzhiyun * Ensure the reduced q_depth is above some threshold where it
1471*4882a593Smuzhiyun * would be better to map queues in system memory with the
1472*4882a593Smuzhiyun * original depth
1473*4882a593Smuzhiyun */
1474*4882a593Smuzhiyun if (q_depth < 64)
1475*4882a593Smuzhiyun return -ENOMEM;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun return q_depth;
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
nvme_alloc_sq_cmds(struct nvme_dev * dev,struct nvme_queue * nvmeq,int qid)1481*4882a593Smuzhiyun static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1482*4882a593Smuzhiyun int qid)
1483*4882a593Smuzhiyun {
1484*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev->dev);
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1487*4882a593Smuzhiyun nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
1488*4882a593Smuzhiyun if (nvmeq->sq_cmds) {
1489*4882a593Smuzhiyun nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1490*4882a593Smuzhiyun nvmeq->sq_cmds);
1491*4882a593Smuzhiyun if (nvmeq->sq_dma_addr) {
1492*4882a593Smuzhiyun set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1493*4882a593Smuzhiyun return 0;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
1501*4882a593Smuzhiyun &nvmeq->sq_dma_addr, GFP_KERNEL);
1502*4882a593Smuzhiyun if (!nvmeq->sq_cmds)
1503*4882a593Smuzhiyun return -ENOMEM;
1504*4882a593Smuzhiyun return 0;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
nvme_alloc_queue(struct nvme_dev * dev,int qid,int depth)1507*4882a593Smuzhiyun static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun struct nvme_queue *nvmeq = &dev->queues[qid];
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun if (dev->ctrl.queue_count > qid)
1512*4882a593Smuzhiyun return 0;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
1515*4882a593Smuzhiyun nvmeq->q_depth = depth;
1516*4882a593Smuzhiyun nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
1517*4882a593Smuzhiyun &nvmeq->cq_dma_addr, GFP_KERNEL);
1518*4882a593Smuzhiyun if (!nvmeq->cqes)
1519*4882a593Smuzhiyun goto free_nvmeq;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
1522*4882a593Smuzhiyun goto free_cqdma;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun nvmeq->dev = dev;
1525*4882a593Smuzhiyun spin_lock_init(&nvmeq->sq_lock);
1526*4882a593Smuzhiyun spin_lock_init(&nvmeq->cq_poll_lock);
1527*4882a593Smuzhiyun nvmeq->cq_head = 0;
1528*4882a593Smuzhiyun nvmeq->cq_phase = 1;
1529*4882a593Smuzhiyun nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
1530*4882a593Smuzhiyun nvmeq->qid = qid;
1531*4882a593Smuzhiyun dev->ctrl.queue_count++;
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun return 0;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun free_cqdma:
1536*4882a593Smuzhiyun dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1537*4882a593Smuzhiyun nvmeq->cq_dma_addr);
1538*4882a593Smuzhiyun free_nvmeq:
1539*4882a593Smuzhiyun return -ENOMEM;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
queue_request_irq(struct nvme_queue * nvmeq)1542*4882a593Smuzhiyun static int queue_request_irq(struct nvme_queue *nvmeq)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1545*4882a593Smuzhiyun int nr = nvmeq->dev->ctrl.instance;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun if (use_threaded_interrupts) {
1548*4882a593Smuzhiyun return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1549*4882a593Smuzhiyun nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1550*4882a593Smuzhiyun } else {
1551*4882a593Smuzhiyun return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1552*4882a593Smuzhiyun NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun
nvme_init_queue(struct nvme_queue * nvmeq,u16 qid)1556*4882a593Smuzhiyun static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun struct nvme_dev *dev = nvmeq->dev;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun nvmeq->sq_tail = 0;
1561*4882a593Smuzhiyun nvmeq->last_sq_tail = 0;
1562*4882a593Smuzhiyun nvmeq->cq_head = 0;
1563*4882a593Smuzhiyun nvmeq->cq_phase = 1;
1564*4882a593Smuzhiyun nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
1565*4882a593Smuzhiyun memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
1566*4882a593Smuzhiyun nvme_dbbuf_init(dev, nvmeq, qid);
1567*4882a593Smuzhiyun dev->online_queues++;
1568*4882a593Smuzhiyun wmb(); /* ensure the first interrupt sees the initialization */
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun
nvme_create_queue(struct nvme_queue * nvmeq,int qid,bool polled)1571*4882a593Smuzhiyun static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun struct nvme_dev *dev = nvmeq->dev;
1574*4882a593Smuzhiyun int result;
1575*4882a593Smuzhiyun u16 vector = 0;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun /*
1580*4882a593Smuzhiyun * A queue's vector matches the queue identifier unless the controller
1581*4882a593Smuzhiyun * has only one vector available.
1582*4882a593Smuzhiyun */
1583*4882a593Smuzhiyun if (!polled)
1584*4882a593Smuzhiyun vector = dev->num_vecs == 1 ? 0 : qid;
1585*4882a593Smuzhiyun else
1586*4882a593Smuzhiyun set_bit(NVMEQ_POLLED, &nvmeq->flags);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun result = adapter_alloc_cq(dev, qid, nvmeq, vector);
1589*4882a593Smuzhiyun if (result)
1590*4882a593Smuzhiyun return result;
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun result = adapter_alloc_sq(dev, qid, nvmeq);
1593*4882a593Smuzhiyun if (result < 0)
1594*4882a593Smuzhiyun return result;
1595*4882a593Smuzhiyun if (result)
1596*4882a593Smuzhiyun goto release_cq;
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun nvmeq->cq_vector = vector;
1599*4882a593Smuzhiyun nvme_init_queue(nvmeq, qid);
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun if (!polled) {
1602*4882a593Smuzhiyun result = queue_request_irq(nvmeq);
1603*4882a593Smuzhiyun if (result < 0)
1604*4882a593Smuzhiyun goto release_sq;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun set_bit(NVMEQ_ENABLED, &nvmeq->flags);
1608*4882a593Smuzhiyun return result;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun release_sq:
1611*4882a593Smuzhiyun dev->online_queues--;
1612*4882a593Smuzhiyun adapter_delete_sq(dev, qid);
1613*4882a593Smuzhiyun release_cq:
1614*4882a593Smuzhiyun adapter_delete_cq(dev, qid);
1615*4882a593Smuzhiyun return result;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun static const struct blk_mq_ops nvme_mq_admin_ops = {
1619*4882a593Smuzhiyun .queue_rq = nvme_queue_rq,
1620*4882a593Smuzhiyun .complete = nvme_pci_complete_rq,
1621*4882a593Smuzhiyun .init_hctx = nvme_admin_init_hctx,
1622*4882a593Smuzhiyun .init_request = nvme_init_request,
1623*4882a593Smuzhiyun .timeout = nvme_timeout,
1624*4882a593Smuzhiyun };
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun static const struct blk_mq_ops nvme_mq_ops = {
1627*4882a593Smuzhiyun .queue_rq = nvme_queue_rq,
1628*4882a593Smuzhiyun .complete = nvme_pci_complete_rq,
1629*4882a593Smuzhiyun .commit_rqs = nvme_commit_rqs,
1630*4882a593Smuzhiyun .init_hctx = nvme_init_hctx,
1631*4882a593Smuzhiyun .init_request = nvme_init_request,
1632*4882a593Smuzhiyun .map_queues = nvme_pci_map_queues,
1633*4882a593Smuzhiyun .timeout = nvme_timeout,
1634*4882a593Smuzhiyun .poll = nvme_poll,
1635*4882a593Smuzhiyun };
1636*4882a593Smuzhiyun
nvme_dev_remove_admin(struct nvme_dev * dev)1637*4882a593Smuzhiyun static void nvme_dev_remove_admin(struct nvme_dev *dev)
1638*4882a593Smuzhiyun {
1639*4882a593Smuzhiyun if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1640*4882a593Smuzhiyun /*
1641*4882a593Smuzhiyun * If the controller was reset during removal, it's possible
1642*4882a593Smuzhiyun * user requests may be waiting on a stopped queue. Start the
1643*4882a593Smuzhiyun * queue to flush these to completion.
1644*4882a593Smuzhiyun */
1645*4882a593Smuzhiyun blk_mq_unquiesce_queue(dev->ctrl.admin_q);
1646*4882a593Smuzhiyun blk_cleanup_queue(dev->ctrl.admin_q);
1647*4882a593Smuzhiyun blk_mq_free_tag_set(&dev->admin_tagset);
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun
nvme_alloc_admin_tags(struct nvme_dev * dev)1651*4882a593Smuzhiyun static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1652*4882a593Smuzhiyun {
1653*4882a593Smuzhiyun if (!dev->ctrl.admin_q) {
1654*4882a593Smuzhiyun dev->admin_tagset.ops = &nvme_mq_admin_ops;
1655*4882a593Smuzhiyun dev->admin_tagset.nr_hw_queues = 1;
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
1658*4882a593Smuzhiyun dev->admin_tagset.timeout = ADMIN_TIMEOUT;
1659*4882a593Smuzhiyun dev->admin_tagset.numa_node = dev->ctrl.numa_node;
1660*4882a593Smuzhiyun dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
1661*4882a593Smuzhiyun dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
1662*4882a593Smuzhiyun dev->admin_tagset.driver_data = dev;
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1665*4882a593Smuzhiyun return -ENOMEM;
1666*4882a593Smuzhiyun dev->ctrl.admin_tagset = &dev->admin_tagset;
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1669*4882a593Smuzhiyun if (IS_ERR(dev->ctrl.admin_q)) {
1670*4882a593Smuzhiyun blk_mq_free_tag_set(&dev->admin_tagset);
1671*4882a593Smuzhiyun dev->ctrl.admin_q = NULL;
1672*4882a593Smuzhiyun return -ENOMEM;
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun if (!blk_get_queue(dev->ctrl.admin_q)) {
1675*4882a593Smuzhiyun nvme_dev_remove_admin(dev);
1676*4882a593Smuzhiyun dev->ctrl.admin_q = NULL;
1677*4882a593Smuzhiyun return -ENODEV;
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun } else
1680*4882a593Smuzhiyun blk_mq_unquiesce_queue(dev->ctrl.admin_q);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun return 0;
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun
db_bar_size(struct nvme_dev * dev,unsigned nr_io_queues)1685*4882a593Smuzhiyun static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
nvme_remap_bar(struct nvme_dev * dev,unsigned long size)1690*4882a593Smuzhiyun static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev->dev);
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun if (size <= dev->bar_mapped_size)
1695*4882a593Smuzhiyun return 0;
1696*4882a593Smuzhiyun if (size > pci_resource_len(pdev, 0))
1697*4882a593Smuzhiyun return -ENOMEM;
1698*4882a593Smuzhiyun if (dev->bar)
1699*4882a593Smuzhiyun iounmap(dev->bar);
1700*4882a593Smuzhiyun dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1701*4882a593Smuzhiyun if (!dev->bar) {
1702*4882a593Smuzhiyun dev->bar_mapped_size = 0;
1703*4882a593Smuzhiyun return -ENOMEM;
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun dev->bar_mapped_size = size;
1706*4882a593Smuzhiyun dev->dbs = dev->bar + NVME_REG_DBS;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun return 0;
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
nvme_pci_configure_admin_queue(struct nvme_dev * dev)1711*4882a593Smuzhiyun static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun int result;
1714*4882a593Smuzhiyun u32 aqa;
1715*4882a593Smuzhiyun struct nvme_queue *nvmeq;
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1718*4882a593Smuzhiyun if (result < 0)
1719*4882a593Smuzhiyun return result;
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
1722*4882a593Smuzhiyun NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun if (dev->subsystem &&
1725*4882a593Smuzhiyun (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1726*4882a593Smuzhiyun writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun result = nvme_disable_ctrl(&dev->ctrl);
1729*4882a593Smuzhiyun if (result < 0)
1730*4882a593Smuzhiyun return result;
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
1733*4882a593Smuzhiyun if (result)
1734*4882a593Smuzhiyun return result;
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun dev->ctrl.numa_node = dev_to_node(dev->dev);
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun nvmeq = &dev->queues[0];
1739*4882a593Smuzhiyun aqa = nvmeq->q_depth - 1;
1740*4882a593Smuzhiyun aqa |= aqa << 16;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun writel(aqa, dev->bar + NVME_REG_AQA);
1743*4882a593Smuzhiyun lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1744*4882a593Smuzhiyun lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun result = nvme_enable_ctrl(&dev->ctrl);
1747*4882a593Smuzhiyun if (result)
1748*4882a593Smuzhiyun return result;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun nvmeq->cq_vector = 0;
1751*4882a593Smuzhiyun nvme_init_queue(nvmeq, 0);
1752*4882a593Smuzhiyun result = queue_request_irq(nvmeq);
1753*4882a593Smuzhiyun if (result) {
1754*4882a593Smuzhiyun dev->online_queues--;
1755*4882a593Smuzhiyun return result;
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun set_bit(NVMEQ_ENABLED, &nvmeq->flags);
1759*4882a593Smuzhiyun return result;
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun
nvme_create_io_queues(struct nvme_dev * dev)1762*4882a593Smuzhiyun static int nvme_create_io_queues(struct nvme_dev *dev)
1763*4882a593Smuzhiyun {
1764*4882a593Smuzhiyun unsigned i, max, rw_queues;
1765*4882a593Smuzhiyun int ret = 0;
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
1768*4882a593Smuzhiyun if (nvme_alloc_queue(dev, i, dev->q_depth)) {
1769*4882a593Smuzhiyun ret = -ENOMEM;
1770*4882a593Smuzhiyun break;
1771*4882a593Smuzhiyun }
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun max = min(dev->max_qid, dev->ctrl.queue_count - 1);
1775*4882a593Smuzhiyun if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1776*4882a593Smuzhiyun rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1777*4882a593Smuzhiyun dev->io_queues[HCTX_TYPE_READ];
1778*4882a593Smuzhiyun } else {
1779*4882a593Smuzhiyun rw_queues = max;
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun for (i = dev->online_queues; i <= max; i++) {
1783*4882a593Smuzhiyun bool polled = i > rw_queues;
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun ret = nvme_create_queue(&dev->queues[i], i, polled);
1786*4882a593Smuzhiyun if (ret)
1787*4882a593Smuzhiyun break;
1788*4882a593Smuzhiyun }
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun /*
1791*4882a593Smuzhiyun * Ignore failing Create SQ/CQ commands, we can continue with less
1792*4882a593Smuzhiyun * than the desired amount of queues, and even a controller without
1793*4882a593Smuzhiyun * I/O queues can still be used to issue admin commands. This might
1794*4882a593Smuzhiyun * be useful to upgrade a buggy firmware for example.
1795*4882a593Smuzhiyun */
1796*4882a593Smuzhiyun return ret >= 0 ? 0 : ret;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun
nvme_cmb_show(struct device * dev,struct device_attribute * attr,char * buf)1799*4882a593Smuzhiyun static ssize_t nvme_cmb_show(struct device *dev,
1800*4882a593Smuzhiyun struct device_attribute *attr,
1801*4882a593Smuzhiyun char *buf)
1802*4882a593Smuzhiyun {
1803*4882a593Smuzhiyun struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
1806*4882a593Smuzhiyun ndev->cmbloc, ndev->cmbsz);
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1809*4882a593Smuzhiyun
nvme_cmb_size_unit(struct nvme_dev * dev)1810*4882a593Smuzhiyun static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun return 1ULL << (12 + 4 * szu);
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun
nvme_cmb_size(struct nvme_dev * dev)1817*4882a593Smuzhiyun static u32 nvme_cmb_size(struct nvme_dev *dev)
1818*4882a593Smuzhiyun {
1819*4882a593Smuzhiyun return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
nvme_map_cmb(struct nvme_dev * dev)1822*4882a593Smuzhiyun static void nvme_map_cmb(struct nvme_dev *dev)
1823*4882a593Smuzhiyun {
1824*4882a593Smuzhiyun u64 size, offset;
1825*4882a593Smuzhiyun resource_size_t bar_size;
1826*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev->dev);
1827*4882a593Smuzhiyun int bar;
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun if (dev->cmb_size)
1830*4882a593Smuzhiyun return;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun if (NVME_CAP_CMBS(dev->ctrl.cap))
1833*4882a593Smuzhiyun writel(NVME_CMBMSC_CRE, dev->bar + NVME_REG_CMBMSC);
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
1836*4882a593Smuzhiyun if (!dev->cmbsz)
1837*4882a593Smuzhiyun return;
1838*4882a593Smuzhiyun dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1841*4882a593Smuzhiyun offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
1842*4882a593Smuzhiyun bar = NVME_CMB_BIR(dev->cmbloc);
1843*4882a593Smuzhiyun bar_size = pci_resource_len(pdev, bar);
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun if (offset > bar_size)
1846*4882a593Smuzhiyun return;
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun /*
1849*4882a593Smuzhiyun * Tell the controller about the host side address mapping the CMB,
1850*4882a593Smuzhiyun * and enable CMB decoding for the NVMe 1.4+ scheme:
1851*4882a593Smuzhiyun */
1852*4882a593Smuzhiyun if (NVME_CAP_CMBS(dev->ctrl.cap)) {
1853*4882a593Smuzhiyun hi_lo_writeq(NVME_CMBMSC_CRE | NVME_CMBMSC_CMSE |
1854*4882a593Smuzhiyun (pci_bus_address(pdev, bar) + offset),
1855*4882a593Smuzhiyun dev->bar + NVME_REG_CMBMSC);
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun /*
1859*4882a593Smuzhiyun * Controllers may support a CMB size larger than their BAR,
1860*4882a593Smuzhiyun * for example, due to being behind a bridge. Reduce the CMB to
1861*4882a593Smuzhiyun * the reported size of the BAR
1862*4882a593Smuzhiyun */
1863*4882a593Smuzhiyun if (size > bar_size - offset)
1864*4882a593Smuzhiyun size = bar_size - offset;
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1867*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
1868*4882a593Smuzhiyun "failed to register the CMB\n");
1869*4882a593Smuzhiyun return;
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun dev->cmb_size = size;
1873*4882a593Smuzhiyun dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1876*4882a593Smuzhiyun (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1877*4882a593Smuzhiyun pci_p2pmem_publish(pdev, true);
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1880*4882a593Smuzhiyun &dev_attr_cmb.attr, NULL))
1881*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
1882*4882a593Smuzhiyun "failed to add sysfs attribute for CMB\n");
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun
nvme_release_cmb(struct nvme_dev * dev)1885*4882a593Smuzhiyun static inline void nvme_release_cmb(struct nvme_dev *dev)
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun if (dev->cmb_size) {
1888*4882a593Smuzhiyun sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1889*4882a593Smuzhiyun &dev_attr_cmb.attr, NULL);
1890*4882a593Smuzhiyun dev->cmb_size = 0;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun
nvme_set_host_mem(struct nvme_dev * dev,u32 bits)1894*4882a593Smuzhiyun static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT;
1897*4882a593Smuzhiyun u64 dma_addr = dev->host_mem_descs_dma;
1898*4882a593Smuzhiyun struct nvme_command c;
1899*4882a593Smuzhiyun int ret;
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun memset(&c, 0, sizeof(c));
1902*4882a593Smuzhiyun c.features.opcode = nvme_admin_set_features;
1903*4882a593Smuzhiyun c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1904*4882a593Smuzhiyun c.features.dword11 = cpu_to_le32(bits);
1905*4882a593Smuzhiyun c.features.dword12 = cpu_to_le32(host_mem_size);
1906*4882a593Smuzhiyun c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1907*4882a593Smuzhiyun c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1908*4882a593Smuzhiyun c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1911*4882a593Smuzhiyun if (ret) {
1912*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
1913*4882a593Smuzhiyun "failed to set host mem (err %d, flags %#x).\n",
1914*4882a593Smuzhiyun ret, bits);
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun return ret;
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun
nvme_free_host_mem(struct nvme_dev * dev)1919*4882a593Smuzhiyun static void nvme_free_host_mem(struct nvme_dev *dev)
1920*4882a593Smuzhiyun {
1921*4882a593Smuzhiyun int i;
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun for (i = 0; i < dev->nr_host_mem_descs; i++) {
1924*4882a593Smuzhiyun struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1925*4882a593Smuzhiyun size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE;
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1928*4882a593Smuzhiyun le64_to_cpu(desc->addr),
1929*4882a593Smuzhiyun DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun kfree(dev->host_mem_desc_bufs);
1933*4882a593Smuzhiyun dev->host_mem_desc_bufs = NULL;
1934*4882a593Smuzhiyun dma_free_coherent(dev->dev,
1935*4882a593Smuzhiyun dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1936*4882a593Smuzhiyun dev->host_mem_descs, dev->host_mem_descs_dma);
1937*4882a593Smuzhiyun dev->host_mem_descs = NULL;
1938*4882a593Smuzhiyun dev->nr_host_mem_descs = 0;
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun
__nvme_alloc_host_mem(struct nvme_dev * dev,u64 preferred,u32 chunk_size)1941*4882a593Smuzhiyun static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1942*4882a593Smuzhiyun u32 chunk_size)
1943*4882a593Smuzhiyun {
1944*4882a593Smuzhiyun struct nvme_host_mem_buf_desc *descs;
1945*4882a593Smuzhiyun u32 max_entries, len;
1946*4882a593Smuzhiyun dma_addr_t descs_dma;
1947*4882a593Smuzhiyun int i = 0;
1948*4882a593Smuzhiyun void **bufs;
1949*4882a593Smuzhiyun u64 size, tmp;
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun tmp = (preferred + chunk_size - 1);
1952*4882a593Smuzhiyun do_div(tmp, chunk_size);
1953*4882a593Smuzhiyun max_entries = tmp;
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1956*4882a593Smuzhiyun max_entries = dev->ctrl.hmmaxd;
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1959*4882a593Smuzhiyun &descs_dma, GFP_KERNEL);
1960*4882a593Smuzhiyun if (!descs)
1961*4882a593Smuzhiyun goto out;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1964*4882a593Smuzhiyun if (!bufs)
1965*4882a593Smuzhiyun goto out_free_descs;
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun for (size = 0; size < preferred && i < max_entries; size += len) {
1968*4882a593Smuzhiyun dma_addr_t dma_addr;
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun len = min_t(u64, chunk_size, preferred - size);
1971*4882a593Smuzhiyun bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1972*4882a593Smuzhiyun DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1973*4882a593Smuzhiyun if (!bufs[i])
1974*4882a593Smuzhiyun break;
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun descs[i].addr = cpu_to_le64(dma_addr);
1977*4882a593Smuzhiyun descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE);
1978*4882a593Smuzhiyun i++;
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun if (!size)
1982*4882a593Smuzhiyun goto out_free_bufs;
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun dev->nr_host_mem_descs = i;
1985*4882a593Smuzhiyun dev->host_mem_size = size;
1986*4882a593Smuzhiyun dev->host_mem_descs = descs;
1987*4882a593Smuzhiyun dev->host_mem_descs_dma = descs_dma;
1988*4882a593Smuzhiyun dev->host_mem_desc_bufs = bufs;
1989*4882a593Smuzhiyun return 0;
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun out_free_bufs:
1992*4882a593Smuzhiyun while (--i >= 0) {
1993*4882a593Smuzhiyun size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE;
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun dma_free_attrs(dev->dev, size, bufs[i],
1996*4882a593Smuzhiyun le64_to_cpu(descs[i].addr),
1997*4882a593Smuzhiyun DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun kfree(bufs);
2001*4882a593Smuzhiyun out_free_descs:
2002*4882a593Smuzhiyun dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
2003*4882a593Smuzhiyun descs_dma);
2004*4882a593Smuzhiyun out:
2005*4882a593Smuzhiyun dev->host_mem_descs = NULL;
2006*4882a593Smuzhiyun return -ENOMEM;
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun
nvme_alloc_host_mem(struct nvme_dev * dev,u64 min,u64 preferred)2009*4882a593Smuzhiyun static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
2010*4882a593Smuzhiyun {
2011*4882a593Smuzhiyun u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
2012*4882a593Smuzhiyun u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
2013*4882a593Smuzhiyun u64 chunk_size;
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun /* start big and work our way down */
2016*4882a593Smuzhiyun for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
2017*4882a593Smuzhiyun if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
2018*4882a593Smuzhiyun if (!min || dev->host_mem_size >= min)
2019*4882a593Smuzhiyun return 0;
2020*4882a593Smuzhiyun nvme_free_host_mem(dev);
2021*4882a593Smuzhiyun }
2022*4882a593Smuzhiyun }
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun return -ENOMEM;
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun
nvme_setup_host_mem(struct nvme_dev * dev)2027*4882a593Smuzhiyun static int nvme_setup_host_mem(struct nvme_dev *dev)
2028*4882a593Smuzhiyun {
2029*4882a593Smuzhiyun u64 max = (u64)max_host_mem_size_mb * SZ_1M;
2030*4882a593Smuzhiyun u64 preferred = (u64)dev->ctrl.hmpre * 4096;
2031*4882a593Smuzhiyun u64 min = (u64)dev->ctrl.hmmin * 4096;
2032*4882a593Smuzhiyun u32 enable_bits = NVME_HOST_MEM_ENABLE;
2033*4882a593Smuzhiyun int ret;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun preferred = min(preferred, max);
2036*4882a593Smuzhiyun if (min > max) {
2037*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
2038*4882a593Smuzhiyun "min host memory (%lld MiB) above limit (%d MiB).\n",
2039*4882a593Smuzhiyun min >> ilog2(SZ_1M), max_host_mem_size_mb);
2040*4882a593Smuzhiyun nvme_free_host_mem(dev);
2041*4882a593Smuzhiyun return 0;
2042*4882a593Smuzhiyun }
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun /*
2045*4882a593Smuzhiyun * If we already have a buffer allocated check if we can reuse it.
2046*4882a593Smuzhiyun */
2047*4882a593Smuzhiyun if (dev->host_mem_descs) {
2048*4882a593Smuzhiyun if (dev->host_mem_size >= min)
2049*4882a593Smuzhiyun enable_bits |= NVME_HOST_MEM_RETURN;
2050*4882a593Smuzhiyun else
2051*4882a593Smuzhiyun nvme_free_host_mem(dev);
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun if (!dev->host_mem_descs) {
2055*4882a593Smuzhiyun if (nvme_alloc_host_mem(dev, min, preferred)) {
2056*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
2057*4882a593Smuzhiyun "failed to allocate host memory buffer.\n");
2058*4882a593Smuzhiyun return 0; /* controller must work without HMB */
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun dev_info(dev->ctrl.device,
2062*4882a593Smuzhiyun "allocated %lld MiB host memory buffer.\n",
2063*4882a593Smuzhiyun dev->host_mem_size >> ilog2(SZ_1M));
2064*4882a593Smuzhiyun }
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun ret = nvme_set_host_mem(dev, enable_bits);
2067*4882a593Smuzhiyun if (ret)
2068*4882a593Smuzhiyun nvme_free_host_mem(dev);
2069*4882a593Smuzhiyun return ret;
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun /*
2073*4882a593Smuzhiyun * nirqs is the number of interrupts available for write and read
2074*4882a593Smuzhiyun * queues. The core already reserved an interrupt for the admin queue.
2075*4882a593Smuzhiyun */
nvme_calc_irq_sets(struct irq_affinity * affd,unsigned int nrirqs)2076*4882a593Smuzhiyun static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
2077*4882a593Smuzhiyun {
2078*4882a593Smuzhiyun struct nvme_dev *dev = affd->priv;
2079*4882a593Smuzhiyun unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun /*
2082*4882a593Smuzhiyun * If there is no interrupt available for queues, ensure that
2083*4882a593Smuzhiyun * the default queue is set to 1. The affinity set size is
2084*4882a593Smuzhiyun * also set to one, but the irq core ignores it for this case.
2085*4882a593Smuzhiyun *
2086*4882a593Smuzhiyun * If only one interrupt is available or 'write_queue' == 0, combine
2087*4882a593Smuzhiyun * write and read queues.
2088*4882a593Smuzhiyun *
2089*4882a593Smuzhiyun * If 'write_queues' > 0, ensure it leaves room for at least one read
2090*4882a593Smuzhiyun * queue.
2091*4882a593Smuzhiyun */
2092*4882a593Smuzhiyun if (!nrirqs) {
2093*4882a593Smuzhiyun nrirqs = 1;
2094*4882a593Smuzhiyun nr_read_queues = 0;
2095*4882a593Smuzhiyun } else if (nrirqs == 1 || !nr_write_queues) {
2096*4882a593Smuzhiyun nr_read_queues = 0;
2097*4882a593Smuzhiyun } else if (nr_write_queues >= nrirqs) {
2098*4882a593Smuzhiyun nr_read_queues = 1;
2099*4882a593Smuzhiyun } else {
2100*4882a593Smuzhiyun nr_read_queues = nrirqs - nr_write_queues;
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2104*4882a593Smuzhiyun affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2105*4882a593Smuzhiyun dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2106*4882a593Smuzhiyun affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2107*4882a593Smuzhiyun affd->nr_sets = nr_read_queues ? 2 : 1;
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun
nvme_setup_irqs(struct nvme_dev * dev,unsigned int nr_io_queues)2110*4882a593Smuzhiyun static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
2111*4882a593Smuzhiyun {
2112*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev->dev);
2113*4882a593Smuzhiyun struct irq_affinity affd = {
2114*4882a593Smuzhiyun .pre_vectors = 1,
2115*4882a593Smuzhiyun .calc_sets = nvme_calc_irq_sets,
2116*4882a593Smuzhiyun .priv = dev,
2117*4882a593Smuzhiyun };
2118*4882a593Smuzhiyun unsigned int irq_queues, poll_queues;
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun /*
2121*4882a593Smuzhiyun * Poll queues don't need interrupts, but we need at least one I/O queue
2122*4882a593Smuzhiyun * left over for non-polled I/O.
2123*4882a593Smuzhiyun */
2124*4882a593Smuzhiyun poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1);
2125*4882a593Smuzhiyun dev->io_queues[HCTX_TYPE_POLL] = poll_queues;
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun /*
2128*4882a593Smuzhiyun * Initialize for the single interrupt case, will be updated in
2129*4882a593Smuzhiyun * nvme_calc_irq_sets().
2130*4882a593Smuzhiyun */
2131*4882a593Smuzhiyun dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2132*4882a593Smuzhiyun dev->io_queues[HCTX_TYPE_READ] = 0;
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun /*
2135*4882a593Smuzhiyun * We need interrupts for the admin queue and each non-polled I/O queue,
2136*4882a593Smuzhiyun * but some Apple controllers require all queues to use the first
2137*4882a593Smuzhiyun * vector.
2138*4882a593Smuzhiyun */
2139*4882a593Smuzhiyun irq_queues = 1;
2140*4882a593Smuzhiyun if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR))
2141*4882a593Smuzhiyun irq_queues += (nr_io_queues - poll_queues);
2142*4882a593Smuzhiyun return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2143*4882a593Smuzhiyun PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun
nvme_disable_io_queues(struct nvme_dev * dev)2146*4882a593Smuzhiyun static void nvme_disable_io_queues(struct nvme_dev *dev)
2147*4882a593Smuzhiyun {
2148*4882a593Smuzhiyun if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2149*4882a593Smuzhiyun __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2150*4882a593Smuzhiyun }
2151*4882a593Smuzhiyun
nvme_max_io_queues(struct nvme_dev * dev)2152*4882a593Smuzhiyun static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
2153*4882a593Smuzhiyun {
2154*4882a593Smuzhiyun return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun
nvme_setup_io_queues(struct nvme_dev * dev)2157*4882a593Smuzhiyun static int nvme_setup_io_queues(struct nvme_dev *dev)
2158*4882a593Smuzhiyun {
2159*4882a593Smuzhiyun struct nvme_queue *adminq = &dev->queues[0];
2160*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev->dev);
2161*4882a593Smuzhiyun unsigned int nr_io_queues;
2162*4882a593Smuzhiyun unsigned long size;
2163*4882a593Smuzhiyun int result;
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun /*
2166*4882a593Smuzhiyun * Sample the module parameters once at reset time so that we have
2167*4882a593Smuzhiyun * stable values to work with.
2168*4882a593Smuzhiyun */
2169*4882a593Smuzhiyun dev->nr_write_queues = write_queues;
2170*4882a593Smuzhiyun dev->nr_poll_queues = poll_queues;
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun /*
2173*4882a593Smuzhiyun * If tags are shared with admin queue (Apple bug), then
2174*4882a593Smuzhiyun * make sure we only use one IO queue.
2175*4882a593Smuzhiyun */
2176*4882a593Smuzhiyun if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2177*4882a593Smuzhiyun nr_io_queues = 1;
2178*4882a593Smuzhiyun else
2179*4882a593Smuzhiyun nr_io_queues = min(nvme_max_io_queues(dev),
2180*4882a593Smuzhiyun dev->nr_allocated_queues - 1);
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2183*4882a593Smuzhiyun if (result < 0)
2184*4882a593Smuzhiyun return result;
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun if (nr_io_queues == 0)
2187*4882a593Smuzhiyun return 0;
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun clear_bit(NVMEQ_ENABLED, &adminq->flags);
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun if (dev->cmb_use_sqes) {
2192*4882a593Smuzhiyun result = nvme_cmb_qdepth(dev, nr_io_queues,
2193*4882a593Smuzhiyun sizeof(struct nvme_command));
2194*4882a593Smuzhiyun if (result > 0)
2195*4882a593Smuzhiyun dev->q_depth = result;
2196*4882a593Smuzhiyun else
2197*4882a593Smuzhiyun dev->cmb_use_sqes = false;
2198*4882a593Smuzhiyun }
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun do {
2201*4882a593Smuzhiyun size = db_bar_size(dev, nr_io_queues);
2202*4882a593Smuzhiyun result = nvme_remap_bar(dev, size);
2203*4882a593Smuzhiyun if (!result)
2204*4882a593Smuzhiyun break;
2205*4882a593Smuzhiyun if (!--nr_io_queues)
2206*4882a593Smuzhiyun return -ENOMEM;
2207*4882a593Smuzhiyun } while (1);
2208*4882a593Smuzhiyun adminq->q_db = dev->dbs;
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun retry:
2211*4882a593Smuzhiyun /* Deregister the admin queue's interrupt */
2212*4882a593Smuzhiyun pci_free_irq(pdev, 0, adminq);
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun /*
2215*4882a593Smuzhiyun * If we enable msix early due to not intx, disable it again before
2216*4882a593Smuzhiyun * setting up the full range we need.
2217*4882a593Smuzhiyun */
2218*4882a593Smuzhiyun pci_free_irq_vectors(pdev);
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun result = nvme_setup_irqs(dev, nr_io_queues);
2221*4882a593Smuzhiyun if (result <= 0)
2222*4882a593Smuzhiyun return -EIO;
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun dev->num_vecs = result;
2225*4882a593Smuzhiyun result = max(result - 1, 1);
2226*4882a593Smuzhiyun dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun /*
2229*4882a593Smuzhiyun * Should investigate if there's a performance win from allocating
2230*4882a593Smuzhiyun * more queues than interrupt vectors; it might allow the submission
2231*4882a593Smuzhiyun * path to scale better, even if the receive path is limited by the
2232*4882a593Smuzhiyun * number of interrupts.
2233*4882a593Smuzhiyun */
2234*4882a593Smuzhiyun result = queue_request_irq(adminq);
2235*4882a593Smuzhiyun if (result)
2236*4882a593Smuzhiyun return result;
2237*4882a593Smuzhiyun set_bit(NVMEQ_ENABLED, &adminq->flags);
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun result = nvme_create_io_queues(dev);
2240*4882a593Smuzhiyun if (result || dev->online_queues < 2)
2241*4882a593Smuzhiyun return result;
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun if (dev->online_queues - 1 < dev->max_qid) {
2244*4882a593Smuzhiyun nr_io_queues = dev->online_queues - 1;
2245*4882a593Smuzhiyun nvme_disable_io_queues(dev);
2246*4882a593Smuzhiyun nvme_suspend_io_queues(dev);
2247*4882a593Smuzhiyun goto retry;
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2250*4882a593Smuzhiyun dev->io_queues[HCTX_TYPE_DEFAULT],
2251*4882a593Smuzhiyun dev->io_queues[HCTX_TYPE_READ],
2252*4882a593Smuzhiyun dev->io_queues[HCTX_TYPE_POLL]);
2253*4882a593Smuzhiyun return 0;
2254*4882a593Smuzhiyun }
2255*4882a593Smuzhiyun
nvme_del_queue_end(struct request * req,blk_status_t error)2256*4882a593Smuzhiyun static void nvme_del_queue_end(struct request *req, blk_status_t error)
2257*4882a593Smuzhiyun {
2258*4882a593Smuzhiyun struct nvme_queue *nvmeq = req->end_io_data;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun blk_mq_free_request(req);
2261*4882a593Smuzhiyun complete(&nvmeq->delete_done);
2262*4882a593Smuzhiyun }
2263*4882a593Smuzhiyun
nvme_del_cq_end(struct request * req,blk_status_t error)2264*4882a593Smuzhiyun static void nvme_del_cq_end(struct request *req, blk_status_t error)
2265*4882a593Smuzhiyun {
2266*4882a593Smuzhiyun struct nvme_queue *nvmeq = req->end_io_data;
2267*4882a593Smuzhiyun
2268*4882a593Smuzhiyun if (error)
2269*4882a593Smuzhiyun set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun nvme_del_queue_end(req, error);
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun
nvme_delete_queue(struct nvme_queue * nvmeq,u8 opcode)2274*4882a593Smuzhiyun static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2275*4882a593Smuzhiyun {
2276*4882a593Smuzhiyun struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2277*4882a593Smuzhiyun struct request *req;
2278*4882a593Smuzhiyun struct nvme_command cmd;
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun memset(&cmd, 0, sizeof(cmd));
2281*4882a593Smuzhiyun cmd.delete_queue.opcode = opcode;
2282*4882a593Smuzhiyun cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
2285*4882a593Smuzhiyun if (IS_ERR(req))
2286*4882a593Smuzhiyun return PTR_ERR(req);
2287*4882a593Smuzhiyun
2288*4882a593Smuzhiyun req->end_io_data = nvmeq;
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun init_completion(&nvmeq->delete_done);
2291*4882a593Smuzhiyun blk_execute_rq_nowait(q, NULL, req, false,
2292*4882a593Smuzhiyun opcode == nvme_admin_delete_cq ?
2293*4882a593Smuzhiyun nvme_del_cq_end : nvme_del_queue_end);
2294*4882a593Smuzhiyun return 0;
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun
__nvme_disable_io_queues(struct nvme_dev * dev,u8 opcode)2297*4882a593Smuzhiyun static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
2298*4882a593Smuzhiyun {
2299*4882a593Smuzhiyun int nr_queues = dev->online_queues - 1, sent = 0;
2300*4882a593Smuzhiyun unsigned long timeout;
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun retry:
2303*4882a593Smuzhiyun timeout = ADMIN_TIMEOUT;
2304*4882a593Smuzhiyun while (nr_queues > 0) {
2305*4882a593Smuzhiyun if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2306*4882a593Smuzhiyun break;
2307*4882a593Smuzhiyun nr_queues--;
2308*4882a593Smuzhiyun sent++;
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun while (sent) {
2311*4882a593Smuzhiyun struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
2314*4882a593Smuzhiyun timeout);
2315*4882a593Smuzhiyun if (timeout == 0)
2316*4882a593Smuzhiyun return false;
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun sent--;
2319*4882a593Smuzhiyun if (nr_queues)
2320*4882a593Smuzhiyun goto retry;
2321*4882a593Smuzhiyun }
2322*4882a593Smuzhiyun return true;
2323*4882a593Smuzhiyun }
2324*4882a593Smuzhiyun
nvme_dev_add(struct nvme_dev * dev)2325*4882a593Smuzhiyun static void nvme_dev_add(struct nvme_dev *dev)
2326*4882a593Smuzhiyun {
2327*4882a593Smuzhiyun int ret;
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun if (!dev->ctrl.tagset) {
2330*4882a593Smuzhiyun dev->tagset.ops = &nvme_mq_ops;
2331*4882a593Smuzhiyun dev->tagset.nr_hw_queues = dev->online_queues - 1;
2332*4882a593Smuzhiyun dev->tagset.nr_maps = 2; /* default + read */
2333*4882a593Smuzhiyun if (dev->io_queues[HCTX_TYPE_POLL])
2334*4882a593Smuzhiyun dev->tagset.nr_maps++;
2335*4882a593Smuzhiyun dev->tagset.timeout = NVME_IO_TIMEOUT;
2336*4882a593Smuzhiyun dev->tagset.numa_node = dev->ctrl.numa_node;
2337*4882a593Smuzhiyun dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth,
2338*4882a593Smuzhiyun BLK_MQ_MAX_DEPTH) - 1;
2339*4882a593Smuzhiyun dev->tagset.cmd_size = sizeof(struct nvme_iod);
2340*4882a593Smuzhiyun dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2341*4882a593Smuzhiyun dev->tagset.driver_data = dev;
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun /*
2344*4882a593Smuzhiyun * Some Apple controllers requires tags to be unique
2345*4882a593Smuzhiyun * across admin and IO queue, so reserve the first 32
2346*4882a593Smuzhiyun * tags of the IO queue.
2347*4882a593Smuzhiyun */
2348*4882a593Smuzhiyun if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2349*4882a593Smuzhiyun dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun ret = blk_mq_alloc_tag_set(&dev->tagset);
2352*4882a593Smuzhiyun if (ret) {
2353*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
2354*4882a593Smuzhiyun "IO queues tagset allocation failed %d\n", ret);
2355*4882a593Smuzhiyun return;
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun dev->ctrl.tagset = &dev->tagset;
2358*4882a593Smuzhiyun } else {
2359*4882a593Smuzhiyun blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun /* Free previously allocated queues that are no longer usable */
2362*4882a593Smuzhiyun nvme_free_queues(dev, dev->online_queues);
2363*4882a593Smuzhiyun }
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun nvme_dbbuf_set(dev);
2366*4882a593Smuzhiyun }
2367*4882a593Smuzhiyun
nvme_pci_enable(struct nvme_dev * dev)2368*4882a593Smuzhiyun static int nvme_pci_enable(struct nvme_dev *dev)
2369*4882a593Smuzhiyun {
2370*4882a593Smuzhiyun int result = -ENOMEM;
2371*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev->dev);
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun if (pci_enable_device_mem(pdev))
2374*4882a593Smuzhiyun return result;
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun pci_set_master(pdev);
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
2379*4882a593Smuzhiyun goto disable;
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun if (readl(dev->bar + NVME_REG_CSTS) == -1) {
2382*4882a593Smuzhiyun result = -ENODEV;
2383*4882a593Smuzhiyun goto disable;
2384*4882a593Smuzhiyun }
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun /*
2387*4882a593Smuzhiyun * Some devices and/or platforms don't advertise or work with INTx
2388*4882a593Smuzhiyun * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2389*4882a593Smuzhiyun * adjust this later.
2390*4882a593Smuzhiyun */
2391*4882a593Smuzhiyun result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2392*4882a593Smuzhiyun if (result < 0)
2393*4882a593Smuzhiyun return result;
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
2396*4882a593Smuzhiyun
2397*4882a593Smuzhiyun if (dev->ctrl.quirks & NVME_QUIRK_LIMIT_IOQD32)
2398*4882a593Smuzhiyun io_queue_depth = 32;
2399*4882a593Smuzhiyun
2400*4882a593Smuzhiyun dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1,
2401*4882a593Smuzhiyun io_queue_depth);
2402*4882a593Smuzhiyun dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
2403*4882a593Smuzhiyun dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
2404*4882a593Smuzhiyun dev->dbs = dev->bar + 4096;
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun /*
2407*4882a593Smuzhiyun * Some Apple controllers require a non-standard SQE size.
2408*4882a593Smuzhiyun * Interestingly they also seem to ignore the CC:IOSQES register
2409*4882a593Smuzhiyun * so we don't bother updating it here.
2410*4882a593Smuzhiyun */
2411*4882a593Smuzhiyun if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2412*4882a593Smuzhiyun dev->io_sqes = 7;
2413*4882a593Smuzhiyun else
2414*4882a593Smuzhiyun dev->io_sqes = NVME_NVM_IOSQES;
2415*4882a593Smuzhiyun
2416*4882a593Smuzhiyun /*
2417*4882a593Smuzhiyun * Temporary fix for the Apple controller found in the MacBook8,1 and
2418*4882a593Smuzhiyun * some MacBook7,1 to avoid controller resets and data loss.
2419*4882a593Smuzhiyun */
2420*4882a593Smuzhiyun if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2421*4882a593Smuzhiyun dev->q_depth = 2;
2422*4882a593Smuzhiyun dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2423*4882a593Smuzhiyun "set queue depth=%u to work around controller resets\n",
2424*4882a593Smuzhiyun dev->q_depth);
2425*4882a593Smuzhiyun } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2426*4882a593Smuzhiyun (pdev->device == 0xa821 || pdev->device == 0xa822) &&
2427*4882a593Smuzhiyun NVME_CAP_MQES(dev->ctrl.cap) == 0) {
2428*4882a593Smuzhiyun dev->q_depth = 64;
2429*4882a593Smuzhiyun dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2430*4882a593Smuzhiyun "set queue depth=%u\n", dev->q_depth);
2431*4882a593Smuzhiyun }
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun /*
2434*4882a593Smuzhiyun * Controllers with the shared tags quirk need the IO queue to be
2435*4882a593Smuzhiyun * big enough so that we get 32 tags for the admin queue
2436*4882a593Smuzhiyun */
2437*4882a593Smuzhiyun if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2438*4882a593Smuzhiyun (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2439*4882a593Smuzhiyun dev->q_depth = NVME_AQ_DEPTH + 2;
2440*4882a593Smuzhiyun dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2441*4882a593Smuzhiyun dev->q_depth);
2442*4882a593Smuzhiyun }
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun nvme_map_cmb(dev);
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun pci_enable_pcie_error_reporting(pdev);
2448*4882a593Smuzhiyun pci_save_state(pdev);
2449*4882a593Smuzhiyun return 0;
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun disable:
2452*4882a593Smuzhiyun pci_disable_device(pdev);
2453*4882a593Smuzhiyun return result;
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun
nvme_dev_unmap(struct nvme_dev * dev)2456*4882a593Smuzhiyun static void nvme_dev_unmap(struct nvme_dev *dev)
2457*4882a593Smuzhiyun {
2458*4882a593Smuzhiyun if (dev->bar)
2459*4882a593Smuzhiyun iounmap(dev->bar);
2460*4882a593Smuzhiyun pci_release_mem_regions(to_pci_dev(dev->dev));
2461*4882a593Smuzhiyun }
2462*4882a593Smuzhiyun
nvme_pci_disable(struct nvme_dev * dev)2463*4882a593Smuzhiyun static void nvme_pci_disable(struct nvme_dev *dev)
2464*4882a593Smuzhiyun {
2465*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev->dev);
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun pci_free_irq_vectors(pdev);
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun if (pci_is_enabled(pdev)) {
2470*4882a593Smuzhiyun pci_disable_pcie_error_reporting(pdev);
2471*4882a593Smuzhiyun pci_disable_device(pdev);
2472*4882a593Smuzhiyun }
2473*4882a593Smuzhiyun }
2474*4882a593Smuzhiyun
nvme_dev_disable(struct nvme_dev * dev,bool shutdown)2475*4882a593Smuzhiyun static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
2476*4882a593Smuzhiyun {
2477*4882a593Smuzhiyun bool dead = true, freeze = false;
2478*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev->dev);
2479*4882a593Smuzhiyun
2480*4882a593Smuzhiyun mutex_lock(&dev->shutdown_lock);
2481*4882a593Smuzhiyun if (pci_is_enabled(pdev)) {
2482*4882a593Smuzhiyun u32 csts = readl(dev->bar + NVME_REG_CSTS);
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun if (dev->ctrl.state == NVME_CTRL_LIVE ||
2485*4882a593Smuzhiyun dev->ctrl.state == NVME_CTRL_RESETTING) {
2486*4882a593Smuzhiyun freeze = true;
2487*4882a593Smuzhiyun nvme_start_freeze(&dev->ctrl);
2488*4882a593Smuzhiyun }
2489*4882a593Smuzhiyun dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2490*4882a593Smuzhiyun pdev->error_state != pci_channel_io_normal);
2491*4882a593Smuzhiyun }
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun /*
2494*4882a593Smuzhiyun * Give the controller a chance to complete all entered requests if
2495*4882a593Smuzhiyun * doing a safe shutdown.
2496*4882a593Smuzhiyun */
2497*4882a593Smuzhiyun if (!dead && shutdown && freeze)
2498*4882a593Smuzhiyun nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun nvme_stop_queues(&dev->ctrl);
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun if (!dead && dev->ctrl.queue_count > 0) {
2503*4882a593Smuzhiyun nvme_disable_io_queues(dev);
2504*4882a593Smuzhiyun nvme_disable_admin_queue(dev, shutdown);
2505*4882a593Smuzhiyun }
2506*4882a593Smuzhiyun nvme_suspend_io_queues(dev);
2507*4882a593Smuzhiyun nvme_suspend_queue(&dev->queues[0]);
2508*4882a593Smuzhiyun nvme_pci_disable(dev);
2509*4882a593Smuzhiyun nvme_reap_pending_cqes(dev);
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2512*4882a593Smuzhiyun blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
2513*4882a593Smuzhiyun blk_mq_tagset_wait_completed_request(&dev->tagset);
2514*4882a593Smuzhiyun blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
2515*4882a593Smuzhiyun
2516*4882a593Smuzhiyun /*
2517*4882a593Smuzhiyun * The driver will not be starting up queues again if shutting down so
2518*4882a593Smuzhiyun * must flush all entered requests to their failed completion to avoid
2519*4882a593Smuzhiyun * deadlocking blk-mq hot-cpu notifier.
2520*4882a593Smuzhiyun */
2521*4882a593Smuzhiyun if (shutdown) {
2522*4882a593Smuzhiyun nvme_start_queues(&dev->ctrl);
2523*4882a593Smuzhiyun if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2524*4882a593Smuzhiyun blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2525*4882a593Smuzhiyun }
2526*4882a593Smuzhiyun mutex_unlock(&dev->shutdown_lock);
2527*4882a593Smuzhiyun }
2528*4882a593Smuzhiyun
nvme_disable_prepare_reset(struct nvme_dev * dev,bool shutdown)2529*4882a593Smuzhiyun static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2530*4882a593Smuzhiyun {
2531*4882a593Smuzhiyun if (!nvme_wait_reset(&dev->ctrl))
2532*4882a593Smuzhiyun return -EBUSY;
2533*4882a593Smuzhiyun nvme_dev_disable(dev, shutdown);
2534*4882a593Smuzhiyun return 0;
2535*4882a593Smuzhiyun }
2536*4882a593Smuzhiyun
nvme_setup_prp_pools(struct nvme_dev * dev)2537*4882a593Smuzhiyun static int nvme_setup_prp_pools(struct nvme_dev *dev)
2538*4882a593Smuzhiyun {
2539*4882a593Smuzhiyun dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
2540*4882a593Smuzhiyun NVME_CTRL_PAGE_SIZE,
2541*4882a593Smuzhiyun NVME_CTRL_PAGE_SIZE, 0);
2542*4882a593Smuzhiyun if (!dev->prp_page_pool)
2543*4882a593Smuzhiyun return -ENOMEM;
2544*4882a593Smuzhiyun
2545*4882a593Smuzhiyun /* Optimisation for I/Os between 4k and 128k */
2546*4882a593Smuzhiyun dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
2547*4882a593Smuzhiyun 256, 256, 0);
2548*4882a593Smuzhiyun if (!dev->prp_small_pool) {
2549*4882a593Smuzhiyun dma_pool_destroy(dev->prp_page_pool);
2550*4882a593Smuzhiyun return -ENOMEM;
2551*4882a593Smuzhiyun }
2552*4882a593Smuzhiyun return 0;
2553*4882a593Smuzhiyun }
2554*4882a593Smuzhiyun
nvme_release_prp_pools(struct nvme_dev * dev)2555*4882a593Smuzhiyun static void nvme_release_prp_pools(struct nvme_dev *dev)
2556*4882a593Smuzhiyun {
2557*4882a593Smuzhiyun dma_pool_destroy(dev->prp_page_pool);
2558*4882a593Smuzhiyun dma_pool_destroy(dev->prp_small_pool);
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun
nvme_free_tagset(struct nvme_dev * dev)2561*4882a593Smuzhiyun static void nvme_free_tagset(struct nvme_dev *dev)
2562*4882a593Smuzhiyun {
2563*4882a593Smuzhiyun if (dev->tagset.tags)
2564*4882a593Smuzhiyun blk_mq_free_tag_set(&dev->tagset);
2565*4882a593Smuzhiyun dev->ctrl.tagset = NULL;
2566*4882a593Smuzhiyun }
2567*4882a593Smuzhiyun
nvme_pci_free_ctrl(struct nvme_ctrl * ctrl)2568*4882a593Smuzhiyun static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
2569*4882a593Smuzhiyun {
2570*4882a593Smuzhiyun struct nvme_dev *dev = to_nvme_dev(ctrl);
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun nvme_dbbuf_dma_free(dev);
2573*4882a593Smuzhiyun nvme_free_tagset(dev);
2574*4882a593Smuzhiyun if (dev->ctrl.admin_q)
2575*4882a593Smuzhiyun blk_put_queue(dev->ctrl.admin_q);
2576*4882a593Smuzhiyun free_opal_dev(dev->ctrl.opal_dev);
2577*4882a593Smuzhiyun mempool_destroy(dev->iod_mempool);
2578*4882a593Smuzhiyun put_device(dev->dev);
2579*4882a593Smuzhiyun kfree(dev->queues);
2580*4882a593Smuzhiyun kfree(dev);
2581*4882a593Smuzhiyun }
2582*4882a593Smuzhiyun
nvme_remove_dead_ctrl(struct nvme_dev * dev)2583*4882a593Smuzhiyun static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
2584*4882a593Smuzhiyun {
2585*4882a593Smuzhiyun /*
2586*4882a593Smuzhiyun * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2587*4882a593Smuzhiyun * may be holding this pci_dev's device lock.
2588*4882a593Smuzhiyun */
2589*4882a593Smuzhiyun nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2590*4882a593Smuzhiyun nvme_get_ctrl(&dev->ctrl);
2591*4882a593Smuzhiyun nvme_dev_disable(dev, false);
2592*4882a593Smuzhiyun nvme_kill_queues(&dev->ctrl);
2593*4882a593Smuzhiyun if (!queue_work(nvme_wq, &dev->remove_work))
2594*4882a593Smuzhiyun nvme_put_ctrl(&dev->ctrl);
2595*4882a593Smuzhiyun }
2596*4882a593Smuzhiyun
nvme_reset_work(struct work_struct * work)2597*4882a593Smuzhiyun static void nvme_reset_work(struct work_struct *work)
2598*4882a593Smuzhiyun {
2599*4882a593Smuzhiyun struct nvme_dev *dev =
2600*4882a593Smuzhiyun container_of(work, struct nvme_dev, ctrl.reset_work);
2601*4882a593Smuzhiyun bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
2602*4882a593Smuzhiyun int result;
2603*4882a593Smuzhiyun
2604*4882a593Smuzhiyun if (dev->ctrl.state != NVME_CTRL_RESETTING) {
2605*4882a593Smuzhiyun dev_warn(dev->ctrl.device, "ctrl state %d is not RESETTING\n",
2606*4882a593Smuzhiyun dev->ctrl.state);
2607*4882a593Smuzhiyun result = -ENODEV;
2608*4882a593Smuzhiyun goto out;
2609*4882a593Smuzhiyun }
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun /*
2612*4882a593Smuzhiyun * If we're called to reset a live controller first shut it down before
2613*4882a593Smuzhiyun * moving on.
2614*4882a593Smuzhiyun */
2615*4882a593Smuzhiyun if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
2616*4882a593Smuzhiyun nvme_dev_disable(dev, false);
2617*4882a593Smuzhiyun nvme_sync_queues(&dev->ctrl);
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun mutex_lock(&dev->shutdown_lock);
2620*4882a593Smuzhiyun result = nvme_pci_enable(dev);
2621*4882a593Smuzhiyun if (result)
2622*4882a593Smuzhiyun goto out_unlock;
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun result = nvme_pci_configure_admin_queue(dev);
2625*4882a593Smuzhiyun if (result)
2626*4882a593Smuzhiyun goto out_unlock;
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun result = nvme_alloc_admin_tags(dev);
2629*4882a593Smuzhiyun if (result)
2630*4882a593Smuzhiyun goto out_unlock;
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun dma_set_min_align_mask(dev->dev, NVME_CTRL_PAGE_SIZE - 1);
2633*4882a593Smuzhiyun
2634*4882a593Smuzhiyun /*
2635*4882a593Smuzhiyun * Limit the max command size to prevent iod->sg allocations going
2636*4882a593Smuzhiyun * over a single page.
2637*4882a593Smuzhiyun */
2638*4882a593Smuzhiyun dev->ctrl.max_hw_sectors = min_t(u32,
2639*4882a593Smuzhiyun NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
2640*4882a593Smuzhiyun dev->ctrl.max_segments = NVME_MAX_SEGS;
2641*4882a593Smuzhiyun
2642*4882a593Smuzhiyun /*
2643*4882a593Smuzhiyun * Don't limit the IOMMU merged segment size.
2644*4882a593Smuzhiyun */
2645*4882a593Smuzhiyun dma_set_max_seg_size(dev->dev, 0xffffffff);
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun mutex_unlock(&dev->shutdown_lock);
2648*4882a593Smuzhiyun
2649*4882a593Smuzhiyun /*
2650*4882a593Smuzhiyun * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2651*4882a593Smuzhiyun * initializing procedure here.
2652*4882a593Smuzhiyun */
2653*4882a593Smuzhiyun if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2654*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
2655*4882a593Smuzhiyun "failed to mark controller CONNECTING\n");
2656*4882a593Smuzhiyun result = -EBUSY;
2657*4882a593Smuzhiyun goto out;
2658*4882a593Smuzhiyun }
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun /*
2661*4882a593Smuzhiyun * We do not support an SGL for metadata (yet), so we are limited to a
2662*4882a593Smuzhiyun * single integrity segment for the separate metadata pointer.
2663*4882a593Smuzhiyun */
2664*4882a593Smuzhiyun dev->ctrl.max_integrity_segments = 1;
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun result = nvme_init_identify(&dev->ctrl);
2667*4882a593Smuzhiyun if (result)
2668*4882a593Smuzhiyun goto out;
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2671*4882a593Smuzhiyun if (!dev->ctrl.opal_dev)
2672*4882a593Smuzhiyun dev->ctrl.opal_dev =
2673*4882a593Smuzhiyun init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2674*4882a593Smuzhiyun else if (was_suspend)
2675*4882a593Smuzhiyun opal_unlock_from_suspend(dev->ctrl.opal_dev);
2676*4882a593Smuzhiyun } else {
2677*4882a593Smuzhiyun free_opal_dev(dev->ctrl.opal_dev);
2678*4882a593Smuzhiyun dev->ctrl.opal_dev = NULL;
2679*4882a593Smuzhiyun }
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2682*4882a593Smuzhiyun result = nvme_dbbuf_dma_alloc(dev);
2683*4882a593Smuzhiyun if (result)
2684*4882a593Smuzhiyun dev_warn(dev->dev,
2685*4882a593Smuzhiyun "unable to allocate dma for dbbuf\n");
2686*4882a593Smuzhiyun }
2687*4882a593Smuzhiyun
2688*4882a593Smuzhiyun if (dev->ctrl.hmpre) {
2689*4882a593Smuzhiyun result = nvme_setup_host_mem(dev);
2690*4882a593Smuzhiyun if (result < 0)
2691*4882a593Smuzhiyun goto out;
2692*4882a593Smuzhiyun }
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun result = nvme_setup_io_queues(dev);
2695*4882a593Smuzhiyun if (result)
2696*4882a593Smuzhiyun goto out;
2697*4882a593Smuzhiyun
2698*4882a593Smuzhiyun /*
2699*4882a593Smuzhiyun * Keep the controller around but remove all namespaces if we don't have
2700*4882a593Smuzhiyun * any working I/O queue.
2701*4882a593Smuzhiyun */
2702*4882a593Smuzhiyun if (dev->online_queues < 2) {
2703*4882a593Smuzhiyun dev_warn(dev->ctrl.device, "IO queues not created\n");
2704*4882a593Smuzhiyun nvme_kill_queues(&dev->ctrl);
2705*4882a593Smuzhiyun nvme_remove_namespaces(&dev->ctrl);
2706*4882a593Smuzhiyun nvme_free_tagset(dev);
2707*4882a593Smuzhiyun } else {
2708*4882a593Smuzhiyun nvme_start_queues(&dev->ctrl);
2709*4882a593Smuzhiyun nvme_wait_freeze(&dev->ctrl);
2710*4882a593Smuzhiyun nvme_dev_add(dev);
2711*4882a593Smuzhiyun nvme_unfreeze(&dev->ctrl);
2712*4882a593Smuzhiyun }
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun /*
2715*4882a593Smuzhiyun * If only admin queue live, keep it to do further investigation or
2716*4882a593Smuzhiyun * recovery.
2717*4882a593Smuzhiyun */
2718*4882a593Smuzhiyun if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2719*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
2720*4882a593Smuzhiyun "failed to mark controller live state\n");
2721*4882a593Smuzhiyun result = -ENODEV;
2722*4882a593Smuzhiyun goto out;
2723*4882a593Smuzhiyun }
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun nvme_start_ctrl(&dev->ctrl);
2726*4882a593Smuzhiyun return;
2727*4882a593Smuzhiyun
2728*4882a593Smuzhiyun out_unlock:
2729*4882a593Smuzhiyun mutex_unlock(&dev->shutdown_lock);
2730*4882a593Smuzhiyun out:
2731*4882a593Smuzhiyun if (result)
2732*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
2733*4882a593Smuzhiyun "Removing after probe failure status: %d\n", result);
2734*4882a593Smuzhiyun nvme_remove_dead_ctrl(dev);
2735*4882a593Smuzhiyun }
2736*4882a593Smuzhiyun
nvme_remove_dead_ctrl_work(struct work_struct * work)2737*4882a593Smuzhiyun static void nvme_remove_dead_ctrl_work(struct work_struct *work)
2738*4882a593Smuzhiyun {
2739*4882a593Smuzhiyun struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
2740*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev->dev);
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun if (pci_get_drvdata(pdev))
2743*4882a593Smuzhiyun device_release_driver(&pdev->dev);
2744*4882a593Smuzhiyun nvme_put_ctrl(&dev->ctrl);
2745*4882a593Smuzhiyun }
2746*4882a593Smuzhiyun
nvme_pci_reg_read32(struct nvme_ctrl * ctrl,u32 off,u32 * val)2747*4882a593Smuzhiyun static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
2748*4882a593Smuzhiyun {
2749*4882a593Smuzhiyun *val = readl(to_nvme_dev(ctrl)->bar + off);
2750*4882a593Smuzhiyun return 0;
2751*4882a593Smuzhiyun }
2752*4882a593Smuzhiyun
nvme_pci_reg_write32(struct nvme_ctrl * ctrl,u32 off,u32 val)2753*4882a593Smuzhiyun static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2754*4882a593Smuzhiyun {
2755*4882a593Smuzhiyun writel(val, to_nvme_dev(ctrl)->bar + off);
2756*4882a593Smuzhiyun return 0;
2757*4882a593Smuzhiyun }
2758*4882a593Smuzhiyun
nvme_pci_reg_read64(struct nvme_ctrl * ctrl,u32 off,u64 * val)2759*4882a593Smuzhiyun static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2760*4882a593Smuzhiyun {
2761*4882a593Smuzhiyun *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
2762*4882a593Smuzhiyun return 0;
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun
nvme_pci_get_address(struct nvme_ctrl * ctrl,char * buf,int size)2765*4882a593Smuzhiyun static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2766*4882a593Smuzhiyun {
2767*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2768*4882a593Smuzhiyun
2769*4882a593Smuzhiyun return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
2770*4882a593Smuzhiyun }
2771*4882a593Smuzhiyun
2772*4882a593Smuzhiyun static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
2773*4882a593Smuzhiyun .name = "pcie",
2774*4882a593Smuzhiyun .module = THIS_MODULE,
2775*4882a593Smuzhiyun .flags = NVME_F_METADATA_SUPPORTED |
2776*4882a593Smuzhiyun NVME_F_PCI_P2PDMA,
2777*4882a593Smuzhiyun .reg_read32 = nvme_pci_reg_read32,
2778*4882a593Smuzhiyun .reg_write32 = nvme_pci_reg_write32,
2779*4882a593Smuzhiyun .reg_read64 = nvme_pci_reg_read64,
2780*4882a593Smuzhiyun .free_ctrl = nvme_pci_free_ctrl,
2781*4882a593Smuzhiyun .submit_async_event = nvme_pci_submit_async_event,
2782*4882a593Smuzhiyun .get_address = nvme_pci_get_address,
2783*4882a593Smuzhiyun };
2784*4882a593Smuzhiyun
nvme_dev_map(struct nvme_dev * dev)2785*4882a593Smuzhiyun static int nvme_dev_map(struct nvme_dev *dev)
2786*4882a593Smuzhiyun {
2787*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev->dev);
2788*4882a593Smuzhiyun
2789*4882a593Smuzhiyun if (pci_request_mem_regions(pdev, "nvme"))
2790*4882a593Smuzhiyun return -ENODEV;
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
2793*4882a593Smuzhiyun goto release;
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun return 0;
2796*4882a593Smuzhiyun release:
2797*4882a593Smuzhiyun pci_release_mem_regions(pdev);
2798*4882a593Smuzhiyun return -ENODEV;
2799*4882a593Smuzhiyun }
2800*4882a593Smuzhiyun
check_vendor_combination_bug(struct pci_dev * pdev)2801*4882a593Smuzhiyun static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
2802*4882a593Smuzhiyun {
2803*4882a593Smuzhiyun if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2804*4882a593Smuzhiyun /*
2805*4882a593Smuzhiyun * Several Samsung devices seem to drop off the PCIe bus
2806*4882a593Smuzhiyun * randomly when APST is on and uses the deepest sleep state.
2807*4882a593Smuzhiyun * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2808*4882a593Smuzhiyun * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2809*4882a593Smuzhiyun * 950 PRO 256GB", but it seems to be restricted to two Dell
2810*4882a593Smuzhiyun * laptops.
2811*4882a593Smuzhiyun */
2812*4882a593Smuzhiyun if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2813*4882a593Smuzhiyun (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2814*4882a593Smuzhiyun dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2815*4882a593Smuzhiyun return NVME_QUIRK_NO_DEEPEST_PS;
2816*4882a593Smuzhiyun } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2817*4882a593Smuzhiyun /*
2818*4882a593Smuzhiyun * Samsung SSD 960 EVO drops off the PCIe bus after system
2819*4882a593Smuzhiyun * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2820*4882a593Smuzhiyun * within few minutes after bootup on a Coffee Lake board -
2821*4882a593Smuzhiyun * ASUS PRIME Z370-A
2822*4882a593Smuzhiyun */
2823*4882a593Smuzhiyun if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2824*4882a593Smuzhiyun (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2825*4882a593Smuzhiyun dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
2826*4882a593Smuzhiyun return NVME_QUIRK_NO_APST;
2827*4882a593Smuzhiyun } else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
2828*4882a593Smuzhiyun pdev->device == 0xa808 || pdev->device == 0xa809)) ||
2829*4882a593Smuzhiyun (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
2830*4882a593Smuzhiyun /*
2831*4882a593Smuzhiyun * Forcing to use host managed nvme power settings for
2832*4882a593Smuzhiyun * lowest idle power with quick resume latency on
2833*4882a593Smuzhiyun * Samsung and Toshiba SSDs based on suspend behavior
2834*4882a593Smuzhiyun * on Coffee Lake board for LENOVO C640
2835*4882a593Smuzhiyun */
2836*4882a593Smuzhiyun if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
2837*4882a593Smuzhiyun dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
2838*4882a593Smuzhiyun return NVME_QUIRK_SIMPLE_SUSPEND;
2839*4882a593Smuzhiyun }
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun return 0;
2842*4882a593Smuzhiyun }
2843*4882a593Smuzhiyun
2844*4882a593Smuzhiyun #ifdef CONFIG_ACPI
nvme_acpi_storage_d3(struct pci_dev * dev)2845*4882a593Smuzhiyun static bool nvme_acpi_storage_d3(struct pci_dev *dev)
2846*4882a593Smuzhiyun {
2847*4882a593Smuzhiyun struct acpi_device *adev = ACPI_COMPANION(&dev->dev);
2848*4882a593Smuzhiyun u8 val;
2849*4882a593Smuzhiyun
2850*4882a593Smuzhiyun /*
2851*4882a593Smuzhiyun * Look for _DSD property specifying that the storage device on the port
2852*4882a593Smuzhiyun * must use D3 to support deep platform power savings during
2853*4882a593Smuzhiyun * suspend-to-idle.
2854*4882a593Smuzhiyun */
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun if (!adev)
2857*4882a593Smuzhiyun return false;
2858*4882a593Smuzhiyun if (fwnode_property_read_u8(acpi_fwnode_handle(adev), "StorageD3Enable",
2859*4882a593Smuzhiyun &val))
2860*4882a593Smuzhiyun return false;
2861*4882a593Smuzhiyun return val == 1;
2862*4882a593Smuzhiyun }
2863*4882a593Smuzhiyun #else
nvme_acpi_storage_d3(struct pci_dev * dev)2864*4882a593Smuzhiyun static inline bool nvme_acpi_storage_d3(struct pci_dev *dev)
2865*4882a593Smuzhiyun {
2866*4882a593Smuzhiyun return false;
2867*4882a593Smuzhiyun }
2868*4882a593Smuzhiyun #endif /* CONFIG_ACPI */
2869*4882a593Smuzhiyun
nvme_async_probe(void * data,async_cookie_t cookie)2870*4882a593Smuzhiyun static void nvme_async_probe(void *data, async_cookie_t cookie)
2871*4882a593Smuzhiyun {
2872*4882a593Smuzhiyun struct nvme_dev *dev = data;
2873*4882a593Smuzhiyun
2874*4882a593Smuzhiyun flush_work(&dev->ctrl.reset_work);
2875*4882a593Smuzhiyun flush_work(&dev->ctrl.scan_work);
2876*4882a593Smuzhiyun nvme_put_ctrl(&dev->ctrl);
2877*4882a593Smuzhiyun }
2878*4882a593Smuzhiyun
nvme_probe(struct pci_dev * pdev,const struct pci_device_id * id)2879*4882a593Smuzhiyun static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
2880*4882a593Smuzhiyun {
2881*4882a593Smuzhiyun int node, result = -ENOMEM;
2882*4882a593Smuzhiyun struct nvme_dev *dev;
2883*4882a593Smuzhiyun unsigned long quirks = id->driver_data;
2884*4882a593Smuzhiyun size_t alloc_size;
2885*4882a593Smuzhiyun
2886*4882a593Smuzhiyun node = dev_to_node(&pdev->dev);
2887*4882a593Smuzhiyun if (node == NUMA_NO_NODE)
2888*4882a593Smuzhiyun set_dev_node(&pdev->dev, first_memory_node);
2889*4882a593Smuzhiyun
2890*4882a593Smuzhiyun dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
2891*4882a593Smuzhiyun if (!dev)
2892*4882a593Smuzhiyun return -ENOMEM;
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun dev->nr_write_queues = write_queues;
2895*4882a593Smuzhiyun dev->nr_poll_queues = poll_queues;
2896*4882a593Smuzhiyun dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
2897*4882a593Smuzhiyun dev->queues = kcalloc_node(dev->nr_allocated_queues,
2898*4882a593Smuzhiyun sizeof(struct nvme_queue), GFP_KERNEL, node);
2899*4882a593Smuzhiyun if (!dev->queues)
2900*4882a593Smuzhiyun goto free;
2901*4882a593Smuzhiyun
2902*4882a593Smuzhiyun dev->dev = get_device(&pdev->dev);
2903*4882a593Smuzhiyun pci_set_drvdata(pdev, dev);
2904*4882a593Smuzhiyun
2905*4882a593Smuzhiyun result = nvme_dev_map(dev);
2906*4882a593Smuzhiyun if (result)
2907*4882a593Smuzhiyun goto put_pci;
2908*4882a593Smuzhiyun
2909*4882a593Smuzhiyun INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
2910*4882a593Smuzhiyun INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
2911*4882a593Smuzhiyun mutex_init(&dev->shutdown_lock);
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun result = nvme_setup_prp_pools(dev);
2914*4882a593Smuzhiyun if (result)
2915*4882a593Smuzhiyun goto unmap;
2916*4882a593Smuzhiyun
2917*4882a593Smuzhiyun quirks |= check_vendor_combination_bug(pdev);
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun if (!noacpi && nvme_acpi_storage_d3(pdev)) {
2920*4882a593Smuzhiyun /*
2921*4882a593Smuzhiyun * Some systems use a bios work around to ask for D3 on
2922*4882a593Smuzhiyun * platforms that support kernel managed suspend.
2923*4882a593Smuzhiyun */
2924*4882a593Smuzhiyun dev_info(&pdev->dev,
2925*4882a593Smuzhiyun "platform quirk: setting simple suspend\n");
2926*4882a593Smuzhiyun quirks |= NVME_QUIRK_SIMPLE_SUSPEND;
2927*4882a593Smuzhiyun }
2928*4882a593Smuzhiyun
2929*4882a593Smuzhiyun /*
2930*4882a593Smuzhiyun * Double check that our mempool alloc size will cover the biggest
2931*4882a593Smuzhiyun * command we support.
2932*4882a593Smuzhiyun */
2933*4882a593Smuzhiyun alloc_size = nvme_pci_iod_alloc_size();
2934*4882a593Smuzhiyun WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2935*4882a593Smuzhiyun
2936*4882a593Smuzhiyun dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2937*4882a593Smuzhiyun mempool_kfree,
2938*4882a593Smuzhiyun (void *) alloc_size,
2939*4882a593Smuzhiyun GFP_KERNEL, node);
2940*4882a593Smuzhiyun if (!dev->iod_mempool) {
2941*4882a593Smuzhiyun result = -ENOMEM;
2942*4882a593Smuzhiyun goto release_pools;
2943*4882a593Smuzhiyun }
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2946*4882a593Smuzhiyun quirks);
2947*4882a593Smuzhiyun if (result)
2948*4882a593Smuzhiyun goto release_mempool;
2949*4882a593Smuzhiyun
2950*4882a593Smuzhiyun dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2951*4882a593Smuzhiyun
2952*4882a593Smuzhiyun nvme_reset_ctrl(&dev->ctrl);
2953*4882a593Smuzhiyun async_schedule(nvme_async_probe, dev);
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun return 0;
2956*4882a593Smuzhiyun
2957*4882a593Smuzhiyun release_mempool:
2958*4882a593Smuzhiyun mempool_destroy(dev->iod_mempool);
2959*4882a593Smuzhiyun release_pools:
2960*4882a593Smuzhiyun nvme_release_prp_pools(dev);
2961*4882a593Smuzhiyun unmap:
2962*4882a593Smuzhiyun nvme_dev_unmap(dev);
2963*4882a593Smuzhiyun put_pci:
2964*4882a593Smuzhiyun put_device(dev->dev);
2965*4882a593Smuzhiyun free:
2966*4882a593Smuzhiyun kfree(dev->queues);
2967*4882a593Smuzhiyun kfree(dev);
2968*4882a593Smuzhiyun return result;
2969*4882a593Smuzhiyun }
2970*4882a593Smuzhiyun
nvme_reset_prepare(struct pci_dev * pdev)2971*4882a593Smuzhiyun static void nvme_reset_prepare(struct pci_dev *pdev)
2972*4882a593Smuzhiyun {
2973*4882a593Smuzhiyun struct nvme_dev *dev = pci_get_drvdata(pdev);
2974*4882a593Smuzhiyun
2975*4882a593Smuzhiyun /*
2976*4882a593Smuzhiyun * We don't need to check the return value from waiting for the reset
2977*4882a593Smuzhiyun * state as pci_dev device lock is held, making it impossible to race
2978*4882a593Smuzhiyun * with ->remove().
2979*4882a593Smuzhiyun */
2980*4882a593Smuzhiyun nvme_disable_prepare_reset(dev, false);
2981*4882a593Smuzhiyun nvme_sync_queues(&dev->ctrl);
2982*4882a593Smuzhiyun }
2983*4882a593Smuzhiyun
nvme_reset_done(struct pci_dev * pdev)2984*4882a593Smuzhiyun static void nvme_reset_done(struct pci_dev *pdev)
2985*4882a593Smuzhiyun {
2986*4882a593Smuzhiyun struct nvme_dev *dev = pci_get_drvdata(pdev);
2987*4882a593Smuzhiyun
2988*4882a593Smuzhiyun if (!nvme_try_sched_reset(&dev->ctrl))
2989*4882a593Smuzhiyun flush_work(&dev->ctrl.reset_work);
2990*4882a593Smuzhiyun }
2991*4882a593Smuzhiyun
nvme_shutdown(struct pci_dev * pdev)2992*4882a593Smuzhiyun static void nvme_shutdown(struct pci_dev *pdev)
2993*4882a593Smuzhiyun {
2994*4882a593Smuzhiyun struct nvme_dev *dev = pci_get_drvdata(pdev);
2995*4882a593Smuzhiyun
2996*4882a593Smuzhiyun nvme_disable_prepare_reset(dev, true);
2997*4882a593Smuzhiyun }
2998*4882a593Smuzhiyun
2999*4882a593Smuzhiyun /*
3000*4882a593Smuzhiyun * The driver's remove may be called on a device in a partially initialized
3001*4882a593Smuzhiyun * state. This function must not have any dependencies on the device state in
3002*4882a593Smuzhiyun * order to proceed.
3003*4882a593Smuzhiyun */
nvme_remove(struct pci_dev * pdev)3004*4882a593Smuzhiyun static void nvme_remove(struct pci_dev *pdev)
3005*4882a593Smuzhiyun {
3006*4882a593Smuzhiyun struct nvme_dev *dev = pci_get_drvdata(pdev);
3007*4882a593Smuzhiyun
3008*4882a593Smuzhiyun nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
3009*4882a593Smuzhiyun pci_set_drvdata(pdev, NULL);
3010*4882a593Smuzhiyun
3011*4882a593Smuzhiyun if (!pci_device_is_present(pdev)) {
3012*4882a593Smuzhiyun nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
3013*4882a593Smuzhiyun nvme_dev_disable(dev, true);
3014*4882a593Smuzhiyun }
3015*4882a593Smuzhiyun
3016*4882a593Smuzhiyun flush_work(&dev->ctrl.reset_work);
3017*4882a593Smuzhiyun nvme_stop_ctrl(&dev->ctrl);
3018*4882a593Smuzhiyun nvme_remove_namespaces(&dev->ctrl);
3019*4882a593Smuzhiyun nvme_dev_disable(dev, true);
3020*4882a593Smuzhiyun nvme_release_cmb(dev);
3021*4882a593Smuzhiyun nvme_free_host_mem(dev);
3022*4882a593Smuzhiyun nvme_dev_remove_admin(dev);
3023*4882a593Smuzhiyun nvme_free_queues(dev, 0);
3024*4882a593Smuzhiyun nvme_release_prp_pools(dev);
3025*4882a593Smuzhiyun nvme_dev_unmap(dev);
3026*4882a593Smuzhiyun nvme_uninit_ctrl(&dev->ctrl);
3027*4882a593Smuzhiyun }
3028*4882a593Smuzhiyun
3029*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
nvme_get_power_state(struct nvme_ctrl * ctrl,u32 * ps)3030*4882a593Smuzhiyun static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
3031*4882a593Smuzhiyun {
3032*4882a593Smuzhiyun return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
3033*4882a593Smuzhiyun }
3034*4882a593Smuzhiyun
nvme_set_power_state(struct nvme_ctrl * ctrl,u32 ps)3035*4882a593Smuzhiyun static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
3036*4882a593Smuzhiyun {
3037*4882a593Smuzhiyun return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
3038*4882a593Smuzhiyun }
3039*4882a593Smuzhiyun
nvme_resume(struct device * dev)3040*4882a593Smuzhiyun static int nvme_resume(struct device *dev)
3041*4882a593Smuzhiyun {
3042*4882a593Smuzhiyun struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3043*4882a593Smuzhiyun struct nvme_ctrl *ctrl = &ndev->ctrl;
3044*4882a593Smuzhiyun
3045*4882a593Smuzhiyun if (ndev->last_ps == U32_MAX ||
3046*4882a593Smuzhiyun nvme_set_power_state(ctrl, ndev->last_ps) != 0)
3047*4882a593Smuzhiyun return nvme_try_sched_reset(&ndev->ctrl);
3048*4882a593Smuzhiyun return 0;
3049*4882a593Smuzhiyun }
3050*4882a593Smuzhiyun
nvme_suspend(struct device * dev)3051*4882a593Smuzhiyun static int nvme_suspend(struct device *dev)
3052*4882a593Smuzhiyun {
3053*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
3054*4882a593Smuzhiyun struct nvme_dev *ndev = pci_get_drvdata(pdev);
3055*4882a593Smuzhiyun struct nvme_ctrl *ctrl = &ndev->ctrl;
3056*4882a593Smuzhiyun int ret = -EBUSY;
3057*4882a593Smuzhiyun
3058*4882a593Smuzhiyun ndev->last_ps = U32_MAX;
3059*4882a593Smuzhiyun
3060*4882a593Smuzhiyun /*
3061*4882a593Smuzhiyun * The platform does not remove power for a kernel managed suspend so
3062*4882a593Smuzhiyun * use host managed nvme power settings for lowest idle power if
3063*4882a593Smuzhiyun * possible. This should have quicker resume latency than a full device
3064*4882a593Smuzhiyun * shutdown. But if the firmware is involved after the suspend or the
3065*4882a593Smuzhiyun * device does not support any non-default power states, shut down the
3066*4882a593Smuzhiyun * device fully.
3067*4882a593Smuzhiyun *
3068*4882a593Smuzhiyun * If ASPM is not enabled for the device, shut down the device and allow
3069*4882a593Smuzhiyun * the PCI bus layer to put it into D3 in order to take the PCIe link
3070*4882a593Smuzhiyun * down, so as to allow the platform to achieve its minimum low-power
3071*4882a593Smuzhiyun * state (which may not be possible if the link is up).
3072*4882a593Smuzhiyun *
3073*4882a593Smuzhiyun * If a host memory buffer is enabled, shut down the device as the NVMe
3074*4882a593Smuzhiyun * specification allows the device to access the host memory buffer in
3075*4882a593Smuzhiyun * host DRAM from all power states, but hosts will fail access to DRAM
3076*4882a593Smuzhiyun * during S3.
3077*4882a593Smuzhiyun */
3078*4882a593Smuzhiyun if (pm_suspend_via_firmware() || !ctrl->npss ||
3079*4882a593Smuzhiyun !pcie_aspm_enabled(pdev) ||
3080*4882a593Smuzhiyun ndev->nr_host_mem_descs ||
3081*4882a593Smuzhiyun (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
3082*4882a593Smuzhiyun return nvme_disable_prepare_reset(ndev, true);
3083*4882a593Smuzhiyun
3084*4882a593Smuzhiyun nvme_start_freeze(ctrl);
3085*4882a593Smuzhiyun nvme_wait_freeze(ctrl);
3086*4882a593Smuzhiyun nvme_sync_queues(ctrl);
3087*4882a593Smuzhiyun
3088*4882a593Smuzhiyun if (ctrl->state != NVME_CTRL_LIVE)
3089*4882a593Smuzhiyun goto unfreeze;
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun ret = nvme_get_power_state(ctrl, &ndev->last_ps);
3092*4882a593Smuzhiyun if (ret < 0)
3093*4882a593Smuzhiyun goto unfreeze;
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun /*
3096*4882a593Smuzhiyun * A saved state prevents pci pm from generically controlling the
3097*4882a593Smuzhiyun * device's power. If we're using protocol specific settings, we don't
3098*4882a593Smuzhiyun * want pci interfering.
3099*4882a593Smuzhiyun */
3100*4882a593Smuzhiyun pci_save_state(pdev);
3101*4882a593Smuzhiyun
3102*4882a593Smuzhiyun ret = nvme_set_power_state(ctrl, ctrl->npss);
3103*4882a593Smuzhiyun if (ret < 0)
3104*4882a593Smuzhiyun goto unfreeze;
3105*4882a593Smuzhiyun
3106*4882a593Smuzhiyun if (ret) {
3107*4882a593Smuzhiyun /* discard the saved state */
3108*4882a593Smuzhiyun pci_load_saved_state(pdev, NULL);
3109*4882a593Smuzhiyun
3110*4882a593Smuzhiyun /*
3111*4882a593Smuzhiyun * Clearing npss forces a controller reset on resume. The
3112*4882a593Smuzhiyun * correct value will be rediscovered then.
3113*4882a593Smuzhiyun */
3114*4882a593Smuzhiyun ret = nvme_disable_prepare_reset(ndev, true);
3115*4882a593Smuzhiyun ctrl->npss = 0;
3116*4882a593Smuzhiyun }
3117*4882a593Smuzhiyun unfreeze:
3118*4882a593Smuzhiyun nvme_unfreeze(ctrl);
3119*4882a593Smuzhiyun return ret;
3120*4882a593Smuzhiyun }
3121*4882a593Smuzhiyun
nvme_simple_suspend(struct device * dev)3122*4882a593Smuzhiyun static int nvme_simple_suspend(struct device *dev)
3123*4882a593Smuzhiyun {
3124*4882a593Smuzhiyun struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3125*4882a593Smuzhiyun
3126*4882a593Smuzhiyun return nvme_disable_prepare_reset(ndev, true);
3127*4882a593Smuzhiyun }
3128*4882a593Smuzhiyun
nvme_simple_resume(struct device * dev)3129*4882a593Smuzhiyun static int nvme_simple_resume(struct device *dev)
3130*4882a593Smuzhiyun {
3131*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
3132*4882a593Smuzhiyun struct nvme_dev *ndev = pci_get_drvdata(pdev);
3133*4882a593Smuzhiyun
3134*4882a593Smuzhiyun return nvme_try_sched_reset(&ndev->ctrl);
3135*4882a593Smuzhiyun }
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun static const struct dev_pm_ops nvme_dev_pm_ops = {
3138*4882a593Smuzhiyun .suspend = nvme_suspend,
3139*4882a593Smuzhiyun .resume = nvme_resume,
3140*4882a593Smuzhiyun .freeze = nvme_simple_suspend,
3141*4882a593Smuzhiyun .thaw = nvme_simple_resume,
3142*4882a593Smuzhiyun .poweroff = nvme_simple_suspend,
3143*4882a593Smuzhiyun .restore = nvme_simple_resume,
3144*4882a593Smuzhiyun };
3145*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
3146*4882a593Smuzhiyun
nvme_error_detected(struct pci_dev * pdev,pci_channel_state_t state)3147*4882a593Smuzhiyun static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3148*4882a593Smuzhiyun pci_channel_state_t state)
3149*4882a593Smuzhiyun {
3150*4882a593Smuzhiyun struct nvme_dev *dev = pci_get_drvdata(pdev);
3151*4882a593Smuzhiyun
3152*4882a593Smuzhiyun /*
3153*4882a593Smuzhiyun * A frozen channel requires a reset. When detected, this method will
3154*4882a593Smuzhiyun * shutdown the controller to quiesce. The controller will be restarted
3155*4882a593Smuzhiyun * after the slot reset through driver's slot_reset callback.
3156*4882a593Smuzhiyun */
3157*4882a593Smuzhiyun switch (state) {
3158*4882a593Smuzhiyun case pci_channel_io_normal:
3159*4882a593Smuzhiyun return PCI_ERS_RESULT_CAN_RECOVER;
3160*4882a593Smuzhiyun case pci_channel_io_frozen:
3161*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
3162*4882a593Smuzhiyun "frozen state error detected, reset controller\n");
3163*4882a593Smuzhiyun nvme_dev_disable(dev, false);
3164*4882a593Smuzhiyun return PCI_ERS_RESULT_NEED_RESET;
3165*4882a593Smuzhiyun case pci_channel_io_perm_failure:
3166*4882a593Smuzhiyun dev_warn(dev->ctrl.device,
3167*4882a593Smuzhiyun "failure state error detected, request disconnect\n");
3168*4882a593Smuzhiyun return PCI_ERS_RESULT_DISCONNECT;
3169*4882a593Smuzhiyun }
3170*4882a593Smuzhiyun return PCI_ERS_RESULT_NEED_RESET;
3171*4882a593Smuzhiyun }
3172*4882a593Smuzhiyun
nvme_slot_reset(struct pci_dev * pdev)3173*4882a593Smuzhiyun static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3174*4882a593Smuzhiyun {
3175*4882a593Smuzhiyun struct nvme_dev *dev = pci_get_drvdata(pdev);
3176*4882a593Smuzhiyun
3177*4882a593Smuzhiyun dev_info(dev->ctrl.device, "restart after slot reset\n");
3178*4882a593Smuzhiyun pci_restore_state(pdev);
3179*4882a593Smuzhiyun nvme_reset_ctrl(&dev->ctrl);
3180*4882a593Smuzhiyun return PCI_ERS_RESULT_RECOVERED;
3181*4882a593Smuzhiyun }
3182*4882a593Smuzhiyun
nvme_error_resume(struct pci_dev * pdev)3183*4882a593Smuzhiyun static void nvme_error_resume(struct pci_dev *pdev)
3184*4882a593Smuzhiyun {
3185*4882a593Smuzhiyun struct nvme_dev *dev = pci_get_drvdata(pdev);
3186*4882a593Smuzhiyun
3187*4882a593Smuzhiyun flush_work(&dev->ctrl.reset_work);
3188*4882a593Smuzhiyun }
3189*4882a593Smuzhiyun
3190*4882a593Smuzhiyun static const struct pci_error_handlers nvme_err_handler = {
3191*4882a593Smuzhiyun .error_detected = nvme_error_detected,
3192*4882a593Smuzhiyun .slot_reset = nvme_slot_reset,
3193*4882a593Smuzhiyun .resume = nvme_error_resume,
3194*4882a593Smuzhiyun .reset_prepare = nvme_reset_prepare,
3195*4882a593Smuzhiyun .reset_done = nvme_reset_done,
3196*4882a593Smuzhiyun };
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun static const struct pci_device_id nvme_id_table[] = {
3199*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x0953), /* Intel 750/P3500/P3600/P3700 */
3200*4882a593Smuzhiyun .driver_data = NVME_QUIRK_STRIPE_SIZE |
3201*4882a593Smuzhiyun NVME_QUIRK_DEALLOCATE_ZEROES, },
3202*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x0a53), /* Intel P3520 */
3203*4882a593Smuzhiyun .driver_data = NVME_QUIRK_STRIPE_SIZE |
3204*4882a593Smuzhiyun NVME_QUIRK_DEALLOCATE_ZEROES, },
3205*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x0a54), /* Intel P4500/P4600 */
3206*4882a593Smuzhiyun .driver_data = NVME_QUIRK_STRIPE_SIZE |
3207*4882a593Smuzhiyun NVME_QUIRK_DEALLOCATE_ZEROES |
3208*4882a593Smuzhiyun NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3209*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x0a55), /* Dell Express Flash P4600 */
3210*4882a593Smuzhiyun .driver_data = NVME_QUIRK_STRIPE_SIZE |
3211*4882a593Smuzhiyun NVME_QUIRK_DEALLOCATE_ZEROES, },
3212*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
3213*4882a593Smuzhiyun .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3214*4882a593Smuzhiyun NVME_QUIRK_MEDIUM_PRIO_SQ |
3215*4882a593Smuzhiyun NVME_QUIRK_NO_TEMP_THRESH_CHANGE |
3216*4882a593Smuzhiyun NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3217*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3218*4882a593Smuzhiyun .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3219*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
3220*4882a593Smuzhiyun .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3221*4882a593Smuzhiyun NVME_QUIRK_DISABLE_WRITE_ZEROES |
3222*4882a593Smuzhiyun NVME_QUIRK_BOGUS_NID, },
3223*4882a593Smuzhiyun { PCI_VDEVICE(REDHAT, 0x0010), /* Qemu emulated controller */
3224*4882a593Smuzhiyun .driver_data = NVME_QUIRK_BOGUS_NID, },
3225*4882a593Smuzhiyun { PCI_DEVICE(0x126f, 0x2263), /* Silicon Motion unidentified */
3226*4882a593Smuzhiyun .driver_data = NVME_QUIRK_NO_NS_DESC_LIST, },
3227*4882a593Smuzhiyun { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
3228*4882a593Smuzhiyun .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
3229*4882a593Smuzhiyun NVME_QUIRK_NO_NS_DESC_LIST, },
3230*4882a593Smuzhiyun { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3231*4882a593Smuzhiyun .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3232*4882a593Smuzhiyun { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3233*4882a593Smuzhiyun .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3234*4882a593Smuzhiyun { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3235*4882a593Smuzhiyun .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3236*4882a593Smuzhiyun { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3237*4882a593Smuzhiyun .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3238*4882a593Smuzhiyun { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
3239*4882a593Smuzhiyun .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
3240*4882a593Smuzhiyun NVME_QUIRK_DISABLE_WRITE_ZEROES|
3241*4882a593Smuzhiyun NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3242*4882a593Smuzhiyun { PCI_DEVICE(0x1987, 0x5013), /* Phison E13 */
3243*4882a593Smuzhiyun .driver_data = NVME_QUIRK_LIMIT_IOQD32},
3244*4882a593Smuzhiyun { PCI_DEVICE(0x1987, 0x5016), /* Phison E16 */
3245*4882a593Smuzhiyun .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN |
3246*4882a593Smuzhiyun NVME_QUIRK_BOGUS_NID, },
3247*4882a593Smuzhiyun { PCI_DEVICE(0x1b4b, 0x1092), /* Lexar 256 GB SSD */
3248*4882a593Smuzhiyun .driver_data = NVME_QUIRK_NO_NS_DESC_LIST |
3249*4882a593Smuzhiyun NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3250*4882a593Smuzhiyun { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3251*4882a593Smuzhiyun .driver_data = NVME_QUIRK_LIGHTNVM, },
3252*4882a593Smuzhiyun { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3253*4882a593Smuzhiyun .driver_data = NVME_QUIRK_LIGHTNVM, },
3254*4882a593Smuzhiyun { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3255*4882a593Smuzhiyun .driver_data = NVME_QUIRK_LIGHTNVM, },
3256*4882a593Smuzhiyun { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3257*4882a593Smuzhiyun .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN |
3258*4882a593Smuzhiyun NVME_QUIRK_BOGUS_NID, },
3259*4882a593Smuzhiyun { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3260*4882a593Smuzhiyun .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3261*4882a593Smuzhiyun NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3262*4882a593Smuzhiyun { PCI_DEVICE(0x1344, 0x5407), /* Micron Technology Inc NVMe SSD */
3263*4882a593Smuzhiyun .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN },
3264*4882a593Smuzhiyun { PCI_DEVICE(0x1344, 0x6001), /* Micron Nitro NVMe */
3265*4882a593Smuzhiyun .driver_data = NVME_QUIRK_BOGUS_NID, },
3266*4882a593Smuzhiyun { PCI_DEVICE(0x1c5c, 0x1504), /* SK Hynix PC400 */
3267*4882a593Smuzhiyun .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3268*4882a593Smuzhiyun { PCI_DEVICE(0x15b7, 0x2001), /* Sandisk Skyhawk */
3269*4882a593Smuzhiyun .driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3270*4882a593Smuzhiyun { PCI_DEVICE(0x2646, 0x2262), /* KINGSTON SKC2000 NVMe SSD */
3271*4882a593Smuzhiyun .driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
3272*4882a593Smuzhiyun { PCI_DEVICE(0x2646, 0x2263), /* KINGSTON A2000 NVMe SSD */
3273*4882a593Smuzhiyun .driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
3274*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
3275*4882a593Smuzhiyun .driver_data = NVME_QUIRK_SINGLE_VECTOR },
3276*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
3277*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3278*4882a593Smuzhiyun .driver_data = NVME_QUIRK_SINGLE_VECTOR |
3279*4882a593Smuzhiyun NVME_QUIRK_128_BYTES_SQES |
3280*4882a593Smuzhiyun NVME_QUIRK_SHARED_TAGS |
3281*4882a593Smuzhiyun NVME_QUIRK_SKIP_CID_GEN },
3282*4882a593Smuzhiyun { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
3283*4882a593Smuzhiyun { 0, }
3284*4882a593Smuzhiyun };
3285*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, nvme_id_table);
3286*4882a593Smuzhiyun
3287*4882a593Smuzhiyun static struct pci_driver nvme_driver = {
3288*4882a593Smuzhiyun .name = "nvme",
3289*4882a593Smuzhiyun .id_table = nvme_id_table,
3290*4882a593Smuzhiyun .probe = nvme_probe,
3291*4882a593Smuzhiyun .remove = nvme_remove,
3292*4882a593Smuzhiyun .shutdown = nvme_shutdown,
3293*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
3294*4882a593Smuzhiyun .driver = {
3295*4882a593Smuzhiyun .pm = &nvme_dev_pm_ops,
3296*4882a593Smuzhiyun },
3297*4882a593Smuzhiyun #endif
3298*4882a593Smuzhiyun .sriov_configure = pci_sriov_configure_simple,
3299*4882a593Smuzhiyun .err_handler = &nvme_err_handler,
3300*4882a593Smuzhiyun };
3301*4882a593Smuzhiyun
nvme_init(void)3302*4882a593Smuzhiyun static int __init nvme_init(void)
3303*4882a593Smuzhiyun {
3304*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3305*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3306*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
3307*4882a593Smuzhiyun BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
3308*4882a593Smuzhiyun
3309*4882a593Smuzhiyun return pci_register_driver(&nvme_driver);
3310*4882a593Smuzhiyun }
3311*4882a593Smuzhiyun
nvme_exit(void)3312*4882a593Smuzhiyun static void __exit nvme_exit(void)
3313*4882a593Smuzhiyun {
3314*4882a593Smuzhiyun pci_unregister_driver(&nvme_driver);
3315*4882a593Smuzhiyun flush_workqueue(nvme_wq);
3316*4882a593Smuzhiyun }
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3319*4882a593Smuzhiyun MODULE_LICENSE("GPL");
3320*4882a593Smuzhiyun MODULE_VERSION("1.0");
3321*4882a593Smuzhiyun module_init(nvme_init);
3322*4882a593Smuzhiyun module_exit(nvme_exit);
3323