1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /****************************************************************************** 3 * 4 * Copyright(c) 2007 - 2017 Realtek Corporation. 5 * 6 * This program is free software; you can redistribute it and/or modify it 7 * under the terms of version 2 of the GNU General Public License as 8 * published by the Free Software Foundation. 9 * 10 * This program is distributed in the hope that it will be useful, but WITHOUT 11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13 * more details. 14 * 15 *****************************************************************************/ 16 #ifndef __RTL8703B_SPEC_H__ 17 #define __RTL8703B_SPEC_H__ 18 19 #include <drv_conf.h> 20 21 22 #define HAL_NAV_UPPER_UNIT_8703B 128 /* micro-second */ 23 24 /* ----------------------------------------------------- 25 * 26 * 0x0000h ~ 0x00FFh System Configuration 27 * 28 * ----------------------------------------------------- */ 29 #define REG_SYS_ISO_CTRL_8703B 0x0000 /* 2 Byte */ 30 #define REG_SYS_FUNC_EN_8703B 0x0002 /* 2 Byte */ 31 #define REG_APS_FSMCO_8703B 0x0004 /* 4 Byte */ 32 #define REG_SYS_CLKR_8703B 0x0008 /* 2 Byte */ 33 #define REG_9346CR_8703B 0x000A /* 2 Byte */ 34 #define REG_EE_VPD_8703B 0x000C /* 2 Byte */ 35 #define REG_AFE_MISC_8703B 0x0010 /* 1 Byte */ 36 #define REG_SPS0_CTRL_8703B 0x0011 /* 7 Byte */ 37 #define REG_SPS_OCP_CFG_8703B 0x0018 /* 4 Byte */ 38 #define REG_RSV_CTRL_8703B 0x001C /* 3 Byte */ 39 #define REG_RF_CTRL_8703B 0x001F /* 1 Byte */ 40 #define REG_LPLDO_CTRL_8703B 0x0023 /* 1 Byte */ 41 #define REG_AFE_XTAL_CTRL_8703B 0x0024 /* 4 Byte */ 42 #define REG_AFE_PLL_CTRL_8703B 0x0028 /* 4 Byte */ 43 #define REG_MAC_PLL_CTRL_EXT_8703B 0x002c /* 4 Byte */ 44 #define REG_EFUSE_CTRL_8703B 0x0030 45 #define REG_EFUSE_TEST_8703B 0x0034 46 #define REG_PWR_DATA_8703B 0x0038 47 #define REG_CAL_TIMER_8703B 0x003C 48 #define REG_ACLK_MON_8703B 0x003E 49 #define REG_GPIO_MUXCFG_8703B 0x0040 50 #define REG_GPIO_IO_SEL_8703B 0x0042 51 #define REG_MAC_PINMUX_CFG_8703B 0x0043 52 #define REG_GPIO_PIN_CTRL_8703B 0x0044 53 #define REG_GPIO_INTM_8703B 0x0048 54 #define REG_LEDCFG0_8703B 0x004C 55 #define REG_LEDCFG1_8703B 0x004D 56 #define REG_LEDCFG2_8703B 0x004E 57 #define REG_LEDCFG3_8703B 0x004F 58 #define REG_FSIMR_8703B 0x0050 59 #define REG_FSISR_8703B 0x0054 60 #define REG_HSIMR_8703B 0x0058 61 #define REG_HSISR_8703B 0x005c 62 #define REG_GPIO_EXT_CTRL 0x0060 63 #define REG_PAD_CTRL1_8703B 0x0064 64 #define REG_MULTI_FUNC_CTRL_8703B 0x0068 65 #define REG_GPIO_STATUS_8703B 0x006C 66 #define REG_SDIO_CTRL_8703B 0x0070 67 #define REG_OPT_CTRL_8703B 0x0074 68 #define REG_AFE_CTRL_4_8703B 0x0078 69 #define REG_MCUFWDL_8703B 0x0080 70 #define REG_HMEBOX_DBG_0_8703B 0x0088 71 #define REG_HMEBOX_DBG_1_8703B 0x008A 72 #define REG_HMEBOX_DBG_2_8703B 0x008C 73 #define REG_HMEBOX_DBG_3_8703B 0x008E 74 #define REG_HIMR0_8703B 0x00B0 75 #define REG_HISR0_8703B 0x00B4 76 #define REG_HIMR1_8703B 0x00B8 77 #define REG_HISR1_8703B 0x00BC 78 #define REG_PMC_DBG_CTRL2_8703B 0x00CC 79 #define REG_EFUSE_BURN_GNT_8703B 0x00CF 80 #define REG_HPON_FSM_8703B 0x00EC 81 #define REG_SYS_CFG_8703B 0x00F0 82 #define REG_SYS_CFG1_8703B 0x00FC 83 #define REG_ROM_VERSION 0x00FD 84 85 /* ----------------------------------------------------- 86 * 87 * 0x0100h ~ 0x01FFh MACTOP General Configuration 88 * 89 * ----------------------------------------------------- */ 90 #define REG_C2HEVT_CMD_ID_8703B 0x01A0 91 #define REG_C2HEVT_CMD_SEQ_88XX 0x01A1 92 #define REG_C2hEVT_CMD_CONTENT_88XX 0x01A2 93 #define REG_C2HEVT_CMD_LEN_8703B 0x01AE 94 #define REG_C2HEVT_CMD_LEN_88XX REG_C2HEVT_CMD_LEN_8703B 95 #define REG_C2HEVT_CLEAR_8703B 0x01AF 96 #define REG_MCUTST_1_8703B 0x01C0 97 #define REG_WOWLAN_WAKE_REASON 0x01C7 98 #define REG_FMETHR_8703B 0x01C8 99 #define REG_HMETFR_8703B 0x01CC 100 #define REG_HMEBOX_0_8703B 0x01D0 101 #define REG_HMEBOX_1_8703B 0x01D4 102 #define REG_HMEBOX_2_8703B 0x01D8 103 #define REG_HMEBOX_3_8703B 0x01DC 104 #define REG_LLT_INIT_8703B 0x01E0 105 #define REG_HMEBOX_EXT0_8703B 0x01F0 106 #define REG_HMEBOX_EXT1_8703B 0x01F4 107 #define REG_HMEBOX_EXT2_8703B 0x01F8 108 #define REG_HMEBOX_EXT3_8703B 0x01FC 109 110 /* ----------------------------------------------------- 111 * 112 * 0x0200h ~ 0x027Fh TXDMA Configuration 113 * 114 * ----------------------------------------------------- */ 115 #define REG_RQPN_8703B 0x0200 116 #define REG_FIFOPAGE_8703B 0x0204 117 #define REG_DWBCN0_CTRL_8703B REG_TDECTRL 118 #define REG_TXDMA_OFFSET_CHK_8703B 0x020C 119 #define REG_TXDMA_STATUS_8703B 0x0210 120 #define REG_RQPN_NPQ_8703B 0x0214 121 #define REG_DWBCN1_CTRL_8703B 0x0228 122 123 124 /* ----------------------------------------------------- 125 * 126 * 0x0280h ~ 0x02FFh RXDMA Configuration 127 * 128 * ----------------------------------------------------- */ 129 #define REG_RXDMA_AGG_PG_TH_8703B 0x0280 130 #define REG_FW_UPD_RDPTR_8703B 0x0284 /* FW shall update this register before FW write RXPKT_RELEASE_POLL to 1 */ 131 #define REG_RXDMA_CONTROL_8703B 0x0286 /* Control the RX DMA. */ 132 #define REG_RXPKT_NUM_8703B 0x0287 /* The number of packets in RXPKTBUF. */ 133 #define REG_RXDMA_STATUS_8703B 0x0288 134 #define REG_RXDMA_MODE_CTRL_8703B 0x0290 135 #define REG_EARLY_MODE_CONTROL_8703B 0x02BC 136 #define REG_RSVD5_8703B 0x02F0 137 #define REG_RSVD6_8703B 0x02F4 138 139 /* ----------------------------------------------------- 140 * 141 * 0x0300h ~ 0x03FFh PCIe 142 * 143 * ----------------------------------------------------- */ 144 #define REG_PCIE_CTRL_REG_8703B 0x0300 145 #define REG_INT_MIG_8703B 0x0304 /* Interrupt Migration */ 146 #define REG_BCNQ_DESA_8703B 0x0308 /* TX Beacon Descriptor Address */ 147 #define REG_HQ_DESA_8703B 0x0310 /* TX High Queue Descriptor Address */ 148 #define REG_MGQ_DESA_8703B 0x0318 /* TX Manage Queue Descriptor Address */ 149 #define REG_VOQ_DESA_8703B 0x0320 /* TX VO Queue Descriptor Address */ 150 #define REG_VIQ_DESA_8703B 0x0328 /* TX VI Queue Descriptor Address */ 151 #define REG_BEQ_DESA_8703B 0x0330 /* TX BE Queue Descriptor Address */ 152 #define REG_BKQ_DESA_8703B 0x0338 /* TX BK Queue Descriptor Address */ 153 #define REG_RX_DESA_8703B 0x0340 /* RX Queue Descriptor Address */ 154 #define REG_DBI_WDATA_8703B 0x0348 /* DBI Write Data */ 155 #define REG_DBI_RDATA_8703B 0x034C /* DBI Read Data */ 156 #define REG_DBI_ADDR_8703B 0x0350 /* DBI Address */ 157 #define REG_DBI_FLAG_8703B 0x0352 /* DBI Read/Write Flag */ 158 #define REG_MDIO_WDATA_8703B 0x0354 /* MDIO for Write PCIE PHY */ 159 #define REG_MDIO_RDATA_8703B 0x0356 /* MDIO for Reads PCIE PHY */ 160 #define REG_MDIO_CTL_8703B 0x0358 /* MDIO for Control */ 161 #define REG_DBG_SEL_8703B 0x0360 /* Debug Selection Register */ 162 #define REG_PCIE_HRPWM_8703B 0x0361 /* PCIe RPWM */ 163 #define REG_PCIE_HCPWM_8703B 0x0363 /* PCIe CPWM */ 164 #define REG_PCIE_MULTIFET_CTRL_8703B 0x036A /* PCIE Multi-Fethc Control */ 165 166 /* ----------------------------------------------------- 167 * 168 * 0x0400h ~ 0x047Fh Protocol Configuration 169 * 170 * ----------------------------------------------------- */ 171 #define REG_VOQ_INFORMATION_8703B 0x0400 172 #define REG_VIQ_INFORMATION_8703B 0x0404 173 #define REG_BEQ_INFORMATION_8703B 0x0408 174 #define REG_BKQ_INFORMATION_8703B 0x040C 175 #define REG_MGQ_INFORMATION_8703B 0x0410 176 #define REG_HGQ_INFORMATION_8703B 0x0414 177 #define REG_BCNQ_INFORMATION_8703B 0x0418 178 #define REG_TXPKT_EMPTY_8703B 0x041A 179 180 #define REG_FWHW_TXQ_CTRL_8703B 0x0420 181 #define REG_HWSEQ_CTRL_8703B 0x0423 182 #define REG_TXPKTBUF_BCNQ_BDNY_8703B 0x0424 183 #define REG_TXPKTBUF_MGQ_BDNY_8703B 0x0425 184 #define REG_LIFECTRL_CTRL_8703B 0x0426 185 #define REG_MULTI_BCNQ_OFFSET_8703B 0x0427 186 #define REG_SPEC_SIFS_8703B 0x0428 187 #define REG_RL_8703B 0x042A 188 #define REG_TXBF_CTRL_8703B 0x042C 189 #define REG_DARFRC_8703B 0x0430 190 #define REG_RARFRC_8703B 0x0438 191 #define REG_RRSR_8703B 0x0440 192 #define REG_ARFR0_8703B 0x0444 193 #define REG_ARFR1_8703B 0x044C 194 #define REG_CCK_CHECK_8703B 0x0454 195 #define REG_AMPDU_MAX_TIME_8703B 0x0456 196 #define REG_TXPKTBUF_BCNQ_BDNY1_8703B 0x0457 197 198 #define REG_AMPDU_MAX_LENGTH_8703B 0x0458 199 #define REG_TXPKTBUF_WMAC_LBK_BF_HD_8703B 0x045D 200 #define REG_NDPA_OPT_CTRL_8703B 0x045F 201 #define REG_FAST_EDCA_CTRL_8703B 0x0460 202 #define REG_RD_RESP_PKT_TH_8703B 0x0463 203 #define REG_DATA_SC_8703B 0x0483 204 #ifdef CONFIG_WOWLAN 205 #define REG_TXPKTBUF_IV_LOW 0x0484 206 #define REG_TXPKTBUF_IV_HIGH 0x0488 207 #endif 208 #define REG_TXRPT_START_OFFSET 0x04AC 209 #define REG_POWER_STAGE1_8703B 0x04B4 210 #define REG_POWER_STAGE2_8703B 0x04B8 211 #define REG_AMPDU_BURST_MODE_8703B 0x04BC 212 #define REG_PKT_VO_VI_LIFE_TIME_8703B 0x04C0 213 #define REG_PKT_BE_BK_LIFE_TIME_8703B 0x04C2 214 #define REG_STBC_SETTING_8703B 0x04C4 215 #define REG_HT_SINGLE_AMPDU_8703B 0x04C7 216 #define REG_PROT_MODE_CTRL_8703B 0x04C8 217 #define REG_MAX_AGGR_NUM_8703B 0x04CA 218 #define REG_RTS_MAX_AGGR_NUM_8703B 0x04CB 219 #define REG_BAR_MODE_CTRL_8703B 0x04CC 220 #define REG_RA_TRY_RATE_AGG_LMT_8703B 0x04CF 221 #define REG_MACID_PKT_DROP0_8703B 0x04D0 222 #define REG_MACID_PKT_SLEEP_8703B 0x04D4 223 224 /* ----------------------------------------------------- 225 * 226 * 0x0500h ~ 0x05FFh EDCA Configuration 227 * 228 * ----------------------------------------------------- */ 229 #define REG_EDCA_VO_PARAM_8703B 0x0500 230 #define REG_EDCA_VI_PARAM_8703B 0x0504 231 #define REG_EDCA_BE_PARAM_8703B 0x0508 232 #define REG_EDCA_BK_PARAM_8703B 0x050C 233 #define REG_BCNTCFG_8703B 0x0510 234 #define REG_PIFS_8703B 0x0512 235 #define REG_RDG_PIFS_8703B 0x0513 236 #define REG_SIFS_CTX_8703B 0x0514 237 #define REG_SIFS_TRX_8703B 0x0516 238 #define REG_AGGR_BREAK_TIME_8703B 0x051A 239 #define REG_SLOT_8703B 0x051B 240 #define REG_TX_PTCL_CTRL_8703B 0x0520 241 #define REG_TXPAUSE_8703B 0x0522 242 #define REG_DIS_TXREQ_CLR_8703B 0x0523 243 #define REG_RD_CTRL_8703B 0x0524 244 /* 245 * Format for offset 540h-542h: 246 * [3:0]: TBTT prohibit setup in unit of 32us. The time for HW getting beacon content before TBTT. 247 * [7:4]: Reserved. 248 * [19:8]: TBTT prohibit hold in unit of 32us. The time for HW holding to send the beacon packet. 249 * [23:20]: Reserved 250 * Description: 251 * | 252 * |<--Setup--|--Hold------------>| 253 * --------------|---------------------- 254 * | 255 * TBTT 256 * Note: We cannot update beacon content to HW or send any AC packets during the time between Setup and Hold. 257 * Described by Designer Tim and Bruce, 2011-01-14. 258 * */ 259 #define REG_TBTT_PROHIBIT_8703B 0x0540 260 #define REG_RD_NAV_NXT_8703B 0x0544 261 #define REG_NAV_PROT_LEN_8703B 0x0546 262 #define REG_BCN_CTRL_8703B 0x0550 263 #define REG_BCN_CTRL_1_8703B 0x0551 264 #define REG_MBID_NUM_8703B 0x0552 265 #define REG_DUAL_TSF_RST_8703B 0x0553 266 #define REG_BCN_INTERVAL_8703B 0x0554 267 #define REG_DRVERLYINT_8703B 0x0558 268 #define REG_BCNDMATIM_8703B 0x0559 269 #define REG_ATIMWND_8703B 0x055A 270 #define REG_USTIME_TSF_8703B 0x055C 271 #define REG_BCN_MAX_ERR_8703B 0x055D 272 #define REG_RXTSF_OFFSET_CCK_8703B 0x055E 273 #define REG_RXTSF_OFFSET_OFDM_8703B 0x055F 274 #define REG_TSFTR_8703B 0x0560 275 #define REG_CTWND_8703B 0x0572 276 #define REG_SECONDARY_CCA_CTRL_8703B 0x0577 277 #define REG_PSTIMER_8703B 0x0580 278 #define REG_TIMER0_8703B 0x0584 279 #define REG_TIMER1_8703B 0x0588 280 #define REG_ACMHWCTRL_8703B 0x05C0 281 #define REG_SCH_TXCMD_8703B 0x05F8 282 283 /* ----------------------------------------------------- 284 * 285 * 0x0600h ~ 0x07FFh WMAC Configuration 286 * 287 * ----------------------------------------------------- */ 288 #define REG_MAC_CR_8703B 0x0600 289 #define REG_TCR_8703B 0x0604 290 #define REG_RCR_8703B 0x0608 291 #define REG_RX_PKT_LIMIT_8703B 0x060C 292 #define REG_RX_DLK_TIME_8703B 0x060D 293 #define REG_RX_DRVINFO_SZ_8703B 0x060F 294 295 #define REG_MACID_8703B 0x0610 296 #define REG_BSSID_8703B 0x0618 297 #define REG_MAR_8703B 0x0620 298 #define REG_MBIDCAMCFG_8703B 0x0628 299 #define REG_WOWLAN_GTK_DBG1 0x630 300 #define REG_WOWLAN_GTK_DBG2 0x634 301 302 #define REG_USTIME_EDCA_8703B 0x0638 303 #define REG_MAC_SPEC_SIFS_8703B 0x063A 304 #define REG_RESP_SIFP_CCK_8703B 0x063C 305 #define REG_RESP_SIFS_OFDM_8703B 0x063E 306 #define REG_ACKTO_8703B 0x0640 307 #define REG_CTS2TO_8703B 0x0641 308 #define REG_EIFS_8703B 0x0642 309 310 #define REG_NAV_UPPER_8703B 0x0652 /* unit of 128 */ 311 #define REG_TRXPTCL_CTL_8703B 0x0668 312 313 /* Security */ 314 #define REG_CAMCMD_8703B 0x0670 315 #define REG_CAMWRITE_8703B 0x0674 316 #define REG_CAMREAD_8703B 0x0678 317 #define REG_CAMDBG_8703B 0x067C 318 #define REG_SECCFG_8703B 0x0680 319 320 /* Power */ 321 #define REG_WOW_CTRL_8703B 0x0690 322 #define REG_PS_RX_INFO_8703B 0x0692 323 #define REG_UAPSD_TID_8703B 0x0693 324 #define REG_WKFMCAM_CMD_8703B 0x0698 325 #define REG_WKFMCAM_NUM_8703B 0x0698 326 #define REG_WKFMCAM_RWD_8703B 0x069C 327 #define REG_RXFLTMAP0_8703B 0x06A0 328 #define REG_RXFLTMAP1_8703B 0x06A2 329 #define REG_RXFLTMAP2_8703B 0x06A4 330 #define REG_BCN_PSR_RPT_8703B 0x06A8 331 #define REG_BT_COEX_TABLE_8703B 0x06C0 332 #define REG_BFMER0_INFO_8703B 0x06E4 333 #define REG_BFMER1_INFO_8703B 0x06EC 334 #define REG_CSI_RPT_PARAM_BW20_8703B 0x06F4 335 #define REG_CSI_RPT_PARAM_BW40_8703B 0x06F8 336 #define REG_CSI_RPT_PARAM_BW80_8703B 0x06FC 337 338 /* Hardware Port 2 */ 339 #define REG_MACID1_8703B 0x0700 340 #define REG_BSSID1_8703B 0x0708 341 #define REG_BFMEE_SEL_8703B 0x0714 342 #define REG_SND_PTCL_CTRL_8703B 0x0718 343 344 /* LTE_COEX */ 345 #define REG_LTECOEX_CTRL 0x07C0 346 #define REG_LTECOEX_WRITE_DATA 0x07C4 347 #define REG_LTECOEX_READ_DATA 0x07C8 348 #define REG_LTECOEX_PATH_CONTROL 0x70 349 350 /* ************************************************************ 351 * SDIO Bus Specification 352 * ************************************************************ */ 353 354 /* ----------------------------------------------------- 355 * SDIO CMD Address Mapping 356 * ----------------------------------------------------- */ 357 358 /* ----------------------------------------------------- 359 * I/O bus domain (Host) 360 * ----------------------------------------------------- */ 361 362 /* ----------------------------------------------------- 363 * SDIO register 364 * ----------------------------------------------------- */ 365 #define SDIO_REG_HCPWM1_8703B 0x025 /* HCI Current Power Mode 1 */ 366 367 368 /* **************************************************************************** 369 * 8703 Regsiter Bit and Content definition 370 * **************************************************************************** */ 371 372 #define BIT_USB_RXDMA_AGG_EN BIT(31) 373 #define RXDMA_AGG_MODE_EN BIT(1) 374 375 #ifdef CONFIG_WOWLAN 376 #define RXPKT_RELEASE_POLL BIT(16) 377 #define RXDMA_IDLE BIT(17) 378 #define RW_RELEASE_EN BIT(18) 379 #endif 380 381 /* 2 HSISR 382 * interrupt mask which needs to clear */ 383 #define MASK_HSISR_CLEAR (HSISR_GPIO12_0_INT |\ 384 HSISR_SPS_OCP_INT |\ 385 HSISR_RON_INT |\ 386 HSISR_PDNINT |\ 387 HSISR_GPIO9_INT) 388 389 390 /* ---------------------------------------------------------------------------- 391 * 8703B REG_CCK_CHECK (offset 0x454) 392 * ---------------------------------------------------------------------------- */ 393 #define BIT_BCN_PORT_SEL BIT(5) 394 395 #ifdef CONFIG_RF_POWER_TRIM 396 397 #ifdef CONFIG_RTL8703B 398 #define EEPROM_RF_GAIN_OFFSET 0xC1 399 #endif 400 401 #define EEPROM_RF_GAIN_VAL 0x1F6 402 #endif /*CONFIG_RF_POWER_TRIM*/ 403 404 405 /* ---------------------------------------------------------------------------- 406 * 8195 IMR/ISR bits (offset 0xB0, 8bits) 407 * ---------------------------------------------------------------------------- */ 408 #define IMR_DISABLED_8703B 0 409 /* IMR DW0(0x00B0-00B3) Bit 0-31 */ 410 #define IMR_TIMER2_8703B BIT(31) /* Timeout interrupt 2 */ 411 #define IMR_TIMER1_8703B BIT(30) /* Timeout interrupt 1 */ 412 #define IMR_PSTIMEOUT_8703B BIT(29) /* Power Save Time Out Interrupt */ 413 #define IMR_GTINT4_8703B BIT(28) /* When GTIMER4 expires, this bit is set to 1 */ 414 #define IMR_GTINT3_8703B BIT(27) /* When GTIMER3 expires, this bit is set to 1 */ 415 #define IMR_TXBCN0ERR_8703B BIT(26) /* Transmit Beacon0 Error */ 416 #define IMR_TXBCN0OK_8703B BIT(25) /* Transmit Beacon0 OK */ 417 #define IMR_TSF_BIT32_TOGGLE_8703B BIT(24) /* TSF Timer BIT32 toggle indication interrupt */ 418 #define IMR_BCNDMAINT0_8703B BIT(20) /* Beacon DMA Interrupt 0 */ 419 #define IMR_BCNDERR0_8703B BIT(16) /* Beacon Queue DMA OK0 */ 420 #define IMR_HSISR_IND_ON_INT_8703B BIT(15) /* HSISR Indicator (HSIMR & HSISR is true, this bit is set to 1) */ 421 #define IMR_BCNDMAINT_E_8703B BIT(14) /* Beacon DMA Interrupt Extension for Win7 */ 422 #define IMR_ATIMEND_8703B BIT(12) /* CTWidnow End or ATIM Window End */ 423 #define IMR_C2HCMD_8703B BIT(10) /* CPU to Host Command INT Status, Write 1 clear */ 424 #define IMR_CPWM2_8703B BIT(9) /* CPU power Mode exchange INT Status, Write 1 clear */ 425 #define IMR_CPWM_8703B BIT(8) /* CPU power Mode exchange INT Status, Write 1 clear */ 426 #define IMR_HIGHDOK_8703B BIT(7) /* High Queue DMA OK */ 427 #define IMR_MGNTDOK_8703B BIT(6) /* Management Queue DMA OK */ 428 #define IMR_BKDOK_8703B BIT(5) /* AC_BK DMA OK */ 429 #define IMR_BEDOK_8703B BIT(4) /* AC_BE DMA OK */ 430 #define IMR_VIDOK_8703B BIT(3) /* AC_VI DMA OK */ 431 #define IMR_VODOK_8703B BIT(2) /* AC_VO DMA OK */ 432 #define IMR_RDU_8703B BIT(1) /* Rx Descriptor Unavailable */ 433 #define IMR_ROK_8703B BIT(0) /* Receive DMA OK */ 434 435 /* IMR DW1(0x00B4-00B7) Bit 0-31 */ 436 #define IMR_BCNDMAINT7_8703B BIT(27) /* Beacon DMA Interrupt 7 */ 437 #define IMR_BCNDMAINT6_8703B BIT(26) /* Beacon DMA Interrupt 6 */ 438 #define IMR_BCNDMAINT5_8703B BIT(25) /* Beacon DMA Interrupt 5 */ 439 #define IMR_BCNDMAINT4_8703B BIT(24) /* Beacon DMA Interrupt 4 */ 440 #define IMR_BCNDMAINT3_8703B BIT(23) /* Beacon DMA Interrupt 3 */ 441 #define IMR_BCNDMAINT2_8703B BIT(22) /* Beacon DMA Interrupt 2 */ 442 #define IMR_BCNDMAINT1_8703B BIT(21) /* Beacon DMA Interrupt 1 */ 443 #define IMR_BCNDOK7_8703B BIT(20) /* Beacon Queue DMA OK Interrupt 7 */ 444 #define IMR_BCNDOK6_8703B BIT(19) /* Beacon Queue DMA OK Interrupt 6 */ 445 #define IMR_BCNDOK5_8703B BIT(18) /* Beacon Queue DMA OK Interrupt 5 */ 446 #define IMR_BCNDOK4_8703B BIT(17) /* Beacon Queue DMA OK Interrupt 4 */ 447 #define IMR_BCNDOK3_8703B BIT(16) /* Beacon Queue DMA OK Interrupt 3 */ 448 #define IMR_BCNDOK2_8703B BIT(15) /* Beacon Queue DMA OK Interrupt 2 */ 449 #define IMR_BCNDOK1_8703B BIT(14) /* Beacon Queue DMA OK Interrupt 1 */ 450 #define IMR_ATIMEND_E_8703B BIT(13) /* ATIM Window End Extension for Win7 */ 451 #define IMR_TXERR_8703B BIT(11) /* Tx Error Flag Interrupt Status, write 1 clear. */ 452 #define IMR_RXERR_8703B BIT(10) /* Rx Error Flag INT Status, Write 1 clear */ 453 #define IMR_TXFOVW_8703B BIT(9) /* Transmit FIFO Overflow */ 454 #define IMR_RXFOVW_8703B BIT(8) /* Receive FIFO Overflow */ 455 456 #ifdef CONFIG_PCI_HCI 457 /* #define IMR_RX_MASK (IMR_ROK_8703B|IMR_RDU_8703B|IMR_RXFOVW_8703B) */ 458 #define IMR_TX_MASK (IMR_VODOK_8703B | IMR_VIDOK_8703B | IMR_BEDOK_8703B | IMR_BKDOK_8703B | IMR_MGNTDOK_8703B | IMR_HIGHDOK_8703B) 459 460 #define RT_BCN_INT_MASKS (IMR_BCNDMAINT0_8703B | IMR_TXBCN0OK_8703B | IMR_TXBCN0ERR_8703B | IMR_BCNDERR0_8703B) 461 462 #define RT_AC_INT_MASKS (IMR_VIDOK_8703B | IMR_VODOK_8703B | IMR_BEDOK_8703B | IMR_BKDOK_8703B) 463 #endif 464 465 #endif /* __RTL8703B_SPEC_H__ */ 466