xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/rockchip_wlan/rtl8189fs/include/Hal8723BPhyReg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /******************************************************************************
3  *
4  * Copyright(c) 2007 - 2017 Realtek Corporation.
5  *
6  * This program is free software; you can redistribute it and/or modify it
7  * under the terms of version 2 of the GNU General Public License as
8  * published by the Free Software Foundation.
9  *
10  * This program is distributed in the hope that it will be useful, but WITHOUT
11  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13  * more details.
14  *
15  *****************************************************************************/
16 #ifndef __INC_HAL8723BPHYREG_H__
17 #define __INC_HAL8723BPHYREG_H__
18 
19 #define		rSYM_WLBT_PAPE_SEL		0x64
20 /*
21  * BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF
22  * 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF
23  * 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00
24  * 3. RF register 0x00-2E
25  * 4. Bit Mask for BB/RF register
26  * 5. Other defintion for BB/RF R/W
27  *   */
28 
29 
30 /*
31  * 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF
32  * 1. Page1(0x100)
33  *   */
34 #define		rPMAC_Reset					0x100
35 #define		rPMAC_TxStart					0x104
36 #define		rPMAC_TxLegacySIG				0x108
37 #define		rPMAC_TxHTSIG1				0x10c
38 #define		rPMAC_TxHTSIG2				0x110
39 #define		rPMAC_PHYDebug				0x114
40 #define		rPMAC_TxPacketNum				0x118
41 #define		rPMAC_TxIdle					0x11c
42 #define		rPMAC_TxMACHeader0			0x120
43 #define		rPMAC_TxMACHeader1			0x124
44 #define		rPMAC_TxMACHeader2			0x128
45 #define		rPMAC_TxMACHeader3			0x12c
46 #define		rPMAC_TxMACHeader4			0x130
47 #define		rPMAC_TxMACHeader5			0x134
48 #define		rPMAC_TxDataType				0x138
49 #define		rPMAC_TxRandomSeed			0x13c
50 #define		rPMAC_CCKPLCPPreamble			0x140
51 #define		rPMAC_CCKPLCPHeader			0x144
52 #define		rPMAC_CCKCRC16				0x148
53 #define		rPMAC_OFDMRxCRC32OK			0x170
54 #define		rPMAC_OFDMRxCRC32Er			0x174
55 #define		rPMAC_OFDMRxParityEr			0x178
56 #define		rPMAC_OFDMRxCRC8Er			0x17c
57 #define		rPMAC_CCKCRxRC16Er			0x180
58 #define		rPMAC_CCKCRxRC32Er			0x184
59 #define		rPMAC_CCKCRxRC32OK			0x188
60 #define		rPMAC_TxStatus					0x18c
61 
62 /*
63  * 2. Page2(0x200)
64  *
65  * The following two definition are only used for USB interface. */
66 #define		RF_BB_CMD_ADDR				0x02c0	/* RF/BB read/write command address. */
67 #define		RF_BB_CMD_DATA				0x02c4	/* RF/BB read/write command data. */
68 
69 /*
70  * 3. Page8(0x800)
71  *   */
72 #define		rFPGA0_RFMOD				0x800	/* RF mode & CCK TxSC */ /* RF BW Setting?? */
73 
74 #define		rFPGA0_TxInfo				0x804	/* Status report?? */
75 #define		rFPGA0_PSDFunction			0x808
76 
77 #define		rFPGA0_TxGainStage			0x80c	/* Set TX PWR init gain? */
78 
79 #define		rFPGA0_RFTiming1			0x810	/* Useless now */
80 #define		rFPGA0_RFTiming2			0x814
81 
82 #define		rFPGA0_XA_HSSIParameter1		0x820	/* RF 3 wire register */
83 #define		rFPGA0_XA_HSSIParameter2		0x824
84 #define		rFPGA0_XB_HSSIParameter1		0x828
85 #define		rFPGA0_XB_HSSIParameter2		0x82c
86 #define		rTxAGC_B_Rate18_06				0x830
87 #define		rTxAGC_B_Rate54_24				0x834
88 #define		rTxAGC_B_CCK1_55_Mcs32		0x838
89 #define		rTxAGC_B_Mcs03_Mcs00			0x83c
90 
91 #define		rTxAGC_B_Mcs07_Mcs04			0x848
92 #define		rTxAGC_B_Mcs11_Mcs08			0x84c
93 
94 #define		rFPGA0_XA_LSSIParameter		0x840
95 #define		rFPGA0_XB_LSSIParameter		0x844
96 
97 #define		rFPGA0_RFWakeUpParameter		0x850	/* Useless now */
98 #define		rFPGA0_RFSleepUpParameter		0x854
99 
100 #define		rFPGA0_XAB_SwitchControl		0x858	/* RF Channel switch */
101 #define		rFPGA0_XCD_SwitchControl		0x85c
102 
103 #define		rFPGA0_XA_RFInterfaceOE		0x860	/* RF Channel switch */
104 #define		rFPGA0_XB_RFInterfaceOE		0x864
105 
106 #define		rTxAGC_B_Mcs15_Mcs12			0x868
107 #define		rTxAGC_B_CCK11_A_CCK2_11		0x86c
108 
109 #define		rFPGA0_XAB_RFInterfaceSW		0x870	/* RF Interface Software Control */
110 #define		rFPGA0_XCD_RFInterfaceSW		0x874
111 
112 #define		rFPGA0_XAB_RFParameter		0x878	/* RF Parameter */
113 #define		rFPGA0_XCD_RFParameter		0x87c
114 
115 #define		rFPGA0_AnalogParameter1		0x880	/* Crystal cap setting RF-R/W protection for parameter4?? */
116 #define		rFPGA0_AnalogParameter2		0x884
117 #define		rFPGA0_AnalogParameter3		0x888	/* Useless now */
118 #define		rFPGA0_AnalogParameter4		0x88c
119 
120 #define		rFPGA0_XA_LSSIReadBack		0x8a0	/* Tranceiver LSSI Readback */
121 #define		rFPGA0_XB_LSSIReadBack		0x8a4
122 #define		rFPGA0_XC_LSSIReadBack		0x8a8
123 #define		rFPGA0_XD_LSSIReadBack		0x8ac
124 
125 #define		rFPGA0_PSDReport				0x8b4	/* Useless now */
126 #define		TransceiverA_HSPI_Readback	0x8b8	/* Transceiver A HSPI Readback */
127 #define		TransceiverB_HSPI_Readback	0x8bc	/* Transceiver B HSPI Readback */
128 #define		rFPGA0_XAB_RFInterfaceRB		0x8e0	/* Useless now */ /* RF Interface Readback Value */
129 #define		rFPGA0_XCD_RFInterfaceRB		0x8e4	/* Useless now */
130 
131 /*
132  * 4. Page9(0x900)
133  *   */
134 #define	rFPGA1_RFMOD				0x900	/* RF mode & OFDM TxSC */ /* RF BW Setting?? */
135 #define	rFPGA1_TxBlock				0x904	/* Useless now */
136 #define	rFPGA1_DebugSelect			0x908	/* Useless now */
137 #define	rFPGA1_TxInfo				0x90c	/* Useless now */ /* Status report?? */
138 #define	rDPDT_control				0x92c
139 #define	rfe_ctrl_anta_src				0x930
140 #define	rS0S1_PathSwitch			0x948
141 
142 /*
143  * 5. PageA(0xA00)
144  *
145  * Set Control channel to upper or lower. These settings are required only for 40MHz */
146 #define		rCCK0_System				0xa00
147 
148 #define		rCCK0_AFESetting			0xa04	/* Disable init gain now */ /* Select RX path by RSSI */
149 #define		rCCK0_CCA					0xa08	/* Disable init gain now */ /* Init gain */
150 
151 #define		rCCK0_RxAGC1				0xa0c	/* AGC default value, saturation level  */ /* Antenna Diversity, RX AGC, LNA Threshold, RX LNA Threshold useless now. Not the same as 90 series */
152 #define		rCCK0_RxAGC2				0xa10	/* AGC & DAGC */
153 
154 #define		rCCK0_RxHP					0xa14
155 
156 #define		rCCK0_DSPParameter1		0xa18	/* Timing recovery & Channel estimation threshold */
157 #define		rCCK0_DSPParameter2		0xa1c	/* SQ threshold */
158 
159 #define		rCCK0_TxFilter1				0xa20
160 #define		rCCK0_TxFilter2				0xa24
161 #define		rCCK0_DebugPort			0xa28	/* debug port and Tx filter3 */
162 #define		rCCK0_FalseAlarmReport		0xa2c	/* 0xa2d	useless now 0xa30-a4f channel report */
163 #define		rCCK0_TRSSIReport		0xa50
164 #define		rCCK0_RxReport            		0xa54  /* 0xa57 */
165 #define		rCCK0_FACounterLower      	0xa5c  /* 0xa5b */
166 #define		rCCK0_FACounterUpper      	0xa58  /* 0xa5c */
167 
168 /*
169  * PageB(0xB00)
170  *   */
171 #define rPdp_AntA						0xb00
172 #define rPdp_AntA_4						0xb04
173 #define rPdp_AntA_8						0xb08
174 #define rPdp_AntA_C						0xb0c
175 #define rPdp_AntA_10					0xb10
176 #define rPdp_AntA_14					0xb14
177 #define rPdp_AntA_18					0xb18
178 #define rPdp_AntA_1C					0xb1c
179 #define rPdp_AntA_20					0xb20
180 #define rPdp_AntA_24					0xb24
181 
182 #define rConfig_Pmpd_AntA				0xb28
183 #define rConfig_ram64x16				0xb2c
184 
185 #define rBndA							0xb30
186 #define rHssiPar						0xb34
187 
188 #define rConfig_AntA					0xb68
189 #define rConfig_AntB					0xb6c
190 
191 #define rPdp_AntB						0xb70
192 #define rPdp_AntB_4						0xb74
193 #define rPdp_AntB_8						0xb78
194 #define rPdp_AntB_C						0xb7c
195 #define rPdp_AntB_10					0xb80
196 #define rPdp_AntB_14					0xb84
197 #define rPdp_AntB_18					0xb88
198 #define rPdp_AntB_1C					0xb8c
199 #define rPdp_AntB_20					0xb90
200 #define rPdp_AntB_24					0xb94
201 
202 #define rConfig_Pmpd_AntB				0xb98
203 
204 #define rBndB							0xba0
205 
206 #define rAPK							0xbd8
207 #define rPm_Rx0_AntA					0xbdc
208 #define rPm_Rx1_AntA					0xbe0
209 #define rPm_Rx2_AntA					0xbe4
210 #define rPm_Rx3_AntA					0xbe8
211 #define rPm_Rx0_AntB					0xbec
212 #define rPm_Rx1_AntB					0xbf0
213 #define rPm_Rx2_AntB					0xbf4
214 #define rPm_Rx3_AntB					0xbf8
215 /*
216  * 6. PageC(0xC00)
217  *   */
218 #define		rOFDM0_LSTF				0xc00
219 
220 #define		rOFDM0_TRxPathEnable		0xc04
221 #define		rOFDM0_TRMuxPar			0xc08
222 #define		rOFDM0_TRSWIsolation		0xc0c
223 
224 #define		rOFDM0_XARxAFE			0xc10  /* RxIQ DC offset, Rx digital filter, DC notch filter */
225 #define		rOFDM0_XARxIQImbalance    	0xc14  /* RxIQ imblance matrix */
226 #define		rOFDM0_XBRxAFE		0xc18
227 #define		rOFDM0_XBRxIQImbalance	0xc1c
228 #define		rOFDM0_XCRxAFE		0xc20
229 #define		rOFDM0_XCRxIQImbalance	0xc24
230 #define		rOFDM0_XDRxAFE		0xc28
231 #define		rOFDM0_XDRxIQImbalance	0xc2c
232 
233 #define		rOFDM0_RxDetector1			0xc30  /* PD, BW & SBD	 */ /* DM tune init gain */
234 #define		rOFDM0_RxDetector2			0xc34  /* SBD & Fame Sync. */
235 #define		rOFDM0_RxDetector3			0xc38  /* Frame Sync. */
236 #define		rOFDM0_RxDetector4			0xc3c  /* PD, SBD, Frame Sync & Short-GI */
237 
238 #define		rOFDM0_RxDSP				0xc40  /* Rx Sync Path */
239 #define		rOFDM0_CFOandDAGC		0xc44  /* CFO & DAGC */
240 #define		rOFDM0_CCADropThreshold	0xc48 /* CCA Drop threshold */
241 #define		rOFDM0_ECCAThreshold		0xc4c /* energy CCA */
242 
243 #define		rOFDM0_XAAGCCore1			0xc50	/* DIG */
244 #define		rOFDM0_XAAGCCore2			0xc54
245 #define		rOFDM0_XBAGCCore1			0xc58
246 #define		rOFDM0_XBAGCCore2			0xc5c
247 #define		rOFDM0_XCAGCCore1			0xc60
248 #define		rOFDM0_XCAGCCore2			0xc64
249 #define		rOFDM0_XDAGCCore1			0xc68
250 #define		rOFDM0_XDAGCCore2			0xc6c
251 
252 #define		rOFDM0_AGCParameter1			0xc70
253 #define		rOFDM0_AGCParameter2			0xc74
254 #define		rOFDM0_AGCRSSITable			0xc78
255 #define		rOFDM0_HTSTFAGC				0xc7c
256 
257 #define		rOFDM0_XATxIQImbalance		0xc80	/* TX PWR TRACK and DIG */
258 #define		rOFDM0_XATxAFE				0xc84
259 #define		rOFDM0_XBTxIQImbalance		0xc88
260 #define		rOFDM0_XBTxAFE				0xc8c
261 #define		rOFDM0_XCTxIQImbalance		0xc90
262 #define		rOFDM0_XCTxAFE			0xc94
263 #define		rOFDM0_XDTxIQImbalance		0xc98
264 #define		rOFDM0_XDTxAFE				0xc9c
265 
266 #define		rOFDM0_RxIQExtAnta			0xca0
267 #define		rOFDM0_TxCoeff1				0xca4
268 #define		rOFDM0_TxCoeff2				0xca8
269 #define		rOFDM0_TxCoeff3				0xcac
270 #define		rOFDM0_TxCoeff4				0xcb0
271 #define		rOFDM0_TxCoeff5				0xcb4
272 #define		rOFDM0_TxCoeff6				0xcb8
273 #define		rOFDM0_RxHPParameter			0xce0
274 #define		rOFDM0_TxPseudoNoiseWgt		0xce4
275 #define		rOFDM0_FrameSync				0xcf0
276 #define		rOFDM0_DFSReport				0xcf4
277 
278 /*
279  * 7. PageD(0xD00)
280  *   */
281 #define		rOFDM1_LSTF					0xd00
282 #define		rOFDM1_TRxPathEnable			0xd04
283 
284 #define		rOFDM1_CFO						0xd08	/* No setting now */
285 #define		rOFDM1_CSI1					0xd10
286 #define		rOFDM1_SBD						0xd14
287 #define		rOFDM1_CSI2					0xd18
288 #define		rOFDM1_CFOTracking			0xd2c
289 #define		rOFDM1_TRxMesaure1			0xd34
290 #define		rOFDM1_IntfDet					0xd3c
291 #define		rOFDM1_PseudoNoiseStateAB		0xd50
292 #define		rOFDM1_PseudoNoiseStateCD		0xd54
293 #define		rOFDM1_RxPseudoNoiseWgt		0xd58
294 
295 #define		rOFDM_PHYCounter1				0xda0  /* cca, parity fail */
296 #define		rOFDM_PHYCounter2				0xda4  /* rate illegal, crc8 fail */
297 #define		rOFDM_PHYCounter3				0xda8  /* MCS not support */
298 
299 #define		rOFDM_ShortCFOAB				0xdac	/* No setting now */
300 #define		rOFDM_ShortCFOCD				0xdb0
301 #define		rOFDM_LongCFOAB				0xdb4
302 #define		rOFDM_LongCFOCD				0xdb8
303 #define		rOFDM_TailCFOAB				0xdbc
304 #define		rOFDM_TailCFOCD				0xdc0
305 #define		rOFDM_PWMeasure1		0xdc4
306 #define		rOFDM_PWMeasure2		0xdc8
307 #define		rOFDM_BWReport				0xdcc
308 #define		rOFDM_AGCReport				0xdd0
309 #define		rOFDM_RxSNR					0xdd4
310 #define		rOFDM_RxEVMCSI				0xdd8
311 #define		rOFDM_SIGReport				0xddc
312 
313 
314 /*
315  * 8. PageE(0xE00)
316  *   */
317 #define		rTxAGC_A_Rate18_06			0xe00
318 #define		rTxAGC_A_Rate54_24			0xe04
319 #define		rTxAGC_A_CCK1_Mcs32			0xe08
320 #define		rTxAGC_A_Mcs03_Mcs00			0xe10
321 #define		rTxAGC_A_Mcs07_Mcs04			0xe14
322 #define		rTxAGC_A_Mcs11_Mcs08			0xe18
323 #define		rTxAGC_A_Mcs15_Mcs12			0xe1c
324 
325 #define		rFPGA0_IQK					0xe28
326 #define		rTx_IQK_Tone_A				0xe30
327 #define		rRx_IQK_Tone_A				0xe34
328 #define		rTx_IQK_PI_A					0xe38
329 #define		rRx_IQK_PI_A					0xe3c
330 
331 #define		rTx_IQK						0xe40
332 #define		rRx_IQK						0xe44
333 #define		rIQK_AGC_Pts					0xe48
334 #define		rIQK_AGC_Rsp					0xe4c
335 #define		rTx_IQK_Tone_B				0xe50
336 #define		rRx_IQK_Tone_B				0xe54
337 #define		rTx_IQK_PI_B					0xe58
338 #define		rRx_IQK_PI_B					0xe5c
339 #define		rIQK_AGC_Cont				0xe60
340 
341 #define		rBlue_Tooth					0xe6c
342 #define		rRx_Wait_CCA					0xe70
343 #define		rTx_CCK_RFON					0xe74
344 #define		rTx_CCK_BBON				0xe78
345 #define		rTx_OFDM_RFON				0xe7c
346 #define		rTx_OFDM_BBON				0xe80
347 #define		rTx_To_Rx					0xe84
348 #define		rTx_To_Tx					0xe88
349 #define		rRx_CCK						0xe8c
350 
351 #define		rTx_Power_Before_IQK_A		0xe94
352 #define		rTx_Power_After_IQK_A			0xe9c
353 
354 #define		rRx_Power_Before_IQK_A		0xea0
355 #define		rRx_Power_Before_IQK_A_2		0xea4
356 #define		rRx_Power_After_IQK_A			0xea8
357 #define		rRx_Power_After_IQK_A_2		0xeac
358 
359 #define		rTx_Power_Before_IQK_B		0xeb4
360 #define		rTx_Power_After_IQK_B			0xebc
361 
362 #define		rRx_Power_Before_IQK_B		0xec0
363 #define		rRx_Power_Before_IQK_B_2		0xec4
364 #define		rRx_Power_After_IQK_B			0xec8
365 #define		rRx_Power_After_IQK_B_2		0xecc
366 
367 #define		rRx_OFDM					0xed0
368 #define		rRx_Wait_RIFS				0xed4
369 #define		rRx_TO_Rx					0xed8
370 #define		rStandby						0xedc
371 #define		rSleep						0xee0
372 #define		rPMPD_ANAEN				0xeec
373 
374 /*
375  * 7. RF Register 0x00-0x2E (RF 8256)
376  * RF-0222D 0x00-3F
377  *
378  * Zebra1 */
379 #define		rZebra1_HSSIEnable				0x0	/* Useless now */
380 #define		rZebra1_TRxEnable1				0x1
381 #define		rZebra1_TRxEnable2				0x2
382 #define		rZebra1_AGC					0x4
383 #define		rZebra1_ChargePump			0x5
384 #define		rZebra1_Channel				0x7	/* RF channel switch */
385 
386 /* #endif */
387 #define		rZebra1_TxGain					0x8	/* Useless now */
388 #define		rZebra1_TxLPF					0x9
389 #define		rZebra1_RxLPF					0xb
390 #define		rZebra1_RxHPFCorner			0xc
391 
392 /* Zebra4 */
393 #define		rGlobalCtrl						0	/* Useless now */
394 #define		rRTL8256_TxLPF					19
395 #define		rRTL8256_RxLPF					11
396 
397 /* RTL8258 */
398 #define		rRTL8258_TxLPF					0x11	/* Useless now */
399 #define		rRTL8258_RxLPF					0x13
400 #define		rRTL8258_RSSILPF				0xa
401 
402 /*
403  * RL6052 Register definition
404  *   */
405 #define		RF_AC						0x00	/*  */
406 
407 #define		RF_IQADJ_G1				0x01	/*  */
408 #define		RF_IQADJ_G2				0x02	/*  */
409 #define		RF_BS_PA_APSET_G1_G4		0x03
410 #define		RF_BS_PA_APSET_G5_G8		0x04
411 #define		RF_POW_TRSW				0x05	/*  */
412 
413 #define		RF_GAIN_RX					0x06	/*  */
414 #define		RF_GAIN_TX					0x07	/*  */
415 
416 #define		RF_TXM_IDAC				0x08	/*  */
417 #define		RF_IPA_G					0x09	/*  */
418 #define		RF_TXBIAS_G				0x0A
419 #define		RF_TXPA_AG					0x0B
420 #define		RF_IPA_A					0x0C	/*  */
421 #define		RF_TXBIAS_A				0x0D
422 #define		RF_BS_PA_APSET_G9_G11	0x0E
423 #define		RF_BS_IQGEN				0x0F	/*  */
424 
425 #define		RF_MODE1					0x10	/*  */
426 #define		RF_MODE2					0x11	/*  */
427 
428 #define		RF_RX_AGC_HP				0x12	/*  */
429 #define		RF_TX_AGC					0x13	/*  */
430 #define		RF_BIAS						0x14	/*  */
431 #define		RF_IPA						0x15	/*  */
432 #define		RF_TXBIAS					0x16
433 #define		RF_POW_ABILITY			0x17	/*  */
434 #define		RF_MODE_AG				0x18	/*  */
435 #define		rRfChannel					0x18	/* RF channel and BW switch */
436 #define		RF_CHNLBW					0x18	/* RF channel and BW switch */
437 #define		RF_TOP						0x19	/*  */
438 
439 #define		RF_RX_G1					0x1A	/*  */
440 #define		RF_RX_G2					0x1B	/*  */
441 
442 #define		RF_RX_BB2					0x1C	/*  */
443 #define		RF_RX_BB1					0x1D	/*  */
444 
445 #define		RF_RCK1					0x1E	/*  */
446 #define		RF_RCK2					0x1F	/*  */
447 
448 #define		RF_TX_G1					0x20	/*  */
449 #define		RF_TX_G2					0x21	/*  */
450 #define		RF_TX_G3					0x22	/*  */
451 
452 #define		RF_TX_BB1					0x23	/*  */
453 
454 #define		RF_T_METER					0x24	/*  */
455 
456 #define		RF_SYN_G1					0x25	/* RF TX Power control */
457 #define		RF_SYN_G2					0x26	/* RF TX Power control */
458 #define		RF_SYN_G3					0x27	/* RF TX Power control */
459 #define		RF_SYN_G4					0x28	/* RF TX Power control */
460 #define		RF_SYN_G5					0x29	/* RF TX Power control */
461 #define		RF_SYN_G6					0x2A	/* RF TX Power control */
462 #define		RF_SYN_G7					0x2B	/* RF TX Power control */
463 #define		RF_SYN_G8					0x2C	/* RF TX Power control */
464 
465 #define		RF_RCK_OS					0x30	/* RF TX PA control */
466 
467 #define		RF_TXPA_G1					0x31	/* RF TX PA control */
468 #define		RF_TXPA_G2					0x32	/* RF TX PA control */
469 #define		RF_TXPA_G3					0x33	/* RF TX PA control */
470 #define	RF_TX_BIAS_A				0x35
471 #define	RF_TX_BIAS_D				0x36
472 #define	RF_LOBF_9					0x38
473 #define 	RF_RXRF_A3					0x3C	/*	 */
474 #define	RF_TRSW					0x3F
475 
476 #define	RF_TXRF_A2					0x41
477 #define	RF_TXPA_G4					0x46
478 #define	RF_TXPA_A4					0x4B
479 #define	RF_0x52					0x52
480 #define	RF_WE_LUT					0xEF
481 #define	RF_S0S1					0xB0
482 
483 /*
484  * Bit Mask
485  *
486  * 1. Page1(0x100) */
487 #define		bBBResetB						0x100	/* Useless now? */
488 #define		bGlobalResetB					0x200
489 #define		bOFDMTxStart					0x4
490 #define		bCCKTxStart						0x8
491 #define		bCRC32Debug					0x100
492 #define		bPMACLoopback					0x10
493 #define		bTxLSIG							0xffffff
494 #define		bOFDMTxRate					0xf
495 #define		bOFDMTxReserved				0x10
496 #define		bOFDMTxLength					0x1ffe0
497 #define		bOFDMTxParity					0x20000
498 #define		bTxHTSIG1						0xffffff
499 #define		bTxHTMCSRate					0x7f
500 #define		bTxHTBW						0x80
501 #define		bTxHTLength					0xffff00
502 #define		bTxHTSIG2						0xffffff
503 #define		bTxHTSmoothing					0x1
504 #define		bTxHTSounding					0x2
505 #define		bTxHTReserved					0x4
506 #define		bTxHTAggreation				0x8
507 #define		bTxHTSTBC						0x30
508 #define		bTxHTAdvanceCoding			0x40
509 #define		bTxHTShortGI					0x80
510 #define		bTxHTNumberHT_LTF			0x300
511 #define		bTxHTCRC8						0x3fc00
512 #define		bCounterReset					0x10000
513 #define		bNumOfOFDMTx					0xffff
514 #define		bNumOfCCKTx					0xffff0000
515 #define		bTxIdleInterval					0xffff
516 #define		bOFDMService					0xffff0000
517 #define		bTxMACHeader					0xffffffff
518 #define		bTxDataInit						0xff
519 #define		bTxHTMode						0x100
520 #define		bTxDataType					0x30000
521 #define		bTxRandomSeed					0xffffffff
522 #define		bCCKTxPreamble					0x1
523 #define		bCCKTxSFD						0xffff0000
524 #define		bCCKTxSIG						0xff
525 #define		bCCKTxService					0xff00
526 #define		bCCKLengthExt					0x8000
527 #define		bCCKTxLength					0xffff0000
528 #define		bCCKTxCRC16					0xffff
529 #define		bCCKTxStatus					0x1
530 #define		bOFDMTxStatus					0x2
531 
532 #define		IS_BB_REG_OFFSET_92S(_Offset)		((_Offset >= 0x800) && (_Offset <= 0xfff))
533 
534 /* 2. Page8(0x800) */
535 #define		bRFMOD							0x1	/* Reg 0x800 rFPGA0_RFMOD */
536 #define		bJapanMode						0x2
537 #define		bCCKTxSC						0x30
538 #define		bCCKEn							0x1000000
539 #define		bOFDMEn						0x2000000
540 
541 #define		bOFDMRxADCPhase           		0x10000	/* Useless now */
542 #define		bOFDMTxDACPhase		0x40000
543 #define		bXATxAGC			0x3f
544 
545 #define		bAntennaSelect		0x0300
546 
547 #define		bXBTxAGC                  			0xf00	/* Reg 80c rFPGA0_TxGainStage */
548 #define		bXCTxAGC			0xf000
549 #define		bXDTxAGC			0xf0000
550 
551 #define		bPAStart                  			0xf0000000	/* Useless now */
552 #define		bTRStart			0x00f00000
553 #define		bRFStart			0x0000f000
554 #define		bBBStart			0x000000f0
555 #define		bBBCCKStart		0x0000000f
556 #define		bPAEnd                    			0xf          /* Reg0x814 */
557 #define		bTREnd			0x0f000000
558 #define		bRFEnd			0x000f0000
559 #define		bCCAMask                  			0x000000f0   /* T2R */
560 #define		bR2RCCAMask		0x00000f00
561 #define		bHSSI_R2TDelay		0xf8000000
562 #define		bHSSI_T2RDelay		0xf80000
563 #define		bContTxHSSI               		0x400     /* chane gain at continue Tx */
564 #define		bIGFromCCK		0x200
565 #define		bAGCAddress		0x3f
566 #define		bRxHPTx			0x7000
567 #define		bRxHPT2R			0x38000
568 #define		bRxHPCCKIni		0xc0000
569 #define		bAGCTxCode		0xc00000
570 #define		bAGCRxCode		0x300000
571 
572 #define		b3WireDataLength          		0x800	/* Reg 0x820~84f rFPGA0_XA_HSSIParameter1 */
573 #define		b3WireAddressLength		0x400
574 
575 #define		b3WireRFPowerDown         		0x1	/* Useless now
576  * #define bHWSISelect		0x8 */
577 #define		b5GPAPEPolarity		0x40000000
578 #define		b2GPAPEPolarity		0x80000000
579 #define		bRFSW_TxDefaultAnt		0x3
580 #define		bRFSW_TxOptionAnt		0x30
581 #define		bRFSW_RxDefaultAnt		0x300
582 #define		bRFSW_RxOptionAnt		0x3000
583 #define		bRFSI_3WireData		0x1
584 #define		bRFSI_3WireClock		0x2
585 #define		bRFSI_3WireLoad		0x4
586 #define		bRFSI_3WireRW		0x8
587 #define		bRFSI_3Wire			0xf
588 
589 #define		bRFSI_RFENV               		0x10	/* Reg 0x870 rFPGA0_XAB_RFInterfaceSW */
590 
591 #define		bRFSI_TRSW                		0x20	/* Useless now */
592 #define		bRFSI_TRSWB		0x40
593 #define		bRFSI_ANTSW		0x100
594 #define		bRFSI_ANTSWB		0x200
595 #define		bRFSI_PAPE			0x400
596 #define		bRFSI_PAPE5G		0x800
597 #define		bBandSelect			0x1
598 #define		bHTSIG2_GI			0x80
599 #define		bHTSIG2_Smoothing		0x01
600 #define		bHTSIG2_Sounding		0x02
601 #define		bHTSIG2_Aggreaton		0x08
602 #define		bHTSIG2_STBC		0x30
603 #define		bHTSIG2_AdvCoding		0x40
604 #define		bHTSIG2_NumOfHTLTF	0x300
605 #define		bHTSIG2_CRC8		0x3fc
606 #define		bHTSIG1_MCS		0x7f
607 #define		bHTSIG1_BandWidth		0x80
608 #define		bHTSIG1_HTLength		0xffff
609 #define		bLSIG_Rate			0xf
610 #define		bLSIG_Reserved		0x10
611 #define		bLSIG_Length		0x1fffe
612 #define		bLSIG_Parity			0x20
613 #define		bCCKRxPhase		0x4
614 
615 #define		bLSSIReadAddress          		0x7f800000   /* T65 RF */
616 
617 #define		bLSSIReadEdge             		0x80000000   /* LSSI "Read" edge signal */
618 
619 #define		bLSSIReadBackData         		0xfffff		/* T65 RF */
620 
621 #define		bLSSIReadOKFlag           		0x1000	/* Useless now */
622 #define		bCCKSampleRate            		0x8       /* 0: 44MHz, 1:88MHz      		 */
623 #define		bRegulator0Standby		0x1
624 #define		bRegulatorPLLStandby		0x2
625 #define		bRegulator1Standby		0x4
626 #define		bPLLPowerUp		0x8
627 #define		bDPLLPowerUp		0x10
628 #define		bDA10PowerUp		0x20
629 #define		bAD7PowerUp		0x200
630 #define		bDA6PowerUp		0x2000
631 #define		bXtalPowerUp		0x4000
632 #define		b40MDClkPowerUP		0x8000
633 #define		bDA6DebugMode		0x20000
634 #define		bDA6Swing			0x380000
635 
636 #define		bADClkPhase               		0x4000000	/* Reg 0x880 rFPGA0_AnalogParameter1 20/40 CCK support switch 40/80 BB MHZ */
637 
638 #define		b80MClkDelay              		0x18000000	/* Useless */
639 #define		bAFEWatchDogEnable		0x20000000
640 
641 #define		bXtalCap01                			0xc0000000	/* Reg 0x884 rFPGA0_AnalogParameter2 Crystal cap */
642 #define		bXtalCap23			0x3
643 #define		bXtalCap92x					0x0f000000
644 #define		bXtalCap			0x0f000000
645 
646 #define		bIntDifClkEnable          		0x400	/* Useless */
647 #define		bExtSigClkEnable		0x800
648 #define		bBandgapMbiasPowerUp	0x10000
649 #define		bAD11SHGain		0xc0000
650 #define		bAD11InputRange		0x700000
651 #define		bAD11OPCurrent		0x3800000
652 #define		bIPathLoopback		0x4000000
653 #define		bQPathLoopback		0x8000000
654 #define		bAFELoopback		0x10000000
655 #define		bDA10Swing		0x7e0
656 #define		bDA10Reverse		0x800
657 #define		bDAClkSource		0x1000
658 #define		bAD7InputRange		0x6000
659 #define		bAD7Gain			0x38000
660 #define		bAD7OutputCMMode		0x40000
661 #define		bAD7InputCMMode		0x380000
662 #define		bAD7Current			0xc00000
663 #define		bRegulatorAdjust		0x7000000
664 #define		bAD11PowerUpAtTx		0x1
665 #define		bDA10PSAtTx		0x10
666 #define		bAD11PowerUpAtRx		0x100
667 #define		bDA10PSAtRx		0x1000
668 #define		bCCKRxAGCFormat		0x200
669 #define		bPSDFFTSamplepPoint		0xc000
670 #define		bPSDAverageNum		0x3000
671 #define		bIQPathControl		0xc00
672 #define		bPSDFreq			0x3ff
673 #define		bPSDAntennaPath		0x30
674 #define		bPSDIQSwitch		0x40
675 #define		bPSDRxTrigger		0x400000
676 #define		bPSDTxTrigger		0x80000000
677 #define		bPSDSineToneScale		0x7f000000
678 #define		bPSDReport			0xffff
679 
680 /* 3. Page9(0x900) */
681 #define		bOFDMTxSC                 		0x30000000	/* Useless */
682 #define		bCCKTxOn			0x1
683 #define		bOFDMTxOn		0x2
684 #define		bDebugPage                		0xfff  /* reset debug page and also HWord, LWord */
685 #define		bDebugItem                		0xff   /* reset debug page and LWord */
686 #define		bAntL			0x10
687 #define		bAntNonHT				0x100
688 #define		bAntHT1			0x1000
689 #define		bAntHT2			0x10000
690 #define		bAntHT1S1			0x100000
691 #define		bAntNonHTS1		0x1000000
692 
693 /* 4. PageA(0xA00) */
694 #define		bCCKBBMode				0x3	/* Useless */
695 #define		bCCKTxPowerSaving		0x80
696 #define		bCCKRxPowerSaving		0x40
697 
698 #define		bCCKSideBand			0x10	/* Reg 0xa00 rCCK0_System 20/40 switch */
699 
700 #define		bCCKScramble			0x8	/* Useless */
701 #define		bCCKAntDiversity		0x8000
702 #define		bCCKCarrierRecovery		0x4000
703 #define		bCCKTxRate				0x3000
704 #define		bCCKDCCancel			0x0800
705 #define		bCCKISICancel			0x0400
706 #define		bCCKMatchFilter			0x0200
707 #define		bCCKEqualizer			0x0100
708 #define		bCCKPreambleDetect		0x800000
709 #define		bCCKFastFalseCCA		0x400000
710 #define		bCCKChEstStart			0x300000
711 #define		bCCKCCACount			0x080000
712 #define		bCCKcs_lim				0x070000
713 #define		bCCKBistMode			0x80000000
714 #define		bCCKCCAMask			0x40000000
715 #define		bCCKTxDACPhase		0x4
716 #define		bCCKRxADCPhase		0x20000000   /* r_rx_clk */
717 #define		bCCKr_cp_mode0		0x0100
718 #define		bCCKTxDCOffset			0xf0
719 #define		bCCKRxDCOffset			0xf
720 #define		bCCKCCAMode			0xc000
721 #define		bCCKFalseCS_lim			0x3f00
722 #define		bCCKCS_ratio			0xc00000
723 #define		bCCKCorgBit_sel			0x300000
724 #define		bCCKPD_lim				0x0f0000
725 #define		bCCKNewCCA			0x80000000
726 #define		bCCKRxHPofIG			0x8000
727 #define		bCCKRxIG				0x7f00
728 #define		bCCKLNAPolarity			0x800000
729 #define		bCCKRx1stGain			0x7f0000
730 #define		bCCKRFExtend			0x20000000 /* CCK Rx Iinital gain polarity */
731 #define		bCCKRxAGCSatLevel		0x1f000000
732 #define		bCCKRxAGCSatCount		0xe0
733 #define		bCCKRxRFSettle			0x1f       /* AGCsamp_dly */
734 #define		bCCKFixedRxAGC			0x8000
735 /* #define bCCKRxAGCFormat		0x4000 */   /* remove to HSSI register 0x824 */
736 #define		bCCKAntennaPolarity		0x2000
737 #define		bCCKTxFilterType		0x0c00
738 #define		bCCKRxAGCReportType	0x0300
739 #define		bCCKRxDAGCEn			0x80000000
740 #define		bCCKRxDAGCPeriod		0x20000000
741 #define		bCCKRxDAGCSatLevel		0x1f000000
742 #define		bCCKTimingRecovery		0x800000
743 #define		bCCKTxC0				0x3f0000
744 #define		bCCKTxC1				0x3f000000
745 #define		bCCKTxC2				0x3f
746 #define		bCCKTxC3				0x3f00
747 #define		bCCKTxC4				0x3f0000
748 #define		bCCKTxC5				0x3f000000
749 #define		bCCKTxC6				0x3f
750 #define		bCCKTxC7				0x3f00
751 #define		bCCKDebugPort			0xff0000
752 #define		bCCKDACDebug			0x0f000000
753 #define		bCCKFalseAlarmEnable	0x8000
754 #define		bCCKFalseAlarmRead		0x4000
755 #define		bCCKTRSSI				0x7f
756 #define		bCCKRxAGCReport		0xfe
757 #define		bCCKRxReport_AntSel	0x80000000
758 #define		bCCKRxReport_MFOff		0x40000000
759 #define		bCCKRxRxReport_SQLoss	0x20000000
760 #define		bCCKRxReport_Pktloss	0x10000000
761 #define		bCCKRxReport_Lockedbit	0x08000000
762 #define		bCCKRxReport_RateError	0x04000000
763 #define		bCCKRxReport_RxRate	0x03000000
764 #define		bCCKRxFACounterLower	0xff
765 #define		bCCKRxFACounterUpper	0xff000000
766 #define		bCCKRxHPAGCStart		0xe000
767 #define		bCCKRxHPAGCFinal		0x1c00
768 #define		bCCKRxFalseAlarmEnable	0x8000
769 #define		bCCKFACounterFreeze	0x4000
770 #define		bCCKTxPathSel			0x10000000
771 #define		bCCKDefaultRxPath		0xc000000
772 #define		bCCKOptionRxPath		0x3000000
773 
774 /* 5. PageC(0xC00) */
775 #define		bNumOfSTF				0x3	/* Useless */
776 #define		bShift_L					0xc0
777 #define		bGI_TH					0xc
778 #define		bRxPathA				0x1
779 #define		bRxPathB				0x2
780 #define		bRxPathC				0x4
781 #define		bRxPathD				0x8
782 #define		bTxPathA				0x1
783 #define		bTxPathB				0x2
784 #define		bTxPathC				0x4
785 #define		bTxPathD				0x8
786 #define		bTRSSIFreq				0x200
787 #define		bADCBackoff				0x3000
788 #define		bDFIRBackoff			0xc000
789 #define		bTRSSILatchPhase		0x10000
790 #define		bRxIDCOffset			0xff
791 #define		bRxQDCOffset			0xff00
792 #define		bRxDFIRMode			0x1800000
793 #define		bRxDCNFType			0xe000000
794 #define		bRXIQImb_A				0x3ff
795 #define		bRXIQImb_B				0xfc00
796 #define		bRXIQImb_C				0x3f0000
797 #define		bRXIQImb_D				0xffc00000
798 #define		bDC_dc_Notch			0x60000
799 #define		bRxNBINotch			0x1f000000
800 #define		bPD_TH					0xf
801 #define		bPD_TH_Opt2			0xc000
802 #define		bPWED_TH				0x700
803 #define		bIfMF_Win_L			0x800
804 #define		bPD_Option				0x1000
805 #define		bMF_Win_L				0xe000
806 #define		bBW_Search_L			0x30000
807 #define		bwin_enh_L				0xc0000
808 #define		bBW_TH					0x700000
809 #define		bED_TH2				0x3800000
810 #define		bBW_option				0x4000000
811 #define		bRatio_TH				0x18000000
812 #define		bWindow_L				0xe0000000
813 #define		bSBD_Option				0x1
814 #define		bFrame_TH				0x1c
815 #define		bFS_Option				0x60
816 #define		bDC_Slope_check		0x80
817 #define		bFGuard_Counter_DC_L	0xe00
818 #define		bFrame_Weight_Short	0x7000
819 #define		bSub_Tune				0xe00000
820 #define		bFrame_DC_Length		0xe000000
821 #define		bSBD_start_offset		0x30000000
822 #define		bFrame_TH_2			0x7
823 #define		bFrame_GI2_TH			0x38
824 #define		bGI2_Sync_en			0x40
825 #define		bSarch_Short_Early		0x300
826 #define		bSarch_Short_Late		0xc00
827 #define		bSarch_GI2_Late		0x70000
828 #define		bCFOAntSum				0x1
829 #define		bCFOAcc				0x2
830 #define		bCFOStartOffset			0xc
831 #define		bCFOLookBack			0x70
832 #define		bCFOSumWeight			0x80
833 #define		bDAGCEnable			0x10000
834 #define		bTXIQImb_A				0x3ff
835 #define		bTXIQImb_B				0xfc00
836 #define		bTXIQImb_C				0x3f0000
837 #define		bTXIQImb_D				0xffc00000
838 #define		bTxIDCOffset			0xff
839 #define		bTxQDCOffset			0xff00
840 #define		bTxDFIRMode			0x10000
841 #define		bTxPesudoNoiseOn		0x4000000
842 #define		bTxPesudoNoise_A		0xff
843 #define		bTxPesudoNoise_B		0xff00
844 #define		bTxPesudoNoise_C		0xff0000
845 #define		bTxPesudoNoise_D		0xff000000
846 #define		bCCADropOption			0x20000
847 #define		bCCADropThres			0xfff00000
848 #define		bEDCCA_H				0xf
849 #define		bEDCCA_L				0xf0
850 #define		bLambda_ED			0x300
851 #define		bRxInitialGain			0x7f
852 #define		bRxAntDivEn				0x80
853 #define		bRxAGCAddressForLNA	0x7f00
854 #define		bRxHighPowerFlow		0x8000
855 #define		bRxAGCFreezeThres		0xc0000
856 #define		bRxFreezeStep_AGC1	0x300000
857 #define		bRxFreezeStep_AGC2	0xc00000
858 #define		bRxFreezeStep_AGC3	0x3000000
859 #define		bRxFreezeStep_AGC0	0xc000000
860 #define		bRxRssi_Cmp_En			0x10000000
861 #define		bRxQuickAGCEn			0x20000000
862 #define		bRxAGCFreezeThresMode	0x40000000
863 #define		bRxOverFlowCheckType	0x80000000
864 #define		bRxAGCShift				0x7f
865 #define		bTRSW_Tri_Only			0x80
866 #define		bPowerThres			0x300
867 #define		bRxAGCEn				0x1
868 #define		bRxAGCTogetherEn		0x2
869 #define		bRxAGCMin				0x4
870 #define		bRxHP_Ini				0x7
871 #define		bRxHP_TRLNA			0x70
872 #define		bRxHP_RSSI				0x700
873 #define		bRxHP_BBP1				0x7000
874 #define		bRxHP_BBP2				0x70000
875 #define		bRxHP_BBP3				0x700000
876 #define		bRSSI_H					0x7f0000     /* the threshold for high power */
877 #define		bRSSI_Gen				0x7f000000   /* the threshold for ant diversity */
878 #define		bRxSettle_TRSW			0x7
879 #define		bRxSettle_LNA			0x38
880 #define		bRxSettle_RSSI			0x1c0
881 #define		bRxSettle_BBP			0xe00
882 #define		bRxSettle_RxHP			0x7000
883 #define		bRxSettle_AntSW_RSSI	0x38000
884 #define		bRxSettle_AntSW		0xc0000
885 #define		bRxProcessTime_DAGC	0x300000
886 #define		bRxSettle_HSSI			0x400000
887 #define		bRxProcessTime_BBPPW	0x800000
888 #define		bRxAntennaPowerShift	0x3000000
889 #define		bRSSITableSelect		0xc000000
890 #define		bRxHP_Final				0x7000000
891 #define		bRxHTSettle_BBP			0x7
892 #define		bRxHTSettle_HSSI		0x8
893 #define		bRxHTSettle_RxHP		0x70
894 #define		bRxHTSettle_BBPPW		0x80
895 #define		bRxHTSettle_Idle		0x300
896 #define		bRxHTSettle_Reserved	0x1c00
897 #define		bRxHTRxHPEn			0x8000
898 #define		bRxHTAGCFreezeThres	0x30000
899 #define		bRxHTAGCTogetherEn	0x40000
900 #define		bRxHTAGCMin			0x80000
901 #define		bRxHTAGCEn				0x100000
902 #define		bRxHTDAGCEn			0x200000
903 #define		bRxHTRxHP_BBP			0x1c00000
904 #define		bRxHTRxHP_Final		0xe0000000
905 #define		bRxPWRatioTH			0x3
906 #define		bRxPWRatioEn			0x4
907 #define		bRxMFHold				0x3800
908 #define		bRxPD_Delay_TH1		0x38
909 #define		bRxPD_Delay_TH2		0x1c0
910 #define		bRxPD_DC_COUNT_MAX	0x600
911 /* #define bRxMF_Hold               0x3800 */
912 #define		bRxPD_Delay_TH			0x8000
913 #define		bRxProcess_Delay		0xf0000
914 #define		bRxSearchrange_GI2_Early	0x700000
915 #define		bRxFrame_Guard_Counter_L	0x3800000
916 #define		bRxSGI_Guard_L			0xc000000
917 #define		bRxSGI_Search_L		0x30000000
918 #define		bRxSGI_TH				0xc0000000
919 #define		bDFSCnt0				0xff
920 #define		bDFSCnt1				0xff00
921 #define		bDFSFlag				0xf0000
922 #define		bMFWeightSum			0x300000
923 #define		bMinIdxTH				0x7f000000
924 #define		bDAFormat				0x40000
925 #define		bTxChEmuEnable		0x01000000
926 #define		bTRSWIsolation_A		0x7f
927 #define		bTRSWIsolation_B		0x7f00
928 #define		bTRSWIsolation_C		0x7f0000
929 #define		bTRSWIsolation_D		0x7f000000
930 #define		bExtLNAGain				0x7c00
931 
932 /* 6. PageE(0xE00) */
933 #define		bSTBCEn				0x4	/* Useless */
934 #define		bAntennaMapping		0x10
935 #define		bNss					0x20
936 #define		bCFOAntSumD			0x200
937 #define		bPHYCounterReset		0x8000000
938 #define		bCFOReportGet			0x4000000
939 #define		bOFDMContinueTx		0x10000000
940 #define		bOFDMSingleCarrier		0x20000000
941 #define		bOFDMSingleTone		0x40000000
942 /* #define bRxPath1                 0x01 */
943 /* #define bRxPath2                 0x02 */
944 /* #define bRxPath3                 0x04 */
945 /* #define bRxPath4                 0x08 */
946 /* #define bTxPath1                 0x10 */
947 /* #define bTxPath2                 0x20 */
948 #define		bHTDetect			0x100
949 #define		bCFOEn				0x10000
950 #define		bCFOValue			0xfff00000
951 #define		bSigTone_Re		0x3f
952 #define		bSigTone_Im		0x7f00
953 #define		bCounter_CCA		0xffff
954 #define		bCounter_ParityFail	0xffff0000
955 #define		bCounter_RateIllegal		0xffff
956 #define		bCounter_CRC8Fail	0xffff0000
957 #define		bCounter_MCSNoSupport	0xffff
958 #define		bCounter_FastSync	0xffff
959 #define		bShortCFO			0xfff
960 #define		bShortCFOTLength	12   /* total */
961 #define		bShortCFOFLength	11   /* fraction */
962 #define		bLongCFO			0x7ff
963 #define		bLongCFOTLength	11
964 #define		bLongCFOFLength	11
965 #define		bTailCFO			0x1fff
966 #define		bTailCFOTLength		13
967 #define		bTailCFOFLength		12
968 #define		bmax_en_pwdB		0xffff
969 #define		bCC_power_dB		0xffff0000
970 #define		bnoise_pwdB		0xffff
971 #define		bPowerMeasTLength	10
972 #define		bPowerMeasFLength	3
973 #define		bRx_HT_BW			0x1
974 #define		bRxSC				0x6
975 #define		bRx_HT				0x8
976 #define		bNB_intf_det_on		0x1
977 #define		bIntf_win_len_cfg	0x30
978 #define		bNB_Intf_TH_cfg		0x1c0
979 #define		bRFGain				0x3f
980 #define		bTableSel			0x40
981 #define		bTRSW				0x80
982 #define		bRxSNR_A			0xff
983 #define		bRxSNR_B			0xff00
984 #define		bRxSNR_C			0xff0000
985 #define		bRxSNR_D			0xff000000
986 #define		bSNREVMTLength		8
987 #define		bSNREVMFLength		1
988 #define		bCSI1st				0xff
989 #define		bCSI2nd				0xff00
990 #define		bRxEVM1st			0xff0000
991 #define		bRxEVM2nd			0xff000000
992 #define		bSIGEVM			0xff
993 #define		bPWDB				0xff00
994 #define		bSGIEN				0x10000
995 
996 #define		bSFactorQAM1		0xf	/* Useless */
997 #define		bSFactorQAM2		0xf0
998 #define		bSFactorQAM3		0xf00
999 #define		bSFactorQAM4		0xf000
1000 #define		bSFactorQAM5		0xf0000
1001 #define		bSFactorQAM6		0xf0000
1002 #define		bSFactorQAM7		0xf00000
1003 #define		bSFactorQAM8		0xf000000
1004 #define		bSFactorQAM9		0xf0000000
1005 #define		bCSIScheme			0x100000
1006 
1007 #define		bNoiseLvlTopSet		0x3	/* Useless */
1008 #define		bChSmooth			0x4
1009 #define		bChSmoothCfg1		0x38
1010 #define		bChSmoothCfg2		0x1c0
1011 #define		bChSmoothCfg3		0xe00
1012 #define		bChSmoothCfg4		0x7000
1013 #define		bMRCMode			0x800000
1014 #define		bTHEVMCfg			0x7000000
1015 
1016 #define		bLoopFitType		0x1	/* Useless */
1017 #define		bUpdCFO			0x40
1018 #define		bUpdCFOOffData		0x80
1019 #define		bAdvUpdCFO			0x100
1020 #define		bAdvTimeCtrl		0x800
1021 #define		bUpdClko			0x1000
1022 #define		bFC					0x6000
1023 #define		bTrackingMode		0x8000
1024 #define		bPhCmpEnable		0x10000
1025 #define		bUpdClkoLTF		0x20000
1026 #define		bComChCFO			0x40000
1027 #define		bCSIEstiMode		0x80000
1028 #define		bAdvUpdEqz			0x100000
1029 #define		bUChCfg				0x7000000
1030 #define		bUpdEqz			0x8000000
1031 
1032 /* Rx Pseduo noise */
1033 #define		bRxPesudoNoiseOn		0x20000000	/* Useless */
1034 #define		bRxPesudoNoise_A		0xff
1035 #define		bRxPesudoNoise_B		0xff00
1036 #define		bRxPesudoNoise_C		0xff0000
1037 #define		bRxPesudoNoise_D		0xff000000
1038 #define		bPesudoNoiseState_A	0xffff
1039 #define		bPesudoNoiseState_B	0xffff0000
1040 #define		bPesudoNoiseState_C	0xffff
1041 #define		bPesudoNoiseState_D	0xffff0000
1042 
1043 /* 7. RF Register
1044  * Zebra1 */
1045 #define		bZebra1_HSSIEnable		0x8		/* Useless */
1046 #define		bZebra1_TRxControl		0xc00
1047 #define		bZebra1_TRxGainSetting	0x07f
1048 #define		bZebra1_RxCorner		0xc00
1049 #define		bZebra1_TxChargePump	0x38
1050 #define		bZebra1_RxChargePump	0x7
1051 #define		bZebra1_ChannelNum	0xf80
1052 #define		bZebra1_TxLPFBW		0x400
1053 #define		bZebra1_RxLPFBW		0x600
1054 
1055 /* Zebra4 */
1056 #define		bRTL8256RegModeCtrl1	0x100	/* Useless */
1057 #define		bRTL8256RegModeCtrl0	0x40
1058 #define		bRTL8256_TxLPFBW		0x18
1059 #define		bRTL8256_RxLPFBW		0x600
1060 
1061 /* RTL8258 */
1062 #define		bRTL8258_TxLPFBW		0xc	/* Useless */
1063 #define		bRTL8258_RxLPFBW		0xc00
1064 #define		bRTL8258_RSSILPFBW	0xc0
1065 
1066 
1067 /*
1068  * Other Definition
1069  *   */
1070 
1071 /* byte endable for sb_write */
1072 #define		bByte0				0x1	/* Useless */
1073 #define		bByte1				0x2
1074 #define		bByte2				0x4
1075 #define		bByte3				0x8
1076 #define		bWord0				0x3
1077 #define		bWord1				0xc
1078 #define		bDWord				0xf
1079 
1080 /* for PutRegsetting & GetRegSetting BitMask */
1081 #define		bMaskByte0			0xff	/* Reg 0xc50 rOFDM0_XAAGCCore~0xC6f */
1082 #define		bMaskByte1			0xff00
1083 #define		bMaskByte2			0xff0000
1084 #define		bMaskByte3			0xff000000
1085 #define		bMaskHWord		0xffff0000
1086 #define		bMaskLWord			0x0000ffff
1087 #define		bMaskDWord		0xffffffff
1088 #define		bMaskH3Bytes		0xffffff00
1089 #define		bMask12Bits			0xfff
1090 #define		bMaskH4Bits			0xf0000000
1091 #define		bMaskOFDM_D		0xffc00000
1092 #define		bMaskCCK			0x3f3f3f3f
1093 
1094 
1095 #define		bEnable			0x1	/* Useless */
1096 #define		bDisable		0x0
1097 
1098 #define		LeftAntenna		0x0	/* Useless */
1099 #define		RightAntenna	0x1
1100 
1101 #define		tCheckTxStatus		500   /* 500ms */ /* Useless */
1102 #define		tUpdateRxCounter	100   /* 100ms */
1103 
1104 #define		rateCCK		0	/* Useless */
1105 #define		rateOFDM	1
1106 #define		rateHT		2
1107 
1108 /* define Register-End */
1109 #define		bPMAC_End			0x1ff	/* Useless */
1110 #define		bFPGAPHY0_End		0x8ff
1111 #define		bFPGAPHY1_End		0x9ff
1112 #define		bCCKPHY0_End		0xaff
1113 #define		bOFDMPHY0_End		0xcff
1114 #define		bOFDMPHY1_End		0xdff
1115 
1116 /* define max debug item in each debug page
1117  * #define bMaxItem_FPGA_PHY0        0x9
1118  * #define bMaxItem_FPGA_PHY1        0x3
1119  * #define bMaxItem_PHY_11B          0x16
1120  * #define bMaxItem_OFDM_PHY0        0x29
1121  * #define bMaxItem_OFDM_PHY1        0x0 */
1122 
1123 #define		bPMACControl		0x0		/* Useless */
1124 #define		bWMACControl		0x1
1125 #define		bWNICControl		0x2
1126 
1127 #define		PathA			0x0	/* Useless */
1128 #define		PathB			0x1
1129 #define		PathC			0x2
1130 #define		PathD			0x3
1131 
1132 #endif
1133