1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /****************************************************************************** 3 * 4 * Copyright(c) 2007 - 2017 Realtek Corporation. 5 * 6 * This program is free software; you can redistribute it and/or modify it 7 * under the terms of version 2 of the GNU General Public License as 8 * published by the Free Software Foundation. 9 * 10 * This program is distributed in the hope that it will be useful, but WITHOUT 11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13 * more details. 14 * 15 *****************************************************************************/ 16 #ifndef __RTL8710B_XMIT_H__ 17 #define __RTL8710B_XMIT_H__ 18 19 20 #define MAX_TID (15) 21 22 23 #ifndef __INC_HAL8710BDESC_H 24 #define __INC_HAL8710BDESC_H 25 26 #define RX_STATUS_DESC_SIZE_8710B 24 27 #define RX_DRV_INFO_SIZE_UNIT_8710B 8 28 29 30 /* DWORD 0 */ 31 #define SET_RX_STATUS_DESC_PKT_LEN_8710B(__pRxStatusDesc, __Value) \ 32 SET_BITS_TO_LE_4BYTE(__pRxStatusDesc, 0, 14, __Value) 33 #define SET_RX_STATUS_DESC_EOR_8710B(__pRxStatusDesc, __Value) \ 34 SET_BITS_TO_LE_4BYTE(__pRxStatusDesc, 30, 1, __Value) 35 #define SET_RX_STATUS_DESC_OWN_8710B(__pRxStatusDesc, __Value) \ 36 SET_BITS_TO_LE_4BYTE(__pRxStatusDesc, 31, 1, __Value) 37 38 #define GET_RX_STATUS_DESC_PKT_LEN_8710B(__pRxStatusDesc) \ 39 LE_BITS_TO_4BYTE(__pRxStatusDesc, 0, 14) 40 #define GET_RX_STATUS_DESC_CRC32_8710B(__pRxStatusDesc) \ 41 LE_BITS_TO_4BYTE(__pRxStatusDesc, 14, 1) 42 #define GET_RX_STATUS_DESC_ICV_8710B(__pRxStatusDesc) \ 43 LE_BITS_TO_4BYTE(__pRxStatusDesc, 15, 1) 44 #define GET_RX_STATUS_DESC_DRVINFO_SIZE_8710B(__pRxStatusDesc) \ 45 LE_BITS_TO_4BYTE(__pRxStatusDesc, 16, 4) 46 #define GET_RX_STATUS_DESC_SECURITY_8710B(__pRxStatusDesc) \ 47 LE_BITS_TO_4BYTE(__pRxStatusDesc, 20, 3) 48 #define GET_RX_STATUS_DESC_QOS_8710B(__pRxStatusDesc) \ 49 LE_BITS_TO_4BYTE(__pRxStatusDesc, 23, 1) 50 #define GET_RX_STATUS_DESC_SHIFT_8710B(__pRxStatusDesc) \ 51 LE_BITS_TO_4BYTE(__pRxStatusDesc, 24, 2) 52 #define GET_RX_STATUS_DESC_PHY_STATUS_8710B(__pRxStatusDesc) \ 53 LE_BITS_TO_4BYTE(__pRxStatusDesc, 26, 1) 54 #define GET_RX_STATUS_DESC_SWDEC_8710B(__pRxStatusDesc) \ 55 LE_BITS_TO_4BYTE(__pRxStatusDesc, 27, 1) 56 #define GET_RX_STATUS_DESC_EOR_8710B(__pRxStatusDesc) \ 57 LE_BITS_TO_4BYTE(__pRxStatusDesc, 30, 1) 58 #define GET_RX_STATUS_DESC_OWN_8710B(__pRxStatusDesc) \ 59 LE_BITS_TO_4BYTE(__pRxStatusDesc, 31, 1) 60 61 /* DWORD 1 */ 62 #define GET_RX_STATUS_DESC_MACID_8710B(__pRxDesc) \ 63 LE_BITS_TO_4BYTE(__pRxDesc+4, 0, 7) 64 #define GET_RX_STATUS_DESC_TID_8710B(__pRxDesc) \ 65 LE_BITS_TO_4BYTE(__pRxDesc+4, 8, 4) 66 #define GET_RX_STATUS_DESC_AMSDU_8710B(__pRxDesc) \ 67 LE_BITS_TO_4BYTE(__pRxDesc+4, 13, 1) 68 #define GET_RX_STATUS_DESC_RXID_MATCH_8710B(__pRxDesc) \ 69 LE_BITS_TO_4BYTE(__pRxDesc+4, 14, 1) 70 #define GET_RX_STATUS_DESC_PAGGR_8710B(__pRxDesc) \ 71 LE_BITS_TO_4BYTE(__pRxDesc+4, 15, 1) 72 #define GET_RX_STATUS_DESC_A1_FIT_8710B(__pRxDesc) \ 73 LE_BITS_TO_4BYTE(__pRxDesc+4, 16, 4) 74 #define GET_RX_STATUS_DESC_CHKERR_8710B(__pRxDesc) \ 75 LE_BITS_TO_4BYTE(__pRxDesc+4, 20, 1) 76 #define GET_RX_STATUS_DESC_IPVER_8710B(__pRxDesc) \ 77 LE_BITS_TO_4BYTE(__pRxDesc+4, 21, 1) 78 #define GET_RX_STATUS_DESC_IS_TCPUDP__8710B(__pRxDesc) \ 79 LE_BITS_TO_4BYTE(__pRxDesc+4, 22, 1) 80 #define GET_RX_STATUS_DESC_CHK_VLD_8710B(__pRxDesc) \ 81 LE_BITS_TO_4BYTE(__pRxDesc+4, 23, 1) 82 #define GET_RX_STATUS_DESC_PAM_8710B(__pRxDesc) \ 83 LE_BITS_TO_4BYTE(__pRxDesc+4, 24, 1) 84 #define GET_RX_STATUS_DESC_PWR_8710B(__pRxDesc) \ 85 LE_BITS_TO_4BYTE(__pRxDesc+4, 25, 1) 86 #define GET_RX_STATUS_DESC_MORE_DATA_8710B(__pRxDesc) \ 87 LE_BITS_TO_4BYTE(__pRxDesc+4, 26, 1) 88 #define GET_RX_STATUS_DESC_MORE_FRAG_8710B(__pRxDesc) \ 89 LE_BITS_TO_4BYTE(__pRxDesc+4, 27, 1) 90 #define GET_RX_STATUS_DESC_TYPE_8710B(__pRxDesc) \ 91 LE_BITS_TO_4BYTE(__pRxDesc+4, 28, 2) 92 #define GET_RX_STATUS_DESC_MC_8710B(__pRxDesc) \ 93 LE_BITS_TO_4BYTE(__pRxDesc+4, 30, 1) 94 #define GET_RX_STATUS_DESC_BC_8710B(__pRxDesc) \ 95 LE_BITS_TO_4BYTE(__pRxDesc+4, 31, 1) 96 97 /* DWORD 2 */ 98 #define GET_RX_STATUS_DESC_SEQ_8710B(__pRxStatusDesc) \ 99 LE_BITS_TO_4BYTE(__pRxStatusDesc+8, 0, 12) 100 #define GET_RX_STATUS_DESC_FRAG_8710B(__pRxStatusDesc) \ 101 LE_BITS_TO_4BYTE(__pRxStatusDesc+8, 12, 4) 102 #define GET_RX_STATUS_DESC_RX_IS_QOS_8710B(__pRxStatusDesc) \ 103 LE_BITS_TO_4BYTE(__pRxStatusDesc+8, 16, 1) 104 #define GET_RX_STATUS_DESC_WLANHD_IV_LEN_8710B(__pRxStatusDesc) \ 105 LE_BITS_TO_4BYTE(__pRxStatusDesc+8, 18, 6) 106 #define GET_RX_STATUS_DESC_RPT_SEL_8710B(__pRxStatusDesc) \ 107 LE_BITS_TO_4BYTE(__pRxStatusDesc+8, 28, 1) 108 #define GET_RX_STATUS_DESC_FCS_OK_8710B(__pRxStatusDesc) \ 109 LE_BITS_TO_4BYTE(__pRxStatusDesc+8, 31, 1) 110 111 /* DWORD 3 */ 112 #define GET_RX_STATUS_DESC_RX_RATE_8710B(__pRxStatusDesc) \ 113 LE_BITS_TO_4BYTE(__pRxStatusDesc+12, 0, 7) 114 #define GET_RX_STATUS_DESC_HTC_8710B(__pRxStatusDesc) \ 115 LE_BITS_TO_4BYTE(__pRxStatusDesc+12, 10, 1) 116 #define GET_RX_STATUS_DESC_EOSP_8710B(__pRxStatusDesc) \ 117 LE_BITS_TO_4BYTE(__pRxStatusDesc+12, 11, 1) 118 #define GET_RX_STATUS_DESC_BSSID_FIT_8710B(__pRxStatusDesc) \ 119 LE_BITS_TO_4BYTE(__pRxStatusDesc+12, 12, 2) 120 #ifdef CONFIG_USB_RX_AGGREGATION 121 #define GET_RX_STATUS_DESC_USB_AGG_PKTNUM_8710B(__pRxStatusDesc) \ 122 LE_BITS_TO_4BYTE(__pRxStatusDesc+12, 16, 8) 123 #endif 124 #define GET_RX_STATUS_DESC_PATTERN_MATCH_8710B(__pRxDesc) \ 125 LE_BITS_TO_4BYTE(__pRxDesc+12, 29, 1) 126 #define GET_RX_STATUS_DESC_UNICAST_MATCH_8710B(__pRxDesc) \ 127 LE_BITS_TO_4BYTE(__pRxDesc+12, 30, 1) 128 #define GET_RX_STATUS_DESC_MAGIC_MATCH_8710B(__pRxDesc) \ 129 LE_BITS_TO_4BYTE(__pRxDesc+12, 31, 1) 130 131 /* DWORD 6 */ 132 #define GET_RX_STATUS_DESC_MATCH_ID_8710B(__pRxDesc) \ 133 LE_BITS_TO_4BYTE(__pRxDesc+16, 0, 7) 134 135 /* DWORD 5 */ 136 #define GET_RX_STATUS_DESC_TSFL_8710B(__pRxStatusDesc) \ 137 LE_BITS_TO_4BYTE(__pRxStatusDesc+20, 0, 32) 138 139 #define GET_RX_STATUS_DESC_BUFF_ADDR_8710B(__pRxDesc) \ 140 LE_BITS_TO_4BYTE(__pRxDesc+24, 0, 32) 141 #define GET_RX_STATUS_DESC_BUFF_ADDR64_8710B(__pRxDesc) \ 142 LE_BITS_TO_4BYTE(__pRxDesc+28, 0, 32) 143 144 #define SET_RX_STATUS_DESC_BUFF_ADDR_8710B(__pRxDesc, __Value) \ 145 SET_BITS_TO_LE_4BYTE(__pRxDesc+24, 0, 32, __Value) 146 147 148 /* Dword 0, rsvd: bit26, bit28 */ 149 #define GET_TX_DESC_OWN_8710B(__pTxDesc)\ 150 LE_BITS_TO_4BYTE(__pTxDesc, 31, 1) 151 152 #define SET_TX_DESC_PKT_SIZE_8710B(__pTxDesc, __Value) \ 153 SET_BITS_TO_LE_4BYTE(__pTxDesc, 0, 16, __Value) 154 #define SET_TX_DESC_OFFSET_8710B(__pTxDesc, __Value) \ 155 SET_BITS_TO_LE_4BYTE(__pTxDesc, 16, 8, __Value) 156 #define SET_TX_DESC_BMC_8710B(__pTxDesc, __Value) \ 157 SET_BITS_TO_LE_4BYTE(__pTxDesc, 24, 1, __Value) 158 #define SET_TX_DESC_HTC_8710B(__pTxDesc, __Value) \ 159 SET_BITS_TO_LE_4BYTE(__pTxDesc, 25, 1, __Value) 160 #define SET_TX_DESC_AMSDU_PAD_EN_8710B(__pTxDesc, __Value) \ 161 SET_BITS_TO_LE_4BYTE(__pTxDesc, 27, 1, __Value) 162 #define SET_TX_DESC_NO_ACM_8710B(__pTxDesc, __Value) \ 163 SET_BITS_TO_LE_4BYTE(__pTxDesc, 29, 1, __Value) 164 #define SET_TX_DESC_GF_8710B(__pTxDesc, __Value) \ 165 SET_BITS_TO_LE_4BYTE(__pTxDesc, 30, 1, __Value) 166 167 /* Dword 1 */ 168 #define SET_TX_DESC_MACID_8710B(__pTxDesc, __Value) \ 169 SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 0, 7, __Value) 170 #define SET_TX_DESC_QUEUE_SEL_8710B(__pTxDesc, __Value) \ 171 SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 8, 5, __Value) 172 #define SET_TX_DESC_RDG_NAV_EXT_8710B(__pTxDesc, __Value) \ 173 SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 13, 1, __Value) 174 #define SET_TX_DESC_LSIG_TXOP_EN_8710B(__pTxDesc, __Value) \ 175 SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 14, 1, __Value) 176 #define SET_TX_DESC_PIFS_8710B(__pTxDesc, __Value) \ 177 SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 15, 1, __Value) 178 #define SET_TX_DESC_RATE_ID_8710B(__pTxDesc, __Value) \ 179 SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 16, 5, __Value) 180 #define SET_TX_DESC_EN_DESC_ID_8710B(__pTxDesc, __Value) \ 181 SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 21, 1, __Value) 182 #define SET_TX_DESC_SEC_TYPE_8710B(__pTxDesc, __Value) \ 183 SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 22, 2, __Value) 184 #define SET_TX_DESC_PKT_OFFSET_8710B(__pTxDesc, __Value) \ 185 SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 24, 5, __Value) 186 #define SET_TX_DESC_MORE_DATA_8710B(__pTxDesc, __Value) \ 187 SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 29, 1, __Value) 188 189 /* Dword 2 remove P_AID, G_ID field*/ 190 #define SET_TX_DESC_CCA_RTS_8710B(__pTxDesc, __Value) \ 191 SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 10, 2, __Value) 192 #define SET_TX_DESC_AGG_ENABLE_8710B(__pTxDesc, __Value) \ 193 SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 12, 1, __Value) 194 #define SET_TX_DESC_RDG_ENABLE_8710B(__pTxDesc, __Value) \ 195 SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 13, 1, __Value) 196 #define SET_TX_DESC_NULL0_8710B(__pTxDesc, __Value) \ 197 SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 14, 1, __Value) 198 #define SET_TX_DESC_NULL1_8710B(__pTxDesc, __Value) \ 199 SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 15, 1, __Value) 200 #define SET_TX_DESC_BK_8710B(__pTxDesc, __Value) \ 201 SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 16, 1, __Value) 202 #define SET_TX_DESC_MORE_FRAG_8710B(__pTxDesc, __Value) \ 203 SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 17, 1, __Value) 204 #define SET_TX_DESC_RAW_8710B(__pTxDesc, __Value) \ 205 SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 18, 1, __Value) 206 #define SET_TX_DESC_CCX_8710B(__pTxDesc, __Value) \ 207 SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 19, 1, __Value) 208 #define SET_TX_DESC_AMPDU_DENSITY_8710B(__pTxDesc, __Value) \ 209 SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 20, 3, __Value) 210 #define SET_TX_DESC_BT_INT_8710B(__pTxDesc, __Value) \ 211 SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 23, 1, __Value) 212 #define SET_TX_DESC_FTM_EN_8710B(__pTxDesc, __Value) \ 213 SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 30, 1, __Value) 214 215 /* Dword 3 */ 216 #define SET_TX_DESC_NAV_USE_HDR_8710B(__pTxDesc, __Value) \ 217 SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 5, 1, __Value) 218 #define SET_TX_DESC_HWSEQ_SEL_8710B(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 6, 2, __Value) 219 #define SET_TX_DESC_USE_RATE_8710B(__pTxDesc, __Value) \ 220 SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 8, 1, __Value) 221 #define SET_TX_DESC_DISABLE_RTS_FB_8710B(__pTxDesc, __Value) \ 222 SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 9, 1, __Value) 223 #define SET_TX_DESC_DISABLE_FB_8710B(__pTxDesc, __Value) \ 224 SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 10, 1, __Value) 225 #define SET_TX_DESC_CTS2SELF_8710B(__pTxDesc, __Value) \ 226 SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 11, 1, __Value) 227 #define SET_TX_DESC_RTS_ENABLE_8710B(__pTxDesc, __Value) \ 228 SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 12, 1, __Value) 229 #define SET_TX_DESC_HW_RTS_ENABLE_8710B(__pTxDesc, __Value) \ 230 SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 13, 1, __Value) 231 #define SET_TX_DESC_PORT_ID_8710B(__pTxDesc, __Value) \ 232 SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 14, 2, __Value) 233 #define SET_TX_DESC_USE_MAX_LEN_8710B(__pTxDesc, __Value) \ 234 SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 16, 1, __Value) 235 #define SET_TX_DESC_MAX_AGG_NUM_8710B(__pTxDesc, __Value) \ 236 SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 17, 5, __Value) 237 #define SET_TX_DESC_AMPDU_MAX_TIME_8710B(__pTxDesc, __Value) \ 238 SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 24, 8, __Value) 239 240 /* Dword 4 */ 241 #define SET_TX_DESC_TX_RATE_8710B(__pTxDesc, __Value) \ 242 SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 0, 7, __Value) 243 #define SET_TX_DESC_TX_TRY_RATE_8710B(__pTxDesc, __Value) \ 244 SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 7, 1, __Value) 245 #define SET_TX_DESC_DATA_RATE_FB_LIMIT_8710B(__pTxDesc, __Value) \ 246 SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 8, 5, __Value) 247 #define SET_TX_DESC_RTS_RATE_FB_LIMIT_8710B(__pTxDesc, __Value) \ 248 SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 13, 4, __Value) 249 #define SET_TX_DESC_RETRY_LIMIT_ENABLE_8710B(__pTxDesc, __Value) \ 250 SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 17, 1, __Value) 251 #define SET_TX_DESC_DATA_RETRY_LIMIT_8710B(__pTxDesc, __Value) \ 252 SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 18, 6, __Value) 253 #define SET_TX_DESC_RTS_RATE_8710B(__pTxDesc, __Value) \ 254 SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 24, 5, __Value) 255 #define SET_TX_DESC_PCTS_EN_8710B(__pTxDesc, __Value) \ 256 SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 29, 1, __Value) 257 #define SET_TX_DESC_PCTS_MASK_IDX_8710B(__pTxDesc, __Value) \ 258 SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 30, 2, __Value) 259 260 /* Dword 5 */ 261 #define SET_TX_DESC_DATA_SC_8710B(__pTxDesc, __Value) \ 262 SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 0, 4, __Value) 263 #define SET_TX_DESC_DATA_SHORT_8710B(__pTxDesc, __Value) \ 264 SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 4, 1, __Value) 265 #define SET_TX_DESC_DATA_BW_8710B(__pTxDesc, __Value) \ 266 SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 5, 2, __Value) 267 #define SET_TX_DESC_DATA_STBC_8710B(__pTxDesc, __Value) \ 268 SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 8, 2, __Value) 269 #define SET_TX_DESC_RTS_STBC_8710B(__pTxDesc, __Value) \ 270 SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 10, 2, __Value) 271 #define SET_TX_DESC_RTS_SHORT_8710B(__pTxDesc, __Value) \ 272 SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 12, 1, __Value) 273 #define SET_TX_DESC_RTS_SC_8710B(__pTxDesc, __Value) \ 274 SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 13, 4, __Value) 275 #define SET_TX_DESC_PATH_A_EN_8710B(__pTxDesc, __Value) \ 276 SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 24, 1, __Value) 277 #define SET_TX_DESC_TXPWR_OF_SET_8710B(__pTxDesc, __Value) \ 278 SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 28, 3, __Value) 279 280 /* Dword 6 */ 281 #define SET_TX_DESC_SW_DEFINE_8710B(__pTxDesc, __Value) \ 282 SET_BITS_TO_LE_4BYTE(__pTxDesc+24, 0, 12, __Value) 283 #define SET_TX_DESC_MBSSID_8710B(__pTxDesc, __Value) \ 284 SET_BITS_TO_LE_4BYTE(__pTxDesc+24, 12, 4, __Value) 285 #define SET_TX_DESC_RF_SEL_8710B(__pTxDesc, __Value) \ 286 SET_BITS_TO_LE_4BYTE(__pTxDesc+24, 16, 3, __Value) 287 288 /* Dword 7 */ 289 #ifdef CONFIG_PCI_HCI 290 #define SET_TX_DESC_TX_BUFFER_SIZE_8710B(__pTxDesc, __Value) \ 291 SET_BITS_TO_LE_4BYTE(__pTxDesc+28, 0, 16, __Value) 292 #endif 293 294 #ifdef CONFIG_USB_HCI 295 #define SET_TX_DESC_TX_DESC_CHECKSUM_8710B(__pTxDesc, __Value) \ 296 SET_BITS_TO_LE_4BYTE(__pTxDesc+28, 0, 16, __Value) 297 #endif 298 299 #ifdef CONFIG_SDIO_HCI 300 #define SET_TX_DESC_TX_TIMESTAMP_8710B(__pTxDesc, __Value) \ 301 SET_BITS_TO_LE_4BYTE(__pTxDesc+28, 6, 18, __Value) 302 #endif 303 304 #define SET_TX_DESC_USB_TXAGG_NUM_8710B(__pTxDesc, __Value) \ 305 SET_BITS_TO_LE_4BYTE(__pTxDesc+28, 24, 8, __Value) 306 307 /* Dword 8 */ 308 #define SET_TX_DESC_RTS_RC_8710B(__pTxDesc, __Value) \ 309 SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 0, 6, __Value) 310 #define SET_TX_DESC_BAR_RC_8710B(__pTxDesc, __Value) \ 311 SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 6, 2, __Value) 312 #define SET_TX_DESC_DATA_RC_8710B(__pTxDesc, __Value) \ 313 SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 8, 6, __Value) 314 #define SET_TX_DESC_HWSEQ_EN_8710B(__pTxDesc, __Value) \ 315 SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 15, 1, __Value) 316 #define SET_TX_DESC_NEXTHEADPAGE_8710B(__pTxDesc, __Value) \ 317 SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 16, 8, __Value) 318 #define SET_TX_DESC_TAILPAGE_8710B(__pTxDesc, __Value) \ 319 SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 24, 8, __Value) 320 321 /* Dword 9 */ 322 #define SET_TX_DESC_PADDING_LEN_8710B(__pTxDesc, __Value) \ 323 SET_BITS_TO_LE_4BYTE(__pTxDesc+36, 0, 11, __Value) 324 #define SET_TX_DESC_SEQ_8710B(__pTxDesc, __Value) \ 325 SET_BITS_TO_LE_4BYTE(__pTxDesc+36, 12, 12, __Value) 326 #define SET_TX_DESC_FINAL_DATA_RATE_8710B(__pTxDesc, __Value) \ 327 SET_BITS_TO_LE_4BYTE(__pTxDesc+36, 24, 8, __Value) 328 329 330 #define SET_EARLYMODE_PKTNUM_8710B(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 0, 4, __Value) 331 #define SET_EARLYMODE_LEN0_8710B(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 4, 15, __Value) 332 #define SET_EARLYMODE_LEN1_1_8710B(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr, 19, 13, __Value) 333 #define SET_EARLYMODE_LEN1_2_8710B(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr+4, 0, 2, __Value) 334 #define SET_EARLYMODE_LEN2_8710B(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr+4, 2, 15, __Value) 335 #define SET_EARLYMODE_LEN3_8710B(__pAddr, __Value) SET_BITS_TO_LE_4BYTE(__pAddr+4, 17, 15, __Value) 336 337 338 /*-----------------------------------------------------------------*/ 339 /* RTL8710B TX BUFFER DESC */ 340 /*-----------------------------------------------------------------*/ 341 #ifdef CONFIG_64BIT_DMA 342 #define SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+((__Offset)*16), 0, 16, __Valeu) 343 #define SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+((__Offset)*16), 31, 1, __Valeu) 344 #define SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+((__Offset)*16)+4, 0, 32, __Valeu) 345 #define SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+((__Offset)*16)+8, 0, 32, __Valeu) 346 #else 347 #define SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*8), 0, 16, __Valeu) 348 #define SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*8), 31, 1, __Valeu) 349 #define SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*8)+4, 0, 32, __Valeu) 350 #define SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) /* 64 BIT mode only */ 351 #endif 352 /* ********************************************************* */ 353 354 /* 64 bits -- 32 bits */ 355 /* ======= ======= */ 356 /* Dword 0 0 */ 357 #define SET_TX_BUFF_DESC_LEN_0_8710B(__pTxDesc, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc, 0, 14, __Valeu) 358 #define SET_TX_BUFF_DESC_PSB_8710B(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 16, 15, __Value) 359 #define SET_TX_BUFF_DESC_OWN_8710B(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 31, 1, __Value) 360 361 /* Dword 1 1 */ 362 #define SET_TX_BUFF_DESC_ADDR_LOW_0_8710B(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 0, 32, __Value) 363 #define GET_TX_BUFF_DESC_ADDR_LOW_0_8710B(__pTxDesc) LE_BITS_TO_4BYTE(__pTxDesc+4, 0, 32) 364 /* Dword 2 NA */ 365 #define SET_TX_BUFF_DESC_ADDR_HIGH_0_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, 0, __Value) 366 #ifdef CONFIG_64BIT_DMA 367 #define GET_TX_BUFF_DESC_ADDR_HIGH_0_8710B(__pTxDesc) LE_BITS_TO_4BYTE(__pTxDesc+8, 0, 32) 368 #else 369 #define GET_TX_BUFF_DESC_ADDR_HIGH_0_8710B(__pTxDesc) 0 370 #endif 371 /* Dword 3 NA */ 372 /* RESERVED 0 */ 373 /* Dword 4 2 */ 374 #define SET_TX_BUFF_DESC_LEN_1_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pTxDesc, 1, __Value) 375 #define SET_TX_BUFF_DESC_AMSDU_1_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pTxDesc, 1, __Value) 376 /* Dword 5 3 */ 377 #define SET_TX_BUFF_DESC_ADDR_LOW_1_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pTxDesc, 1, __Value) 378 /* Dword 6 NA */ 379 #define SET_TX_BUFF_DESC_ADDR_HIGH_1_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, 1, __Value) 380 /* Dword 7 NA */ 381 /*RESERVED 0 */ 382 /* Dword 8 4 */ 383 #define SET_TX_BUFF_DESC_LEN_2_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pTxDesc, 2, __Value) 384 #define SET_TX_BUFF_DESC_AMSDU_2_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pTxDesc, 2, __Value) 385 /* Dword 9 5 */ 386 #define SET_TX_BUFF_DESC_ADDR_LOW_2_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pTxDesc, 2, __Value) 387 /* Dword 10 NA */ 388 #define SET_TX_BUFF_DESC_ADDR_HIGH_2_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, 2, __Value) 389 /* Dword 11 NA */ 390 /*RESERVED 0 */ 391 /* Dword 12 6 */ 392 #define SET_TX_BUFF_DESC_LEN_3_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pTxDesc, 3, __Value) 393 #define SET_TX_BUFF_DESC_AMSDU_3_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pTxDesc, 3, __Value) 394 /* Dword 13 7 */ 395 #define SET_TX_BUFF_DESC_ADDR_LOW_3_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pTxDesc, 3, __Value) 396 /* Dword 14 NA */ 397 #define SET_TX_BUFF_DESC_ADDR_HIGH_3_8710B(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, 3, __Value) 398 /* Dword 15 NA */ 399 /*RESERVED 0 */ 400 401 402 #endif 403 /* ----------------------------------------------------------- 404 * 405 * Rate 406 * 407 * ----------------------------------------------------------- 408 * CCK Rates, TxHT = 0 */ 409 #define DESC8710B_RATE1M 0x00 410 #define DESC8710B_RATE2M 0x01 411 #define DESC8710B_RATE5_5M 0x02 412 #define DESC8710B_RATE11M 0x03 413 414 /* OFDM Rates, TxHT = 0 */ 415 #define DESC8710B_RATE6M 0x04 416 #define DESC8710B_RATE9M 0x05 417 #define DESC8710B_RATE12M 0x06 418 #define DESC8710B_RATE18M 0x07 419 #define DESC8710B_RATE24M 0x08 420 #define DESC8710B_RATE36M 0x09 421 #define DESC8710B_RATE48M 0x0a 422 #define DESC8710B_RATE54M 0x0b 423 424 /* MCS Rates, TxHT = 1 */ 425 #define DESC8710B_RATEMCS0 0x0c 426 #define DESC8710B_RATEMCS1 0x0d 427 #define DESC8710B_RATEMCS2 0x0e 428 #define DESC8710B_RATEMCS3 0x0f 429 #define DESC8710B_RATEMCS4 0x10 430 #define DESC8710B_RATEMCS5 0x11 431 #define DESC8710B_RATEMCS6 0x12 432 #define DESC8710B_RATEMCS7 0x13 433 #define DESC8710B_RATEMCS8 0x14 434 #define DESC8710B_RATEMCS9 0x15 435 #define DESC8710B_RATEMCS10 0x16 436 #define DESC8710B_RATEMCS11 0x17 437 #define DESC8710B_RATEMCS12 0x18 438 #define DESC8710B_RATEMCS13 0x19 439 #define DESC8710B_RATEMCS14 0x1a 440 #define DESC8710B_RATEMCS15 0x1b 441 #define DESC8710B_RATEVHTSS1MCS0 0x2c 442 #define DESC8710B_RATEVHTSS1MCS1 0x2d 443 #define DESC8710B_RATEVHTSS1MCS2 0x2e 444 #define DESC8710B_RATEVHTSS1MCS3 0x2f 445 #define DESC8710B_RATEVHTSS1MCS4 0x30 446 #define DESC8710B_RATEVHTSS1MCS5 0x31 447 #define DESC8710B_RATEVHTSS1MCS6 0x32 448 #define DESC8710B_RATEVHTSS1MCS7 0x33 449 #define DESC8710B_RATEVHTSS1MCS8 0x34 450 #define DESC8710B_RATEVHTSS1MCS9 0x35 451 #define DESC8710B_RATEVHTSS2MCS0 0x36 452 #define DESC8710B_RATEVHTSS2MCS1 0x37 453 #define DESC8710B_RATEVHTSS2MCS2 0x38 454 #define DESC8710B_RATEVHTSS2MCS3 0x39 455 #define DESC8710B_RATEVHTSS2MCS4 0x3a 456 #define DESC8710B_RATEVHTSS2MCS5 0x3b 457 #define DESC8710B_RATEVHTSS2MCS6 0x3c 458 #define DESC8710B_RATEVHTSS2MCS7 0x3d 459 #define DESC8710B_RATEVHTSS2MCS8 0x3e 460 #define DESC8710B_RATEVHTSS2MCS9 0x3f 461 462 463 #define RX_HAL_IS_CCK_RATE_8710B(pDesc)\ 464 (GET_RX_STATUS_DESC_RX_RATE_8710B(pDesc) == DESC8710B_RATE1M || \ 465 GET_RX_STATUS_DESC_RX_RATE_8710B(pDesc) == DESC8710B_RATE2M || \ 466 GET_RX_STATUS_DESC_RX_RATE_8710B(pDesc) == DESC8710B_RATE5_5M || \ 467 GET_RX_STATUS_DESC_RX_RATE_8710B(pDesc) == DESC8710B_RATE11M) 468 469 #ifdef CONFIG_TRX_BD_ARCH 470 struct tx_desc; 471 #endif 472 473 void rtl8710b_cal_txdesc_chksum(struct tx_desc *ptxdesc); 474 void rtl8710b_update_txdesc(struct xmit_frame *pxmitframe, u8 *pmem); 475 void rtl8710b_fill_txdesc_sectype(struct pkt_attrib *pattrib, struct tx_desc *ptxdesc); 476 void rtl8710b_fill_txdesc_vcs(PADAPTER padapter, struct pkt_attrib *pattrib, struct tx_desc *ptxdesc); 477 void rtl8710b_fill_txdesc_phy(PADAPTER padapter, struct pkt_attrib *pattrib, struct tx_desc *ptxdesc); 478 void rtl8710b_fill_fake_txdesc(PADAPTER padapter, u8 *pDesc, u32 BufferLen, u8 IsPsPoll, u8 IsBTQosNull, u8 bDataFrame); 479 480 #if defined(CONFIG_CONCURRENT_MODE) 481 void fill_txdesc_force_bmc_camid(struct pkt_attrib *pattrib, u8 *ptxdesc); 482 #endif 483 void fill_txdesc_bmc_tx_rate(struct pkt_attrib *pattrib, u8 *ptxdesc); 484 485 #if defined(CONFIG_SDIO_HCI) || defined(CONFIG_GSPI_HCI) 486 s32 rtl8710bs_init_xmit_priv(PADAPTER padapter); 487 void rtl8710bs_free_xmit_priv(PADAPTER padapter); 488 s32 rtl8710bs_hal_xmit(PADAPTER padapter, struct xmit_frame *pxmitframe); 489 s32 rtl8710bs_mgnt_xmit(PADAPTER padapter, struct xmit_frame *pmgntframe); 490 s32 rtl8710bs_hal_xmitframe_enqueue(_adapter *padapter, struct xmit_frame *pxmitframe); 491 s32 rtl8710bs_xmit_buf_handler(PADAPTER padapter); 492 thread_return rtl8710bs_xmit_thread(thread_context context); 493 #define hal_xmit_handler rtl8710bs_xmit_buf_handler 494 #endif 495 496 #ifdef CONFIG_USB_HCI 497 s32 rtl8710bu_xmit_buf_handler(PADAPTER padapter); 498 #define hal_xmit_handler rtl8710bu_xmit_buf_handler 499 s32 rtl8710bu_init_xmit_priv(PADAPTER padapter); 500 void rtl8710bu_free_xmit_priv(PADAPTER padapter); 501 s32 rtl8710bu_hal_xmit(PADAPTER padapter, struct xmit_frame *pxmitframe); 502 s32 rtl8710bu_mgnt_xmit(PADAPTER padapter, struct xmit_frame *pmgntframe); 503 s32 rtl8710bu_hal_xmitframe_enqueue(_adapter *padapter, struct xmit_frame *pxmitframe); 504 void rtl8710bu_xmit_tasklet(void *priv); 505 s32 rtl8710bu_xmitframe_complete(_adapter *padapter, struct xmit_priv *pxmitpriv, struct xmit_buf *pxmitbuf); 506 void _dbg_dump_tx_info(_adapter *padapter, int frame_tag, struct tx_desc *ptxdesc); 507 #endif 508 509 #ifdef CONFIG_PCI_HCI 510 s32 rtl8710be_init_xmit_priv(PADAPTER padapter); 511 void rtl8710be_free_xmit_priv(PADAPTER padapter); 512 struct xmit_buf *rtl8710be_dequeue_xmitbuf(struct rtw_tx_ring *ring); 513 void rtl8710be_xmitframe_resume(_adapter *padapter); 514 s32 rtl8710be_hal_xmit(PADAPTER padapter, struct xmit_frame *pxmitframe); 515 s32 rtl8710be_mgnt_xmit(PADAPTER padapter, struct xmit_frame *pmgntframe); 516 s32 rtl8710be_hal_xmitframe_enqueue(_adapter *padapter, struct xmit_frame *pxmitframe); 517 void rtl8710be_xmit_tasklet(void *priv); 518 #endif 519 520 u8 BWMapping_8710B(PADAPTER Adapter, struct pkt_attrib *pattrib); 521 u8 SCMapping_8710B(PADAPTER Adapter, struct pkt_attrib *pattrib); 522 523 #endif 524