1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Linux driver for VMware's vmxnet3 ethernet NIC.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2008-2020, VMware, Inc. All Rights Reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
7*4882a593Smuzhiyun * under the terms of the GNU General Public License as published by the
8*4882a593Smuzhiyun * Free Software Foundation; version 2 of the License and no later version.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but
11*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of
12*4882a593Smuzhiyun * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
13*4882a593Smuzhiyun * NON INFRINGEMENT. See the GNU General Public License for more
14*4882a593Smuzhiyun * details.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
17*4882a593Smuzhiyun * along with this program; if not, write to the Free Software
18*4882a593Smuzhiyun * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * The full GNU General Public License is included in this distribution in
21*4882a593Smuzhiyun * the file called "COPYING".
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Maintained by: pv-drivers@vmware.com
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <net/ip6_checksum.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "vmxnet3_int.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun char vmxnet3_driver_name[] = "vmxnet3";
33*4882a593Smuzhiyun #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun * PCI Device ID Table
37*4882a593Smuzhiyun * Last entry must be all 0s
38*4882a593Smuzhiyun */
39*4882a593Smuzhiyun static const struct pci_device_id vmxnet3_pciid_table[] = {
40*4882a593Smuzhiyun {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
41*4882a593Smuzhiyun {0}
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static int enable_mq = 1;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static void
49*4882a593Smuzhiyun vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun * Enable/Disable the given intr
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun static void
vmxnet3_enable_intr(struct vmxnet3_adapter * adapter,unsigned intr_idx)55*4882a593Smuzhiyun vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static void
vmxnet3_disable_intr(struct vmxnet3_adapter * adapter,unsigned intr_idx)62*4882a593Smuzhiyun vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * Enable/Disable all intrs used by the device
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun static void
vmxnet3_enable_all_intrs(struct vmxnet3_adapter * adapter)72*4882a593Smuzhiyun vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun int i;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun for (i = 0; i < adapter->intr.num_intrs; i++)
77*4882a593Smuzhiyun vmxnet3_enable_intr(adapter, i);
78*4882a593Smuzhiyun adapter->shared->devRead.intrConf.intrCtrl &=
79*4882a593Smuzhiyun cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static void
vmxnet3_disable_all_intrs(struct vmxnet3_adapter * adapter)84*4882a593Smuzhiyun vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun int i;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun adapter->shared->devRead.intrConf.intrCtrl |=
89*4882a593Smuzhiyun cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
90*4882a593Smuzhiyun for (i = 0; i < adapter->intr.num_intrs; i++)
91*4882a593Smuzhiyun vmxnet3_disable_intr(adapter, i);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static void
vmxnet3_ack_events(struct vmxnet3_adapter * adapter,u32 events)96*4882a593Smuzhiyun vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static bool
vmxnet3_tq_stopped(struct vmxnet3_tx_queue * tq,struct vmxnet3_adapter * adapter)103*4882a593Smuzhiyun vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun return tq->stopped;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static void
vmxnet3_tq_start(struct vmxnet3_tx_queue * tq,struct vmxnet3_adapter * adapter)110*4882a593Smuzhiyun vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun tq->stopped = false;
113*4882a593Smuzhiyun netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static void
vmxnet3_tq_wake(struct vmxnet3_tx_queue * tq,struct vmxnet3_adapter * adapter)118*4882a593Smuzhiyun vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun tq->stopped = false;
121*4882a593Smuzhiyun netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static void
vmxnet3_tq_stop(struct vmxnet3_tx_queue * tq,struct vmxnet3_adapter * adapter)126*4882a593Smuzhiyun vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun tq->stopped = true;
129*4882a593Smuzhiyun tq->num_stop++;
130*4882a593Smuzhiyun netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun * Check the link state. This may start or stop the tx queue.
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun static void
vmxnet3_check_link(struct vmxnet3_adapter * adapter,bool affectTxQueue)138*4882a593Smuzhiyun vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun u32 ret;
141*4882a593Smuzhiyun int i;
142*4882a593Smuzhiyun unsigned long flags;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
145*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
146*4882a593Smuzhiyun ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
147*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun adapter->link_speed = ret >> 16;
150*4882a593Smuzhiyun if (ret & 1) { /* Link is up. */
151*4882a593Smuzhiyun netdev_info(adapter->netdev, "NIC Link is Up %d Mbps\n",
152*4882a593Smuzhiyun adapter->link_speed);
153*4882a593Smuzhiyun netif_carrier_on(adapter->netdev);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (affectTxQueue) {
156*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++)
157*4882a593Smuzhiyun vmxnet3_tq_start(&adapter->tx_queue[i],
158*4882a593Smuzhiyun adapter);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun } else {
161*4882a593Smuzhiyun netdev_info(adapter->netdev, "NIC Link is Down\n");
162*4882a593Smuzhiyun netif_carrier_off(adapter->netdev);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (affectTxQueue) {
165*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++)
166*4882a593Smuzhiyun vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static void
vmxnet3_process_events(struct vmxnet3_adapter * adapter)172*4882a593Smuzhiyun vmxnet3_process_events(struct vmxnet3_adapter *adapter)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun int i;
175*4882a593Smuzhiyun unsigned long flags;
176*4882a593Smuzhiyun u32 events = le32_to_cpu(adapter->shared->ecr);
177*4882a593Smuzhiyun if (!events)
178*4882a593Smuzhiyun return;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun vmxnet3_ack_events(adapter, events);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Check if link state has changed */
183*4882a593Smuzhiyun if (events & VMXNET3_ECR_LINK)
184*4882a593Smuzhiyun vmxnet3_check_link(adapter, true);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Check if there is an error on xmit/recv queues */
187*4882a593Smuzhiyun if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
188*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
189*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
190*4882a593Smuzhiyun VMXNET3_CMD_GET_QUEUE_STATUS);
191*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++)
194*4882a593Smuzhiyun if (adapter->tqd_start[i].status.stopped)
195*4882a593Smuzhiyun dev_err(&adapter->netdev->dev,
196*4882a593Smuzhiyun "%s: tq[%d] error 0x%x\n",
197*4882a593Smuzhiyun adapter->netdev->name, i, le32_to_cpu(
198*4882a593Smuzhiyun adapter->tqd_start[i].status.error));
199*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++)
200*4882a593Smuzhiyun if (adapter->rqd_start[i].status.stopped)
201*4882a593Smuzhiyun dev_err(&adapter->netdev->dev,
202*4882a593Smuzhiyun "%s: rq[%d] error 0x%x\n",
203*4882a593Smuzhiyun adapter->netdev->name, i,
204*4882a593Smuzhiyun adapter->rqd_start[i].status.error);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun schedule_work(&adapter->work);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * The device expects the bitfields in shared structures to be written in
213*4882a593Smuzhiyun * little endian. When CPU is big endian, the following routines are used to
214*4882a593Smuzhiyun * correctly read and write into ABI.
215*4882a593Smuzhiyun * The general technique used here is : double word bitfields are defined in
216*4882a593Smuzhiyun * opposite order for big endian architecture. Then before reading them in
217*4882a593Smuzhiyun * driver the complete double word is translated using le32_to_cpu. Similarly
218*4882a593Smuzhiyun * After the driver writes into bitfields, cpu_to_le32 is used to translate the
219*4882a593Smuzhiyun * double words into required format.
220*4882a593Smuzhiyun * In order to avoid touching bits in shared structure more than once, temporary
221*4882a593Smuzhiyun * descriptors are used. These are passed as srcDesc to following functions.
222*4882a593Smuzhiyun */
vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc * srcDesc,struct Vmxnet3_RxDesc * dstDesc)223*4882a593Smuzhiyun static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
224*4882a593Smuzhiyun struct Vmxnet3_RxDesc *dstDesc)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun u32 *src = (u32 *)srcDesc + 2;
227*4882a593Smuzhiyun u32 *dst = (u32 *)dstDesc + 2;
228*4882a593Smuzhiyun dstDesc->addr = le64_to_cpu(srcDesc->addr);
229*4882a593Smuzhiyun *dst = le32_to_cpu(*src);
230*4882a593Smuzhiyun dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc * srcDesc,struct Vmxnet3_TxDesc * dstDesc)233*4882a593Smuzhiyun static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
234*4882a593Smuzhiyun struct Vmxnet3_TxDesc *dstDesc)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun int i;
237*4882a593Smuzhiyun u32 *src = (u32 *)(srcDesc + 1);
238*4882a593Smuzhiyun u32 *dst = (u32 *)(dstDesc + 1);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Working backwards so that the gen bit is set at the end. */
241*4882a593Smuzhiyun for (i = 2; i > 0; i--) {
242*4882a593Smuzhiyun src--;
243*4882a593Smuzhiyun dst--;
244*4882a593Smuzhiyun *dst = cpu_to_le32(*src);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun
vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc * srcDesc,struct Vmxnet3_RxCompDesc * dstDesc)249*4882a593Smuzhiyun static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
250*4882a593Smuzhiyun struct Vmxnet3_RxCompDesc *dstDesc)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun int i = 0;
253*4882a593Smuzhiyun u32 *src = (u32 *)srcDesc;
254*4882a593Smuzhiyun u32 *dst = (u32 *)dstDesc;
255*4882a593Smuzhiyun for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
256*4882a593Smuzhiyun *dst = le32_to_cpu(*src);
257*4882a593Smuzhiyun src++;
258*4882a593Smuzhiyun dst++;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* Used to read bitfield values from double words. */
get_bitfield32(const __le32 * bitfield,u32 pos,u32 size)264*4882a593Smuzhiyun static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun u32 temp = le32_to_cpu(*bitfield);
267*4882a593Smuzhiyun u32 mask = ((1 << size) - 1) << pos;
268*4882a593Smuzhiyun temp &= mask;
269*4882a593Smuzhiyun temp >>= pos;
270*4882a593Smuzhiyun return temp;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #endif /* __BIG_ENDIAN_BITFIELD */
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
280*4882a593Smuzhiyun txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
281*4882a593Smuzhiyun VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
282*4882a593Smuzhiyun # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
283*4882a593Smuzhiyun txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
284*4882a593Smuzhiyun VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
285*4882a593Smuzhiyun # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
286*4882a593Smuzhiyun VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
287*4882a593Smuzhiyun VMXNET3_TCD_GEN_SIZE)
288*4882a593Smuzhiyun # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
289*4882a593Smuzhiyun VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
290*4882a593Smuzhiyun # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
291*4882a593Smuzhiyun (dstrcd) = (tmp); \
292*4882a593Smuzhiyun vmxnet3_RxCompToCPU((rcd), (tmp)); \
293*4882a593Smuzhiyun } while (0)
294*4882a593Smuzhiyun # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
295*4882a593Smuzhiyun (dstrxd) = (tmp); \
296*4882a593Smuzhiyun vmxnet3_RxDescToCPU((rxd), (tmp)); \
297*4882a593Smuzhiyun } while (0)
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun #else
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
302*4882a593Smuzhiyun # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
303*4882a593Smuzhiyun # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
304*4882a593Smuzhiyun # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
305*4882a593Smuzhiyun # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
306*4882a593Smuzhiyun # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun #endif /* __BIG_ENDIAN_BITFIELD */
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static void
vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info * tbi,struct pci_dev * pdev)312*4882a593Smuzhiyun vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
313*4882a593Smuzhiyun struct pci_dev *pdev)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun if (tbi->map_type == VMXNET3_MAP_SINGLE)
316*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, tbi->dma_addr, tbi->len,
317*4882a593Smuzhiyun PCI_DMA_TODEVICE);
318*4882a593Smuzhiyun else if (tbi->map_type == VMXNET3_MAP_PAGE)
319*4882a593Smuzhiyun dma_unmap_page(&pdev->dev, tbi->dma_addr, tbi->len,
320*4882a593Smuzhiyun PCI_DMA_TODEVICE);
321*4882a593Smuzhiyun else
322*4882a593Smuzhiyun BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static int
vmxnet3_unmap_pkt(u32 eop_idx,struct vmxnet3_tx_queue * tq,struct pci_dev * pdev,struct vmxnet3_adapter * adapter)329*4882a593Smuzhiyun vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
330*4882a593Smuzhiyun struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct sk_buff *skb;
333*4882a593Smuzhiyun int entries = 0;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* no out of order completion */
336*4882a593Smuzhiyun BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
337*4882a593Smuzhiyun BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun skb = tq->buf_info[eop_idx].skb;
340*4882a593Smuzhiyun BUG_ON(skb == NULL);
341*4882a593Smuzhiyun tq->buf_info[eop_idx].skb = NULL;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun while (tq->tx_ring.next2comp != eop_idx) {
346*4882a593Smuzhiyun vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
347*4882a593Smuzhiyun pdev);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* update next2comp w/o tx_lock. Since we are marking more,
350*4882a593Smuzhiyun * instead of less, tx ring entries avail, the worst case is
351*4882a593Smuzhiyun * that the tx routine incorrectly re-queues a pkt due to
352*4882a593Smuzhiyun * insufficient tx ring entries.
353*4882a593Smuzhiyun */
354*4882a593Smuzhiyun vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
355*4882a593Smuzhiyun entries++;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun dev_kfree_skb_any(skb);
359*4882a593Smuzhiyun return entries;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static int
vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue * tq,struct vmxnet3_adapter * adapter)364*4882a593Smuzhiyun vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
365*4882a593Smuzhiyun struct vmxnet3_adapter *adapter)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun int completed = 0;
368*4882a593Smuzhiyun union Vmxnet3_GenericDesc *gdesc;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
371*4882a593Smuzhiyun while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
372*4882a593Smuzhiyun /* Prevent any &gdesc->tcd field from being (speculatively)
373*4882a593Smuzhiyun * read before (&gdesc->tcd)->gen is read.
374*4882a593Smuzhiyun */
375*4882a593Smuzhiyun dma_rmb();
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
378*4882a593Smuzhiyun &gdesc->tcd), tq, adapter->pdev,
379*4882a593Smuzhiyun adapter);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
382*4882a593Smuzhiyun gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (completed) {
386*4882a593Smuzhiyun spin_lock(&tq->tx_lock);
387*4882a593Smuzhiyun if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
388*4882a593Smuzhiyun vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
389*4882a593Smuzhiyun VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
390*4882a593Smuzhiyun netif_carrier_ok(adapter->netdev))) {
391*4882a593Smuzhiyun vmxnet3_tq_wake(tq, adapter);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun spin_unlock(&tq->tx_lock);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun return completed;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static void
vmxnet3_tq_cleanup(struct vmxnet3_tx_queue * tq,struct vmxnet3_adapter * adapter)400*4882a593Smuzhiyun vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
401*4882a593Smuzhiyun struct vmxnet3_adapter *adapter)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun int i;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
406*4882a593Smuzhiyun struct vmxnet3_tx_buf_info *tbi;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun tbi = tq->buf_info + tq->tx_ring.next2comp;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
411*4882a593Smuzhiyun if (tbi->skb) {
412*4882a593Smuzhiyun dev_kfree_skb_any(tbi->skb);
413*4882a593Smuzhiyun tbi->skb = NULL;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* sanity check, verify all buffers are indeed unmapped and freed */
419*4882a593Smuzhiyun for (i = 0; i < tq->tx_ring.size; i++) {
420*4882a593Smuzhiyun BUG_ON(tq->buf_info[i].skb != NULL ||
421*4882a593Smuzhiyun tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun tq->tx_ring.gen = VMXNET3_INIT_GEN;
425*4882a593Smuzhiyun tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun tq->comp_ring.gen = VMXNET3_INIT_GEN;
428*4882a593Smuzhiyun tq->comp_ring.next2proc = 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static void
vmxnet3_tq_destroy(struct vmxnet3_tx_queue * tq,struct vmxnet3_adapter * adapter)433*4882a593Smuzhiyun vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
434*4882a593Smuzhiyun struct vmxnet3_adapter *adapter)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun if (tq->tx_ring.base) {
437*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev, tq->tx_ring.size *
438*4882a593Smuzhiyun sizeof(struct Vmxnet3_TxDesc),
439*4882a593Smuzhiyun tq->tx_ring.base, tq->tx_ring.basePA);
440*4882a593Smuzhiyun tq->tx_ring.base = NULL;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun if (tq->data_ring.base) {
443*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev,
444*4882a593Smuzhiyun tq->data_ring.size * tq->txdata_desc_size,
445*4882a593Smuzhiyun tq->data_ring.base, tq->data_ring.basePA);
446*4882a593Smuzhiyun tq->data_ring.base = NULL;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun if (tq->comp_ring.base) {
449*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev, tq->comp_ring.size *
450*4882a593Smuzhiyun sizeof(struct Vmxnet3_TxCompDesc),
451*4882a593Smuzhiyun tq->comp_ring.base, tq->comp_ring.basePA);
452*4882a593Smuzhiyun tq->comp_ring.base = NULL;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun if (tq->buf_info) {
455*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev,
456*4882a593Smuzhiyun tq->tx_ring.size * sizeof(tq->buf_info[0]),
457*4882a593Smuzhiyun tq->buf_info, tq->buf_info_pa);
458*4882a593Smuzhiyun tq->buf_info = NULL;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* Destroy all tx queues */
464*4882a593Smuzhiyun void
vmxnet3_tq_destroy_all(struct vmxnet3_adapter * adapter)465*4882a593Smuzhiyun vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun int i;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++)
470*4882a593Smuzhiyun vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun static void
vmxnet3_tq_init(struct vmxnet3_tx_queue * tq,struct vmxnet3_adapter * adapter)475*4882a593Smuzhiyun vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
476*4882a593Smuzhiyun struct vmxnet3_adapter *adapter)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun int i;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* reset the tx ring contents to 0 and reset the tx ring states */
481*4882a593Smuzhiyun memset(tq->tx_ring.base, 0, tq->tx_ring.size *
482*4882a593Smuzhiyun sizeof(struct Vmxnet3_TxDesc));
483*4882a593Smuzhiyun tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
484*4882a593Smuzhiyun tq->tx_ring.gen = VMXNET3_INIT_GEN;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun memset(tq->data_ring.base, 0,
487*4882a593Smuzhiyun tq->data_ring.size * tq->txdata_desc_size);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* reset the tx comp ring contents to 0 and reset comp ring states */
490*4882a593Smuzhiyun memset(tq->comp_ring.base, 0, tq->comp_ring.size *
491*4882a593Smuzhiyun sizeof(struct Vmxnet3_TxCompDesc));
492*4882a593Smuzhiyun tq->comp_ring.next2proc = 0;
493*4882a593Smuzhiyun tq->comp_ring.gen = VMXNET3_INIT_GEN;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* reset the bookkeeping data */
496*4882a593Smuzhiyun memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
497*4882a593Smuzhiyun for (i = 0; i < tq->tx_ring.size; i++)
498*4882a593Smuzhiyun tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* stats are not reset */
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static int
vmxnet3_tq_create(struct vmxnet3_tx_queue * tq,struct vmxnet3_adapter * adapter)505*4882a593Smuzhiyun vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
506*4882a593Smuzhiyun struct vmxnet3_adapter *adapter)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun size_t sz;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
511*4882a593Smuzhiyun tq->comp_ring.base || tq->buf_info);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun tq->tx_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
514*4882a593Smuzhiyun tq->tx_ring.size * sizeof(struct Vmxnet3_TxDesc),
515*4882a593Smuzhiyun &tq->tx_ring.basePA, GFP_KERNEL);
516*4882a593Smuzhiyun if (!tq->tx_ring.base) {
517*4882a593Smuzhiyun netdev_err(adapter->netdev, "failed to allocate tx ring\n");
518*4882a593Smuzhiyun goto err;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun tq->data_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
522*4882a593Smuzhiyun tq->data_ring.size * tq->txdata_desc_size,
523*4882a593Smuzhiyun &tq->data_ring.basePA, GFP_KERNEL);
524*4882a593Smuzhiyun if (!tq->data_ring.base) {
525*4882a593Smuzhiyun netdev_err(adapter->netdev, "failed to allocate tx data ring\n");
526*4882a593Smuzhiyun goto err;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun tq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
530*4882a593Smuzhiyun tq->comp_ring.size * sizeof(struct Vmxnet3_TxCompDesc),
531*4882a593Smuzhiyun &tq->comp_ring.basePA, GFP_KERNEL);
532*4882a593Smuzhiyun if (!tq->comp_ring.base) {
533*4882a593Smuzhiyun netdev_err(adapter->netdev, "failed to allocate tx comp ring\n");
534*4882a593Smuzhiyun goto err;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun sz = tq->tx_ring.size * sizeof(tq->buf_info[0]);
538*4882a593Smuzhiyun tq->buf_info = dma_alloc_coherent(&adapter->pdev->dev, sz,
539*4882a593Smuzhiyun &tq->buf_info_pa, GFP_KERNEL);
540*4882a593Smuzhiyun if (!tq->buf_info)
541*4882a593Smuzhiyun goto err;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun return 0;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun err:
546*4882a593Smuzhiyun vmxnet3_tq_destroy(tq, adapter);
547*4882a593Smuzhiyun return -ENOMEM;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun static void
vmxnet3_tq_cleanup_all(struct vmxnet3_adapter * adapter)551*4882a593Smuzhiyun vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun int i;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++)
556*4882a593Smuzhiyun vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /*
560*4882a593Smuzhiyun * starting from ring->next2fill, allocate rx buffers for the given ring
561*4882a593Smuzhiyun * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
562*4882a593Smuzhiyun * are allocated or allocation fails
563*4882a593Smuzhiyun */
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun static int
vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue * rq,u32 ring_idx,int num_to_alloc,struct vmxnet3_adapter * adapter)566*4882a593Smuzhiyun vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
567*4882a593Smuzhiyun int num_to_alloc, struct vmxnet3_adapter *adapter)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun int num_allocated = 0;
570*4882a593Smuzhiyun struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
571*4882a593Smuzhiyun struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
572*4882a593Smuzhiyun u32 val;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun while (num_allocated <= num_to_alloc) {
575*4882a593Smuzhiyun struct vmxnet3_rx_buf_info *rbi;
576*4882a593Smuzhiyun union Vmxnet3_GenericDesc *gd;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun rbi = rbi_base + ring->next2fill;
579*4882a593Smuzhiyun gd = ring->base + ring->next2fill;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
582*4882a593Smuzhiyun if (rbi->skb == NULL) {
583*4882a593Smuzhiyun rbi->skb = __netdev_alloc_skb_ip_align(adapter->netdev,
584*4882a593Smuzhiyun rbi->len,
585*4882a593Smuzhiyun GFP_KERNEL);
586*4882a593Smuzhiyun if (unlikely(rbi->skb == NULL)) {
587*4882a593Smuzhiyun rq->stats.rx_buf_alloc_failure++;
588*4882a593Smuzhiyun break;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun rbi->dma_addr = dma_map_single(
592*4882a593Smuzhiyun &adapter->pdev->dev,
593*4882a593Smuzhiyun rbi->skb->data, rbi->len,
594*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
595*4882a593Smuzhiyun if (dma_mapping_error(&adapter->pdev->dev,
596*4882a593Smuzhiyun rbi->dma_addr)) {
597*4882a593Smuzhiyun dev_kfree_skb_any(rbi->skb);
598*4882a593Smuzhiyun rbi->skb = NULL;
599*4882a593Smuzhiyun rq->stats.rx_buf_alloc_failure++;
600*4882a593Smuzhiyun break;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun } else {
603*4882a593Smuzhiyun /* rx buffer skipped by the device */
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
606*4882a593Smuzhiyun } else {
607*4882a593Smuzhiyun BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
608*4882a593Smuzhiyun rbi->len != PAGE_SIZE);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun if (rbi->page == NULL) {
611*4882a593Smuzhiyun rbi->page = alloc_page(GFP_ATOMIC);
612*4882a593Smuzhiyun if (unlikely(rbi->page == NULL)) {
613*4882a593Smuzhiyun rq->stats.rx_buf_alloc_failure++;
614*4882a593Smuzhiyun break;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun rbi->dma_addr = dma_map_page(
617*4882a593Smuzhiyun &adapter->pdev->dev,
618*4882a593Smuzhiyun rbi->page, 0, PAGE_SIZE,
619*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
620*4882a593Smuzhiyun if (dma_mapping_error(&adapter->pdev->dev,
621*4882a593Smuzhiyun rbi->dma_addr)) {
622*4882a593Smuzhiyun put_page(rbi->page);
623*4882a593Smuzhiyun rbi->page = NULL;
624*4882a593Smuzhiyun rq->stats.rx_buf_alloc_failure++;
625*4882a593Smuzhiyun break;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun } else {
628*4882a593Smuzhiyun /* rx buffers skipped by the device */
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
634*4882a593Smuzhiyun gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
635*4882a593Smuzhiyun | val | rbi->len);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* Fill the last buffer but dont mark it ready, or else the
638*4882a593Smuzhiyun * device will think that the queue is full */
639*4882a593Smuzhiyun if (num_allocated == num_to_alloc)
640*4882a593Smuzhiyun break;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
643*4882a593Smuzhiyun num_allocated++;
644*4882a593Smuzhiyun vmxnet3_cmd_ring_adv_next2fill(ring);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun netdev_dbg(adapter->netdev,
648*4882a593Smuzhiyun "alloc_rx_buf: %d allocated, next2fill %u, next2comp %u\n",
649*4882a593Smuzhiyun num_allocated, ring->next2fill, ring->next2comp);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* so that the device can distinguish a full ring and an empty ring */
652*4882a593Smuzhiyun BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun return num_allocated;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun static void
vmxnet3_append_frag(struct sk_buff * skb,struct Vmxnet3_RxCompDesc * rcd,struct vmxnet3_rx_buf_info * rbi)659*4882a593Smuzhiyun vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
660*4882a593Smuzhiyun struct vmxnet3_rx_buf_info *rbi)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun skb_frag_t *frag = skb_shinfo(skb)->frags + skb_shinfo(skb)->nr_frags;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun __skb_frag_set_page(frag, rbi->page);
667*4882a593Smuzhiyun skb_frag_off_set(frag, 0);
668*4882a593Smuzhiyun skb_frag_size_set(frag, rcd->len);
669*4882a593Smuzhiyun skb->data_len += rcd->len;
670*4882a593Smuzhiyun skb->truesize += PAGE_SIZE;
671*4882a593Smuzhiyun skb_shinfo(skb)->nr_frags++;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun static int
vmxnet3_map_pkt(struct sk_buff * skb,struct vmxnet3_tx_ctx * ctx,struct vmxnet3_tx_queue * tq,struct pci_dev * pdev,struct vmxnet3_adapter * adapter)676*4882a593Smuzhiyun vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
677*4882a593Smuzhiyun struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
678*4882a593Smuzhiyun struct vmxnet3_adapter *adapter)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun u32 dw2, len;
681*4882a593Smuzhiyun unsigned long buf_offset;
682*4882a593Smuzhiyun int i;
683*4882a593Smuzhiyun union Vmxnet3_GenericDesc *gdesc;
684*4882a593Smuzhiyun struct vmxnet3_tx_buf_info *tbi = NULL;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun BUG_ON(ctx->copy_size > skb_headlen(skb));
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* use the previous gen bit for the SOP desc */
689*4882a593Smuzhiyun dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
692*4882a593Smuzhiyun gdesc = ctx->sop_txd; /* both loops below can be skipped */
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* no need to map the buffer if headers are copied */
695*4882a593Smuzhiyun if (ctx->copy_size) {
696*4882a593Smuzhiyun ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
697*4882a593Smuzhiyun tq->tx_ring.next2fill *
698*4882a593Smuzhiyun tq->txdata_desc_size);
699*4882a593Smuzhiyun ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
700*4882a593Smuzhiyun ctx->sop_txd->dword[3] = 0;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun tbi = tq->buf_info + tq->tx_ring.next2fill;
703*4882a593Smuzhiyun tbi->map_type = VMXNET3_MAP_NONE;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun netdev_dbg(adapter->netdev,
706*4882a593Smuzhiyun "txd[%u]: 0x%Lx 0x%x 0x%x\n",
707*4882a593Smuzhiyun tq->tx_ring.next2fill,
708*4882a593Smuzhiyun le64_to_cpu(ctx->sop_txd->txd.addr),
709*4882a593Smuzhiyun ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
710*4882a593Smuzhiyun vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /* use the right gen for non-SOP desc */
713*4882a593Smuzhiyun dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* linear part can use multiple tx desc if it's big */
717*4882a593Smuzhiyun len = skb_headlen(skb) - ctx->copy_size;
718*4882a593Smuzhiyun buf_offset = ctx->copy_size;
719*4882a593Smuzhiyun while (len) {
720*4882a593Smuzhiyun u32 buf_size;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (len < VMXNET3_MAX_TX_BUF_SIZE) {
723*4882a593Smuzhiyun buf_size = len;
724*4882a593Smuzhiyun dw2 |= len;
725*4882a593Smuzhiyun } else {
726*4882a593Smuzhiyun buf_size = VMXNET3_MAX_TX_BUF_SIZE;
727*4882a593Smuzhiyun /* spec says that for TxDesc.len, 0 == 2^14 */
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun tbi = tq->buf_info + tq->tx_ring.next2fill;
731*4882a593Smuzhiyun tbi->map_type = VMXNET3_MAP_SINGLE;
732*4882a593Smuzhiyun tbi->dma_addr = dma_map_single(&adapter->pdev->dev,
733*4882a593Smuzhiyun skb->data + buf_offset, buf_size,
734*4882a593Smuzhiyun PCI_DMA_TODEVICE);
735*4882a593Smuzhiyun if (dma_mapping_error(&adapter->pdev->dev, tbi->dma_addr))
736*4882a593Smuzhiyun return -EFAULT;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun tbi->len = buf_size;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
741*4882a593Smuzhiyun BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
744*4882a593Smuzhiyun gdesc->dword[2] = cpu_to_le32(dw2);
745*4882a593Smuzhiyun gdesc->dword[3] = 0;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun netdev_dbg(adapter->netdev,
748*4882a593Smuzhiyun "txd[%u]: 0x%Lx 0x%x 0x%x\n",
749*4882a593Smuzhiyun tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
750*4882a593Smuzhiyun le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
751*4882a593Smuzhiyun vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
752*4882a593Smuzhiyun dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun len -= buf_size;
755*4882a593Smuzhiyun buf_offset += buf_size;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
759*4882a593Smuzhiyun const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
760*4882a593Smuzhiyun u32 buf_size;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun buf_offset = 0;
763*4882a593Smuzhiyun len = skb_frag_size(frag);
764*4882a593Smuzhiyun while (len) {
765*4882a593Smuzhiyun tbi = tq->buf_info + tq->tx_ring.next2fill;
766*4882a593Smuzhiyun if (len < VMXNET3_MAX_TX_BUF_SIZE) {
767*4882a593Smuzhiyun buf_size = len;
768*4882a593Smuzhiyun dw2 |= len;
769*4882a593Smuzhiyun } else {
770*4882a593Smuzhiyun buf_size = VMXNET3_MAX_TX_BUF_SIZE;
771*4882a593Smuzhiyun /* spec says that for TxDesc.len, 0 == 2^14 */
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun tbi->map_type = VMXNET3_MAP_PAGE;
774*4882a593Smuzhiyun tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
775*4882a593Smuzhiyun buf_offset, buf_size,
776*4882a593Smuzhiyun DMA_TO_DEVICE);
777*4882a593Smuzhiyun if (dma_mapping_error(&adapter->pdev->dev, tbi->dma_addr))
778*4882a593Smuzhiyun return -EFAULT;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun tbi->len = buf_size;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
783*4882a593Smuzhiyun BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
786*4882a593Smuzhiyun gdesc->dword[2] = cpu_to_le32(dw2);
787*4882a593Smuzhiyun gdesc->dword[3] = 0;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun netdev_dbg(adapter->netdev,
790*4882a593Smuzhiyun "txd[%u]: 0x%llx %u %u\n",
791*4882a593Smuzhiyun tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
792*4882a593Smuzhiyun le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
793*4882a593Smuzhiyun vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
794*4882a593Smuzhiyun dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun len -= buf_size;
797*4882a593Smuzhiyun buf_offset += buf_size;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun ctx->eop_txd = gdesc;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /* set the last buf_info for the pkt */
804*4882a593Smuzhiyun tbi->skb = skb;
805*4882a593Smuzhiyun tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun return 0;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* Init all tx queues */
812*4882a593Smuzhiyun static void
vmxnet3_tq_init_all(struct vmxnet3_adapter * adapter)813*4882a593Smuzhiyun vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun int i;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++)
818*4882a593Smuzhiyun vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /*
823*4882a593Smuzhiyun * parse relevant protocol headers:
824*4882a593Smuzhiyun * For a tso pkt, relevant headers are L2/3/4 including options
825*4882a593Smuzhiyun * For a pkt requesting csum offloading, they are L2/3 and may include L4
826*4882a593Smuzhiyun * if it's a TCP/UDP pkt
827*4882a593Smuzhiyun *
828*4882a593Smuzhiyun * Returns:
829*4882a593Smuzhiyun * -1: error happens during parsing
830*4882a593Smuzhiyun * 0: protocol headers parsed, but too big to be copied
831*4882a593Smuzhiyun * 1: protocol headers parsed and copied
832*4882a593Smuzhiyun *
833*4882a593Smuzhiyun * Other effects:
834*4882a593Smuzhiyun * 1. related *ctx fields are updated.
835*4882a593Smuzhiyun * 2. ctx->copy_size is # of bytes copied
836*4882a593Smuzhiyun * 3. the portion to be copied is guaranteed to be in the linear part
837*4882a593Smuzhiyun *
838*4882a593Smuzhiyun */
839*4882a593Smuzhiyun static int
vmxnet3_parse_hdr(struct sk_buff * skb,struct vmxnet3_tx_queue * tq,struct vmxnet3_tx_ctx * ctx,struct vmxnet3_adapter * adapter)840*4882a593Smuzhiyun vmxnet3_parse_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
841*4882a593Smuzhiyun struct vmxnet3_tx_ctx *ctx,
842*4882a593Smuzhiyun struct vmxnet3_adapter *adapter)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun u8 protocol = 0;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun if (ctx->mss) { /* TSO */
847*4882a593Smuzhiyun if (VMXNET3_VERSION_GE_4(adapter) && skb->encapsulation) {
848*4882a593Smuzhiyun ctx->l4_offset = skb_inner_transport_offset(skb);
849*4882a593Smuzhiyun ctx->l4_hdr_size = inner_tcp_hdrlen(skb);
850*4882a593Smuzhiyun ctx->copy_size = ctx->l4_offset + ctx->l4_hdr_size;
851*4882a593Smuzhiyun } else {
852*4882a593Smuzhiyun ctx->l4_offset = skb_transport_offset(skb);
853*4882a593Smuzhiyun ctx->l4_hdr_size = tcp_hdrlen(skb);
854*4882a593Smuzhiyun ctx->copy_size = ctx->l4_offset + ctx->l4_hdr_size;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun } else {
857*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_PARTIAL) {
858*4882a593Smuzhiyun /* For encap packets, skb_checksum_start_offset refers
859*4882a593Smuzhiyun * to inner L4 offset. Thus, below works for encap as
860*4882a593Smuzhiyun * well as non-encap case
861*4882a593Smuzhiyun */
862*4882a593Smuzhiyun ctx->l4_offset = skb_checksum_start_offset(skb);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun if (VMXNET3_VERSION_GE_4(adapter) &&
865*4882a593Smuzhiyun skb->encapsulation) {
866*4882a593Smuzhiyun struct iphdr *iph = inner_ip_hdr(skb);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun if (iph->version == 4) {
869*4882a593Smuzhiyun protocol = iph->protocol;
870*4882a593Smuzhiyun } else {
871*4882a593Smuzhiyun const struct ipv6hdr *ipv6h;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun ipv6h = inner_ipv6_hdr(skb);
874*4882a593Smuzhiyun protocol = ipv6h->nexthdr;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun } else {
877*4882a593Smuzhiyun if (ctx->ipv4) {
878*4882a593Smuzhiyun const struct iphdr *iph = ip_hdr(skb);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun protocol = iph->protocol;
881*4882a593Smuzhiyun } else if (ctx->ipv6) {
882*4882a593Smuzhiyun const struct ipv6hdr *ipv6h;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun ipv6h = ipv6_hdr(skb);
885*4882a593Smuzhiyun protocol = ipv6h->nexthdr;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun switch (protocol) {
890*4882a593Smuzhiyun case IPPROTO_TCP:
891*4882a593Smuzhiyun ctx->l4_hdr_size = skb->encapsulation ? inner_tcp_hdrlen(skb) :
892*4882a593Smuzhiyun tcp_hdrlen(skb);
893*4882a593Smuzhiyun break;
894*4882a593Smuzhiyun case IPPROTO_UDP:
895*4882a593Smuzhiyun ctx->l4_hdr_size = sizeof(struct udphdr);
896*4882a593Smuzhiyun break;
897*4882a593Smuzhiyun default:
898*4882a593Smuzhiyun ctx->l4_hdr_size = 0;
899*4882a593Smuzhiyun break;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun ctx->copy_size = min(ctx->l4_offset +
903*4882a593Smuzhiyun ctx->l4_hdr_size, skb->len);
904*4882a593Smuzhiyun } else {
905*4882a593Smuzhiyun ctx->l4_offset = 0;
906*4882a593Smuzhiyun ctx->l4_hdr_size = 0;
907*4882a593Smuzhiyun /* copy as much as allowed */
908*4882a593Smuzhiyun ctx->copy_size = min_t(unsigned int,
909*4882a593Smuzhiyun tq->txdata_desc_size,
910*4882a593Smuzhiyun skb_headlen(skb));
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if (skb->len <= VMXNET3_HDR_COPY_SIZE)
914*4882a593Smuzhiyun ctx->copy_size = skb->len;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun /* make sure headers are accessible directly */
917*4882a593Smuzhiyun if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
918*4882a593Smuzhiyun goto err;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun if (unlikely(ctx->copy_size > tq->txdata_desc_size)) {
922*4882a593Smuzhiyun tq->stats.oversized_hdr++;
923*4882a593Smuzhiyun ctx->copy_size = 0;
924*4882a593Smuzhiyun return 0;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun return 1;
928*4882a593Smuzhiyun err:
929*4882a593Smuzhiyun return -1;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /*
933*4882a593Smuzhiyun * copy relevant protocol headers to the transmit ring:
934*4882a593Smuzhiyun * For a tso pkt, relevant headers are L2/3/4 including options
935*4882a593Smuzhiyun * For a pkt requesting csum offloading, they are L2/3 and may include L4
936*4882a593Smuzhiyun * if it's a TCP/UDP pkt
937*4882a593Smuzhiyun *
938*4882a593Smuzhiyun *
939*4882a593Smuzhiyun * Note that this requires that vmxnet3_parse_hdr be called first to set the
940*4882a593Smuzhiyun * appropriate bits in ctx first
941*4882a593Smuzhiyun */
942*4882a593Smuzhiyun static void
vmxnet3_copy_hdr(struct sk_buff * skb,struct vmxnet3_tx_queue * tq,struct vmxnet3_tx_ctx * ctx,struct vmxnet3_adapter * adapter)943*4882a593Smuzhiyun vmxnet3_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
944*4882a593Smuzhiyun struct vmxnet3_tx_ctx *ctx,
945*4882a593Smuzhiyun struct vmxnet3_adapter *adapter)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun struct Vmxnet3_TxDataDesc *tdd;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun tdd = (struct Vmxnet3_TxDataDesc *)((u8 *)tq->data_ring.base +
950*4882a593Smuzhiyun tq->tx_ring.next2fill *
951*4882a593Smuzhiyun tq->txdata_desc_size);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun memcpy(tdd->data, skb->data, ctx->copy_size);
954*4882a593Smuzhiyun netdev_dbg(adapter->netdev,
955*4882a593Smuzhiyun "copy %u bytes to dataRing[%u]\n",
956*4882a593Smuzhiyun ctx->copy_size, tq->tx_ring.next2fill);
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun static void
vmxnet3_prepare_inner_tso(struct sk_buff * skb,struct vmxnet3_tx_ctx * ctx)961*4882a593Smuzhiyun vmxnet3_prepare_inner_tso(struct sk_buff *skb,
962*4882a593Smuzhiyun struct vmxnet3_tx_ctx *ctx)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun struct tcphdr *tcph = inner_tcp_hdr(skb);
965*4882a593Smuzhiyun struct iphdr *iph = inner_ip_hdr(skb);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (iph->version == 4) {
968*4882a593Smuzhiyun iph->check = 0;
969*4882a593Smuzhiyun tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
970*4882a593Smuzhiyun IPPROTO_TCP, 0);
971*4882a593Smuzhiyun } else {
972*4882a593Smuzhiyun struct ipv6hdr *iph = inner_ipv6_hdr(skb);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
975*4882a593Smuzhiyun IPPROTO_TCP, 0);
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun static void
vmxnet3_prepare_tso(struct sk_buff * skb,struct vmxnet3_tx_ctx * ctx)980*4882a593Smuzhiyun vmxnet3_prepare_tso(struct sk_buff *skb,
981*4882a593Smuzhiyun struct vmxnet3_tx_ctx *ctx)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun struct tcphdr *tcph = tcp_hdr(skb);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if (ctx->ipv4) {
986*4882a593Smuzhiyun struct iphdr *iph = ip_hdr(skb);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun iph->check = 0;
989*4882a593Smuzhiyun tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
990*4882a593Smuzhiyun IPPROTO_TCP, 0);
991*4882a593Smuzhiyun } else if (ctx->ipv6) {
992*4882a593Smuzhiyun tcp_v6_gso_csum_prep(skb);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
txd_estimate(const struct sk_buff * skb)996*4882a593Smuzhiyun static int txd_estimate(const struct sk_buff *skb)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
999*4882a593Smuzhiyun int i;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1002*4882a593Smuzhiyun const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun return count;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun /*
1010*4882a593Smuzhiyun * Transmits a pkt thru a given tq
1011*4882a593Smuzhiyun * Returns:
1012*4882a593Smuzhiyun * NETDEV_TX_OK: descriptors are setup successfully
1013*4882a593Smuzhiyun * NETDEV_TX_OK: error occurred, the pkt is dropped
1014*4882a593Smuzhiyun * NETDEV_TX_BUSY: tx ring is full, queue is stopped
1015*4882a593Smuzhiyun *
1016*4882a593Smuzhiyun * Side-effects:
1017*4882a593Smuzhiyun * 1. tx ring may be changed
1018*4882a593Smuzhiyun * 2. tq stats may be updated accordingly
1019*4882a593Smuzhiyun * 3. shared->txNumDeferred may be updated
1020*4882a593Smuzhiyun */
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun static int
vmxnet3_tq_xmit(struct sk_buff * skb,struct vmxnet3_tx_queue * tq,struct vmxnet3_adapter * adapter,struct net_device * netdev)1023*4882a593Smuzhiyun vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
1024*4882a593Smuzhiyun struct vmxnet3_adapter *adapter, struct net_device *netdev)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun int ret;
1027*4882a593Smuzhiyun u32 count;
1028*4882a593Smuzhiyun int num_pkts;
1029*4882a593Smuzhiyun int tx_num_deferred;
1030*4882a593Smuzhiyun unsigned long flags;
1031*4882a593Smuzhiyun struct vmxnet3_tx_ctx ctx;
1032*4882a593Smuzhiyun union Vmxnet3_GenericDesc *gdesc;
1033*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1034*4882a593Smuzhiyun /* Use temporary descriptor to avoid touching bits multiple times */
1035*4882a593Smuzhiyun union Vmxnet3_GenericDesc tempTxDesc;
1036*4882a593Smuzhiyun #endif
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun count = txd_estimate(skb);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
1041*4882a593Smuzhiyun ctx.ipv6 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IPV6));
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun ctx.mss = skb_shinfo(skb)->gso_size;
1044*4882a593Smuzhiyun if (ctx.mss) {
1045*4882a593Smuzhiyun if (skb_header_cloned(skb)) {
1046*4882a593Smuzhiyun if (unlikely(pskb_expand_head(skb, 0, 0,
1047*4882a593Smuzhiyun GFP_ATOMIC) != 0)) {
1048*4882a593Smuzhiyun tq->stats.drop_tso++;
1049*4882a593Smuzhiyun goto drop_pkt;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun tq->stats.copy_skb_header++;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun if (skb->encapsulation) {
1054*4882a593Smuzhiyun vmxnet3_prepare_inner_tso(skb, &ctx);
1055*4882a593Smuzhiyun } else {
1056*4882a593Smuzhiyun vmxnet3_prepare_tso(skb, &ctx);
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun } else {
1059*4882a593Smuzhiyun if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /* non-tso pkts must not use more than
1062*4882a593Smuzhiyun * VMXNET3_MAX_TXD_PER_PKT entries
1063*4882a593Smuzhiyun */
1064*4882a593Smuzhiyun if (skb_linearize(skb) != 0) {
1065*4882a593Smuzhiyun tq->stats.drop_too_many_frags++;
1066*4882a593Smuzhiyun goto drop_pkt;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun tq->stats.linearized++;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun /* recalculate the # of descriptors to use */
1071*4882a593Smuzhiyun count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun ret = vmxnet3_parse_hdr(skb, tq, &ctx, adapter);
1076*4882a593Smuzhiyun if (ret >= 0) {
1077*4882a593Smuzhiyun BUG_ON(ret <= 0 && ctx.copy_size != 0);
1078*4882a593Smuzhiyun /* hdrs parsed, check against other limits */
1079*4882a593Smuzhiyun if (ctx.mss) {
1080*4882a593Smuzhiyun if (unlikely(ctx.l4_offset + ctx.l4_hdr_size >
1081*4882a593Smuzhiyun VMXNET3_MAX_TX_BUF_SIZE)) {
1082*4882a593Smuzhiyun tq->stats.drop_oversized_hdr++;
1083*4882a593Smuzhiyun goto drop_pkt;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun } else {
1086*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_PARTIAL) {
1087*4882a593Smuzhiyun if (unlikely(ctx.l4_offset +
1088*4882a593Smuzhiyun skb->csum_offset >
1089*4882a593Smuzhiyun VMXNET3_MAX_CSUM_OFFSET)) {
1090*4882a593Smuzhiyun tq->stats.drop_oversized_hdr++;
1091*4882a593Smuzhiyun goto drop_pkt;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun } else {
1096*4882a593Smuzhiyun tq->stats.drop_hdr_inspect_err++;
1097*4882a593Smuzhiyun goto drop_pkt;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun spin_lock_irqsave(&tq->tx_lock, flags);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
1103*4882a593Smuzhiyun tq->stats.tx_ring_full++;
1104*4882a593Smuzhiyun netdev_dbg(adapter->netdev,
1105*4882a593Smuzhiyun "tx queue stopped on %s, next2comp %u"
1106*4882a593Smuzhiyun " next2fill %u\n", adapter->netdev->name,
1107*4882a593Smuzhiyun tq->tx_ring.next2comp, tq->tx_ring.next2fill);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun vmxnet3_tq_stop(tq, adapter);
1110*4882a593Smuzhiyun spin_unlock_irqrestore(&tq->tx_lock, flags);
1111*4882a593Smuzhiyun return NETDEV_TX_BUSY;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun vmxnet3_copy_hdr(skb, tq, &ctx, adapter);
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /* fill tx descs related to addr & len */
1118*4882a593Smuzhiyun if (vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter))
1119*4882a593Smuzhiyun goto unlock_drop_pkt;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun /* setup the EOP desc */
1122*4882a593Smuzhiyun ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun /* setup the SOP desc */
1125*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1126*4882a593Smuzhiyun gdesc = &tempTxDesc;
1127*4882a593Smuzhiyun gdesc->dword[2] = ctx.sop_txd->dword[2];
1128*4882a593Smuzhiyun gdesc->dword[3] = ctx.sop_txd->dword[3];
1129*4882a593Smuzhiyun #else
1130*4882a593Smuzhiyun gdesc = ctx.sop_txd;
1131*4882a593Smuzhiyun #endif
1132*4882a593Smuzhiyun tx_num_deferred = le32_to_cpu(tq->shared->txNumDeferred);
1133*4882a593Smuzhiyun if (ctx.mss) {
1134*4882a593Smuzhiyun if (VMXNET3_VERSION_GE_4(adapter) && skb->encapsulation) {
1135*4882a593Smuzhiyun gdesc->txd.hlen = ctx.l4_offset + ctx.l4_hdr_size;
1136*4882a593Smuzhiyun gdesc->txd.om = VMXNET3_OM_ENCAP;
1137*4882a593Smuzhiyun gdesc->txd.msscof = ctx.mss;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)
1140*4882a593Smuzhiyun gdesc->txd.oco = 1;
1141*4882a593Smuzhiyun } else {
1142*4882a593Smuzhiyun gdesc->txd.hlen = ctx.l4_offset + ctx.l4_hdr_size;
1143*4882a593Smuzhiyun gdesc->txd.om = VMXNET3_OM_TSO;
1144*4882a593Smuzhiyun gdesc->txd.msscof = ctx.mss;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun num_pkts = (skb->len - gdesc->txd.hlen + ctx.mss - 1) / ctx.mss;
1147*4882a593Smuzhiyun } else {
1148*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_PARTIAL) {
1149*4882a593Smuzhiyun if (VMXNET3_VERSION_GE_4(adapter) &&
1150*4882a593Smuzhiyun skb->encapsulation) {
1151*4882a593Smuzhiyun gdesc->txd.hlen = ctx.l4_offset +
1152*4882a593Smuzhiyun ctx.l4_hdr_size;
1153*4882a593Smuzhiyun gdesc->txd.om = VMXNET3_OM_ENCAP;
1154*4882a593Smuzhiyun gdesc->txd.msscof = 0; /* Reserved */
1155*4882a593Smuzhiyun } else {
1156*4882a593Smuzhiyun gdesc->txd.hlen = ctx.l4_offset;
1157*4882a593Smuzhiyun gdesc->txd.om = VMXNET3_OM_CSUM;
1158*4882a593Smuzhiyun gdesc->txd.msscof = ctx.l4_offset +
1159*4882a593Smuzhiyun skb->csum_offset;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun } else {
1162*4882a593Smuzhiyun gdesc->txd.om = 0;
1163*4882a593Smuzhiyun gdesc->txd.msscof = 0;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun num_pkts = 1;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun le32_add_cpu(&tq->shared->txNumDeferred, num_pkts);
1168*4882a593Smuzhiyun tx_num_deferred += num_pkts;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun if (skb_vlan_tag_present(skb)) {
1171*4882a593Smuzhiyun gdesc->txd.ti = 1;
1172*4882a593Smuzhiyun gdesc->txd.tci = skb_vlan_tag_get(skb);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun /* Ensure that the write to (&gdesc->txd)->gen will be observed after
1176*4882a593Smuzhiyun * all other writes to &gdesc->txd.
1177*4882a593Smuzhiyun */
1178*4882a593Smuzhiyun dma_wmb();
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /* finally flips the GEN bit of the SOP desc. */
1181*4882a593Smuzhiyun gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
1182*4882a593Smuzhiyun VMXNET3_TXD_GEN);
1183*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1184*4882a593Smuzhiyun /* Finished updating in bitfields of Tx Desc, so write them in original
1185*4882a593Smuzhiyun * place.
1186*4882a593Smuzhiyun */
1187*4882a593Smuzhiyun vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
1188*4882a593Smuzhiyun (struct Vmxnet3_TxDesc *)ctx.sop_txd);
1189*4882a593Smuzhiyun gdesc = ctx.sop_txd;
1190*4882a593Smuzhiyun #endif
1191*4882a593Smuzhiyun netdev_dbg(adapter->netdev,
1192*4882a593Smuzhiyun "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
1193*4882a593Smuzhiyun (u32)(ctx.sop_txd -
1194*4882a593Smuzhiyun tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
1195*4882a593Smuzhiyun le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun spin_unlock_irqrestore(&tq->tx_lock, flags);
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun if (tx_num_deferred >= le32_to_cpu(tq->shared->txThreshold)) {
1200*4882a593Smuzhiyun tq->shared->txNumDeferred = 0;
1201*4882a593Smuzhiyun VMXNET3_WRITE_BAR0_REG(adapter,
1202*4882a593Smuzhiyun VMXNET3_REG_TXPROD + tq->qid * 8,
1203*4882a593Smuzhiyun tq->tx_ring.next2fill);
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun return NETDEV_TX_OK;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun unlock_drop_pkt:
1209*4882a593Smuzhiyun spin_unlock_irqrestore(&tq->tx_lock, flags);
1210*4882a593Smuzhiyun drop_pkt:
1211*4882a593Smuzhiyun tq->stats.drop_total++;
1212*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1213*4882a593Smuzhiyun return NETDEV_TX_OK;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun static netdev_tx_t
vmxnet3_xmit_frame(struct sk_buff * skb,struct net_device * netdev)1218*4882a593Smuzhiyun vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
1223*4882a593Smuzhiyun return vmxnet3_tq_xmit(skb,
1224*4882a593Smuzhiyun &adapter->tx_queue[skb->queue_mapping],
1225*4882a593Smuzhiyun adapter, netdev);
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun static void
vmxnet3_rx_csum(struct vmxnet3_adapter * adapter,struct sk_buff * skb,union Vmxnet3_GenericDesc * gdesc)1230*4882a593Smuzhiyun vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
1231*4882a593Smuzhiyun struct sk_buff *skb,
1232*4882a593Smuzhiyun union Vmxnet3_GenericDesc *gdesc)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
1235*4882a593Smuzhiyun if (gdesc->rcd.v4 &&
1236*4882a593Smuzhiyun (le32_to_cpu(gdesc->dword[3]) &
1237*4882a593Smuzhiyun VMXNET3_RCD_CSUM_OK) == VMXNET3_RCD_CSUM_OK) {
1238*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_UNNECESSARY;
1239*4882a593Smuzhiyun WARN_ON_ONCE(!(gdesc->rcd.tcp || gdesc->rcd.udp) &&
1240*4882a593Smuzhiyun !(le32_to_cpu(gdesc->dword[0]) &
1241*4882a593Smuzhiyun (1UL << VMXNET3_RCD_HDR_INNER_SHIFT)));
1242*4882a593Smuzhiyun WARN_ON_ONCE(gdesc->rcd.frg &&
1243*4882a593Smuzhiyun !(le32_to_cpu(gdesc->dword[0]) &
1244*4882a593Smuzhiyun (1UL << VMXNET3_RCD_HDR_INNER_SHIFT)));
1245*4882a593Smuzhiyun } else if (gdesc->rcd.v6 && (le32_to_cpu(gdesc->dword[3]) &
1246*4882a593Smuzhiyun (1 << VMXNET3_RCD_TUC_SHIFT))) {
1247*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_UNNECESSARY;
1248*4882a593Smuzhiyun WARN_ON_ONCE(!(gdesc->rcd.tcp || gdesc->rcd.udp) &&
1249*4882a593Smuzhiyun !(le32_to_cpu(gdesc->dword[0]) &
1250*4882a593Smuzhiyun (1UL << VMXNET3_RCD_HDR_INNER_SHIFT)));
1251*4882a593Smuzhiyun WARN_ON_ONCE(gdesc->rcd.frg &&
1252*4882a593Smuzhiyun !(le32_to_cpu(gdesc->dword[0]) &
1253*4882a593Smuzhiyun (1UL << VMXNET3_RCD_HDR_INNER_SHIFT)));
1254*4882a593Smuzhiyun } else {
1255*4882a593Smuzhiyun if (gdesc->rcd.csum) {
1256*4882a593Smuzhiyun skb->csum = htons(gdesc->rcd.csum);
1257*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_PARTIAL;
1258*4882a593Smuzhiyun } else {
1259*4882a593Smuzhiyun skb_checksum_none_assert(skb);
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun } else {
1263*4882a593Smuzhiyun skb_checksum_none_assert(skb);
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun static void
vmxnet3_rx_error(struct vmxnet3_rx_queue * rq,struct Vmxnet3_RxCompDesc * rcd,struct vmxnet3_rx_ctx * ctx,struct vmxnet3_adapter * adapter)1269*4882a593Smuzhiyun vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
1270*4882a593Smuzhiyun struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun rq->stats.drop_err++;
1273*4882a593Smuzhiyun if (!rcd->fcs)
1274*4882a593Smuzhiyun rq->stats.drop_fcs++;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun rq->stats.drop_total++;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /*
1279*4882a593Smuzhiyun * We do not unmap and chain the rx buffer to the skb.
1280*4882a593Smuzhiyun * We basically pretend this buffer is not used and will be recycled
1281*4882a593Smuzhiyun * by vmxnet3_rq_alloc_rx_buf()
1282*4882a593Smuzhiyun */
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun /*
1285*4882a593Smuzhiyun * ctx->skb may be NULL if this is the first and the only one
1286*4882a593Smuzhiyun * desc for the pkt
1287*4882a593Smuzhiyun */
1288*4882a593Smuzhiyun if (ctx->skb)
1289*4882a593Smuzhiyun dev_kfree_skb_irq(ctx->skb);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun ctx->skb = NULL;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun static u32
vmxnet3_get_hdr_len(struct vmxnet3_adapter * adapter,struct sk_buff * skb,union Vmxnet3_GenericDesc * gdesc)1296*4882a593Smuzhiyun vmxnet3_get_hdr_len(struct vmxnet3_adapter *adapter, struct sk_buff *skb,
1297*4882a593Smuzhiyun union Vmxnet3_GenericDesc *gdesc)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun u32 hlen, maplen;
1300*4882a593Smuzhiyun union {
1301*4882a593Smuzhiyun void *ptr;
1302*4882a593Smuzhiyun struct ethhdr *eth;
1303*4882a593Smuzhiyun struct vlan_ethhdr *veth;
1304*4882a593Smuzhiyun struct iphdr *ipv4;
1305*4882a593Smuzhiyun struct ipv6hdr *ipv6;
1306*4882a593Smuzhiyun struct tcphdr *tcp;
1307*4882a593Smuzhiyun } hdr;
1308*4882a593Smuzhiyun BUG_ON(gdesc->rcd.tcp == 0);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun maplen = skb_headlen(skb);
1311*4882a593Smuzhiyun if (unlikely(sizeof(struct iphdr) + sizeof(struct tcphdr) > maplen))
1312*4882a593Smuzhiyun return 0;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun if (skb->protocol == cpu_to_be16(ETH_P_8021Q) ||
1315*4882a593Smuzhiyun skb->protocol == cpu_to_be16(ETH_P_8021AD))
1316*4882a593Smuzhiyun hlen = sizeof(struct vlan_ethhdr);
1317*4882a593Smuzhiyun else
1318*4882a593Smuzhiyun hlen = sizeof(struct ethhdr);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun hdr.eth = eth_hdr(skb);
1321*4882a593Smuzhiyun if (gdesc->rcd.v4) {
1322*4882a593Smuzhiyun BUG_ON(hdr.eth->h_proto != htons(ETH_P_IP) &&
1323*4882a593Smuzhiyun hdr.veth->h_vlan_encapsulated_proto != htons(ETH_P_IP));
1324*4882a593Smuzhiyun hdr.ptr += hlen;
1325*4882a593Smuzhiyun BUG_ON(hdr.ipv4->protocol != IPPROTO_TCP);
1326*4882a593Smuzhiyun hlen = hdr.ipv4->ihl << 2;
1327*4882a593Smuzhiyun hdr.ptr += hdr.ipv4->ihl << 2;
1328*4882a593Smuzhiyun } else if (gdesc->rcd.v6) {
1329*4882a593Smuzhiyun BUG_ON(hdr.eth->h_proto != htons(ETH_P_IPV6) &&
1330*4882a593Smuzhiyun hdr.veth->h_vlan_encapsulated_proto != htons(ETH_P_IPV6));
1331*4882a593Smuzhiyun hdr.ptr += hlen;
1332*4882a593Smuzhiyun /* Use an estimated value, since we also need to handle
1333*4882a593Smuzhiyun * TSO case.
1334*4882a593Smuzhiyun */
1335*4882a593Smuzhiyun if (hdr.ipv6->nexthdr != IPPROTO_TCP)
1336*4882a593Smuzhiyun return sizeof(struct ipv6hdr) + sizeof(struct tcphdr);
1337*4882a593Smuzhiyun hlen = sizeof(struct ipv6hdr);
1338*4882a593Smuzhiyun hdr.ptr += sizeof(struct ipv6hdr);
1339*4882a593Smuzhiyun } else {
1340*4882a593Smuzhiyun /* Non-IP pkt, dont estimate header length */
1341*4882a593Smuzhiyun return 0;
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun if (hlen + sizeof(struct tcphdr) > maplen)
1345*4882a593Smuzhiyun return 0;
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun return (hlen + (hdr.tcp->doff << 2));
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun static int
vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue * rq,struct vmxnet3_adapter * adapter,int quota)1351*4882a593Smuzhiyun vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
1352*4882a593Smuzhiyun struct vmxnet3_adapter *adapter, int quota)
1353*4882a593Smuzhiyun {
1354*4882a593Smuzhiyun static const u32 rxprod_reg[2] = {
1355*4882a593Smuzhiyun VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
1356*4882a593Smuzhiyun };
1357*4882a593Smuzhiyun u32 num_pkts = 0;
1358*4882a593Smuzhiyun bool skip_page_frags = false;
1359*4882a593Smuzhiyun bool encap_lro = false;
1360*4882a593Smuzhiyun struct Vmxnet3_RxCompDesc *rcd;
1361*4882a593Smuzhiyun struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
1362*4882a593Smuzhiyun u16 segCnt = 0, mss = 0;
1363*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1364*4882a593Smuzhiyun struct Vmxnet3_RxDesc rxCmdDesc;
1365*4882a593Smuzhiyun struct Vmxnet3_RxCompDesc rxComp;
1366*4882a593Smuzhiyun #endif
1367*4882a593Smuzhiyun vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
1368*4882a593Smuzhiyun &rxComp);
1369*4882a593Smuzhiyun while (rcd->gen == rq->comp_ring.gen) {
1370*4882a593Smuzhiyun struct vmxnet3_rx_buf_info *rbi;
1371*4882a593Smuzhiyun struct sk_buff *skb, *new_skb = NULL;
1372*4882a593Smuzhiyun struct page *new_page = NULL;
1373*4882a593Smuzhiyun dma_addr_t new_dma_addr;
1374*4882a593Smuzhiyun int num_to_alloc;
1375*4882a593Smuzhiyun struct Vmxnet3_RxDesc *rxd;
1376*4882a593Smuzhiyun u32 idx, ring_idx;
1377*4882a593Smuzhiyun struct vmxnet3_cmd_ring *ring = NULL;
1378*4882a593Smuzhiyun if (num_pkts >= quota) {
1379*4882a593Smuzhiyun /* we may stop even before we see the EOP desc of
1380*4882a593Smuzhiyun * the current pkt
1381*4882a593Smuzhiyun */
1382*4882a593Smuzhiyun break;
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun /* Prevent any rcd field from being (speculatively) read before
1386*4882a593Smuzhiyun * rcd->gen is read.
1387*4882a593Smuzhiyun */
1388*4882a593Smuzhiyun dma_rmb();
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2 &&
1391*4882a593Smuzhiyun rcd->rqID != rq->dataRingQid);
1392*4882a593Smuzhiyun idx = rcd->rxdIdx;
1393*4882a593Smuzhiyun ring_idx = VMXNET3_GET_RING_IDX(adapter, rcd->rqID);
1394*4882a593Smuzhiyun ring = rq->rx_ring + ring_idx;
1395*4882a593Smuzhiyun vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
1396*4882a593Smuzhiyun &rxCmdDesc);
1397*4882a593Smuzhiyun rbi = rq->buf_info[ring_idx] + idx;
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun BUG_ON(rxd->addr != rbi->dma_addr ||
1400*4882a593Smuzhiyun rxd->len != rbi->len);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun if (unlikely(rcd->eop && rcd->err)) {
1403*4882a593Smuzhiyun vmxnet3_rx_error(rq, rcd, ctx, adapter);
1404*4882a593Smuzhiyun goto rcd_done;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun if (rcd->sop) { /* first buf of the pkt */
1408*4882a593Smuzhiyun bool rxDataRingUsed;
1409*4882a593Smuzhiyun u16 len;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
1412*4882a593Smuzhiyun (rcd->rqID != rq->qid &&
1413*4882a593Smuzhiyun rcd->rqID != rq->dataRingQid));
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
1416*4882a593Smuzhiyun BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun if (unlikely(rcd->len == 0)) {
1419*4882a593Smuzhiyun /* Pretend the rx buffer is skipped. */
1420*4882a593Smuzhiyun BUG_ON(!(rcd->sop && rcd->eop));
1421*4882a593Smuzhiyun netdev_dbg(adapter->netdev,
1422*4882a593Smuzhiyun "rxRing[%u][%u] 0 length\n",
1423*4882a593Smuzhiyun ring_idx, idx);
1424*4882a593Smuzhiyun goto rcd_done;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun skip_page_frags = false;
1428*4882a593Smuzhiyun ctx->skb = rbi->skb;
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun rxDataRingUsed =
1431*4882a593Smuzhiyun VMXNET3_RX_DATA_RING(adapter, rcd->rqID);
1432*4882a593Smuzhiyun len = rxDataRingUsed ? rcd->len : rbi->len;
1433*4882a593Smuzhiyun new_skb = netdev_alloc_skb_ip_align(adapter->netdev,
1434*4882a593Smuzhiyun len);
1435*4882a593Smuzhiyun if (new_skb == NULL) {
1436*4882a593Smuzhiyun /* Skb allocation failed, do not handover this
1437*4882a593Smuzhiyun * skb to stack. Reuse it. Drop the existing pkt
1438*4882a593Smuzhiyun */
1439*4882a593Smuzhiyun rq->stats.rx_buf_alloc_failure++;
1440*4882a593Smuzhiyun ctx->skb = NULL;
1441*4882a593Smuzhiyun rq->stats.drop_total++;
1442*4882a593Smuzhiyun skip_page_frags = true;
1443*4882a593Smuzhiyun goto rcd_done;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun if (rxDataRingUsed) {
1447*4882a593Smuzhiyun size_t sz;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun BUG_ON(rcd->len > rq->data_ring.desc_size);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun ctx->skb = new_skb;
1452*4882a593Smuzhiyun sz = rcd->rxdIdx * rq->data_ring.desc_size;
1453*4882a593Smuzhiyun memcpy(new_skb->data,
1454*4882a593Smuzhiyun &rq->data_ring.base[sz], rcd->len);
1455*4882a593Smuzhiyun } else {
1456*4882a593Smuzhiyun ctx->skb = rbi->skb;
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun new_dma_addr =
1459*4882a593Smuzhiyun dma_map_single(&adapter->pdev->dev,
1460*4882a593Smuzhiyun new_skb->data, rbi->len,
1461*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
1462*4882a593Smuzhiyun if (dma_mapping_error(&adapter->pdev->dev,
1463*4882a593Smuzhiyun new_dma_addr)) {
1464*4882a593Smuzhiyun dev_kfree_skb(new_skb);
1465*4882a593Smuzhiyun /* Skb allocation failed, do not
1466*4882a593Smuzhiyun * handover this skb to stack. Reuse
1467*4882a593Smuzhiyun * it. Drop the existing pkt.
1468*4882a593Smuzhiyun */
1469*4882a593Smuzhiyun rq->stats.rx_buf_alloc_failure++;
1470*4882a593Smuzhiyun ctx->skb = NULL;
1471*4882a593Smuzhiyun rq->stats.drop_total++;
1472*4882a593Smuzhiyun skip_page_frags = true;
1473*4882a593Smuzhiyun goto rcd_done;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun dma_unmap_single(&adapter->pdev->dev,
1477*4882a593Smuzhiyun rbi->dma_addr,
1478*4882a593Smuzhiyun rbi->len,
1479*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun /* Immediate refill */
1482*4882a593Smuzhiyun rbi->skb = new_skb;
1483*4882a593Smuzhiyun rbi->dma_addr = new_dma_addr;
1484*4882a593Smuzhiyun rxd->addr = cpu_to_le64(rbi->dma_addr);
1485*4882a593Smuzhiyun rxd->len = rbi->len;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun #ifdef VMXNET3_RSS
1489*4882a593Smuzhiyun if (rcd->rssType != VMXNET3_RCD_RSS_TYPE_NONE &&
1490*4882a593Smuzhiyun (adapter->netdev->features & NETIF_F_RXHASH))
1491*4882a593Smuzhiyun skb_set_hash(ctx->skb,
1492*4882a593Smuzhiyun le32_to_cpu(rcd->rssHash),
1493*4882a593Smuzhiyun PKT_HASH_TYPE_L3);
1494*4882a593Smuzhiyun #endif
1495*4882a593Smuzhiyun skb_put(ctx->skb, rcd->len);
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun if (VMXNET3_VERSION_GE_2(adapter) &&
1498*4882a593Smuzhiyun rcd->type == VMXNET3_CDTYPE_RXCOMP_LRO) {
1499*4882a593Smuzhiyun struct Vmxnet3_RxCompDescExt *rcdlro;
1500*4882a593Smuzhiyun union Vmxnet3_GenericDesc *gdesc;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun rcdlro = (struct Vmxnet3_RxCompDescExt *)rcd;
1503*4882a593Smuzhiyun gdesc = (union Vmxnet3_GenericDesc *)rcd;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun segCnt = rcdlro->segCnt;
1506*4882a593Smuzhiyun WARN_ON_ONCE(segCnt == 0);
1507*4882a593Smuzhiyun mss = rcdlro->mss;
1508*4882a593Smuzhiyun if (unlikely(segCnt <= 1))
1509*4882a593Smuzhiyun segCnt = 0;
1510*4882a593Smuzhiyun encap_lro = (le32_to_cpu(gdesc->dword[0]) &
1511*4882a593Smuzhiyun (1UL << VMXNET3_RCD_HDR_INNER_SHIFT));
1512*4882a593Smuzhiyun } else {
1513*4882a593Smuzhiyun segCnt = 0;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun } else {
1516*4882a593Smuzhiyun BUG_ON(ctx->skb == NULL && !skip_page_frags);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun /* non SOP buffer must be type 1 in most cases */
1519*4882a593Smuzhiyun BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
1520*4882a593Smuzhiyun BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun /* If an sop buffer was dropped, skip all
1523*4882a593Smuzhiyun * following non-sop fragments. They will be reused.
1524*4882a593Smuzhiyun */
1525*4882a593Smuzhiyun if (skip_page_frags)
1526*4882a593Smuzhiyun goto rcd_done;
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun if (rcd->len) {
1529*4882a593Smuzhiyun new_page = alloc_page(GFP_ATOMIC);
1530*4882a593Smuzhiyun /* Replacement page frag could not be allocated.
1531*4882a593Smuzhiyun * Reuse this page. Drop the pkt and free the
1532*4882a593Smuzhiyun * skb which contained this page as a frag. Skip
1533*4882a593Smuzhiyun * processing all the following non-sop frags.
1534*4882a593Smuzhiyun */
1535*4882a593Smuzhiyun if (unlikely(!new_page)) {
1536*4882a593Smuzhiyun rq->stats.rx_buf_alloc_failure++;
1537*4882a593Smuzhiyun dev_kfree_skb(ctx->skb);
1538*4882a593Smuzhiyun ctx->skb = NULL;
1539*4882a593Smuzhiyun skip_page_frags = true;
1540*4882a593Smuzhiyun goto rcd_done;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun new_dma_addr = dma_map_page(&adapter->pdev->dev,
1543*4882a593Smuzhiyun new_page,
1544*4882a593Smuzhiyun 0, PAGE_SIZE,
1545*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
1546*4882a593Smuzhiyun if (dma_mapping_error(&adapter->pdev->dev,
1547*4882a593Smuzhiyun new_dma_addr)) {
1548*4882a593Smuzhiyun put_page(new_page);
1549*4882a593Smuzhiyun rq->stats.rx_buf_alloc_failure++;
1550*4882a593Smuzhiyun dev_kfree_skb(ctx->skb);
1551*4882a593Smuzhiyun ctx->skb = NULL;
1552*4882a593Smuzhiyun skip_page_frags = true;
1553*4882a593Smuzhiyun goto rcd_done;
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun dma_unmap_page(&adapter->pdev->dev,
1557*4882a593Smuzhiyun rbi->dma_addr, rbi->len,
1558*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun vmxnet3_append_frag(ctx->skb, rcd, rbi);
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun /* Immediate refill */
1563*4882a593Smuzhiyun rbi->page = new_page;
1564*4882a593Smuzhiyun rbi->dma_addr = new_dma_addr;
1565*4882a593Smuzhiyun rxd->addr = cpu_to_le64(rbi->dma_addr);
1566*4882a593Smuzhiyun rxd->len = rbi->len;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun skb = ctx->skb;
1572*4882a593Smuzhiyun if (rcd->eop) {
1573*4882a593Smuzhiyun u32 mtu = adapter->netdev->mtu;
1574*4882a593Smuzhiyun skb->len += skb->data_len;
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun vmxnet3_rx_csum(adapter, skb,
1577*4882a593Smuzhiyun (union Vmxnet3_GenericDesc *)rcd);
1578*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, adapter->netdev);
1579*4882a593Smuzhiyun if ((!rcd->tcp && !encap_lro) ||
1580*4882a593Smuzhiyun !(adapter->netdev->features & NETIF_F_LRO))
1581*4882a593Smuzhiyun goto not_lro;
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun if (segCnt != 0 && mss != 0) {
1584*4882a593Smuzhiyun skb_shinfo(skb)->gso_type = rcd->v4 ?
1585*4882a593Smuzhiyun SKB_GSO_TCPV4 : SKB_GSO_TCPV6;
1586*4882a593Smuzhiyun skb_shinfo(skb)->gso_size = mss;
1587*4882a593Smuzhiyun skb_shinfo(skb)->gso_segs = segCnt;
1588*4882a593Smuzhiyun } else if ((segCnt != 0 || skb->len > mtu) && !encap_lro) {
1589*4882a593Smuzhiyun u32 hlen;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun hlen = vmxnet3_get_hdr_len(adapter, skb,
1592*4882a593Smuzhiyun (union Vmxnet3_GenericDesc *)rcd);
1593*4882a593Smuzhiyun if (hlen == 0)
1594*4882a593Smuzhiyun goto not_lro;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun skb_shinfo(skb)->gso_type =
1597*4882a593Smuzhiyun rcd->v4 ? SKB_GSO_TCPV4 : SKB_GSO_TCPV6;
1598*4882a593Smuzhiyun if (segCnt != 0) {
1599*4882a593Smuzhiyun skb_shinfo(skb)->gso_segs = segCnt;
1600*4882a593Smuzhiyun skb_shinfo(skb)->gso_size =
1601*4882a593Smuzhiyun DIV_ROUND_UP(skb->len -
1602*4882a593Smuzhiyun hlen, segCnt);
1603*4882a593Smuzhiyun } else {
1604*4882a593Smuzhiyun skb_shinfo(skb)->gso_size = mtu - hlen;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun not_lro:
1608*4882a593Smuzhiyun if (unlikely(rcd->ts))
1609*4882a593Smuzhiyun __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rcd->tci);
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun if (adapter->netdev->features & NETIF_F_LRO)
1612*4882a593Smuzhiyun netif_receive_skb(skb);
1613*4882a593Smuzhiyun else
1614*4882a593Smuzhiyun napi_gro_receive(&rq->napi, skb);
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun ctx->skb = NULL;
1617*4882a593Smuzhiyun encap_lro = false;
1618*4882a593Smuzhiyun num_pkts++;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun rcd_done:
1622*4882a593Smuzhiyun /* device may have skipped some rx descs */
1623*4882a593Smuzhiyun ring->next2comp = idx;
1624*4882a593Smuzhiyun num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
1625*4882a593Smuzhiyun ring = rq->rx_ring + ring_idx;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun /* Ensure that the writes to rxd->gen bits will be observed
1628*4882a593Smuzhiyun * after all other writes to rxd objects.
1629*4882a593Smuzhiyun */
1630*4882a593Smuzhiyun dma_wmb();
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun while (num_to_alloc) {
1633*4882a593Smuzhiyun vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
1634*4882a593Smuzhiyun &rxCmdDesc);
1635*4882a593Smuzhiyun BUG_ON(!rxd->addr);
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun /* Recv desc is ready to be used by the device */
1638*4882a593Smuzhiyun rxd->gen = ring->gen;
1639*4882a593Smuzhiyun vmxnet3_cmd_ring_adv_next2fill(ring);
1640*4882a593Smuzhiyun num_to_alloc--;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun /* if needed, update the register */
1644*4882a593Smuzhiyun if (unlikely(rq->shared->updateRxProd)) {
1645*4882a593Smuzhiyun VMXNET3_WRITE_BAR0_REG(adapter,
1646*4882a593Smuzhiyun rxprod_reg[ring_idx] + rq->qid * 8,
1647*4882a593Smuzhiyun ring->next2fill);
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
1651*4882a593Smuzhiyun vmxnet3_getRxComp(rcd,
1652*4882a593Smuzhiyun &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun return num_pkts;
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun static void
vmxnet3_rq_cleanup(struct vmxnet3_rx_queue * rq,struct vmxnet3_adapter * adapter)1660*4882a593Smuzhiyun vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
1661*4882a593Smuzhiyun struct vmxnet3_adapter *adapter)
1662*4882a593Smuzhiyun {
1663*4882a593Smuzhiyun u32 i, ring_idx;
1664*4882a593Smuzhiyun struct Vmxnet3_RxDesc *rxd;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /* ring has already been cleaned up */
1667*4882a593Smuzhiyun if (!rq->rx_ring[0].base)
1668*4882a593Smuzhiyun return;
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun for (ring_idx = 0; ring_idx < 2; ring_idx++) {
1671*4882a593Smuzhiyun for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
1672*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1673*4882a593Smuzhiyun struct Vmxnet3_RxDesc rxDesc;
1674*4882a593Smuzhiyun #endif
1675*4882a593Smuzhiyun vmxnet3_getRxDesc(rxd,
1676*4882a593Smuzhiyun &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
1679*4882a593Smuzhiyun rq->buf_info[ring_idx][i].skb) {
1680*4882a593Smuzhiyun dma_unmap_single(&adapter->pdev->dev, rxd->addr,
1681*4882a593Smuzhiyun rxd->len, PCI_DMA_FROMDEVICE);
1682*4882a593Smuzhiyun dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
1683*4882a593Smuzhiyun rq->buf_info[ring_idx][i].skb = NULL;
1684*4882a593Smuzhiyun } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
1685*4882a593Smuzhiyun rq->buf_info[ring_idx][i].page) {
1686*4882a593Smuzhiyun dma_unmap_page(&adapter->pdev->dev, rxd->addr,
1687*4882a593Smuzhiyun rxd->len, PCI_DMA_FROMDEVICE);
1688*4882a593Smuzhiyun put_page(rq->buf_info[ring_idx][i].page);
1689*4882a593Smuzhiyun rq->buf_info[ring_idx][i].page = NULL;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
1694*4882a593Smuzhiyun rq->rx_ring[ring_idx].next2fill =
1695*4882a593Smuzhiyun rq->rx_ring[ring_idx].next2comp = 0;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun rq->comp_ring.gen = VMXNET3_INIT_GEN;
1699*4882a593Smuzhiyun rq->comp_ring.next2proc = 0;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun static void
vmxnet3_rq_cleanup_all(struct vmxnet3_adapter * adapter)1704*4882a593Smuzhiyun vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun int i;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++)
1709*4882a593Smuzhiyun vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
1710*4882a593Smuzhiyun }
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun
vmxnet3_rq_destroy(struct vmxnet3_rx_queue * rq,struct vmxnet3_adapter * adapter)1713*4882a593Smuzhiyun static void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
1714*4882a593Smuzhiyun struct vmxnet3_adapter *adapter)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun int i;
1717*4882a593Smuzhiyun int j;
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun /* all rx buffers must have already been freed */
1720*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
1721*4882a593Smuzhiyun if (rq->buf_info[i]) {
1722*4882a593Smuzhiyun for (j = 0; j < rq->rx_ring[i].size; j++)
1723*4882a593Smuzhiyun BUG_ON(rq->buf_info[i][j].page != NULL);
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
1729*4882a593Smuzhiyun if (rq->rx_ring[i].base) {
1730*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev,
1731*4882a593Smuzhiyun rq->rx_ring[i].size
1732*4882a593Smuzhiyun * sizeof(struct Vmxnet3_RxDesc),
1733*4882a593Smuzhiyun rq->rx_ring[i].base,
1734*4882a593Smuzhiyun rq->rx_ring[i].basePA);
1735*4882a593Smuzhiyun rq->rx_ring[i].base = NULL;
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun if (rq->data_ring.base) {
1740*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev,
1741*4882a593Smuzhiyun rq->rx_ring[0].size * rq->data_ring.desc_size,
1742*4882a593Smuzhiyun rq->data_ring.base, rq->data_ring.basePA);
1743*4882a593Smuzhiyun rq->data_ring.base = NULL;
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun if (rq->comp_ring.base) {
1747*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev, rq->comp_ring.size
1748*4882a593Smuzhiyun * sizeof(struct Vmxnet3_RxCompDesc),
1749*4882a593Smuzhiyun rq->comp_ring.base, rq->comp_ring.basePA);
1750*4882a593Smuzhiyun rq->comp_ring.base = NULL;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun if (rq->buf_info[0]) {
1754*4882a593Smuzhiyun size_t sz = sizeof(struct vmxnet3_rx_buf_info) *
1755*4882a593Smuzhiyun (rq->rx_ring[0].size + rq->rx_ring[1].size);
1756*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev, sz, rq->buf_info[0],
1757*4882a593Smuzhiyun rq->buf_info_pa);
1758*4882a593Smuzhiyun rq->buf_info[0] = rq->buf_info[1] = NULL;
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun static void
vmxnet3_rq_destroy_all_rxdataring(struct vmxnet3_adapter * adapter)1763*4882a593Smuzhiyun vmxnet3_rq_destroy_all_rxdataring(struct vmxnet3_adapter *adapter)
1764*4882a593Smuzhiyun {
1765*4882a593Smuzhiyun int i;
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
1768*4882a593Smuzhiyun struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun if (rq->data_ring.base) {
1771*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev,
1772*4882a593Smuzhiyun (rq->rx_ring[0].size *
1773*4882a593Smuzhiyun rq->data_ring.desc_size),
1774*4882a593Smuzhiyun rq->data_ring.base,
1775*4882a593Smuzhiyun rq->data_ring.basePA);
1776*4882a593Smuzhiyun rq->data_ring.base = NULL;
1777*4882a593Smuzhiyun rq->data_ring.desc_size = 0;
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun static int
vmxnet3_rq_init(struct vmxnet3_rx_queue * rq,struct vmxnet3_adapter * adapter)1783*4882a593Smuzhiyun vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
1784*4882a593Smuzhiyun struct vmxnet3_adapter *adapter)
1785*4882a593Smuzhiyun {
1786*4882a593Smuzhiyun int i;
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun /* initialize buf_info */
1789*4882a593Smuzhiyun for (i = 0; i < rq->rx_ring[0].size; i++) {
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun /* 1st buf for a pkt is skbuff */
1792*4882a593Smuzhiyun if (i % adapter->rx_buf_per_pkt == 0) {
1793*4882a593Smuzhiyun rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
1794*4882a593Smuzhiyun rq->buf_info[0][i].len = adapter->skb_buf_size;
1795*4882a593Smuzhiyun } else { /* subsequent bufs for a pkt is frag */
1796*4882a593Smuzhiyun rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
1797*4882a593Smuzhiyun rq->buf_info[0][i].len = PAGE_SIZE;
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun for (i = 0; i < rq->rx_ring[1].size; i++) {
1801*4882a593Smuzhiyun rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
1802*4882a593Smuzhiyun rq->buf_info[1][i].len = PAGE_SIZE;
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun /* reset internal state and allocate buffers for both rings */
1806*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
1807*4882a593Smuzhiyun rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
1810*4882a593Smuzhiyun sizeof(struct Vmxnet3_RxDesc));
1811*4882a593Smuzhiyun rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
1814*4882a593Smuzhiyun adapter) == 0) {
1815*4882a593Smuzhiyun /* at least has 1 rx buffer for the 1st ring */
1816*4882a593Smuzhiyun return -ENOMEM;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun /* reset the comp ring */
1821*4882a593Smuzhiyun rq->comp_ring.next2proc = 0;
1822*4882a593Smuzhiyun memset(rq->comp_ring.base, 0, rq->comp_ring.size *
1823*4882a593Smuzhiyun sizeof(struct Vmxnet3_RxCompDesc));
1824*4882a593Smuzhiyun rq->comp_ring.gen = VMXNET3_INIT_GEN;
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun /* reset rxctx */
1827*4882a593Smuzhiyun rq->rx_ctx.skb = NULL;
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun /* stats are not reset */
1830*4882a593Smuzhiyun return 0;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun static int
vmxnet3_rq_init_all(struct vmxnet3_adapter * adapter)1835*4882a593Smuzhiyun vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
1836*4882a593Smuzhiyun {
1837*4882a593Smuzhiyun int i, err = 0;
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
1840*4882a593Smuzhiyun err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
1841*4882a593Smuzhiyun if (unlikely(err)) {
1842*4882a593Smuzhiyun dev_err(&adapter->netdev->dev, "%s: failed to "
1843*4882a593Smuzhiyun "initialize rx queue%i\n",
1844*4882a593Smuzhiyun adapter->netdev->name, i);
1845*4882a593Smuzhiyun break;
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun return err;
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun }
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun static int
vmxnet3_rq_create(struct vmxnet3_rx_queue * rq,struct vmxnet3_adapter * adapter)1854*4882a593Smuzhiyun vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
1855*4882a593Smuzhiyun {
1856*4882a593Smuzhiyun int i;
1857*4882a593Smuzhiyun size_t sz;
1858*4882a593Smuzhiyun struct vmxnet3_rx_buf_info *bi;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
1863*4882a593Smuzhiyun rq->rx_ring[i].base = dma_alloc_coherent(
1864*4882a593Smuzhiyun &adapter->pdev->dev, sz,
1865*4882a593Smuzhiyun &rq->rx_ring[i].basePA,
1866*4882a593Smuzhiyun GFP_KERNEL);
1867*4882a593Smuzhiyun if (!rq->rx_ring[i].base) {
1868*4882a593Smuzhiyun netdev_err(adapter->netdev,
1869*4882a593Smuzhiyun "failed to allocate rx ring %d\n", i);
1870*4882a593Smuzhiyun goto err;
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun if ((adapter->rxdataring_enabled) && (rq->data_ring.desc_size != 0)) {
1875*4882a593Smuzhiyun sz = rq->rx_ring[0].size * rq->data_ring.desc_size;
1876*4882a593Smuzhiyun rq->data_ring.base =
1877*4882a593Smuzhiyun dma_alloc_coherent(&adapter->pdev->dev, sz,
1878*4882a593Smuzhiyun &rq->data_ring.basePA,
1879*4882a593Smuzhiyun GFP_KERNEL);
1880*4882a593Smuzhiyun if (!rq->data_ring.base) {
1881*4882a593Smuzhiyun netdev_err(adapter->netdev,
1882*4882a593Smuzhiyun "rx data ring will be disabled\n");
1883*4882a593Smuzhiyun adapter->rxdataring_enabled = false;
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun } else {
1886*4882a593Smuzhiyun rq->data_ring.base = NULL;
1887*4882a593Smuzhiyun rq->data_ring.desc_size = 0;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
1891*4882a593Smuzhiyun rq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev, sz,
1892*4882a593Smuzhiyun &rq->comp_ring.basePA,
1893*4882a593Smuzhiyun GFP_KERNEL);
1894*4882a593Smuzhiyun if (!rq->comp_ring.base) {
1895*4882a593Smuzhiyun netdev_err(adapter->netdev, "failed to allocate rx comp ring\n");
1896*4882a593Smuzhiyun goto err;
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
1900*4882a593Smuzhiyun rq->rx_ring[1].size);
1901*4882a593Smuzhiyun bi = dma_alloc_coherent(&adapter->pdev->dev, sz, &rq->buf_info_pa,
1902*4882a593Smuzhiyun GFP_KERNEL);
1903*4882a593Smuzhiyun if (!bi)
1904*4882a593Smuzhiyun goto err;
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun rq->buf_info[0] = bi;
1907*4882a593Smuzhiyun rq->buf_info[1] = bi + rq->rx_ring[0].size;
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun return 0;
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun err:
1912*4882a593Smuzhiyun vmxnet3_rq_destroy(rq, adapter);
1913*4882a593Smuzhiyun return -ENOMEM;
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun static int
vmxnet3_rq_create_all(struct vmxnet3_adapter * adapter)1918*4882a593Smuzhiyun vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
1919*4882a593Smuzhiyun {
1920*4882a593Smuzhiyun int i, err = 0;
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun adapter->rxdataring_enabled = VMXNET3_VERSION_GE_3(adapter);
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
1925*4882a593Smuzhiyun err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
1926*4882a593Smuzhiyun if (unlikely(err)) {
1927*4882a593Smuzhiyun dev_err(&adapter->netdev->dev,
1928*4882a593Smuzhiyun "%s: failed to create rx queue%i\n",
1929*4882a593Smuzhiyun adapter->netdev->name, i);
1930*4882a593Smuzhiyun goto err_out;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun if (!adapter->rxdataring_enabled)
1935*4882a593Smuzhiyun vmxnet3_rq_destroy_all_rxdataring(adapter);
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun return err;
1938*4882a593Smuzhiyun err_out:
1939*4882a593Smuzhiyun vmxnet3_rq_destroy_all(adapter);
1940*4882a593Smuzhiyun return err;
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun /* Multiple queue aware polling function for tx and rx */
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun static int
vmxnet3_do_poll(struct vmxnet3_adapter * adapter,int budget)1947*4882a593Smuzhiyun vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
1948*4882a593Smuzhiyun {
1949*4882a593Smuzhiyun int rcd_done = 0, i;
1950*4882a593Smuzhiyun if (unlikely(adapter->shared->ecr))
1951*4882a593Smuzhiyun vmxnet3_process_events(adapter);
1952*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++)
1953*4882a593Smuzhiyun vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++)
1956*4882a593Smuzhiyun rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
1957*4882a593Smuzhiyun adapter, budget);
1958*4882a593Smuzhiyun return rcd_done;
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun static int
vmxnet3_poll(struct napi_struct * napi,int budget)1963*4882a593Smuzhiyun vmxnet3_poll(struct napi_struct *napi, int budget)
1964*4882a593Smuzhiyun {
1965*4882a593Smuzhiyun struct vmxnet3_rx_queue *rx_queue = container_of(napi,
1966*4882a593Smuzhiyun struct vmxnet3_rx_queue, napi);
1967*4882a593Smuzhiyun int rxd_done;
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun if (rxd_done < budget) {
1972*4882a593Smuzhiyun napi_complete_done(napi, rxd_done);
1973*4882a593Smuzhiyun vmxnet3_enable_all_intrs(rx_queue->adapter);
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun return rxd_done;
1976*4882a593Smuzhiyun }
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun /*
1979*4882a593Smuzhiyun * NAPI polling function for MSI-X mode with multiple Rx queues
1980*4882a593Smuzhiyun * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
1981*4882a593Smuzhiyun */
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun static int
vmxnet3_poll_rx_only(struct napi_struct * napi,int budget)1984*4882a593Smuzhiyun vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun struct vmxnet3_rx_queue *rq = container_of(napi,
1987*4882a593Smuzhiyun struct vmxnet3_rx_queue, napi);
1988*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = rq->adapter;
1989*4882a593Smuzhiyun int rxd_done;
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun /* When sharing interrupt with corresponding tx queue, process
1992*4882a593Smuzhiyun * tx completions in that queue as well
1993*4882a593Smuzhiyun */
1994*4882a593Smuzhiyun if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
1995*4882a593Smuzhiyun struct vmxnet3_tx_queue *tq =
1996*4882a593Smuzhiyun &adapter->tx_queue[rq - adapter->rx_queue];
1997*4882a593Smuzhiyun vmxnet3_tq_tx_complete(tq, adapter);
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun if (rxd_done < budget) {
2003*4882a593Smuzhiyun napi_complete_done(napi, rxd_done);
2004*4882a593Smuzhiyun vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun return rxd_done;
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun /*
2013*4882a593Smuzhiyun * Handle completion interrupts on tx queues
2014*4882a593Smuzhiyun * Returns whether or not the intr is handled
2015*4882a593Smuzhiyun */
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun static irqreturn_t
vmxnet3_msix_tx(int irq,void * data)2018*4882a593Smuzhiyun vmxnet3_msix_tx(int irq, void *data)
2019*4882a593Smuzhiyun {
2020*4882a593Smuzhiyun struct vmxnet3_tx_queue *tq = data;
2021*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = tq->adapter;
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
2024*4882a593Smuzhiyun vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun /* Handle the case where only one irq is allocate for all tx queues */
2027*4882a593Smuzhiyun if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
2028*4882a593Smuzhiyun int i;
2029*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++) {
2030*4882a593Smuzhiyun struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
2031*4882a593Smuzhiyun vmxnet3_tq_tx_complete(txq, adapter);
2032*4882a593Smuzhiyun }
2033*4882a593Smuzhiyun } else {
2034*4882a593Smuzhiyun vmxnet3_tq_tx_complete(tq, adapter);
2035*4882a593Smuzhiyun }
2036*4882a593Smuzhiyun vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun return IRQ_HANDLED;
2039*4882a593Smuzhiyun }
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun /*
2043*4882a593Smuzhiyun * Handle completion interrupts on rx queues. Returns whether or not the
2044*4882a593Smuzhiyun * intr is handled
2045*4882a593Smuzhiyun */
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun static irqreturn_t
vmxnet3_msix_rx(int irq,void * data)2048*4882a593Smuzhiyun vmxnet3_msix_rx(int irq, void *data)
2049*4882a593Smuzhiyun {
2050*4882a593Smuzhiyun struct vmxnet3_rx_queue *rq = data;
2051*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = rq->adapter;
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun /* disable intr if needed */
2054*4882a593Smuzhiyun if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
2055*4882a593Smuzhiyun vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
2056*4882a593Smuzhiyun napi_schedule(&rq->napi);
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun return IRQ_HANDLED;
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun /*
2062*4882a593Smuzhiyun *----------------------------------------------------------------------------
2063*4882a593Smuzhiyun *
2064*4882a593Smuzhiyun * vmxnet3_msix_event --
2065*4882a593Smuzhiyun *
2066*4882a593Smuzhiyun * vmxnet3 msix event intr handler
2067*4882a593Smuzhiyun *
2068*4882a593Smuzhiyun * Result:
2069*4882a593Smuzhiyun * whether or not the intr is handled
2070*4882a593Smuzhiyun *
2071*4882a593Smuzhiyun *----------------------------------------------------------------------------
2072*4882a593Smuzhiyun */
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun static irqreturn_t
vmxnet3_msix_event(int irq,void * data)2075*4882a593Smuzhiyun vmxnet3_msix_event(int irq, void *data)
2076*4882a593Smuzhiyun {
2077*4882a593Smuzhiyun struct net_device *dev = data;
2078*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(dev);
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun /* disable intr if needed */
2081*4882a593Smuzhiyun if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
2082*4882a593Smuzhiyun vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun if (adapter->shared->ecr)
2085*4882a593Smuzhiyun vmxnet3_process_events(adapter);
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun return IRQ_HANDLED;
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun #endif /* CONFIG_PCI_MSI */
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun /* Interrupt handler for vmxnet3 */
2096*4882a593Smuzhiyun static irqreturn_t
vmxnet3_intr(int irq,void * dev_id)2097*4882a593Smuzhiyun vmxnet3_intr(int irq, void *dev_id)
2098*4882a593Smuzhiyun {
2099*4882a593Smuzhiyun struct net_device *dev = dev_id;
2100*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(dev);
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun if (adapter->intr.type == VMXNET3_IT_INTX) {
2103*4882a593Smuzhiyun u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
2104*4882a593Smuzhiyun if (unlikely(icr == 0))
2105*4882a593Smuzhiyun /* not ours */
2106*4882a593Smuzhiyun return IRQ_NONE;
2107*4882a593Smuzhiyun }
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun /* disable intr if needed */
2111*4882a593Smuzhiyun if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
2112*4882a593Smuzhiyun vmxnet3_disable_all_intrs(adapter);
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun napi_schedule(&adapter->rx_queue[0].napi);
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun return IRQ_HANDLED;
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun /* netpoll callback. */
2122*4882a593Smuzhiyun static void
vmxnet3_netpoll(struct net_device * netdev)2123*4882a593Smuzhiyun vmxnet3_netpoll(struct net_device *netdev)
2124*4882a593Smuzhiyun {
2125*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun switch (adapter->intr.type) {
2128*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
2129*4882a593Smuzhiyun case VMXNET3_IT_MSIX: {
2130*4882a593Smuzhiyun int i;
2131*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++)
2132*4882a593Smuzhiyun vmxnet3_msix_rx(0, &adapter->rx_queue[i]);
2133*4882a593Smuzhiyun break;
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun #endif
2136*4882a593Smuzhiyun case VMXNET3_IT_MSI:
2137*4882a593Smuzhiyun default:
2138*4882a593Smuzhiyun vmxnet3_intr(0, adapter->netdev);
2139*4882a593Smuzhiyun break;
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun }
2143*4882a593Smuzhiyun #endif /* CONFIG_NET_POLL_CONTROLLER */
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun static int
vmxnet3_request_irqs(struct vmxnet3_adapter * adapter)2146*4882a593Smuzhiyun vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
2147*4882a593Smuzhiyun {
2148*4882a593Smuzhiyun struct vmxnet3_intr *intr = &adapter->intr;
2149*4882a593Smuzhiyun int err = 0, i;
2150*4882a593Smuzhiyun int vector = 0;
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
2153*4882a593Smuzhiyun if (adapter->intr.type == VMXNET3_IT_MSIX) {
2154*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++) {
2155*4882a593Smuzhiyun if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
2156*4882a593Smuzhiyun sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
2157*4882a593Smuzhiyun adapter->netdev->name, vector);
2158*4882a593Smuzhiyun err = request_irq(
2159*4882a593Smuzhiyun intr->msix_entries[vector].vector,
2160*4882a593Smuzhiyun vmxnet3_msix_tx, 0,
2161*4882a593Smuzhiyun adapter->tx_queue[i].name,
2162*4882a593Smuzhiyun &adapter->tx_queue[i]);
2163*4882a593Smuzhiyun } else {
2164*4882a593Smuzhiyun sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
2165*4882a593Smuzhiyun adapter->netdev->name, vector);
2166*4882a593Smuzhiyun }
2167*4882a593Smuzhiyun if (err) {
2168*4882a593Smuzhiyun dev_err(&adapter->netdev->dev,
2169*4882a593Smuzhiyun "Failed to request irq for MSIX, %s, "
2170*4882a593Smuzhiyun "error %d\n",
2171*4882a593Smuzhiyun adapter->tx_queue[i].name, err);
2172*4882a593Smuzhiyun return err;
2173*4882a593Smuzhiyun }
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun /* Handle the case where only 1 MSIx was allocated for
2176*4882a593Smuzhiyun * all tx queues */
2177*4882a593Smuzhiyun if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
2178*4882a593Smuzhiyun for (; i < adapter->num_tx_queues; i++)
2179*4882a593Smuzhiyun adapter->tx_queue[i].comp_ring.intr_idx
2180*4882a593Smuzhiyun = vector;
2181*4882a593Smuzhiyun vector++;
2182*4882a593Smuzhiyun break;
2183*4882a593Smuzhiyun } else {
2184*4882a593Smuzhiyun adapter->tx_queue[i].comp_ring.intr_idx
2185*4882a593Smuzhiyun = vector++;
2186*4882a593Smuzhiyun }
2187*4882a593Smuzhiyun }
2188*4882a593Smuzhiyun if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
2189*4882a593Smuzhiyun vector = 0;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
2192*4882a593Smuzhiyun if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
2193*4882a593Smuzhiyun sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
2194*4882a593Smuzhiyun adapter->netdev->name, vector);
2195*4882a593Smuzhiyun else
2196*4882a593Smuzhiyun sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
2197*4882a593Smuzhiyun adapter->netdev->name, vector);
2198*4882a593Smuzhiyun err = request_irq(intr->msix_entries[vector].vector,
2199*4882a593Smuzhiyun vmxnet3_msix_rx, 0,
2200*4882a593Smuzhiyun adapter->rx_queue[i].name,
2201*4882a593Smuzhiyun &(adapter->rx_queue[i]));
2202*4882a593Smuzhiyun if (err) {
2203*4882a593Smuzhiyun netdev_err(adapter->netdev,
2204*4882a593Smuzhiyun "Failed to request irq for MSIX, "
2205*4882a593Smuzhiyun "%s, error %d\n",
2206*4882a593Smuzhiyun adapter->rx_queue[i].name, err);
2207*4882a593Smuzhiyun return err;
2208*4882a593Smuzhiyun }
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun adapter->rx_queue[i].comp_ring.intr_idx = vector++;
2211*4882a593Smuzhiyun }
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun sprintf(intr->event_msi_vector_name, "%s-event-%d",
2214*4882a593Smuzhiyun adapter->netdev->name, vector);
2215*4882a593Smuzhiyun err = request_irq(intr->msix_entries[vector].vector,
2216*4882a593Smuzhiyun vmxnet3_msix_event, 0,
2217*4882a593Smuzhiyun intr->event_msi_vector_name, adapter->netdev);
2218*4882a593Smuzhiyun intr->event_intr_idx = vector;
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun } else if (intr->type == VMXNET3_IT_MSI) {
2221*4882a593Smuzhiyun adapter->num_rx_queues = 1;
2222*4882a593Smuzhiyun err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
2223*4882a593Smuzhiyun adapter->netdev->name, adapter->netdev);
2224*4882a593Smuzhiyun } else {
2225*4882a593Smuzhiyun #endif
2226*4882a593Smuzhiyun adapter->num_rx_queues = 1;
2227*4882a593Smuzhiyun err = request_irq(adapter->pdev->irq, vmxnet3_intr,
2228*4882a593Smuzhiyun IRQF_SHARED, adapter->netdev->name,
2229*4882a593Smuzhiyun adapter->netdev);
2230*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
2231*4882a593Smuzhiyun }
2232*4882a593Smuzhiyun #endif
2233*4882a593Smuzhiyun intr->num_intrs = vector + 1;
2234*4882a593Smuzhiyun if (err) {
2235*4882a593Smuzhiyun netdev_err(adapter->netdev,
2236*4882a593Smuzhiyun "Failed to request irq (intr type:%d), error %d\n",
2237*4882a593Smuzhiyun intr->type, err);
2238*4882a593Smuzhiyun } else {
2239*4882a593Smuzhiyun /* Number of rx queues will not change after this */
2240*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
2241*4882a593Smuzhiyun struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
2242*4882a593Smuzhiyun rq->qid = i;
2243*4882a593Smuzhiyun rq->qid2 = i + adapter->num_rx_queues;
2244*4882a593Smuzhiyun rq->dataRingQid = i + 2 * adapter->num_rx_queues;
2245*4882a593Smuzhiyun }
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun /* init our intr settings */
2248*4882a593Smuzhiyun for (i = 0; i < intr->num_intrs; i++)
2249*4882a593Smuzhiyun intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
2250*4882a593Smuzhiyun if (adapter->intr.type != VMXNET3_IT_MSIX) {
2251*4882a593Smuzhiyun adapter->intr.event_intr_idx = 0;
2252*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++)
2253*4882a593Smuzhiyun adapter->tx_queue[i].comp_ring.intr_idx = 0;
2254*4882a593Smuzhiyun adapter->rx_queue[0].comp_ring.intr_idx = 0;
2255*4882a593Smuzhiyun }
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun netdev_info(adapter->netdev,
2258*4882a593Smuzhiyun "intr type %u, mode %u, %u vectors allocated\n",
2259*4882a593Smuzhiyun intr->type, intr->mask_mode, intr->num_intrs);
2260*4882a593Smuzhiyun }
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun return err;
2263*4882a593Smuzhiyun }
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun static void
vmxnet3_free_irqs(struct vmxnet3_adapter * adapter)2267*4882a593Smuzhiyun vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
2268*4882a593Smuzhiyun {
2269*4882a593Smuzhiyun struct vmxnet3_intr *intr = &adapter->intr;
2270*4882a593Smuzhiyun BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun switch (intr->type) {
2273*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
2274*4882a593Smuzhiyun case VMXNET3_IT_MSIX:
2275*4882a593Smuzhiyun {
2276*4882a593Smuzhiyun int i, vector = 0;
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
2279*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++) {
2280*4882a593Smuzhiyun free_irq(intr->msix_entries[vector++].vector,
2281*4882a593Smuzhiyun &(adapter->tx_queue[i]));
2282*4882a593Smuzhiyun if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
2283*4882a593Smuzhiyun break;
2284*4882a593Smuzhiyun }
2285*4882a593Smuzhiyun }
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
2288*4882a593Smuzhiyun free_irq(intr->msix_entries[vector++].vector,
2289*4882a593Smuzhiyun &(adapter->rx_queue[i]));
2290*4882a593Smuzhiyun }
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun free_irq(intr->msix_entries[vector].vector,
2293*4882a593Smuzhiyun adapter->netdev);
2294*4882a593Smuzhiyun BUG_ON(vector >= intr->num_intrs);
2295*4882a593Smuzhiyun break;
2296*4882a593Smuzhiyun }
2297*4882a593Smuzhiyun #endif
2298*4882a593Smuzhiyun case VMXNET3_IT_MSI:
2299*4882a593Smuzhiyun free_irq(adapter->pdev->irq, adapter->netdev);
2300*4882a593Smuzhiyun break;
2301*4882a593Smuzhiyun case VMXNET3_IT_INTX:
2302*4882a593Smuzhiyun free_irq(adapter->pdev->irq, adapter->netdev);
2303*4882a593Smuzhiyun break;
2304*4882a593Smuzhiyun default:
2305*4882a593Smuzhiyun BUG();
2306*4882a593Smuzhiyun }
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun static void
vmxnet3_restore_vlan(struct vmxnet3_adapter * adapter)2311*4882a593Smuzhiyun vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
2312*4882a593Smuzhiyun {
2313*4882a593Smuzhiyun u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
2314*4882a593Smuzhiyun u16 vid;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun /* allow untagged pkts */
2317*4882a593Smuzhiyun VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
2320*4882a593Smuzhiyun VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
2321*4882a593Smuzhiyun }
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun static int
vmxnet3_vlan_rx_add_vid(struct net_device * netdev,__be16 proto,u16 vid)2325*4882a593Smuzhiyun vmxnet3_vlan_rx_add_vid(struct net_device *netdev, __be16 proto, u16 vid)
2326*4882a593Smuzhiyun {
2327*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun if (!(netdev->flags & IFF_PROMISC)) {
2330*4882a593Smuzhiyun u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
2331*4882a593Smuzhiyun unsigned long flags;
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
2334*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
2335*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
2336*4882a593Smuzhiyun VMXNET3_CMD_UPDATE_VLAN_FILTERS);
2337*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
2338*4882a593Smuzhiyun }
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun set_bit(vid, adapter->active_vlans);
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun return 0;
2343*4882a593Smuzhiyun }
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun static int
vmxnet3_vlan_rx_kill_vid(struct net_device * netdev,__be16 proto,u16 vid)2347*4882a593Smuzhiyun vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto, u16 vid)
2348*4882a593Smuzhiyun {
2349*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun if (!(netdev->flags & IFF_PROMISC)) {
2352*4882a593Smuzhiyun u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
2353*4882a593Smuzhiyun unsigned long flags;
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
2356*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
2357*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
2358*4882a593Smuzhiyun VMXNET3_CMD_UPDATE_VLAN_FILTERS);
2359*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
2360*4882a593Smuzhiyun }
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun clear_bit(vid, adapter->active_vlans);
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun return 0;
2365*4882a593Smuzhiyun }
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun static u8 *
vmxnet3_copy_mc(struct net_device * netdev)2369*4882a593Smuzhiyun vmxnet3_copy_mc(struct net_device *netdev)
2370*4882a593Smuzhiyun {
2371*4882a593Smuzhiyun u8 *buf = NULL;
2372*4882a593Smuzhiyun u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
2375*4882a593Smuzhiyun if (sz <= 0xffff) {
2376*4882a593Smuzhiyun /* We may be called with BH disabled */
2377*4882a593Smuzhiyun buf = kmalloc(sz, GFP_ATOMIC);
2378*4882a593Smuzhiyun if (buf) {
2379*4882a593Smuzhiyun struct netdev_hw_addr *ha;
2380*4882a593Smuzhiyun int i = 0;
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, netdev)
2383*4882a593Smuzhiyun memcpy(buf + i++ * ETH_ALEN, ha->addr,
2384*4882a593Smuzhiyun ETH_ALEN);
2385*4882a593Smuzhiyun }
2386*4882a593Smuzhiyun }
2387*4882a593Smuzhiyun return buf;
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun static void
vmxnet3_set_mc(struct net_device * netdev)2392*4882a593Smuzhiyun vmxnet3_set_mc(struct net_device *netdev)
2393*4882a593Smuzhiyun {
2394*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
2395*4882a593Smuzhiyun unsigned long flags;
2396*4882a593Smuzhiyun struct Vmxnet3_RxFilterConf *rxConf =
2397*4882a593Smuzhiyun &adapter->shared->devRead.rxFilterConf;
2398*4882a593Smuzhiyun u8 *new_table = NULL;
2399*4882a593Smuzhiyun dma_addr_t new_table_pa = 0;
2400*4882a593Smuzhiyun bool new_table_pa_valid = false;
2401*4882a593Smuzhiyun u32 new_mode = VMXNET3_RXM_UCAST;
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun if (netdev->flags & IFF_PROMISC) {
2404*4882a593Smuzhiyun u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
2405*4882a593Smuzhiyun memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun new_mode |= VMXNET3_RXM_PROMISC;
2408*4882a593Smuzhiyun } else {
2409*4882a593Smuzhiyun vmxnet3_restore_vlan(adapter);
2410*4882a593Smuzhiyun }
2411*4882a593Smuzhiyun
2412*4882a593Smuzhiyun if (netdev->flags & IFF_BROADCAST)
2413*4882a593Smuzhiyun new_mode |= VMXNET3_RXM_BCAST;
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun if (netdev->flags & IFF_ALLMULTI)
2416*4882a593Smuzhiyun new_mode |= VMXNET3_RXM_ALL_MULTI;
2417*4882a593Smuzhiyun else
2418*4882a593Smuzhiyun if (!netdev_mc_empty(netdev)) {
2419*4882a593Smuzhiyun new_table = vmxnet3_copy_mc(netdev);
2420*4882a593Smuzhiyun if (new_table) {
2421*4882a593Smuzhiyun size_t sz = netdev_mc_count(netdev) * ETH_ALEN;
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun rxConf->mfTableLen = cpu_to_le16(sz);
2424*4882a593Smuzhiyun new_table_pa = dma_map_single(
2425*4882a593Smuzhiyun &adapter->pdev->dev,
2426*4882a593Smuzhiyun new_table,
2427*4882a593Smuzhiyun sz,
2428*4882a593Smuzhiyun PCI_DMA_TODEVICE);
2429*4882a593Smuzhiyun if (!dma_mapping_error(&adapter->pdev->dev,
2430*4882a593Smuzhiyun new_table_pa)) {
2431*4882a593Smuzhiyun new_mode |= VMXNET3_RXM_MCAST;
2432*4882a593Smuzhiyun new_table_pa_valid = true;
2433*4882a593Smuzhiyun rxConf->mfTablePA = cpu_to_le64(
2434*4882a593Smuzhiyun new_table_pa);
2435*4882a593Smuzhiyun }
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun if (!new_table_pa_valid) {
2438*4882a593Smuzhiyun netdev_info(netdev,
2439*4882a593Smuzhiyun "failed to copy mcast list, setting ALL_MULTI\n");
2440*4882a593Smuzhiyun new_mode |= VMXNET3_RXM_ALL_MULTI;
2441*4882a593Smuzhiyun }
2442*4882a593Smuzhiyun }
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun if (!(new_mode & VMXNET3_RXM_MCAST)) {
2445*4882a593Smuzhiyun rxConf->mfTableLen = 0;
2446*4882a593Smuzhiyun rxConf->mfTablePA = 0;
2447*4882a593Smuzhiyun }
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
2450*4882a593Smuzhiyun if (new_mode != rxConf->rxMode) {
2451*4882a593Smuzhiyun rxConf->rxMode = cpu_to_le32(new_mode);
2452*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
2453*4882a593Smuzhiyun VMXNET3_CMD_UPDATE_RX_MODE);
2454*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
2455*4882a593Smuzhiyun VMXNET3_CMD_UPDATE_VLAN_FILTERS);
2456*4882a593Smuzhiyun }
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
2459*4882a593Smuzhiyun VMXNET3_CMD_UPDATE_MAC_FILTERS);
2460*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
2461*4882a593Smuzhiyun
2462*4882a593Smuzhiyun if (new_table_pa_valid)
2463*4882a593Smuzhiyun dma_unmap_single(&adapter->pdev->dev, new_table_pa,
2464*4882a593Smuzhiyun rxConf->mfTableLen, PCI_DMA_TODEVICE);
2465*4882a593Smuzhiyun kfree(new_table);
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun void
vmxnet3_rq_destroy_all(struct vmxnet3_adapter * adapter)2469*4882a593Smuzhiyun vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
2470*4882a593Smuzhiyun {
2471*4882a593Smuzhiyun int i;
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++)
2474*4882a593Smuzhiyun vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun
2478*4882a593Smuzhiyun /*
2479*4882a593Smuzhiyun * Set up driver_shared based on settings in adapter.
2480*4882a593Smuzhiyun */
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun static void
vmxnet3_setup_driver_shared(struct vmxnet3_adapter * adapter)2483*4882a593Smuzhiyun vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
2484*4882a593Smuzhiyun {
2485*4882a593Smuzhiyun struct Vmxnet3_DriverShared *shared = adapter->shared;
2486*4882a593Smuzhiyun struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
2487*4882a593Smuzhiyun struct Vmxnet3_TxQueueConf *tqc;
2488*4882a593Smuzhiyun struct Vmxnet3_RxQueueConf *rqc;
2489*4882a593Smuzhiyun int i;
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun memset(shared, 0, sizeof(*shared));
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun /* driver settings */
2494*4882a593Smuzhiyun shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
2495*4882a593Smuzhiyun devRead->misc.driverInfo.version = cpu_to_le32(
2496*4882a593Smuzhiyun VMXNET3_DRIVER_VERSION_NUM);
2497*4882a593Smuzhiyun devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
2498*4882a593Smuzhiyun VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
2499*4882a593Smuzhiyun devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
2500*4882a593Smuzhiyun *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
2501*4882a593Smuzhiyun *((u32 *)&devRead->misc.driverInfo.gos));
2502*4882a593Smuzhiyun devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
2503*4882a593Smuzhiyun devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun devRead->misc.ddPA = cpu_to_le64(adapter->adapter_pa);
2506*4882a593Smuzhiyun devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun /* set up feature flags */
2509*4882a593Smuzhiyun if (adapter->netdev->features & NETIF_F_RXCSUM)
2510*4882a593Smuzhiyun devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun if (adapter->netdev->features & NETIF_F_LRO) {
2513*4882a593Smuzhiyun devRead->misc.uptFeatures |= UPT1_F_LRO;
2514*4882a593Smuzhiyun devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
2515*4882a593Smuzhiyun }
2516*4882a593Smuzhiyun if (adapter->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
2517*4882a593Smuzhiyun devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
2518*4882a593Smuzhiyun
2519*4882a593Smuzhiyun if (adapter->netdev->features & (NETIF_F_GSO_UDP_TUNNEL |
2520*4882a593Smuzhiyun NETIF_F_GSO_UDP_TUNNEL_CSUM))
2521*4882a593Smuzhiyun devRead->misc.uptFeatures |= UPT1_F_RXINNEROFLD;
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
2524*4882a593Smuzhiyun devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
2525*4882a593Smuzhiyun devRead->misc.queueDescLen = cpu_to_le32(
2526*4882a593Smuzhiyun adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
2527*4882a593Smuzhiyun adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun /* tx queue settings */
2530*4882a593Smuzhiyun devRead->misc.numTxQueues = adapter->num_tx_queues;
2531*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++) {
2532*4882a593Smuzhiyun struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
2533*4882a593Smuzhiyun BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
2534*4882a593Smuzhiyun tqc = &adapter->tqd_start[i].conf;
2535*4882a593Smuzhiyun tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
2536*4882a593Smuzhiyun tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
2537*4882a593Smuzhiyun tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
2538*4882a593Smuzhiyun tqc->ddPA = cpu_to_le64(tq->buf_info_pa);
2539*4882a593Smuzhiyun tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
2540*4882a593Smuzhiyun tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
2541*4882a593Smuzhiyun tqc->txDataRingDescSize = cpu_to_le32(tq->txdata_desc_size);
2542*4882a593Smuzhiyun tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
2543*4882a593Smuzhiyun tqc->ddLen = cpu_to_le32(
2544*4882a593Smuzhiyun sizeof(struct vmxnet3_tx_buf_info) *
2545*4882a593Smuzhiyun tqc->txRingSize);
2546*4882a593Smuzhiyun tqc->intrIdx = tq->comp_ring.intr_idx;
2547*4882a593Smuzhiyun }
2548*4882a593Smuzhiyun
2549*4882a593Smuzhiyun /* rx queue settings */
2550*4882a593Smuzhiyun devRead->misc.numRxQueues = adapter->num_rx_queues;
2551*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
2552*4882a593Smuzhiyun struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
2553*4882a593Smuzhiyun rqc = &adapter->rqd_start[i].conf;
2554*4882a593Smuzhiyun rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
2555*4882a593Smuzhiyun rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
2556*4882a593Smuzhiyun rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
2557*4882a593Smuzhiyun rqc->ddPA = cpu_to_le64(rq->buf_info_pa);
2558*4882a593Smuzhiyun rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
2559*4882a593Smuzhiyun rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
2560*4882a593Smuzhiyun rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
2561*4882a593Smuzhiyun rqc->ddLen = cpu_to_le32(
2562*4882a593Smuzhiyun sizeof(struct vmxnet3_rx_buf_info) *
2563*4882a593Smuzhiyun (rqc->rxRingSize[0] +
2564*4882a593Smuzhiyun rqc->rxRingSize[1]));
2565*4882a593Smuzhiyun rqc->intrIdx = rq->comp_ring.intr_idx;
2566*4882a593Smuzhiyun if (VMXNET3_VERSION_GE_3(adapter)) {
2567*4882a593Smuzhiyun rqc->rxDataRingBasePA =
2568*4882a593Smuzhiyun cpu_to_le64(rq->data_ring.basePA);
2569*4882a593Smuzhiyun rqc->rxDataRingDescSize =
2570*4882a593Smuzhiyun cpu_to_le16(rq->data_ring.desc_size);
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun }
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun #ifdef VMXNET3_RSS
2575*4882a593Smuzhiyun memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun if (adapter->rss) {
2578*4882a593Smuzhiyun struct UPT1_RSSConf *rssConf = adapter->rss_conf;
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun devRead->misc.uptFeatures |= UPT1_F_RSS;
2581*4882a593Smuzhiyun devRead->misc.numRxQueues = adapter->num_rx_queues;
2582*4882a593Smuzhiyun rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
2583*4882a593Smuzhiyun UPT1_RSS_HASH_TYPE_IPV4 |
2584*4882a593Smuzhiyun UPT1_RSS_HASH_TYPE_TCP_IPV6 |
2585*4882a593Smuzhiyun UPT1_RSS_HASH_TYPE_IPV6;
2586*4882a593Smuzhiyun rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
2587*4882a593Smuzhiyun rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
2588*4882a593Smuzhiyun rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
2589*4882a593Smuzhiyun netdev_rss_key_fill(rssConf->hashKey, sizeof(rssConf->hashKey));
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun for (i = 0; i < rssConf->indTableSize; i++)
2592*4882a593Smuzhiyun rssConf->indTable[i] = ethtool_rxfh_indir_default(
2593*4882a593Smuzhiyun i, adapter->num_rx_queues);
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun devRead->rssConfDesc.confVer = 1;
2596*4882a593Smuzhiyun devRead->rssConfDesc.confLen = cpu_to_le32(sizeof(*rssConf));
2597*4882a593Smuzhiyun devRead->rssConfDesc.confPA =
2598*4882a593Smuzhiyun cpu_to_le64(adapter->rss_conf_pa);
2599*4882a593Smuzhiyun }
2600*4882a593Smuzhiyun
2601*4882a593Smuzhiyun #endif /* VMXNET3_RSS */
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun /* intr settings */
2604*4882a593Smuzhiyun devRead->intrConf.autoMask = adapter->intr.mask_mode ==
2605*4882a593Smuzhiyun VMXNET3_IMM_AUTO;
2606*4882a593Smuzhiyun devRead->intrConf.numIntrs = adapter->intr.num_intrs;
2607*4882a593Smuzhiyun for (i = 0; i < adapter->intr.num_intrs; i++)
2608*4882a593Smuzhiyun devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
2609*4882a593Smuzhiyun
2610*4882a593Smuzhiyun devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
2611*4882a593Smuzhiyun devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
2612*4882a593Smuzhiyun
2613*4882a593Smuzhiyun /* rx filter settings */
2614*4882a593Smuzhiyun devRead->rxFilterConf.rxMode = 0;
2615*4882a593Smuzhiyun vmxnet3_restore_vlan(adapter);
2616*4882a593Smuzhiyun vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun /* the rest are already zeroed */
2619*4882a593Smuzhiyun }
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun static void
vmxnet3_init_coalesce(struct vmxnet3_adapter * adapter)2622*4882a593Smuzhiyun vmxnet3_init_coalesce(struct vmxnet3_adapter *adapter)
2623*4882a593Smuzhiyun {
2624*4882a593Smuzhiyun struct Vmxnet3_DriverShared *shared = adapter->shared;
2625*4882a593Smuzhiyun union Vmxnet3_CmdInfo *cmdInfo = &shared->cu.cmdInfo;
2626*4882a593Smuzhiyun unsigned long flags;
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun if (!VMXNET3_VERSION_GE_3(adapter))
2629*4882a593Smuzhiyun return;
2630*4882a593Smuzhiyun
2631*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
2632*4882a593Smuzhiyun cmdInfo->varConf.confVer = 1;
2633*4882a593Smuzhiyun cmdInfo->varConf.confLen =
2634*4882a593Smuzhiyun cpu_to_le32(sizeof(*adapter->coal_conf));
2635*4882a593Smuzhiyun cmdInfo->varConf.confPA = cpu_to_le64(adapter->coal_conf_pa);
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun if (adapter->default_coal_mode) {
2638*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
2639*4882a593Smuzhiyun VMXNET3_CMD_GET_COALESCE);
2640*4882a593Smuzhiyun } else {
2641*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
2642*4882a593Smuzhiyun VMXNET3_CMD_SET_COALESCE);
2643*4882a593Smuzhiyun }
2644*4882a593Smuzhiyun
2645*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
2646*4882a593Smuzhiyun }
2647*4882a593Smuzhiyun
2648*4882a593Smuzhiyun static void
vmxnet3_init_rssfields(struct vmxnet3_adapter * adapter)2649*4882a593Smuzhiyun vmxnet3_init_rssfields(struct vmxnet3_adapter *adapter)
2650*4882a593Smuzhiyun {
2651*4882a593Smuzhiyun struct Vmxnet3_DriverShared *shared = adapter->shared;
2652*4882a593Smuzhiyun union Vmxnet3_CmdInfo *cmdInfo = &shared->cu.cmdInfo;
2653*4882a593Smuzhiyun unsigned long flags;
2654*4882a593Smuzhiyun
2655*4882a593Smuzhiyun if (!VMXNET3_VERSION_GE_4(adapter))
2656*4882a593Smuzhiyun return;
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun if (adapter->default_rss_fields) {
2661*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
2662*4882a593Smuzhiyun VMXNET3_CMD_GET_RSS_FIELDS);
2663*4882a593Smuzhiyun adapter->rss_fields =
2664*4882a593Smuzhiyun VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
2665*4882a593Smuzhiyun } else {
2666*4882a593Smuzhiyun cmdInfo->setRssFields = adapter->rss_fields;
2667*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
2668*4882a593Smuzhiyun VMXNET3_CMD_SET_RSS_FIELDS);
2669*4882a593Smuzhiyun /* Not all requested RSS may get applied, so get and
2670*4882a593Smuzhiyun * cache what was actually applied.
2671*4882a593Smuzhiyun */
2672*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
2673*4882a593Smuzhiyun VMXNET3_CMD_GET_RSS_FIELDS);
2674*4882a593Smuzhiyun adapter->rss_fields =
2675*4882a593Smuzhiyun VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
2676*4882a593Smuzhiyun }
2677*4882a593Smuzhiyun
2678*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
2679*4882a593Smuzhiyun }
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun int
vmxnet3_activate_dev(struct vmxnet3_adapter * adapter)2682*4882a593Smuzhiyun vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
2683*4882a593Smuzhiyun {
2684*4882a593Smuzhiyun int err, i;
2685*4882a593Smuzhiyun u32 ret;
2686*4882a593Smuzhiyun unsigned long flags;
2687*4882a593Smuzhiyun
2688*4882a593Smuzhiyun netdev_dbg(adapter->netdev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
2689*4882a593Smuzhiyun " ring sizes %u %u %u\n", adapter->netdev->name,
2690*4882a593Smuzhiyun adapter->skb_buf_size, adapter->rx_buf_per_pkt,
2691*4882a593Smuzhiyun adapter->tx_queue[0].tx_ring.size,
2692*4882a593Smuzhiyun adapter->rx_queue[0].rx_ring[0].size,
2693*4882a593Smuzhiyun adapter->rx_queue[0].rx_ring[1].size);
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun vmxnet3_tq_init_all(adapter);
2696*4882a593Smuzhiyun err = vmxnet3_rq_init_all(adapter);
2697*4882a593Smuzhiyun if (err) {
2698*4882a593Smuzhiyun netdev_err(adapter->netdev,
2699*4882a593Smuzhiyun "Failed to init rx queue error %d\n", err);
2700*4882a593Smuzhiyun goto rq_err;
2701*4882a593Smuzhiyun }
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun err = vmxnet3_request_irqs(adapter);
2704*4882a593Smuzhiyun if (err) {
2705*4882a593Smuzhiyun netdev_err(adapter->netdev,
2706*4882a593Smuzhiyun "Failed to setup irq for error %d\n", err);
2707*4882a593Smuzhiyun goto irq_err;
2708*4882a593Smuzhiyun }
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun vmxnet3_setup_driver_shared(adapter);
2711*4882a593Smuzhiyun
2712*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
2713*4882a593Smuzhiyun adapter->shared_pa));
2714*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
2715*4882a593Smuzhiyun adapter->shared_pa));
2716*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
2717*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
2718*4882a593Smuzhiyun VMXNET3_CMD_ACTIVATE_DEV);
2719*4882a593Smuzhiyun ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
2720*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
2721*4882a593Smuzhiyun
2722*4882a593Smuzhiyun if (ret != 0) {
2723*4882a593Smuzhiyun netdev_err(adapter->netdev,
2724*4882a593Smuzhiyun "Failed to activate dev: error %u\n", ret);
2725*4882a593Smuzhiyun err = -EINVAL;
2726*4882a593Smuzhiyun goto activate_err;
2727*4882a593Smuzhiyun }
2728*4882a593Smuzhiyun
2729*4882a593Smuzhiyun vmxnet3_init_coalesce(adapter);
2730*4882a593Smuzhiyun vmxnet3_init_rssfields(adapter);
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
2733*4882a593Smuzhiyun VMXNET3_WRITE_BAR0_REG(adapter,
2734*4882a593Smuzhiyun VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
2735*4882a593Smuzhiyun adapter->rx_queue[i].rx_ring[0].next2fill);
2736*4882a593Smuzhiyun VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
2737*4882a593Smuzhiyun (i * VMXNET3_REG_ALIGN)),
2738*4882a593Smuzhiyun adapter->rx_queue[i].rx_ring[1].next2fill);
2739*4882a593Smuzhiyun }
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun /* Apply the rx filter settins last. */
2742*4882a593Smuzhiyun vmxnet3_set_mc(adapter->netdev);
2743*4882a593Smuzhiyun
2744*4882a593Smuzhiyun /*
2745*4882a593Smuzhiyun * Check link state when first activating device. It will start the
2746*4882a593Smuzhiyun * tx queue if the link is up.
2747*4882a593Smuzhiyun */
2748*4882a593Smuzhiyun vmxnet3_check_link(adapter, true);
2749*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++)
2750*4882a593Smuzhiyun napi_enable(&adapter->rx_queue[i].napi);
2751*4882a593Smuzhiyun vmxnet3_enable_all_intrs(adapter);
2752*4882a593Smuzhiyun clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
2753*4882a593Smuzhiyun return 0;
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun activate_err:
2756*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
2757*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
2758*4882a593Smuzhiyun vmxnet3_free_irqs(adapter);
2759*4882a593Smuzhiyun irq_err:
2760*4882a593Smuzhiyun rq_err:
2761*4882a593Smuzhiyun /* free up buffers we allocated */
2762*4882a593Smuzhiyun vmxnet3_rq_cleanup_all(adapter);
2763*4882a593Smuzhiyun return err;
2764*4882a593Smuzhiyun }
2765*4882a593Smuzhiyun
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun void
vmxnet3_reset_dev(struct vmxnet3_adapter * adapter)2768*4882a593Smuzhiyun vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
2769*4882a593Smuzhiyun {
2770*4882a593Smuzhiyun unsigned long flags;
2771*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
2772*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
2773*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
2774*4882a593Smuzhiyun }
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun
2777*4882a593Smuzhiyun int
vmxnet3_quiesce_dev(struct vmxnet3_adapter * adapter)2778*4882a593Smuzhiyun vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
2779*4882a593Smuzhiyun {
2780*4882a593Smuzhiyun int i;
2781*4882a593Smuzhiyun unsigned long flags;
2782*4882a593Smuzhiyun if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
2783*4882a593Smuzhiyun return 0;
2784*4882a593Smuzhiyun
2785*4882a593Smuzhiyun
2786*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
2787*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
2788*4882a593Smuzhiyun VMXNET3_CMD_QUIESCE_DEV);
2789*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
2790*4882a593Smuzhiyun vmxnet3_disable_all_intrs(adapter);
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++)
2793*4882a593Smuzhiyun napi_disable(&adapter->rx_queue[i].napi);
2794*4882a593Smuzhiyun netif_tx_disable(adapter->netdev);
2795*4882a593Smuzhiyun adapter->link_speed = 0;
2796*4882a593Smuzhiyun netif_carrier_off(adapter->netdev);
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun vmxnet3_tq_cleanup_all(adapter);
2799*4882a593Smuzhiyun vmxnet3_rq_cleanup_all(adapter);
2800*4882a593Smuzhiyun vmxnet3_free_irqs(adapter);
2801*4882a593Smuzhiyun return 0;
2802*4882a593Smuzhiyun }
2803*4882a593Smuzhiyun
2804*4882a593Smuzhiyun
2805*4882a593Smuzhiyun static void
vmxnet3_write_mac_addr(struct vmxnet3_adapter * adapter,u8 * mac)2806*4882a593Smuzhiyun vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
2807*4882a593Smuzhiyun {
2808*4882a593Smuzhiyun u32 tmp;
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun tmp = *(u32 *)mac;
2811*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun tmp = (mac[5] << 8) | mac[4];
2814*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
2815*4882a593Smuzhiyun }
2816*4882a593Smuzhiyun
2817*4882a593Smuzhiyun
2818*4882a593Smuzhiyun static int
vmxnet3_set_mac_addr(struct net_device * netdev,void * p)2819*4882a593Smuzhiyun vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
2820*4882a593Smuzhiyun {
2821*4882a593Smuzhiyun struct sockaddr *addr = p;
2822*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
2823*4882a593Smuzhiyun
2824*4882a593Smuzhiyun memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
2825*4882a593Smuzhiyun vmxnet3_write_mac_addr(adapter, addr->sa_data);
2826*4882a593Smuzhiyun
2827*4882a593Smuzhiyun return 0;
2828*4882a593Smuzhiyun }
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun
2831*4882a593Smuzhiyun /* ==================== initialization and cleanup routines ============ */
2832*4882a593Smuzhiyun
2833*4882a593Smuzhiyun static int
vmxnet3_alloc_pci_resources(struct vmxnet3_adapter * adapter)2834*4882a593Smuzhiyun vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter)
2835*4882a593Smuzhiyun {
2836*4882a593Smuzhiyun int err;
2837*4882a593Smuzhiyun unsigned long mmio_start, mmio_len;
2838*4882a593Smuzhiyun struct pci_dev *pdev = adapter->pdev;
2839*4882a593Smuzhiyun
2840*4882a593Smuzhiyun err = pci_enable_device(pdev);
2841*4882a593Smuzhiyun if (err) {
2842*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to enable adapter: error %d\n", err);
2843*4882a593Smuzhiyun return err;
2844*4882a593Smuzhiyun }
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun err = pci_request_selected_regions(pdev, (1 << 2) - 1,
2847*4882a593Smuzhiyun vmxnet3_driver_name);
2848*4882a593Smuzhiyun if (err) {
2849*4882a593Smuzhiyun dev_err(&pdev->dev,
2850*4882a593Smuzhiyun "Failed to request region for adapter: error %d\n", err);
2851*4882a593Smuzhiyun goto err_enable_device;
2852*4882a593Smuzhiyun }
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun pci_set_master(pdev);
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun mmio_start = pci_resource_start(pdev, 0);
2857*4882a593Smuzhiyun mmio_len = pci_resource_len(pdev, 0);
2858*4882a593Smuzhiyun adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
2859*4882a593Smuzhiyun if (!adapter->hw_addr0) {
2860*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to map bar0\n");
2861*4882a593Smuzhiyun err = -EIO;
2862*4882a593Smuzhiyun goto err_ioremap;
2863*4882a593Smuzhiyun }
2864*4882a593Smuzhiyun
2865*4882a593Smuzhiyun mmio_start = pci_resource_start(pdev, 1);
2866*4882a593Smuzhiyun mmio_len = pci_resource_len(pdev, 1);
2867*4882a593Smuzhiyun adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
2868*4882a593Smuzhiyun if (!adapter->hw_addr1) {
2869*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to map bar1\n");
2870*4882a593Smuzhiyun err = -EIO;
2871*4882a593Smuzhiyun goto err_bar1;
2872*4882a593Smuzhiyun }
2873*4882a593Smuzhiyun return 0;
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun err_bar1:
2876*4882a593Smuzhiyun iounmap(adapter->hw_addr0);
2877*4882a593Smuzhiyun err_ioremap:
2878*4882a593Smuzhiyun pci_release_selected_regions(pdev, (1 << 2) - 1);
2879*4882a593Smuzhiyun err_enable_device:
2880*4882a593Smuzhiyun pci_disable_device(pdev);
2881*4882a593Smuzhiyun return err;
2882*4882a593Smuzhiyun }
2883*4882a593Smuzhiyun
2884*4882a593Smuzhiyun
2885*4882a593Smuzhiyun static void
vmxnet3_free_pci_resources(struct vmxnet3_adapter * adapter)2886*4882a593Smuzhiyun vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
2887*4882a593Smuzhiyun {
2888*4882a593Smuzhiyun BUG_ON(!adapter->pdev);
2889*4882a593Smuzhiyun
2890*4882a593Smuzhiyun iounmap(adapter->hw_addr0);
2891*4882a593Smuzhiyun iounmap(adapter->hw_addr1);
2892*4882a593Smuzhiyun pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
2893*4882a593Smuzhiyun pci_disable_device(adapter->pdev);
2894*4882a593Smuzhiyun }
2895*4882a593Smuzhiyun
2896*4882a593Smuzhiyun
2897*4882a593Smuzhiyun static void
vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter * adapter)2898*4882a593Smuzhiyun vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
2899*4882a593Smuzhiyun {
2900*4882a593Smuzhiyun size_t sz, i, ring0_size, ring1_size, comp_size;
2901*4882a593Smuzhiyun if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
2902*4882a593Smuzhiyun VMXNET3_MAX_ETH_HDR_SIZE) {
2903*4882a593Smuzhiyun adapter->skb_buf_size = adapter->netdev->mtu +
2904*4882a593Smuzhiyun VMXNET3_MAX_ETH_HDR_SIZE;
2905*4882a593Smuzhiyun if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
2906*4882a593Smuzhiyun adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
2907*4882a593Smuzhiyun
2908*4882a593Smuzhiyun adapter->rx_buf_per_pkt = 1;
2909*4882a593Smuzhiyun } else {
2910*4882a593Smuzhiyun adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
2911*4882a593Smuzhiyun sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
2912*4882a593Smuzhiyun VMXNET3_MAX_ETH_HDR_SIZE;
2913*4882a593Smuzhiyun adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
2914*4882a593Smuzhiyun }
2915*4882a593Smuzhiyun
2916*4882a593Smuzhiyun /*
2917*4882a593Smuzhiyun * for simplicity, force the ring0 size to be a multiple of
2918*4882a593Smuzhiyun * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
2919*4882a593Smuzhiyun */
2920*4882a593Smuzhiyun sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
2921*4882a593Smuzhiyun ring0_size = adapter->rx_queue[0].rx_ring[0].size;
2922*4882a593Smuzhiyun ring0_size = (ring0_size + sz - 1) / sz * sz;
2923*4882a593Smuzhiyun ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
2924*4882a593Smuzhiyun sz * sz);
2925*4882a593Smuzhiyun ring1_size = adapter->rx_queue[0].rx_ring[1].size;
2926*4882a593Smuzhiyun ring1_size = (ring1_size + sz - 1) / sz * sz;
2927*4882a593Smuzhiyun ring1_size = min_t(u32, ring1_size, VMXNET3_RX_RING2_MAX_SIZE /
2928*4882a593Smuzhiyun sz * sz);
2929*4882a593Smuzhiyun comp_size = ring0_size + ring1_size;
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
2932*4882a593Smuzhiyun struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
2933*4882a593Smuzhiyun
2934*4882a593Smuzhiyun rq->rx_ring[0].size = ring0_size;
2935*4882a593Smuzhiyun rq->rx_ring[1].size = ring1_size;
2936*4882a593Smuzhiyun rq->comp_ring.size = comp_size;
2937*4882a593Smuzhiyun }
2938*4882a593Smuzhiyun }
2939*4882a593Smuzhiyun
2940*4882a593Smuzhiyun
2941*4882a593Smuzhiyun int
vmxnet3_create_queues(struct vmxnet3_adapter * adapter,u32 tx_ring_size,u32 rx_ring_size,u32 rx_ring2_size,u16 txdata_desc_size,u16 rxdata_desc_size)2942*4882a593Smuzhiyun vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
2943*4882a593Smuzhiyun u32 rx_ring_size, u32 rx_ring2_size,
2944*4882a593Smuzhiyun u16 txdata_desc_size, u16 rxdata_desc_size)
2945*4882a593Smuzhiyun {
2946*4882a593Smuzhiyun int err = 0, i;
2947*4882a593Smuzhiyun
2948*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++) {
2949*4882a593Smuzhiyun struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
2950*4882a593Smuzhiyun tq->tx_ring.size = tx_ring_size;
2951*4882a593Smuzhiyun tq->data_ring.size = tx_ring_size;
2952*4882a593Smuzhiyun tq->comp_ring.size = tx_ring_size;
2953*4882a593Smuzhiyun tq->txdata_desc_size = txdata_desc_size;
2954*4882a593Smuzhiyun tq->shared = &adapter->tqd_start[i].ctrl;
2955*4882a593Smuzhiyun tq->stopped = true;
2956*4882a593Smuzhiyun tq->adapter = adapter;
2957*4882a593Smuzhiyun tq->qid = i;
2958*4882a593Smuzhiyun err = vmxnet3_tq_create(tq, adapter);
2959*4882a593Smuzhiyun /*
2960*4882a593Smuzhiyun * Too late to change num_tx_queues. We cannot do away with
2961*4882a593Smuzhiyun * lesser number of queues than what we asked for
2962*4882a593Smuzhiyun */
2963*4882a593Smuzhiyun if (err)
2964*4882a593Smuzhiyun goto queue_err;
2965*4882a593Smuzhiyun }
2966*4882a593Smuzhiyun
2967*4882a593Smuzhiyun adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
2968*4882a593Smuzhiyun adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
2969*4882a593Smuzhiyun vmxnet3_adjust_rx_ring_size(adapter);
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun adapter->rxdataring_enabled = VMXNET3_VERSION_GE_3(adapter);
2972*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
2973*4882a593Smuzhiyun struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
2974*4882a593Smuzhiyun /* qid and qid2 for rx queues will be assigned later when num
2975*4882a593Smuzhiyun * of rx queues is finalized after allocating intrs */
2976*4882a593Smuzhiyun rq->shared = &adapter->rqd_start[i].ctrl;
2977*4882a593Smuzhiyun rq->adapter = adapter;
2978*4882a593Smuzhiyun rq->data_ring.desc_size = rxdata_desc_size;
2979*4882a593Smuzhiyun err = vmxnet3_rq_create(rq, adapter);
2980*4882a593Smuzhiyun if (err) {
2981*4882a593Smuzhiyun if (i == 0) {
2982*4882a593Smuzhiyun netdev_err(adapter->netdev,
2983*4882a593Smuzhiyun "Could not allocate any rx queues. "
2984*4882a593Smuzhiyun "Aborting.\n");
2985*4882a593Smuzhiyun goto queue_err;
2986*4882a593Smuzhiyun } else {
2987*4882a593Smuzhiyun netdev_info(adapter->netdev,
2988*4882a593Smuzhiyun "Number of rx queues changed "
2989*4882a593Smuzhiyun "to : %d.\n", i);
2990*4882a593Smuzhiyun adapter->num_rx_queues = i;
2991*4882a593Smuzhiyun err = 0;
2992*4882a593Smuzhiyun break;
2993*4882a593Smuzhiyun }
2994*4882a593Smuzhiyun }
2995*4882a593Smuzhiyun }
2996*4882a593Smuzhiyun
2997*4882a593Smuzhiyun if (!adapter->rxdataring_enabled)
2998*4882a593Smuzhiyun vmxnet3_rq_destroy_all_rxdataring(adapter);
2999*4882a593Smuzhiyun
3000*4882a593Smuzhiyun return err;
3001*4882a593Smuzhiyun queue_err:
3002*4882a593Smuzhiyun vmxnet3_tq_destroy_all(adapter);
3003*4882a593Smuzhiyun return err;
3004*4882a593Smuzhiyun }
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun static int
vmxnet3_open(struct net_device * netdev)3007*4882a593Smuzhiyun vmxnet3_open(struct net_device *netdev)
3008*4882a593Smuzhiyun {
3009*4882a593Smuzhiyun struct vmxnet3_adapter *adapter;
3010*4882a593Smuzhiyun int err, i;
3011*4882a593Smuzhiyun
3012*4882a593Smuzhiyun adapter = netdev_priv(netdev);
3013*4882a593Smuzhiyun
3014*4882a593Smuzhiyun for (i = 0; i < adapter->num_tx_queues; i++)
3015*4882a593Smuzhiyun spin_lock_init(&adapter->tx_queue[i].tx_lock);
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun if (VMXNET3_VERSION_GE_3(adapter)) {
3018*4882a593Smuzhiyun unsigned long flags;
3019*4882a593Smuzhiyun u16 txdata_desc_size;
3020*4882a593Smuzhiyun
3021*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
3022*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
3023*4882a593Smuzhiyun VMXNET3_CMD_GET_TXDATA_DESC_SIZE);
3024*4882a593Smuzhiyun txdata_desc_size = VMXNET3_READ_BAR1_REG(adapter,
3025*4882a593Smuzhiyun VMXNET3_REG_CMD);
3026*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
3027*4882a593Smuzhiyun
3028*4882a593Smuzhiyun if ((txdata_desc_size < VMXNET3_TXDATA_DESC_MIN_SIZE) ||
3029*4882a593Smuzhiyun (txdata_desc_size > VMXNET3_TXDATA_DESC_MAX_SIZE) ||
3030*4882a593Smuzhiyun (txdata_desc_size & VMXNET3_TXDATA_DESC_SIZE_MASK)) {
3031*4882a593Smuzhiyun adapter->txdata_desc_size =
3032*4882a593Smuzhiyun sizeof(struct Vmxnet3_TxDataDesc);
3033*4882a593Smuzhiyun } else {
3034*4882a593Smuzhiyun adapter->txdata_desc_size = txdata_desc_size;
3035*4882a593Smuzhiyun }
3036*4882a593Smuzhiyun } else {
3037*4882a593Smuzhiyun adapter->txdata_desc_size = sizeof(struct Vmxnet3_TxDataDesc);
3038*4882a593Smuzhiyun }
3039*4882a593Smuzhiyun
3040*4882a593Smuzhiyun err = vmxnet3_create_queues(adapter,
3041*4882a593Smuzhiyun adapter->tx_ring_size,
3042*4882a593Smuzhiyun adapter->rx_ring_size,
3043*4882a593Smuzhiyun adapter->rx_ring2_size,
3044*4882a593Smuzhiyun adapter->txdata_desc_size,
3045*4882a593Smuzhiyun adapter->rxdata_desc_size);
3046*4882a593Smuzhiyun if (err)
3047*4882a593Smuzhiyun goto queue_err;
3048*4882a593Smuzhiyun
3049*4882a593Smuzhiyun err = vmxnet3_activate_dev(adapter);
3050*4882a593Smuzhiyun if (err)
3051*4882a593Smuzhiyun goto activate_err;
3052*4882a593Smuzhiyun
3053*4882a593Smuzhiyun return 0;
3054*4882a593Smuzhiyun
3055*4882a593Smuzhiyun activate_err:
3056*4882a593Smuzhiyun vmxnet3_rq_destroy_all(adapter);
3057*4882a593Smuzhiyun vmxnet3_tq_destroy_all(adapter);
3058*4882a593Smuzhiyun queue_err:
3059*4882a593Smuzhiyun return err;
3060*4882a593Smuzhiyun }
3061*4882a593Smuzhiyun
3062*4882a593Smuzhiyun
3063*4882a593Smuzhiyun static int
vmxnet3_close(struct net_device * netdev)3064*4882a593Smuzhiyun vmxnet3_close(struct net_device *netdev)
3065*4882a593Smuzhiyun {
3066*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
3067*4882a593Smuzhiyun
3068*4882a593Smuzhiyun /*
3069*4882a593Smuzhiyun * Reset_work may be in the middle of resetting the device, wait for its
3070*4882a593Smuzhiyun * completion.
3071*4882a593Smuzhiyun */
3072*4882a593Smuzhiyun while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
3073*4882a593Smuzhiyun usleep_range(1000, 2000);
3074*4882a593Smuzhiyun
3075*4882a593Smuzhiyun vmxnet3_quiesce_dev(adapter);
3076*4882a593Smuzhiyun
3077*4882a593Smuzhiyun vmxnet3_rq_destroy_all(adapter);
3078*4882a593Smuzhiyun vmxnet3_tq_destroy_all(adapter);
3079*4882a593Smuzhiyun
3080*4882a593Smuzhiyun clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
3081*4882a593Smuzhiyun
3082*4882a593Smuzhiyun
3083*4882a593Smuzhiyun return 0;
3084*4882a593Smuzhiyun }
3085*4882a593Smuzhiyun
3086*4882a593Smuzhiyun
3087*4882a593Smuzhiyun void
vmxnet3_force_close(struct vmxnet3_adapter * adapter)3088*4882a593Smuzhiyun vmxnet3_force_close(struct vmxnet3_adapter *adapter)
3089*4882a593Smuzhiyun {
3090*4882a593Smuzhiyun int i;
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun /*
3093*4882a593Smuzhiyun * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
3094*4882a593Smuzhiyun * vmxnet3_close() will deadlock.
3095*4882a593Smuzhiyun */
3096*4882a593Smuzhiyun BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
3097*4882a593Smuzhiyun
3098*4882a593Smuzhiyun /* we need to enable NAPI, otherwise dev_close will deadlock */
3099*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++)
3100*4882a593Smuzhiyun napi_enable(&adapter->rx_queue[i].napi);
3101*4882a593Smuzhiyun /*
3102*4882a593Smuzhiyun * Need to clear the quiesce bit to ensure that vmxnet3_close
3103*4882a593Smuzhiyun * can quiesce the device properly
3104*4882a593Smuzhiyun */
3105*4882a593Smuzhiyun clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
3106*4882a593Smuzhiyun dev_close(adapter->netdev);
3107*4882a593Smuzhiyun }
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun
3110*4882a593Smuzhiyun static int
vmxnet3_change_mtu(struct net_device * netdev,int new_mtu)3111*4882a593Smuzhiyun vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
3112*4882a593Smuzhiyun {
3113*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
3114*4882a593Smuzhiyun int err = 0;
3115*4882a593Smuzhiyun
3116*4882a593Smuzhiyun netdev->mtu = new_mtu;
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun /*
3119*4882a593Smuzhiyun * Reset_work may be in the middle of resetting the device, wait for its
3120*4882a593Smuzhiyun * completion.
3121*4882a593Smuzhiyun */
3122*4882a593Smuzhiyun while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
3123*4882a593Smuzhiyun usleep_range(1000, 2000);
3124*4882a593Smuzhiyun
3125*4882a593Smuzhiyun if (netif_running(netdev)) {
3126*4882a593Smuzhiyun vmxnet3_quiesce_dev(adapter);
3127*4882a593Smuzhiyun vmxnet3_reset_dev(adapter);
3128*4882a593Smuzhiyun
3129*4882a593Smuzhiyun /* we need to re-create the rx queue based on the new mtu */
3130*4882a593Smuzhiyun vmxnet3_rq_destroy_all(adapter);
3131*4882a593Smuzhiyun vmxnet3_adjust_rx_ring_size(adapter);
3132*4882a593Smuzhiyun err = vmxnet3_rq_create_all(adapter);
3133*4882a593Smuzhiyun if (err) {
3134*4882a593Smuzhiyun netdev_err(netdev,
3135*4882a593Smuzhiyun "failed to re-create rx queues, "
3136*4882a593Smuzhiyun " error %d. Closing it.\n", err);
3137*4882a593Smuzhiyun goto out;
3138*4882a593Smuzhiyun }
3139*4882a593Smuzhiyun
3140*4882a593Smuzhiyun err = vmxnet3_activate_dev(adapter);
3141*4882a593Smuzhiyun if (err) {
3142*4882a593Smuzhiyun netdev_err(netdev,
3143*4882a593Smuzhiyun "failed to re-activate, error %d. "
3144*4882a593Smuzhiyun "Closing it\n", err);
3145*4882a593Smuzhiyun goto out;
3146*4882a593Smuzhiyun }
3147*4882a593Smuzhiyun }
3148*4882a593Smuzhiyun
3149*4882a593Smuzhiyun out:
3150*4882a593Smuzhiyun clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
3151*4882a593Smuzhiyun if (err)
3152*4882a593Smuzhiyun vmxnet3_force_close(adapter);
3153*4882a593Smuzhiyun
3154*4882a593Smuzhiyun return err;
3155*4882a593Smuzhiyun }
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun
3158*4882a593Smuzhiyun static void
vmxnet3_declare_features(struct vmxnet3_adapter * adapter,bool dma64)3159*4882a593Smuzhiyun vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
3160*4882a593Smuzhiyun {
3161*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
3162*4882a593Smuzhiyun
3163*4882a593Smuzhiyun netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
3164*4882a593Smuzhiyun NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_CTAG_TX |
3165*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_TSO | NETIF_F_TSO6 |
3166*4882a593Smuzhiyun NETIF_F_LRO;
3167*4882a593Smuzhiyun
3168*4882a593Smuzhiyun if (VMXNET3_VERSION_GE_4(adapter)) {
3169*4882a593Smuzhiyun netdev->hw_features |= NETIF_F_GSO_UDP_TUNNEL |
3170*4882a593Smuzhiyun NETIF_F_GSO_UDP_TUNNEL_CSUM;
3171*4882a593Smuzhiyun
3172*4882a593Smuzhiyun netdev->hw_enc_features = NETIF_F_SG | NETIF_F_RXCSUM |
3173*4882a593Smuzhiyun NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_CTAG_TX |
3174*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_TSO | NETIF_F_TSO6 |
3175*4882a593Smuzhiyun NETIF_F_LRO | NETIF_F_GSO_UDP_TUNNEL |
3176*4882a593Smuzhiyun NETIF_F_GSO_UDP_TUNNEL_CSUM;
3177*4882a593Smuzhiyun }
3178*4882a593Smuzhiyun
3179*4882a593Smuzhiyun if (dma64)
3180*4882a593Smuzhiyun netdev->hw_features |= NETIF_F_HIGHDMA;
3181*4882a593Smuzhiyun netdev->vlan_features = netdev->hw_features &
3182*4882a593Smuzhiyun ~(NETIF_F_HW_VLAN_CTAG_TX |
3183*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_RX);
3184*4882a593Smuzhiyun netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_CTAG_FILTER;
3185*4882a593Smuzhiyun }
3186*4882a593Smuzhiyun
3187*4882a593Smuzhiyun
3188*4882a593Smuzhiyun static void
vmxnet3_read_mac_addr(struct vmxnet3_adapter * adapter,u8 * mac)3189*4882a593Smuzhiyun vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
3190*4882a593Smuzhiyun {
3191*4882a593Smuzhiyun u32 tmp;
3192*4882a593Smuzhiyun
3193*4882a593Smuzhiyun tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
3194*4882a593Smuzhiyun *(u32 *)mac = tmp;
3195*4882a593Smuzhiyun
3196*4882a593Smuzhiyun tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
3197*4882a593Smuzhiyun mac[4] = tmp & 0xff;
3198*4882a593Smuzhiyun mac[5] = (tmp >> 8) & 0xff;
3199*4882a593Smuzhiyun }
3200*4882a593Smuzhiyun
3201*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
3202*4882a593Smuzhiyun
3203*4882a593Smuzhiyun /*
3204*4882a593Smuzhiyun * Enable MSIx vectors.
3205*4882a593Smuzhiyun * Returns :
3206*4882a593Smuzhiyun * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
3207*4882a593Smuzhiyun * were enabled.
3208*4882a593Smuzhiyun * number of vectors which were enabled otherwise (this number is greater
3209*4882a593Smuzhiyun * than VMXNET3_LINUX_MIN_MSIX_VECT)
3210*4882a593Smuzhiyun */
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun static int
vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter * adapter,int nvec)3213*4882a593Smuzhiyun vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter, int nvec)
3214*4882a593Smuzhiyun {
3215*4882a593Smuzhiyun int ret = pci_enable_msix_range(adapter->pdev,
3216*4882a593Smuzhiyun adapter->intr.msix_entries, nvec, nvec);
3217*4882a593Smuzhiyun
3218*4882a593Smuzhiyun if (ret == -ENOSPC && nvec > VMXNET3_LINUX_MIN_MSIX_VECT) {
3219*4882a593Smuzhiyun dev_err(&adapter->netdev->dev,
3220*4882a593Smuzhiyun "Failed to enable %d MSI-X, trying %d\n",
3221*4882a593Smuzhiyun nvec, VMXNET3_LINUX_MIN_MSIX_VECT);
3222*4882a593Smuzhiyun
3223*4882a593Smuzhiyun ret = pci_enable_msix_range(adapter->pdev,
3224*4882a593Smuzhiyun adapter->intr.msix_entries,
3225*4882a593Smuzhiyun VMXNET3_LINUX_MIN_MSIX_VECT,
3226*4882a593Smuzhiyun VMXNET3_LINUX_MIN_MSIX_VECT);
3227*4882a593Smuzhiyun }
3228*4882a593Smuzhiyun
3229*4882a593Smuzhiyun if (ret < 0) {
3230*4882a593Smuzhiyun dev_err(&adapter->netdev->dev,
3231*4882a593Smuzhiyun "Failed to enable MSI-X, error: %d\n", ret);
3232*4882a593Smuzhiyun }
3233*4882a593Smuzhiyun
3234*4882a593Smuzhiyun return ret;
3235*4882a593Smuzhiyun }
3236*4882a593Smuzhiyun
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun #endif /* CONFIG_PCI_MSI */
3239*4882a593Smuzhiyun
3240*4882a593Smuzhiyun static void
vmxnet3_alloc_intr_resources(struct vmxnet3_adapter * adapter)3241*4882a593Smuzhiyun vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
3242*4882a593Smuzhiyun {
3243*4882a593Smuzhiyun u32 cfg;
3244*4882a593Smuzhiyun unsigned long flags;
3245*4882a593Smuzhiyun
3246*4882a593Smuzhiyun /* intr settings */
3247*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
3248*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
3249*4882a593Smuzhiyun VMXNET3_CMD_GET_CONF_INTR);
3250*4882a593Smuzhiyun cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
3251*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
3252*4882a593Smuzhiyun adapter->intr.type = cfg & 0x3;
3253*4882a593Smuzhiyun adapter->intr.mask_mode = (cfg >> 2) & 0x3;
3254*4882a593Smuzhiyun
3255*4882a593Smuzhiyun if (adapter->intr.type == VMXNET3_IT_AUTO) {
3256*4882a593Smuzhiyun adapter->intr.type = VMXNET3_IT_MSIX;
3257*4882a593Smuzhiyun }
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
3260*4882a593Smuzhiyun if (adapter->intr.type == VMXNET3_IT_MSIX) {
3261*4882a593Smuzhiyun int i, nvec;
3262*4882a593Smuzhiyun
3263*4882a593Smuzhiyun nvec = adapter->share_intr == VMXNET3_INTR_TXSHARE ?
3264*4882a593Smuzhiyun 1 : adapter->num_tx_queues;
3265*4882a593Smuzhiyun nvec += adapter->share_intr == VMXNET3_INTR_BUDDYSHARE ?
3266*4882a593Smuzhiyun 0 : adapter->num_rx_queues;
3267*4882a593Smuzhiyun nvec += 1; /* for link event */
3268*4882a593Smuzhiyun nvec = nvec > VMXNET3_LINUX_MIN_MSIX_VECT ?
3269*4882a593Smuzhiyun nvec : VMXNET3_LINUX_MIN_MSIX_VECT;
3270*4882a593Smuzhiyun
3271*4882a593Smuzhiyun for (i = 0; i < nvec; i++)
3272*4882a593Smuzhiyun adapter->intr.msix_entries[i].entry = i;
3273*4882a593Smuzhiyun
3274*4882a593Smuzhiyun nvec = vmxnet3_acquire_msix_vectors(adapter, nvec);
3275*4882a593Smuzhiyun if (nvec < 0)
3276*4882a593Smuzhiyun goto msix_err;
3277*4882a593Smuzhiyun
3278*4882a593Smuzhiyun /* If we cannot allocate one MSIx vector per queue
3279*4882a593Smuzhiyun * then limit the number of rx queues to 1
3280*4882a593Smuzhiyun */
3281*4882a593Smuzhiyun if (nvec == VMXNET3_LINUX_MIN_MSIX_VECT) {
3282*4882a593Smuzhiyun if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
3283*4882a593Smuzhiyun || adapter->num_rx_queues != 1) {
3284*4882a593Smuzhiyun adapter->share_intr = VMXNET3_INTR_TXSHARE;
3285*4882a593Smuzhiyun netdev_err(adapter->netdev,
3286*4882a593Smuzhiyun "Number of rx queues : 1\n");
3287*4882a593Smuzhiyun adapter->num_rx_queues = 1;
3288*4882a593Smuzhiyun }
3289*4882a593Smuzhiyun }
3290*4882a593Smuzhiyun
3291*4882a593Smuzhiyun adapter->intr.num_intrs = nvec;
3292*4882a593Smuzhiyun return;
3293*4882a593Smuzhiyun
3294*4882a593Smuzhiyun msix_err:
3295*4882a593Smuzhiyun /* If we cannot allocate MSIx vectors use only one rx queue */
3296*4882a593Smuzhiyun dev_info(&adapter->pdev->dev,
3297*4882a593Smuzhiyun "Failed to enable MSI-X, error %d. "
3298*4882a593Smuzhiyun "Limiting #rx queues to 1, try MSI.\n", nvec);
3299*4882a593Smuzhiyun
3300*4882a593Smuzhiyun adapter->intr.type = VMXNET3_IT_MSI;
3301*4882a593Smuzhiyun }
3302*4882a593Smuzhiyun
3303*4882a593Smuzhiyun if (adapter->intr.type == VMXNET3_IT_MSI) {
3304*4882a593Smuzhiyun if (!pci_enable_msi(adapter->pdev)) {
3305*4882a593Smuzhiyun adapter->num_rx_queues = 1;
3306*4882a593Smuzhiyun adapter->intr.num_intrs = 1;
3307*4882a593Smuzhiyun return;
3308*4882a593Smuzhiyun }
3309*4882a593Smuzhiyun }
3310*4882a593Smuzhiyun #endif /* CONFIG_PCI_MSI */
3311*4882a593Smuzhiyun
3312*4882a593Smuzhiyun adapter->num_rx_queues = 1;
3313*4882a593Smuzhiyun dev_info(&adapter->netdev->dev,
3314*4882a593Smuzhiyun "Using INTx interrupt, #Rx queues: 1.\n");
3315*4882a593Smuzhiyun adapter->intr.type = VMXNET3_IT_INTX;
3316*4882a593Smuzhiyun
3317*4882a593Smuzhiyun /* INT-X related setting */
3318*4882a593Smuzhiyun adapter->intr.num_intrs = 1;
3319*4882a593Smuzhiyun }
3320*4882a593Smuzhiyun
3321*4882a593Smuzhiyun
3322*4882a593Smuzhiyun static void
vmxnet3_free_intr_resources(struct vmxnet3_adapter * adapter)3323*4882a593Smuzhiyun vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
3324*4882a593Smuzhiyun {
3325*4882a593Smuzhiyun if (adapter->intr.type == VMXNET3_IT_MSIX)
3326*4882a593Smuzhiyun pci_disable_msix(adapter->pdev);
3327*4882a593Smuzhiyun else if (adapter->intr.type == VMXNET3_IT_MSI)
3328*4882a593Smuzhiyun pci_disable_msi(adapter->pdev);
3329*4882a593Smuzhiyun else
3330*4882a593Smuzhiyun BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
3331*4882a593Smuzhiyun }
3332*4882a593Smuzhiyun
3333*4882a593Smuzhiyun
3334*4882a593Smuzhiyun static void
vmxnet3_tx_timeout(struct net_device * netdev,unsigned int txqueue)3335*4882a593Smuzhiyun vmxnet3_tx_timeout(struct net_device *netdev, unsigned int txqueue)
3336*4882a593Smuzhiyun {
3337*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
3338*4882a593Smuzhiyun adapter->tx_timeout_count++;
3339*4882a593Smuzhiyun
3340*4882a593Smuzhiyun netdev_err(adapter->netdev, "tx hang\n");
3341*4882a593Smuzhiyun schedule_work(&adapter->work);
3342*4882a593Smuzhiyun }
3343*4882a593Smuzhiyun
3344*4882a593Smuzhiyun
3345*4882a593Smuzhiyun static void
vmxnet3_reset_work(struct work_struct * data)3346*4882a593Smuzhiyun vmxnet3_reset_work(struct work_struct *data)
3347*4882a593Smuzhiyun {
3348*4882a593Smuzhiyun struct vmxnet3_adapter *adapter;
3349*4882a593Smuzhiyun
3350*4882a593Smuzhiyun adapter = container_of(data, struct vmxnet3_adapter, work);
3351*4882a593Smuzhiyun
3352*4882a593Smuzhiyun /* if another thread is resetting the device, no need to proceed */
3353*4882a593Smuzhiyun if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
3354*4882a593Smuzhiyun return;
3355*4882a593Smuzhiyun
3356*4882a593Smuzhiyun /* if the device is closed, we must leave it alone */
3357*4882a593Smuzhiyun rtnl_lock();
3358*4882a593Smuzhiyun if (netif_running(adapter->netdev)) {
3359*4882a593Smuzhiyun netdev_notice(adapter->netdev, "resetting\n");
3360*4882a593Smuzhiyun vmxnet3_quiesce_dev(adapter);
3361*4882a593Smuzhiyun vmxnet3_reset_dev(adapter);
3362*4882a593Smuzhiyun vmxnet3_activate_dev(adapter);
3363*4882a593Smuzhiyun } else {
3364*4882a593Smuzhiyun netdev_info(adapter->netdev, "already closed\n");
3365*4882a593Smuzhiyun }
3366*4882a593Smuzhiyun rtnl_unlock();
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun netif_wake_queue(adapter->netdev);
3369*4882a593Smuzhiyun clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
3370*4882a593Smuzhiyun }
3371*4882a593Smuzhiyun
3372*4882a593Smuzhiyun
3373*4882a593Smuzhiyun static int
vmxnet3_probe_device(struct pci_dev * pdev,const struct pci_device_id * id)3374*4882a593Smuzhiyun vmxnet3_probe_device(struct pci_dev *pdev,
3375*4882a593Smuzhiyun const struct pci_device_id *id)
3376*4882a593Smuzhiyun {
3377*4882a593Smuzhiyun static const struct net_device_ops vmxnet3_netdev_ops = {
3378*4882a593Smuzhiyun .ndo_open = vmxnet3_open,
3379*4882a593Smuzhiyun .ndo_stop = vmxnet3_close,
3380*4882a593Smuzhiyun .ndo_start_xmit = vmxnet3_xmit_frame,
3381*4882a593Smuzhiyun .ndo_set_mac_address = vmxnet3_set_mac_addr,
3382*4882a593Smuzhiyun .ndo_change_mtu = vmxnet3_change_mtu,
3383*4882a593Smuzhiyun .ndo_fix_features = vmxnet3_fix_features,
3384*4882a593Smuzhiyun .ndo_set_features = vmxnet3_set_features,
3385*4882a593Smuzhiyun .ndo_features_check = vmxnet3_features_check,
3386*4882a593Smuzhiyun .ndo_get_stats64 = vmxnet3_get_stats64,
3387*4882a593Smuzhiyun .ndo_tx_timeout = vmxnet3_tx_timeout,
3388*4882a593Smuzhiyun .ndo_set_rx_mode = vmxnet3_set_mc,
3389*4882a593Smuzhiyun .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
3390*4882a593Smuzhiyun .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
3391*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
3392*4882a593Smuzhiyun .ndo_poll_controller = vmxnet3_netpoll,
3393*4882a593Smuzhiyun #endif
3394*4882a593Smuzhiyun };
3395*4882a593Smuzhiyun int err;
3396*4882a593Smuzhiyun bool dma64;
3397*4882a593Smuzhiyun u32 ver;
3398*4882a593Smuzhiyun struct net_device *netdev;
3399*4882a593Smuzhiyun struct vmxnet3_adapter *adapter;
3400*4882a593Smuzhiyun u8 mac[ETH_ALEN];
3401*4882a593Smuzhiyun int size;
3402*4882a593Smuzhiyun int num_tx_queues;
3403*4882a593Smuzhiyun int num_rx_queues;
3404*4882a593Smuzhiyun
3405*4882a593Smuzhiyun if (!pci_msi_enabled())
3406*4882a593Smuzhiyun enable_mq = 0;
3407*4882a593Smuzhiyun
3408*4882a593Smuzhiyun #ifdef VMXNET3_RSS
3409*4882a593Smuzhiyun if (enable_mq)
3410*4882a593Smuzhiyun num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
3411*4882a593Smuzhiyun (int)num_online_cpus());
3412*4882a593Smuzhiyun else
3413*4882a593Smuzhiyun #endif
3414*4882a593Smuzhiyun num_rx_queues = 1;
3415*4882a593Smuzhiyun num_rx_queues = rounddown_pow_of_two(num_rx_queues);
3416*4882a593Smuzhiyun
3417*4882a593Smuzhiyun if (enable_mq)
3418*4882a593Smuzhiyun num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
3419*4882a593Smuzhiyun (int)num_online_cpus());
3420*4882a593Smuzhiyun else
3421*4882a593Smuzhiyun num_tx_queues = 1;
3422*4882a593Smuzhiyun
3423*4882a593Smuzhiyun num_tx_queues = rounddown_pow_of_two(num_tx_queues);
3424*4882a593Smuzhiyun netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
3425*4882a593Smuzhiyun max(num_tx_queues, num_rx_queues));
3426*4882a593Smuzhiyun dev_info(&pdev->dev,
3427*4882a593Smuzhiyun "# of Tx queues : %d, # of Rx queues : %d\n",
3428*4882a593Smuzhiyun num_tx_queues, num_rx_queues);
3429*4882a593Smuzhiyun
3430*4882a593Smuzhiyun if (!netdev)
3431*4882a593Smuzhiyun return -ENOMEM;
3432*4882a593Smuzhiyun
3433*4882a593Smuzhiyun pci_set_drvdata(pdev, netdev);
3434*4882a593Smuzhiyun adapter = netdev_priv(netdev);
3435*4882a593Smuzhiyun adapter->netdev = netdev;
3436*4882a593Smuzhiyun adapter->pdev = pdev;
3437*4882a593Smuzhiyun
3438*4882a593Smuzhiyun adapter->tx_ring_size = VMXNET3_DEF_TX_RING_SIZE;
3439*4882a593Smuzhiyun adapter->rx_ring_size = VMXNET3_DEF_RX_RING_SIZE;
3440*4882a593Smuzhiyun adapter->rx_ring2_size = VMXNET3_DEF_RX_RING2_SIZE;
3441*4882a593Smuzhiyun
3442*4882a593Smuzhiyun if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
3443*4882a593Smuzhiyun if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
3444*4882a593Smuzhiyun dev_err(&pdev->dev,
3445*4882a593Smuzhiyun "pci_set_consistent_dma_mask failed\n");
3446*4882a593Smuzhiyun err = -EIO;
3447*4882a593Smuzhiyun goto err_set_mask;
3448*4882a593Smuzhiyun }
3449*4882a593Smuzhiyun dma64 = true;
3450*4882a593Smuzhiyun } else {
3451*4882a593Smuzhiyun if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
3452*4882a593Smuzhiyun dev_err(&pdev->dev,
3453*4882a593Smuzhiyun "pci_set_dma_mask failed\n");
3454*4882a593Smuzhiyun err = -EIO;
3455*4882a593Smuzhiyun goto err_set_mask;
3456*4882a593Smuzhiyun }
3457*4882a593Smuzhiyun dma64 = false;
3458*4882a593Smuzhiyun }
3459*4882a593Smuzhiyun
3460*4882a593Smuzhiyun spin_lock_init(&adapter->cmd_lock);
3461*4882a593Smuzhiyun adapter->adapter_pa = dma_map_single(&adapter->pdev->dev, adapter,
3462*4882a593Smuzhiyun sizeof(struct vmxnet3_adapter),
3463*4882a593Smuzhiyun PCI_DMA_TODEVICE);
3464*4882a593Smuzhiyun if (dma_mapping_error(&adapter->pdev->dev, adapter->adapter_pa)) {
3465*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to map dma\n");
3466*4882a593Smuzhiyun err = -EFAULT;
3467*4882a593Smuzhiyun goto err_set_mask;
3468*4882a593Smuzhiyun }
3469*4882a593Smuzhiyun adapter->shared = dma_alloc_coherent(
3470*4882a593Smuzhiyun &adapter->pdev->dev,
3471*4882a593Smuzhiyun sizeof(struct Vmxnet3_DriverShared),
3472*4882a593Smuzhiyun &adapter->shared_pa, GFP_KERNEL);
3473*4882a593Smuzhiyun if (!adapter->shared) {
3474*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to allocate memory\n");
3475*4882a593Smuzhiyun err = -ENOMEM;
3476*4882a593Smuzhiyun goto err_alloc_shared;
3477*4882a593Smuzhiyun }
3478*4882a593Smuzhiyun
3479*4882a593Smuzhiyun adapter->num_rx_queues = num_rx_queues;
3480*4882a593Smuzhiyun adapter->num_tx_queues = num_tx_queues;
3481*4882a593Smuzhiyun adapter->rx_buf_per_pkt = 1;
3482*4882a593Smuzhiyun
3483*4882a593Smuzhiyun size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
3484*4882a593Smuzhiyun size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
3485*4882a593Smuzhiyun adapter->tqd_start = dma_alloc_coherent(&adapter->pdev->dev, size,
3486*4882a593Smuzhiyun &adapter->queue_desc_pa,
3487*4882a593Smuzhiyun GFP_KERNEL);
3488*4882a593Smuzhiyun
3489*4882a593Smuzhiyun if (!adapter->tqd_start) {
3490*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to allocate memory\n");
3491*4882a593Smuzhiyun err = -ENOMEM;
3492*4882a593Smuzhiyun goto err_alloc_queue_desc;
3493*4882a593Smuzhiyun }
3494*4882a593Smuzhiyun adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
3495*4882a593Smuzhiyun adapter->num_tx_queues);
3496*4882a593Smuzhiyun
3497*4882a593Smuzhiyun adapter->pm_conf = dma_alloc_coherent(&adapter->pdev->dev,
3498*4882a593Smuzhiyun sizeof(struct Vmxnet3_PMConf),
3499*4882a593Smuzhiyun &adapter->pm_conf_pa,
3500*4882a593Smuzhiyun GFP_KERNEL);
3501*4882a593Smuzhiyun if (adapter->pm_conf == NULL) {
3502*4882a593Smuzhiyun err = -ENOMEM;
3503*4882a593Smuzhiyun goto err_alloc_pm;
3504*4882a593Smuzhiyun }
3505*4882a593Smuzhiyun
3506*4882a593Smuzhiyun #ifdef VMXNET3_RSS
3507*4882a593Smuzhiyun
3508*4882a593Smuzhiyun adapter->rss_conf = dma_alloc_coherent(&adapter->pdev->dev,
3509*4882a593Smuzhiyun sizeof(struct UPT1_RSSConf),
3510*4882a593Smuzhiyun &adapter->rss_conf_pa,
3511*4882a593Smuzhiyun GFP_KERNEL);
3512*4882a593Smuzhiyun if (adapter->rss_conf == NULL) {
3513*4882a593Smuzhiyun err = -ENOMEM;
3514*4882a593Smuzhiyun goto err_alloc_rss;
3515*4882a593Smuzhiyun }
3516*4882a593Smuzhiyun #endif /* VMXNET3_RSS */
3517*4882a593Smuzhiyun
3518*4882a593Smuzhiyun err = vmxnet3_alloc_pci_resources(adapter);
3519*4882a593Smuzhiyun if (err < 0)
3520*4882a593Smuzhiyun goto err_alloc_pci;
3521*4882a593Smuzhiyun
3522*4882a593Smuzhiyun ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
3523*4882a593Smuzhiyun if (ver & (1 << VMXNET3_REV_4)) {
3524*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter,
3525*4882a593Smuzhiyun VMXNET3_REG_VRRS,
3526*4882a593Smuzhiyun 1 << VMXNET3_REV_4);
3527*4882a593Smuzhiyun adapter->version = VMXNET3_REV_4 + 1;
3528*4882a593Smuzhiyun } else if (ver & (1 << VMXNET3_REV_3)) {
3529*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter,
3530*4882a593Smuzhiyun VMXNET3_REG_VRRS,
3531*4882a593Smuzhiyun 1 << VMXNET3_REV_3);
3532*4882a593Smuzhiyun adapter->version = VMXNET3_REV_3 + 1;
3533*4882a593Smuzhiyun } else if (ver & (1 << VMXNET3_REV_2)) {
3534*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter,
3535*4882a593Smuzhiyun VMXNET3_REG_VRRS,
3536*4882a593Smuzhiyun 1 << VMXNET3_REV_2);
3537*4882a593Smuzhiyun adapter->version = VMXNET3_REV_2 + 1;
3538*4882a593Smuzhiyun } else if (ver & (1 << VMXNET3_REV_1)) {
3539*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter,
3540*4882a593Smuzhiyun VMXNET3_REG_VRRS,
3541*4882a593Smuzhiyun 1 << VMXNET3_REV_1);
3542*4882a593Smuzhiyun adapter->version = VMXNET3_REV_1 + 1;
3543*4882a593Smuzhiyun } else {
3544*4882a593Smuzhiyun dev_err(&pdev->dev,
3545*4882a593Smuzhiyun "Incompatible h/w version (0x%x) for adapter\n", ver);
3546*4882a593Smuzhiyun err = -EBUSY;
3547*4882a593Smuzhiyun goto err_ver;
3548*4882a593Smuzhiyun }
3549*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Using device version %d\n", adapter->version);
3550*4882a593Smuzhiyun
3551*4882a593Smuzhiyun ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
3552*4882a593Smuzhiyun if (ver & 1) {
3553*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
3554*4882a593Smuzhiyun } else {
3555*4882a593Smuzhiyun dev_err(&pdev->dev,
3556*4882a593Smuzhiyun "Incompatible upt version (0x%x) for adapter\n", ver);
3557*4882a593Smuzhiyun err = -EBUSY;
3558*4882a593Smuzhiyun goto err_ver;
3559*4882a593Smuzhiyun }
3560*4882a593Smuzhiyun
3561*4882a593Smuzhiyun if (VMXNET3_VERSION_GE_3(adapter)) {
3562*4882a593Smuzhiyun adapter->coal_conf =
3563*4882a593Smuzhiyun dma_alloc_coherent(&adapter->pdev->dev,
3564*4882a593Smuzhiyun sizeof(struct Vmxnet3_CoalesceScheme)
3565*4882a593Smuzhiyun ,
3566*4882a593Smuzhiyun &adapter->coal_conf_pa,
3567*4882a593Smuzhiyun GFP_KERNEL);
3568*4882a593Smuzhiyun if (!adapter->coal_conf) {
3569*4882a593Smuzhiyun err = -ENOMEM;
3570*4882a593Smuzhiyun goto err_ver;
3571*4882a593Smuzhiyun }
3572*4882a593Smuzhiyun adapter->coal_conf->coalMode = VMXNET3_COALESCE_DISABLED;
3573*4882a593Smuzhiyun adapter->default_coal_mode = true;
3574*4882a593Smuzhiyun }
3575*4882a593Smuzhiyun
3576*4882a593Smuzhiyun if (VMXNET3_VERSION_GE_4(adapter)) {
3577*4882a593Smuzhiyun adapter->default_rss_fields = true;
3578*4882a593Smuzhiyun adapter->rss_fields = VMXNET3_RSS_FIELDS_DEFAULT;
3579*4882a593Smuzhiyun }
3580*4882a593Smuzhiyun
3581*4882a593Smuzhiyun SET_NETDEV_DEV(netdev, &pdev->dev);
3582*4882a593Smuzhiyun vmxnet3_declare_features(adapter, dma64);
3583*4882a593Smuzhiyun
3584*4882a593Smuzhiyun adapter->rxdata_desc_size = VMXNET3_VERSION_GE_3(adapter) ?
3585*4882a593Smuzhiyun VMXNET3_DEF_RXDATA_DESC_SIZE : 0;
3586*4882a593Smuzhiyun
3587*4882a593Smuzhiyun if (adapter->num_tx_queues == adapter->num_rx_queues)
3588*4882a593Smuzhiyun adapter->share_intr = VMXNET3_INTR_BUDDYSHARE;
3589*4882a593Smuzhiyun else
3590*4882a593Smuzhiyun adapter->share_intr = VMXNET3_INTR_DONTSHARE;
3591*4882a593Smuzhiyun
3592*4882a593Smuzhiyun vmxnet3_alloc_intr_resources(adapter);
3593*4882a593Smuzhiyun
3594*4882a593Smuzhiyun #ifdef VMXNET3_RSS
3595*4882a593Smuzhiyun if (adapter->num_rx_queues > 1 &&
3596*4882a593Smuzhiyun adapter->intr.type == VMXNET3_IT_MSIX) {
3597*4882a593Smuzhiyun adapter->rss = true;
3598*4882a593Smuzhiyun netdev->hw_features |= NETIF_F_RXHASH;
3599*4882a593Smuzhiyun netdev->features |= NETIF_F_RXHASH;
3600*4882a593Smuzhiyun dev_dbg(&pdev->dev, "RSS is enabled.\n");
3601*4882a593Smuzhiyun } else {
3602*4882a593Smuzhiyun adapter->rss = false;
3603*4882a593Smuzhiyun }
3604*4882a593Smuzhiyun #endif
3605*4882a593Smuzhiyun
3606*4882a593Smuzhiyun vmxnet3_read_mac_addr(adapter, mac);
3607*4882a593Smuzhiyun memcpy(netdev->dev_addr, mac, netdev->addr_len);
3608*4882a593Smuzhiyun
3609*4882a593Smuzhiyun netdev->netdev_ops = &vmxnet3_netdev_ops;
3610*4882a593Smuzhiyun vmxnet3_set_ethtool_ops(netdev);
3611*4882a593Smuzhiyun netdev->watchdog_timeo = 5 * HZ;
3612*4882a593Smuzhiyun
3613*4882a593Smuzhiyun /* MTU range: 60 - 9000 */
3614*4882a593Smuzhiyun netdev->min_mtu = VMXNET3_MIN_MTU;
3615*4882a593Smuzhiyun netdev->max_mtu = VMXNET3_MAX_MTU;
3616*4882a593Smuzhiyun
3617*4882a593Smuzhiyun INIT_WORK(&adapter->work, vmxnet3_reset_work);
3618*4882a593Smuzhiyun set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
3619*4882a593Smuzhiyun
3620*4882a593Smuzhiyun if (adapter->intr.type == VMXNET3_IT_MSIX) {
3621*4882a593Smuzhiyun int i;
3622*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++) {
3623*4882a593Smuzhiyun netif_napi_add(adapter->netdev,
3624*4882a593Smuzhiyun &adapter->rx_queue[i].napi,
3625*4882a593Smuzhiyun vmxnet3_poll_rx_only, 64);
3626*4882a593Smuzhiyun }
3627*4882a593Smuzhiyun } else {
3628*4882a593Smuzhiyun netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
3629*4882a593Smuzhiyun vmxnet3_poll, 64);
3630*4882a593Smuzhiyun }
3631*4882a593Smuzhiyun
3632*4882a593Smuzhiyun netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
3633*4882a593Smuzhiyun netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
3634*4882a593Smuzhiyun
3635*4882a593Smuzhiyun netif_carrier_off(netdev);
3636*4882a593Smuzhiyun err = register_netdev(netdev);
3637*4882a593Smuzhiyun
3638*4882a593Smuzhiyun if (err) {
3639*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register adapter\n");
3640*4882a593Smuzhiyun goto err_register;
3641*4882a593Smuzhiyun }
3642*4882a593Smuzhiyun
3643*4882a593Smuzhiyun vmxnet3_check_link(adapter, false);
3644*4882a593Smuzhiyun return 0;
3645*4882a593Smuzhiyun
3646*4882a593Smuzhiyun err_register:
3647*4882a593Smuzhiyun if (VMXNET3_VERSION_GE_3(adapter)) {
3648*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev,
3649*4882a593Smuzhiyun sizeof(struct Vmxnet3_CoalesceScheme),
3650*4882a593Smuzhiyun adapter->coal_conf, adapter->coal_conf_pa);
3651*4882a593Smuzhiyun }
3652*4882a593Smuzhiyun vmxnet3_free_intr_resources(adapter);
3653*4882a593Smuzhiyun err_ver:
3654*4882a593Smuzhiyun vmxnet3_free_pci_resources(adapter);
3655*4882a593Smuzhiyun err_alloc_pci:
3656*4882a593Smuzhiyun #ifdef VMXNET3_RSS
3657*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
3658*4882a593Smuzhiyun adapter->rss_conf, adapter->rss_conf_pa);
3659*4882a593Smuzhiyun err_alloc_rss:
3660*4882a593Smuzhiyun #endif
3661*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
3662*4882a593Smuzhiyun adapter->pm_conf, adapter->pm_conf_pa);
3663*4882a593Smuzhiyun err_alloc_pm:
3664*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
3665*4882a593Smuzhiyun adapter->queue_desc_pa);
3666*4882a593Smuzhiyun err_alloc_queue_desc:
3667*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev,
3668*4882a593Smuzhiyun sizeof(struct Vmxnet3_DriverShared),
3669*4882a593Smuzhiyun adapter->shared, adapter->shared_pa);
3670*4882a593Smuzhiyun err_alloc_shared:
3671*4882a593Smuzhiyun dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
3672*4882a593Smuzhiyun sizeof(struct vmxnet3_adapter), PCI_DMA_TODEVICE);
3673*4882a593Smuzhiyun err_set_mask:
3674*4882a593Smuzhiyun free_netdev(netdev);
3675*4882a593Smuzhiyun return err;
3676*4882a593Smuzhiyun }
3677*4882a593Smuzhiyun
3678*4882a593Smuzhiyun
3679*4882a593Smuzhiyun static void
vmxnet3_remove_device(struct pci_dev * pdev)3680*4882a593Smuzhiyun vmxnet3_remove_device(struct pci_dev *pdev)
3681*4882a593Smuzhiyun {
3682*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
3683*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
3684*4882a593Smuzhiyun int size = 0;
3685*4882a593Smuzhiyun int num_rx_queues;
3686*4882a593Smuzhiyun
3687*4882a593Smuzhiyun #ifdef VMXNET3_RSS
3688*4882a593Smuzhiyun if (enable_mq)
3689*4882a593Smuzhiyun num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
3690*4882a593Smuzhiyun (int)num_online_cpus());
3691*4882a593Smuzhiyun else
3692*4882a593Smuzhiyun #endif
3693*4882a593Smuzhiyun num_rx_queues = 1;
3694*4882a593Smuzhiyun num_rx_queues = rounddown_pow_of_two(num_rx_queues);
3695*4882a593Smuzhiyun
3696*4882a593Smuzhiyun cancel_work_sync(&adapter->work);
3697*4882a593Smuzhiyun
3698*4882a593Smuzhiyun unregister_netdev(netdev);
3699*4882a593Smuzhiyun
3700*4882a593Smuzhiyun vmxnet3_free_intr_resources(adapter);
3701*4882a593Smuzhiyun vmxnet3_free_pci_resources(adapter);
3702*4882a593Smuzhiyun if (VMXNET3_VERSION_GE_3(adapter)) {
3703*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev,
3704*4882a593Smuzhiyun sizeof(struct Vmxnet3_CoalesceScheme),
3705*4882a593Smuzhiyun adapter->coal_conf, adapter->coal_conf_pa);
3706*4882a593Smuzhiyun }
3707*4882a593Smuzhiyun #ifdef VMXNET3_RSS
3708*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
3709*4882a593Smuzhiyun adapter->rss_conf, adapter->rss_conf_pa);
3710*4882a593Smuzhiyun #endif
3711*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
3712*4882a593Smuzhiyun adapter->pm_conf, adapter->pm_conf_pa);
3713*4882a593Smuzhiyun
3714*4882a593Smuzhiyun size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
3715*4882a593Smuzhiyun size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
3716*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
3717*4882a593Smuzhiyun adapter->queue_desc_pa);
3718*4882a593Smuzhiyun dma_free_coherent(&adapter->pdev->dev,
3719*4882a593Smuzhiyun sizeof(struct Vmxnet3_DriverShared),
3720*4882a593Smuzhiyun adapter->shared, adapter->shared_pa);
3721*4882a593Smuzhiyun dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
3722*4882a593Smuzhiyun sizeof(struct vmxnet3_adapter), PCI_DMA_TODEVICE);
3723*4882a593Smuzhiyun free_netdev(netdev);
3724*4882a593Smuzhiyun }
3725*4882a593Smuzhiyun
vmxnet3_shutdown_device(struct pci_dev * pdev)3726*4882a593Smuzhiyun static void vmxnet3_shutdown_device(struct pci_dev *pdev)
3727*4882a593Smuzhiyun {
3728*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
3729*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
3730*4882a593Smuzhiyun unsigned long flags;
3731*4882a593Smuzhiyun
3732*4882a593Smuzhiyun /* Reset_work may be in the middle of resetting the device, wait for its
3733*4882a593Smuzhiyun * completion.
3734*4882a593Smuzhiyun */
3735*4882a593Smuzhiyun while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
3736*4882a593Smuzhiyun usleep_range(1000, 2000);
3737*4882a593Smuzhiyun
3738*4882a593Smuzhiyun if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED,
3739*4882a593Smuzhiyun &adapter->state)) {
3740*4882a593Smuzhiyun clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
3741*4882a593Smuzhiyun return;
3742*4882a593Smuzhiyun }
3743*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
3744*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
3745*4882a593Smuzhiyun VMXNET3_CMD_QUIESCE_DEV);
3746*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
3747*4882a593Smuzhiyun vmxnet3_disable_all_intrs(adapter);
3748*4882a593Smuzhiyun
3749*4882a593Smuzhiyun clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
3750*4882a593Smuzhiyun }
3751*4882a593Smuzhiyun
3752*4882a593Smuzhiyun
3753*4882a593Smuzhiyun #ifdef CONFIG_PM
3754*4882a593Smuzhiyun
3755*4882a593Smuzhiyun static int
vmxnet3_suspend(struct device * device)3756*4882a593Smuzhiyun vmxnet3_suspend(struct device *device)
3757*4882a593Smuzhiyun {
3758*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(device);
3759*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
3760*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
3761*4882a593Smuzhiyun struct Vmxnet3_PMConf *pmConf;
3762*4882a593Smuzhiyun struct ethhdr *ehdr;
3763*4882a593Smuzhiyun struct arphdr *ahdr;
3764*4882a593Smuzhiyun u8 *arpreq;
3765*4882a593Smuzhiyun struct in_device *in_dev;
3766*4882a593Smuzhiyun struct in_ifaddr *ifa;
3767*4882a593Smuzhiyun unsigned long flags;
3768*4882a593Smuzhiyun int i = 0;
3769*4882a593Smuzhiyun
3770*4882a593Smuzhiyun if (!netif_running(netdev))
3771*4882a593Smuzhiyun return 0;
3772*4882a593Smuzhiyun
3773*4882a593Smuzhiyun for (i = 0; i < adapter->num_rx_queues; i++)
3774*4882a593Smuzhiyun napi_disable(&adapter->rx_queue[i].napi);
3775*4882a593Smuzhiyun
3776*4882a593Smuzhiyun vmxnet3_disable_all_intrs(adapter);
3777*4882a593Smuzhiyun vmxnet3_free_irqs(adapter);
3778*4882a593Smuzhiyun vmxnet3_free_intr_resources(adapter);
3779*4882a593Smuzhiyun
3780*4882a593Smuzhiyun netif_device_detach(netdev);
3781*4882a593Smuzhiyun
3782*4882a593Smuzhiyun /* Create wake-up filters. */
3783*4882a593Smuzhiyun pmConf = adapter->pm_conf;
3784*4882a593Smuzhiyun memset(pmConf, 0, sizeof(*pmConf));
3785*4882a593Smuzhiyun
3786*4882a593Smuzhiyun if (adapter->wol & WAKE_UCAST) {
3787*4882a593Smuzhiyun pmConf->filters[i].patternSize = ETH_ALEN;
3788*4882a593Smuzhiyun pmConf->filters[i].maskSize = 1;
3789*4882a593Smuzhiyun memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
3790*4882a593Smuzhiyun pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
3791*4882a593Smuzhiyun
3792*4882a593Smuzhiyun pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
3793*4882a593Smuzhiyun i++;
3794*4882a593Smuzhiyun }
3795*4882a593Smuzhiyun
3796*4882a593Smuzhiyun if (adapter->wol & WAKE_ARP) {
3797*4882a593Smuzhiyun rcu_read_lock();
3798*4882a593Smuzhiyun
3799*4882a593Smuzhiyun in_dev = __in_dev_get_rcu(netdev);
3800*4882a593Smuzhiyun if (!in_dev) {
3801*4882a593Smuzhiyun rcu_read_unlock();
3802*4882a593Smuzhiyun goto skip_arp;
3803*4882a593Smuzhiyun }
3804*4882a593Smuzhiyun
3805*4882a593Smuzhiyun ifa = rcu_dereference(in_dev->ifa_list);
3806*4882a593Smuzhiyun if (!ifa) {
3807*4882a593Smuzhiyun rcu_read_unlock();
3808*4882a593Smuzhiyun goto skip_arp;
3809*4882a593Smuzhiyun }
3810*4882a593Smuzhiyun
3811*4882a593Smuzhiyun pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
3812*4882a593Smuzhiyun sizeof(struct arphdr) + /* ARP header */
3813*4882a593Smuzhiyun 2 * ETH_ALEN + /* 2 Ethernet addresses*/
3814*4882a593Smuzhiyun 2 * sizeof(u32); /*2 IPv4 addresses */
3815*4882a593Smuzhiyun pmConf->filters[i].maskSize =
3816*4882a593Smuzhiyun (pmConf->filters[i].patternSize - 1) / 8 + 1;
3817*4882a593Smuzhiyun
3818*4882a593Smuzhiyun /* ETH_P_ARP in Ethernet header. */
3819*4882a593Smuzhiyun ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
3820*4882a593Smuzhiyun ehdr->h_proto = htons(ETH_P_ARP);
3821*4882a593Smuzhiyun
3822*4882a593Smuzhiyun /* ARPOP_REQUEST in ARP header. */
3823*4882a593Smuzhiyun ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
3824*4882a593Smuzhiyun ahdr->ar_op = htons(ARPOP_REQUEST);
3825*4882a593Smuzhiyun arpreq = (u8 *)(ahdr + 1);
3826*4882a593Smuzhiyun
3827*4882a593Smuzhiyun /* The Unicast IPv4 address in 'tip' field. */
3828*4882a593Smuzhiyun arpreq += 2 * ETH_ALEN + sizeof(u32);
3829*4882a593Smuzhiyun *(__be32 *)arpreq = ifa->ifa_address;
3830*4882a593Smuzhiyun
3831*4882a593Smuzhiyun rcu_read_unlock();
3832*4882a593Smuzhiyun
3833*4882a593Smuzhiyun /* The mask for the relevant bits. */
3834*4882a593Smuzhiyun pmConf->filters[i].mask[0] = 0x00;
3835*4882a593Smuzhiyun pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
3836*4882a593Smuzhiyun pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
3837*4882a593Smuzhiyun pmConf->filters[i].mask[3] = 0x00;
3838*4882a593Smuzhiyun pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
3839*4882a593Smuzhiyun pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
3840*4882a593Smuzhiyun
3841*4882a593Smuzhiyun pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
3842*4882a593Smuzhiyun i++;
3843*4882a593Smuzhiyun }
3844*4882a593Smuzhiyun
3845*4882a593Smuzhiyun skip_arp:
3846*4882a593Smuzhiyun if (adapter->wol & WAKE_MAGIC)
3847*4882a593Smuzhiyun pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
3848*4882a593Smuzhiyun
3849*4882a593Smuzhiyun pmConf->numFilters = i;
3850*4882a593Smuzhiyun
3851*4882a593Smuzhiyun adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
3852*4882a593Smuzhiyun adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
3853*4882a593Smuzhiyun *pmConf));
3854*4882a593Smuzhiyun adapter->shared->devRead.pmConfDesc.confPA =
3855*4882a593Smuzhiyun cpu_to_le64(adapter->pm_conf_pa);
3856*4882a593Smuzhiyun
3857*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
3858*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
3859*4882a593Smuzhiyun VMXNET3_CMD_UPDATE_PMCFG);
3860*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
3861*4882a593Smuzhiyun
3862*4882a593Smuzhiyun pci_save_state(pdev);
3863*4882a593Smuzhiyun pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
3864*4882a593Smuzhiyun adapter->wol);
3865*4882a593Smuzhiyun pci_disable_device(pdev);
3866*4882a593Smuzhiyun pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
3867*4882a593Smuzhiyun
3868*4882a593Smuzhiyun return 0;
3869*4882a593Smuzhiyun }
3870*4882a593Smuzhiyun
3871*4882a593Smuzhiyun
3872*4882a593Smuzhiyun static int
vmxnet3_resume(struct device * device)3873*4882a593Smuzhiyun vmxnet3_resume(struct device *device)
3874*4882a593Smuzhiyun {
3875*4882a593Smuzhiyun int err;
3876*4882a593Smuzhiyun unsigned long flags;
3877*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(device);
3878*4882a593Smuzhiyun struct net_device *netdev = pci_get_drvdata(pdev);
3879*4882a593Smuzhiyun struct vmxnet3_adapter *adapter = netdev_priv(netdev);
3880*4882a593Smuzhiyun
3881*4882a593Smuzhiyun if (!netif_running(netdev))
3882*4882a593Smuzhiyun return 0;
3883*4882a593Smuzhiyun
3884*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D0);
3885*4882a593Smuzhiyun pci_restore_state(pdev);
3886*4882a593Smuzhiyun err = pci_enable_device_mem(pdev);
3887*4882a593Smuzhiyun if (err != 0)
3888*4882a593Smuzhiyun return err;
3889*4882a593Smuzhiyun
3890*4882a593Smuzhiyun pci_enable_wake(pdev, PCI_D0, 0);
3891*4882a593Smuzhiyun
3892*4882a593Smuzhiyun vmxnet3_alloc_intr_resources(adapter);
3893*4882a593Smuzhiyun
3894*4882a593Smuzhiyun /* During hibernate and suspend, device has to be reinitialized as the
3895*4882a593Smuzhiyun * device state need not be preserved.
3896*4882a593Smuzhiyun */
3897*4882a593Smuzhiyun
3898*4882a593Smuzhiyun /* Need not check adapter state as other reset tasks cannot run during
3899*4882a593Smuzhiyun * device resume.
3900*4882a593Smuzhiyun */
3901*4882a593Smuzhiyun spin_lock_irqsave(&adapter->cmd_lock, flags);
3902*4882a593Smuzhiyun VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
3903*4882a593Smuzhiyun VMXNET3_CMD_QUIESCE_DEV);
3904*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->cmd_lock, flags);
3905*4882a593Smuzhiyun vmxnet3_tq_cleanup_all(adapter);
3906*4882a593Smuzhiyun vmxnet3_rq_cleanup_all(adapter);
3907*4882a593Smuzhiyun
3908*4882a593Smuzhiyun vmxnet3_reset_dev(adapter);
3909*4882a593Smuzhiyun err = vmxnet3_activate_dev(adapter);
3910*4882a593Smuzhiyun if (err != 0) {
3911*4882a593Smuzhiyun netdev_err(netdev,
3912*4882a593Smuzhiyun "failed to re-activate on resume, error: %d", err);
3913*4882a593Smuzhiyun vmxnet3_force_close(adapter);
3914*4882a593Smuzhiyun return err;
3915*4882a593Smuzhiyun }
3916*4882a593Smuzhiyun netif_device_attach(netdev);
3917*4882a593Smuzhiyun
3918*4882a593Smuzhiyun return 0;
3919*4882a593Smuzhiyun }
3920*4882a593Smuzhiyun
3921*4882a593Smuzhiyun static const struct dev_pm_ops vmxnet3_pm_ops = {
3922*4882a593Smuzhiyun .suspend = vmxnet3_suspend,
3923*4882a593Smuzhiyun .resume = vmxnet3_resume,
3924*4882a593Smuzhiyun .freeze = vmxnet3_suspend,
3925*4882a593Smuzhiyun .restore = vmxnet3_resume,
3926*4882a593Smuzhiyun };
3927*4882a593Smuzhiyun #endif
3928*4882a593Smuzhiyun
3929*4882a593Smuzhiyun static struct pci_driver vmxnet3_driver = {
3930*4882a593Smuzhiyun .name = vmxnet3_driver_name,
3931*4882a593Smuzhiyun .id_table = vmxnet3_pciid_table,
3932*4882a593Smuzhiyun .probe = vmxnet3_probe_device,
3933*4882a593Smuzhiyun .remove = vmxnet3_remove_device,
3934*4882a593Smuzhiyun .shutdown = vmxnet3_shutdown_device,
3935*4882a593Smuzhiyun #ifdef CONFIG_PM
3936*4882a593Smuzhiyun .driver.pm = &vmxnet3_pm_ops,
3937*4882a593Smuzhiyun #endif
3938*4882a593Smuzhiyun };
3939*4882a593Smuzhiyun
3940*4882a593Smuzhiyun
3941*4882a593Smuzhiyun static int __init
vmxnet3_init_module(void)3942*4882a593Smuzhiyun vmxnet3_init_module(void)
3943*4882a593Smuzhiyun {
3944*4882a593Smuzhiyun pr_info("%s - version %s\n", VMXNET3_DRIVER_DESC,
3945*4882a593Smuzhiyun VMXNET3_DRIVER_VERSION_REPORT);
3946*4882a593Smuzhiyun return pci_register_driver(&vmxnet3_driver);
3947*4882a593Smuzhiyun }
3948*4882a593Smuzhiyun
3949*4882a593Smuzhiyun module_init(vmxnet3_init_module);
3950*4882a593Smuzhiyun
3951*4882a593Smuzhiyun
3952*4882a593Smuzhiyun static void
vmxnet3_exit_module(void)3953*4882a593Smuzhiyun vmxnet3_exit_module(void)
3954*4882a593Smuzhiyun {
3955*4882a593Smuzhiyun pci_unregister_driver(&vmxnet3_driver);
3956*4882a593Smuzhiyun }
3957*4882a593Smuzhiyun
3958*4882a593Smuzhiyun module_exit(vmxnet3_exit_module);
3959*4882a593Smuzhiyun
3960*4882a593Smuzhiyun MODULE_AUTHOR("VMware, Inc.");
3961*4882a593Smuzhiyun MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
3962*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3963*4882a593Smuzhiyun MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);
3964