1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*******************************************************************************
3*4882a593Smuzhiyun STMMAC Ethtool support
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun Copyright (C) 2007-2009 STMicroelectronics Ltd
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
9*4882a593Smuzhiyun *******************************************************************************/
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/etherdevice.h>
12*4882a593Smuzhiyun #include <linux/ethtool.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/mii.h>
15*4882a593Smuzhiyun #include <linux/phylink.h>
16*4882a593Smuzhiyun #include <linux/net_tstamp.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "stmmac.h"
20*4882a593Smuzhiyun #include "dwmac_dma.h"
21*4882a593Smuzhiyun #include "dwxgmac2.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define REG_SPACE_SIZE 0x1060
24*4882a593Smuzhiyun #define GMAC4_REG_SPACE_SIZE 0x116C
25*4882a593Smuzhiyun #define MAC100_ETHTOOL_NAME "st_mac100"
26*4882a593Smuzhiyun #define GMAC_ETHTOOL_NAME "st_gmac"
27*4882a593Smuzhiyun #define XGMAC_ETHTOOL_NAME "st_xgmac"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Same as DMA_CHAN_BASE_ADDR defined in dwmac4_dma.h
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * It is here because dwmac_dma.h and dwmac4_dam.h can not be included at the
32*4882a593Smuzhiyun * same time due to the conflicting macro names.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun #define GMAC4_DMA_CHAN_BASE_ADDR 0x00001100
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define ETHTOOL_DMA_OFFSET 55
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct stmmac_stats {
39*4882a593Smuzhiyun char stat_string[ETH_GSTRING_LEN];
40*4882a593Smuzhiyun int sizeof_stat;
41*4882a593Smuzhiyun int stat_offset;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define STMMAC_STAT(m) \
45*4882a593Smuzhiyun { #m, sizeof_field(struct stmmac_extra_stats, m), \
46*4882a593Smuzhiyun offsetof(struct stmmac_priv, xstats.m)}
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static const struct stmmac_stats stmmac_gstrings_stats[] = {
49*4882a593Smuzhiyun /* Transmit errors */
50*4882a593Smuzhiyun STMMAC_STAT(tx_underflow),
51*4882a593Smuzhiyun STMMAC_STAT(tx_carrier),
52*4882a593Smuzhiyun STMMAC_STAT(tx_losscarrier),
53*4882a593Smuzhiyun STMMAC_STAT(vlan_tag),
54*4882a593Smuzhiyun STMMAC_STAT(tx_deferred),
55*4882a593Smuzhiyun STMMAC_STAT(tx_vlan),
56*4882a593Smuzhiyun STMMAC_STAT(tx_jabber),
57*4882a593Smuzhiyun STMMAC_STAT(tx_frame_flushed),
58*4882a593Smuzhiyun STMMAC_STAT(tx_payload_error),
59*4882a593Smuzhiyun STMMAC_STAT(tx_ip_header_error),
60*4882a593Smuzhiyun /* Receive errors */
61*4882a593Smuzhiyun STMMAC_STAT(rx_desc),
62*4882a593Smuzhiyun STMMAC_STAT(sa_filter_fail),
63*4882a593Smuzhiyun STMMAC_STAT(overflow_error),
64*4882a593Smuzhiyun STMMAC_STAT(ipc_csum_error),
65*4882a593Smuzhiyun STMMAC_STAT(rx_collision),
66*4882a593Smuzhiyun STMMAC_STAT(rx_crc_errors),
67*4882a593Smuzhiyun STMMAC_STAT(dribbling_bit),
68*4882a593Smuzhiyun STMMAC_STAT(rx_length),
69*4882a593Smuzhiyun STMMAC_STAT(rx_mii),
70*4882a593Smuzhiyun STMMAC_STAT(rx_multicast),
71*4882a593Smuzhiyun STMMAC_STAT(rx_gmac_overflow),
72*4882a593Smuzhiyun STMMAC_STAT(rx_watchdog),
73*4882a593Smuzhiyun STMMAC_STAT(da_rx_filter_fail),
74*4882a593Smuzhiyun STMMAC_STAT(sa_rx_filter_fail),
75*4882a593Smuzhiyun STMMAC_STAT(rx_missed_cntr),
76*4882a593Smuzhiyun STMMAC_STAT(rx_overflow_cntr),
77*4882a593Smuzhiyun STMMAC_STAT(rx_vlan),
78*4882a593Smuzhiyun STMMAC_STAT(rx_split_hdr_pkt_n),
79*4882a593Smuzhiyun /* Tx/Rx IRQ error info */
80*4882a593Smuzhiyun STMMAC_STAT(tx_undeflow_irq),
81*4882a593Smuzhiyun STMMAC_STAT(tx_process_stopped_irq),
82*4882a593Smuzhiyun STMMAC_STAT(tx_jabber_irq),
83*4882a593Smuzhiyun STMMAC_STAT(rx_overflow_irq),
84*4882a593Smuzhiyun STMMAC_STAT(rx_buf_unav_irq),
85*4882a593Smuzhiyun STMMAC_STAT(rx_process_stopped_irq),
86*4882a593Smuzhiyun STMMAC_STAT(rx_watchdog_irq),
87*4882a593Smuzhiyun STMMAC_STAT(tx_early_irq),
88*4882a593Smuzhiyun STMMAC_STAT(fatal_bus_error_irq),
89*4882a593Smuzhiyun /* Tx/Rx IRQ Events */
90*4882a593Smuzhiyun STMMAC_STAT(rx_early_irq),
91*4882a593Smuzhiyun STMMAC_STAT(threshold),
92*4882a593Smuzhiyun STMMAC_STAT(tx_pkt_n),
93*4882a593Smuzhiyun STMMAC_STAT(rx_pkt_n),
94*4882a593Smuzhiyun STMMAC_STAT(normal_irq_n),
95*4882a593Smuzhiyun STMMAC_STAT(rx_normal_irq_n),
96*4882a593Smuzhiyun STMMAC_STAT(napi_poll),
97*4882a593Smuzhiyun STMMAC_STAT(tx_normal_irq_n),
98*4882a593Smuzhiyun STMMAC_STAT(tx_clean),
99*4882a593Smuzhiyun STMMAC_STAT(tx_set_ic_bit),
100*4882a593Smuzhiyun STMMAC_STAT(irq_receive_pmt_irq_n),
101*4882a593Smuzhiyun /* MMC info */
102*4882a593Smuzhiyun STMMAC_STAT(mmc_tx_irq_n),
103*4882a593Smuzhiyun STMMAC_STAT(mmc_rx_irq_n),
104*4882a593Smuzhiyun STMMAC_STAT(mmc_rx_csum_offload_irq_n),
105*4882a593Smuzhiyun /* EEE */
106*4882a593Smuzhiyun STMMAC_STAT(irq_tx_path_in_lpi_mode_n),
107*4882a593Smuzhiyun STMMAC_STAT(irq_tx_path_exit_lpi_mode_n),
108*4882a593Smuzhiyun STMMAC_STAT(irq_rx_path_in_lpi_mode_n),
109*4882a593Smuzhiyun STMMAC_STAT(irq_rx_path_exit_lpi_mode_n),
110*4882a593Smuzhiyun STMMAC_STAT(phy_eee_wakeup_error_n),
111*4882a593Smuzhiyun /* Extended RDES status */
112*4882a593Smuzhiyun STMMAC_STAT(ip_hdr_err),
113*4882a593Smuzhiyun STMMAC_STAT(ip_payload_err),
114*4882a593Smuzhiyun STMMAC_STAT(ip_csum_bypassed),
115*4882a593Smuzhiyun STMMAC_STAT(ipv4_pkt_rcvd),
116*4882a593Smuzhiyun STMMAC_STAT(ipv6_pkt_rcvd),
117*4882a593Smuzhiyun STMMAC_STAT(no_ptp_rx_msg_type_ext),
118*4882a593Smuzhiyun STMMAC_STAT(ptp_rx_msg_type_sync),
119*4882a593Smuzhiyun STMMAC_STAT(ptp_rx_msg_type_follow_up),
120*4882a593Smuzhiyun STMMAC_STAT(ptp_rx_msg_type_delay_req),
121*4882a593Smuzhiyun STMMAC_STAT(ptp_rx_msg_type_delay_resp),
122*4882a593Smuzhiyun STMMAC_STAT(ptp_rx_msg_type_pdelay_req),
123*4882a593Smuzhiyun STMMAC_STAT(ptp_rx_msg_type_pdelay_resp),
124*4882a593Smuzhiyun STMMAC_STAT(ptp_rx_msg_type_pdelay_follow_up),
125*4882a593Smuzhiyun STMMAC_STAT(ptp_rx_msg_type_announce),
126*4882a593Smuzhiyun STMMAC_STAT(ptp_rx_msg_type_management),
127*4882a593Smuzhiyun STMMAC_STAT(ptp_rx_msg_pkt_reserved_type),
128*4882a593Smuzhiyun STMMAC_STAT(ptp_frame_type),
129*4882a593Smuzhiyun STMMAC_STAT(ptp_ver),
130*4882a593Smuzhiyun STMMAC_STAT(timestamp_dropped),
131*4882a593Smuzhiyun STMMAC_STAT(av_pkt_rcvd),
132*4882a593Smuzhiyun STMMAC_STAT(av_tagged_pkt_rcvd),
133*4882a593Smuzhiyun STMMAC_STAT(vlan_tag_priority_val),
134*4882a593Smuzhiyun STMMAC_STAT(l3_filter_match),
135*4882a593Smuzhiyun STMMAC_STAT(l4_filter_match),
136*4882a593Smuzhiyun STMMAC_STAT(l3_l4_filter_no_match),
137*4882a593Smuzhiyun /* PCS */
138*4882a593Smuzhiyun STMMAC_STAT(irq_pcs_ane_n),
139*4882a593Smuzhiyun STMMAC_STAT(irq_pcs_link_n),
140*4882a593Smuzhiyun STMMAC_STAT(irq_rgmii_n),
141*4882a593Smuzhiyun /* DEBUG */
142*4882a593Smuzhiyun STMMAC_STAT(mtl_tx_status_fifo_full),
143*4882a593Smuzhiyun STMMAC_STAT(mtl_tx_fifo_not_empty),
144*4882a593Smuzhiyun STMMAC_STAT(mmtl_fifo_ctrl),
145*4882a593Smuzhiyun STMMAC_STAT(mtl_tx_fifo_read_ctrl_write),
146*4882a593Smuzhiyun STMMAC_STAT(mtl_tx_fifo_read_ctrl_wait),
147*4882a593Smuzhiyun STMMAC_STAT(mtl_tx_fifo_read_ctrl_read),
148*4882a593Smuzhiyun STMMAC_STAT(mtl_tx_fifo_read_ctrl_idle),
149*4882a593Smuzhiyun STMMAC_STAT(mac_tx_in_pause),
150*4882a593Smuzhiyun STMMAC_STAT(mac_tx_frame_ctrl_xfer),
151*4882a593Smuzhiyun STMMAC_STAT(mac_tx_frame_ctrl_idle),
152*4882a593Smuzhiyun STMMAC_STAT(mac_tx_frame_ctrl_wait),
153*4882a593Smuzhiyun STMMAC_STAT(mac_tx_frame_ctrl_pause),
154*4882a593Smuzhiyun STMMAC_STAT(mac_gmii_tx_proto_engine),
155*4882a593Smuzhiyun STMMAC_STAT(mtl_rx_fifo_fill_level_full),
156*4882a593Smuzhiyun STMMAC_STAT(mtl_rx_fifo_fill_above_thresh),
157*4882a593Smuzhiyun STMMAC_STAT(mtl_rx_fifo_fill_below_thresh),
158*4882a593Smuzhiyun STMMAC_STAT(mtl_rx_fifo_fill_level_empty),
159*4882a593Smuzhiyun STMMAC_STAT(mtl_rx_fifo_read_ctrl_flush),
160*4882a593Smuzhiyun STMMAC_STAT(mtl_rx_fifo_read_ctrl_read_data),
161*4882a593Smuzhiyun STMMAC_STAT(mtl_rx_fifo_read_ctrl_status),
162*4882a593Smuzhiyun STMMAC_STAT(mtl_rx_fifo_read_ctrl_idle),
163*4882a593Smuzhiyun STMMAC_STAT(mtl_rx_fifo_ctrl_active),
164*4882a593Smuzhiyun STMMAC_STAT(mac_rx_frame_ctrl_fifo),
165*4882a593Smuzhiyun STMMAC_STAT(mac_gmii_rx_proto_engine),
166*4882a593Smuzhiyun /* TSO */
167*4882a593Smuzhiyun STMMAC_STAT(tx_tso_frames),
168*4882a593Smuzhiyun STMMAC_STAT(tx_tso_nfrags),
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun #define STMMAC_STATS_LEN ARRAY_SIZE(stmmac_gstrings_stats)
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* HW MAC Management counters (if supported) */
173*4882a593Smuzhiyun #define STMMAC_MMC_STAT(m) \
174*4882a593Smuzhiyun { #m, sizeof_field(struct stmmac_counters, m), \
175*4882a593Smuzhiyun offsetof(struct stmmac_priv, mmc.m)}
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static const struct stmmac_stats stmmac_mmc[] = {
178*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_octetcount_gb),
179*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_framecount_gb),
180*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_broadcastframe_g),
181*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_multicastframe_g),
182*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_64_octets_gb),
183*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_65_to_127_octets_gb),
184*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_128_to_255_octets_gb),
185*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_256_to_511_octets_gb),
186*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_512_to_1023_octets_gb),
187*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_1024_to_max_octets_gb),
188*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_unicast_gb),
189*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_multicast_gb),
190*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_broadcast_gb),
191*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_underflow_error),
192*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_singlecol_g),
193*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_multicol_g),
194*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_deferred),
195*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_latecol),
196*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_exesscol),
197*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_carrier_error),
198*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_octetcount_g),
199*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_framecount_g),
200*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_excessdef),
201*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_pause_frame),
202*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_vlan_frame_g),
203*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_framecount_gb),
204*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_octetcount_gb),
205*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_octetcount_g),
206*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_broadcastframe_g),
207*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_multicastframe_g),
208*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_crc_error),
209*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_align_error),
210*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_run_error),
211*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_jabber_error),
212*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_undersize_g),
213*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_oversize_g),
214*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_64_octets_gb),
215*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_65_to_127_octets_gb),
216*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_128_to_255_octets_gb),
217*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_256_to_511_octets_gb),
218*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_512_to_1023_octets_gb),
219*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_1024_to_max_octets_gb),
220*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_unicast_g),
221*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_length_error),
222*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_autofrangetype),
223*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_pause_frames),
224*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_fifo_overflow),
225*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_vlan_frames_gb),
226*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_watchdog_error),
227*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipc_intr_mask),
228*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipc_intr),
229*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv4_gd),
230*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv4_hderr),
231*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv4_nopay),
232*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv4_frag),
233*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv4_udsbl),
234*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv4_gd_octets),
235*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv4_hderr_octets),
236*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv4_nopay_octets),
237*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv4_frag_octets),
238*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv4_udsbl_octets),
239*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv6_gd_octets),
240*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv6_hderr_octets),
241*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv6_nopay_octets),
242*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv6_gd),
243*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv6_hderr),
244*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_ipv6_nopay),
245*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_udp_gd),
246*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_udp_err),
247*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_tcp_gd),
248*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_tcp_err),
249*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_icmp_gd),
250*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_icmp_err),
251*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_udp_gd_octets),
252*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_udp_err_octets),
253*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_tcp_gd_octets),
254*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_tcp_err_octets),
255*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_icmp_gd_octets),
256*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_icmp_err_octets),
257*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_fpe_fragment_cntr),
258*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_tx_hold_req_cntr),
259*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_packet_assembly_err_cntr),
260*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_packet_smd_err_cntr),
261*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_packet_assembly_ok_cntr),
262*4882a593Smuzhiyun STMMAC_MMC_STAT(mmc_rx_fpe_fragment_cntr),
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun #define STMMAC_MMC_STATS_LEN ARRAY_SIZE(stmmac_mmc)
265*4882a593Smuzhiyun
stmmac_ethtool_getdrvinfo(struct net_device * dev,struct ethtool_drvinfo * info)266*4882a593Smuzhiyun static void stmmac_ethtool_getdrvinfo(struct net_device *dev,
267*4882a593Smuzhiyun struct ethtool_drvinfo *info)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (priv->plat->has_gmac || priv->plat->has_gmac4)
272*4882a593Smuzhiyun strlcpy(info->driver, GMAC_ETHTOOL_NAME, sizeof(info->driver));
273*4882a593Smuzhiyun else if (priv->plat->has_xgmac)
274*4882a593Smuzhiyun strlcpy(info->driver, XGMAC_ETHTOOL_NAME, sizeof(info->driver));
275*4882a593Smuzhiyun else
276*4882a593Smuzhiyun strlcpy(info->driver, MAC100_ETHTOOL_NAME,
277*4882a593Smuzhiyun sizeof(info->driver));
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
stmmac_ethtool_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)282*4882a593Smuzhiyun static int stmmac_ethtool_get_link_ksettings(struct net_device *dev,
283*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (priv->hw->pcs & STMMAC_PCS_RGMII ||
288*4882a593Smuzhiyun priv->hw->pcs & STMMAC_PCS_SGMII) {
289*4882a593Smuzhiyun struct rgmii_adv adv;
290*4882a593Smuzhiyun u32 supported, advertising, lp_advertising;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (!priv->xstats.pcs_link) {
293*4882a593Smuzhiyun cmd->base.speed = SPEED_UNKNOWN;
294*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_UNKNOWN;
295*4882a593Smuzhiyun return 0;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun cmd->base.duplex = priv->xstats.pcs_duplex;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun cmd->base.speed = priv->xstats.pcs_speed;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* Get and convert ADV/LP_ADV from the HW AN registers */
302*4882a593Smuzhiyun if (stmmac_pcs_get_adv_lp(priv, priv->ioaddr, &adv))
303*4882a593Smuzhiyun return -EOPNOTSUPP; /* should never happen indeed */
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Encoding of PSE bits is defined in 802.3z, 37.2.1.4 */
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(
308*4882a593Smuzhiyun &supported, cmd->link_modes.supported);
309*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(
310*4882a593Smuzhiyun &advertising, cmd->link_modes.advertising);
311*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(
312*4882a593Smuzhiyun &lp_advertising, cmd->link_modes.lp_advertising);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (adv.pause & STMMAC_PCS_PAUSE)
315*4882a593Smuzhiyun advertising |= ADVERTISED_Pause;
316*4882a593Smuzhiyun if (adv.pause & STMMAC_PCS_ASYM_PAUSE)
317*4882a593Smuzhiyun advertising |= ADVERTISED_Asym_Pause;
318*4882a593Smuzhiyun if (adv.lp_pause & STMMAC_PCS_PAUSE)
319*4882a593Smuzhiyun lp_advertising |= ADVERTISED_Pause;
320*4882a593Smuzhiyun if (adv.lp_pause & STMMAC_PCS_ASYM_PAUSE)
321*4882a593Smuzhiyun lp_advertising |= ADVERTISED_Asym_Pause;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* Reg49[3] always set because ANE is always supported */
324*4882a593Smuzhiyun cmd->base.autoneg = ADVERTISED_Autoneg;
325*4882a593Smuzhiyun supported |= SUPPORTED_Autoneg;
326*4882a593Smuzhiyun advertising |= ADVERTISED_Autoneg;
327*4882a593Smuzhiyun lp_advertising |= ADVERTISED_Autoneg;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if (adv.duplex) {
330*4882a593Smuzhiyun supported |= (SUPPORTED_1000baseT_Full |
331*4882a593Smuzhiyun SUPPORTED_100baseT_Full |
332*4882a593Smuzhiyun SUPPORTED_10baseT_Full);
333*4882a593Smuzhiyun advertising |= (ADVERTISED_1000baseT_Full |
334*4882a593Smuzhiyun ADVERTISED_100baseT_Full |
335*4882a593Smuzhiyun ADVERTISED_10baseT_Full);
336*4882a593Smuzhiyun } else {
337*4882a593Smuzhiyun supported |= (SUPPORTED_1000baseT_Half |
338*4882a593Smuzhiyun SUPPORTED_100baseT_Half |
339*4882a593Smuzhiyun SUPPORTED_10baseT_Half);
340*4882a593Smuzhiyun advertising |= (ADVERTISED_1000baseT_Half |
341*4882a593Smuzhiyun ADVERTISED_100baseT_Half |
342*4882a593Smuzhiyun ADVERTISED_10baseT_Half);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun if (adv.lp_duplex)
345*4882a593Smuzhiyun lp_advertising |= (ADVERTISED_1000baseT_Full |
346*4882a593Smuzhiyun ADVERTISED_100baseT_Full |
347*4882a593Smuzhiyun ADVERTISED_10baseT_Full);
348*4882a593Smuzhiyun else
349*4882a593Smuzhiyun lp_advertising |= (ADVERTISED_1000baseT_Half |
350*4882a593Smuzhiyun ADVERTISED_100baseT_Half |
351*4882a593Smuzhiyun ADVERTISED_10baseT_Half);
352*4882a593Smuzhiyun cmd->base.port = PORT_OTHER;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(
355*4882a593Smuzhiyun cmd->link_modes.supported, supported);
356*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(
357*4882a593Smuzhiyun cmd->link_modes.advertising, advertising);
358*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(
359*4882a593Smuzhiyun cmd->link_modes.lp_advertising, lp_advertising);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return phylink_ethtool_ksettings_get(priv->phylink, cmd);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static int
stmmac_ethtool_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)368*4882a593Smuzhiyun stmmac_ethtool_set_link_ksettings(struct net_device *dev,
369*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (priv->hw->pcs & STMMAC_PCS_RGMII ||
374*4882a593Smuzhiyun priv->hw->pcs & STMMAC_PCS_SGMII) {
375*4882a593Smuzhiyun u32 mask = ADVERTISED_Autoneg | ADVERTISED_Pause;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Only support ANE */
378*4882a593Smuzhiyun if (cmd->base.autoneg != AUTONEG_ENABLE)
379*4882a593Smuzhiyun return -EINVAL;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun mask &= (ADVERTISED_1000baseT_Half |
382*4882a593Smuzhiyun ADVERTISED_1000baseT_Full |
383*4882a593Smuzhiyun ADVERTISED_100baseT_Half |
384*4882a593Smuzhiyun ADVERTISED_100baseT_Full |
385*4882a593Smuzhiyun ADVERTISED_10baseT_Half |
386*4882a593Smuzhiyun ADVERTISED_10baseT_Full);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun mutex_lock(&priv->lock);
389*4882a593Smuzhiyun stmmac_pcs_ctrl_ane(priv, priv->ioaddr, 1, priv->hw->ps, 0);
390*4882a593Smuzhiyun mutex_unlock(&priv->lock);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (priv->plat->tx_queues_to_use > 1 && cmd->base.duplex == DUPLEX_HALF) {
396*4882a593Smuzhiyun netdev_warn(priv->dev, "Half-Duplex can only work with single queue\n");
397*4882a593Smuzhiyun return -EINVAL;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun return phylink_ethtool_ksettings_set(priv->phylink, cmd);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
stmmac_ethtool_getmsglevel(struct net_device * dev)403*4882a593Smuzhiyun static u32 stmmac_ethtool_getmsglevel(struct net_device *dev)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
406*4882a593Smuzhiyun return priv->msg_enable;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
stmmac_ethtool_setmsglevel(struct net_device * dev,u32 level)409*4882a593Smuzhiyun static void stmmac_ethtool_setmsglevel(struct net_device *dev, u32 level)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
412*4882a593Smuzhiyun priv->msg_enable = level;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
stmmac_check_if_running(struct net_device * dev)416*4882a593Smuzhiyun static int stmmac_check_if_running(struct net_device *dev)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun if (!netif_running(dev))
419*4882a593Smuzhiyun return -EBUSY;
420*4882a593Smuzhiyun return 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
stmmac_ethtool_get_regs_len(struct net_device * dev)423*4882a593Smuzhiyun static int stmmac_ethtool_get_regs_len(struct net_device *dev)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (priv->plat->has_xgmac)
428*4882a593Smuzhiyun return XGMAC_REGSIZE * 4;
429*4882a593Smuzhiyun else if (priv->plat->has_gmac4)
430*4882a593Smuzhiyun return GMAC4_REG_SPACE_SIZE;
431*4882a593Smuzhiyun return REG_SPACE_SIZE;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
stmmac_ethtool_gregs(struct net_device * dev,struct ethtool_regs * regs,void * space)434*4882a593Smuzhiyun static void stmmac_ethtool_gregs(struct net_device *dev,
435*4882a593Smuzhiyun struct ethtool_regs *regs, void *space)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
438*4882a593Smuzhiyun u32 *reg_space = (u32 *) space;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun stmmac_dump_mac_regs(priv, priv->hw, reg_space);
441*4882a593Smuzhiyun stmmac_dump_dma_regs(priv, priv->ioaddr, reg_space);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* Copy DMA registers to where ethtool expects them */
444*4882a593Smuzhiyun if (priv->plat->has_gmac4) {
445*4882a593Smuzhiyun /* GMAC4 dumps its DMA registers at its DMA_CHAN_BASE_ADDR */
446*4882a593Smuzhiyun memcpy(®_space[ETHTOOL_DMA_OFFSET],
447*4882a593Smuzhiyun ®_space[GMAC4_DMA_CHAN_BASE_ADDR / 4],
448*4882a593Smuzhiyun NUM_DWMAC4_DMA_REGS * 4);
449*4882a593Smuzhiyun } else if (!priv->plat->has_xgmac) {
450*4882a593Smuzhiyun memcpy(®_space[ETHTOOL_DMA_OFFSET],
451*4882a593Smuzhiyun ®_space[DMA_BUS_MODE / 4],
452*4882a593Smuzhiyun NUM_DWMAC1000_DMA_REGS * 4);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
stmmac_nway_reset(struct net_device * dev)456*4882a593Smuzhiyun static int stmmac_nway_reset(struct net_device *dev)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun return phylink_ethtool_nway_reset(priv->phylink);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
stmmac_get_ringparam(struct net_device * netdev,struct ethtool_ringparam * ring)463*4882a593Smuzhiyun static void stmmac_get_ringparam(struct net_device *netdev,
464*4882a593Smuzhiyun struct ethtool_ringparam *ring)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(netdev);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun ring->rx_max_pending = DMA_MAX_RX_SIZE;
469*4882a593Smuzhiyun ring->tx_max_pending = DMA_MAX_TX_SIZE;
470*4882a593Smuzhiyun ring->rx_pending = priv->dma_rx_size;
471*4882a593Smuzhiyun ring->tx_pending = priv->dma_tx_size;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
stmmac_set_ringparam(struct net_device * netdev,struct ethtool_ringparam * ring)474*4882a593Smuzhiyun static int stmmac_set_ringparam(struct net_device *netdev,
475*4882a593Smuzhiyun struct ethtool_ringparam *ring)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun if (ring->rx_mini_pending || ring->rx_jumbo_pending ||
478*4882a593Smuzhiyun ring->rx_pending < DMA_MIN_RX_SIZE ||
479*4882a593Smuzhiyun ring->rx_pending > DMA_MAX_RX_SIZE ||
480*4882a593Smuzhiyun !is_power_of_2(ring->rx_pending) ||
481*4882a593Smuzhiyun ring->tx_pending < DMA_MIN_TX_SIZE ||
482*4882a593Smuzhiyun ring->tx_pending > DMA_MAX_TX_SIZE ||
483*4882a593Smuzhiyun !is_power_of_2(ring->tx_pending))
484*4882a593Smuzhiyun return -EINVAL;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return stmmac_reinit_ringparam(netdev, ring->rx_pending,
487*4882a593Smuzhiyun ring->tx_pending);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun static void
stmmac_get_pauseparam(struct net_device * netdev,struct ethtool_pauseparam * pause)491*4882a593Smuzhiyun stmmac_get_pauseparam(struct net_device *netdev,
492*4882a593Smuzhiyun struct ethtool_pauseparam *pause)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(netdev);
495*4882a593Smuzhiyun struct rgmii_adv adv_lp;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (priv->hw->pcs && !stmmac_pcs_get_adv_lp(priv, priv->ioaddr, &adv_lp)) {
498*4882a593Smuzhiyun pause->autoneg = 1;
499*4882a593Smuzhiyun if (!adv_lp.pause)
500*4882a593Smuzhiyun return;
501*4882a593Smuzhiyun } else {
502*4882a593Smuzhiyun phylink_ethtool_get_pauseparam(priv->phylink, pause);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun static int
stmmac_set_pauseparam(struct net_device * netdev,struct ethtool_pauseparam * pause)507*4882a593Smuzhiyun stmmac_set_pauseparam(struct net_device *netdev,
508*4882a593Smuzhiyun struct ethtool_pauseparam *pause)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(netdev);
511*4882a593Smuzhiyun struct rgmii_adv adv_lp;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (priv->hw->pcs && !stmmac_pcs_get_adv_lp(priv, priv->ioaddr, &adv_lp)) {
514*4882a593Smuzhiyun pause->autoneg = 1;
515*4882a593Smuzhiyun if (!adv_lp.pause)
516*4882a593Smuzhiyun return -EOPNOTSUPP;
517*4882a593Smuzhiyun return 0;
518*4882a593Smuzhiyun } else {
519*4882a593Smuzhiyun return phylink_ethtool_set_pauseparam(priv->phylink, pause);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
stmmac_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * dummy,u64 * data)523*4882a593Smuzhiyun static void stmmac_get_ethtool_stats(struct net_device *dev,
524*4882a593Smuzhiyun struct ethtool_stats *dummy, u64 *data)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
527*4882a593Smuzhiyun u32 rx_queues_count = priv->plat->rx_queues_to_use;
528*4882a593Smuzhiyun u32 tx_queues_count = priv->plat->tx_queues_to_use;
529*4882a593Smuzhiyun unsigned long count;
530*4882a593Smuzhiyun int i, j = 0, ret;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun if (priv->dma_cap.asp) {
533*4882a593Smuzhiyun for (i = 0; i < STMMAC_SAFETY_FEAT_SIZE; i++) {
534*4882a593Smuzhiyun if (!stmmac_safety_feat_dump(priv, &priv->sstats, i,
535*4882a593Smuzhiyun &count, NULL))
536*4882a593Smuzhiyun data[j++] = count;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* Update the DMA HW counters for dwmac10/100 */
541*4882a593Smuzhiyun ret = stmmac_dma_diagnostic_fr(priv, &dev->stats, (void *) &priv->xstats,
542*4882a593Smuzhiyun priv->ioaddr);
543*4882a593Smuzhiyun if (ret) {
544*4882a593Smuzhiyun /* If supported, for new GMAC chips expose the MMC counters */
545*4882a593Smuzhiyun if (priv->dma_cap.rmon) {
546*4882a593Smuzhiyun stmmac_mmc_read(priv, priv->mmcaddr, &priv->mmc);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun for (i = 0; i < STMMAC_MMC_STATS_LEN; i++) {
549*4882a593Smuzhiyun char *p;
550*4882a593Smuzhiyun p = (char *)priv + stmmac_mmc[i].stat_offset;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun data[j++] = (stmmac_mmc[i].sizeof_stat ==
553*4882a593Smuzhiyun sizeof(u64)) ? (*(u64 *)p) :
554*4882a593Smuzhiyun (*(u32 *)p);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun if (priv->eee_enabled) {
558*4882a593Smuzhiyun int val = phylink_get_eee_err(priv->phylink);
559*4882a593Smuzhiyun if (val)
560*4882a593Smuzhiyun priv->xstats.phy_eee_wakeup_error_n = val;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (priv->synopsys_id >= DWMAC_CORE_3_50)
564*4882a593Smuzhiyun stmmac_mac_debug(priv, priv->ioaddr,
565*4882a593Smuzhiyun (void *)&priv->xstats,
566*4882a593Smuzhiyun rx_queues_count, tx_queues_count);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun for (i = 0; i < STMMAC_STATS_LEN; i++) {
569*4882a593Smuzhiyun char *p = (char *)priv + stmmac_gstrings_stats[i].stat_offset;
570*4882a593Smuzhiyun data[j++] = (stmmac_gstrings_stats[i].sizeof_stat ==
571*4882a593Smuzhiyun sizeof(u64)) ? (*(u64 *)p) : (*(u32 *)p);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
stmmac_get_sset_count(struct net_device * netdev,int sset)575*4882a593Smuzhiyun static int stmmac_get_sset_count(struct net_device *netdev, int sset)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(netdev);
578*4882a593Smuzhiyun int i, len, safety_len = 0;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun switch (sset) {
581*4882a593Smuzhiyun case ETH_SS_STATS:
582*4882a593Smuzhiyun len = STMMAC_STATS_LEN;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (priv->dma_cap.rmon)
585*4882a593Smuzhiyun len += STMMAC_MMC_STATS_LEN;
586*4882a593Smuzhiyun if (priv->dma_cap.asp) {
587*4882a593Smuzhiyun for (i = 0; i < STMMAC_SAFETY_FEAT_SIZE; i++) {
588*4882a593Smuzhiyun if (!stmmac_safety_feat_dump(priv,
589*4882a593Smuzhiyun &priv->sstats, i,
590*4882a593Smuzhiyun NULL, NULL))
591*4882a593Smuzhiyun safety_len++;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun len += safety_len;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return len;
598*4882a593Smuzhiyun case ETH_SS_TEST:
599*4882a593Smuzhiyun return stmmac_selftest_get_count(priv);
600*4882a593Smuzhiyun default:
601*4882a593Smuzhiyun return -EOPNOTSUPP;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
stmmac_get_strings(struct net_device * dev,u32 stringset,u8 * data)605*4882a593Smuzhiyun static void stmmac_get_strings(struct net_device *dev, u32 stringset, u8 *data)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun int i;
608*4882a593Smuzhiyun u8 *p = data;
609*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun switch (stringset) {
612*4882a593Smuzhiyun case ETH_SS_STATS:
613*4882a593Smuzhiyun if (priv->dma_cap.asp) {
614*4882a593Smuzhiyun for (i = 0; i < STMMAC_SAFETY_FEAT_SIZE; i++) {
615*4882a593Smuzhiyun const char *desc;
616*4882a593Smuzhiyun if (!stmmac_safety_feat_dump(priv,
617*4882a593Smuzhiyun &priv->sstats, i,
618*4882a593Smuzhiyun NULL, &desc)) {
619*4882a593Smuzhiyun memcpy(p, desc, ETH_GSTRING_LEN);
620*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun if (priv->dma_cap.rmon)
625*4882a593Smuzhiyun for (i = 0; i < STMMAC_MMC_STATS_LEN; i++) {
626*4882a593Smuzhiyun memcpy(p, stmmac_mmc[i].stat_string,
627*4882a593Smuzhiyun ETH_GSTRING_LEN);
628*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun for (i = 0; i < STMMAC_STATS_LEN; i++) {
631*4882a593Smuzhiyun memcpy(p, stmmac_gstrings_stats[i].stat_string,
632*4882a593Smuzhiyun ETH_GSTRING_LEN);
633*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun break;
636*4882a593Smuzhiyun case ETH_SS_TEST:
637*4882a593Smuzhiyun stmmac_selftest_get_strings(priv, p);
638*4882a593Smuzhiyun break;
639*4882a593Smuzhiyun default:
640*4882a593Smuzhiyun WARN_ON(1);
641*4882a593Smuzhiyun break;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* Currently only support WOL through Magic packet. */
stmmac_get_wol(struct net_device * dev,struct ethtool_wolinfo * wol)646*4882a593Smuzhiyun static void stmmac_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (!priv->plat->pmt)
651*4882a593Smuzhiyun return phylink_ethtool_get_wol(priv->phylink, wol);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun mutex_lock(&priv->lock);
654*4882a593Smuzhiyun if (device_can_wakeup(priv->device)) {
655*4882a593Smuzhiyun wol->supported = WAKE_MAGIC | WAKE_UCAST;
656*4882a593Smuzhiyun if (priv->hw_cap_support && !priv->dma_cap.pmt_magic_frame)
657*4882a593Smuzhiyun wol->supported &= ~WAKE_MAGIC;
658*4882a593Smuzhiyun wol->wolopts = priv->wolopts;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun mutex_unlock(&priv->lock);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
stmmac_set_wol(struct net_device * dev,struct ethtool_wolinfo * wol)663*4882a593Smuzhiyun static int stmmac_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
666*4882a593Smuzhiyun u32 support = WAKE_MAGIC | WAKE_UCAST;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun if (!device_can_wakeup(priv->device))
669*4882a593Smuzhiyun return -EOPNOTSUPP;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun if (!priv->plat->pmt) {
672*4882a593Smuzhiyun int ret = phylink_ethtool_set_wol(priv->phylink, wol);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (!ret)
675*4882a593Smuzhiyun device_set_wakeup_enable(priv->device, !!wol->wolopts);
676*4882a593Smuzhiyun return ret;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* By default almost all GMAC devices support the WoL via
680*4882a593Smuzhiyun * magic frame but we can disable it if the HW capability
681*4882a593Smuzhiyun * register shows no support for pmt_magic_frame. */
682*4882a593Smuzhiyun if ((priv->hw_cap_support) && (!priv->dma_cap.pmt_magic_frame))
683*4882a593Smuzhiyun wol->wolopts &= ~WAKE_MAGIC;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun if (wol->wolopts & ~support)
686*4882a593Smuzhiyun return -EINVAL;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun if (wol->wolopts) {
689*4882a593Smuzhiyun pr_info("stmmac: wakeup enable\n");
690*4882a593Smuzhiyun device_set_wakeup_enable(priv->device, 1);
691*4882a593Smuzhiyun enable_irq_wake(priv->wol_irq);
692*4882a593Smuzhiyun } else {
693*4882a593Smuzhiyun device_set_wakeup_enable(priv->device, 0);
694*4882a593Smuzhiyun disable_irq_wake(priv->wol_irq);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun mutex_lock(&priv->lock);
698*4882a593Smuzhiyun priv->wolopts = wol->wolopts;
699*4882a593Smuzhiyun mutex_unlock(&priv->lock);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun return 0;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
stmmac_ethtool_op_get_eee(struct net_device * dev,struct ethtool_eee * edata)704*4882a593Smuzhiyun static int stmmac_ethtool_op_get_eee(struct net_device *dev,
705*4882a593Smuzhiyun struct ethtool_eee *edata)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (!priv->dma_cap.eee)
710*4882a593Smuzhiyun return -EOPNOTSUPP;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun edata->eee_enabled = priv->eee_enabled;
713*4882a593Smuzhiyun edata->eee_active = priv->eee_active;
714*4882a593Smuzhiyun edata->tx_lpi_timer = priv->tx_lpi_timer;
715*4882a593Smuzhiyun edata->tx_lpi_enabled = priv->tx_lpi_enabled;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun return phylink_ethtool_get_eee(priv->phylink, edata);
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
stmmac_ethtool_op_set_eee(struct net_device * dev,struct ethtool_eee * edata)720*4882a593Smuzhiyun static int stmmac_ethtool_op_set_eee(struct net_device *dev,
721*4882a593Smuzhiyun struct ethtool_eee *edata)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
724*4882a593Smuzhiyun int ret;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun if (!priv->dma_cap.eee)
727*4882a593Smuzhiyun return -EOPNOTSUPP;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun if (priv->tx_lpi_enabled != edata->tx_lpi_enabled)
730*4882a593Smuzhiyun netdev_warn(priv->dev,
731*4882a593Smuzhiyun "Setting EEE tx-lpi is not supported\n");
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if (!edata->eee_enabled)
734*4882a593Smuzhiyun stmmac_disable_eee_mode(priv);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun ret = phylink_ethtool_set_eee(priv->phylink, edata);
737*4882a593Smuzhiyun if (ret)
738*4882a593Smuzhiyun return ret;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun if (edata->eee_enabled &&
741*4882a593Smuzhiyun priv->tx_lpi_timer != edata->tx_lpi_timer) {
742*4882a593Smuzhiyun priv->tx_lpi_timer = edata->tx_lpi_timer;
743*4882a593Smuzhiyun stmmac_eee_init(priv);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun return 0;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
stmmac_usec2riwt(u32 usec,struct stmmac_priv * priv)749*4882a593Smuzhiyun static u32 stmmac_usec2riwt(u32 usec, struct stmmac_priv *priv)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun unsigned long clk = clk_get_rate(priv->plat->stmmac_clk);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (!clk) {
754*4882a593Smuzhiyun clk = priv->plat->clk_ref_rate;
755*4882a593Smuzhiyun if (!clk)
756*4882a593Smuzhiyun return 0;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun return (usec * (clk / 1000000)) / 256;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
stmmac_riwt2usec(u32 riwt,struct stmmac_priv * priv)762*4882a593Smuzhiyun static u32 stmmac_riwt2usec(u32 riwt, struct stmmac_priv *priv)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun unsigned long clk = clk_get_rate(priv->plat->stmmac_clk);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (!clk) {
767*4882a593Smuzhiyun clk = priv->plat->clk_ref_rate;
768*4882a593Smuzhiyun if (!clk)
769*4882a593Smuzhiyun return 0;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun return (riwt * 256) / (clk / 1000000);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
stmmac_get_coalesce(struct net_device * dev,struct ethtool_coalesce * ec)775*4882a593Smuzhiyun static int stmmac_get_coalesce(struct net_device *dev,
776*4882a593Smuzhiyun struct ethtool_coalesce *ec)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun ec->tx_coalesce_usecs = priv->tx_coal_timer;
781*4882a593Smuzhiyun ec->tx_max_coalesced_frames = priv->tx_coal_frames;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (priv->use_riwt) {
784*4882a593Smuzhiyun ec->rx_max_coalesced_frames = priv->rx_coal_frames;
785*4882a593Smuzhiyun ec->rx_coalesce_usecs = stmmac_riwt2usec(priv->rx_riwt, priv);
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun return 0;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
stmmac_set_coalesce(struct net_device * dev,struct ethtool_coalesce * ec)791*4882a593Smuzhiyun static int stmmac_set_coalesce(struct net_device *dev,
792*4882a593Smuzhiyun struct ethtool_coalesce *ec)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
795*4882a593Smuzhiyun u32 rx_cnt = priv->plat->rx_queues_to_use;
796*4882a593Smuzhiyun unsigned int rx_riwt;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun if (priv->use_riwt && (ec->rx_coalesce_usecs > 0)) {
799*4882a593Smuzhiyun rx_riwt = stmmac_usec2riwt(ec->rx_coalesce_usecs, priv);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun if ((rx_riwt > MAX_DMA_RIWT) || (rx_riwt < MIN_DMA_RIWT))
802*4882a593Smuzhiyun return -EINVAL;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun priv->rx_riwt = rx_riwt;
805*4882a593Smuzhiyun stmmac_rx_watchdog(priv, priv->ioaddr, priv->rx_riwt, rx_cnt);
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun if ((ec->tx_coalesce_usecs == 0) &&
809*4882a593Smuzhiyun (ec->tx_max_coalesced_frames == 0))
810*4882a593Smuzhiyun return -EINVAL;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun if ((ec->tx_coalesce_usecs > STMMAC_MAX_COAL_TX_TICK) ||
813*4882a593Smuzhiyun (ec->tx_max_coalesced_frames > STMMAC_TX_MAX_FRAMES))
814*4882a593Smuzhiyun return -EINVAL;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* Only copy relevant parameters, ignore all others. */
817*4882a593Smuzhiyun priv->tx_coal_frames = ec->tx_max_coalesced_frames;
818*4882a593Smuzhiyun priv->tx_coal_timer = ec->tx_coalesce_usecs;
819*4882a593Smuzhiyun priv->rx_coal_frames = ec->rx_max_coalesced_frames;
820*4882a593Smuzhiyun return 0;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
stmmac_get_rxnfc(struct net_device * dev,struct ethtool_rxnfc * rxnfc,u32 * rule_locs)823*4882a593Smuzhiyun static int stmmac_get_rxnfc(struct net_device *dev,
824*4882a593Smuzhiyun struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun switch (rxnfc->cmd) {
829*4882a593Smuzhiyun case ETHTOOL_GRXRINGS:
830*4882a593Smuzhiyun rxnfc->data = priv->plat->rx_queues_to_use;
831*4882a593Smuzhiyun break;
832*4882a593Smuzhiyun default:
833*4882a593Smuzhiyun return -EOPNOTSUPP;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun return 0;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
stmmac_get_rxfh_key_size(struct net_device * dev)839*4882a593Smuzhiyun static u32 stmmac_get_rxfh_key_size(struct net_device *dev)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun return sizeof(priv->rss.key);
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
stmmac_get_rxfh_indir_size(struct net_device * dev)846*4882a593Smuzhiyun static u32 stmmac_get_rxfh_indir_size(struct net_device *dev)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun return ARRAY_SIZE(priv->rss.table);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
stmmac_get_rxfh(struct net_device * dev,u32 * indir,u8 * key,u8 * hfunc)853*4882a593Smuzhiyun static int stmmac_get_rxfh(struct net_device *dev, u32 *indir, u8 *key,
854*4882a593Smuzhiyun u8 *hfunc)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
857*4882a593Smuzhiyun int i;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun if (indir) {
860*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(priv->rss.table); i++)
861*4882a593Smuzhiyun indir[i] = priv->rss.table[i];
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun if (key)
865*4882a593Smuzhiyun memcpy(key, priv->rss.key, sizeof(priv->rss.key));
866*4882a593Smuzhiyun if (hfunc)
867*4882a593Smuzhiyun *hfunc = ETH_RSS_HASH_TOP;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun return 0;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
stmmac_set_rxfh(struct net_device * dev,const u32 * indir,const u8 * key,const u8 hfunc)872*4882a593Smuzhiyun static int stmmac_set_rxfh(struct net_device *dev, const u32 *indir,
873*4882a593Smuzhiyun const u8 *key, const u8 hfunc)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
876*4882a593Smuzhiyun int i;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun if ((hfunc != ETH_RSS_HASH_NO_CHANGE) && (hfunc != ETH_RSS_HASH_TOP))
879*4882a593Smuzhiyun return -EOPNOTSUPP;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun if (indir) {
882*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(priv->rss.table); i++)
883*4882a593Smuzhiyun priv->rss.table[i] = indir[i];
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun if (key)
887*4882a593Smuzhiyun memcpy(priv->rss.key, key, sizeof(priv->rss.key));
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun return stmmac_rss_configure(priv, priv->hw, &priv->rss,
890*4882a593Smuzhiyun priv->plat->rx_queues_to_use);
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
stmmac_get_channels(struct net_device * dev,struct ethtool_channels * chan)893*4882a593Smuzhiyun static void stmmac_get_channels(struct net_device *dev,
894*4882a593Smuzhiyun struct ethtool_channels *chan)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun chan->rx_count = priv->plat->rx_queues_to_use;
899*4882a593Smuzhiyun chan->tx_count = priv->plat->tx_queues_to_use;
900*4882a593Smuzhiyun chan->max_rx = priv->dma_cap.number_rx_queues;
901*4882a593Smuzhiyun chan->max_tx = priv->dma_cap.number_tx_queues;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
stmmac_set_channels(struct net_device * dev,struct ethtool_channels * chan)904*4882a593Smuzhiyun static int stmmac_set_channels(struct net_device *dev,
905*4882a593Smuzhiyun struct ethtool_channels *chan)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun if (chan->rx_count > priv->dma_cap.number_rx_queues ||
910*4882a593Smuzhiyun chan->tx_count > priv->dma_cap.number_tx_queues ||
911*4882a593Smuzhiyun !chan->rx_count || !chan->tx_count)
912*4882a593Smuzhiyun return -EINVAL;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun return stmmac_reinit_queues(dev, chan->rx_count, chan->tx_count);
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
stmmac_get_ts_info(struct net_device * dev,struct ethtool_ts_info * info)917*4882a593Smuzhiyun static int stmmac_get_ts_info(struct net_device *dev,
918*4882a593Smuzhiyun struct ethtool_ts_info *info)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if ((priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp)) {
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
925*4882a593Smuzhiyun SOF_TIMESTAMPING_TX_HARDWARE |
926*4882a593Smuzhiyun SOF_TIMESTAMPING_RX_SOFTWARE |
927*4882a593Smuzhiyun SOF_TIMESTAMPING_RX_HARDWARE |
928*4882a593Smuzhiyun SOF_TIMESTAMPING_SOFTWARE |
929*4882a593Smuzhiyun SOF_TIMESTAMPING_RAW_HARDWARE;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (priv->ptp_clock)
932*4882a593Smuzhiyun info->phc_index = ptp_clock_index(priv->ptp_clock);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun info->rx_filters = ((1 << HWTSTAMP_FILTER_NONE) |
937*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
938*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
939*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
940*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
941*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) |
942*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) |
943*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V2_EVENT) |
944*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V2_SYNC) |
945*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ) |
946*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_ALL));
947*4882a593Smuzhiyun return 0;
948*4882a593Smuzhiyun } else
949*4882a593Smuzhiyun return ethtool_op_get_ts_info(dev, info);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
stmmac_get_tunable(struct net_device * dev,const struct ethtool_tunable * tuna,void * data)952*4882a593Smuzhiyun static int stmmac_get_tunable(struct net_device *dev,
953*4882a593Smuzhiyun const struct ethtool_tunable *tuna, void *data)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
956*4882a593Smuzhiyun int ret = 0;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun switch (tuna->id) {
959*4882a593Smuzhiyun case ETHTOOL_RX_COPYBREAK:
960*4882a593Smuzhiyun *(u32 *)data = priv->rx_copybreak;
961*4882a593Smuzhiyun break;
962*4882a593Smuzhiyun default:
963*4882a593Smuzhiyun ret = -EINVAL;
964*4882a593Smuzhiyun break;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun return ret;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
stmmac_set_tunable(struct net_device * dev,const struct ethtool_tunable * tuna,const void * data)970*4882a593Smuzhiyun static int stmmac_set_tunable(struct net_device *dev,
971*4882a593Smuzhiyun const struct ethtool_tunable *tuna,
972*4882a593Smuzhiyun const void *data)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun struct stmmac_priv *priv = netdev_priv(dev);
975*4882a593Smuzhiyun int ret = 0;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun switch (tuna->id) {
978*4882a593Smuzhiyun case ETHTOOL_RX_COPYBREAK:
979*4882a593Smuzhiyun priv->rx_copybreak = *(u32 *)data;
980*4882a593Smuzhiyun break;
981*4882a593Smuzhiyun default:
982*4882a593Smuzhiyun ret = -EINVAL;
983*4882a593Smuzhiyun break;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun return ret;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun static const struct ethtool_ops stmmac_ethtool_ops = {
990*4882a593Smuzhiyun .supported_coalesce_params = ETHTOOL_COALESCE_USECS |
991*4882a593Smuzhiyun ETHTOOL_COALESCE_MAX_FRAMES,
992*4882a593Smuzhiyun .begin = stmmac_check_if_running,
993*4882a593Smuzhiyun .get_drvinfo = stmmac_ethtool_getdrvinfo,
994*4882a593Smuzhiyun .get_msglevel = stmmac_ethtool_getmsglevel,
995*4882a593Smuzhiyun .set_msglevel = stmmac_ethtool_setmsglevel,
996*4882a593Smuzhiyun .get_regs = stmmac_ethtool_gregs,
997*4882a593Smuzhiyun .get_regs_len = stmmac_ethtool_get_regs_len,
998*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
999*4882a593Smuzhiyun .nway_reset = stmmac_nway_reset,
1000*4882a593Smuzhiyun .get_ringparam = stmmac_get_ringparam,
1001*4882a593Smuzhiyun .set_ringparam = stmmac_set_ringparam,
1002*4882a593Smuzhiyun .get_pauseparam = stmmac_get_pauseparam,
1003*4882a593Smuzhiyun .set_pauseparam = stmmac_set_pauseparam,
1004*4882a593Smuzhiyun .self_test = stmmac_selftest_run,
1005*4882a593Smuzhiyun .get_ethtool_stats = stmmac_get_ethtool_stats,
1006*4882a593Smuzhiyun .get_strings = stmmac_get_strings,
1007*4882a593Smuzhiyun .get_wol = stmmac_get_wol,
1008*4882a593Smuzhiyun .set_wol = stmmac_set_wol,
1009*4882a593Smuzhiyun .get_eee = stmmac_ethtool_op_get_eee,
1010*4882a593Smuzhiyun .set_eee = stmmac_ethtool_op_set_eee,
1011*4882a593Smuzhiyun .get_sset_count = stmmac_get_sset_count,
1012*4882a593Smuzhiyun .get_rxnfc = stmmac_get_rxnfc,
1013*4882a593Smuzhiyun .get_rxfh_key_size = stmmac_get_rxfh_key_size,
1014*4882a593Smuzhiyun .get_rxfh_indir_size = stmmac_get_rxfh_indir_size,
1015*4882a593Smuzhiyun .get_rxfh = stmmac_get_rxfh,
1016*4882a593Smuzhiyun .set_rxfh = stmmac_set_rxfh,
1017*4882a593Smuzhiyun .get_ts_info = stmmac_get_ts_info,
1018*4882a593Smuzhiyun .get_coalesce = stmmac_get_coalesce,
1019*4882a593Smuzhiyun .set_coalesce = stmmac_set_coalesce,
1020*4882a593Smuzhiyun .get_channels = stmmac_get_channels,
1021*4882a593Smuzhiyun .set_channels = stmmac_set_channels,
1022*4882a593Smuzhiyun .get_tunable = stmmac_get_tunable,
1023*4882a593Smuzhiyun .set_tunable = stmmac_set_tunable,
1024*4882a593Smuzhiyun .get_link_ksettings = stmmac_ethtool_get_link_ksettings,
1025*4882a593Smuzhiyun .set_link_ksettings = stmmac_ethtool_set_link_ksettings,
1026*4882a593Smuzhiyun };
1027*4882a593Smuzhiyun
stmmac_set_ethtool_ops(struct net_device * netdev)1028*4882a593Smuzhiyun void stmmac_set_ethtool_ops(struct net_device *netdev)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun netdev->ethtool_ops = &stmmac_ethtool_ops;
1031*4882a593Smuzhiyun }
1032