1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Lantiq / Intel GSWIP switch driver for VRX200 SoCs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2010 Lantiq Deutschland
6*4882a593Smuzhiyun * Copyright (C) 2012 John Crispin <john@phrozen.org>
7*4882a593Smuzhiyun * Copyright (C) 2017 - 2019 Hauke Mehrtens <hauke@hauke-m.de>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * The VLAN and bridge model the GSWIP hardware uses does not directly
10*4882a593Smuzhiyun * matches the model DSA uses.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * The hardware has 64 possible table entries for bridges with one VLAN
13*4882a593Smuzhiyun * ID, one flow id and a list of ports for each bridge. All entries which
14*4882a593Smuzhiyun * match the same flow ID are combined in the mac learning table, they
15*4882a593Smuzhiyun * act as one global bridge.
16*4882a593Smuzhiyun * The hardware does not support VLAN filter on the port, but on the
17*4882a593Smuzhiyun * bridge, this driver converts the DSA model to the hardware.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * The CPU gets all the exception frames which do not match any forwarding
20*4882a593Smuzhiyun * rule and the CPU port is also added to all bridges. This makes it possible
21*4882a593Smuzhiyun * to handle all the special cases easily in software.
22*4882a593Smuzhiyun * At the initialization the driver allocates one bridge table entry for
23*4882a593Smuzhiyun * each switch port which is used when the port is used without an
24*4882a593Smuzhiyun * explicit bridge. This prevents the frames from being forwarded
25*4882a593Smuzhiyun * between all LAN ports by default.
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <linux/clk.h>
29*4882a593Smuzhiyun #include <linux/delay.h>
30*4882a593Smuzhiyun #include <linux/etherdevice.h>
31*4882a593Smuzhiyun #include <linux/firmware.h>
32*4882a593Smuzhiyun #include <linux/if_bridge.h>
33*4882a593Smuzhiyun #include <linux/if_vlan.h>
34*4882a593Smuzhiyun #include <linux/iopoll.h>
35*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
36*4882a593Smuzhiyun #include <linux/module.h>
37*4882a593Smuzhiyun #include <linux/of_mdio.h>
38*4882a593Smuzhiyun #include <linux/of_net.h>
39*4882a593Smuzhiyun #include <linux/of_platform.h>
40*4882a593Smuzhiyun #include <linux/phy.h>
41*4882a593Smuzhiyun #include <linux/phylink.h>
42*4882a593Smuzhiyun #include <linux/platform_device.h>
43*4882a593Smuzhiyun #include <linux/regmap.h>
44*4882a593Smuzhiyun #include <linux/reset.h>
45*4882a593Smuzhiyun #include <net/dsa.h>
46*4882a593Smuzhiyun #include <dt-bindings/mips/lantiq_rcu_gphy.h>
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #include "lantiq_pce.h"
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* GSWIP MDIO Registers */
51*4882a593Smuzhiyun #define GSWIP_MDIO_GLOB 0x00
52*4882a593Smuzhiyun #define GSWIP_MDIO_GLOB_ENABLE BIT(15)
53*4882a593Smuzhiyun #define GSWIP_MDIO_CTRL 0x08
54*4882a593Smuzhiyun #define GSWIP_MDIO_CTRL_BUSY BIT(12)
55*4882a593Smuzhiyun #define GSWIP_MDIO_CTRL_RD BIT(11)
56*4882a593Smuzhiyun #define GSWIP_MDIO_CTRL_WR BIT(10)
57*4882a593Smuzhiyun #define GSWIP_MDIO_CTRL_PHYAD_MASK 0x1f
58*4882a593Smuzhiyun #define GSWIP_MDIO_CTRL_PHYAD_SHIFT 5
59*4882a593Smuzhiyun #define GSWIP_MDIO_CTRL_REGAD_MASK 0x1f
60*4882a593Smuzhiyun #define GSWIP_MDIO_READ 0x09
61*4882a593Smuzhiyun #define GSWIP_MDIO_WRITE 0x0A
62*4882a593Smuzhiyun #define GSWIP_MDIO_MDC_CFG0 0x0B
63*4882a593Smuzhiyun #define GSWIP_MDIO_MDC_CFG1 0x0C
64*4882a593Smuzhiyun #define GSWIP_MDIO_PHYp(p) (0x15 - (p))
65*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_LINK_MASK 0x6000
66*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_LINK_AUTO 0x0000
67*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_LINK_DOWN 0x4000
68*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_LINK_UP 0x2000
69*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_SPEED_MASK 0x1800
70*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_SPEED_AUTO 0x1800
71*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_SPEED_M10 0x0000
72*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_SPEED_M100 0x0800
73*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_SPEED_G1 0x1000
74*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_FDUP_MASK 0x0600
75*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_FDUP_AUTO 0x0000
76*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_FDUP_EN 0x0200
77*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_FDUP_DIS 0x0600
78*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_FCONTX_MASK 0x0180
79*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_FCONTX_AUTO 0x0000
80*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_FCONTX_EN 0x0100
81*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_FCONTX_DIS 0x0180
82*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_FCONRX_MASK 0x0060
83*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_FCONRX_AUTO 0x0000
84*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_FCONRX_EN 0x0020
85*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_FCONRX_DIS 0x0060
86*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_ADDR_MASK 0x001f
87*4882a593Smuzhiyun #define GSWIP_MDIO_PHY_MASK (GSWIP_MDIO_PHY_ADDR_MASK | \
88*4882a593Smuzhiyun GSWIP_MDIO_PHY_FCONRX_MASK | \
89*4882a593Smuzhiyun GSWIP_MDIO_PHY_FCONTX_MASK | \
90*4882a593Smuzhiyun GSWIP_MDIO_PHY_LINK_MASK | \
91*4882a593Smuzhiyun GSWIP_MDIO_PHY_SPEED_MASK | \
92*4882a593Smuzhiyun GSWIP_MDIO_PHY_FDUP_MASK)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* GSWIP MII Registers */
95*4882a593Smuzhiyun #define GSWIP_MII_CFGp(p) (0x2 * (p))
96*4882a593Smuzhiyun #define GSWIP_MII_CFG_RESET BIT(15)
97*4882a593Smuzhiyun #define GSWIP_MII_CFG_EN BIT(14)
98*4882a593Smuzhiyun #define GSWIP_MII_CFG_ISOLATE BIT(13)
99*4882a593Smuzhiyun #define GSWIP_MII_CFG_LDCLKDIS BIT(12)
100*4882a593Smuzhiyun #define GSWIP_MII_CFG_RGMII_IBS BIT(8)
101*4882a593Smuzhiyun #define GSWIP_MII_CFG_RMII_CLK BIT(7)
102*4882a593Smuzhiyun #define GSWIP_MII_CFG_MODE_MIIP 0x0
103*4882a593Smuzhiyun #define GSWIP_MII_CFG_MODE_MIIM 0x1
104*4882a593Smuzhiyun #define GSWIP_MII_CFG_MODE_RMIIP 0x2
105*4882a593Smuzhiyun #define GSWIP_MII_CFG_MODE_RMIIM 0x3
106*4882a593Smuzhiyun #define GSWIP_MII_CFG_MODE_RGMII 0x4
107*4882a593Smuzhiyun #define GSWIP_MII_CFG_MODE_MASK 0xf
108*4882a593Smuzhiyun #define GSWIP_MII_CFG_RATE_M2P5 0x00
109*4882a593Smuzhiyun #define GSWIP_MII_CFG_RATE_M25 0x10
110*4882a593Smuzhiyun #define GSWIP_MII_CFG_RATE_M125 0x20
111*4882a593Smuzhiyun #define GSWIP_MII_CFG_RATE_M50 0x30
112*4882a593Smuzhiyun #define GSWIP_MII_CFG_RATE_AUTO 0x40
113*4882a593Smuzhiyun #define GSWIP_MII_CFG_RATE_MASK 0x70
114*4882a593Smuzhiyun #define GSWIP_MII_PCDU0 0x01
115*4882a593Smuzhiyun #define GSWIP_MII_PCDU1 0x03
116*4882a593Smuzhiyun #define GSWIP_MII_PCDU5 0x05
117*4882a593Smuzhiyun #define GSWIP_MII_PCDU_TXDLY_MASK GENMASK(2, 0)
118*4882a593Smuzhiyun #define GSWIP_MII_PCDU_RXDLY_MASK GENMASK(9, 7)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* GSWIP Core Registers */
121*4882a593Smuzhiyun #define GSWIP_SWRES 0x000
122*4882a593Smuzhiyun #define GSWIP_SWRES_R1 BIT(1) /* GSWIP Software reset */
123*4882a593Smuzhiyun #define GSWIP_SWRES_R0 BIT(0) /* GSWIP Hardware reset */
124*4882a593Smuzhiyun #define GSWIP_VERSION 0x013
125*4882a593Smuzhiyun #define GSWIP_VERSION_REV_SHIFT 0
126*4882a593Smuzhiyun #define GSWIP_VERSION_REV_MASK GENMASK(7, 0)
127*4882a593Smuzhiyun #define GSWIP_VERSION_MOD_SHIFT 8
128*4882a593Smuzhiyun #define GSWIP_VERSION_MOD_MASK GENMASK(15, 8)
129*4882a593Smuzhiyun #define GSWIP_VERSION_2_0 0x100
130*4882a593Smuzhiyun #define GSWIP_VERSION_2_1 0x021
131*4882a593Smuzhiyun #define GSWIP_VERSION_2_2 0x122
132*4882a593Smuzhiyun #define GSWIP_VERSION_2_2_ETC 0x022
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define GSWIP_BM_RAM_VAL(x) (0x043 - (x))
135*4882a593Smuzhiyun #define GSWIP_BM_RAM_ADDR 0x044
136*4882a593Smuzhiyun #define GSWIP_BM_RAM_CTRL 0x045
137*4882a593Smuzhiyun #define GSWIP_BM_RAM_CTRL_BAS BIT(15)
138*4882a593Smuzhiyun #define GSWIP_BM_RAM_CTRL_OPMOD BIT(5)
139*4882a593Smuzhiyun #define GSWIP_BM_RAM_CTRL_ADDR_MASK GENMASK(4, 0)
140*4882a593Smuzhiyun #define GSWIP_BM_QUEUE_GCTRL 0x04A
141*4882a593Smuzhiyun #define GSWIP_BM_QUEUE_GCTRL_GL_MOD BIT(10)
142*4882a593Smuzhiyun /* buffer management Port Configuration Register */
143*4882a593Smuzhiyun #define GSWIP_BM_PCFGp(p) (0x080 + ((p) * 2))
144*4882a593Smuzhiyun #define GSWIP_BM_PCFG_CNTEN BIT(0) /* RMON Counter Enable */
145*4882a593Smuzhiyun #define GSWIP_BM_PCFG_IGCNT BIT(1) /* Ingres Special Tag RMON count */
146*4882a593Smuzhiyun /* buffer management Port Control Register */
147*4882a593Smuzhiyun #define GSWIP_BM_RMON_CTRLp(p) (0x81 + ((p) * 2))
148*4882a593Smuzhiyun #define GSWIP_BM_CTRL_RMON_RAM1_RES BIT(0) /* Software Reset for RMON RAM 1 */
149*4882a593Smuzhiyun #define GSWIP_BM_CTRL_RMON_RAM2_RES BIT(1) /* Software Reset for RMON RAM 2 */
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* PCE */
152*4882a593Smuzhiyun #define GSWIP_PCE_TBL_KEY(x) (0x447 - (x))
153*4882a593Smuzhiyun #define GSWIP_PCE_TBL_MASK 0x448
154*4882a593Smuzhiyun #define GSWIP_PCE_TBL_VAL(x) (0x44D - (x))
155*4882a593Smuzhiyun #define GSWIP_PCE_TBL_ADDR 0x44E
156*4882a593Smuzhiyun #define GSWIP_PCE_TBL_CTRL 0x44F
157*4882a593Smuzhiyun #define GSWIP_PCE_TBL_CTRL_BAS BIT(15)
158*4882a593Smuzhiyun #define GSWIP_PCE_TBL_CTRL_TYPE BIT(13)
159*4882a593Smuzhiyun #define GSWIP_PCE_TBL_CTRL_VLD BIT(12)
160*4882a593Smuzhiyun #define GSWIP_PCE_TBL_CTRL_KEYFORM BIT(11)
161*4882a593Smuzhiyun #define GSWIP_PCE_TBL_CTRL_GMAP_MASK GENMASK(10, 7)
162*4882a593Smuzhiyun #define GSWIP_PCE_TBL_CTRL_OPMOD_MASK GENMASK(6, 5)
163*4882a593Smuzhiyun #define GSWIP_PCE_TBL_CTRL_OPMOD_ADRD 0x00
164*4882a593Smuzhiyun #define GSWIP_PCE_TBL_CTRL_OPMOD_ADWR 0x20
165*4882a593Smuzhiyun #define GSWIP_PCE_TBL_CTRL_OPMOD_KSRD 0x40
166*4882a593Smuzhiyun #define GSWIP_PCE_TBL_CTRL_OPMOD_KSWR 0x60
167*4882a593Smuzhiyun #define GSWIP_PCE_TBL_CTRL_ADDR_MASK GENMASK(4, 0)
168*4882a593Smuzhiyun #define GSWIP_PCE_PMAP1 0x453 /* Monitoring port map */
169*4882a593Smuzhiyun #define GSWIP_PCE_PMAP2 0x454 /* Default Multicast port map */
170*4882a593Smuzhiyun #define GSWIP_PCE_PMAP3 0x455 /* Default Unknown Unicast port map */
171*4882a593Smuzhiyun #define GSWIP_PCE_GCTRL_0 0x456
172*4882a593Smuzhiyun #define GSWIP_PCE_GCTRL_0_MTFL BIT(0) /* MAC Table Flushing */
173*4882a593Smuzhiyun #define GSWIP_PCE_GCTRL_0_MC_VALID BIT(3)
174*4882a593Smuzhiyun #define GSWIP_PCE_GCTRL_0_VLAN BIT(14) /* VLAN aware Switching */
175*4882a593Smuzhiyun #define GSWIP_PCE_GCTRL_1 0x457
176*4882a593Smuzhiyun #define GSWIP_PCE_GCTRL_1_MAC_GLOCK BIT(2) /* MAC Address table lock */
177*4882a593Smuzhiyun #define GSWIP_PCE_GCTRL_1_MAC_GLOCK_MOD BIT(3) /* Mac address table lock forwarding mode */
178*4882a593Smuzhiyun #define GSWIP_PCE_PCTRL_0p(p) (0x480 + ((p) * 0xA))
179*4882a593Smuzhiyun #define GSWIP_PCE_PCTRL_0_TVM BIT(5) /* Transparent VLAN mode */
180*4882a593Smuzhiyun #define GSWIP_PCE_PCTRL_0_VREP BIT(6) /* VLAN Replace Mode */
181*4882a593Smuzhiyun #define GSWIP_PCE_PCTRL_0_INGRESS BIT(11) /* Accept special tag in ingress */
182*4882a593Smuzhiyun #define GSWIP_PCE_PCTRL_0_PSTATE_LISTEN 0x0
183*4882a593Smuzhiyun #define GSWIP_PCE_PCTRL_0_PSTATE_RX 0x1
184*4882a593Smuzhiyun #define GSWIP_PCE_PCTRL_0_PSTATE_TX 0x2
185*4882a593Smuzhiyun #define GSWIP_PCE_PCTRL_0_PSTATE_LEARNING 0x3
186*4882a593Smuzhiyun #define GSWIP_PCE_PCTRL_0_PSTATE_FORWARDING 0x7
187*4882a593Smuzhiyun #define GSWIP_PCE_PCTRL_0_PSTATE_MASK GENMASK(2, 0)
188*4882a593Smuzhiyun #define GSWIP_PCE_VCTRL(p) (0x485 + ((p) * 0xA))
189*4882a593Smuzhiyun #define GSWIP_PCE_VCTRL_UVR BIT(0) /* Unknown VLAN Rule */
190*4882a593Smuzhiyun #define GSWIP_PCE_VCTRL_VIMR BIT(3) /* VLAN Ingress Member violation rule */
191*4882a593Smuzhiyun #define GSWIP_PCE_VCTRL_VEMR BIT(4) /* VLAN Egress Member violation rule */
192*4882a593Smuzhiyun #define GSWIP_PCE_VCTRL_VSR BIT(5) /* VLAN Security */
193*4882a593Smuzhiyun #define GSWIP_PCE_VCTRL_VID0 BIT(6) /* Priority Tagged Rule */
194*4882a593Smuzhiyun #define GSWIP_PCE_DEFPVID(p) (0x486 + ((p) * 0xA))
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #define GSWIP_MAC_FLEN 0x8C5
197*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0p(p) (0x903 + ((p) * 0xC))
198*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_PADEN BIT(8)
199*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_FCS_EN BIT(7)
200*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_FCON_MASK 0x0070
201*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_FCON_AUTO 0x0000
202*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_FCON_RX 0x0010
203*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_FCON_TX 0x0020
204*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_FCON_RXTX 0x0030
205*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_FCON_NONE 0x0040
206*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_FDUP_MASK 0x000C
207*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_FDUP_AUTO 0x0000
208*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_FDUP_EN 0x0004
209*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_FDUP_DIS 0x000C
210*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_GMII_MASK 0x0003
211*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_GMII_AUTO 0x0000
212*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_GMII_MII 0x0001
213*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_0_GMII_RGMII 0x0002
214*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_2p(p) (0x905 + ((p) * 0xC))
215*4882a593Smuzhiyun #define GSWIP_MAC_CTRL_2_MLEN BIT(3) /* Maximum Untagged Frame Lnegth */
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Ethernet Switch Fetch DMA Port Control Register */
218*4882a593Smuzhiyun #define GSWIP_FDMA_PCTRLp(p) (0xA80 + ((p) * 0x6))
219*4882a593Smuzhiyun #define GSWIP_FDMA_PCTRL_EN BIT(0) /* FDMA Port Enable */
220*4882a593Smuzhiyun #define GSWIP_FDMA_PCTRL_STEN BIT(1) /* Special Tag Insertion Enable */
221*4882a593Smuzhiyun #define GSWIP_FDMA_PCTRL_VLANMOD_MASK GENMASK(4, 3) /* VLAN Modification Control */
222*4882a593Smuzhiyun #define GSWIP_FDMA_PCTRL_VLANMOD_SHIFT 3 /* VLAN Modification Control */
223*4882a593Smuzhiyun #define GSWIP_FDMA_PCTRL_VLANMOD_DIS (0x0 << GSWIP_FDMA_PCTRL_VLANMOD_SHIFT)
224*4882a593Smuzhiyun #define GSWIP_FDMA_PCTRL_VLANMOD_PRIO (0x1 << GSWIP_FDMA_PCTRL_VLANMOD_SHIFT)
225*4882a593Smuzhiyun #define GSWIP_FDMA_PCTRL_VLANMOD_ID (0x2 << GSWIP_FDMA_PCTRL_VLANMOD_SHIFT)
226*4882a593Smuzhiyun #define GSWIP_FDMA_PCTRL_VLANMOD_BOTH (0x3 << GSWIP_FDMA_PCTRL_VLANMOD_SHIFT)
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Ethernet Switch Store DMA Port Control Register */
229*4882a593Smuzhiyun #define GSWIP_SDMA_PCTRLp(p) (0xBC0 + ((p) * 0x6))
230*4882a593Smuzhiyun #define GSWIP_SDMA_PCTRL_EN BIT(0) /* SDMA Port Enable */
231*4882a593Smuzhiyun #define GSWIP_SDMA_PCTRL_FCEN BIT(1) /* Flow Control Enable */
232*4882a593Smuzhiyun #define GSWIP_SDMA_PCTRL_PAUFWD BIT(3) /* Pause Frame Forwarding */
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun #define GSWIP_TABLE_ACTIVE_VLAN 0x01
235*4882a593Smuzhiyun #define GSWIP_TABLE_VLAN_MAPPING 0x02
236*4882a593Smuzhiyun #define GSWIP_TABLE_MAC_BRIDGE 0x0b
237*4882a593Smuzhiyun #define GSWIP_TABLE_MAC_BRIDGE_STATIC 0x01 /* Static not, aging entry */
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #define XRX200_GPHY_FW_ALIGN (16 * 1024)
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun struct gswip_hw_info {
242*4882a593Smuzhiyun int max_ports;
243*4882a593Smuzhiyun int cpu_port;
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun struct xway_gphy_match_data {
247*4882a593Smuzhiyun char *fe_firmware_name;
248*4882a593Smuzhiyun char *ge_firmware_name;
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun struct gswip_gphy_fw {
252*4882a593Smuzhiyun struct clk *clk_gate;
253*4882a593Smuzhiyun struct reset_control *reset;
254*4882a593Smuzhiyun u32 fw_addr_offset;
255*4882a593Smuzhiyun char *fw_name;
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun struct gswip_vlan {
259*4882a593Smuzhiyun struct net_device *bridge;
260*4882a593Smuzhiyun u16 vid;
261*4882a593Smuzhiyun u8 fid;
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun struct gswip_priv {
265*4882a593Smuzhiyun __iomem void *gswip;
266*4882a593Smuzhiyun __iomem void *mdio;
267*4882a593Smuzhiyun __iomem void *mii;
268*4882a593Smuzhiyun const struct gswip_hw_info *hw_info;
269*4882a593Smuzhiyun const struct xway_gphy_match_data *gphy_fw_name_cfg;
270*4882a593Smuzhiyun struct dsa_switch *ds;
271*4882a593Smuzhiyun struct device *dev;
272*4882a593Smuzhiyun struct regmap *rcu_regmap;
273*4882a593Smuzhiyun struct gswip_vlan vlans[64];
274*4882a593Smuzhiyun int num_gphy_fw;
275*4882a593Smuzhiyun struct gswip_gphy_fw *gphy_fw;
276*4882a593Smuzhiyun u32 port_vlan_filter;
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun struct gswip_pce_table_entry {
280*4882a593Smuzhiyun u16 index; // PCE_TBL_ADDR.ADDR = pData->table_index
281*4882a593Smuzhiyun u16 table; // PCE_TBL_CTRL.ADDR = pData->table
282*4882a593Smuzhiyun u16 key[8];
283*4882a593Smuzhiyun u16 val[5];
284*4882a593Smuzhiyun u16 mask;
285*4882a593Smuzhiyun u8 gmap;
286*4882a593Smuzhiyun bool type;
287*4882a593Smuzhiyun bool valid;
288*4882a593Smuzhiyun bool key_mode;
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun struct gswip_rmon_cnt_desc {
292*4882a593Smuzhiyun unsigned int size;
293*4882a593Smuzhiyun unsigned int offset;
294*4882a593Smuzhiyun const char *name;
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun #define MIB_DESC(_size, _offset, _name) {.size = _size, .offset = _offset, .name = _name}
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static const struct gswip_rmon_cnt_desc gswip_rmon_cnt[] = {
300*4882a593Smuzhiyun /** Receive Packet Count (only packets that are accepted and not discarded). */
301*4882a593Smuzhiyun MIB_DESC(1, 0x1F, "RxGoodPkts"),
302*4882a593Smuzhiyun MIB_DESC(1, 0x23, "RxUnicastPkts"),
303*4882a593Smuzhiyun MIB_DESC(1, 0x22, "RxMulticastPkts"),
304*4882a593Smuzhiyun MIB_DESC(1, 0x21, "RxFCSErrorPkts"),
305*4882a593Smuzhiyun MIB_DESC(1, 0x1D, "RxUnderSizeGoodPkts"),
306*4882a593Smuzhiyun MIB_DESC(1, 0x1E, "RxUnderSizeErrorPkts"),
307*4882a593Smuzhiyun MIB_DESC(1, 0x1B, "RxOversizeGoodPkts"),
308*4882a593Smuzhiyun MIB_DESC(1, 0x1C, "RxOversizeErrorPkts"),
309*4882a593Smuzhiyun MIB_DESC(1, 0x20, "RxGoodPausePkts"),
310*4882a593Smuzhiyun MIB_DESC(1, 0x1A, "RxAlignErrorPkts"),
311*4882a593Smuzhiyun MIB_DESC(1, 0x12, "Rx64BytePkts"),
312*4882a593Smuzhiyun MIB_DESC(1, 0x13, "Rx127BytePkts"),
313*4882a593Smuzhiyun MIB_DESC(1, 0x14, "Rx255BytePkts"),
314*4882a593Smuzhiyun MIB_DESC(1, 0x15, "Rx511BytePkts"),
315*4882a593Smuzhiyun MIB_DESC(1, 0x16, "Rx1023BytePkts"),
316*4882a593Smuzhiyun /** Receive Size 1024-1522 (or more, if configured) Packet Count. */
317*4882a593Smuzhiyun MIB_DESC(1, 0x17, "RxMaxBytePkts"),
318*4882a593Smuzhiyun MIB_DESC(1, 0x18, "RxDroppedPkts"),
319*4882a593Smuzhiyun MIB_DESC(1, 0x19, "RxFilteredPkts"),
320*4882a593Smuzhiyun MIB_DESC(2, 0x24, "RxGoodBytes"),
321*4882a593Smuzhiyun MIB_DESC(2, 0x26, "RxBadBytes"),
322*4882a593Smuzhiyun MIB_DESC(1, 0x11, "TxAcmDroppedPkts"),
323*4882a593Smuzhiyun MIB_DESC(1, 0x0C, "TxGoodPkts"),
324*4882a593Smuzhiyun MIB_DESC(1, 0x06, "TxUnicastPkts"),
325*4882a593Smuzhiyun MIB_DESC(1, 0x07, "TxMulticastPkts"),
326*4882a593Smuzhiyun MIB_DESC(1, 0x00, "Tx64BytePkts"),
327*4882a593Smuzhiyun MIB_DESC(1, 0x01, "Tx127BytePkts"),
328*4882a593Smuzhiyun MIB_DESC(1, 0x02, "Tx255BytePkts"),
329*4882a593Smuzhiyun MIB_DESC(1, 0x03, "Tx511BytePkts"),
330*4882a593Smuzhiyun MIB_DESC(1, 0x04, "Tx1023BytePkts"),
331*4882a593Smuzhiyun /** Transmit Size 1024-1522 (or more, if configured) Packet Count. */
332*4882a593Smuzhiyun MIB_DESC(1, 0x05, "TxMaxBytePkts"),
333*4882a593Smuzhiyun MIB_DESC(1, 0x08, "TxSingleCollCount"),
334*4882a593Smuzhiyun MIB_DESC(1, 0x09, "TxMultCollCount"),
335*4882a593Smuzhiyun MIB_DESC(1, 0x0A, "TxLateCollCount"),
336*4882a593Smuzhiyun MIB_DESC(1, 0x0B, "TxExcessCollCount"),
337*4882a593Smuzhiyun MIB_DESC(1, 0x0D, "TxPauseCount"),
338*4882a593Smuzhiyun MIB_DESC(1, 0x10, "TxDroppedPkts"),
339*4882a593Smuzhiyun MIB_DESC(2, 0x0E, "TxGoodBytes"),
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
gswip_switch_r(struct gswip_priv * priv,u32 offset)342*4882a593Smuzhiyun static u32 gswip_switch_r(struct gswip_priv *priv, u32 offset)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun return __raw_readl(priv->gswip + (offset * 4));
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
gswip_switch_w(struct gswip_priv * priv,u32 val,u32 offset)347*4882a593Smuzhiyun static void gswip_switch_w(struct gswip_priv *priv, u32 val, u32 offset)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun __raw_writel(val, priv->gswip + (offset * 4));
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
gswip_switch_mask(struct gswip_priv * priv,u32 clear,u32 set,u32 offset)352*4882a593Smuzhiyun static void gswip_switch_mask(struct gswip_priv *priv, u32 clear, u32 set,
353*4882a593Smuzhiyun u32 offset)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun u32 val = gswip_switch_r(priv, offset);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun val &= ~(clear);
358*4882a593Smuzhiyun val |= set;
359*4882a593Smuzhiyun gswip_switch_w(priv, val, offset);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
gswip_switch_r_timeout(struct gswip_priv * priv,u32 offset,u32 cleared)362*4882a593Smuzhiyun static u32 gswip_switch_r_timeout(struct gswip_priv *priv, u32 offset,
363*4882a593Smuzhiyun u32 cleared)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun u32 val;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return readx_poll_timeout(__raw_readl, priv->gswip + (offset * 4), val,
368*4882a593Smuzhiyun (val & cleared) == 0, 20, 50000);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
gswip_mdio_r(struct gswip_priv * priv,u32 offset)371*4882a593Smuzhiyun static u32 gswip_mdio_r(struct gswip_priv *priv, u32 offset)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun return __raw_readl(priv->mdio + (offset * 4));
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
gswip_mdio_w(struct gswip_priv * priv,u32 val,u32 offset)376*4882a593Smuzhiyun static void gswip_mdio_w(struct gswip_priv *priv, u32 val, u32 offset)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun __raw_writel(val, priv->mdio + (offset * 4));
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
gswip_mdio_mask(struct gswip_priv * priv,u32 clear,u32 set,u32 offset)381*4882a593Smuzhiyun static void gswip_mdio_mask(struct gswip_priv *priv, u32 clear, u32 set,
382*4882a593Smuzhiyun u32 offset)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun u32 val = gswip_mdio_r(priv, offset);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun val &= ~(clear);
387*4882a593Smuzhiyun val |= set;
388*4882a593Smuzhiyun gswip_mdio_w(priv, val, offset);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
gswip_mii_r(struct gswip_priv * priv,u32 offset)391*4882a593Smuzhiyun static u32 gswip_mii_r(struct gswip_priv *priv, u32 offset)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun return __raw_readl(priv->mii + (offset * 4));
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
gswip_mii_w(struct gswip_priv * priv,u32 val,u32 offset)396*4882a593Smuzhiyun static void gswip_mii_w(struct gswip_priv *priv, u32 val, u32 offset)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun __raw_writel(val, priv->mii + (offset * 4));
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
gswip_mii_mask(struct gswip_priv * priv,u32 clear,u32 set,u32 offset)401*4882a593Smuzhiyun static void gswip_mii_mask(struct gswip_priv *priv, u32 clear, u32 set,
402*4882a593Smuzhiyun u32 offset)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun u32 val = gswip_mii_r(priv, offset);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun val &= ~(clear);
407*4882a593Smuzhiyun val |= set;
408*4882a593Smuzhiyun gswip_mii_w(priv, val, offset);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
gswip_mii_mask_cfg(struct gswip_priv * priv,u32 clear,u32 set,int port)411*4882a593Smuzhiyun static void gswip_mii_mask_cfg(struct gswip_priv *priv, u32 clear, u32 set,
412*4882a593Smuzhiyun int port)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun /* There's no MII_CFG register for the CPU port */
415*4882a593Smuzhiyun if (!dsa_is_cpu_port(priv->ds, port))
416*4882a593Smuzhiyun gswip_mii_mask(priv, clear, set, GSWIP_MII_CFGp(port));
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
gswip_mii_mask_pcdu(struct gswip_priv * priv,u32 clear,u32 set,int port)419*4882a593Smuzhiyun static void gswip_mii_mask_pcdu(struct gswip_priv *priv, u32 clear, u32 set,
420*4882a593Smuzhiyun int port)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun switch (port) {
423*4882a593Smuzhiyun case 0:
424*4882a593Smuzhiyun gswip_mii_mask(priv, clear, set, GSWIP_MII_PCDU0);
425*4882a593Smuzhiyun break;
426*4882a593Smuzhiyun case 1:
427*4882a593Smuzhiyun gswip_mii_mask(priv, clear, set, GSWIP_MII_PCDU1);
428*4882a593Smuzhiyun break;
429*4882a593Smuzhiyun case 5:
430*4882a593Smuzhiyun gswip_mii_mask(priv, clear, set, GSWIP_MII_PCDU5);
431*4882a593Smuzhiyun break;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
gswip_mdio_poll(struct gswip_priv * priv)435*4882a593Smuzhiyun static int gswip_mdio_poll(struct gswip_priv *priv)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun int cnt = 100;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun while (likely(cnt--)) {
440*4882a593Smuzhiyun u32 ctrl = gswip_mdio_r(priv, GSWIP_MDIO_CTRL);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun if ((ctrl & GSWIP_MDIO_CTRL_BUSY) == 0)
443*4882a593Smuzhiyun return 0;
444*4882a593Smuzhiyun usleep_range(20, 40);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun return -ETIMEDOUT;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
gswip_mdio_wr(struct mii_bus * bus,int addr,int reg,u16 val)450*4882a593Smuzhiyun static int gswip_mdio_wr(struct mii_bus *bus, int addr, int reg, u16 val)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct gswip_priv *priv = bus->priv;
453*4882a593Smuzhiyun int err;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun err = gswip_mdio_poll(priv);
456*4882a593Smuzhiyun if (err) {
457*4882a593Smuzhiyun dev_err(&bus->dev, "waiting for MDIO bus busy timed out\n");
458*4882a593Smuzhiyun return err;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun gswip_mdio_w(priv, val, GSWIP_MDIO_WRITE);
462*4882a593Smuzhiyun gswip_mdio_w(priv, GSWIP_MDIO_CTRL_BUSY | GSWIP_MDIO_CTRL_WR |
463*4882a593Smuzhiyun ((addr & GSWIP_MDIO_CTRL_PHYAD_MASK) << GSWIP_MDIO_CTRL_PHYAD_SHIFT) |
464*4882a593Smuzhiyun (reg & GSWIP_MDIO_CTRL_REGAD_MASK),
465*4882a593Smuzhiyun GSWIP_MDIO_CTRL);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
gswip_mdio_rd(struct mii_bus * bus,int addr,int reg)470*4882a593Smuzhiyun static int gswip_mdio_rd(struct mii_bus *bus, int addr, int reg)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun struct gswip_priv *priv = bus->priv;
473*4882a593Smuzhiyun int err;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun err = gswip_mdio_poll(priv);
476*4882a593Smuzhiyun if (err) {
477*4882a593Smuzhiyun dev_err(&bus->dev, "waiting for MDIO bus busy timed out\n");
478*4882a593Smuzhiyun return err;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun gswip_mdio_w(priv, GSWIP_MDIO_CTRL_BUSY | GSWIP_MDIO_CTRL_RD |
482*4882a593Smuzhiyun ((addr & GSWIP_MDIO_CTRL_PHYAD_MASK) << GSWIP_MDIO_CTRL_PHYAD_SHIFT) |
483*4882a593Smuzhiyun (reg & GSWIP_MDIO_CTRL_REGAD_MASK),
484*4882a593Smuzhiyun GSWIP_MDIO_CTRL);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun err = gswip_mdio_poll(priv);
487*4882a593Smuzhiyun if (err) {
488*4882a593Smuzhiyun dev_err(&bus->dev, "waiting for MDIO bus busy timed out\n");
489*4882a593Smuzhiyun return err;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return gswip_mdio_r(priv, GSWIP_MDIO_READ);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
gswip_mdio(struct gswip_priv * priv,struct device_node * mdio_np)495*4882a593Smuzhiyun static int gswip_mdio(struct gswip_priv *priv, struct device_node *mdio_np)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct dsa_switch *ds = priv->ds;
498*4882a593Smuzhiyun int err;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun ds->slave_mii_bus = mdiobus_alloc();
501*4882a593Smuzhiyun if (!ds->slave_mii_bus)
502*4882a593Smuzhiyun return -ENOMEM;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun ds->slave_mii_bus->priv = priv;
505*4882a593Smuzhiyun ds->slave_mii_bus->read = gswip_mdio_rd;
506*4882a593Smuzhiyun ds->slave_mii_bus->write = gswip_mdio_wr;
507*4882a593Smuzhiyun ds->slave_mii_bus->name = "lantiq,xrx200-mdio";
508*4882a593Smuzhiyun snprintf(ds->slave_mii_bus->id, MII_BUS_ID_SIZE, "%s-mii",
509*4882a593Smuzhiyun dev_name(priv->dev));
510*4882a593Smuzhiyun ds->slave_mii_bus->parent = priv->dev;
511*4882a593Smuzhiyun ds->slave_mii_bus->phy_mask = ~ds->phys_mii_mask;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun err = of_mdiobus_register(ds->slave_mii_bus, mdio_np);
514*4882a593Smuzhiyun if (err)
515*4882a593Smuzhiyun mdiobus_free(ds->slave_mii_bus);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun return err;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
gswip_pce_table_entry_read(struct gswip_priv * priv,struct gswip_pce_table_entry * tbl)520*4882a593Smuzhiyun static int gswip_pce_table_entry_read(struct gswip_priv *priv,
521*4882a593Smuzhiyun struct gswip_pce_table_entry *tbl)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun int i;
524*4882a593Smuzhiyun int err;
525*4882a593Smuzhiyun u16 crtl;
526*4882a593Smuzhiyun u16 addr_mode = tbl->key_mode ? GSWIP_PCE_TBL_CTRL_OPMOD_KSRD :
527*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_OPMOD_ADRD;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun err = gswip_switch_r_timeout(priv, GSWIP_PCE_TBL_CTRL,
530*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_BAS);
531*4882a593Smuzhiyun if (err)
532*4882a593Smuzhiyun return err;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun gswip_switch_w(priv, tbl->index, GSWIP_PCE_TBL_ADDR);
535*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_PCE_TBL_CTRL_ADDR_MASK |
536*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_OPMOD_MASK,
537*4882a593Smuzhiyun tbl->table | addr_mode | GSWIP_PCE_TBL_CTRL_BAS,
538*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun err = gswip_switch_r_timeout(priv, GSWIP_PCE_TBL_CTRL,
541*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_BAS);
542*4882a593Smuzhiyun if (err)
543*4882a593Smuzhiyun return err;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(tbl->key); i++)
546*4882a593Smuzhiyun tbl->key[i] = gswip_switch_r(priv, GSWIP_PCE_TBL_KEY(i));
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(tbl->val); i++)
549*4882a593Smuzhiyun tbl->val[i] = gswip_switch_r(priv, GSWIP_PCE_TBL_VAL(i));
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun tbl->mask = gswip_switch_r(priv, GSWIP_PCE_TBL_MASK);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun crtl = gswip_switch_r(priv, GSWIP_PCE_TBL_CTRL);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun tbl->type = !!(crtl & GSWIP_PCE_TBL_CTRL_TYPE);
556*4882a593Smuzhiyun tbl->valid = !!(crtl & GSWIP_PCE_TBL_CTRL_VLD);
557*4882a593Smuzhiyun tbl->gmap = (crtl & GSWIP_PCE_TBL_CTRL_GMAP_MASK) >> 7;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun return 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
gswip_pce_table_entry_write(struct gswip_priv * priv,struct gswip_pce_table_entry * tbl)562*4882a593Smuzhiyun static int gswip_pce_table_entry_write(struct gswip_priv *priv,
563*4882a593Smuzhiyun struct gswip_pce_table_entry *tbl)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun int i;
566*4882a593Smuzhiyun int err;
567*4882a593Smuzhiyun u16 crtl;
568*4882a593Smuzhiyun u16 addr_mode = tbl->key_mode ? GSWIP_PCE_TBL_CTRL_OPMOD_KSWR :
569*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_OPMOD_ADWR;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun err = gswip_switch_r_timeout(priv, GSWIP_PCE_TBL_CTRL,
572*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_BAS);
573*4882a593Smuzhiyun if (err)
574*4882a593Smuzhiyun return err;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun gswip_switch_w(priv, tbl->index, GSWIP_PCE_TBL_ADDR);
577*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_PCE_TBL_CTRL_ADDR_MASK |
578*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_OPMOD_MASK,
579*4882a593Smuzhiyun tbl->table | addr_mode,
580*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(tbl->key); i++)
583*4882a593Smuzhiyun gswip_switch_w(priv, tbl->key[i], GSWIP_PCE_TBL_KEY(i));
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(tbl->val); i++)
586*4882a593Smuzhiyun gswip_switch_w(priv, tbl->val[i], GSWIP_PCE_TBL_VAL(i));
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_PCE_TBL_CTRL_ADDR_MASK |
589*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_OPMOD_MASK,
590*4882a593Smuzhiyun tbl->table | addr_mode,
591*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun gswip_switch_w(priv, tbl->mask, GSWIP_PCE_TBL_MASK);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun crtl = gswip_switch_r(priv, GSWIP_PCE_TBL_CTRL);
596*4882a593Smuzhiyun crtl &= ~(GSWIP_PCE_TBL_CTRL_TYPE | GSWIP_PCE_TBL_CTRL_VLD |
597*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_GMAP_MASK);
598*4882a593Smuzhiyun if (tbl->type)
599*4882a593Smuzhiyun crtl |= GSWIP_PCE_TBL_CTRL_TYPE;
600*4882a593Smuzhiyun if (tbl->valid)
601*4882a593Smuzhiyun crtl |= GSWIP_PCE_TBL_CTRL_VLD;
602*4882a593Smuzhiyun crtl |= (tbl->gmap << 7) & GSWIP_PCE_TBL_CTRL_GMAP_MASK;
603*4882a593Smuzhiyun crtl |= GSWIP_PCE_TBL_CTRL_BAS;
604*4882a593Smuzhiyun gswip_switch_w(priv, crtl, GSWIP_PCE_TBL_CTRL);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun return gswip_switch_r_timeout(priv, GSWIP_PCE_TBL_CTRL,
607*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_BAS);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Add the LAN port into a bridge with the CPU port by
611*4882a593Smuzhiyun * default. This prevents automatic forwarding of
612*4882a593Smuzhiyun * packages between the LAN ports when no explicit
613*4882a593Smuzhiyun * bridge is configured.
614*4882a593Smuzhiyun */
gswip_add_single_port_br(struct gswip_priv * priv,int port,bool add)615*4882a593Smuzhiyun static int gswip_add_single_port_br(struct gswip_priv *priv, int port, bool add)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun struct gswip_pce_table_entry vlan_active = {0,};
618*4882a593Smuzhiyun struct gswip_pce_table_entry vlan_mapping = {0,};
619*4882a593Smuzhiyun unsigned int cpu_port = priv->hw_info->cpu_port;
620*4882a593Smuzhiyun unsigned int max_ports = priv->hw_info->max_ports;
621*4882a593Smuzhiyun int err;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (port >= max_ports) {
624*4882a593Smuzhiyun dev_err(priv->dev, "single port for %i supported\n", port);
625*4882a593Smuzhiyun return -EIO;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun vlan_active.index = port + 1;
629*4882a593Smuzhiyun vlan_active.table = GSWIP_TABLE_ACTIVE_VLAN;
630*4882a593Smuzhiyun vlan_active.key[0] = 0; /* vid */
631*4882a593Smuzhiyun vlan_active.val[0] = port + 1 /* fid */;
632*4882a593Smuzhiyun vlan_active.valid = add;
633*4882a593Smuzhiyun err = gswip_pce_table_entry_write(priv, &vlan_active);
634*4882a593Smuzhiyun if (err) {
635*4882a593Smuzhiyun dev_err(priv->dev, "failed to write active VLAN: %d\n", err);
636*4882a593Smuzhiyun return err;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun if (!add)
640*4882a593Smuzhiyun return 0;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun vlan_mapping.index = port + 1;
643*4882a593Smuzhiyun vlan_mapping.table = GSWIP_TABLE_VLAN_MAPPING;
644*4882a593Smuzhiyun vlan_mapping.val[0] = 0 /* vid */;
645*4882a593Smuzhiyun vlan_mapping.val[1] = BIT(port) | BIT(cpu_port);
646*4882a593Smuzhiyun vlan_mapping.val[2] = 0;
647*4882a593Smuzhiyun err = gswip_pce_table_entry_write(priv, &vlan_mapping);
648*4882a593Smuzhiyun if (err) {
649*4882a593Smuzhiyun dev_err(priv->dev, "failed to write VLAN mapping: %d\n", err);
650*4882a593Smuzhiyun return err;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun return 0;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
gswip_port_enable(struct dsa_switch * ds,int port,struct phy_device * phydev)656*4882a593Smuzhiyun static int gswip_port_enable(struct dsa_switch *ds, int port,
657*4882a593Smuzhiyun struct phy_device *phydev)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
660*4882a593Smuzhiyun int err;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun if (!dsa_is_user_port(ds, port))
663*4882a593Smuzhiyun return 0;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun if (!dsa_is_cpu_port(ds, port)) {
666*4882a593Smuzhiyun err = gswip_add_single_port_br(priv, port, true);
667*4882a593Smuzhiyun if (err)
668*4882a593Smuzhiyun return err;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* RMON Counter Enable for port */
672*4882a593Smuzhiyun gswip_switch_w(priv, GSWIP_BM_PCFG_CNTEN, GSWIP_BM_PCFGp(port));
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /* enable port fetch/store dma & VLAN Modification */
675*4882a593Smuzhiyun gswip_switch_mask(priv, 0, GSWIP_FDMA_PCTRL_EN |
676*4882a593Smuzhiyun GSWIP_FDMA_PCTRL_VLANMOD_BOTH,
677*4882a593Smuzhiyun GSWIP_FDMA_PCTRLp(port));
678*4882a593Smuzhiyun gswip_switch_mask(priv, 0, GSWIP_SDMA_PCTRL_EN,
679*4882a593Smuzhiyun GSWIP_SDMA_PCTRLp(port));
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (!dsa_is_cpu_port(ds, port)) {
682*4882a593Smuzhiyun u32 mdio_phy = 0;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun if (phydev)
685*4882a593Smuzhiyun mdio_phy = phydev->mdio.addr & GSWIP_MDIO_PHY_ADDR_MASK;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun gswip_mdio_mask(priv, GSWIP_MDIO_PHY_ADDR_MASK, mdio_phy,
688*4882a593Smuzhiyun GSWIP_MDIO_PHYp(port));
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
gswip_port_disable(struct dsa_switch * ds,int port)694*4882a593Smuzhiyun static void gswip_port_disable(struct dsa_switch *ds, int port)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun if (!dsa_is_user_port(ds, port))
699*4882a593Smuzhiyun return;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_FDMA_PCTRL_EN, 0,
702*4882a593Smuzhiyun GSWIP_FDMA_PCTRLp(port));
703*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_SDMA_PCTRL_EN, 0,
704*4882a593Smuzhiyun GSWIP_SDMA_PCTRLp(port));
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
gswip_pce_load_microcode(struct gswip_priv * priv)707*4882a593Smuzhiyun static int gswip_pce_load_microcode(struct gswip_priv *priv)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun int i;
710*4882a593Smuzhiyun int err;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_PCE_TBL_CTRL_ADDR_MASK |
713*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_OPMOD_MASK,
714*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_OPMOD_ADWR, GSWIP_PCE_TBL_CTRL);
715*4882a593Smuzhiyun gswip_switch_w(priv, 0, GSWIP_PCE_TBL_MASK);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(gswip_pce_microcode); i++) {
718*4882a593Smuzhiyun gswip_switch_w(priv, i, GSWIP_PCE_TBL_ADDR);
719*4882a593Smuzhiyun gswip_switch_w(priv, gswip_pce_microcode[i].val_0,
720*4882a593Smuzhiyun GSWIP_PCE_TBL_VAL(0));
721*4882a593Smuzhiyun gswip_switch_w(priv, gswip_pce_microcode[i].val_1,
722*4882a593Smuzhiyun GSWIP_PCE_TBL_VAL(1));
723*4882a593Smuzhiyun gswip_switch_w(priv, gswip_pce_microcode[i].val_2,
724*4882a593Smuzhiyun GSWIP_PCE_TBL_VAL(2));
725*4882a593Smuzhiyun gswip_switch_w(priv, gswip_pce_microcode[i].val_3,
726*4882a593Smuzhiyun GSWIP_PCE_TBL_VAL(3));
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* start the table access: */
729*4882a593Smuzhiyun gswip_switch_mask(priv, 0, GSWIP_PCE_TBL_CTRL_BAS,
730*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL);
731*4882a593Smuzhiyun err = gswip_switch_r_timeout(priv, GSWIP_PCE_TBL_CTRL,
732*4882a593Smuzhiyun GSWIP_PCE_TBL_CTRL_BAS);
733*4882a593Smuzhiyun if (err)
734*4882a593Smuzhiyun return err;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* tell the switch that the microcode is loaded */
738*4882a593Smuzhiyun gswip_switch_mask(priv, 0, GSWIP_PCE_GCTRL_0_MC_VALID,
739*4882a593Smuzhiyun GSWIP_PCE_GCTRL_0);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun return 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
gswip_port_vlan_filtering(struct dsa_switch * ds,int port,bool vlan_filtering,struct switchdev_trans * trans)744*4882a593Smuzhiyun static int gswip_port_vlan_filtering(struct dsa_switch *ds, int port,
745*4882a593Smuzhiyun bool vlan_filtering,
746*4882a593Smuzhiyun struct switchdev_trans *trans)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* Do not allow changing the VLAN filtering options while in bridge */
751*4882a593Smuzhiyun if (switchdev_trans_ph_prepare(trans)) {
752*4882a593Smuzhiyun struct net_device *bridge = dsa_to_port(ds, port)->bridge_dev;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun if (!bridge)
755*4882a593Smuzhiyun return 0;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (!!(priv->port_vlan_filter & BIT(port)) != vlan_filtering)
758*4882a593Smuzhiyun return -EIO;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun return 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (vlan_filtering) {
764*4882a593Smuzhiyun /* Use port based VLAN tag */
765*4882a593Smuzhiyun gswip_switch_mask(priv,
766*4882a593Smuzhiyun GSWIP_PCE_VCTRL_VSR,
767*4882a593Smuzhiyun GSWIP_PCE_VCTRL_UVR | GSWIP_PCE_VCTRL_VIMR |
768*4882a593Smuzhiyun GSWIP_PCE_VCTRL_VEMR,
769*4882a593Smuzhiyun GSWIP_PCE_VCTRL(port));
770*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_PCE_PCTRL_0_TVM, 0,
771*4882a593Smuzhiyun GSWIP_PCE_PCTRL_0p(port));
772*4882a593Smuzhiyun } else {
773*4882a593Smuzhiyun /* Use port based VLAN tag */
774*4882a593Smuzhiyun gswip_switch_mask(priv,
775*4882a593Smuzhiyun GSWIP_PCE_VCTRL_UVR | GSWIP_PCE_VCTRL_VIMR |
776*4882a593Smuzhiyun GSWIP_PCE_VCTRL_VEMR,
777*4882a593Smuzhiyun GSWIP_PCE_VCTRL_VSR,
778*4882a593Smuzhiyun GSWIP_PCE_VCTRL(port));
779*4882a593Smuzhiyun gswip_switch_mask(priv, 0, GSWIP_PCE_PCTRL_0_TVM,
780*4882a593Smuzhiyun GSWIP_PCE_PCTRL_0p(port));
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun return 0;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
gswip_setup(struct dsa_switch * ds)786*4882a593Smuzhiyun static int gswip_setup(struct dsa_switch *ds)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
789*4882a593Smuzhiyun unsigned int cpu_port = priv->hw_info->cpu_port;
790*4882a593Smuzhiyun int i;
791*4882a593Smuzhiyun int err;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun gswip_switch_w(priv, GSWIP_SWRES_R0, GSWIP_SWRES);
794*4882a593Smuzhiyun usleep_range(5000, 10000);
795*4882a593Smuzhiyun gswip_switch_w(priv, 0, GSWIP_SWRES);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* disable port fetch/store dma on all ports */
798*4882a593Smuzhiyun for (i = 0; i < priv->hw_info->max_ports; i++) {
799*4882a593Smuzhiyun struct switchdev_trans trans;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* Skip the prepare phase, this shouldn't return an error
802*4882a593Smuzhiyun * during setup.
803*4882a593Smuzhiyun */
804*4882a593Smuzhiyun trans.ph_prepare = false;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun gswip_port_disable(ds, i);
807*4882a593Smuzhiyun gswip_port_vlan_filtering(ds, i, false, &trans);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* enable Switch */
811*4882a593Smuzhiyun gswip_mdio_mask(priv, 0, GSWIP_MDIO_GLOB_ENABLE, GSWIP_MDIO_GLOB);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun err = gswip_pce_load_microcode(priv);
814*4882a593Smuzhiyun if (err) {
815*4882a593Smuzhiyun dev_err(priv->dev, "writing PCE microcode failed, %i", err);
816*4882a593Smuzhiyun return err;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /* Default unknown Broadcast/Multicast/Unicast port maps */
820*4882a593Smuzhiyun gswip_switch_w(priv, BIT(cpu_port), GSWIP_PCE_PMAP1);
821*4882a593Smuzhiyun gswip_switch_w(priv, BIT(cpu_port), GSWIP_PCE_PMAP2);
822*4882a593Smuzhiyun gswip_switch_w(priv, BIT(cpu_port), GSWIP_PCE_PMAP3);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /* Deactivate MDIO PHY auto polling. Some PHYs as the AR8030 have an
825*4882a593Smuzhiyun * interoperability problem with this auto polling mechanism because
826*4882a593Smuzhiyun * their status registers think that the link is in a different state
827*4882a593Smuzhiyun * than it actually is. For the AR8030 it has the BMSR_ESTATEN bit set
828*4882a593Smuzhiyun * as well as ESTATUS_1000_TFULL and ESTATUS_1000_XFULL. This makes the
829*4882a593Smuzhiyun * auto polling state machine consider the link being negotiated with
830*4882a593Smuzhiyun * 1Gbit/s. Since the PHY itself is a Fast Ethernet RMII PHY this leads
831*4882a593Smuzhiyun * to the switch port being completely dead (RX and TX are both not
832*4882a593Smuzhiyun * working).
833*4882a593Smuzhiyun * Also with various other PHY / port combinations (PHY11G GPHY, PHY22F
834*4882a593Smuzhiyun * GPHY, external RGMII PEF7071/7072) any traffic would stop. Sometimes
835*4882a593Smuzhiyun * it would work fine for a few minutes to hours and then stop, on
836*4882a593Smuzhiyun * other device it would no traffic could be sent or received at all.
837*4882a593Smuzhiyun * Testing shows that when PHY auto polling is disabled these problems
838*4882a593Smuzhiyun * go away.
839*4882a593Smuzhiyun */
840*4882a593Smuzhiyun gswip_mdio_w(priv, 0x0, GSWIP_MDIO_MDC_CFG0);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /* Configure the MDIO Clock 2.5 MHz */
843*4882a593Smuzhiyun gswip_mdio_mask(priv, 0xff, 0x09, GSWIP_MDIO_MDC_CFG1);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* Disable the xMII interface and clear it's isolation bit */
846*4882a593Smuzhiyun for (i = 0; i < priv->hw_info->max_ports; i++)
847*4882a593Smuzhiyun gswip_mii_mask_cfg(priv,
848*4882a593Smuzhiyun GSWIP_MII_CFG_EN | GSWIP_MII_CFG_ISOLATE,
849*4882a593Smuzhiyun 0, i);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* enable special tag insertion on cpu port */
852*4882a593Smuzhiyun gswip_switch_mask(priv, 0, GSWIP_FDMA_PCTRL_STEN,
853*4882a593Smuzhiyun GSWIP_FDMA_PCTRLp(cpu_port));
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* accept special tag in ingress direction */
856*4882a593Smuzhiyun gswip_switch_mask(priv, 0, GSWIP_PCE_PCTRL_0_INGRESS,
857*4882a593Smuzhiyun GSWIP_PCE_PCTRL_0p(cpu_port));
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun gswip_switch_mask(priv, 0, GSWIP_MAC_CTRL_2_MLEN,
860*4882a593Smuzhiyun GSWIP_MAC_CTRL_2p(cpu_port));
861*4882a593Smuzhiyun gswip_switch_w(priv, VLAN_ETH_FRAME_LEN + 8 + ETH_FCS_LEN,
862*4882a593Smuzhiyun GSWIP_MAC_FLEN);
863*4882a593Smuzhiyun gswip_switch_mask(priv, 0, GSWIP_BM_QUEUE_GCTRL_GL_MOD,
864*4882a593Smuzhiyun GSWIP_BM_QUEUE_GCTRL);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* VLAN aware Switching */
867*4882a593Smuzhiyun gswip_switch_mask(priv, 0, GSWIP_PCE_GCTRL_0_VLAN, GSWIP_PCE_GCTRL_0);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun /* Flush MAC Table */
870*4882a593Smuzhiyun gswip_switch_mask(priv, 0, GSWIP_PCE_GCTRL_0_MTFL, GSWIP_PCE_GCTRL_0);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun err = gswip_switch_r_timeout(priv, GSWIP_PCE_GCTRL_0,
873*4882a593Smuzhiyun GSWIP_PCE_GCTRL_0_MTFL);
874*4882a593Smuzhiyun if (err) {
875*4882a593Smuzhiyun dev_err(priv->dev, "MAC flushing didn't finish\n");
876*4882a593Smuzhiyun return err;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun gswip_port_enable(ds, cpu_port, NULL);
880*4882a593Smuzhiyun return 0;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
gswip_get_tag_protocol(struct dsa_switch * ds,int port,enum dsa_tag_protocol mp)883*4882a593Smuzhiyun static enum dsa_tag_protocol gswip_get_tag_protocol(struct dsa_switch *ds,
884*4882a593Smuzhiyun int port,
885*4882a593Smuzhiyun enum dsa_tag_protocol mp)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun return DSA_TAG_PROTO_GSWIP;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
gswip_vlan_active_create(struct gswip_priv * priv,struct net_device * bridge,int fid,u16 vid)890*4882a593Smuzhiyun static int gswip_vlan_active_create(struct gswip_priv *priv,
891*4882a593Smuzhiyun struct net_device *bridge,
892*4882a593Smuzhiyun int fid, u16 vid)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun struct gswip_pce_table_entry vlan_active = {0,};
895*4882a593Smuzhiyun unsigned int max_ports = priv->hw_info->max_ports;
896*4882a593Smuzhiyun int idx = -1;
897*4882a593Smuzhiyun int err;
898*4882a593Smuzhiyun int i;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /* Look for a free slot */
901*4882a593Smuzhiyun for (i = max_ports; i < ARRAY_SIZE(priv->vlans); i++) {
902*4882a593Smuzhiyun if (!priv->vlans[i].bridge) {
903*4882a593Smuzhiyun idx = i;
904*4882a593Smuzhiyun break;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (idx == -1)
909*4882a593Smuzhiyun return -ENOSPC;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun if (fid == -1)
912*4882a593Smuzhiyun fid = idx;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun vlan_active.index = idx;
915*4882a593Smuzhiyun vlan_active.table = GSWIP_TABLE_ACTIVE_VLAN;
916*4882a593Smuzhiyun vlan_active.key[0] = vid;
917*4882a593Smuzhiyun vlan_active.val[0] = fid;
918*4882a593Smuzhiyun vlan_active.valid = true;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun err = gswip_pce_table_entry_write(priv, &vlan_active);
921*4882a593Smuzhiyun if (err) {
922*4882a593Smuzhiyun dev_err(priv->dev, "failed to write active VLAN: %d\n", err);
923*4882a593Smuzhiyun return err;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun priv->vlans[idx].bridge = bridge;
927*4882a593Smuzhiyun priv->vlans[idx].vid = vid;
928*4882a593Smuzhiyun priv->vlans[idx].fid = fid;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun return idx;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
gswip_vlan_active_remove(struct gswip_priv * priv,int idx)933*4882a593Smuzhiyun static int gswip_vlan_active_remove(struct gswip_priv *priv, int idx)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun struct gswip_pce_table_entry vlan_active = {0,};
936*4882a593Smuzhiyun int err;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun vlan_active.index = idx;
939*4882a593Smuzhiyun vlan_active.table = GSWIP_TABLE_ACTIVE_VLAN;
940*4882a593Smuzhiyun vlan_active.valid = false;
941*4882a593Smuzhiyun err = gswip_pce_table_entry_write(priv, &vlan_active);
942*4882a593Smuzhiyun if (err)
943*4882a593Smuzhiyun dev_err(priv->dev, "failed to delete active VLAN: %d\n", err);
944*4882a593Smuzhiyun priv->vlans[idx].bridge = NULL;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun return err;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
gswip_vlan_add_unaware(struct gswip_priv * priv,struct net_device * bridge,int port)949*4882a593Smuzhiyun static int gswip_vlan_add_unaware(struct gswip_priv *priv,
950*4882a593Smuzhiyun struct net_device *bridge, int port)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun struct gswip_pce_table_entry vlan_mapping = {0,};
953*4882a593Smuzhiyun unsigned int max_ports = priv->hw_info->max_ports;
954*4882a593Smuzhiyun unsigned int cpu_port = priv->hw_info->cpu_port;
955*4882a593Smuzhiyun bool active_vlan_created = false;
956*4882a593Smuzhiyun int idx = -1;
957*4882a593Smuzhiyun int i;
958*4882a593Smuzhiyun int err;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun /* Check if there is already a page for this bridge */
961*4882a593Smuzhiyun for (i = max_ports; i < ARRAY_SIZE(priv->vlans); i++) {
962*4882a593Smuzhiyun if (priv->vlans[i].bridge == bridge) {
963*4882a593Smuzhiyun idx = i;
964*4882a593Smuzhiyun break;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /* If this bridge is not programmed yet, add a Active VLAN table
969*4882a593Smuzhiyun * entry in a free slot and prepare the VLAN mapping table entry.
970*4882a593Smuzhiyun */
971*4882a593Smuzhiyun if (idx == -1) {
972*4882a593Smuzhiyun idx = gswip_vlan_active_create(priv, bridge, -1, 0);
973*4882a593Smuzhiyun if (idx < 0)
974*4882a593Smuzhiyun return idx;
975*4882a593Smuzhiyun active_vlan_created = true;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun vlan_mapping.index = idx;
978*4882a593Smuzhiyun vlan_mapping.table = GSWIP_TABLE_VLAN_MAPPING;
979*4882a593Smuzhiyun /* VLAN ID byte, maps to the VLAN ID of vlan active table */
980*4882a593Smuzhiyun vlan_mapping.val[0] = 0;
981*4882a593Smuzhiyun } else {
982*4882a593Smuzhiyun /* Read the existing VLAN mapping entry from the switch */
983*4882a593Smuzhiyun vlan_mapping.index = idx;
984*4882a593Smuzhiyun vlan_mapping.table = GSWIP_TABLE_VLAN_MAPPING;
985*4882a593Smuzhiyun err = gswip_pce_table_entry_read(priv, &vlan_mapping);
986*4882a593Smuzhiyun if (err) {
987*4882a593Smuzhiyun dev_err(priv->dev, "failed to read VLAN mapping: %d\n",
988*4882a593Smuzhiyun err);
989*4882a593Smuzhiyun return err;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /* Update the VLAN mapping entry and write it to the switch */
994*4882a593Smuzhiyun vlan_mapping.val[1] |= BIT(cpu_port);
995*4882a593Smuzhiyun vlan_mapping.val[1] |= BIT(port);
996*4882a593Smuzhiyun err = gswip_pce_table_entry_write(priv, &vlan_mapping);
997*4882a593Smuzhiyun if (err) {
998*4882a593Smuzhiyun dev_err(priv->dev, "failed to write VLAN mapping: %d\n", err);
999*4882a593Smuzhiyun /* In case an Active VLAN was creaetd delete it again */
1000*4882a593Smuzhiyun if (active_vlan_created)
1001*4882a593Smuzhiyun gswip_vlan_active_remove(priv, idx);
1002*4882a593Smuzhiyun return err;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun gswip_switch_w(priv, 0, GSWIP_PCE_DEFPVID(port));
1006*4882a593Smuzhiyun return 0;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
gswip_vlan_add_aware(struct gswip_priv * priv,struct net_device * bridge,int port,u16 vid,bool untagged,bool pvid)1009*4882a593Smuzhiyun static int gswip_vlan_add_aware(struct gswip_priv *priv,
1010*4882a593Smuzhiyun struct net_device *bridge, int port,
1011*4882a593Smuzhiyun u16 vid, bool untagged,
1012*4882a593Smuzhiyun bool pvid)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun struct gswip_pce_table_entry vlan_mapping = {0,};
1015*4882a593Smuzhiyun unsigned int max_ports = priv->hw_info->max_ports;
1016*4882a593Smuzhiyun unsigned int cpu_port = priv->hw_info->cpu_port;
1017*4882a593Smuzhiyun bool active_vlan_created = false;
1018*4882a593Smuzhiyun int idx = -1;
1019*4882a593Smuzhiyun int fid = -1;
1020*4882a593Smuzhiyun int i;
1021*4882a593Smuzhiyun int err;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /* Check if there is already a page for this bridge */
1024*4882a593Smuzhiyun for (i = max_ports; i < ARRAY_SIZE(priv->vlans); i++) {
1025*4882a593Smuzhiyun if (priv->vlans[i].bridge == bridge) {
1026*4882a593Smuzhiyun if (fid != -1 && fid != priv->vlans[i].fid)
1027*4882a593Smuzhiyun dev_err(priv->dev, "one bridge with multiple flow ids\n");
1028*4882a593Smuzhiyun fid = priv->vlans[i].fid;
1029*4882a593Smuzhiyun if (priv->vlans[i].vid == vid) {
1030*4882a593Smuzhiyun idx = i;
1031*4882a593Smuzhiyun break;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /* If this bridge is not programmed yet, add a Active VLAN table
1037*4882a593Smuzhiyun * entry in a free slot and prepare the VLAN mapping table entry.
1038*4882a593Smuzhiyun */
1039*4882a593Smuzhiyun if (idx == -1) {
1040*4882a593Smuzhiyun idx = gswip_vlan_active_create(priv, bridge, fid, vid);
1041*4882a593Smuzhiyun if (idx < 0)
1042*4882a593Smuzhiyun return idx;
1043*4882a593Smuzhiyun active_vlan_created = true;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun vlan_mapping.index = idx;
1046*4882a593Smuzhiyun vlan_mapping.table = GSWIP_TABLE_VLAN_MAPPING;
1047*4882a593Smuzhiyun /* VLAN ID byte, maps to the VLAN ID of vlan active table */
1048*4882a593Smuzhiyun vlan_mapping.val[0] = vid;
1049*4882a593Smuzhiyun } else {
1050*4882a593Smuzhiyun /* Read the existing VLAN mapping entry from the switch */
1051*4882a593Smuzhiyun vlan_mapping.index = idx;
1052*4882a593Smuzhiyun vlan_mapping.table = GSWIP_TABLE_VLAN_MAPPING;
1053*4882a593Smuzhiyun err = gswip_pce_table_entry_read(priv, &vlan_mapping);
1054*4882a593Smuzhiyun if (err) {
1055*4882a593Smuzhiyun dev_err(priv->dev, "failed to read VLAN mapping: %d\n",
1056*4882a593Smuzhiyun err);
1057*4882a593Smuzhiyun return err;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun vlan_mapping.val[0] = vid;
1062*4882a593Smuzhiyun /* Update the VLAN mapping entry and write it to the switch */
1063*4882a593Smuzhiyun vlan_mapping.val[1] |= BIT(cpu_port);
1064*4882a593Smuzhiyun vlan_mapping.val[2] |= BIT(cpu_port);
1065*4882a593Smuzhiyun vlan_mapping.val[1] |= BIT(port);
1066*4882a593Smuzhiyun if (untagged)
1067*4882a593Smuzhiyun vlan_mapping.val[2] &= ~BIT(port);
1068*4882a593Smuzhiyun else
1069*4882a593Smuzhiyun vlan_mapping.val[2] |= BIT(port);
1070*4882a593Smuzhiyun err = gswip_pce_table_entry_write(priv, &vlan_mapping);
1071*4882a593Smuzhiyun if (err) {
1072*4882a593Smuzhiyun dev_err(priv->dev, "failed to write VLAN mapping: %d\n", err);
1073*4882a593Smuzhiyun /* In case an Active VLAN was creaetd delete it again */
1074*4882a593Smuzhiyun if (active_vlan_created)
1075*4882a593Smuzhiyun gswip_vlan_active_remove(priv, idx);
1076*4882a593Smuzhiyun return err;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (pvid)
1080*4882a593Smuzhiyun gswip_switch_w(priv, idx, GSWIP_PCE_DEFPVID(port));
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun return 0;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
gswip_vlan_remove(struct gswip_priv * priv,struct net_device * bridge,int port,u16 vid,bool pvid,bool vlan_aware)1085*4882a593Smuzhiyun static int gswip_vlan_remove(struct gswip_priv *priv,
1086*4882a593Smuzhiyun struct net_device *bridge, int port,
1087*4882a593Smuzhiyun u16 vid, bool pvid, bool vlan_aware)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun struct gswip_pce_table_entry vlan_mapping = {0,};
1090*4882a593Smuzhiyun unsigned int max_ports = priv->hw_info->max_ports;
1091*4882a593Smuzhiyun unsigned int cpu_port = priv->hw_info->cpu_port;
1092*4882a593Smuzhiyun int idx = -1;
1093*4882a593Smuzhiyun int i;
1094*4882a593Smuzhiyun int err;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun /* Check if there is already a page for this bridge */
1097*4882a593Smuzhiyun for (i = max_ports; i < ARRAY_SIZE(priv->vlans); i++) {
1098*4882a593Smuzhiyun if (priv->vlans[i].bridge == bridge &&
1099*4882a593Smuzhiyun (!vlan_aware || priv->vlans[i].vid == vid)) {
1100*4882a593Smuzhiyun idx = i;
1101*4882a593Smuzhiyun break;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun if (idx == -1) {
1106*4882a593Smuzhiyun dev_err(priv->dev, "bridge to leave does not exists\n");
1107*4882a593Smuzhiyun return -ENOENT;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun vlan_mapping.index = idx;
1111*4882a593Smuzhiyun vlan_mapping.table = GSWIP_TABLE_VLAN_MAPPING;
1112*4882a593Smuzhiyun err = gswip_pce_table_entry_read(priv, &vlan_mapping);
1113*4882a593Smuzhiyun if (err) {
1114*4882a593Smuzhiyun dev_err(priv->dev, "failed to read VLAN mapping: %d\n", err);
1115*4882a593Smuzhiyun return err;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun vlan_mapping.val[1] &= ~BIT(port);
1119*4882a593Smuzhiyun vlan_mapping.val[2] &= ~BIT(port);
1120*4882a593Smuzhiyun err = gswip_pce_table_entry_write(priv, &vlan_mapping);
1121*4882a593Smuzhiyun if (err) {
1122*4882a593Smuzhiyun dev_err(priv->dev, "failed to write VLAN mapping: %d\n", err);
1123*4882a593Smuzhiyun return err;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* In case all ports are removed from the bridge, remove the VLAN */
1127*4882a593Smuzhiyun if ((vlan_mapping.val[1] & ~BIT(cpu_port)) == 0) {
1128*4882a593Smuzhiyun err = gswip_vlan_active_remove(priv, idx);
1129*4882a593Smuzhiyun if (err) {
1130*4882a593Smuzhiyun dev_err(priv->dev, "failed to write active VLAN: %d\n",
1131*4882a593Smuzhiyun err);
1132*4882a593Smuzhiyun return err;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /* GSWIP 2.2 (GRX300) and later program here the VID directly. */
1137*4882a593Smuzhiyun if (pvid)
1138*4882a593Smuzhiyun gswip_switch_w(priv, 0, GSWIP_PCE_DEFPVID(port));
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun return 0;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
gswip_port_bridge_join(struct dsa_switch * ds,int port,struct net_device * bridge)1143*4882a593Smuzhiyun static int gswip_port_bridge_join(struct dsa_switch *ds, int port,
1144*4882a593Smuzhiyun struct net_device *bridge)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1147*4882a593Smuzhiyun int err;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* When the bridge uses VLAN filtering we have to configure VLAN
1150*4882a593Smuzhiyun * specific bridges. No bridge is configured here.
1151*4882a593Smuzhiyun */
1152*4882a593Smuzhiyun if (!br_vlan_enabled(bridge)) {
1153*4882a593Smuzhiyun err = gswip_vlan_add_unaware(priv, bridge, port);
1154*4882a593Smuzhiyun if (err)
1155*4882a593Smuzhiyun return err;
1156*4882a593Smuzhiyun priv->port_vlan_filter &= ~BIT(port);
1157*4882a593Smuzhiyun } else {
1158*4882a593Smuzhiyun priv->port_vlan_filter |= BIT(port);
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun return gswip_add_single_port_br(priv, port, false);
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
gswip_port_bridge_leave(struct dsa_switch * ds,int port,struct net_device * bridge)1163*4882a593Smuzhiyun static void gswip_port_bridge_leave(struct dsa_switch *ds, int port,
1164*4882a593Smuzhiyun struct net_device *bridge)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun gswip_add_single_port_br(priv, port, true);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* When the bridge uses VLAN filtering we have to configure VLAN
1171*4882a593Smuzhiyun * specific bridges. No bridge is configured here.
1172*4882a593Smuzhiyun */
1173*4882a593Smuzhiyun if (!br_vlan_enabled(bridge))
1174*4882a593Smuzhiyun gswip_vlan_remove(priv, bridge, port, 0, true, false);
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
gswip_port_vlan_prepare(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)1177*4882a593Smuzhiyun static int gswip_port_vlan_prepare(struct dsa_switch *ds, int port,
1178*4882a593Smuzhiyun const struct switchdev_obj_port_vlan *vlan)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1181*4882a593Smuzhiyun struct net_device *bridge = dsa_to_port(ds, port)->bridge_dev;
1182*4882a593Smuzhiyun unsigned int max_ports = priv->hw_info->max_ports;
1183*4882a593Smuzhiyun u16 vid;
1184*4882a593Smuzhiyun int i;
1185*4882a593Smuzhiyun int pos = max_ports;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun /* We only support VLAN filtering on bridges */
1188*4882a593Smuzhiyun if (!dsa_is_cpu_port(ds, port) && !bridge)
1189*4882a593Smuzhiyun return -EOPNOTSUPP;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1192*4882a593Smuzhiyun int idx = -1;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun /* Check if there is already a page for this VLAN */
1195*4882a593Smuzhiyun for (i = max_ports; i < ARRAY_SIZE(priv->vlans); i++) {
1196*4882a593Smuzhiyun if (priv->vlans[i].bridge == bridge &&
1197*4882a593Smuzhiyun priv->vlans[i].vid == vid) {
1198*4882a593Smuzhiyun idx = i;
1199*4882a593Smuzhiyun break;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun /* If this VLAN is not programmed yet, we have to reserve
1204*4882a593Smuzhiyun * one entry in the VLAN table. Make sure we start at the
1205*4882a593Smuzhiyun * next position round.
1206*4882a593Smuzhiyun */
1207*4882a593Smuzhiyun if (idx == -1) {
1208*4882a593Smuzhiyun /* Look for a free slot */
1209*4882a593Smuzhiyun for (; pos < ARRAY_SIZE(priv->vlans); pos++) {
1210*4882a593Smuzhiyun if (!priv->vlans[pos].bridge) {
1211*4882a593Smuzhiyun idx = pos;
1212*4882a593Smuzhiyun pos++;
1213*4882a593Smuzhiyun break;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun if (idx == -1)
1218*4882a593Smuzhiyun return -ENOSPC;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun return 0;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
gswip_port_vlan_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)1225*4882a593Smuzhiyun static void gswip_port_vlan_add(struct dsa_switch *ds, int port,
1226*4882a593Smuzhiyun const struct switchdev_obj_port_vlan *vlan)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1229*4882a593Smuzhiyun struct net_device *bridge = dsa_to_port(ds, port)->bridge_dev;
1230*4882a593Smuzhiyun bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1231*4882a593Smuzhiyun bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1232*4882a593Smuzhiyun u16 vid;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /* We have to receive all packets on the CPU port and should not
1235*4882a593Smuzhiyun * do any VLAN filtering here. This is also called with bridge
1236*4882a593Smuzhiyun * NULL and then we do not know for which bridge to configure
1237*4882a593Smuzhiyun * this.
1238*4882a593Smuzhiyun */
1239*4882a593Smuzhiyun if (dsa_is_cpu_port(ds, port))
1240*4882a593Smuzhiyun return;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1243*4882a593Smuzhiyun gswip_vlan_add_aware(priv, bridge, port, vid, untagged, pvid);
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
gswip_port_vlan_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)1246*4882a593Smuzhiyun static int gswip_port_vlan_del(struct dsa_switch *ds, int port,
1247*4882a593Smuzhiyun const struct switchdev_obj_port_vlan *vlan)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1250*4882a593Smuzhiyun struct net_device *bridge = dsa_to_port(ds, port)->bridge_dev;
1251*4882a593Smuzhiyun bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1252*4882a593Smuzhiyun u16 vid;
1253*4882a593Smuzhiyun int err;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun /* We have to receive all packets on the CPU port and should not
1256*4882a593Smuzhiyun * do any VLAN filtering here. This is also called with bridge
1257*4882a593Smuzhiyun * NULL and then we do not know for which bridge to configure
1258*4882a593Smuzhiyun * this.
1259*4882a593Smuzhiyun */
1260*4882a593Smuzhiyun if (dsa_is_cpu_port(ds, port))
1261*4882a593Smuzhiyun return 0;
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1264*4882a593Smuzhiyun err = gswip_vlan_remove(priv, bridge, port, vid, pvid, true);
1265*4882a593Smuzhiyun if (err)
1266*4882a593Smuzhiyun return err;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun return 0;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
gswip_port_fast_age(struct dsa_switch * ds,int port)1272*4882a593Smuzhiyun static void gswip_port_fast_age(struct dsa_switch *ds, int port)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1275*4882a593Smuzhiyun struct gswip_pce_table_entry mac_bridge = {0,};
1276*4882a593Smuzhiyun int i;
1277*4882a593Smuzhiyun int err;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun for (i = 0; i < 2048; i++) {
1280*4882a593Smuzhiyun mac_bridge.table = GSWIP_TABLE_MAC_BRIDGE;
1281*4882a593Smuzhiyun mac_bridge.index = i;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun err = gswip_pce_table_entry_read(priv, &mac_bridge);
1284*4882a593Smuzhiyun if (err) {
1285*4882a593Smuzhiyun dev_err(priv->dev, "failed to read mac bridge: %d\n",
1286*4882a593Smuzhiyun err);
1287*4882a593Smuzhiyun return;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun if (!mac_bridge.valid)
1291*4882a593Smuzhiyun continue;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun if (mac_bridge.val[1] & GSWIP_TABLE_MAC_BRIDGE_STATIC)
1294*4882a593Smuzhiyun continue;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun if (((mac_bridge.val[0] & GENMASK(7, 4)) >> 4) != port)
1297*4882a593Smuzhiyun continue;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun mac_bridge.valid = false;
1300*4882a593Smuzhiyun err = gswip_pce_table_entry_write(priv, &mac_bridge);
1301*4882a593Smuzhiyun if (err) {
1302*4882a593Smuzhiyun dev_err(priv->dev, "failed to write mac bridge: %d\n",
1303*4882a593Smuzhiyun err);
1304*4882a593Smuzhiyun return;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
gswip_port_stp_state_set(struct dsa_switch * ds,int port,u8 state)1309*4882a593Smuzhiyun static void gswip_port_stp_state_set(struct dsa_switch *ds, int port, u8 state)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1312*4882a593Smuzhiyun u32 stp_state;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun switch (state) {
1315*4882a593Smuzhiyun case BR_STATE_DISABLED:
1316*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_SDMA_PCTRL_EN, 0,
1317*4882a593Smuzhiyun GSWIP_SDMA_PCTRLp(port));
1318*4882a593Smuzhiyun return;
1319*4882a593Smuzhiyun case BR_STATE_BLOCKING:
1320*4882a593Smuzhiyun case BR_STATE_LISTENING:
1321*4882a593Smuzhiyun stp_state = GSWIP_PCE_PCTRL_0_PSTATE_LISTEN;
1322*4882a593Smuzhiyun break;
1323*4882a593Smuzhiyun case BR_STATE_LEARNING:
1324*4882a593Smuzhiyun stp_state = GSWIP_PCE_PCTRL_0_PSTATE_LEARNING;
1325*4882a593Smuzhiyun break;
1326*4882a593Smuzhiyun case BR_STATE_FORWARDING:
1327*4882a593Smuzhiyun stp_state = GSWIP_PCE_PCTRL_0_PSTATE_FORWARDING;
1328*4882a593Smuzhiyun break;
1329*4882a593Smuzhiyun default:
1330*4882a593Smuzhiyun dev_err(priv->dev, "invalid STP state: %d\n", state);
1331*4882a593Smuzhiyun return;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun gswip_switch_mask(priv, 0, GSWIP_SDMA_PCTRL_EN,
1335*4882a593Smuzhiyun GSWIP_SDMA_PCTRLp(port));
1336*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_PCE_PCTRL_0_PSTATE_MASK, stp_state,
1337*4882a593Smuzhiyun GSWIP_PCE_PCTRL_0p(port));
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
gswip_port_fdb(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid,bool add)1340*4882a593Smuzhiyun static int gswip_port_fdb(struct dsa_switch *ds, int port,
1341*4882a593Smuzhiyun const unsigned char *addr, u16 vid, bool add)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1344*4882a593Smuzhiyun struct net_device *bridge = dsa_to_port(ds, port)->bridge_dev;
1345*4882a593Smuzhiyun struct gswip_pce_table_entry mac_bridge = {0,};
1346*4882a593Smuzhiyun unsigned int cpu_port = priv->hw_info->cpu_port;
1347*4882a593Smuzhiyun int fid = -1;
1348*4882a593Smuzhiyun int i;
1349*4882a593Smuzhiyun int err;
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun if (!bridge)
1352*4882a593Smuzhiyun return -EINVAL;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun for (i = cpu_port; i < ARRAY_SIZE(priv->vlans); i++) {
1355*4882a593Smuzhiyun if (priv->vlans[i].bridge == bridge) {
1356*4882a593Smuzhiyun fid = priv->vlans[i].fid;
1357*4882a593Smuzhiyun break;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun if (fid == -1) {
1362*4882a593Smuzhiyun dev_err(priv->dev, "Port not part of a bridge\n");
1363*4882a593Smuzhiyun return -EINVAL;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun mac_bridge.table = GSWIP_TABLE_MAC_BRIDGE;
1367*4882a593Smuzhiyun mac_bridge.key_mode = true;
1368*4882a593Smuzhiyun mac_bridge.key[0] = addr[5] | (addr[4] << 8);
1369*4882a593Smuzhiyun mac_bridge.key[1] = addr[3] | (addr[2] << 8);
1370*4882a593Smuzhiyun mac_bridge.key[2] = addr[1] | (addr[0] << 8);
1371*4882a593Smuzhiyun mac_bridge.key[3] = fid;
1372*4882a593Smuzhiyun mac_bridge.val[0] = add ? BIT(port) : 0; /* port map */
1373*4882a593Smuzhiyun mac_bridge.val[1] = GSWIP_TABLE_MAC_BRIDGE_STATIC;
1374*4882a593Smuzhiyun mac_bridge.valid = add;
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun err = gswip_pce_table_entry_write(priv, &mac_bridge);
1377*4882a593Smuzhiyun if (err)
1378*4882a593Smuzhiyun dev_err(priv->dev, "failed to write mac bridge: %d\n", err);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun return err;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
gswip_port_fdb_add(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)1383*4882a593Smuzhiyun static int gswip_port_fdb_add(struct dsa_switch *ds, int port,
1384*4882a593Smuzhiyun const unsigned char *addr, u16 vid)
1385*4882a593Smuzhiyun {
1386*4882a593Smuzhiyun return gswip_port_fdb(ds, port, addr, vid, true);
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun
gswip_port_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)1389*4882a593Smuzhiyun static int gswip_port_fdb_del(struct dsa_switch *ds, int port,
1390*4882a593Smuzhiyun const unsigned char *addr, u16 vid)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun return gswip_port_fdb(ds, port, addr, vid, false);
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun
gswip_port_fdb_dump(struct dsa_switch * ds,int port,dsa_fdb_dump_cb_t * cb,void * data)1395*4882a593Smuzhiyun static int gswip_port_fdb_dump(struct dsa_switch *ds, int port,
1396*4882a593Smuzhiyun dsa_fdb_dump_cb_t *cb, void *data)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1399*4882a593Smuzhiyun struct gswip_pce_table_entry mac_bridge = {0,};
1400*4882a593Smuzhiyun unsigned char addr[6];
1401*4882a593Smuzhiyun int i;
1402*4882a593Smuzhiyun int err;
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun for (i = 0; i < 2048; i++) {
1405*4882a593Smuzhiyun mac_bridge.table = GSWIP_TABLE_MAC_BRIDGE;
1406*4882a593Smuzhiyun mac_bridge.index = i;
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun err = gswip_pce_table_entry_read(priv, &mac_bridge);
1409*4882a593Smuzhiyun if (err) {
1410*4882a593Smuzhiyun dev_err(priv->dev, "failed to write mac bridge: %d\n",
1411*4882a593Smuzhiyun err);
1412*4882a593Smuzhiyun return err;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun if (!mac_bridge.valid)
1416*4882a593Smuzhiyun continue;
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun addr[5] = mac_bridge.key[0] & 0xff;
1419*4882a593Smuzhiyun addr[4] = (mac_bridge.key[0] >> 8) & 0xff;
1420*4882a593Smuzhiyun addr[3] = mac_bridge.key[1] & 0xff;
1421*4882a593Smuzhiyun addr[2] = (mac_bridge.key[1] >> 8) & 0xff;
1422*4882a593Smuzhiyun addr[1] = mac_bridge.key[2] & 0xff;
1423*4882a593Smuzhiyun addr[0] = (mac_bridge.key[2] >> 8) & 0xff;
1424*4882a593Smuzhiyun if (mac_bridge.val[1] & GSWIP_TABLE_MAC_BRIDGE_STATIC) {
1425*4882a593Smuzhiyun if (mac_bridge.val[0] & BIT(port)) {
1426*4882a593Smuzhiyun err = cb(addr, 0, true, data);
1427*4882a593Smuzhiyun if (err)
1428*4882a593Smuzhiyun return err;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun } else {
1431*4882a593Smuzhiyun if (((mac_bridge.val[0] & GENMASK(7, 4)) >> 4) == port) {
1432*4882a593Smuzhiyun err = cb(addr, 0, false, data);
1433*4882a593Smuzhiyun if (err)
1434*4882a593Smuzhiyun return err;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun return 0;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
gswip_phylink_validate(struct dsa_switch * ds,int port,unsigned long * supported,struct phylink_link_state * state)1441*4882a593Smuzhiyun static void gswip_phylink_validate(struct dsa_switch *ds, int port,
1442*4882a593Smuzhiyun unsigned long *supported,
1443*4882a593Smuzhiyun struct phylink_link_state *state)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun switch (port) {
1448*4882a593Smuzhiyun case 0:
1449*4882a593Smuzhiyun case 1:
1450*4882a593Smuzhiyun if (!phy_interface_mode_is_rgmii(state->interface) &&
1451*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_MII &&
1452*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_REVMII &&
1453*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_RMII)
1454*4882a593Smuzhiyun goto unsupported;
1455*4882a593Smuzhiyun break;
1456*4882a593Smuzhiyun case 2:
1457*4882a593Smuzhiyun case 3:
1458*4882a593Smuzhiyun case 4:
1459*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_INTERNAL)
1460*4882a593Smuzhiyun goto unsupported;
1461*4882a593Smuzhiyun break;
1462*4882a593Smuzhiyun case 5:
1463*4882a593Smuzhiyun if (!phy_interface_mode_is_rgmii(state->interface) &&
1464*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_INTERNAL)
1465*4882a593Smuzhiyun goto unsupported;
1466*4882a593Smuzhiyun break;
1467*4882a593Smuzhiyun default:
1468*4882a593Smuzhiyun bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
1469*4882a593Smuzhiyun dev_err(ds->dev, "Unsupported port: %i\n", port);
1470*4882a593Smuzhiyun return;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /* Allow all the expected bits */
1474*4882a593Smuzhiyun phylink_set(mask, Autoneg);
1475*4882a593Smuzhiyun phylink_set_port_modes(mask);
1476*4882a593Smuzhiyun phylink_set(mask, Pause);
1477*4882a593Smuzhiyun phylink_set(mask, Asym_Pause);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun /* With the exclusion of MII, Reverse MII and Reduced MII, we
1480*4882a593Smuzhiyun * support Gigabit, including Half duplex
1481*4882a593Smuzhiyun */
1482*4882a593Smuzhiyun if (state->interface != PHY_INTERFACE_MODE_MII &&
1483*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_REVMII &&
1484*4882a593Smuzhiyun state->interface != PHY_INTERFACE_MODE_RMII) {
1485*4882a593Smuzhiyun phylink_set(mask, 1000baseT_Full);
1486*4882a593Smuzhiyun phylink_set(mask, 1000baseT_Half);
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun phylink_set(mask, 10baseT_Half);
1490*4882a593Smuzhiyun phylink_set(mask, 10baseT_Full);
1491*4882a593Smuzhiyun phylink_set(mask, 100baseT_Half);
1492*4882a593Smuzhiyun phylink_set(mask, 100baseT_Full);
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun bitmap_and(supported, supported, mask,
1495*4882a593Smuzhiyun __ETHTOOL_LINK_MODE_MASK_NBITS);
1496*4882a593Smuzhiyun bitmap_and(state->advertising, state->advertising, mask,
1497*4882a593Smuzhiyun __ETHTOOL_LINK_MODE_MASK_NBITS);
1498*4882a593Smuzhiyun return;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun unsupported:
1501*4882a593Smuzhiyun bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
1502*4882a593Smuzhiyun dev_err(ds->dev, "Unsupported interface '%s' for port %d\n",
1503*4882a593Smuzhiyun phy_modes(state->interface), port);
1504*4882a593Smuzhiyun return;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
gswip_port_set_link(struct gswip_priv * priv,int port,bool link)1507*4882a593Smuzhiyun static void gswip_port_set_link(struct gswip_priv *priv, int port, bool link)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun u32 mdio_phy;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun if (link)
1512*4882a593Smuzhiyun mdio_phy = GSWIP_MDIO_PHY_LINK_UP;
1513*4882a593Smuzhiyun else
1514*4882a593Smuzhiyun mdio_phy = GSWIP_MDIO_PHY_LINK_DOWN;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun gswip_mdio_mask(priv, GSWIP_MDIO_PHY_LINK_MASK, mdio_phy,
1517*4882a593Smuzhiyun GSWIP_MDIO_PHYp(port));
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
gswip_port_set_speed(struct gswip_priv * priv,int port,int speed,phy_interface_t interface)1520*4882a593Smuzhiyun static void gswip_port_set_speed(struct gswip_priv *priv, int port, int speed,
1521*4882a593Smuzhiyun phy_interface_t interface)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun u32 mdio_phy = 0, mii_cfg = 0, mac_ctrl_0 = 0;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun switch (speed) {
1526*4882a593Smuzhiyun case SPEED_10:
1527*4882a593Smuzhiyun mdio_phy = GSWIP_MDIO_PHY_SPEED_M10;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun if (interface == PHY_INTERFACE_MODE_RMII)
1530*4882a593Smuzhiyun mii_cfg = GSWIP_MII_CFG_RATE_M50;
1531*4882a593Smuzhiyun else
1532*4882a593Smuzhiyun mii_cfg = GSWIP_MII_CFG_RATE_M2P5;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun mac_ctrl_0 = GSWIP_MAC_CTRL_0_GMII_MII;
1535*4882a593Smuzhiyun break;
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun case SPEED_100:
1538*4882a593Smuzhiyun mdio_phy = GSWIP_MDIO_PHY_SPEED_M100;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun if (interface == PHY_INTERFACE_MODE_RMII)
1541*4882a593Smuzhiyun mii_cfg = GSWIP_MII_CFG_RATE_M50;
1542*4882a593Smuzhiyun else
1543*4882a593Smuzhiyun mii_cfg = GSWIP_MII_CFG_RATE_M25;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun mac_ctrl_0 = GSWIP_MAC_CTRL_0_GMII_MII;
1546*4882a593Smuzhiyun break;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun case SPEED_1000:
1549*4882a593Smuzhiyun mdio_phy = GSWIP_MDIO_PHY_SPEED_G1;
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun mii_cfg = GSWIP_MII_CFG_RATE_M125;
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun mac_ctrl_0 = GSWIP_MAC_CTRL_0_GMII_RGMII;
1554*4882a593Smuzhiyun break;
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun gswip_mdio_mask(priv, GSWIP_MDIO_PHY_SPEED_MASK, mdio_phy,
1558*4882a593Smuzhiyun GSWIP_MDIO_PHYp(port));
1559*4882a593Smuzhiyun gswip_mii_mask_cfg(priv, GSWIP_MII_CFG_RATE_MASK, mii_cfg, port);
1560*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_MAC_CTRL_0_GMII_MASK, mac_ctrl_0,
1561*4882a593Smuzhiyun GSWIP_MAC_CTRL_0p(port));
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
gswip_port_set_duplex(struct gswip_priv * priv,int port,int duplex)1564*4882a593Smuzhiyun static void gswip_port_set_duplex(struct gswip_priv *priv, int port, int duplex)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun u32 mac_ctrl_0, mdio_phy;
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun if (duplex == DUPLEX_FULL) {
1569*4882a593Smuzhiyun mac_ctrl_0 = GSWIP_MAC_CTRL_0_FDUP_EN;
1570*4882a593Smuzhiyun mdio_phy = GSWIP_MDIO_PHY_FDUP_EN;
1571*4882a593Smuzhiyun } else {
1572*4882a593Smuzhiyun mac_ctrl_0 = GSWIP_MAC_CTRL_0_FDUP_DIS;
1573*4882a593Smuzhiyun mdio_phy = GSWIP_MDIO_PHY_FDUP_DIS;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_MAC_CTRL_0_FDUP_MASK, mac_ctrl_0,
1577*4882a593Smuzhiyun GSWIP_MAC_CTRL_0p(port));
1578*4882a593Smuzhiyun gswip_mdio_mask(priv, GSWIP_MDIO_PHY_FDUP_MASK, mdio_phy,
1579*4882a593Smuzhiyun GSWIP_MDIO_PHYp(port));
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
gswip_port_set_pause(struct gswip_priv * priv,int port,bool tx_pause,bool rx_pause)1582*4882a593Smuzhiyun static void gswip_port_set_pause(struct gswip_priv *priv, int port,
1583*4882a593Smuzhiyun bool tx_pause, bool rx_pause)
1584*4882a593Smuzhiyun {
1585*4882a593Smuzhiyun u32 mac_ctrl_0, mdio_phy;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun if (tx_pause && rx_pause) {
1588*4882a593Smuzhiyun mac_ctrl_0 = GSWIP_MAC_CTRL_0_FCON_RXTX;
1589*4882a593Smuzhiyun mdio_phy = GSWIP_MDIO_PHY_FCONTX_EN |
1590*4882a593Smuzhiyun GSWIP_MDIO_PHY_FCONRX_EN;
1591*4882a593Smuzhiyun } else if (tx_pause) {
1592*4882a593Smuzhiyun mac_ctrl_0 = GSWIP_MAC_CTRL_0_FCON_TX;
1593*4882a593Smuzhiyun mdio_phy = GSWIP_MDIO_PHY_FCONTX_EN |
1594*4882a593Smuzhiyun GSWIP_MDIO_PHY_FCONRX_DIS;
1595*4882a593Smuzhiyun } else if (rx_pause) {
1596*4882a593Smuzhiyun mac_ctrl_0 = GSWIP_MAC_CTRL_0_FCON_RX;
1597*4882a593Smuzhiyun mdio_phy = GSWIP_MDIO_PHY_FCONTX_DIS |
1598*4882a593Smuzhiyun GSWIP_MDIO_PHY_FCONRX_EN;
1599*4882a593Smuzhiyun } else {
1600*4882a593Smuzhiyun mac_ctrl_0 = GSWIP_MAC_CTRL_0_FCON_NONE;
1601*4882a593Smuzhiyun mdio_phy = GSWIP_MDIO_PHY_FCONTX_DIS |
1602*4882a593Smuzhiyun GSWIP_MDIO_PHY_FCONRX_DIS;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_MAC_CTRL_0_FCON_MASK,
1606*4882a593Smuzhiyun mac_ctrl_0, GSWIP_MAC_CTRL_0p(port));
1607*4882a593Smuzhiyun gswip_mdio_mask(priv,
1608*4882a593Smuzhiyun GSWIP_MDIO_PHY_FCONTX_MASK |
1609*4882a593Smuzhiyun GSWIP_MDIO_PHY_FCONRX_MASK,
1610*4882a593Smuzhiyun mdio_phy, GSWIP_MDIO_PHYp(port));
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
gswip_phylink_mac_config(struct dsa_switch * ds,int port,unsigned int mode,const struct phylink_link_state * state)1613*4882a593Smuzhiyun static void gswip_phylink_mac_config(struct dsa_switch *ds, int port,
1614*4882a593Smuzhiyun unsigned int mode,
1615*4882a593Smuzhiyun const struct phylink_link_state *state)
1616*4882a593Smuzhiyun {
1617*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1618*4882a593Smuzhiyun u32 miicfg = 0;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun miicfg |= GSWIP_MII_CFG_LDCLKDIS;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun switch (state->interface) {
1623*4882a593Smuzhiyun case PHY_INTERFACE_MODE_MII:
1624*4882a593Smuzhiyun case PHY_INTERFACE_MODE_INTERNAL:
1625*4882a593Smuzhiyun miicfg |= GSWIP_MII_CFG_MODE_MIIM;
1626*4882a593Smuzhiyun break;
1627*4882a593Smuzhiyun case PHY_INTERFACE_MODE_REVMII:
1628*4882a593Smuzhiyun miicfg |= GSWIP_MII_CFG_MODE_MIIP;
1629*4882a593Smuzhiyun break;
1630*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RMII:
1631*4882a593Smuzhiyun miicfg |= GSWIP_MII_CFG_MODE_RMIIM;
1632*4882a593Smuzhiyun break;
1633*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
1634*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_ID:
1635*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_RXID:
1636*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_TXID:
1637*4882a593Smuzhiyun miicfg |= GSWIP_MII_CFG_MODE_RGMII;
1638*4882a593Smuzhiyun break;
1639*4882a593Smuzhiyun default:
1640*4882a593Smuzhiyun dev_err(ds->dev,
1641*4882a593Smuzhiyun "Unsupported interface: %d\n", state->interface);
1642*4882a593Smuzhiyun return;
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun gswip_mii_mask_cfg(priv,
1646*4882a593Smuzhiyun GSWIP_MII_CFG_MODE_MASK | GSWIP_MII_CFG_RMII_CLK |
1647*4882a593Smuzhiyun GSWIP_MII_CFG_RGMII_IBS | GSWIP_MII_CFG_LDCLKDIS,
1648*4882a593Smuzhiyun miicfg, port);
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun switch (state->interface) {
1651*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_ID:
1652*4882a593Smuzhiyun gswip_mii_mask_pcdu(priv, GSWIP_MII_PCDU_TXDLY_MASK |
1653*4882a593Smuzhiyun GSWIP_MII_PCDU_RXDLY_MASK, 0, port);
1654*4882a593Smuzhiyun break;
1655*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_RXID:
1656*4882a593Smuzhiyun gswip_mii_mask_pcdu(priv, GSWIP_MII_PCDU_RXDLY_MASK, 0, port);
1657*4882a593Smuzhiyun break;
1658*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_TXID:
1659*4882a593Smuzhiyun gswip_mii_mask_pcdu(priv, GSWIP_MII_PCDU_TXDLY_MASK, 0, port);
1660*4882a593Smuzhiyun break;
1661*4882a593Smuzhiyun default:
1662*4882a593Smuzhiyun break;
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun
gswip_phylink_mac_link_down(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)1666*4882a593Smuzhiyun static void gswip_phylink_mac_link_down(struct dsa_switch *ds, int port,
1667*4882a593Smuzhiyun unsigned int mode,
1668*4882a593Smuzhiyun phy_interface_t interface)
1669*4882a593Smuzhiyun {
1670*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun gswip_mii_mask_cfg(priv, GSWIP_MII_CFG_EN, 0, port);
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun if (!dsa_is_cpu_port(ds, port))
1675*4882a593Smuzhiyun gswip_port_set_link(priv, port, false);
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun
gswip_phylink_mac_link_up(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface,struct phy_device * phydev,int speed,int duplex,bool tx_pause,bool rx_pause)1678*4882a593Smuzhiyun static void gswip_phylink_mac_link_up(struct dsa_switch *ds, int port,
1679*4882a593Smuzhiyun unsigned int mode,
1680*4882a593Smuzhiyun phy_interface_t interface,
1681*4882a593Smuzhiyun struct phy_device *phydev,
1682*4882a593Smuzhiyun int speed, int duplex,
1683*4882a593Smuzhiyun bool tx_pause, bool rx_pause)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun if (!dsa_is_cpu_port(ds, port)) {
1688*4882a593Smuzhiyun gswip_port_set_link(priv, port, true);
1689*4882a593Smuzhiyun gswip_port_set_speed(priv, port, speed, interface);
1690*4882a593Smuzhiyun gswip_port_set_duplex(priv, port, duplex);
1691*4882a593Smuzhiyun gswip_port_set_pause(priv, port, tx_pause, rx_pause);
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun gswip_mii_mask_cfg(priv, 0, GSWIP_MII_CFG_EN, port);
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun
gswip_get_strings(struct dsa_switch * ds,int port,u32 stringset,uint8_t * data)1697*4882a593Smuzhiyun static void gswip_get_strings(struct dsa_switch *ds, int port, u32 stringset,
1698*4882a593Smuzhiyun uint8_t *data)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun int i;
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun if (stringset != ETH_SS_STATS)
1703*4882a593Smuzhiyun return;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(gswip_rmon_cnt); i++)
1706*4882a593Smuzhiyun strncpy(data + i * ETH_GSTRING_LEN, gswip_rmon_cnt[i].name,
1707*4882a593Smuzhiyun ETH_GSTRING_LEN);
1708*4882a593Smuzhiyun }
1709*4882a593Smuzhiyun
gswip_bcm_ram_entry_read(struct gswip_priv * priv,u32 table,u32 index)1710*4882a593Smuzhiyun static u32 gswip_bcm_ram_entry_read(struct gswip_priv *priv, u32 table,
1711*4882a593Smuzhiyun u32 index)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun u32 result;
1714*4882a593Smuzhiyun int err;
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun gswip_switch_w(priv, index, GSWIP_BM_RAM_ADDR);
1717*4882a593Smuzhiyun gswip_switch_mask(priv, GSWIP_BM_RAM_CTRL_ADDR_MASK |
1718*4882a593Smuzhiyun GSWIP_BM_RAM_CTRL_OPMOD,
1719*4882a593Smuzhiyun table | GSWIP_BM_RAM_CTRL_BAS,
1720*4882a593Smuzhiyun GSWIP_BM_RAM_CTRL);
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun err = gswip_switch_r_timeout(priv, GSWIP_BM_RAM_CTRL,
1723*4882a593Smuzhiyun GSWIP_BM_RAM_CTRL_BAS);
1724*4882a593Smuzhiyun if (err) {
1725*4882a593Smuzhiyun dev_err(priv->dev, "timeout while reading table: %u, index: %u",
1726*4882a593Smuzhiyun table, index);
1727*4882a593Smuzhiyun return 0;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun result = gswip_switch_r(priv, GSWIP_BM_RAM_VAL(0));
1731*4882a593Smuzhiyun result |= gswip_switch_r(priv, GSWIP_BM_RAM_VAL(1)) << 16;
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun return result;
1734*4882a593Smuzhiyun }
1735*4882a593Smuzhiyun
gswip_get_ethtool_stats(struct dsa_switch * ds,int port,uint64_t * data)1736*4882a593Smuzhiyun static void gswip_get_ethtool_stats(struct dsa_switch *ds, int port,
1737*4882a593Smuzhiyun uint64_t *data)
1738*4882a593Smuzhiyun {
1739*4882a593Smuzhiyun struct gswip_priv *priv = ds->priv;
1740*4882a593Smuzhiyun const struct gswip_rmon_cnt_desc *rmon_cnt;
1741*4882a593Smuzhiyun int i;
1742*4882a593Smuzhiyun u64 high;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(gswip_rmon_cnt); i++) {
1745*4882a593Smuzhiyun rmon_cnt = &gswip_rmon_cnt[i];
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun data[i] = gswip_bcm_ram_entry_read(priv, port,
1748*4882a593Smuzhiyun rmon_cnt->offset);
1749*4882a593Smuzhiyun if (rmon_cnt->size == 2) {
1750*4882a593Smuzhiyun high = gswip_bcm_ram_entry_read(priv, port,
1751*4882a593Smuzhiyun rmon_cnt->offset + 1);
1752*4882a593Smuzhiyun data[i] |= high << 32;
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun
gswip_get_sset_count(struct dsa_switch * ds,int port,int sset)1757*4882a593Smuzhiyun static int gswip_get_sset_count(struct dsa_switch *ds, int port, int sset)
1758*4882a593Smuzhiyun {
1759*4882a593Smuzhiyun if (sset != ETH_SS_STATS)
1760*4882a593Smuzhiyun return 0;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun return ARRAY_SIZE(gswip_rmon_cnt);
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun static const struct dsa_switch_ops gswip_switch_ops = {
1766*4882a593Smuzhiyun .get_tag_protocol = gswip_get_tag_protocol,
1767*4882a593Smuzhiyun .setup = gswip_setup,
1768*4882a593Smuzhiyun .port_enable = gswip_port_enable,
1769*4882a593Smuzhiyun .port_disable = gswip_port_disable,
1770*4882a593Smuzhiyun .port_bridge_join = gswip_port_bridge_join,
1771*4882a593Smuzhiyun .port_bridge_leave = gswip_port_bridge_leave,
1772*4882a593Smuzhiyun .port_fast_age = gswip_port_fast_age,
1773*4882a593Smuzhiyun .port_vlan_filtering = gswip_port_vlan_filtering,
1774*4882a593Smuzhiyun .port_vlan_prepare = gswip_port_vlan_prepare,
1775*4882a593Smuzhiyun .port_vlan_add = gswip_port_vlan_add,
1776*4882a593Smuzhiyun .port_vlan_del = gswip_port_vlan_del,
1777*4882a593Smuzhiyun .port_stp_state_set = gswip_port_stp_state_set,
1778*4882a593Smuzhiyun .port_fdb_add = gswip_port_fdb_add,
1779*4882a593Smuzhiyun .port_fdb_del = gswip_port_fdb_del,
1780*4882a593Smuzhiyun .port_fdb_dump = gswip_port_fdb_dump,
1781*4882a593Smuzhiyun .phylink_validate = gswip_phylink_validate,
1782*4882a593Smuzhiyun .phylink_mac_config = gswip_phylink_mac_config,
1783*4882a593Smuzhiyun .phylink_mac_link_down = gswip_phylink_mac_link_down,
1784*4882a593Smuzhiyun .phylink_mac_link_up = gswip_phylink_mac_link_up,
1785*4882a593Smuzhiyun .get_strings = gswip_get_strings,
1786*4882a593Smuzhiyun .get_ethtool_stats = gswip_get_ethtool_stats,
1787*4882a593Smuzhiyun .get_sset_count = gswip_get_sset_count,
1788*4882a593Smuzhiyun };
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun static const struct xway_gphy_match_data xrx200a1x_gphy_data = {
1791*4882a593Smuzhiyun .fe_firmware_name = "lantiq/xrx200_phy22f_a14.bin",
1792*4882a593Smuzhiyun .ge_firmware_name = "lantiq/xrx200_phy11g_a14.bin",
1793*4882a593Smuzhiyun };
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun static const struct xway_gphy_match_data xrx200a2x_gphy_data = {
1796*4882a593Smuzhiyun .fe_firmware_name = "lantiq/xrx200_phy22f_a22.bin",
1797*4882a593Smuzhiyun .ge_firmware_name = "lantiq/xrx200_phy11g_a22.bin",
1798*4882a593Smuzhiyun };
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun static const struct xway_gphy_match_data xrx300_gphy_data = {
1801*4882a593Smuzhiyun .fe_firmware_name = "lantiq/xrx300_phy22f_a21.bin",
1802*4882a593Smuzhiyun .ge_firmware_name = "lantiq/xrx300_phy11g_a21.bin",
1803*4882a593Smuzhiyun };
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun static const struct of_device_id xway_gphy_match[] = {
1806*4882a593Smuzhiyun { .compatible = "lantiq,xrx200-gphy-fw", .data = NULL },
1807*4882a593Smuzhiyun { .compatible = "lantiq,xrx200a1x-gphy-fw", .data = &xrx200a1x_gphy_data },
1808*4882a593Smuzhiyun { .compatible = "lantiq,xrx200a2x-gphy-fw", .data = &xrx200a2x_gphy_data },
1809*4882a593Smuzhiyun { .compatible = "lantiq,xrx300-gphy-fw", .data = &xrx300_gphy_data },
1810*4882a593Smuzhiyun { .compatible = "lantiq,xrx330-gphy-fw", .data = &xrx300_gphy_data },
1811*4882a593Smuzhiyun {},
1812*4882a593Smuzhiyun };
1813*4882a593Smuzhiyun
gswip_gphy_fw_load(struct gswip_priv * priv,struct gswip_gphy_fw * gphy_fw)1814*4882a593Smuzhiyun static int gswip_gphy_fw_load(struct gswip_priv *priv, struct gswip_gphy_fw *gphy_fw)
1815*4882a593Smuzhiyun {
1816*4882a593Smuzhiyun struct device *dev = priv->dev;
1817*4882a593Smuzhiyun const struct firmware *fw;
1818*4882a593Smuzhiyun void *fw_addr;
1819*4882a593Smuzhiyun dma_addr_t dma_addr;
1820*4882a593Smuzhiyun dma_addr_t dev_addr;
1821*4882a593Smuzhiyun size_t size;
1822*4882a593Smuzhiyun int ret;
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun ret = clk_prepare_enable(gphy_fw->clk_gate);
1825*4882a593Smuzhiyun if (ret)
1826*4882a593Smuzhiyun return ret;
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun reset_control_assert(gphy_fw->reset);
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun ret = request_firmware(&fw, gphy_fw->fw_name, dev);
1831*4882a593Smuzhiyun if (ret) {
1832*4882a593Smuzhiyun dev_err(dev, "failed to load firmware: %s, error: %i\n",
1833*4882a593Smuzhiyun gphy_fw->fw_name, ret);
1834*4882a593Smuzhiyun return ret;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun /* GPHY cores need the firmware code in a persistent and contiguous
1838*4882a593Smuzhiyun * memory area with a 16 kB boundary aligned start address.
1839*4882a593Smuzhiyun */
1840*4882a593Smuzhiyun size = fw->size + XRX200_GPHY_FW_ALIGN;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun fw_addr = dmam_alloc_coherent(dev, size, &dma_addr, GFP_KERNEL);
1843*4882a593Smuzhiyun if (fw_addr) {
1844*4882a593Smuzhiyun fw_addr = PTR_ALIGN(fw_addr, XRX200_GPHY_FW_ALIGN);
1845*4882a593Smuzhiyun dev_addr = ALIGN(dma_addr, XRX200_GPHY_FW_ALIGN);
1846*4882a593Smuzhiyun memcpy(fw_addr, fw->data, fw->size);
1847*4882a593Smuzhiyun } else {
1848*4882a593Smuzhiyun dev_err(dev, "failed to alloc firmware memory\n");
1849*4882a593Smuzhiyun release_firmware(fw);
1850*4882a593Smuzhiyun return -ENOMEM;
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun release_firmware(fw);
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun ret = regmap_write(priv->rcu_regmap, gphy_fw->fw_addr_offset, dev_addr);
1856*4882a593Smuzhiyun if (ret)
1857*4882a593Smuzhiyun return ret;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun reset_control_deassert(gphy_fw->reset);
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun return ret;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun
gswip_gphy_fw_probe(struct gswip_priv * priv,struct gswip_gphy_fw * gphy_fw,struct device_node * gphy_fw_np,int i)1864*4882a593Smuzhiyun static int gswip_gphy_fw_probe(struct gswip_priv *priv,
1865*4882a593Smuzhiyun struct gswip_gphy_fw *gphy_fw,
1866*4882a593Smuzhiyun struct device_node *gphy_fw_np, int i)
1867*4882a593Smuzhiyun {
1868*4882a593Smuzhiyun struct device *dev = priv->dev;
1869*4882a593Smuzhiyun u32 gphy_mode;
1870*4882a593Smuzhiyun int ret;
1871*4882a593Smuzhiyun char gphyname[10];
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun snprintf(gphyname, sizeof(gphyname), "gphy%d", i);
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun gphy_fw->clk_gate = devm_clk_get(dev, gphyname);
1876*4882a593Smuzhiyun if (IS_ERR(gphy_fw->clk_gate)) {
1877*4882a593Smuzhiyun dev_err(dev, "Failed to lookup gate clock\n");
1878*4882a593Smuzhiyun return PTR_ERR(gphy_fw->clk_gate);
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun ret = of_property_read_u32(gphy_fw_np, "reg", &gphy_fw->fw_addr_offset);
1882*4882a593Smuzhiyun if (ret)
1883*4882a593Smuzhiyun return ret;
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun ret = of_property_read_u32(gphy_fw_np, "lantiq,gphy-mode", &gphy_mode);
1886*4882a593Smuzhiyun /* Default to GE mode */
1887*4882a593Smuzhiyun if (ret)
1888*4882a593Smuzhiyun gphy_mode = GPHY_MODE_GE;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun switch (gphy_mode) {
1891*4882a593Smuzhiyun case GPHY_MODE_FE:
1892*4882a593Smuzhiyun gphy_fw->fw_name = priv->gphy_fw_name_cfg->fe_firmware_name;
1893*4882a593Smuzhiyun break;
1894*4882a593Smuzhiyun case GPHY_MODE_GE:
1895*4882a593Smuzhiyun gphy_fw->fw_name = priv->gphy_fw_name_cfg->ge_firmware_name;
1896*4882a593Smuzhiyun break;
1897*4882a593Smuzhiyun default:
1898*4882a593Smuzhiyun dev_err(dev, "Unknown GPHY mode %d\n", gphy_mode);
1899*4882a593Smuzhiyun return -EINVAL;
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun gphy_fw->reset = of_reset_control_array_get_exclusive(gphy_fw_np);
1903*4882a593Smuzhiyun if (IS_ERR(gphy_fw->reset)) {
1904*4882a593Smuzhiyun if (PTR_ERR(gphy_fw->reset) != -EPROBE_DEFER)
1905*4882a593Smuzhiyun dev_err(dev, "Failed to lookup gphy reset\n");
1906*4882a593Smuzhiyun return PTR_ERR(gphy_fw->reset);
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun return gswip_gphy_fw_load(priv, gphy_fw);
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun
gswip_gphy_fw_remove(struct gswip_priv * priv,struct gswip_gphy_fw * gphy_fw)1912*4882a593Smuzhiyun static void gswip_gphy_fw_remove(struct gswip_priv *priv,
1913*4882a593Smuzhiyun struct gswip_gphy_fw *gphy_fw)
1914*4882a593Smuzhiyun {
1915*4882a593Smuzhiyun int ret;
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun /* check if the device was fully probed */
1918*4882a593Smuzhiyun if (!gphy_fw->fw_name)
1919*4882a593Smuzhiyun return;
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun ret = regmap_write(priv->rcu_regmap, gphy_fw->fw_addr_offset, 0);
1922*4882a593Smuzhiyun if (ret)
1923*4882a593Smuzhiyun dev_err(priv->dev, "can not reset GPHY FW pointer");
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun clk_disable_unprepare(gphy_fw->clk_gate);
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun reset_control_put(gphy_fw->reset);
1928*4882a593Smuzhiyun }
1929*4882a593Smuzhiyun
gswip_gphy_fw_list(struct gswip_priv * priv,struct device_node * gphy_fw_list_np,u32 version)1930*4882a593Smuzhiyun static int gswip_gphy_fw_list(struct gswip_priv *priv,
1931*4882a593Smuzhiyun struct device_node *gphy_fw_list_np, u32 version)
1932*4882a593Smuzhiyun {
1933*4882a593Smuzhiyun struct device *dev = priv->dev;
1934*4882a593Smuzhiyun struct device_node *gphy_fw_np;
1935*4882a593Smuzhiyun const struct of_device_id *match;
1936*4882a593Smuzhiyun int err;
1937*4882a593Smuzhiyun int i = 0;
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun /* The VRX200 rev 1.1 uses the GSWIP 2.0 and needs the older
1940*4882a593Smuzhiyun * GPHY firmware. The VRX200 rev 1.2 uses the GSWIP 2.1 and also
1941*4882a593Smuzhiyun * needs a different GPHY firmware.
1942*4882a593Smuzhiyun */
1943*4882a593Smuzhiyun if (of_device_is_compatible(gphy_fw_list_np, "lantiq,xrx200-gphy-fw")) {
1944*4882a593Smuzhiyun switch (version) {
1945*4882a593Smuzhiyun case GSWIP_VERSION_2_0:
1946*4882a593Smuzhiyun priv->gphy_fw_name_cfg = &xrx200a1x_gphy_data;
1947*4882a593Smuzhiyun break;
1948*4882a593Smuzhiyun case GSWIP_VERSION_2_1:
1949*4882a593Smuzhiyun priv->gphy_fw_name_cfg = &xrx200a2x_gphy_data;
1950*4882a593Smuzhiyun break;
1951*4882a593Smuzhiyun default:
1952*4882a593Smuzhiyun dev_err(dev, "unknown GSWIP version: 0x%x", version);
1953*4882a593Smuzhiyun return -ENOENT;
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun match = of_match_node(xway_gphy_match, gphy_fw_list_np);
1958*4882a593Smuzhiyun if (match && match->data)
1959*4882a593Smuzhiyun priv->gphy_fw_name_cfg = match->data;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun if (!priv->gphy_fw_name_cfg) {
1962*4882a593Smuzhiyun dev_err(dev, "GPHY compatible type not supported");
1963*4882a593Smuzhiyun return -ENOENT;
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun priv->num_gphy_fw = of_get_available_child_count(gphy_fw_list_np);
1967*4882a593Smuzhiyun if (!priv->num_gphy_fw)
1968*4882a593Smuzhiyun return -ENOENT;
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun priv->rcu_regmap = syscon_regmap_lookup_by_phandle(gphy_fw_list_np,
1971*4882a593Smuzhiyun "lantiq,rcu");
1972*4882a593Smuzhiyun if (IS_ERR(priv->rcu_regmap))
1973*4882a593Smuzhiyun return PTR_ERR(priv->rcu_regmap);
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun priv->gphy_fw = devm_kmalloc_array(dev, priv->num_gphy_fw,
1976*4882a593Smuzhiyun sizeof(*priv->gphy_fw),
1977*4882a593Smuzhiyun GFP_KERNEL | __GFP_ZERO);
1978*4882a593Smuzhiyun if (!priv->gphy_fw)
1979*4882a593Smuzhiyun return -ENOMEM;
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun for_each_available_child_of_node(gphy_fw_list_np, gphy_fw_np) {
1982*4882a593Smuzhiyun err = gswip_gphy_fw_probe(priv, &priv->gphy_fw[i],
1983*4882a593Smuzhiyun gphy_fw_np, i);
1984*4882a593Smuzhiyun if (err) {
1985*4882a593Smuzhiyun of_node_put(gphy_fw_np);
1986*4882a593Smuzhiyun goto remove_gphy;
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun i++;
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun /* The standalone PHY11G requires 300ms to be fully
1992*4882a593Smuzhiyun * initialized and ready for any MDIO communication after being
1993*4882a593Smuzhiyun * taken out of reset. For the SoC-internal GPHY variant there
1994*4882a593Smuzhiyun * is no (known) documentation for the minimum time after a
1995*4882a593Smuzhiyun * reset. Use the same value as for the standalone variant as
1996*4882a593Smuzhiyun * some users have reported internal PHYs not being detected
1997*4882a593Smuzhiyun * without any delay.
1998*4882a593Smuzhiyun */
1999*4882a593Smuzhiyun msleep(300);
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun return 0;
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun remove_gphy:
2004*4882a593Smuzhiyun for (i = 0; i < priv->num_gphy_fw; i++)
2005*4882a593Smuzhiyun gswip_gphy_fw_remove(priv, &priv->gphy_fw[i]);
2006*4882a593Smuzhiyun return err;
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun
gswip_probe(struct platform_device * pdev)2009*4882a593Smuzhiyun static int gswip_probe(struct platform_device *pdev)
2010*4882a593Smuzhiyun {
2011*4882a593Smuzhiyun struct gswip_priv *priv;
2012*4882a593Smuzhiyun struct device_node *mdio_np, *gphy_fw_np;
2013*4882a593Smuzhiyun struct device *dev = &pdev->dev;
2014*4882a593Smuzhiyun int err;
2015*4882a593Smuzhiyun int i;
2016*4882a593Smuzhiyun u32 version;
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
2019*4882a593Smuzhiyun if (!priv)
2020*4882a593Smuzhiyun return -ENOMEM;
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun priv->gswip = devm_platform_ioremap_resource(pdev, 0);
2023*4882a593Smuzhiyun if (IS_ERR(priv->gswip))
2024*4882a593Smuzhiyun return PTR_ERR(priv->gswip);
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun priv->mdio = devm_platform_ioremap_resource(pdev, 1);
2027*4882a593Smuzhiyun if (IS_ERR(priv->mdio))
2028*4882a593Smuzhiyun return PTR_ERR(priv->mdio);
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun priv->mii = devm_platform_ioremap_resource(pdev, 2);
2031*4882a593Smuzhiyun if (IS_ERR(priv->mii))
2032*4882a593Smuzhiyun return PTR_ERR(priv->mii);
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun priv->hw_info = of_device_get_match_data(dev);
2035*4882a593Smuzhiyun if (!priv->hw_info)
2036*4882a593Smuzhiyun return -EINVAL;
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun priv->ds = devm_kzalloc(dev, sizeof(*priv->ds), GFP_KERNEL);
2039*4882a593Smuzhiyun if (!priv->ds)
2040*4882a593Smuzhiyun return -ENOMEM;
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun priv->ds->dev = dev;
2043*4882a593Smuzhiyun priv->ds->num_ports = priv->hw_info->max_ports;
2044*4882a593Smuzhiyun priv->ds->priv = priv;
2045*4882a593Smuzhiyun priv->ds->ops = &gswip_switch_ops;
2046*4882a593Smuzhiyun priv->dev = dev;
2047*4882a593Smuzhiyun version = gswip_switch_r(priv, GSWIP_VERSION);
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun /* bring up the mdio bus */
2050*4882a593Smuzhiyun gphy_fw_np = of_get_compatible_child(dev->of_node, "lantiq,gphy-fw");
2051*4882a593Smuzhiyun if (gphy_fw_np) {
2052*4882a593Smuzhiyun err = gswip_gphy_fw_list(priv, gphy_fw_np, version);
2053*4882a593Smuzhiyun of_node_put(gphy_fw_np);
2054*4882a593Smuzhiyun if (err) {
2055*4882a593Smuzhiyun dev_err(dev, "gphy fw probe failed\n");
2056*4882a593Smuzhiyun return err;
2057*4882a593Smuzhiyun }
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun /* bring up the mdio bus */
2061*4882a593Smuzhiyun mdio_np = of_get_compatible_child(dev->of_node, "lantiq,xrx200-mdio");
2062*4882a593Smuzhiyun if (mdio_np) {
2063*4882a593Smuzhiyun err = gswip_mdio(priv, mdio_np);
2064*4882a593Smuzhiyun if (err) {
2065*4882a593Smuzhiyun dev_err(dev, "mdio probe failed\n");
2066*4882a593Smuzhiyun goto put_mdio_node;
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun err = dsa_register_switch(priv->ds);
2071*4882a593Smuzhiyun if (err) {
2072*4882a593Smuzhiyun dev_err(dev, "dsa switch register failed: %i\n", err);
2073*4882a593Smuzhiyun goto mdio_bus;
2074*4882a593Smuzhiyun }
2075*4882a593Smuzhiyun if (!dsa_is_cpu_port(priv->ds, priv->hw_info->cpu_port)) {
2076*4882a593Smuzhiyun dev_err(dev, "wrong CPU port defined, HW only supports port: %i",
2077*4882a593Smuzhiyun priv->hw_info->cpu_port);
2078*4882a593Smuzhiyun err = -EINVAL;
2079*4882a593Smuzhiyun goto disable_switch;
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun dev_info(dev, "probed GSWIP version %lx mod %lx\n",
2085*4882a593Smuzhiyun (version & GSWIP_VERSION_REV_MASK) >> GSWIP_VERSION_REV_SHIFT,
2086*4882a593Smuzhiyun (version & GSWIP_VERSION_MOD_MASK) >> GSWIP_VERSION_MOD_SHIFT);
2087*4882a593Smuzhiyun return 0;
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun disable_switch:
2090*4882a593Smuzhiyun gswip_mdio_mask(priv, GSWIP_MDIO_GLOB_ENABLE, 0, GSWIP_MDIO_GLOB);
2091*4882a593Smuzhiyun dsa_unregister_switch(priv->ds);
2092*4882a593Smuzhiyun mdio_bus:
2093*4882a593Smuzhiyun if (mdio_np) {
2094*4882a593Smuzhiyun mdiobus_unregister(priv->ds->slave_mii_bus);
2095*4882a593Smuzhiyun mdiobus_free(priv->ds->slave_mii_bus);
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun put_mdio_node:
2098*4882a593Smuzhiyun of_node_put(mdio_np);
2099*4882a593Smuzhiyun for (i = 0; i < priv->num_gphy_fw; i++)
2100*4882a593Smuzhiyun gswip_gphy_fw_remove(priv, &priv->gphy_fw[i]);
2101*4882a593Smuzhiyun return err;
2102*4882a593Smuzhiyun }
2103*4882a593Smuzhiyun
gswip_remove(struct platform_device * pdev)2104*4882a593Smuzhiyun static int gswip_remove(struct platform_device *pdev)
2105*4882a593Smuzhiyun {
2106*4882a593Smuzhiyun struct gswip_priv *priv = platform_get_drvdata(pdev);
2107*4882a593Smuzhiyun int i;
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun /* disable the switch */
2110*4882a593Smuzhiyun gswip_mdio_mask(priv, GSWIP_MDIO_GLOB_ENABLE, 0, GSWIP_MDIO_GLOB);
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun dsa_unregister_switch(priv->ds);
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun if (priv->ds->slave_mii_bus) {
2115*4882a593Smuzhiyun mdiobus_unregister(priv->ds->slave_mii_bus);
2116*4882a593Smuzhiyun of_node_put(priv->ds->slave_mii_bus->dev.of_node);
2117*4882a593Smuzhiyun mdiobus_free(priv->ds->slave_mii_bus);
2118*4882a593Smuzhiyun }
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun for (i = 0; i < priv->num_gphy_fw; i++)
2121*4882a593Smuzhiyun gswip_gphy_fw_remove(priv, &priv->gphy_fw[i]);
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun return 0;
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun static const struct gswip_hw_info gswip_xrx200 = {
2127*4882a593Smuzhiyun .max_ports = 7,
2128*4882a593Smuzhiyun .cpu_port = 6,
2129*4882a593Smuzhiyun };
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun static const struct of_device_id gswip_of_match[] = {
2132*4882a593Smuzhiyun { .compatible = "lantiq,xrx200-gswip", .data = &gswip_xrx200 },
2133*4882a593Smuzhiyun {},
2134*4882a593Smuzhiyun };
2135*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gswip_of_match);
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun static struct platform_driver gswip_driver = {
2138*4882a593Smuzhiyun .probe = gswip_probe,
2139*4882a593Smuzhiyun .remove = gswip_remove,
2140*4882a593Smuzhiyun .driver = {
2141*4882a593Smuzhiyun .name = "gswip",
2142*4882a593Smuzhiyun .of_match_table = gswip_of_match,
2143*4882a593Smuzhiyun },
2144*4882a593Smuzhiyun };
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun module_platform_driver(gswip_driver);
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun MODULE_FIRMWARE("lantiq/xrx300_phy11g_a21.bin");
2149*4882a593Smuzhiyun MODULE_FIRMWARE("lantiq/xrx300_phy22f_a21.bin");
2150*4882a593Smuzhiyun MODULE_FIRMWARE("lantiq/xrx200_phy11g_a14.bin");
2151*4882a593Smuzhiyun MODULE_FIRMWARE("lantiq/xrx200_phy11g_a22.bin");
2152*4882a593Smuzhiyun MODULE_FIRMWARE("lantiq/xrx200_phy22f_a14.bin");
2153*4882a593Smuzhiyun MODULE_FIRMWARE("lantiq/xrx200_phy22f_a22.bin");
2154*4882a593Smuzhiyun MODULE_AUTHOR("Hauke Mehrtens <hauke@hauke-m.de>");
2155*4882a593Smuzhiyun MODULE_DESCRIPTION("Lantiq / Intel GSWIP driver");
2156*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2157