xref: /OK3568_Linux_fs/kernel/drivers/mmc/host/sdhci-sprd.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Secure Digital Host Controller
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2018 Spreadtrum, Inc.
6*4882a593Smuzhiyun // Author: Chunyan Zhang <chunyan.zhang@unisoc.com>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/highmem.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/of_gpio.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "sdhci-pltfm.h"
22*4882a593Smuzhiyun #include "mmc_hsq.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* SDHCI_ARGUMENT2 register high 16bit */
25*4882a593Smuzhiyun #define SDHCI_SPRD_ARG2_STUFF		GENMASK(31, 16)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define SDHCI_SPRD_REG_32_DLL_CFG	0x200
28*4882a593Smuzhiyun #define  SDHCI_SPRD_DLL_ALL_CPST_EN	(BIT(18) | BIT(24) | BIT(25) | BIT(26) | BIT(27))
29*4882a593Smuzhiyun #define  SDHCI_SPRD_DLL_EN		BIT(21)
30*4882a593Smuzhiyun #define  SDHCI_SPRD_DLL_SEARCH_MODE	BIT(16)
31*4882a593Smuzhiyun #define  SDHCI_SPRD_DLL_INIT_COUNT	0xc00
32*4882a593Smuzhiyun #define  SDHCI_SPRD_DLL_PHASE_INTERNAL	0x3
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define SDHCI_SPRD_REG_32_DLL_DLY	0x204
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define SDHCI_SPRD_REG_32_DLL_DLY_OFFSET	0x208
37*4882a593Smuzhiyun #define  SDHCIBSPRD_IT_WR_DLY_INV		BIT(5)
38*4882a593Smuzhiyun #define  SDHCI_SPRD_BIT_CMD_DLY_INV		BIT(13)
39*4882a593Smuzhiyun #define  SDHCI_SPRD_BIT_POSRD_DLY_INV		BIT(21)
40*4882a593Smuzhiyun #define  SDHCI_SPRD_BIT_NEGRD_DLY_INV		BIT(29)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define SDHCI_SPRD_REG_32_BUSY_POSI		0x250
43*4882a593Smuzhiyun #define  SDHCI_SPRD_BIT_OUTR_CLK_AUTO_EN	BIT(25)
44*4882a593Smuzhiyun #define  SDHCI_SPRD_BIT_INNR_CLK_AUTO_EN	BIT(24)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define SDHCI_SPRD_REG_DEBOUNCE		0x28C
47*4882a593Smuzhiyun #define  SDHCI_SPRD_BIT_DLL_BAK		BIT(0)
48*4882a593Smuzhiyun #define  SDHCI_SPRD_BIT_DLL_VAL		BIT(1)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define  SDHCI_SPRD_INT_SIGNAL_MASK	0x1B7F410B
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* SDHCI_HOST_CONTROL2 */
53*4882a593Smuzhiyun #define  SDHCI_SPRD_CTRL_HS200		0x0005
54*4882a593Smuzhiyun #define  SDHCI_SPRD_CTRL_HS400		0x0006
55*4882a593Smuzhiyun #define  SDHCI_SPRD_CTRL_HS400ES	0x0007
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun  * According to the standard specification, BIT(3) of SDHCI_SOFTWARE_RESET is
59*4882a593Smuzhiyun  * reserved, and only used on Spreadtrum's design, the hardware cannot work
60*4882a593Smuzhiyun  * if this bit is cleared.
61*4882a593Smuzhiyun  * 1 : normal work
62*4882a593Smuzhiyun  * 0 : hardware reset
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun #define  SDHCI_HW_RESET_CARD		BIT(3)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define SDHCI_SPRD_MAX_CUR		0xFFFFFF
67*4882a593Smuzhiyun #define SDHCI_SPRD_CLK_MAX_DIV		1023
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define SDHCI_SPRD_CLK_DEF_RATE		26000000
70*4882a593Smuzhiyun #define SDHCI_SPRD_PHY_DLL_CLK		52000000
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct sdhci_sprd_host {
73*4882a593Smuzhiyun 	u32 version;
74*4882a593Smuzhiyun 	struct clk *clk_sdio;
75*4882a593Smuzhiyun 	struct clk *clk_enable;
76*4882a593Smuzhiyun 	struct clk *clk_2x_enable;
77*4882a593Smuzhiyun 	struct pinctrl *pinctrl;
78*4882a593Smuzhiyun 	struct pinctrl_state *pins_uhs;
79*4882a593Smuzhiyun 	struct pinctrl_state *pins_default;
80*4882a593Smuzhiyun 	u32 base_rate;
81*4882a593Smuzhiyun 	int flags; /* backup of host attribute */
82*4882a593Smuzhiyun 	u32 phy_delay[MMC_TIMING_MMC_HS400 + 2];
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun struct sdhci_sprd_phy_cfg {
86*4882a593Smuzhiyun 	const char *property;
87*4882a593Smuzhiyun 	u8 timing;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static const struct sdhci_sprd_phy_cfg sdhci_sprd_phy_cfgs[] = {
91*4882a593Smuzhiyun 	{ "sprd,phy-delay-legacy", MMC_TIMING_LEGACY, },
92*4882a593Smuzhiyun 	{ "sprd,phy-delay-sd-highspeed", MMC_TIMING_SD_HS, },
93*4882a593Smuzhiyun 	{ "sprd,phy-delay-sd-uhs-sdr50", MMC_TIMING_UHS_SDR50, },
94*4882a593Smuzhiyun 	{ "sprd,phy-delay-sd-uhs-sdr104", MMC_TIMING_UHS_SDR104, },
95*4882a593Smuzhiyun 	{ "sprd,phy-delay-mmc-highspeed", MMC_TIMING_MMC_HS, },
96*4882a593Smuzhiyun 	{ "sprd,phy-delay-mmc-ddr52", MMC_TIMING_MMC_DDR52, },
97*4882a593Smuzhiyun 	{ "sprd,phy-delay-mmc-hs200", MMC_TIMING_MMC_HS200, },
98*4882a593Smuzhiyun 	{ "sprd,phy-delay-mmc-hs400", MMC_TIMING_MMC_HS400, },
99*4882a593Smuzhiyun 	{ "sprd,phy-delay-mmc-hs400es", MMC_TIMING_MMC_HS400 + 1, },
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define TO_SPRD_HOST(host) sdhci_pltfm_priv(sdhci_priv(host))
103*4882a593Smuzhiyun 
sdhci_sprd_init_config(struct sdhci_host * host)104*4882a593Smuzhiyun static void sdhci_sprd_init_config(struct sdhci_host *host)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	u16 val;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* set dll backup mode */
109*4882a593Smuzhiyun 	val = sdhci_readl(host, SDHCI_SPRD_REG_DEBOUNCE);
110*4882a593Smuzhiyun 	val |= SDHCI_SPRD_BIT_DLL_BAK | SDHCI_SPRD_BIT_DLL_VAL;
111*4882a593Smuzhiyun 	sdhci_writel(host, val, SDHCI_SPRD_REG_DEBOUNCE);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
sdhci_sprd_readl(struct sdhci_host * host,int reg)114*4882a593Smuzhiyun static inline u32 sdhci_sprd_readl(struct sdhci_host *host, int reg)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	if (unlikely(reg == SDHCI_MAX_CURRENT))
117*4882a593Smuzhiyun 		return SDHCI_SPRD_MAX_CUR;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	return readl_relaxed(host->ioaddr + reg);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
sdhci_sprd_writel(struct sdhci_host * host,u32 val,int reg)122*4882a593Smuzhiyun static inline void sdhci_sprd_writel(struct sdhci_host *host, u32 val, int reg)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	/* SDHCI_MAX_CURRENT is reserved on Spreadtrum's platform */
125*4882a593Smuzhiyun 	if (unlikely(reg == SDHCI_MAX_CURRENT))
126*4882a593Smuzhiyun 		return;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (unlikely(reg == SDHCI_SIGNAL_ENABLE || reg == SDHCI_INT_ENABLE))
129*4882a593Smuzhiyun 		val = val & SDHCI_SPRD_INT_SIGNAL_MASK;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	writel_relaxed(val, host->ioaddr + reg);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
sdhci_sprd_writew(struct sdhci_host * host,u16 val,int reg)134*4882a593Smuzhiyun static inline void sdhci_sprd_writew(struct sdhci_host *host, u16 val, int reg)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	/* SDHCI_BLOCK_COUNT is Read Only on Spreadtrum's platform */
137*4882a593Smuzhiyun 	if (unlikely(reg == SDHCI_BLOCK_COUNT))
138*4882a593Smuzhiyun 		return;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	writew_relaxed(val, host->ioaddr + reg);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
sdhci_sprd_writeb(struct sdhci_host * host,u8 val,int reg)143*4882a593Smuzhiyun static inline void sdhci_sprd_writeb(struct sdhci_host *host, u8 val, int reg)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	/*
146*4882a593Smuzhiyun 	 * Since BIT(3) of SDHCI_SOFTWARE_RESET is reserved according to the
147*4882a593Smuzhiyun 	 * standard specification, sdhci_reset() write this register directly
148*4882a593Smuzhiyun 	 * without checking other reserved bits, that will clear BIT(3) which
149*4882a593Smuzhiyun 	 * is defined as hardware reset on Spreadtrum's platform and clearing
150*4882a593Smuzhiyun 	 * it by mistake will lead the card not work. So here we need to work
151*4882a593Smuzhiyun 	 * around it.
152*4882a593Smuzhiyun 	 */
153*4882a593Smuzhiyun 	if (unlikely(reg == SDHCI_SOFTWARE_RESET)) {
154*4882a593Smuzhiyun 		if (readb_relaxed(host->ioaddr + reg) & SDHCI_HW_RESET_CARD)
155*4882a593Smuzhiyun 			val |= SDHCI_HW_RESET_CARD;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	writeb_relaxed(val, host->ioaddr + reg);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
sdhci_sprd_sd_clk_off(struct sdhci_host * host)161*4882a593Smuzhiyun static inline void sdhci_sprd_sd_clk_off(struct sdhci_host *host)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	u16 ctrl = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	ctrl &= ~SDHCI_CLOCK_CARD_EN;
166*4882a593Smuzhiyun 	sdhci_writew(host, ctrl, SDHCI_CLOCK_CONTROL);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
sdhci_sprd_sd_clk_on(struct sdhci_host * host)169*4882a593Smuzhiyun static inline void sdhci_sprd_sd_clk_on(struct sdhci_host *host)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	u16 ctrl;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	ctrl = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
174*4882a593Smuzhiyun 	ctrl |= SDHCI_CLOCK_CARD_EN;
175*4882a593Smuzhiyun 	sdhci_writew(host, ctrl, SDHCI_CLOCK_CONTROL);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static inline void
sdhci_sprd_set_dll_invert(struct sdhci_host * host,u32 mask,bool en)179*4882a593Smuzhiyun sdhci_sprd_set_dll_invert(struct sdhci_host *host, u32 mask, bool en)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	u32 dll_dly_offset;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	dll_dly_offset = sdhci_readl(host, SDHCI_SPRD_REG_32_DLL_DLY_OFFSET);
184*4882a593Smuzhiyun 	if (en)
185*4882a593Smuzhiyun 		dll_dly_offset |= mask;
186*4882a593Smuzhiyun 	else
187*4882a593Smuzhiyun 		dll_dly_offset &= ~mask;
188*4882a593Smuzhiyun 	sdhci_writel(host, dll_dly_offset, SDHCI_SPRD_REG_32_DLL_DLY_OFFSET);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
sdhci_sprd_calc_div(u32 base_clk,u32 clk)191*4882a593Smuzhiyun static inline u32 sdhci_sprd_calc_div(u32 base_clk, u32 clk)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	u32 div;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* select 2x clock source */
196*4882a593Smuzhiyun 	if (base_clk <= clk * 2)
197*4882a593Smuzhiyun 		return 0;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	div = (u32) (base_clk / (clk * 2));
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if ((base_clk / div) > (clk * 2))
202*4882a593Smuzhiyun 		div++;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (div > SDHCI_SPRD_CLK_MAX_DIV)
205*4882a593Smuzhiyun 		div = SDHCI_SPRD_CLK_MAX_DIV;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	if (div % 2)
208*4882a593Smuzhiyun 		div = (div + 1) / 2;
209*4882a593Smuzhiyun 	else
210*4882a593Smuzhiyun 		div = div / 2;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	return div;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
_sdhci_sprd_set_clock(struct sdhci_host * host,unsigned int clk)215*4882a593Smuzhiyun static inline void _sdhci_sprd_set_clock(struct sdhci_host *host,
216*4882a593Smuzhiyun 					unsigned int clk)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	struct sdhci_sprd_host *sprd_host = TO_SPRD_HOST(host);
219*4882a593Smuzhiyun 	u32 div, val, mask;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	div = sdhci_sprd_calc_div(sprd_host->base_rate, clk);
224*4882a593Smuzhiyun 	div = ((div & 0x300) >> 2) | ((div & 0xFF) << 8);
225*4882a593Smuzhiyun 	sdhci_enable_clk(host, div);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* enable auto gate sdhc_enable_auto_gate */
228*4882a593Smuzhiyun 	val = sdhci_readl(host, SDHCI_SPRD_REG_32_BUSY_POSI);
229*4882a593Smuzhiyun 	mask = SDHCI_SPRD_BIT_OUTR_CLK_AUTO_EN |
230*4882a593Smuzhiyun 	       SDHCI_SPRD_BIT_INNR_CLK_AUTO_EN;
231*4882a593Smuzhiyun 	if (mask != (val & mask)) {
232*4882a593Smuzhiyun 		val |= mask;
233*4882a593Smuzhiyun 		sdhci_writel(host, val, SDHCI_SPRD_REG_32_BUSY_POSI);
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
sdhci_sprd_enable_phy_dll(struct sdhci_host * host)237*4882a593Smuzhiyun static void sdhci_sprd_enable_phy_dll(struct sdhci_host *host)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	u32 tmp;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	tmp = sdhci_readl(host, SDHCI_SPRD_REG_32_DLL_CFG);
242*4882a593Smuzhiyun 	tmp &= ~(SDHCI_SPRD_DLL_EN | SDHCI_SPRD_DLL_ALL_CPST_EN);
243*4882a593Smuzhiyun 	sdhci_writel(host, tmp, SDHCI_SPRD_REG_32_DLL_CFG);
244*4882a593Smuzhiyun 	/* wait 1ms */
245*4882a593Smuzhiyun 	usleep_range(1000, 1250);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	tmp = sdhci_readl(host, SDHCI_SPRD_REG_32_DLL_CFG);
248*4882a593Smuzhiyun 	tmp |= SDHCI_SPRD_DLL_ALL_CPST_EN | SDHCI_SPRD_DLL_SEARCH_MODE |
249*4882a593Smuzhiyun 		SDHCI_SPRD_DLL_INIT_COUNT | SDHCI_SPRD_DLL_PHASE_INTERNAL;
250*4882a593Smuzhiyun 	sdhci_writel(host, tmp, SDHCI_SPRD_REG_32_DLL_CFG);
251*4882a593Smuzhiyun 	/* wait 1ms */
252*4882a593Smuzhiyun 	usleep_range(1000, 1250);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	tmp = sdhci_readl(host, SDHCI_SPRD_REG_32_DLL_CFG);
255*4882a593Smuzhiyun 	tmp |= SDHCI_SPRD_DLL_EN;
256*4882a593Smuzhiyun 	sdhci_writel(host, tmp, SDHCI_SPRD_REG_32_DLL_CFG);
257*4882a593Smuzhiyun 	/* wait 1ms */
258*4882a593Smuzhiyun 	usleep_range(1000, 1250);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
sdhci_sprd_set_clock(struct sdhci_host * host,unsigned int clock)261*4882a593Smuzhiyun static void sdhci_sprd_set_clock(struct sdhci_host *host, unsigned int clock)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	bool en = false, clk_changed = false;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	if (clock == 0) {
266*4882a593Smuzhiyun 		sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
267*4882a593Smuzhiyun 	} else if (clock != host->clock) {
268*4882a593Smuzhiyun 		sdhci_sprd_sd_clk_off(host);
269*4882a593Smuzhiyun 		_sdhci_sprd_set_clock(host, clock);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 		if (clock <= 400000)
272*4882a593Smuzhiyun 			en = true;
273*4882a593Smuzhiyun 		sdhci_sprd_set_dll_invert(host, SDHCI_SPRD_BIT_CMD_DLY_INV |
274*4882a593Smuzhiyun 					  SDHCI_SPRD_BIT_POSRD_DLY_INV, en);
275*4882a593Smuzhiyun 		clk_changed = true;
276*4882a593Smuzhiyun 	} else {
277*4882a593Smuzhiyun 		_sdhci_sprd_set_clock(host, clock);
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/*
281*4882a593Smuzhiyun 	 * According to the Spreadtrum SD host specification, when we changed
282*4882a593Smuzhiyun 	 * the clock to be more than 52M, we should enable the PHY DLL which
283*4882a593Smuzhiyun 	 * is used to track the clock frequency to make the clock work more
284*4882a593Smuzhiyun 	 * stable. Otherwise deviation may occur of the higher clock.
285*4882a593Smuzhiyun 	 */
286*4882a593Smuzhiyun 	if (clk_changed && clock > SDHCI_SPRD_PHY_DLL_CLK)
287*4882a593Smuzhiyun 		sdhci_sprd_enable_phy_dll(host);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
sdhci_sprd_get_max_clock(struct sdhci_host * host)290*4882a593Smuzhiyun static unsigned int sdhci_sprd_get_max_clock(struct sdhci_host *host)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct sdhci_sprd_host *sprd_host = TO_SPRD_HOST(host);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	return clk_round_rate(sprd_host->clk_sdio, ULONG_MAX);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
sdhci_sprd_get_min_clock(struct sdhci_host * host)297*4882a593Smuzhiyun static unsigned int sdhci_sprd_get_min_clock(struct sdhci_host *host)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	return 100000;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
sdhci_sprd_set_uhs_signaling(struct sdhci_host * host,unsigned int timing)302*4882a593Smuzhiyun static void sdhci_sprd_set_uhs_signaling(struct sdhci_host *host,
303*4882a593Smuzhiyun 					 unsigned int timing)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct sdhci_sprd_host *sprd_host = TO_SPRD_HOST(host);
306*4882a593Smuzhiyun 	struct mmc_host *mmc = host->mmc;
307*4882a593Smuzhiyun 	u32 *p = sprd_host->phy_delay;
308*4882a593Smuzhiyun 	u16 ctrl_2;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (timing == host->timing)
311*4882a593Smuzhiyun 		return;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
314*4882a593Smuzhiyun 	/* Select Bus Speed Mode for host */
315*4882a593Smuzhiyun 	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
316*4882a593Smuzhiyun 	switch (timing) {
317*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR12:
318*4882a593Smuzhiyun 		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
319*4882a593Smuzhiyun 		break;
320*4882a593Smuzhiyun 	case MMC_TIMING_MMC_HS:
321*4882a593Smuzhiyun 	case MMC_TIMING_SD_HS:
322*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR25:
323*4882a593Smuzhiyun 		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
324*4882a593Smuzhiyun 		break;
325*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR50:
326*4882a593Smuzhiyun 		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
327*4882a593Smuzhiyun 		break;
328*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR104:
329*4882a593Smuzhiyun 		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
330*4882a593Smuzhiyun 		break;
331*4882a593Smuzhiyun 	case MMC_TIMING_UHS_DDR50:
332*4882a593Smuzhiyun 	case MMC_TIMING_MMC_DDR52:
333*4882a593Smuzhiyun 		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	case MMC_TIMING_MMC_HS200:
336*4882a593Smuzhiyun 		ctrl_2 |= SDHCI_SPRD_CTRL_HS200;
337*4882a593Smuzhiyun 		break;
338*4882a593Smuzhiyun 	case MMC_TIMING_MMC_HS400:
339*4882a593Smuzhiyun 		ctrl_2 |= SDHCI_SPRD_CTRL_HS400;
340*4882a593Smuzhiyun 		break;
341*4882a593Smuzhiyun 	default:
342*4882a593Smuzhiyun 		break;
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (!mmc->ios.enhanced_strobe)
348*4882a593Smuzhiyun 		sdhci_writel(host, p[timing], SDHCI_SPRD_REG_32_DLL_DLY);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
sdhci_sprd_hw_reset(struct sdhci_host * host)351*4882a593Smuzhiyun static void sdhci_sprd_hw_reset(struct sdhci_host *host)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	int val;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/*
356*4882a593Smuzhiyun 	 * Note: don't use sdhci_writeb() API here since it is redirected to
357*4882a593Smuzhiyun 	 * sdhci_sprd_writeb() in which we have a workaround for
358*4882a593Smuzhiyun 	 * SDHCI_SOFTWARE_RESET which would make bit SDHCI_HW_RESET_CARD can
359*4882a593Smuzhiyun 	 * not be cleared.
360*4882a593Smuzhiyun 	 */
361*4882a593Smuzhiyun 	val = readb_relaxed(host->ioaddr + SDHCI_SOFTWARE_RESET);
362*4882a593Smuzhiyun 	val &= ~SDHCI_HW_RESET_CARD;
363*4882a593Smuzhiyun 	writeb_relaxed(val, host->ioaddr + SDHCI_SOFTWARE_RESET);
364*4882a593Smuzhiyun 	/* wait for 10 us */
365*4882a593Smuzhiyun 	usleep_range(10, 20);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	val |= SDHCI_HW_RESET_CARD;
368*4882a593Smuzhiyun 	writeb_relaxed(val, host->ioaddr + SDHCI_SOFTWARE_RESET);
369*4882a593Smuzhiyun 	usleep_range(300, 500);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
sdhci_sprd_get_max_timeout_count(struct sdhci_host * host)372*4882a593Smuzhiyun static unsigned int sdhci_sprd_get_max_timeout_count(struct sdhci_host *host)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	/* The Spredtrum controller actual maximum timeout count is 1 << 31 */
375*4882a593Smuzhiyun 	return 1 << 31;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
sdhci_sprd_get_ro(struct sdhci_host * host)378*4882a593Smuzhiyun static unsigned int sdhci_sprd_get_ro(struct sdhci_host *host)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	return 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
sdhci_sprd_request_done(struct sdhci_host * host,struct mmc_request * mrq)383*4882a593Smuzhiyun static void sdhci_sprd_request_done(struct sdhci_host *host,
384*4882a593Smuzhiyun 				    struct mmc_request *mrq)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	/* Validate if the request was from software queue firstly. */
387*4882a593Smuzhiyun 	if (mmc_hsq_finalize_request(host->mmc, mrq))
388*4882a593Smuzhiyun 		return;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	mmc_request_done(host->mmc, mrq);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static struct sdhci_ops sdhci_sprd_ops = {
394*4882a593Smuzhiyun 	.read_l = sdhci_sprd_readl,
395*4882a593Smuzhiyun 	.write_l = sdhci_sprd_writel,
396*4882a593Smuzhiyun 	.write_w = sdhci_sprd_writew,
397*4882a593Smuzhiyun 	.write_b = sdhci_sprd_writeb,
398*4882a593Smuzhiyun 	.set_clock = sdhci_sprd_set_clock,
399*4882a593Smuzhiyun 	.get_max_clock = sdhci_sprd_get_max_clock,
400*4882a593Smuzhiyun 	.get_min_clock = sdhci_sprd_get_min_clock,
401*4882a593Smuzhiyun 	.set_bus_width = sdhci_set_bus_width,
402*4882a593Smuzhiyun 	.reset = sdhci_reset,
403*4882a593Smuzhiyun 	.set_uhs_signaling = sdhci_sprd_set_uhs_signaling,
404*4882a593Smuzhiyun 	.hw_reset = sdhci_sprd_hw_reset,
405*4882a593Smuzhiyun 	.get_max_timeout_count = sdhci_sprd_get_max_timeout_count,
406*4882a593Smuzhiyun 	.get_ro = sdhci_sprd_get_ro,
407*4882a593Smuzhiyun 	.request_done = sdhci_sprd_request_done,
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun 
sdhci_sprd_check_auto_cmd23(struct mmc_host * mmc,struct mmc_request * mrq)410*4882a593Smuzhiyun static void sdhci_sprd_check_auto_cmd23(struct mmc_host *mmc,
411*4882a593Smuzhiyun 					struct mmc_request *mrq)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	struct sdhci_host *host = mmc_priv(mmc);
414*4882a593Smuzhiyun 	struct sdhci_sprd_host *sprd_host = TO_SPRD_HOST(host);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	host->flags |= sprd_host->flags & SDHCI_AUTO_CMD23;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/*
419*4882a593Smuzhiyun 	 * From version 4.10 onward, ARGUMENT2 register is also as 32-bit
420*4882a593Smuzhiyun 	 * block count register which doesn't support stuff bits of
421*4882a593Smuzhiyun 	 * CMD23 argument on Spreadtrum's sd host controller.
422*4882a593Smuzhiyun 	 */
423*4882a593Smuzhiyun 	if (host->version >= SDHCI_SPEC_410 &&
424*4882a593Smuzhiyun 	    mrq->sbc && (mrq->sbc->arg & SDHCI_SPRD_ARG2_STUFF) &&
425*4882a593Smuzhiyun 	    (host->flags & SDHCI_AUTO_CMD23))
426*4882a593Smuzhiyun 		host->flags &= ~SDHCI_AUTO_CMD23;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
sdhci_sprd_request(struct mmc_host * mmc,struct mmc_request * mrq)429*4882a593Smuzhiyun static void sdhci_sprd_request(struct mmc_host *mmc, struct mmc_request *mrq)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	sdhci_sprd_check_auto_cmd23(mmc, mrq);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	sdhci_request(mmc, mrq);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
sdhci_sprd_request_atomic(struct mmc_host * mmc,struct mmc_request * mrq)436*4882a593Smuzhiyun static int sdhci_sprd_request_atomic(struct mmc_host *mmc,
437*4882a593Smuzhiyun 				     struct mmc_request *mrq)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	sdhci_sprd_check_auto_cmd23(mmc, mrq);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	return sdhci_request_atomic(mmc, mrq);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
sdhci_sprd_voltage_switch(struct mmc_host * mmc,struct mmc_ios * ios)444*4882a593Smuzhiyun static int sdhci_sprd_voltage_switch(struct mmc_host *mmc, struct mmc_ios *ios)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	struct sdhci_host *host = mmc_priv(mmc);
447*4882a593Smuzhiyun 	struct sdhci_sprd_host *sprd_host = TO_SPRD_HOST(host);
448*4882a593Smuzhiyun 	int ret;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (!IS_ERR(mmc->supply.vqmmc)) {
451*4882a593Smuzhiyun 		ret = mmc_regulator_set_vqmmc(mmc, ios);
452*4882a593Smuzhiyun 		if (ret < 0) {
453*4882a593Smuzhiyun 			pr_err("%s: Switching signalling voltage failed\n",
454*4882a593Smuzhiyun 			       mmc_hostname(mmc));
455*4882a593Smuzhiyun 			return ret;
456*4882a593Smuzhiyun 		}
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	if (IS_ERR(sprd_host->pinctrl))
460*4882a593Smuzhiyun 		goto reset;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	switch (ios->signal_voltage) {
463*4882a593Smuzhiyun 	case MMC_SIGNAL_VOLTAGE_180:
464*4882a593Smuzhiyun 		ret = pinctrl_select_state(sprd_host->pinctrl,
465*4882a593Smuzhiyun 					   sprd_host->pins_uhs);
466*4882a593Smuzhiyun 		if (ret) {
467*4882a593Smuzhiyun 			pr_err("%s: failed to select uhs pin state\n",
468*4882a593Smuzhiyun 			       mmc_hostname(mmc));
469*4882a593Smuzhiyun 			return ret;
470*4882a593Smuzhiyun 		}
471*4882a593Smuzhiyun 		break;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	default:
474*4882a593Smuzhiyun 		fallthrough;
475*4882a593Smuzhiyun 	case MMC_SIGNAL_VOLTAGE_330:
476*4882a593Smuzhiyun 		ret = pinctrl_select_state(sprd_host->pinctrl,
477*4882a593Smuzhiyun 					   sprd_host->pins_default);
478*4882a593Smuzhiyun 		if (ret) {
479*4882a593Smuzhiyun 			pr_err("%s: failed to select default pin state\n",
480*4882a593Smuzhiyun 			       mmc_hostname(mmc));
481*4882a593Smuzhiyun 			return ret;
482*4882a593Smuzhiyun 		}
483*4882a593Smuzhiyun 		break;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* Wait for 300 ~ 500 us for pin state stable */
487*4882a593Smuzhiyun 	usleep_range(300, 500);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun reset:
490*4882a593Smuzhiyun 	sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	return 0;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
sdhci_sprd_hs400_enhanced_strobe(struct mmc_host * mmc,struct mmc_ios * ios)495*4882a593Smuzhiyun static void sdhci_sprd_hs400_enhanced_strobe(struct mmc_host *mmc,
496*4882a593Smuzhiyun 					     struct mmc_ios *ios)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	struct sdhci_host *host = mmc_priv(mmc);
499*4882a593Smuzhiyun 	struct sdhci_sprd_host *sprd_host = TO_SPRD_HOST(host);
500*4882a593Smuzhiyun 	u32 *p = sprd_host->phy_delay;
501*4882a593Smuzhiyun 	u16 ctrl_2;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (!ios->enhanced_strobe)
504*4882a593Smuzhiyun 		return;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	sdhci_sprd_sd_clk_off(host);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	/* Set HS400 enhanced strobe mode */
509*4882a593Smuzhiyun 	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
510*4882a593Smuzhiyun 	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
511*4882a593Smuzhiyun 	ctrl_2 |= SDHCI_SPRD_CTRL_HS400ES;
512*4882a593Smuzhiyun 	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	sdhci_sprd_sd_clk_on(host);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	/* Set the PHY DLL delay value for HS400 enhanced strobe mode */
517*4882a593Smuzhiyun 	sdhci_writel(host, p[MMC_TIMING_MMC_HS400 + 1],
518*4882a593Smuzhiyun 		     SDHCI_SPRD_REG_32_DLL_DLY);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
sdhci_sprd_phy_param_parse(struct sdhci_sprd_host * sprd_host,struct device_node * np)521*4882a593Smuzhiyun static void sdhci_sprd_phy_param_parse(struct sdhci_sprd_host *sprd_host,
522*4882a593Smuzhiyun 				       struct device_node *np)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	u32 *p = sprd_host->phy_delay;
525*4882a593Smuzhiyun 	int ret, i, index;
526*4882a593Smuzhiyun 	u32 val[4];
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sdhci_sprd_phy_cfgs); i++) {
529*4882a593Smuzhiyun 		ret = of_property_read_u32_array(np,
530*4882a593Smuzhiyun 				sdhci_sprd_phy_cfgs[i].property, val, 4);
531*4882a593Smuzhiyun 		if (ret)
532*4882a593Smuzhiyun 			continue;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 		index = sdhci_sprd_phy_cfgs[i].timing;
535*4882a593Smuzhiyun 		p[index] = val[0] | (val[1] << 8) | (val[2] << 16) | (val[3] << 24);
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun static const struct sdhci_pltfm_data sdhci_sprd_pdata = {
540*4882a593Smuzhiyun 	.quirks = SDHCI_QUIRK_BROKEN_CARD_DETECTION |
541*4882a593Smuzhiyun 		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
542*4882a593Smuzhiyun 		  SDHCI_QUIRK_MISSING_CAPS,
543*4882a593Smuzhiyun 	.quirks2 = SDHCI_QUIRK2_BROKEN_HS200 |
544*4882a593Smuzhiyun 		   SDHCI_QUIRK2_USE_32BIT_BLK_CNT |
545*4882a593Smuzhiyun 		   SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
546*4882a593Smuzhiyun 	.ops = &sdhci_sprd_ops,
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun 
sdhci_sprd_probe(struct platform_device * pdev)549*4882a593Smuzhiyun static int sdhci_sprd_probe(struct platform_device *pdev)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun 	struct sdhci_host *host;
552*4882a593Smuzhiyun 	struct sdhci_sprd_host *sprd_host;
553*4882a593Smuzhiyun 	struct mmc_hsq *hsq;
554*4882a593Smuzhiyun 	struct clk *clk;
555*4882a593Smuzhiyun 	int ret = 0;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	host = sdhci_pltfm_init(pdev, &sdhci_sprd_pdata, sizeof(*sprd_host));
558*4882a593Smuzhiyun 	if (IS_ERR(host))
559*4882a593Smuzhiyun 		return PTR_ERR(host);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	host->dma_mask = DMA_BIT_MASK(64);
562*4882a593Smuzhiyun 	pdev->dev.dma_mask = &host->dma_mask;
563*4882a593Smuzhiyun 	host->mmc_host_ops.request = sdhci_sprd_request;
564*4882a593Smuzhiyun 	host->mmc_host_ops.hs400_enhanced_strobe =
565*4882a593Smuzhiyun 		sdhci_sprd_hs400_enhanced_strobe;
566*4882a593Smuzhiyun 	/*
567*4882a593Smuzhiyun 	 * We can not use the standard ops to change and detect the voltage
568*4882a593Smuzhiyun 	 * signal for Spreadtrum SD host controller, since our voltage regulator
569*4882a593Smuzhiyun 	 * for I/O is fixed in hardware, that means we do not need control
570*4882a593Smuzhiyun 	 * the standard SD host controller to change the I/O voltage.
571*4882a593Smuzhiyun 	 */
572*4882a593Smuzhiyun 	host->mmc_host_ops.start_signal_voltage_switch =
573*4882a593Smuzhiyun 		sdhci_sprd_voltage_switch;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	host->mmc->caps = MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED |
576*4882a593Smuzhiyun 		MMC_CAP_WAIT_WHILE_BUSY;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	ret = mmc_of_parse(host->mmc);
579*4882a593Smuzhiyun 	if (ret)
580*4882a593Smuzhiyun 		goto pltfm_free;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	if (!mmc_card_is_removable(host->mmc))
583*4882a593Smuzhiyun 		host->mmc_host_ops.request_atomic = sdhci_sprd_request_atomic;
584*4882a593Smuzhiyun 	else
585*4882a593Smuzhiyun 		host->always_defer_done = true;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	sprd_host = TO_SPRD_HOST(host);
588*4882a593Smuzhiyun 	sdhci_sprd_phy_param_parse(sprd_host, pdev->dev.of_node);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	sprd_host->pinctrl = devm_pinctrl_get(&pdev->dev);
591*4882a593Smuzhiyun 	if (!IS_ERR(sprd_host->pinctrl)) {
592*4882a593Smuzhiyun 		sprd_host->pins_uhs =
593*4882a593Smuzhiyun 			pinctrl_lookup_state(sprd_host->pinctrl, "state_uhs");
594*4882a593Smuzhiyun 		if (IS_ERR(sprd_host->pins_uhs)) {
595*4882a593Smuzhiyun 			ret = PTR_ERR(sprd_host->pins_uhs);
596*4882a593Smuzhiyun 			goto pltfm_free;
597*4882a593Smuzhiyun 		}
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 		sprd_host->pins_default =
600*4882a593Smuzhiyun 			pinctrl_lookup_state(sprd_host->pinctrl, "default");
601*4882a593Smuzhiyun 		if (IS_ERR(sprd_host->pins_default)) {
602*4882a593Smuzhiyun 			ret = PTR_ERR(sprd_host->pins_default);
603*4882a593Smuzhiyun 			goto pltfm_free;
604*4882a593Smuzhiyun 		}
605*4882a593Smuzhiyun 	}
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	clk = devm_clk_get(&pdev->dev, "sdio");
608*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
609*4882a593Smuzhiyun 		ret = PTR_ERR(clk);
610*4882a593Smuzhiyun 		goto pltfm_free;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 	sprd_host->clk_sdio = clk;
613*4882a593Smuzhiyun 	sprd_host->base_rate = clk_get_rate(sprd_host->clk_sdio);
614*4882a593Smuzhiyun 	if (!sprd_host->base_rate)
615*4882a593Smuzhiyun 		sprd_host->base_rate = SDHCI_SPRD_CLK_DEF_RATE;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	clk = devm_clk_get(&pdev->dev, "enable");
618*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
619*4882a593Smuzhiyun 		ret = PTR_ERR(clk);
620*4882a593Smuzhiyun 		goto pltfm_free;
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 	sprd_host->clk_enable = clk;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	clk = devm_clk_get(&pdev->dev, "2x_enable");
625*4882a593Smuzhiyun 	if (!IS_ERR(clk))
626*4882a593Smuzhiyun 		sprd_host->clk_2x_enable = clk;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	ret = clk_prepare_enable(sprd_host->clk_sdio);
629*4882a593Smuzhiyun 	if (ret)
630*4882a593Smuzhiyun 		goto pltfm_free;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	ret = clk_prepare_enable(sprd_host->clk_enable);
633*4882a593Smuzhiyun 	if (ret)
634*4882a593Smuzhiyun 		goto clk_disable;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	ret = clk_prepare_enable(sprd_host->clk_2x_enable);
637*4882a593Smuzhiyun 	if (ret)
638*4882a593Smuzhiyun 		goto clk_disable2;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	sdhci_sprd_init_config(host);
641*4882a593Smuzhiyun 	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
642*4882a593Smuzhiyun 	sprd_host->version = ((host->version & SDHCI_VENDOR_VER_MASK) >>
643*4882a593Smuzhiyun 			       SDHCI_VENDOR_VER_SHIFT);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	pm_runtime_get_noresume(&pdev->dev);
646*4882a593Smuzhiyun 	pm_runtime_set_active(&pdev->dev);
647*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
648*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
649*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&pdev->dev);
650*4882a593Smuzhiyun 	pm_suspend_ignore_children(&pdev->dev, 1);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	sdhci_enable_v4_mode(host);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	/*
655*4882a593Smuzhiyun 	 * Supply the existing CAPS, but clear the UHS-I modes. This
656*4882a593Smuzhiyun 	 * will allow these modes to be specified only by device
657*4882a593Smuzhiyun 	 * tree properties through mmc_of_parse().
658*4882a593Smuzhiyun 	 */
659*4882a593Smuzhiyun 	host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
660*4882a593Smuzhiyun 	host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
661*4882a593Smuzhiyun 	host->caps1 &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_SDR104 |
662*4882a593Smuzhiyun 			 SDHCI_SUPPORT_DDR50);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	ret = sdhci_setup_host(host);
665*4882a593Smuzhiyun 	if (ret)
666*4882a593Smuzhiyun 		goto pm_runtime_disable;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	sprd_host->flags = host->flags;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	hsq = devm_kzalloc(&pdev->dev, sizeof(*hsq), GFP_KERNEL);
671*4882a593Smuzhiyun 	if (!hsq) {
672*4882a593Smuzhiyun 		ret = -ENOMEM;
673*4882a593Smuzhiyun 		goto err_cleanup_host;
674*4882a593Smuzhiyun 	}
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	ret = mmc_hsq_init(hsq, host->mmc);
677*4882a593Smuzhiyun 	if (ret)
678*4882a593Smuzhiyun 		goto err_cleanup_host;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	ret = __sdhci_add_host(host);
681*4882a593Smuzhiyun 	if (ret)
682*4882a593Smuzhiyun 		goto err_cleanup_host;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(&pdev->dev);
685*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(&pdev->dev);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	return 0;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun err_cleanup_host:
690*4882a593Smuzhiyun 	sdhci_cleanup_host(host);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun pm_runtime_disable:
693*4882a593Smuzhiyun 	pm_runtime_put_noidle(&pdev->dev);
694*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
695*4882a593Smuzhiyun 	pm_runtime_set_suspended(&pdev->dev);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	clk_disable_unprepare(sprd_host->clk_2x_enable);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun clk_disable2:
700*4882a593Smuzhiyun 	clk_disable_unprepare(sprd_host->clk_enable);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun clk_disable:
703*4882a593Smuzhiyun 	clk_disable_unprepare(sprd_host->clk_sdio);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun pltfm_free:
706*4882a593Smuzhiyun 	sdhci_pltfm_free(pdev);
707*4882a593Smuzhiyun 	return ret;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun 
sdhci_sprd_remove(struct platform_device * pdev)710*4882a593Smuzhiyun static int sdhci_sprd_remove(struct platform_device *pdev)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun 	struct sdhci_host *host = platform_get_drvdata(pdev);
713*4882a593Smuzhiyun 	struct sdhci_sprd_host *sprd_host = TO_SPRD_HOST(host);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	sdhci_remove_host(host, 0);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	clk_disable_unprepare(sprd_host->clk_sdio);
718*4882a593Smuzhiyun 	clk_disable_unprepare(sprd_host->clk_enable);
719*4882a593Smuzhiyun 	clk_disable_unprepare(sprd_host->clk_2x_enable);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	sdhci_pltfm_free(pdev);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	return 0;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun static const struct of_device_id sdhci_sprd_of_match[] = {
727*4882a593Smuzhiyun 	{ .compatible = "sprd,sdhci-r11", },
728*4882a593Smuzhiyun 	{ }
729*4882a593Smuzhiyun };
730*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sdhci_sprd_of_match);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun #ifdef CONFIG_PM
sdhci_sprd_runtime_suspend(struct device * dev)733*4882a593Smuzhiyun static int sdhci_sprd_runtime_suspend(struct device *dev)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	struct sdhci_host *host = dev_get_drvdata(dev);
736*4882a593Smuzhiyun 	struct sdhci_sprd_host *sprd_host = TO_SPRD_HOST(host);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	mmc_hsq_suspend(host->mmc);
739*4882a593Smuzhiyun 	sdhci_runtime_suspend_host(host);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	clk_disable_unprepare(sprd_host->clk_sdio);
742*4882a593Smuzhiyun 	clk_disable_unprepare(sprd_host->clk_enable);
743*4882a593Smuzhiyun 	clk_disable_unprepare(sprd_host->clk_2x_enable);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
sdhci_sprd_runtime_resume(struct device * dev)748*4882a593Smuzhiyun static int sdhci_sprd_runtime_resume(struct device *dev)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	struct sdhci_host *host = dev_get_drvdata(dev);
751*4882a593Smuzhiyun 	struct sdhci_sprd_host *sprd_host = TO_SPRD_HOST(host);
752*4882a593Smuzhiyun 	int ret;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	ret = clk_prepare_enable(sprd_host->clk_2x_enable);
755*4882a593Smuzhiyun 	if (ret)
756*4882a593Smuzhiyun 		return ret;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	ret = clk_prepare_enable(sprd_host->clk_enable);
759*4882a593Smuzhiyun 	if (ret)
760*4882a593Smuzhiyun 		goto clk_2x_disable;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	ret = clk_prepare_enable(sprd_host->clk_sdio);
763*4882a593Smuzhiyun 	if (ret)
764*4882a593Smuzhiyun 		goto clk_disable;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	sdhci_runtime_resume_host(host, 1);
767*4882a593Smuzhiyun 	mmc_hsq_resume(host->mmc);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	return 0;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun clk_disable:
772*4882a593Smuzhiyun 	clk_disable_unprepare(sprd_host->clk_enable);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun clk_2x_disable:
775*4882a593Smuzhiyun 	clk_disable_unprepare(sprd_host->clk_2x_enable);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	return ret;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun #endif
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun static const struct dev_pm_ops sdhci_sprd_pm_ops = {
782*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
783*4882a593Smuzhiyun 				pm_runtime_force_resume)
784*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(sdhci_sprd_runtime_suspend,
785*4882a593Smuzhiyun 			   sdhci_sprd_runtime_resume, NULL)
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun static struct platform_driver sdhci_sprd_driver = {
789*4882a593Smuzhiyun 	.probe = sdhci_sprd_probe,
790*4882a593Smuzhiyun 	.remove = sdhci_sprd_remove,
791*4882a593Smuzhiyun 	.driver = {
792*4882a593Smuzhiyun 		.name = "sdhci_sprd_r11",
793*4882a593Smuzhiyun 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
794*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(sdhci_sprd_of_match),
795*4882a593Smuzhiyun 		.pm = &sdhci_sprd_pm_ops,
796*4882a593Smuzhiyun 	},
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun module_platform_driver(sdhci_sprd_driver);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun MODULE_DESCRIPTION("Spreadtrum sdio host controller r11 driver");
801*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
802*4882a593Smuzhiyun MODULE_ALIAS("platform:sdhci-sprd-r11");
803