1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sc5336 driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2023 Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun //#define DEBUG
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
18*4882a593Smuzhiyun #include <linux/sysfs.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/version.h>
21*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
22*4882a593Smuzhiyun #include <linux/rk-preisp.h>
23*4882a593Smuzhiyun #include <media/media-entity.h>
24*4882a593Smuzhiyun #include <media/v4l2-async.h>
25*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
26*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
27*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
28*4882a593Smuzhiyun #include "../platform/rockchip/isp/rkisp_tb_helper.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define DRIVER_VERSION KERNEL_VERSION(0, 0x01, 0x01)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
33*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN V4L2_CID_GAIN
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define SC5336_LANES 2
37*4882a593Smuzhiyun #define SC5336_BITS_PER_SAMPLE 10
38*4882a593Smuzhiyun #define SC5336_LINK_FREQ 432000000
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define PIXEL_RATE_WITH_315M_10BIT (SC5336_LINK_FREQ * 2 * \
41*4882a593Smuzhiyun SC5336_LANES / SC5336_BITS_PER_SAMPLE)
42*4882a593Smuzhiyun #define SC5336_XVCLK_FREQ 24000000
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define CHIP_ID 0xce50
45*4882a593Smuzhiyun #define SC5336_REG_CHIP_ID 0x3107
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SC5336_REG_CTRL_MODE 0x0100
48*4882a593Smuzhiyun #define SC5336_MODE_SW_STANDBY 0x0
49*4882a593Smuzhiyun #define SC5336_MODE_STREAMING BIT(0)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define SC5336_REG_EXPOSURE_H 0x3e00
52*4882a593Smuzhiyun #define SC5336_REG_EXPOSURE_M 0x3e01
53*4882a593Smuzhiyun #define SC5336_REG_EXPOSURE_L 0x3e02
54*4882a593Smuzhiyun #define SC5336_EXPOSURE_MIN 1
55*4882a593Smuzhiyun #define SC5336_EXPOSURE_STEP 1
56*4882a593Smuzhiyun #define SC5336_VTS_MAX 0x7fff
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define SC5336_REG_DIG_GAIN 0x3e06
59*4882a593Smuzhiyun #define SC5336_REG_DIG_FINE_GAIN 0x3e07
60*4882a593Smuzhiyun #define SC5336_REG_ANA_GAIN 0x3e09
61*4882a593Smuzhiyun #define SC5336_GAIN_MIN 0x0020
62*4882a593Smuzhiyun #define SC5336_GAIN_MAX (32 * 15 * 32) //32*15*32
63*4882a593Smuzhiyun #define SC5336_GAIN_STEP 1
64*4882a593Smuzhiyun #define SC5336_GAIN_DEFAULT 0x120
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define SC5336_REG_GROUP_HOLD 0x3812
68*4882a593Smuzhiyun #define SC5336_GROUP_HOLD_START 0x00
69*4882a593Smuzhiyun #define SC5336_GROUP_HOLD_END 0x30
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define SC5336_REG_TEST_PATTERN 0x4501
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define SC5336_REG_VTS_H 0x320e
74*4882a593Smuzhiyun #define SC5336_REG_VTS_L 0x320f
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define SC5336_FLIP_MIRROR_REG 0x3221
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define SC5336_FETCH_EXP_H(VAL) (((VAL) >> 12) & 0xF)
79*4882a593Smuzhiyun #define SC5336_FETCH_EXP_M(VAL) (((VAL) >> 4) & 0xFF)
80*4882a593Smuzhiyun #define SC5336_FETCH_EXP_L(VAL) (((VAL) & 0xF) << 4)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define SC5336_FETCH_AGAIN_H(VAL) (((VAL) >> 8) & 0x03)
83*4882a593Smuzhiyun #define SC5336_FETCH_AGAIN_L(VAL) ((VAL) & 0xFF)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define SC5336_FETCH_MIRROR(VAL, ENABLE) (ENABLE ? VAL | 0x06 : VAL & 0xf9)
86*4882a593Smuzhiyun #define SC5336_FETCH_FLIP(VAL, ENABLE) (ENABLE ? VAL | 0x60 : VAL & 0x9f)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define REG_DELAY 0xFFFE
89*4882a593Smuzhiyun #define REG_NULL 0xFFFF
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define SC5336_REG_VALUE_08BIT 1
92*4882a593Smuzhiyun #define SC5336_REG_VALUE_16BIT 2
93*4882a593Smuzhiyun #define SC5336_REG_VALUE_24BIT 3
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT "rockchip,camera_default"
96*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP "rockchip,camera_sleep"
97*4882a593Smuzhiyun #define SC5336_NAME "sc5336"
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static const char * const sc5336_supply_names[] = {
100*4882a593Smuzhiyun "avdd", /* Analog power */
101*4882a593Smuzhiyun "dovdd", /* Digital I/O power */
102*4882a593Smuzhiyun "dvdd", /* Digital core power */
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define SC5336_NUM_SUPPLIES ARRAY_SIZE(sc5336_supply_names)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun struct regval {
108*4882a593Smuzhiyun u16 addr;
109*4882a593Smuzhiyun u8 val;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun struct sc5336_mode {
113*4882a593Smuzhiyun u32 bus_fmt;
114*4882a593Smuzhiyun u32 width;
115*4882a593Smuzhiyun u32 height;
116*4882a593Smuzhiyun struct v4l2_fract max_fps;
117*4882a593Smuzhiyun u32 hts_def;
118*4882a593Smuzhiyun u32 vts_def;
119*4882a593Smuzhiyun u32 exp_def;
120*4882a593Smuzhiyun const struct regval *reg_list;
121*4882a593Smuzhiyun u32 hdr_mode;
122*4882a593Smuzhiyun u32 vc[PAD_MAX];
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun struct sc5336 {
126*4882a593Smuzhiyun struct i2c_client *client;
127*4882a593Smuzhiyun struct clk *xvclk;
128*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
129*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
130*4882a593Smuzhiyun struct regulator_bulk_data supplies[SC5336_NUM_SUPPLIES];
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun struct pinctrl *pinctrl;
133*4882a593Smuzhiyun struct pinctrl_state *pins_default;
134*4882a593Smuzhiyun struct pinctrl_state *pins_sleep;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun struct v4l2_subdev subdev;
137*4882a593Smuzhiyun struct media_pad pad;
138*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
139*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
140*4882a593Smuzhiyun struct v4l2_ctrl *anal_gain;
141*4882a593Smuzhiyun struct v4l2_ctrl *digi_gain;
142*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
143*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
144*4882a593Smuzhiyun struct v4l2_ctrl *test_pattern;
145*4882a593Smuzhiyun struct mutex mutex;
146*4882a593Smuzhiyun bool streaming;
147*4882a593Smuzhiyun bool power_on;
148*4882a593Smuzhiyun const struct sc5336_mode *cur_mode;
149*4882a593Smuzhiyun struct v4l2_fract cur_fps;
150*4882a593Smuzhiyun u32 module_index;
151*4882a593Smuzhiyun const char *module_facing;
152*4882a593Smuzhiyun const char *module_name;
153*4882a593Smuzhiyun const char *len_name;
154*4882a593Smuzhiyun u32 cur_vts;
155*4882a593Smuzhiyun bool is_thunderboot;
156*4882a593Smuzhiyun bool is_first_streamoff;
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define to_sc5336(sd) container_of(sd, struct sc5336, subdev)
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun * Xclk 24Mhz
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun static const struct regval sc5336_global_regs[] = {
165*4882a593Smuzhiyun {REG_NULL, 0x00},
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun * Xclk 24Mhz
170*4882a593Smuzhiyun * max_framerate 30fps
171*4882a593Smuzhiyun * mipi_datarate per lane 864Mbps, 2lane
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun static const struct regval sc5336_linear_10_2880x1620_regs[] = {
174*4882a593Smuzhiyun {0x0103, 0x01},
175*4882a593Smuzhiyun {0x36e9, 0x80},
176*4882a593Smuzhiyun {0x37f9, 0x80},
177*4882a593Smuzhiyun {0x301f, 0x1a},
178*4882a593Smuzhiyun {0x320e, 0x07},
179*4882a593Smuzhiyun {0x320f, 0x08},
180*4882a593Smuzhiyun {0x3213, 0x04},
181*4882a593Smuzhiyun {0x3241, 0x00},
182*4882a593Smuzhiyun {0x3243, 0x01},
183*4882a593Smuzhiyun {0x3248, 0x02},
184*4882a593Smuzhiyun {0x3249, 0x0b},
185*4882a593Smuzhiyun {0x3253, 0x10},
186*4882a593Smuzhiyun {0x3258, 0x0c},
187*4882a593Smuzhiyun {0x3301, 0x0a},
188*4882a593Smuzhiyun {0x3305, 0x00},
189*4882a593Smuzhiyun {0x3306, 0x58},
190*4882a593Smuzhiyun {0x3308, 0x08},
191*4882a593Smuzhiyun {0x3309, 0xb0},
192*4882a593Smuzhiyun {0x330a, 0x00},
193*4882a593Smuzhiyun {0x330b, 0xc8},
194*4882a593Smuzhiyun {0x3314, 0x14},
195*4882a593Smuzhiyun {0x331f, 0xa1},
196*4882a593Smuzhiyun {0x3321, 0x10},
197*4882a593Smuzhiyun {0x3327, 0x14},
198*4882a593Smuzhiyun {0x3328, 0x0b},
199*4882a593Smuzhiyun {0x3329, 0x0e},
200*4882a593Smuzhiyun {0x3333, 0x10},
201*4882a593Smuzhiyun {0x3334, 0x40},
202*4882a593Smuzhiyun {0x3356, 0x10},
203*4882a593Smuzhiyun {0x3364, 0x5e},
204*4882a593Smuzhiyun {0x338f, 0x80},
205*4882a593Smuzhiyun {0x3390, 0x09},
206*4882a593Smuzhiyun {0x3391, 0x0b},
207*4882a593Smuzhiyun {0x3392, 0x0f},
208*4882a593Smuzhiyun {0x3393, 0x10},
209*4882a593Smuzhiyun {0x3394, 0x16},
210*4882a593Smuzhiyun {0x3395, 0x98},
211*4882a593Smuzhiyun {0x3396, 0x08},
212*4882a593Smuzhiyun {0x3397, 0x09},
213*4882a593Smuzhiyun {0x3398, 0x0f},
214*4882a593Smuzhiyun {0x3399, 0x0a},
215*4882a593Smuzhiyun {0x339a, 0x18},
216*4882a593Smuzhiyun {0x339b, 0x60},
217*4882a593Smuzhiyun {0x339c, 0xff},
218*4882a593Smuzhiyun {0x33ad, 0x0c},
219*4882a593Smuzhiyun {0x33ae, 0x5c},
220*4882a593Smuzhiyun {0x33af, 0x52},
221*4882a593Smuzhiyun {0x33b1, 0xa0},
222*4882a593Smuzhiyun {0x33b2, 0x38},
223*4882a593Smuzhiyun {0x33b3, 0x18},
224*4882a593Smuzhiyun {0x33f8, 0x00},
225*4882a593Smuzhiyun {0x33f9, 0x60},
226*4882a593Smuzhiyun {0x33fa, 0x00},
227*4882a593Smuzhiyun {0x33fb, 0x80},
228*4882a593Smuzhiyun {0x33fc, 0x0b},
229*4882a593Smuzhiyun {0x33fd, 0x1f},
230*4882a593Smuzhiyun {0x349f, 0x03},
231*4882a593Smuzhiyun {0x34a6, 0x0b},
232*4882a593Smuzhiyun {0x34a7, 0x1f},
233*4882a593Smuzhiyun {0x34a8, 0x08},
234*4882a593Smuzhiyun {0x34a9, 0x08},
235*4882a593Smuzhiyun {0x34aa, 0x00},
236*4882a593Smuzhiyun {0x34ab, 0xd0},
237*4882a593Smuzhiyun {0x34ac, 0x00},
238*4882a593Smuzhiyun {0x34ad, 0xf0},
239*4882a593Smuzhiyun {0x34f8, 0x3f},
240*4882a593Smuzhiyun {0x34f9, 0x08},
241*4882a593Smuzhiyun {0x3630, 0xc0},
242*4882a593Smuzhiyun {0x3631, 0x83},
243*4882a593Smuzhiyun {0x3632, 0x54},
244*4882a593Smuzhiyun {0x3633, 0x33},
245*4882a593Smuzhiyun {0x3638, 0xcf},
246*4882a593Smuzhiyun {0x363f, 0xc0},
247*4882a593Smuzhiyun {0x3641, 0x20},
248*4882a593Smuzhiyun {0x3670, 0x56},
249*4882a593Smuzhiyun {0x3674, 0xc0},
250*4882a593Smuzhiyun {0x3675, 0xa0},
251*4882a593Smuzhiyun {0x3676, 0xa0},
252*4882a593Smuzhiyun {0x3677, 0x83},
253*4882a593Smuzhiyun {0x3678, 0x86},
254*4882a593Smuzhiyun {0x3679, 0x8a},
255*4882a593Smuzhiyun {0x367c, 0x08},
256*4882a593Smuzhiyun {0x367d, 0x0f},
257*4882a593Smuzhiyun {0x367e, 0x08},
258*4882a593Smuzhiyun {0x367f, 0x0f},
259*4882a593Smuzhiyun {0x3696, 0x23},
260*4882a593Smuzhiyun {0x3697, 0x33},
261*4882a593Smuzhiyun {0x3698, 0x34},
262*4882a593Smuzhiyun {0x36a0, 0x09},
263*4882a593Smuzhiyun {0x36a1, 0x0f},
264*4882a593Smuzhiyun {0x36b0, 0x85},
265*4882a593Smuzhiyun {0x36b1, 0x8a},
266*4882a593Smuzhiyun {0x36b2, 0x95},
267*4882a593Smuzhiyun {0x36b3, 0xa6},
268*4882a593Smuzhiyun {0x36b4, 0x09},
269*4882a593Smuzhiyun {0x36b5, 0x0b},
270*4882a593Smuzhiyun {0x36b6, 0x0f},
271*4882a593Smuzhiyun {0x36ea, 0x0c},
272*4882a593Smuzhiyun {0x36eb, 0x0c},
273*4882a593Smuzhiyun {0x36ec, 0x0c},
274*4882a593Smuzhiyun {0x36ed, 0xb6},
275*4882a593Smuzhiyun {0x370f, 0x01},
276*4882a593Smuzhiyun {0x3721, 0x6c},
277*4882a593Smuzhiyun {0x3722, 0x89},
278*4882a593Smuzhiyun {0x3724, 0x21},
279*4882a593Smuzhiyun {0x3725, 0xb4},
280*4882a593Smuzhiyun {0x3727, 0x14},
281*4882a593Smuzhiyun {0x3771, 0x89},
282*4882a593Smuzhiyun {0x3772, 0x89},
283*4882a593Smuzhiyun {0x3773, 0xc5},
284*4882a593Smuzhiyun {0x377a, 0x0b},
285*4882a593Smuzhiyun {0x377b, 0x1f},
286*4882a593Smuzhiyun {0x37fa, 0x0c},
287*4882a593Smuzhiyun {0x37fb, 0x24},
288*4882a593Smuzhiyun {0x37fc, 0x01},
289*4882a593Smuzhiyun {0x37fd, 0x36},
290*4882a593Smuzhiyun {0x3901, 0x00},
291*4882a593Smuzhiyun {0x3904, 0x04},
292*4882a593Smuzhiyun {0x3905, 0x8c},
293*4882a593Smuzhiyun {0x391d, 0x04},
294*4882a593Smuzhiyun {0x391f, 0x49},
295*4882a593Smuzhiyun {0x3926, 0x21},
296*4882a593Smuzhiyun {0x3933, 0x80},
297*4882a593Smuzhiyun {0x3934, 0x0a},
298*4882a593Smuzhiyun {0x3935, 0x00},
299*4882a593Smuzhiyun {0x3936, 0xff},
300*4882a593Smuzhiyun {0x3937, 0x75},
301*4882a593Smuzhiyun {0x3938, 0x74},
302*4882a593Smuzhiyun {0x393c, 0x1e},
303*4882a593Smuzhiyun {0x39dc, 0x02},
304*4882a593Smuzhiyun {0x3e00, 0x00},
305*4882a593Smuzhiyun {0x3e01, 0x70},
306*4882a593Smuzhiyun {0x3e02, 0x00},
307*4882a593Smuzhiyun {0x3e09, 0x00},
308*4882a593Smuzhiyun {0x440d, 0x10},
309*4882a593Smuzhiyun {0x440e, 0x02},
310*4882a593Smuzhiyun {0x450d, 0x18},
311*4882a593Smuzhiyun {0x4819, 0x0b},
312*4882a593Smuzhiyun {0x481b, 0x06},
313*4882a593Smuzhiyun {0x481d, 0x17},
314*4882a593Smuzhiyun {0x481f, 0x05},
315*4882a593Smuzhiyun {0x4821, 0x0b},
316*4882a593Smuzhiyun {0x4823, 0x06},
317*4882a593Smuzhiyun {0x4825, 0x05},
318*4882a593Smuzhiyun {0x4827, 0x05},
319*4882a593Smuzhiyun {0x4829, 0x09},
320*4882a593Smuzhiyun {0x5780, 0x66},
321*4882a593Smuzhiyun {0x5787, 0x08},
322*4882a593Smuzhiyun {0x5788, 0x03},
323*4882a593Smuzhiyun {0x5789, 0x00},
324*4882a593Smuzhiyun {0x578a, 0x08},
325*4882a593Smuzhiyun {0x578b, 0x03},
326*4882a593Smuzhiyun {0x578c, 0x00},
327*4882a593Smuzhiyun {0x578d, 0x40},
328*4882a593Smuzhiyun {0x5790, 0x08},
329*4882a593Smuzhiyun {0x5791, 0x04},
330*4882a593Smuzhiyun {0x5792, 0x01},
331*4882a593Smuzhiyun {0x5793, 0x08},
332*4882a593Smuzhiyun {0x5794, 0x04},
333*4882a593Smuzhiyun {0x5795, 0x01},
334*4882a593Smuzhiyun {0x5799, 0x46},
335*4882a593Smuzhiyun {0x57aa, 0x2a},
336*4882a593Smuzhiyun {0x5ae0, 0xfe},
337*4882a593Smuzhiyun {0x5ae1, 0x40},
338*4882a593Smuzhiyun {0x5ae2, 0x38},
339*4882a593Smuzhiyun {0x5ae3, 0x30},
340*4882a593Smuzhiyun {0x5ae4, 0x0c},
341*4882a593Smuzhiyun {0x5ae5, 0x38},
342*4882a593Smuzhiyun {0x5ae6, 0x30},
343*4882a593Smuzhiyun {0x5ae7, 0x28},
344*4882a593Smuzhiyun {0x5ae8, 0x3f},
345*4882a593Smuzhiyun {0x5ae9, 0x34},
346*4882a593Smuzhiyun {0x5aea, 0x2c},
347*4882a593Smuzhiyun {0x5aeb, 0x3f},
348*4882a593Smuzhiyun {0x5aec, 0x34},
349*4882a593Smuzhiyun {0x5aed, 0x2c},
350*4882a593Smuzhiyun {0x36e9, 0x20},
351*4882a593Smuzhiyun {0x37f9, 0x20},
352*4882a593Smuzhiyun {REG_NULL, 0x00},
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun static const struct sc5336_mode supported_modes[] = {
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun .width = 2880,
358*4882a593Smuzhiyun .height = 1620,
359*4882a593Smuzhiyun .max_fps = {
360*4882a593Smuzhiyun .numerator = 10000,
361*4882a593Smuzhiyun .denominator = 300000,
362*4882a593Smuzhiyun },
363*4882a593Smuzhiyun .exp_def = 0x0080 * 4,
364*4882a593Smuzhiyun .hts_def = 0x0654 * 2,
365*4882a593Smuzhiyun .vts_def = 0x0708,
366*4882a593Smuzhiyun .bus_fmt = MEDIA_BUS_FMT_SBGGR10_1X10,
367*4882a593Smuzhiyun .reg_list = sc5336_linear_10_2880x1620_regs,
368*4882a593Smuzhiyun .hdr_mode = NO_HDR,
369*4882a593Smuzhiyun .vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
374*4882a593Smuzhiyun SC5336_LINK_FREQ
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun static const char * const sc5336_test_pattern_menu[] = {
378*4882a593Smuzhiyun "Disabled",
379*4882a593Smuzhiyun "Vertical Gray Bar Type 1",
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* Write registers up to 4 at a time */
sc5336_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)383*4882a593Smuzhiyun static int sc5336_write_reg(struct i2c_client *client, u16 reg,
384*4882a593Smuzhiyun u32 len, u32 val)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun u32 buf_i, val_i;
387*4882a593Smuzhiyun u8 buf[6];
388*4882a593Smuzhiyun u8 *val_p;
389*4882a593Smuzhiyun __be32 val_be;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (len > 4)
392*4882a593Smuzhiyun return -EINVAL;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun buf[0] = reg >> 8;
395*4882a593Smuzhiyun buf[1] = reg & 0xff;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun val_be = cpu_to_be32(val);
398*4882a593Smuzhiyun val_p = (u8 *)&val_be;
399*4882a593Smuzhiyun buf_i = 2;
400*4882a593Smuzhiyun val_i = 4 - len;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun while (val_i < 4)
403*4882a593Smuzhiyun buf[buf_i++] = val_p[val_i++];
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun if (i2c_master_send(client, buf, len + 2) != len + 2)
406*4882a593Smuzhiyun return -EIO;
407*4882a593Smuzhiyun return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
sc5336_write_array(struct i2c_client * client,const struct regval * regs)410*4882a593Smuzhiyun static int sc5336_write_array(struct i2c_client *client,
411*4882a593Smuzhiyun const struct regval *regs)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun u32 i;
414*4882a593Smuzhiyun int ret = 0;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++)
417*4882a593Smuzhiyun ret = sc5336_write_reg(client, regs[i].addr,
418*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT, regs[i].val);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return ret;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /* Read registers up to 4 at a time */
sc5336_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)424*4882a593Smuzhiyun static int sc5336_read_reg(struct i2c_client *client, u16 reg, unsigned int len,
425*4882a593Smuzhiyun u32 *val)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct i2c_msg msgs[2];
428*4882a593Smuzhiyun u8 *data_be_p;
429*4882a593Smuzhiyun __be32 data_be = 0;
430*4882a593Smuzhiyun __be16 reg_addr_be = cpu_to_be16(reg);
431*4882a593Smuzhiyun int ret;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (len > 4 || !len)
434*4882a593Smuzhiyun return -EINVAL;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun data_be_p = (u8 *)&data_be;
437*4882a593Smuzhiyun /* Write register address */
438*4882a593Smuzhiyun msgs[0].addr = client->addr;
439*4882a593Smuzhiyun msgs[0].flags = 0;
440*4882a593Smuzhiyun msgs[0].len = 2;
441*4882a593Smuzhiyun msgs[0].buf = (u8 *)®_addr_be;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* Read data from register */
444*4882a593Smuzhiyun msgs[1].addr = client->addr;
445*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
446*4882a593Smuzhiyun msgs[1].len = len;
447*4882a593Smuzhiyun msgs[1].buf = &data_be_p[4 - len];
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
450*4882a593Smuzhiyun if (ret != ARRAY_SIZE(msgs))
451*4882a593Smuzhiyun return -EIO;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun *val = be32_to_cpu(data_be);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
sc5336_set_gain_reg(struct sc5336 * sc5336,u32 gain)458*4882a593Smuzhiyun static int sc5336_set_gain_reg(struct sc5336 *sc5336, u32 gain)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun u32 coarse_again = 0, coarse_dgian = 0, fine_dgian = 0;
461*4882a593Smuzhiyun u32 gain_factor;
462*4882a593Smuzhiyun int ret = 0;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (gain < 32)
465*4882a593Smuzhiyun gain = 32;
466*4882a593Smuzhiyun else if (gain > SC5336_GAIN_MAX)
467*4882a593Smuzhiyun gain = SC5336_GAIN_MAX;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun gain_factor = gain * 1000 / 32;
470*4882a593Smuzhiyun if (gain_factor < 2000) {
471*4882a593Smuzhiyun coarse_again = 0x00;
472*4882a593Smuzhiyun coarse_dgian = 0x00;
473*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 1000;
474*4882a593Smuzhiyun } else if (gain_factor < 4000) {
475*4882a593Smuzhiyun coarse_again = 0x08;
476*4882a593Smuzhiyun coarse_dgian = 0x00;
477*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 2000;
478*4882a593Smuzhiyun } else if (gain_factor < 8000) {
479*4882a593Smuzhiyun coarse_again = 0x09;
480*4882a593Smuzhiyun coarse_dgian = 0x00;
481*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 4000;
482*4882a593Smuzhiyun } else if (gain_factor < 16000) {
483*4882a593Smuzhiyun coarse_again = 0x0b;
484*4882a593Smuzhiyun coarse_dgian = 0x00;
485*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 8000;
486*4882a593Smuzhiyun } else if (gain_factor < 32000) {
487*4882a593Smuzhiyun coarse_again = 0x0f;
488*4882a593Smuzhiyun coarse_dgian = 0x00;
489*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 16000;
490*4882a593Smuzhiyun } else if (gain_factor < 32000 * 2) {
491*4882a593Smuzhiyun coarse_again = 0x1f;
492*4882a593Smuzhiyun coarse_dgian = 0x00;
493*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 32000;
494*4882a593Smuzhiyun } else if (gain_factor < 32000 * 4) {
495*4882a593Smuzhiyun //open dgain begin max digital gain 4X
496*4882a593Smuzhiyun coarse_again = 0x1f;
497*4882a593Smuzhiyun coarse_dgian = 0x01;
498*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 32000 / 2;
499*4882a593Smuzhiyun } else if (gain_factor < 32000 * 8) {
500*4882a593Smuzhiyun coarse_again = 0x1f;
501*4882a593Smuzhiyun coarse_dgian = 0x03;
502*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 32000 / 4;
503*4882a593Smuzhiyun } else if (gain_factor < 32000 * 15) {
504*4882a593Smuzhiyun coarse_again = 0x1f;
505*4882a593Smuzhiyun coarse_dgian = 0x07;
506*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 32000 / 8;
507*4882a593Smuzhiyun } else {
508*4882a593Smuzhiyun coarse_again = 0x1f;
509*4882a593Smuzhiyun coarse_dgian = 0x07;
510*4882a593Smuzhiyun fine_dgian = 0xf0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun ret = sc5336_write_reg(sc5336->client,
514*4882a593Smuzhiyun SC5336_REG_DIG_GAIN,
515*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT,
516*4882a593Smuzhiyun coarse_dgian);
517*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client,
518*4882a593Smuzhiyun SC5336_REG_DIG_FINE_GAIN,
519*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT,
520*4882a593Smuzhiyun fine_dgian);
521*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client,
522*4882a593Smuzhiyun SC5336_REG_ANA_GAIN,
523*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT,
524*4882a593Smuzhiyun coarse_again);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return ret;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
sc5336_get_reso_dist(const struct sc5336_mode * mode,struct v4l2_mbus_framefmt * framefmt)529*4882a593Smuzhiyun static int sc5336_get_reso_dist(const struct sc5336_mode *mode,
530*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun return abs(mode->width - framefmt->width) +
533*4882a593Smuzhiyun abs(mode->height - framefmt->height);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun static const struct sc5336_mode *
sc5336_find_best_fit(struct v4l2_subdev_format * fmt)537*4882a593Smuzhiyun sc5336_find_best_fit(struct v4l2_subdev_format *fmt)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt = &fmt->format;
540*4882a593Smuzhiyun int dist;
541*4882a593Smuzhiyun int cur_best_fit = 0;
542*4882a593Smuzhiyun int cur_best_fit_dist = -1;
543*4882a593Smuzhiyun unsigned int i;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
546*4882a593Smuzhiyun dist = sc5336_get_reso_dist(&supported_modes[i], framefmt);
547*4882a593Smuzhiyun if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
548*4882a593Smuzhiyun cur_best_fit_dist = dist;
549*4882a593Smuzhiyun cur_best_fit = i;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun return &supported_modes[cur_best_fit];
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
sc5336_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)556*4882a593Smuzhiyun static int sc5336_set_fmt(struct v4l2_subdev *sd,
557*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
558*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct sc5336 *sc5336 = to_sc5336(sd);
561*4882a593Smuzhiyun const struct sc5336_mode *mode;
562*4882a593Smuzhiyun s64 h_blank, vblank_def;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun mutex_lock(&sc5336->mutex);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun mode = sc5336_find_best_fit(fmt);
567*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
568*4882a593Smuzhiyun fmt->format.width = mode->width;
569*4882a593Smuzhiyun fmt->format.height = mode->height;
570*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
571*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
572*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
573*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
574*4882a593Smuzhiyun #else
575*4882a593Smuzhiyun mutex_unlock(&sc5336->mutex);
576*4882a593Smuzhiyun return -ENOTTY;
577*4882a593Smuzhiyun #endif
578*4882a593Smuzhiyun } else {
579*4882a593Smuzhiyun sc5336->cur_mode = mode;
580*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
581*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc5336->hblank, h_blank,
582*4882a593Smuzhiyun h_blank, 1, h_blank);
583*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
584*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc5336->vblank, vblank_def,
585*4882a593Smuzhiyun SC5336_VTS_MAX - mode->height,
586*4882a593Smuzhiyun 1, vblank_def);
587*4882a593Smuzhiyun sc5336->cur_fps = mode->max_fps;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun mutex_unlock(&sc5336->mutex);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun return 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
sc5336_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)595*4882a593Smuzhiyun static int sc5336_get_fmt(struct v4l2_subdev *sd,
596*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
597*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct sc5336 *sc5336 = to_sc5336(sd);
600*4882a593Smuzhiyun const struct sc5336_mode *mode = sc5336->cur_mode;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun mutex_lock(&sc5336->mutex);
603*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
604*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
605*4882a593Smuzhiyun fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
606*4882a593Smuzhiyun #else
607*4882a593Smuzhiyun mutex_unlock(&sc5336->mutex);
608*4882a593Smuzhiyun return -ENOTTY;
609*4882a593Smuzhiyun #endif
610*4882a593Smuzhiyun } else {
611*4882a593Smuzhiyun fmt->format.width = mode->width;
612*4882a593Smuzhiyun fmt->format.height = mode->height;
613*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
614*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
615*4882a593Smuzhiyun /* format info: width/height/data type/virctual channel */
616*4882a593Smuzhiyun if (fmt->pad < PAD_MAX && mode->hdr_mode != NO_HDR)
617*4882a593Smuzhiyun fmt->reserved[0] = mode->vc[fmt->pad];
618*4882a593Smuzhiyun else
619*4882a593Smuzhiyun fmt->reserved[0] = mode->vc[PAD0];
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun mutex_unlock(&sc5336->mutex);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
sc5336_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)626*4882a593Smuzhiyun static int sc5336_enum_mbus_code(struct v4l2_subdev *sd,
627*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
628*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun struct sc5336 *sc5336 = to_sc5336(sd);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (code->index != 0)
633*4882a593Smuzhiyun return -EINVAL;
634*4882a593Smuzhiyun code->code = sc5336->cur_mode->bus_fmt;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
sc5336_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)639*4882a593Smuzhiyun static int sc5336_enum_frame_sizes(struct v4l2_subdev *sd,
640*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
641*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun if (fse->index >= ARRAY_SIZE(supported_modes))
644*4882a593Smuzhiyun return -EINVAL;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (fse->code != supported_modes[0].bus_fmt)
647*4882a593Smuzhiyun return -EINVAL;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
650*4882a593Smuzhiyun fse->max_width = supported_modes[fse->index].width;
651*4882a593Smuzhiyun fse->max_height = supported_modes[fse->index].height;
652*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun return 0;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
sc5336_enable_test_pattern(struct sc5336 * sc5336,u32 pattern)657*4882a593Smuzhiyun static int sc5336_enable_test_pattern(struct sc5336 *sc5336, u32 pattern)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun int ret = 0;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun if (pattern) {
662*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client, 0x4501, SC5336_REG_VALUE_08BIT, 0xac);
663*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client, 0x3902, SC5336_REG_VALUE_08BIT, 0x80);
664*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client, 0x3e07, SC5336_REG_VALUE_08BIT, 0x40);
665*4882a593Smuzhiyun } else {
666*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client, 0x4501, SC5336_REG_VALUE_08BIT, 0xa4);
667*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client, 0x3902, SC5336_REG_VALUE_08BIT, 0xc0);
668*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client, 0x3e07, SC5336_REG_VALUE_08BIT, 0x80);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun return ret;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
sc5336_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)674*4882a593Smuzhiyun static int sc5336_g_frame_interval(struct v4l2_subdev *sd,
675*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct sc5336 *sc5336 = to_sc5336(sd);
678*4882a593Smuzhiyun const struct sc5336_mode *mode = sc5336->cur_mode;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun if (sc5336->streaming)
681*4882a593Smuzhiyun fi->interval = sc5336->cur_fps;
682*4882a593Smuzhiyun else
683*4882a593Smuzhiyun fi->interval = mode->max_fps;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
sc5336_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)688*4882a593Smuzhiyun static int sc5336_g_mbus_config(struct v4l2_subdev *sd,
689*4882a593Smuzhiyun unsigned int pad_id,
690*4882a593Smuzhiyun struct v4l2_mbus_config *config)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun struct sc5336 *sc5336 = to_sc5336(sd);
693*4882a593Smuzhiyun const struct sc5336_mode *mode = sc5336->cur_mode;
694*4882a593Smuzhiyun u32 val = 1 << (SC5336_LANES - 1) |
695*4882a593Smuzhiyun V4L2_MBUS_CSI2_CHANNEL_0 |
696*4882a593Smuzhiyun V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun if (mode->hdr_mode != NO_HDR)
699*4882a593Smuzhiyun val |= V4L2_MBUS_CSI2_CHANNEL_1;
700*4882a593Smuzhiyun if (mode->hdr_mode == HDR_X3)
701*4882a593Smuzhiyun val |= V4L2_MBUS_CSI2_CHANNEL_2;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun config->type = V4L2_MBUS_CSI2_DPHY;
704*4882a593Smuzhiyun config->flags = val;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun return 0;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
sc5336_get_module_inf(struct sc5336 * sc5336,struct rkmodule_inf * inf)709*4882a593Smuzhiyun static void sc5336_get_module_inf(struct sc5336 *sc5336,
710*4882a593Smuzhiyun struct rkmodule_inf *inf)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun memset(inf, 0, sizeof(*inf));
713*4882a593Smuzhiyun strscpy(inf->base.sensor, SC5336_NAME, sizeof(inf->base.sensor));
714*4882a593Smuzhiyun strscpy(inf->base.module, sc5336->module_name,
715*4882a593Smuzhiyun sizeof(inf->base.module));
716*4882a593Smuzhiyun strscpy(inf->base.lens, sc5336->len_name, sizeof(inf->base.lens));
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
sc5336_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)719*4882a593Smuzhiyun static long sc5336_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct sc5336 *sc5336 = to_sc5336(sd);
722*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
723*4882a593Smuzhiyun u32 i, h, w;
724*4882a593Smuzhiyun long ret = 0;
725*4882a593Smuzhiyun u32 stream = 0;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun switch (cmd) {
728*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
729*4882a593Smuzhiyun sc5336_get_module_inf(sc5336, (struct rkmodule_inf *)arg);
730*4882a593Smuzhiyun break;
731*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
732*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
733*4882a593Smuzhiyun hdr->esp.mode = HDR_NORMAL_VC;
734*4882a593Smuzhiyun hdr->hdr_mode = sc5336->cur_mode->hdr_mode;
735*4882a593Smuzhiyun break;
736*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
737*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
738*4882a593Smuzhiyun w = sc5336->cur_mode->width;
739*4882a593Smuzhiyun h = sc5336->cur_mode->height;
740*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
741*4882a593Smuzhiyun if (w == supported_modes[i].width &&
742*4882a593Smuzhiyun h == supported_modes[i].height &&
743*4882a593Smuzhiyun supported_modes[i].hdr_mode == hdr->hdr_mode) {
744*4882a593Smuzhiyun sc5336->cur_mode = &supported_modes[i];
745*4882a593Smuzhiyun break;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun if (i == ARRAY_SIZE(supported_modes)) {
749*4882a593Smuzhiyun dev_err(&sc5336->client->dev,
750*4882a593Smuzhiyun "not find hdr mode:%d %dx%d config\n",
751*4882a593Smuzhiyun hdr->hdr_mode, w, h);
752*4882a593Smuzhiyun ret = -EINVAL;
753*4882a593Smuzhiyun } else {
754*4882a593Smuzhiyun w = sc5336->cur_mode->hts_def - sc5336->cur_mode->width;
755*4882a593Smuzhiyun h = sc5336->cur_mode->vts_def - sc5336->cur_mode->height;
756*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc5336->hblank, w, w, 1, w);
757*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc5336->vblank, h,
758*4882a593Smuzhiyun SC5336_VTS_MAX - sc5336->cur_mode->height, 1, h);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun break;
761*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
762*4882a593Smuzhiyun break;
763*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun stream = *((u32 *)arg);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun if (stream)
768*4882a593Smuzhiyun ret = sc5336_write_reg(sc5336->client, SC5336_REG_CTRL_MODE,
769*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT, SC5336_MODE_STREAMING);
770*4882a593Smuzhiyun else
771*4882a593Smuzhiyun ret = sc5336_write_reg(sc5336->client, SC5336_REG_CTRL_MODE,
772*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT, SC5336_MODE_SW_STANDBY);
773*4882a593Smuzhiyun break;
774*4882a593Smuzhiyun default:
775*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
776*4882a593Smuzhiyun break;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun return ret;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
sc5336_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)783*4882a593Smuzhiyun static long sc5336_compat_ioctl32(struct v4l2_subdev *sd,
784*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun void __user *up = compat_ptr(arg);
787*4882a593Smuzhiyun struct rkmodule_inf *inf;
788*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
789*4882a593Smuzhiyun struct preisp_hdrae_exp_s *hdrae;
790*4882a593Smuzhiyun long ret;
791*4882a593Smuzhiyun u32 stream = 0;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun switch (cmd) {
794*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
795*4882a593Smuzhiyun inf = kzalloc(sizeof(*inf), GFP_KERNEL);
796*4882a593Smuzhiyun if (!inf) {
797*4882a593Smuzhiyun ret = -ENOMEM;
798*4882a593Smuzhiyun return ret;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun ret = sc5336_ioctl(sd, cmd, inf);
802*4882a593Smuzhiyun if (!ret) {
803*4882a593Smuzhiyun if (copy_to_user(up, inf, sizeof(*inf)))
804*4882a593Smuzhiyun ret = -EFAULT;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun kfree(inf);
807*4882a593Smuzhiyun break;
808*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
809*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
810*4882a593Smuzhiyun if (!hdr) {
811*4882a593Smuzhiyun ret = -ENOMEM;
812*4882a593Smuzhiyun return ret;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun ret = sc5336_ioctl(sd, cmd, hdr);
816*4882a593Smuzhiyun if (!ret) {
817*4882a593Smuzhiyun if (copy_to_user(up, hdr, sizeof(*hdr)))
818*4882a593Smuzhiyun ret = -EFAULT;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun kfree(hdr);
821*4882a593Smuzhiyun break;
822*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
823*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
824*4882a593Smuzhiyun if (!hdr) {
825*4882a593Smuzhiyun ret = -ENOMEM;
826*4882a593Smuzhiyun return ret;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun ret = copy_from_user(hdr, up, sizeof(*hdr));
830*4882a593Smuzhiyun if (!ret)
831*4882a593Smuzhiyun ret = sc5336_ioctl(sd, cmd, hdr);
832*4882a593Smuzhiyun else
833*4882a593Smuzhiyun ret = -EFAULT;
834*4882a593Smuzhiyun kfree(hdr);
835*4882a593Smuzhiyun break;
836*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
837*4882a593Smuzhiyun hdrae = kzalloc(sizeof(*hdrae), GFP_KERNEL);
838*4882a593Smuzhiyun if (!hdrae) {
839*4882a593Smuzhiyun ret = -ENOMEM;
840*4882a593Smuzhiyun return ret;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun ret = copy_from_user(hdrae, up, sizeof(*hdrae));
844*4882a593Smuzhiyun if (!ret)
845*4882a593Smuzhiyun ret = sc5336_ioctl(sd, cmd, hdrae);
846*4882a593Smuzhiyun else
847*4882a593Smuzhiyun ret = -EFAULT;
848*4882a593Smuzhiyun kfree(hdrae);
849*4882a593Smuzhiyun break;
850*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
851*4882a593Smuzhiyun ret = copy_from_user(&stream, up, sizeof(u32));
852*4882a593Smuzhiyun if (!ret)
853*4882a593Smuzhiyun ret = sc5336_ioctl(sd, cmd, &stream);
854*4882a593Smuzhiyun else
855*4882a593Smuzhiyun ret = -EFAULT;
856*4882a593Smuzhiyun break;
857*4882a593Smuzhiyun default:
858*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
859*4882a593Smuzhiyun break;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun return ret;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun #endif
865*4882a593Smuzhiyun
__sc5336_start_stream(struct sc5336 * sc5336)866*4882a593Smuzhiyun static int __sc5336_start_stream(struct sc5336 *sc5336)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun int ret;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (!sc5336->is_thunderboot) {
871*4882a593Smuzhiyun ret = sc5336_write_array(sc5336->client, sc5336->cur_mode->reg_list);
872*4882a593Smuzhiyun if (ret)
873*4882a593Smuzhiyun return ret;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* In case these controls are set before streaming */
876*4882a593Smuzhiyun ret = __v4l2_ctrl_handler_setup(&sc5336->ctrl_handler);
877*4882a593Smuzhiyun if (ret)
878*4882a593Smuzhiyun return ret;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun return sc5336_write_reg(sc5336->client, SC5336_REG_CTRL_MODE,
882*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT, SC5336_MODE_STREAMING);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
__sc5336_stop_stream(struct sc5336 * sc5336)885*4882a593Smuzhiyun static int __sc5336_stop_stream(struct sc5336 *sc5336)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun if (sc5336->is_thunderboot) {
888*4882a593Smuzhiyun sc5336->is_first_streamoff = true;
889*4882a593Smuzhiyun pm_runtime_put(&sc5336->client->dev);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun return sc5336_write_reg(sc5336->client, SC5336_REG_CTRL_MODE,
892*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT, SC5336_MODE_SW_STANDBY);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun static int __sc5336_power_on(struct sc5336 *sc5336);
sc5336_s_stream(struct v4l2_subdev * sd,int on)896*4882a593Smuzhiyun static int sc5336_s_stream(struct v4l2_subdev *sd, int on)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun struct sc5336 *sc5336 = to_sc5336(sd);
899*4882a593Smuzhiyun struct i2c_client *client = sc5336->client;
900*4882a593Smuzhiyun int ret = 0;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun mutex_lock(&sc5336->mutex);
903*4882a593Smuzhiyun on = !!on;
904*4882a593Smuzhiyun if (on == sc5336->streaming)
905*4882a593Smuzhiyun goto unlock_and_return;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun if (on) {
908*4882a593Smuzhiyun if (sc5336->is_thunderboot && rkisp_tb_get_state() == RKISP_TB_NG) {
909*4882a593Smuzhiyun sc5336->is_thunderboot = false;
910*4882a593Smuzhiyun __sc5336_power_on(sc5336);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
914*4882a593Smuzhiyun if (ret < 0) {
915*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
916*4882a593Smuzhiyun goto unlock_and_return;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun ret = __sc5336_start_stream(sc5336);
920*4882a593Smuzhiyun if (ret) {
921*4882a593Smuzhiyun v4l2_err(sd, "start stream failed while write regs\n");
922*4882a593Smuzhiyun pm_runtime_put(&client->dev);
923*4882a593Smuzhiyun goto unlock_and_return;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun } else {
926*4882a593Smuzhiyun __sc5336_stop_stream(sc5336);
927*4882a593Smuzhiyun pm_runtime_put(&client->dev);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun sc5336->streaming = on;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun unlock_and_return:
933*4882a593Smuzhiyun mutex_unlock(&sc5336->mutex);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun return ret;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
sc5336_s_power(struct v4l2_subdev * sd,int on)938*4882a593Smuzhiyun static int sc5336_s_power(struct v4l2_subdev *sd, int on)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun struct sc5336 *sc5336 = to_sc5336(sd);
941*4882a593Smuzhiyun struct i2c_client *client = sc5336->client;
942*4882a593Smuzhiyun int ret = 0;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun mutex_lock(&sc5336->mutex);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* If the power state is not modified - no work to do. */
947*4882a593Smuzhiyun if (sc5336->power_on == !!on)
948*4882a593Smuzhiyun goto unlock_and_return;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun if (on) {
951*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
952*4882a593Smuzhiyun if (ret < 0) {
953*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
954*4882a593Smuzhiyun goto unlock_and_return;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun if (!sc5336->is_thunderboot) {
958*4882a593Smuzhiyun ret = sc5336_write_array(sc5336->client, sc5336_global_regs);
959*4882a593Smuzhiyun if (ret) {
960*4882a593Smuzhiyun v4l2_err(sd, "could not set init registers\n");
961*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
962*4882a593Smuzhiyun goto unlock_and_return;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun sc5336->power_on = true;
967*4882a593Smuzhiyun } else {
968*4882a593Smuzhiyun pm_runtime_put(&client->dev);
969*4882a593Smuzhiyun sc5336->power_on = false;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun unlock_and_return:
973*4882a593Smuzhiyun mutex_unlock(&sc5336->mutex);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun return ret;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
sc5336_cal_delay(u32 cycles)979*4882a593Smuzhiyun static inline u32 sc5336_cal_delay(u32 cycles)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun return DIV_ROUND_UP(cycles, SC5336_XVCLK_FREQ / 1000 / 1000);
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
__sc5336_power_on(struct sc5336 * sc5336)984*4882a593Smuzhiyun static int __sc5336_power_on(struct sc5336 *sc5336)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun int ret;
987*4882a593Smuzhiyun u32 delay_us;
988*4882a593Smuzhiyun struct device *dev = &sc5336->client->dev;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(sc5336->pins_default)) {
991*4882a593Smuzhiyun ret = pinctrl_select_state(sc5336->pinctrl,
992*4882a593Smuzhiyun sc5336->pins_default);
993*4882a593Smuzhiyun if (ret < 0)
994*4882a593Smuzhiyun dev_err(dev, "could not set pins\n");
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun ret = clk_set_rate(sc5336->xvclk, SC5336_XVCLK_FREQ);
997*4882a593Smuzhiyun if (ret < 0)
998*4882a593Smuzhiyun dev_warn(dev, "Failed to set xvclk rate (24MHz)\n");
999*4882a593Smuzhiyun if (clk_get_rate(sc5336->xvclk) != SC5336_XVCLK_FREQ)
1000*4882a593Smuzhiyun dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
1001*4882a593Smuzhiyun ret = clk_prepare_enable(sc5336->xvclk);
1002*4882a593Smuzhiyun if (ret < 0) {
1003*4882a593Smuzhiyun dev_err(dev, "Failed to enable xvclk\n");
1004*4882a593Smuzhiyun return ret;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun if (sc5336->is_thunderboot)
1007*4882a593Smuzhiyun return 0;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun if (!IS_ERR(sc5336->reset_gpio))
1010*4882a593Smuzhiyun gpiod_set_value_cansleep(sc5336->reset_gpio, 0);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun ret = regulator_bulk_enable(SC5336_NUM_SUPPLIES, sc5336->supplies);
1013*4882a593Smuzhiyun if (ret < 0) {
1014*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators\n");
1015*4882a593Smuzhiyun goto disable_clk;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun if (!IS_ERR(sc5336->reset_gpio))
1019*4882a593Smuzhiyun gpiod_set_value_cansleep(sc5336->reset_gpio, 1);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun usleep_range(500, 1000);
1022*4882a593Smuzhiyun if (!IS_ERR(sc5336->pwdn_gpio))
1023*4882a593Smuzhiyun gpiod_set_value_cansleep(sc5336->pwdn_gpio, 1);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (!IS_ERR(sc5336->reset_gpio))
1026*4882a593Smuzhiyun usleep_range(6000, 8000);
1027*4882a593Smuzhiyun else
1028*4882a593Smuzhiyun usleep_range(12000, 16000);
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun /* 8192 cycles prior to first SCCB transaction */
1031*4882a593Smuzhiyun delay_us = sc5336_cal_delay(8192);
1032*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun return 0;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun disable_clk:
1037*4882a593Smuzhiyun clk_disable_unprepare(sc5336->xvclk);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun return ret;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
__sc5336_power_off(struct sc5336 * sc5336)1042*4882a593Smuzhiyun static void __sc5336_power_off(struct sc5336 *sc5336)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun int ret;
1045*4882a593Smuzhiyun struct device *dev = &sc5336->client->dev;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun clk_disable_unprepare(sc5336->xvclk);
1048*4882a593Smuzhiyun if (sc5336->is_thunderboot) {
1049*4882a593Smuzhiyun if (sc5336->is_first_streamoff) {
1050*4882a593Smuzhiyun sc5336->is_thunderboot = false;
1051*4882a593Smuzhiyun sc5336->is_first_streamoff = false;
1052*4882a593Smuzhiyun } else {
1053*4882a593Smuzhiyun return;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun if (!IS_ERR(sc5336->pwdn_gpio))
1058*4882a593Smuzhiyun gpiod_set_value_cansleep(sc5336->pwdn_gpio, 0);
1059*4882a593Smuzhiyun if (!IS_ERR(sc5336->reset_gpio))
1060*4882a593Smuzhiyun gpiod_set_value_cansleep(sc5336->reset_gpio, 0);
1061*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(sc5336->pins_sleep)) {
1062*4882a593Smuzhiyun ret = pinctrl_select_state(sc5336->pinctrl,
1063*4882a593Smuzhiyun sc5336->pins_sleep);
1064*4882a593Smuzhiyun if (ret < 0)
1065*4882a593Smuzhiyun dev_dbg(dev, "could not set pins\n");
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun regulator_bulk_disable(SC5336_NUM_SUPPLIES, sc5336->supplies);
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
sc5336_runtime_resume(struct device * dev)1070*4882a593Smuzhiyun static int sc5336_runtime_resume(struct device *dev)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1073*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1074*4882a593Smuzhiyun struct sc5336 *sc5336 = to_sc5336(sd);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun return __sc5336_power_on(sc5336);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
sc5336_runtime_suspend(struct device * dev)1079*4882a593Smuzhiyun static int sc5336_runtime_suspend(struct device *dev)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1082*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1083*4882a593Smuzhiyun struct sc5336 *sc5336 = to_sc5336(sd);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun __sc5336_power_off(sc5336);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun return 0;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
sc5336_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1091*4882a593Smuzhiyun static int sc5336_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun struct sc5336 *sc5336 = to_sc5336(sd);
1094*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
1095*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
1096*4882a593Smuzhiyun const struct sc5336_mode *def_mode = &supported_modes[0];
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun mutex_lock(&sc5336->mutex);
1099*4882a593Smuzhiyun /* Initialize try_fmt */
1100*4882a593Smuzhiyun try_fmt->width = def_mode->width;
1101*4882a593Smuzhiyun try_fmt->height = def_mode->height;
1102*4882a593Smuzhiyun try_fmt->code = def_mode->bus_fmt;
1103*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun mutex_unlock(&sc5336->mutex);
1106*4882a593Smuzhiyun /* No crop or compose */
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun return 0;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun #endif
1111*4882a593Smuzhiyun
sc5336_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)1112*4882a593Smuzhiyun static int sc5336_enum_frame_interval(struct v4l2_subdev *sd,
1113*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1114*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun if (fie->index >= ARRAY_SIZE(supported_modes))
1117*4882a593Smuzhiyun return -EINVAL;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun fie->code = supported_modes[fie->index].bus_fmt;
1120*4882a593Smuzhiyun fie->width = supported_modes[fie->index].width;
1121*4882a593Smuzhiyun fie->height = supported_modes[fie->index].height;
1122*4882a593Smuzhiyun fie->interval = supported_modes[fie->index].max_fps;
1123*4882a593Smuzhiyun fie->reserved[0] = supported_modes[fie->index].hdr_mode;
1124*4882a593Smuzhiyun return 0;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun static const struct dev_pm_ops sc5336_pm_ops = {
1128*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(sc5336_runtime_suspend,
1129*4882a593Smuzhiyun sc5336_runtime_resume, NULL)
1130*4882a593Smuzhiyun };
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1133*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops sc5336_internal_ops = {
1134*4882a593Smuzhiyun .open = sc5336_open,
1135*4882a593Smuzhiyun };
1136*4882a593Smuzhiyun #endif
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops sc5336_core_ops = {
1139*4882a593Smuzhiyun .s_power = sc5336_s_power,
1140*4882a593Smuzhiyun .ioctl = sc5336_ioctl,
1141*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
1142*4882a593Smuzhiyun .compat_ioctl32 = sc5336_compat_ioctl32,
1143*4882a593Smuzhiyun #endif
1144*4882a593Smuzhiyun };
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops sc5336_video_ops = {
1147*4882a593Smuzhiyun .s_stream = sc5336_s_stream,
1148*4882a593Smuzhiyun .g_frame_interval = sc5336_g_frame_interval,
1149*4882a593Smuzhiyun };
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops sc5336_pad_ops = {
1152*4882a593Smuzhiyun .enum_mbus_code = sc5336_enum_mbus_code,
1153*4882a593Smuzhiyun .enum_frame_size = sc5336_enum_frame_sizes,
1154*4882a593Smuzhiyun .enum_frame_interval = sc5336_enum_frame_interval,
1155*4882a593Smuzhiyun .get_fmt = sc5336_get_fmt,
1156*4882a593Smuzhiyun .set_fmt = sc5336_set_fmt,
1157*4882a593Smuzhiyun .get_mbus_config = sc5336_g_mbus_config,
1158*4882a593Smuzhiyun };
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun static const struct v4l2_subdev_ops sc5336_subdev_ops = {
1161*4882a593Smuzhiyun .core = &sc5336_core_ops,
1162*4882a593Smuzhiyun .video = &sc5336_video_ops,
1163*4882a593Smuzhiyun .pad = &sc5336_pad_ops,
1164*4882a593Smuzhiyun };
1165*4882a593Smuzhiyun
sc5336_modify_fps_info(struct sc5336 * sc5336)1166*4882a593Smuzhiyun static void sc5336_modify_fps_info(struct sc5336 *sc5336)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun const struct sc5336_mode *mode = sc5336->cur_mode;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun sc5336->cur_fps.denominator = mode->max_fps.denominator * mode->vts_def /
1171*4882a593Smuzhiyun sc5336->cur_vts;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
sc5336_set_ctrl(struct v4l2_ctrl * ctrl)1174*4882a593Smuzhiyun static int sc5336_set_ctrl(struct v4l2_ctrl *ctrl)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun struct sc5336 *sc5336 = container_of(ctrl->handler,
1177*4882a593Smuzhiyun struct sc5336, ctrl_handler);
1178*4882a593Smuzhiyun struct i2c_client *client = sc5336->client;
1179*4882a593Smuzhiyun s64 max;
1180*4882a593Smuzhiyun int ret = 0;
1181*4882a593Smuzhiyun u32 val = 0;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* Propagate change of current control to all related controls */
1184*4882a593Smuzhiyun switch (ctrl->id) {
1185*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1186*4882a593Smuzhiyun /* Update max exposure while meeting expected vblanking */
1187*4882a593Smuzhiyun max = sc5336->cur_mode->height + ctrl->val - 8;
1188*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc5336->exposure,
1189*4882a593Smuzhiyun sc5336->exposure->minimum, max,
1190*4882a593Smuzhiyun sc5336->exposure->step,
1191*4882a593Smuzhiyun sc5336->exposure->default_value);
1192*4882a593Smuzhiyun break;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
1196*4882a593Smuzhiyun return 0;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun switch (ctrl->id) {
1199*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
1200*4882a593Smuzhiyun dev_dbg(&client->dev, "set exposure 0x%x\n", ctrl->val);
1201*4882a593Smuzhiyun if (sc5336->cur_mode->hdr_mode == NO_HDR) {
1202*4882a593Smuzhiyun val = ctrl->val;
1203*4882a593Smuzhiyun /* 4 least significant bits of expsoure are fractional part */
1204*4882a593Smuzhiyun ret = sc5336_write_reg(sc5336->client,
1205*4882a593Smuzhiyun SC5336_REG_EXPOSURE_H,
1206*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT,
1207*4882a593Smuzhiyun SC5336_FETCH_EXP_H(val));
1208*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client,
1209*4882a593Smuzhiyun SC5336_REG_EXPOSURE_M,
1210*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT,
1211*4882a593Smuzhiyun SC5336_FETCH_EXP_M(val));
1212*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client,
1213*4882a593Smuzhiyun SC5336_REG_EXPOSURE_L,
1214*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT,
1215*4882a593Smuzhiyun SC5336_FETCH_EXP_L(val));
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun break;
1218*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
1219*4882a593Smuzhiyun dev_dbg(&client->dev, "set gain 0x%x\n", ctrl->val);
1220*4882a593Smuzhiyun if (sc5336->cur_mode->hdr_mode == NO_HDR)
1221*4882a593Smuzhiyun ret = sc5336_set_gain_reg(sc5336, ctrl->val);
1222*4882a593Smuzhiyun break;
1223*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1224*4882a593Smuzhiyun dev_dbg(&client->dev, "set vblank 0x%x\n", ctrl->val);
1225*4882a593Smuzhiyun ret = sc5336_write_reg(sc5336->client,
1226*4882a593Smuzhiyun SC5336_REG_VTS_H,
1227*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT,
1228*4882a593Smuzhiyun (ctrl->val + sc5336->cur_mode->height)
1229*4882a593Smuzhiyun >> 8);
1230*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client,
1231*4882a593Smuzhiyun SC5336_REG_VTS_L,
1232*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT,
1233*4882a593Smuzhiyun (ctrl->val + sc5336->cur_mode->height)
1234*4882a593Smuzhiyun & 0xff);
1235*4882a593Smuzhiyun sc5336->cur_vts = ctrl->val + sc5336->cur_mode->height;
1236*4882a593Smuzhiyun if (sc5336->cur_vts != sc5336->cur_mode->vts_def)
1237*4882a593Smuzhiyun sc5336_modify_fps_info(sc5336);
1238*4882a593Smuzhiyun break;
1239*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1240*4882a593Smuzhiyun ret = sc5336_enable_test_pattern(sc5336, ctrl->val);
1241*4882a593Smuzhiyun break;
1242*4882a593Smuzhiyun case V4L2_CID_HFLIP:
1243*4882a593Smuzhiyun ret = sc5336_read_reg(sc5336->client, SC5336_FLIP_MIRROR_REG,
1244*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT, &val);
1245*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client, SC5336_FLIP_MIRROR_REG,
1246*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT,
1247*4882a593Smuzhiyun SC5336_FETCH_MIRROR(val, ctrl->val));
1248*4882a593Smuzhiyun break;
1249*4882a593Smuzhiyun case V4L2_CID_VFLIP:
1250*4882a593Smuzhiyun ret = sc5336_read_reg(sc5336->client, SC5336_FLIP_MIRROR_REG,
1251*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT, &val);
1252*4882a593Smuzhiyun ret |= sc5336_write_reg(sc5336->client, SC5336_FLIP_MIRROR_REG,
1253*4882a593Smuzhiyun SC5336_REG_VALUE_08BIT,
1254*4882a593Smuzhiyun SC5336_FETCH_FLIP(val, ctrl->val));
1255*4882a593Smuzhiyun break;
1256*4882a593Smuzhiyun default:
1257*4882a593Smuzhiyun dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1258*4882a593Smuzhiyun __func__, ctrl->id, ctrl->val);
1259*4882a593Smuzhiyun break;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun return ret;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun static const struct v4l2_ctrl_ops sc5336_ctrl_ops = {
1268*4882a593Smuzhiyun .s_ctrl = sc5336_set_ctrl,
1269*4882a593Smuzhiyun };
1270*4882a593Smuzhiyun
sc5336_initialize_controls(struct sc5336 * sc5336)1271*4882a593Smuzhiyun static int sc5336_initialize_controls(struct sc5336 *sc5336)
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun const struct sc5336_mode *mode;
1274*4882a593Smuzhiyun struct v4l2_ctrl_handler *handler;
1275*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
1276*4882a593Smuzhiyun s64 exposure_max, vblank_def;
1277*4882a593Smuzhiyun u32 h_blank;
1278*4882a593Smuzhiyun int ret;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun handler = &sc5336->ctrl_handler;
1281*4882a593Smuzhiyun mode = sc5336->cur_mode;
1282*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(handler, 9);
1283*4882a593Smuzhiyun if (ret)
1284*4882a593Smuzhiyun return ret;
1285*4882a593Smuzhiyun handler->lock = &sc5336->mutex;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun ctrl = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1288*4882a593Smuzhiyun 0, 0, link_freq_menu_items);
1289*4882a593Smuzhiyun if (ctrl)
1290*4882a593Smuzhiyun ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1293*4882a593Smuzhiyun 0, PIXEL_RATE_WITH_315M_10BIT, 1, PIXEL_RATE_WITH_315M_10BIT);
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
1296*4882a593Smuzhiyun sc5336->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1297*4882a593Smuzhiyun h_blank, h_blank, 1, h_blank);
1298*4882a593Smuzhiyun if (sc5336->hblank)
1299*4882a593Smuzhiyun sc5336->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1300*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
1301*4882a593Smuzhiyun sc5336->vblank = v4l2_ctrl_new_std(handler, &sc5336_ctrl_ops,
1302*4882a593Smuzhiyun V4L2_CID_VBLANK, vblank_def,
1303*4882a593Smuzhiyun SC5336_VTS_MAX - mode->height,
1304*4882a593Smuzhiyun 1, vblank_def);
1305*4882a593Smuzhiyun sc5336->cur_fps = mode->max_fps;
1306*4882a593Smuzhiyun exposure_max = mode->vts_def - 8;
1307*4882a593Smuzhiyun sc5336->exposure = v4l2_ctrl_new_std(handler, &sc5336_ctrl_ops,
1308*4882a593Smuzhiyun V4L2_CID_EXPOSURE, SC5336_EXPOSURE_MIN,
1309*4882a593Smuzhiyun exposure_max, SC5336_EXPOSURE_STEP,
1310*4882a593Smuzhiyun mode->exp_def);
1311*4882a593Smuzhiyun sc5336->anal_gain = v4l2_ctrl_new_std(handler, &sc5336_ctrl_ops,
1312*4882a593Smuzhiyun V4L2_CID_ANALOGUE_GAIN, SC5336_GAIN_MIN,
1313*4882a593Smuzhiyun SC5336_GAIN_MAX, SC5336_GAIN_STEP,
1314*4882a593Smuzhiyun SC5336_GAIN_DEFAULT);
1315*4882a593Smuzhiyun sc5336->test_pattern = v4l2_ctrl_new_std_menu_items(handler,
1316*4882a593Smuzhiyun &sc5336_ctrl_ops,
1317*4882a593Smuzhiyun V4L2_CID_TEST_PATTERN,
1318*4882a593Smuzhiyun ARRAY_SIZE(sc5336_test_pattern_menu) - 1,
1319*4882a593Smuzhiyun 0, 0, sc5336_test_pattern_menu);
1320*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, &sc5336_ctrl_ops,
1321*4882a593Smuzhiyun V4L2_CID_HFLIP, 0, 1, 1, 0);
1322*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, &sc5336_ctrl_ops,
1323*4882a593Smuzhiyun V4L2_CID_VFLIP, 0, 1, 1, 0);
1324*4882a593Smuzhiyun if (handler->error) {
1325*4882a593Smuzhiyun ret = handler->error;
1326*4882a593Smuzhiyun dev_err(&sc5336->client->dev,
1327*4882a593Smuzhiyun "Failed to init controls(%d)\n", ret);
1328*4882a593Smuzhiyun goto err_free_handler;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun sc5336->subdev.ctrl_handler = handler;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun return 0;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun err_free_handler:
1336*4882a593Smuzhiyun v4l2_ctrl_handler_free(handler);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun return ret;
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun
sc5336_check_sensor_id(struct sc5336 * sc5336,struct i2c_client * client)1341*4882a593Smuzhiyun static int sc5336_check_sensor_id(struct sc5336 *sc5336,
1342*4882a593Smuzhiyun struct i2c_client *client)
1343*4882a593Smuzhiyun {
1344*4882a593Smuzhiyun struct device *dev = &sc5336->client->dev;
1345*4882a593Smuzhiyun u32 id = 0;
1346*4882a593Smuzhiyun int ret;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun if (sc5336->is_thunderboot) {
1349*4882a593Smuzhiyun dev_info(dev, "Enable thunderboot mode, skip sensor id check\n");
1350*4882a593Smuzhiyun return 0;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun ret = sc5336_read_reg(client, SC5336_REG_CHIP_ID,
1354*4882a593Smuzhiyun SC5336_REG_VALUE_16BIT, &id);
1355*4882a593Smuzhiyun if (id != CHIP_ID) {
1356*4882a593Smuzhiyun dev_err(dev, "Unexpected sensor id(%06x), ret(%d)\n", id, ret);
1357*4882a593Smuzhiyun return -ENODEV;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun dev_info(dev, "Detected OV%06x sensor\n", CHIP_ID);
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun return 0;
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
sc5336_configure_regulators(struct sc5336 * sc5336)1365*4882a593Smuzhiyun static int sc5336_configure_regulators(struct sc5336 *sc5336)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun unsigned int i;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun for (i = 0; i < SC5336_NUM_SUPPLIES; i++)
1370*4882a593Smuzhiyun sc5336->supplies[i].supply = sc5336_supply_names[i];
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun return devm_regulator_bulk_get(&sc5336->client->dev,
1373*4882a593Smuzhiyun SC5336_NUM_SUPPLIES,
1374*4882a593Smuzhiyun sc5336->supplies);
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun
sc5336_probe(struct i2c_client * client,const struct i2c_device_id * id)1377*4882a593Smuzhiyun static int sc5336_probe(struct i2c_client *client,
1378*4882a593Smuzhiyun const struct i2c_device_id *id)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun struct device *dev = &client->dev;
1381*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1382*4882a593Smuzhiyun struct sc5336 *sc5336;
1383*4882a593Smuzhiyun struct v4l2_subdev *sd;
1384*4882a593Smuzhiyun char facing[2];
1385*4882a593Smuzhiyun int ret;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun dev_info(dev, "driver version: %02x.%02x.%02x",
1388*4882a593Smuzhiyun DRIVER_VERSION >> 16,
1389*4882a593Smuzhiyun (DRIVER_VERSION & 0xff00) >> 8,
1390*4882a593Smuzhiyun DRIVER_VERSION & 0x00ff);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun sc5336 = devm_kzalloc(dev, sizeof(*sc5336), GFP_KERNEL);
1393*4882a593Smuzhiyun if (!sc5336)
1394*4882a593Smuzhiyun return -ENOMEM;
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1397*4882a593Smuzhiyun &sc5336->module_index);
1398*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1399*4882a593Smuzhiyun &sc5336->module_facing);
1400*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1401*4882a593Smuzhiyun &sc5336->module_name);
1402*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1403*4882a593Smuzhiyun &sc5336->len_name);
1404*4882a593Smuzhiyun if (ret) {
1405*4882a593Smuzhiyun dev_err(dev, "could not get module information!\n");
1406*4882a593Smuzhiyun return -EINVAL;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun sc5336->is_thunderboot = IS_ENABLED(CONFIG_VIDEO_ROCKCHIP_THUNDER_BOOT_ISP);
1410*4882a593Smuzhiyun sc5336->client = client;
1411*4882a593Smuzhiyun sc5336->cur_mode = &supported_modes[0];
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun sc5336->xvclk = devm_clk_get(dev, "xvclk");
1414*4882a593Smuzhiyun if (IS_ERR(sc5336->xvclk)) {
1415*4882a593Smuzhiyun dev_err(dev, "Failed to get xvclk\n");
1416*4882a593Smuzhiyun return -EINVAL;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if (sc5336->is_thunderboot) {
1420*4882a593Smuzhiyun sc5336->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_ASIS);
1421*4882a593Smuzhiyun if (IS_ERR(sc5336->reset_gpio))
1422*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun sc5336->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_ASIS);
1425*4882a593Smuzhiyun if (IS_ERR(sc5336->pwdn_gpio))
1426*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1427*4882a593Smuzhiyun } else {
1428*4882a593Smuzhiyun sc5336->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
1429*4882a593Smuzhiyun if (IS_ERR(sc5336->reset_gpio))
1430*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun sc5336->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
1433*4882a593Smuzhiyun if (IS_ERR(sc5336->pwdn_gpio))
1434*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun sc5336->pinctrl = devm_pinctrl_get(dev);
1437*4882a593Smuzhiyun if (!IS_ERR(sc5336->pinctrl)) {
1438*4882a593Smuzhiyun sc5336->pins_default =
1439*4882a593Smuzhiyun pinctrl_lookup_state(sc5336->pinctrl,
1440*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_DEFAULT);
1441*4882a593Smuzhiyun if (IS_ERR(sc5336->pins_default))
1442*4882a593Smuzhiyun dev_err(dev, "could not get default pinstate\n");
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun sc5336->pins_sleep =
1445*4882a593Smuzhiyun pinctrl_lookup_state(sc5336->pinctrl,
1446*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_SLEEP);
1447*4882a593Smuzhiyun if (IS_ERR(sc5336->pins_sleep))
1448*4882a593Smuzhiyun dev_err(dev, "could not get sleep pinstate\n");
1449*4882a593Smuzhiyun } else {
1450*4882a593Smuzhiyun dev_err(dev, "no pinctrl\n");
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun ret = sc5336_configure_regulators(sc5336);
1454*4882a593Smuzhiyun if (ret) {
1455*4882a593Smuzhiyun dev_err(dev, "Failed to get power regulators\n");
1456*4882a593Smuzhiyun return ret;
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun mutex_init(&sc5336->mutex);
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun sd = &sc5336->subdev;
1462*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &sc5336_subdev_ops);
1463*4882a593Smuzhiyun ret = sc5336_initialize_controls(sc5336);
1464*4882a593Smuzhiyun if (ret)
1465*4882a593Smuzhiyun goto err_destroy_mutex;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun ret = __sc5336_power_on(sc5336);
1468*4882a593Smuzhiyun if (ret)
1469*4882a593Smuzhiyun goto err_free_handler;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun ret = sc5336_check_sensor_id(sc5336, client);
1472*4882a593Smuzhiyun if (ret)
1473*4882a593Smuzhiyun goto err_power_off;
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1476*4882a593Smuzhiyun sd->internal_ops = &sc5336_internal_ops;
1477*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1478*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1479*4882a593Smuzhiyun #endif
1480*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1481*4882a593Smuzhiyun sc5336->pad.flags = MEDIA_PAD_FL_SOURCE;
1482*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1483*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &sc5336->pad);
1484*4882a593Smuzhiyun if (ret < 0)
1485*4882a593Smuzhiyun goto err_power_off;
1486*4882a593Smuzhiyun #endif
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun memset(facing, 0, sizeof(facing));
1489*4882a593Smuzhiyun if (strcmp(sc5336->module_facing, "back") == 0)
1490*4882a593Smuzhiyun facing[0] = 'b';
1491*4882a593Smuzhiyun else
1492*4882a593Smuzhiyun facing[0] = 'f';
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1495*4882a593Smuzhiyun sc5336->module_index, facing,
1496*4882a593Smuzhiyun SC5336_NAME, dev_name(sd->dev));
1497*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(sd);
1498*4882a593Smuzhiyun if (ret) {
1499*4882a593Smuzhiyun dev_err(dev, "v4l2 async register subdev failed\n");
1500*4882a593Smuzhiyun goto err_clean_entity;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun pm_runtime_set_active(dev);
1504*4882a593Smuzhiyun pm_runtime_enable(dev);
1505*4882a593Smuzhiyun if (sc5336->is_thunderboot)
1506*4882a593Smuzhiyun pm_runtime_get_sync(dev);
1507*4882a593Smuzhiyun else
1508*4882a593Smuzhiyun pm_runtime_idle(dev);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun return 0;
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun err_clean_entity:
1513*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1514*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1515*4882a593Smuzhiyun #endif
1516*4882a593Smuzhiyun err_power_off:
1517*4882a593Smuzhiyun __sc5336_power_off(sc5336);
1518*4882a593Smuzhiyun err_free_handler:
1519*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc5336->ctrl_handler);
1520*4882a593Smuzhiyun err_destroy_mutex:
1521*4882a593Smuzhiyun mutex_destroy(&sc5336->mutex);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun return ret;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
sc5336_remove(struct i2c_client * client)1526*4882a593Smuzhiyun static int sc5336_remove(struct i2c_client *client)
1527*4882a593Smuzhiyun {
1528*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1529*4882a593Smuzhiyun struct sc5336 *sc5336 = to_sc5336(sd);
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1532*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1533*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1534*4882a593Smuzhiyun #endif
1535*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc5336->ctrl_handler);
1536*4882a593Smuzhiyun mutex_destroy(&sc5336->mutex);
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1539*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&client->dev))
1540*4882a593Smuzhiyun __sc5336_power_off(sc5336);
1541*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun return 0;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1547*4882a593Smuzhiyun static const struct of_device_id sc5336_of_match[] = {
1548*4882a593Smuzhiyun { .compatible = "smartsens,sc5336" },
1549*4882a593Smuzhiyun {},
1550*4882a593Smuzhiyun };
1551*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sc5336_of_match);
1552*4882a593Smuzhiyun #endif
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun static const struct i2c_device_id sc5336_match_id[] = {
1555*4882a593Smuzhiyun { "smartsens,sc5336", 0 },
1556*4882a593Smuzhiyun { },
1557*4882a593Smuzhiyun };
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun static struct i2c_driver sc5336_i2c_driver = {
1560*4882a593Smuzhiyun .driver = {
1561*4882a593Smuzhiyun .name = SC5336_NAME,
1562*4882a593Smuzhiyun .pm = &sc5336_pm_ops,
1563*4882a593Smuzhiyun .of_match_table = of_match_ptr(sc5336_of_match),
1564*4882a593Smuzhiyun },
1565*4882a593Smuzhiyun .probe = &sc5336_probe,
1566*4882a593Smuzhiyun .remove = &sc5336_remove,
1567*4882a593Smuzhiyun .id_table = sc5336_match_id,
1568*4882a593Smuzhiyun };
1569*4882a593Smuzhiyun
sensor_mod_init(void)1570*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun return i2c_add_driver(&sc5336_i2c_driver);
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun
sensor_mod_exit(void)1575*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1576*4882a593Smuzhiyun {
1577*4882a593Smuzhiyun i2c_del_driver(&sc5336_i2c_driver);
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_ROCKCHIP_THUNDER_BOOT_ISP) && !defined(CONFIG_INITCALL_ASYNC)
1581*4882a593Smuzhiyun subsys_initcall(sensor_mod_init);
1582*4882a593Smuzhiyun #else
1583*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1584*4882a593Smuzhiyun #endif
1585*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun MODULE_DESCRIPTION("smartsens sc5336 sensor driver");
1588*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1589