1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sc4336 driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2020 Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * V0.0X01.0X01 first version
8*4882a593Smuzhiyun * V0.0X01.0X02 support fastboot
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun //#define DEBUG
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <linux/sysfs.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/version.h>
23*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
24*4882a593Smuzhiyun #include <linux/rk-preisp.h>
25*4882a593Smuzhiyun #include <media/media-entity.h>
26*4882a593Smuzhiyun #include <media/v4l2-async.h>
27*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
28*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
29*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
30*4882a593Smuzhiyun #include "../platform/rockchip/isp/rkisp_tb_helper.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define DRIVER_VERSION KERNEL_VERSION(0, 0x01, 0x01)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
35*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN V4L2_CID_GAIN
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define SC4336_LANES 2
39*4882a593Smuzhiyun #define SC4336_BITS_PER_SAMPLE 10
40*4882a593Smuzhiyun #define SC4336_LINK_FREQ_315 315000000
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define PIXEL_RATE_WITH_315M_10BIT (SC4336_LINK_FREQ_315 * 2 * \
43*4882a593Smuzhiyun SC4336_LANES / SC4336_BITS_PER_SAMPLE)
44*4882a593Smuzhiyun #define SC4336_XVCLK_FREQ 24000000
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define CHIP_ID 0xdc42
47*4882a593Smuzhiyun #define SC4336_REG_CHIP_ID 0x3107
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define SC4336_REG_CTRL_MODE 0x0100
50*4882a593Smuzhiyun #define SC4336_MODE_SW_STANDBY 0x0
51*4882a593Smuzhiyun #define SC4336_MODE_STREAMING BIT(0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define SC4336_REG_EXPOSURE_H 0x3e00
54*4882a593Smuzhiyun #define SC4336_REG_EXPOSURE_M 0x3e01
55*4882a593Smuzhiyun #define SC4336_REG_EXPOSURE_L 0x3e02
56*4882a593Smuzhiyun #define SC4336_EXPOSURE_MIN 1
57*4882a593Smuzhiyun #define SC4336_EXPOSURE_STEP 1
58*4882a593Smuzhiyun #define SC4336_VTS_MAX 0x7fff
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define SC4336_REG_DIG_GAIN 0x3e06
61*4882a593Smuzhiyun #define SC4336_REG_DIG_FINE_GAIN 0x3e07
62*4882a593Smuzhiyun #define SC4336_REG_ANA_GAIN 0x3e09
63*4882a593Smuzhiyun #define SC4336_GAIN_MIN 0x0020
64*4882a593Smuzhiyun #define SC4336_GAIN_MAX (32 * 15 * 32) //32*15*32
65*4882a593Smuzhiyun #define SC4336_GAIN_STEP 1
66*4882a593Smuzhiyun #define SC4336_GAIN_DEFAULT 0x20
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define SC4336_REG_GROUP_HOLD 0x3812
70*4882a593Smuzhiyun #define SC4336_GROUP_HOLD_START 0x00
71*4882a593Smuzhiyun #define SC4336_GROUP_HOLD_END 0x30
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define SC4336_REG_TEST_PATTERN 0x4501
74*4882a593Smuzhiyun #define SC4336_TEST_PATTERN_BIT_MASK BIT(3)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define SC4336_REG_VTS_H 0x320e
77*4882a593Smuzhiyun #define SC4336_REG_VTS_L 0x320f
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define SC4336_FLIP_MIRROR_REG 0x3221
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define SC4336_FETCH_EXP_H(VAL) (((VAL) >> 12) & 0xF)
82*4882a593Smuzhiyun #define SC4336_FETCH_EXP_M(VAL) (((VAL) >> 4) & 0xFF)
83*4882a593Smuzhiyun #define SC4336_FETCH_EXP_L(VAL) (((VAL) & 0xF) << 4)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define SC4336_FETCH_AGAIN_H(VAL) (((VAL) >> 8) & 0x03)
86*4882a593Smuzhiyun #define SC4336_FETCH_AGAIN_L(VAL) ((VAL) & 0xFF)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define SC4336_FETCH_MIRROR(VAL, ENABLE) (ENABLE ? VAL | 0x06 : VAL & 0xf9)
89*4882a593Smuzhiyun #define SC4336_FETCH_FLIP(VAL, ENABLE) (ENABLE ? VAL | 0x60 : VAL & 0x9f)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define REG_DELAY 0xFFFE
92*4882a593Smuzhiyun #define REG_NULL 0xFFFF
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define SC4336_REG_VALUE_08BIT 1
95*4882a593Smuzhiyun #define SC4336_REG_VALUE_16BIT 2
96*4882a593Smuzhiyun #define SC4336_REG_VALUE_24BIT 3
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT "rockchip,camera_default"
99*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP "rockchip,camera_sleep"
100*4882a593Smuzhiyun #define SC4336_NAME "sc4336"
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static const char * const sc4336_supply_names[] = {
103*4882a593Smuzhiyun "avdd", /* Analog power */
104*4882a593Smuzhiyun "dovdd", /* Digital I/O power */
105*4882a593Smuzhiyun "dvdd", /* Digital core power */
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define SC4336_NUM_SUPPLIES ARRAY_SIZE(sc4336_supply_names)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun struct regval {
111*4882a593Smuzhiyun u16 addr;
112*4882a593Smuzhiyun u8 val;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun struct sc4336_mode {
116*4882a593Smuzhiyun u32 bus_fmt;
117*4882a593Smuzhiyun u32 width;
118*4882a593Smuzhiyun u32 height;
119*4882a593Smuzhiyun struct v4l2_fract max_fps;
120*4882a593Smuzhiyun u32 hts_def;
121*4882a593Smuzhiyun u32 vts_def;
122*4882a593Smuzhiyun u32 exp_def;
123*4882a593Smuzhiyun const struct regval *reg_list;
124*4882a593Smuzhiyun u32 hdr_mode;
125*4882a593Smuzhiyun u32 vc[PAD_MAX];
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun struct sc4336 {
129*4882a593Smuzhiyun struct i2c_client *client;
130*4882a593Smuzhiyun struct clk *xvclk;
131*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
132*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
133*4882a593Smuzhiyun struct regulator_bulk_data supplies[SC4336_NUM_SUPPLIES];
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun struct pinctrl *pinctrl;
136*4882a593Smuzhiyun struct pinctrl_state *pins_default;
137*4882a593Smuzhiyun struct pinctrl_state *pins_sleep;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun struct v4l2_subdev subdev;
140*4882a593Smuzhiyun struct media_pad pad;
141*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
142*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
143*4882a593Smuzhiyun struct v4l2_ctrl *anal_gain;
144*4882a593Smuzhiyun struct v4l2_ctrl *digi_gain;
145*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
146*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
147*4882a593Smuzhiyun struct v4l2_ctrl *test_pattern;
148*4882a593Smuzhiyun struct mutex mutex;
149*4882a593Smuzhiyun bool streaming;
150*4882a593Smuzhiyun bool power_on;
151*4882a593Smuzhiyun const struct sc4336_mode *cur_mode;
152*4882a593Smuzhiyun struct v4l2_fract cur_fps;
153*4882a593Smuzhiyun u32 module_index;
154*4882a593Smuzhiyun const char *module_facing;
155*4882a593Smuzhiyun const char *module_name;
156*4882a593Smuzhiyun const char *len_name;
157*4882a593Smuzhiyun u32 cur_vts;
158*4882a593Smuzhiyun bool is_thunderboot;
159*4882a593Smuzhiyun bool is_first_streamoff;
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define to_sc4336(sd) container_of(sd, struct sc4336, subdev)
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * Xclk 24Mhz
166*4882a593Smuzhiyun */
167*4882a593Smuzhiyun static const struct regval sc4336_global_regs[] = {
168*4882a593Smuzhiyun {REG_NULL, 0x00},
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun * Xclk 24Mhz
173*4882a593Smuzhiyun * max_framerate 30fps
174*4882a593Smuzhiyun * mipi_datarate per lane 630Mbps, 2lane
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun static const struct regval sc4336_linear_10_2560x1440_regs[] = {
177*4882a593Smuzhiyun {0x0103, 0x01},
178*4882a593Smuzhiyun {0x36e9, 0x80},
179*4882a593Smuzhiyun {0x37f9, 0x80},
180*4882a593Smuzhiyun {0x301f, 0x03},
181*4882a593Smuzhiyun {0x30b8, 0x44},
182*4882a593Smuzhiyun {0x3253, 0x10},
183*4882a593Smuzhiyun {0x3301, 0x0a},
184*4882a593Smuzhiyun {0x3302, 0xff},
185*4882a593Smuzhiyun {0x3305, 0x00},
186*4882a593Smuzhiyun {0x3306, 0x90},
187*4882a593Smuzhiyun {0x3308, 0x08},
188*4882a593Smuzhiyun {0x330a, 0x01},
189*4882a593Smuzhiyun {0x330b, 0xb0},
190*4882a593Smuzhiyun {0x330d, 0xf0},
191*4882a593Smuzhiyun {0x3333, 0x10},
192*4882a593Smuzhiyun {0x335e, 0x06},
193*4882a593Smuzhiyun {0x335f, 0x0a},
194*4882a593Smuzhiyun {0x3364, 0x5e},
195*4882a593Smuzhiyun {0x337d, 0x0e},
196*4882a593Smuzhiyun {0x338f, 0x20},
197*4882a593Smuzhiyun {0x3390, 0x08},
198*4882a593Smuzhiyun {0x3391, 0x09},
199*4882a593Smuzhiyun {0x3392, 0x0f},
200*4882a593Smuzhiyun {0x3393, 0x18},
201*4882a593Smuzhiyun {0x3394, 0x60},
202*4882a593Smuzhiyun {0x3395, 0xff},
203*4882a593Smuzhiyun {0x3396, 0x08},
204*4882a593Smuzhiyun {0x3397, 0x09},
205*4882a593Smuzhiyun {0x3398, 0x0f},
206*4882a593Smuzhiyun {0x3399, 0x0a},
207*4882a593Smuzhiyun {0x339a, 0x18},
208*4882a593Smuzhiyun {0x339b, 0x60},
209*4882a593Smuzhiyun {0x339c, 0xff},
210*4882a593Smuzhiyun {0x33a2, 0x04},
211*4882a593Smuzhiyun {0x33ad, 0x0c},
212*4882a593Smuzhiyun {0x33b2, 0x40},
213*4882a593Smuzhiyun {0x33b3, 0x30},
214*4882a593Smuzhiyun {0x33f8, 0x00},
215*4882a593Smuzhiyun {0x33f9, 0xa0},
216*4882a593Smuzhiyun {0x33fa, 0x00},
217*4882a593Smuzhiyun {0x33fb, 0xe0},
218*4882a593Smuzhiyun {0x33fc, 0x09},
219*4882a593Smuzhiyun {0x33fd, 0x1f},
220*4882a593Smuzhiyun {0x349f, 0x03},
221*4882a593Smuzhiyun {0x34a6, 0x09},
222*4882a593Smuzhiyun {0x34a7, 0x1f},
223*4882a593Smuzhiyun {0x34a8, 0x28},
224*4882a593Smuzhiyun {0x34a9, 0x28},
225*4882a593Smuzhiyun {0x34aa, 0x01},
226*4882a593Smuzhiyun {0x34ab, 0xd0},
227*4882a593Smuzhiyun {0x34ac, 0x02},
228*4882a593Smuzhiyun {0x34ad, 0x10},
229*4882a593Smuzhiyun {0x34f8, 0x1f},
230*4882a593Smuzhiyun {0x34f9, 0x20},
231*4882a593Smuzhiyun {0x3630, 0xc0},
232*4882a593Smuzhiyun {0x3631, 0x84},
233*4882a593Smuzhiyun {0x3633, 0x44},
234*4882a593Smuzhiyun {0x3637, 0x4c},
235*4882a593Smuzhiyun {0x3641, 0x38},
236*4882a593Smuzhiyun {0x3670, 0x56},
237*4882a593Smuzhiyun {0x3674, 0xc0},
238*4882a593Smuzhiyun {0x3675, 0xa0},
239*4882a593Smuzhiyun {0x3676, 0xa0},
240*4882a593Smuzhiyun {0x3677, 0x84},
241*4882a593Smuzhiyun {0x3678, 0x88},
242*4882a593Smuzhiyun {0x3679, 0x8d},
243*4882a593Smuzhiyun {0x367c, 0x09},
244*4882a593Smuzhiyun {0x367d, 0x0b},
245*4882a593Smuzhiyun {0x367e, 0x08},
246*4882a593Smuzhiyun {0x367f, 0x0f},
247*4882a593Smuzhiyun {0x3696, 0x44},
248*4882a593Smuzhiyun {0x3697, 0x54},
249*4882a593Smuzhiyun {0x3698, 0x54},
250*4882a593Smuzhiyun {0x36a0, 0x0f},
251*4882a593Smuzhiyun {0x36a1, 0x1f},
252*4882a593Smuzhiyun {0x36b0, 0x81},
253*4882a593Smuzhiyun {0x36b1, 0x83},
254*4882a593Smuzhiyun {0x36b2, 0x85},
255*4882a593Smuzhiyun {0x36b3, 0x8b},
256*4882a593Smuzhiyun {0x36b4, 0x09},
257*4882a593Smuzhiyun {0x36b5, 0x0b},
258*4882a593Smuzhiyun {0x36b6, 0x0f},
259*4882a593Smuzhiyun {0x36ea, 0x07},
260*4882a593Smuzhiyun {0x36eb, 0x04},
261*4882a593Smuzhiyun {0x36ec, 0x0c},
262*4882a593Smuzhiyun {0x36ed, 0xaa},
263*4882a593Smuzhiyun {0x370f, 0x01},
264*4882a593Smuzhiyun {0x3722, 0x09},
265*4882a593Smuzhiyun {0x3724, 0x21},
266*4882a593Smuzhiyun {0x3771, 0x09},
267*4882a593Smuzhiyun {0x3772, 0x05},
268*4882a593Smuzhiyun {0x3773, 0x05},
269*4882a593Smuzhiyun {0x377a, 0x0f},
270*4882a593Smuzhiyun {0x377b, 0x1f},
271*4882a593Smuzhiyun {0x37fa, 0x07},
272*4882a593Smuzhiyun {0x37fb, 0x31},
273*4882a593Smuzhiyun {0x37fc, 0x11},
274*4882a593Smuzhiyun {0x37fd, 0x16},
275*4882a593Smuzhiyun {0x3905, 0x8c},
276*4882a593Smuzhiyun {0x391d, 0x04},
277*4882a593Smuzhiyun {0x3926, 0x21},
278*4882a593Smuzhiyun {0x3933, 0x80},
279*4882a593Smuzhiyun {0x3934, 0x03},
280*4882a593Smuzhiyun {0x3935, 0x00},
281*4882a593Smuzhiyun {0x3936, 0x08},
282*4882a593Smuzhiyun {0x3937, 0x74},
283*4882a593Smuzhiyun {0x3938, 0x6f},
284*4882a593Smuzhiyun {0x3939, 0x00},
285*4882a593Smuzhiyun {0x393a, 0x00},
286*4882a593Smuzhiyun {0x39dc, 0x02},
287*4882a593Smuzhiyun {0x3e00, 0x00},
288*4882a593Smuzhiyun {0x3e01, 0x5d},
289*4882a593Smuzhiyun {0x3e02, 0x40},
290*4882a593Smuzhiyun {0x440e, 0x02},
291*4882a593Smuzhiyun {0x4509, 0x28},
292*4882a593Smuzhiyun {0x450d, 0x32},
293*4882a593Smuzhiyun {0x5000, 0x06},
294*4882a593Smuzhiyun {0x5799, 0x46},
295*4882a593Smuzhiyun {0x579a, 0x77},
296*4882a593Smuzhiyun {0x57d9, 0x46},
297*4882a593Smuzhiyun {0x57da, 0x77},
298*4882a593Smuzhiyun {0x5ae0, 0xfe},
299*4882a593Smuzhiyun {0x5ae1, 0x40},
300*4882a593Smuzhiyun {0x5ae2, 0x38},
301*4882a593Smuzhiyun {0x5ae3, 0x30},
302*4882a593Smuzhiyun {0x5ae4, 0x28},
303*4882a593Smuzhiyun {0x5ae5, 0x38},
304*4882a593Smuzhiyun {0x5ae6, 0x30},
305*4882a593Smuzhiyun {0x5ae7, 0x28},
306*4882a593Smuzhiyun {0x5ae8, 0x3f},
307*4882a593Smuzhiyun {0x5ae9, 0x34},
308*4882a593Smuzhiyun {0x5aea, 0x2c},
309*4882a593Smuzhiyun {0x5aeb, 0x3f},
310*4882a593Smuzhiyun {0x5aec, 0x34},
311*4882a593Smuzhiyun {0x5aed, 0x2c},
312*4882a593Smuzhiyun {0x36e9, 0x53},
313*4882a593Smuzhiyun {0x37f9, 0x23},
314*4882a593Smuzhiyun {0x320e, 0x07},
315*4882a593Smuzhiyun {0x320f, 0x08},
316*4882a593Smuzhiyun {REG_NULL, 0x00},
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static const struct sc4336_mode supported_modes[] = {
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun .width = 2560,
322*4882a593Smuzhiyun .height = 1440,
323*4882a593Smuzhiyun .max_fps = {
324*4882a593Smuzhiyun .numerator = 10000,
325*4882a593Smuzhiyun .denominator = 250000,
326*4882a593Smuzhiyun },
327*4882a593Smuzhiyun .exp_def = 0x0080,
328*4882a593Smuzhiyun .hts_def = 0x0578 * 2,
329*4882a593Smuzhiyun .vts_def = 0x0708,
330*4882a593Smuzhiyun .bus_fmt = MEDIA_BUS_FMT_SBGGR10_1X10,
331*4882a593Smuzhiyun .reg_list = sc4336_linear_10_2560x1440_regs,
332*4882a593Smuzhiyun .hdr_mode = NO_HDR,
333*4882a593Smuzhiyun .vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
338*4882a593Smuzhiyun SC4336_LINK_FREQ_315
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun static const char * const sc4336_test_pattern_menu[] = {
342*4882a593Smuzhiyun "Disabled",
343*4882a593Smuzhiyun "Vertical Color Bar Type 1",
344*4882a593Smuzhiyun "Vertical Color Bar Type 2",
345*4882a593Smuzhiyun "Vertical Color Bar Type 3",
346*4882a593Smuzhiyun "Vertical Color Bar Type 4"
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* Write registers up to 4 at a time */
sc4336_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)350*4882a593Smuzhiyun static int sc4336_write_reg(struct i2c_client *client, u16 reg,
351*4882a593Smuzhiyun u32 len, u32 val)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun u32 buf_i, val_i;
354*4882a593Smuzhiyun u8 buf[6];
355*4882a593Smuzhiyun u8 *val_p;
356*4882a593Smuzhiyun __be32 val_be;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if (len > 4)
359*4882a593Smuzhiyun return -EINVAL;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun buf[0] = reg >> 8;
362*4882a593Smuzhiyun buf[1] = reg & 0xff;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun val_be = cpu_to_be32(val);
365*4882a593Smuzhiyun val_p = (u8 *)&val_be;
366*4882a593Smuzhiyun buf_i = 2;
367*4882a593Smuzhiyun val_i = 4 - len;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun while (val_i < 4)
370*4882a593Smuzhiyun buf[buf_i++] = val_p[val_i++];
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (i2c_master_send(client, buf, len + 2) != len + 2)
373*4882a593Smuzhiyun return -EIO;
374*4882a593Smuzhiyun return 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
sc4336_write_array(struct i2c_client * client,const struct regval * regs)377*4882a593Smuzhiyun static int sc4336_write_array(struct i2c_client *client,
378*4882a593Smuzhiyun const struct regval *regs)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun u32 i;
381*4882a593Smuzhiyun int ret = 0;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++)
384*4882a593Smuzhiyun ret = sc4336_write_reg(client, regs[i].addr,
385*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT, regs[i].val);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun return ret;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Read registers up to 4 at a time */
sc4336_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)391*4882a593Smuzhiyun static int sc4336_read_reg(struct i2c_client *client, u16 reg, unsigned int len,
392*4882a593Smuzhiyun u32 *val)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun struct i2c_msg msgs[2];
395*4882a593Smuzhiyun u8 *data_be_p;
396*4882a593Smuzhiyun __be32 data_be = 0;
397*4882a593Smuzhiyun __be16 reg_addr_be = cpu_to_be16(reg);
398*4882a593Smuzhiyun int ret;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (len > 4 || !len)
401*4882a593Smuzhiyun return -EINVAL;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun data_be_p = (u8 *)&data_be;
404*4882a593Smuzhiyun /* Write register address */
405*4882a593Smuzhiyun msgs[0].addr = client->addr;
406*4882a593Smuzhiyun msgs[0].flags = 0;
407*4882a593Smuzhiyun msgs[0].len = 2;
408*4882a593Smuzhiyun msgs[0].buf = (u8 *)®_addr_be;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* Read data from register */
411*4882a593Smuzhiyun msgs[1].addr = client->addr;
412*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
413*4882a593Smuzhiyun msgs[1].len = len;
414*4882a593Smuzhiyun msgs[1].buf = &data_be_p[4 - len];
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
417*4882a593Smuzhiyun if (ret != ARRAY_SIZE(msgs))
418*4882a593Smuzhiyun return -EIO;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun *val = be32_to_cpu(data_be);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
sc4336_set_gain_reg(struct sc4336 * sc4336,u32 gain)425*4882a593Smuzhiyun static int sc4336_set_gain_reg(struct sc4336 *sc4336, u32 gain)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun u32 coarse_again = 0, coarse_dgian = 0, fine_dgian = 0;
428*4882a593Smuzhiyun u32 gain_factor;
429*4882a593Smuzhiyun int ret = 0;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (gain < 32)
432*4882a593Smuzhiyun gain = 32;
433*4882a593Smuzhiyun else if (gain > SC4336_GAIN_MAX)
434*4882a593Smuzhiyun gain = SC4336_GAIN_MAX;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun gain_factor = gain * 1000 / 32;
437*4882a593Smuzhiyun if (gain_factor < 2000) {
438*4882a593Smuzhiyun coarse_again = 0x00;
439*4882a593Smuzhiyun coarse_dgian = 0x00;
440*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 1000;
441*4882a593Smuzhiyun } else if (gain_factor < 4000) {
442*4882a593Smuzhiyun coarse_again = 0x08;
443*4882a593Smuzhiyun coarse_dgian = 0x00;
444*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 2000;
445*4882a593Smuzhiyun } else if (gain_factor < 8000) {
446*4882a593Smuzhiyun coarse_again = 0x09;
447*4882a593Smuzhiyun coarse_dgian = 0x00;
448*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 4000;
449*4882a593Smuzhiyun } else if (gain_factor < 16000) {
450*4882a593Smuzhiyun coarse_again = 0x0b;
451*4882a593Smuzhiyun coarse_dgian = 0x00;
452*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 8000;
453*4882a593Smuzhiyun } else if (gain_factor < 32000) {
454*4882a593Smuzhiyun coarse_again = 0x0f;
455*4882a593Smuzhiyun coarse_dgian = 0x00;
456*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 16000;
457*4882a593Smuzhiyun } else if (gain_factor < 32000 * 2) {
458*4882a593Smuzhiyun coarse_again = 0x1f;
459*4882a593Smuzhiyun coarse_dgian = 0x00;
460*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 32000;
461*4882a593Smuzhiyun } else if (gain_factor < 32000 * 4) {
462*4882a593Smuzhiyun //open dgain begin max digital gain 4X
463*4882a593Smuzhiyun coarse_again = 0x1f;
464*4882a593Smuzhiyun coarse_dgian = 0x01;
465*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 32000 / 2;
466*4882a593Smuzhiyun } else if (gain_factor < 32000 * 8) {
467*4882a593Smuzhiyun coarse_again = 0x1f;
468*4882a593Smuzhiyun coarse_dgian = 0x03;
469*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 32000 / 4;
470*4882a593Smuzhiyun } else if (gain_factor < 32000 * 15) {
471*4882a593Smuzhiyun coarse_again = 0x1f;
472*4882a593Smuzhiyun coarse_dgian = 0x07;
473*4882a593Smuzhiyun fine_dgian = gain_factor * 128 / 32000 / 8;
474*4882a593Smuzhiyun } else {
475*4882a593Smuzhiyun coarse_again = 0x1f;
476*4882a593Smuzhiyun coarse_dgian = 0x07;
477*4882a593Smuzhiyun fine_dgian = 0xf0;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun ret = sc4336_write_reg(sc4336->client,
481*4882a593Smuzhiyun SC4336_REG_DIG_GAIN,
482*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT,
483*4882a593Smuzhiyun coarse_dgian);
484*4882a593Smuzhiyun ret |= sc4336_write_reg(sc4336->client,
485*4882a593Smuzhiyun SC4336_REG_DIG_FINE_GAIN,
486*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT,
487*4882a593Smuzhiyun fine_dgian);
488*4882a593Smuzhiyun ret |= sc4336_write_reg(sc4336->client,
489*4882a593Smuzhiyun SC4336_REG_ANA_GAIN,
490*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT,
491*4882a593Smuzhiyun coarse_again);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun return ret;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
sc4336_get_reso_dist(const struct sc4336_mode * mode,struct v4l2_mbus_framefmt * framefmt)496*4882a593Smuzhiyun static int sc4336_get_reso_dist(const struct sc4336_mode *mode,
497*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun return abs(mode->width - framefmt->width) +
500*4882a593Smuzhiyun abs(mode->height - framefmt->height);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun static const struct sc4336_mode *
sc4336_find_best_fit(struct v4l2_subdev_format * fmt)504*4882a593Smuzhiyun sc4336_find_best_fit(struct v4l2_subdev_format *fmt)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt = &fmt->format;
507*4882a593Smuzhiyun int dist;
508*4882a593Smuzhiyun int cur_best_fit = 0;
509*4882a593Smuzhiyun int cur_best_fit_dist = -1;
510*4882a593Smuzhiyun unsigned int i;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
513*4882a593Smuzhiyun dist = sc4336_get_reso_dist(&supported_modes[i], framefmt);
514*4882a593Smuzhiyun if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
515*4882a593Smuzhiyun cur_best_fit_dist = dist;
516*4882a593Smuzhiyun cur_best_fit = i;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun return &supported_modes[cur_best_fit];
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
sc4336_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)523*4882a593Smuzhiyun static int sc4336_set_fmt(struct v4l2_subdev *sd,
524*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
525*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun struct sc4336 *sc4336 = to_sc4336(sd);
528*4882a593Smuzhiyun const struct sc4336_mode *mode;
529*4882a593Smuzhiyun s64 h_blank, vblank_def;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun mutex_lock(&sc4336->mutex);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun mode = sc4336_find_best_fit(fmt);
534*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
535*4882a593Smuzhiyun fmt->format.width = mode->width;
536*4882a593Smuzhiyun fmt->format.height = mode->height;
537*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
538*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
539*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
540*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
541*4882a593Smuzhiyun #else
542*4882a593Smuzhiyun mutex_unlock(&sc4336->mutex);
543*4882a593Smuzhiyun return -ENOTTY;
544*4882a593Smuzhiyun #endif
545*4882a593Smuzhiyun } else {
546*4882a593Smuzhiyun sc4336->cur_mode = mode;
547*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
548*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc4336->hblank, h_blank,
549*4882a593Smuzhiyun h_blank, 1, h_blank);
550*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
551*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc4336->vblank, vblank_def,
552*4882a593Smuzhiyun SC4336_VTS_MAX - mode->height,
553*4882a593Smuzhiyun 1, vblank_def);
554*4882a593Smuzhiyun sc4336->cur_fps = mode->max_fps;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun mutex_unlock(&sc4336->mutex);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun return 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
sc4336_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)562*4882a593Smuzhiyun static int sc4336_get_fmt(struct v4l2_subdev *sd,
563*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
564*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun struct sc4336 *sc4336 = to_sc4336(sd);
567*4882a593Smuzhiyun const struct sc4336_mode *mode = sc4336->cur_mode;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun mutex_lock(&sc4336->mutex);
570*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
571*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
572*4882a593Smuzhiyun fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
573*4882a593Smuzhiyun #else
574*4882a593Smuzhiyun mutex_unlock(&sc4336->mutex);
575*4882a593Smuzhiyun return -ENOTTY;
576*4882a593Smuzhiyun #endif
577*4882a593Smuzhiyun } else {
578*4882a593Smuzhiyun fmt->format.width = mode->width;
579*4882a593Smuzhiyun fmt->format.height = mode->height;
580*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
581*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
582*4882a593Smuzhiyun /* format info: width/height/data type/virctual channel */
583*4882a593Smuzhiyun if (fmt->pad < PAD_MAX && mode->hdr_mode != NO_HDR)
584*4882a593Smuzhiyun fmt->reserved[0] = mode->vc[fmt->pad];
585*4882a593Smuzhiyun else
586*4882a593Smuzhiyun fmt->reserved[0] = mode->vc[PAD0];
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun mutex_unlock(&sc4336->mutex);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun return 0;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
sc4336_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)593*4882a593Smuzhiyun static int sc4336_enum_mbus_code(struct v4l2_subdev *sd,
594*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
595*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun struct sc4336 *sc4336 = to_sc4336(sd);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (code->index != 0)
600*4882a593Smuzhiyun return -EINVAL;
601*4882a593Smuzhiyun code->code = sc4336->cur_mode->bus_fmt;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun return 0;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
sc4336_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)606*4882a593Smuzhiyun static int sc4336_enum_frame_sizes(struct v4l2_subdev *sd,
607*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
608*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun if (fse->index >= ARRAY_SIZE(supported_modes))
611*4882a593Smuzhiyun return -EINVAL;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun if (fse->code != supported_modes[0].bus_fmt)
614*4882a593Smuzhiyun return -EINVAL;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
617*4882a593Smuzhiyun fse->max_width = supported_modes[fse->index].width;
618*4882a593Smuzhiyun fse->max_height = supported_modes[fse->index].height;
619*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
sc4336_enable_test_pattern(struct sc4336 * sc4336,u32 pattern)624*4882a593Smuzhiyun static int sc4336_enable_test_pattern(struct sc4336 *sc4336, u32 pattern)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun u32 val = 0;
627*4882a593Smuzhiyun int ret = 0;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun ret = sc4336_read_reg(sc4336->client, SC4336_REG_TEST_PATTERN,
630*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT, &val);
631*4882a593Smuzhiyun if (pattern)
632*4882a593Smuzhiyun val |= SC4336_TEST_PATTERN_BIT_MASK;
633*4882a593Smuzhiyun else
634*4882a593Smuzhiyun val &= ~SC4336_TEST_PATTERN_BIT_MASK;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun ret |= sc4336_write_reg(sc4336->client, SC4336_REG_TEST_PATTERN,
637*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT, val);
638*4882a593Smuzhiyun return ret;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
sc4336_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)641*4882a593Smuzhiyun static int sc4336_g_frame_interval(struct v4l2_subdev *sd,
642*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun struct sc4336 *sc4336 = to_sc4336(sd);
645*4882a593Smuzhiyun const struct sc4336_mode *mode = sc4336->cur_mode;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun if (sc4336->streaming)
648*4882a593Smuzhiyun fi->interval = sc4336->cur_fps;
649*4882a593Smuzhiyun else
650*4882a593Smuzhiyun fi->interval = mode->max_fps;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun return 0;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
sc4336_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)655*4882a593Smuzhiyun static int sc4336_g_mbus_config(struct v4l2_subdev *sd,
656*4882a593Smuzhiyun unsigned int pad_id,
657*4882a593Smuzhiyun struct v4l2_mbus_config *config)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun struct sc4336 *sc4336 = to_sc4336(sd);
660*4882a593Smuzhiyun const struct sc4336_mode *mode = sc4336->cur_mode;
661*4882a593Smuzhiyun u32 val = 1 << (SC4336_LANES - 1) |
662*4882a593Smuzhiyun V4L2_MBUS_CSI2_CHANNEL_0 |
663*4882a593Smuzhiyun V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun if (mode->hdr_mode != NO_HDR)
666*4882a593Smuzhiyun val |= V4L2_MBUS_CSI2_CHANNEL_1;
667*4882a593Smuzhiyun if (mode->hdr_mode == HDR_X3)
668*4882a593Smuzhiyun val |= V4L2_MBUS_CSI2_CHANNEL_2;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun config->type = V4L2_MBUS_CSI2_DPHY;
671*4882a593Smuzhiyun config->flags = val;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun return 0;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
sc4336_get_module_inf(struct sc4336 * sc4336,struct rkmodule_inf * inf)676*4882a593Smuzhiyun static void sc4336_get_module_inf(struct sc4336 *sc4336,
677*4882a593Smuzhiyun struct rkmodule_inf *inf)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun memset(inf, 0, sizeof(*inf));
680*4882a593Smuzhiyun strscpy(inf->base.sensor, SC4336_NAME, sizeof(inf->base.sensor));
681*4882a593Smuzhiyun strscpy(inf->base.module, sc4336->module_name,
682*4882a593Smuzhiyun sizeof(inf->base.module));
683*4882a593Smuzhiyun strscpy(inf->base.lens, sc4336->len_name, sizeof(inf->base.lens));
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
sc4336_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)686*4882a593Smuzhiyun static long sc4336_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun struct sc4336 *sc4336 = to_sc4336(sd);
689*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
690*4882a593Smuzhiyun u32 i, h, w;
691*4882a593Smuzhiyun long ret = 0;
692*4882a593Smuzhiyun u32 stream = 0;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun switch (cmd) {
695*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
696*4882a593Smuzhiyun sc4336_get_module_inf(sc4336, (struct rkmodule_inf *)arg);
697*4882a593Smuzhiyun break;
698*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
699*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
700*4882a593Smuzhiyun hdr->esp.mode = HDR_NORMAL_VC;
701*4882a593Smuzhiyun hdr->hdr_mode = sc4336->cur_mode->hdr_mode;
702*4882a593Smuzhiyun break;
703*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
704*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
705*4882a593Smuzhiyun w = sc4336->cur_mode->width;
706*4882a593Smuzhiyun h = sc4336->cur_mode->height;
707*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
708*4882a593Smuzhiyun if (w == supported_modes[i].width &&
709*4882a593Smuzhiyun h == supported_modes[i].height &&
710*4882a593Smuzhiyun supported_modes[i].hdr_mode == hdr->hdr_mode) {
711*4882a593Smuzhiyun sc4336->cur_mode = &supported_modes[i];
712*4882a593Smuzhiyun break;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun if (i == ARRAY_SIZE(supported_modes)) {
716*4882a593Smuzhiyun dev_err(&sc4336->client->dev,
717*4882a593Smuzhiyun "not find hdr mode:%d %dx%d config\n",
718*4882a593Smuzhiyun hdr->hdr_mode, w, h);
719*4882a593Smuzhiyun ret = -EINVAL;
720*4882a593Smuzhiyun } else {
721*4882a593Smuzhiyun w = sc4336->cur_mode->hts_def - sc4336->cur_mode->width;
722*4882a593Smuzhiyun h = sc4336->cur_mode->vts_def - sc4336->cur_mode->height;
723*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc4336->hblank, w, w, 1, w);
724*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc4336->vblank, h,
725*4882a593Smuzhiyun SC4336_VTS_MAX - sc4336->cur_mode->height, 1, h);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun break;
728*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
729*4882a593Smuzhiyun break;
730*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun stream = *((u32 *)arg);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (stream)
735*4882a593Smuzhiyun ret = sc4336_write_reg(sc4336->client, SC4336_REG_CTRL_MODE,
736*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT, SC4336_MODE_STREAMING);
737*4882a593Smuzhiyun else
738*4882a593Smuzhiyun ret = sc4336_write_reg(sc4336->client, SC4336_REG_CTRL_MODE,
739*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT, SC4336_MODE_SW_STANDBY);
740*4882a593Smuzhiyun break;
741*4882a593Smuzhiyun default:
742*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
743*4882a593Smuzhiyun break;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun return ret;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
sc4336_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)750*4882a593Smuzhiyun static long sc4336_compat_ioctl32(struct v4l2_subdev *sd,
751*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun void __user *up = compat_ptr(arg);
754*4882a593Smuzhiyun struct rkmodule_inf *inf;
755*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
756*4882a593Smuzhiyun struct preisp_hdrae_exp_s *hdrae;
757*4882a593Smuzhiyun long ret;
758*4882a593Smuzhiyun u32 stream = 0;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun switch (cmd) {
761*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
762*4882a593Smuzhiyun inf = kzalloc(sizeof(*inf), GFP_KERNEL);
763*4882a593Smuzhiyun if (!inf) {
764*4882a593Smuzhiyun ret = -ENOMEM;
765*4882a593Smuzhiyun return ret;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun ret = sc4336_ioctl(sd, cmd, inf);
769*4882a593Smuzhiyun if (!ret) {
770*4882a593Smuzhiyun if (copy_to_user(up, inf, sizeof(*inf)))
771*4882a593Smuzhiyun ret = -EFAULT;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun kfree(inf);
774*4882a593Smuzhiyun break;
775*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
776*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
777*4882a593Smuzhiyun if (!hdr) {
778*4882a593Smuzhiyun ret = -ENOMEM;
779*4882a593Smuzhiyun return ret;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun ret = sc4336_ioctl(sd, cmd, hdr);
783*4882a593Smuzhiyun if (!ret) {
784*4882a593Smuzhiyun if (copy_to_user(up, hdr, sizeof(*hdr)))
785*4882a593Smuzhiyun ret = -EFAULT;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun kfree(hdr);
788*4882a593Smuzhiyun break;
789*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
790*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
791*4882a593Smuzhiyun if (!hdr) {
792*4882a593Smuzhiyun ret = -ENOMEM;
793*4882a593Smuzhiyun return ret;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun ret = copy_from_user(hdr, up, sizeof(*hdr));
797*4882a593Smuzhiyun if (!ret)
798*4882a593Smuzhiyun ret = sc4336_ioctl(sd, cmd, hdr);
799*4882a593Smuzhiyun else
800*4882a593Smuzhiyun ret = -EFAULT;
801*4882a593Smuzhiyun kfree(hdr);
802*4882a593Smuzhiyun break;
803*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
804*4882a593Smuzhiyun hdrae = kzalloc(sizeof(*hdrae), GFP_KERNEL);
805*4882a593Smuzhiyun if (!hdrae) {
806*4882a593Smuzhiyun ret = -ENOMEM;
807*4882a593Smuzhiyun return ret;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun ret = copy_from_user(hdrae, up, sizeof(*hdrae));
811*4882a593Smuzhiyun if (!ret)
812*4882a593Smuzhiyun ret = sc4336_ioctl(sd, cmd, hdrae);
813*4882a593Smuzhiyun else
814*4882a593Smuzhiyun ret = -EFAULT;
815*4882a593Smuzhiyun kfree(hdrae);
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
818*4882a593Smuzhiyun ret = copy_from_user(&stream, up, sizeof(u32));
819*4882a593Smuzhiyun if (!ret)
820*4882a593Smuzhiyun ret = sc4336_ioctl(sd, cmd, &stream);
821*4882a593Smuzhiyun else
822*4882a593Smuzhiyun ret = -EFAULT;
823*4882a593Smuzhiyun break;
824*4882a593Smuzhiyun default:
825*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
826*4882a593Smuzhiyun break;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun return ret;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun #endif
832*4882a593Smuzhiyun
__sc4336_start_stream(struct sc4336 * sc4336)833*4882a593Smuzhiyun static int __sc4336_start_stream(struct sc4336 *sc4336)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun int ret;
836*4882a593Smuzhiyun if (!sc4336->is_thunderboot) {
837*4882a593Smuzhiyun ret = sc4336_write_array(sc4336->client, sc4336->cur_mode->reg_list);
838*4882a593Smuzhiyun if (ret)
839*4882a593Smuzhiyun return ret;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* In case these controls are set before streaming */
842*4882a593Smuzhiyun ret = __v4l2_ctrl_handler_setup(&sc4336->ctrl_handler);
843*4882a593Smuzhiyun if (ret)
844*4882a593Smuzhiyun return ret;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun return sc4336_write_reg(sc4336->client, SC4336_REG_CTRL_MODE,
848*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT, SC4336_MODE_STREAMING);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
__sc4336_stop_stream(struct sc4336 * sc4336)851*4882a593Smuzhiyun static int __sc4336_stop_stream(struct sc4336 *sc4336)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun if (sc4336->is_thunderboot) {
854*4882a593Smuzhiyun sc4336->is_first_streamoff = true;
855*4882a593Smuzhiyun pm_runtime_put(&sc4336->client->dev);
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun return sc4336_write_reg(sc4336->client, SC4336_REG_CTRL_MODE,
858*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT, SC4336_MODE_SW_STANDBY);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun static int __sc4336_power_on(struct sc4336 *sc4336);
sc4336_s_stream(struct v4l2_subdev * sd,int on)862*4882a593Smuzhiyun static int sc4336_s_stream(struct v4l2_subdev *sd, int on)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun struct sc4336 *sc4336 = to_sc4336(sd);
865*4882a593Smuzhiyun struct i2c_client *client = sc4336->client;
866*4882a593Smuzhiyun int ret = 0;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun mutex_lock(&sc4336->mutex);
869*4882a593Smuzhiyun on = !!on;
870*4882a593Smuzhiyun if (on == sc4336->streaming)
871*4882a593Smuzhiyun goto unlock_and_return;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun if (on) {
874*4882a593Smuzhiyun if (sc4336->is_thunderboot && rkisp_tb_get_state() == RKISP_TB_NG) {
875*4882a593Smuzhiyun sc4336->is_thunderboot = false;
876*4882a593Smuzhiyun __sc4336_power_on(sc4336);
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
880*4882a593Smuzhiyun if (ret < 0) {
881*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
882*4882a593Smuzhiyun goto unlock_and_return;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun ret = __sc4336_start_stream(sc4336);
886*4882a593Smuzhiyun if (ret) {
887*4882a593Smuzhiyun v4l2_err(sd, "start stream failed while write regs\n");
888*4882a593Smuzhiyun pm_runtime_put(&client->dev);
889*4882a593Smuzhiyun goto unlock_and_return;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun } else {
892*4882a593Smuzhiyun __sc4336_stop_stream(sc4336);
893*4882a593Smuzhiyun pm_runtime_put(&client->dev);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun sc4336->streaming = on;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun unlock_and_return:
899*4882a593Smuzhiyun mutex_unlock(&sc4336->mutex);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun return ret;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
sc4336_s_power(struct v4l2_subdev * sd,int on)904*4882a593Smuzhiyun static int sc4336_s_power(struct v4l2_subdev *sd, int on)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun struct sc4336 *sc4336 = to_sc4336(sd);
907*4882a593Smuzhiyun struct i2c_client *client = sc4336->client;
908*4882a593Smuzhiyun int ret = 0;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun mutex_lock(&sc4336->mutex);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun /* If the power state is not modified - no work to do. */
913*4882a593Smuzhiyun if (sc4336->power_on == !!on)
914*4882a593Smuzhiyun goto unlock_and_return;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if (on) {
917*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
918*4882a593Smuzhiyun if (ret < 0) {
919*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
920*4882a593Smuzhiyun goto unlock_and_return;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun if (!sc4336->is_thunderboot) {
924*4882a593Smuzhiyun ret = sc4336_write_array(sc4336->client, sc4336_global_regs);
925*4882a593Smuzhiyun if (ret) {
926*4882a593Smuzhiyun v4l2_err(sd, "could not set init registers\n");
927*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
928*4882a593Smuzhiyun goto unlock_and_return;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun sc4336->power_on = true;
933*4882a593Smuzhiyun } else {
934*4882a593Smuzhiyun pm_runtime_put(&client->dev);
935*4882a593Smuzhiyun sc4336->power_on = false;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun unlock_and_return:
939*4882a593Smuzhiyun mutex_unlock(&sc4336->mutex);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun return ret;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
sc4336_cal_delay(u32 cycles)945*4882a593Smuzhiyun static inline u32 sc4336_cal_delay(u32 cycles)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun return DIV_ROUND_UP(cycles, SC4336_XVCLK_FREQ / 1000 / 1000);
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
__sc4336_power_on(struct sc4336 * sc4336)950*4882a593Smuzhiyun static int __sc4336_power_on(struct sc4336 *sc4336)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun int ret;
953*4882a593Smuzhiyun u32 delay_us;
954*4882a593Smuzhiyun struct device *dev = &sc4336->client->dev;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(sc4336->pins_default)) {
957*4882a593Smuzhiyun ret = pinctrl_select_state(sc4336->pinctrl,
958*4882a593Smuzhiyun sc4336->pins_default);
959*4882a593Smuzhiyun if (ret < 0)
960*4882a593Smuzhiyun dev_err(dev, "could not set pins\n");
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun ret = clk_set_rate(sc4336->xvclk, SC4336_XVCLK_FREQ);
963*4882a593Smuzhiyun if (ret < 0)
964*4882a593Smuzhiyun dev_warn(dev, "Failed to set xvclk rate (24MHz)\n");
965*4882a593Smuzhiyun if (clk_get_rate(sc4336->xvclk) != SC4336_XVCLK_FREQ)
966*4882a593Smuzhiyun dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
967*4882a593Smuzhiyun ret = clk_prepare_enable(sc4336->xvclk);
968*4882a593Smuzhiyun if (ret < 0) {
969*4882a593Smuzhiyun dev_err(dev, "Failed to enable xvclk\n");
970*4882a593Smuzhiyun return ret;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun if (sc4336->is_thunderboot)
973*4882a593Smuzhiyun return 0;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (!IS_ERR(sc4336->reset_gpio))
976*4882a593Smuzhiyun gpiod_set_value_cansleep(sc4336->reset_gpio, 0);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun ret = regulator_bulk_enable(SC4336_NUM_SUPPLIES, sc4336->supplies);
979*4882a593Smuzhiyun if (ret < 0) {
980*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators\n");
981*4882a593Smuzhiyun goto disable_clk;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun if (!IS_ERR(sc4336->reset_gpio))
985*4882a593Smuzhiyun gpiod_set_value_cansleep(sc4336->reset_gpio, 1);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun usleep_range(500, 1000);
988*4882a593Smuzhiyun if (!IS_ERR(sc4336->pwdn_gpio))
989*4882a593Smuzhiyun gpiod_set_value_cansleep(sc4336->pwdn_gpio, 1);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (!IS_ERR(sc4336->reset_gpio))
992*4882a593Smuzhiyun usleep_range(6000, 8000);
993*4882a593Smuzhiyun else
994*4882a593Smuzhiyun usleep_range(12000, 16000);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun /* 8192 cycles prior to first SCCB transaction */
997*4882a593Smuzhiyun delay_us = sc4336_cal_delay(8192);
998*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun return 0;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun disable_clk:
1003*4882a593Smuzhiyun clk_disable_unprepare(sc4336->xvclk);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun return ret;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
__sc4336_power_off(struct sc4336 * sc4336)1008*4882a593Smuzhiyun static void __sc4336_power_off(struct sc4336 *sc4336)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun int ret;
1011*4882a593Smuzhiyun struct device *dev = &sc4336->client->dev;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun clk_disable_unprepare(sc4336->xvclk);
1014*4882a593Smuzhiyun if (sc4336->is_thunderboot) {
1015*4882a593Smuzhiyun if (sc4336->is_first_streamoff) {
1016*4882a593Smuzhiyun sc4336->is_thunderboot = false;
1017*4882a593Smuzhiyun sc4336->is_first_streamoff = false;
1018*4882a593Smuzhiyun } else {
1019*4882a593Smuzhiyun return;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun if (!IS_ERR(sc4336->pwdn_gpio))
1024*4882a593Smuzhiyun gpiod_set_value_cansleep(sc4336->pwdn_gpio, 0);
1025*4882a593Smuzhiyun if (!IS_ERR(sc4336->reset_gpio))
1026*4882a593Smuzhiyun gpiod_set_value_cansleep(sc4336->reset_gpio, 0);
1027*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(sc4336->pins_sleep)) {
1028*4882a593Smuzhiyun ret = pinctrl_select_state(sc4336->pinctrl,
1029*4882a593Smuzhiyun sc4336->pins_sleep);
1030*4882a593Smuzhiyun if (ret < 0)
1031*4882a593Smuzhiyun dev_dbg(dev, "could not set pins\n");
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun regulator_bulk_disable(SC4336_NUM_SUPPLIES, sc4336->supplies);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
sc4336_runtime_resume(struct device * dev)1036*4882a593Smuzhiyun static int __maybe_unused sc4336_runtime_resume(struct device *dev)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1039*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1040*4882a593Smuzhiyun struct sc4336 *sc4336 = to_sc4336(sd);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun return __sc4336_power_on(sc4336);
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
sc4336_runtime_suspend(struct device * dev)1045*4882a593Smuzhiyun static int __maybe_unused sc4336_runtime_suspend(struct device *dev)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1048*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1049*4882a593Smuzhiyun struct sc4336 *sc4336 = to_sc4336(sd);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun __sc4336_power_off(sc4336);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun return 0;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
sc4336_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1057*4882a593Smuzhiyun static int sc4336_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun struct sc4336 *sc4336 = to_sc4336(sd);
1060*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
1061*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
1062*4882a593Smuzhiyun const struct sc4336_mode *def_mode = &supported_modes[0];
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun mutex_lock(&sc4336->mutex);
1065*4882a593Smuzhiyun /* Initialize try_fmt */
1066*4882a593Smuzhiyun try_fmt->width = def_mode->width;
1067*4882a593Smuzhiyun try_fmt->height = def_mode->height;
1068*4882a593Smuzhiyun try_fmt->code = def_mode->bus_fmt;
1069*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun mutex_unlock(&sc4336->mutex);
1072*4882a593Smuzhiyun /* No crop or compose */
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun return 0;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun #endif
1077*4882a593Smuzhiyun
sc4336_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)1078*4882a593Smuzhiyun static int sc4336_enum_frame_interval(struct v4l2_subdev *sd,
1079*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1080*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun if (fie->index >= ARRAY_SIZE(supported_modes))
1083*4882a593Smuzhiyun return -EINVAL;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun fie->code = supported_modes[fie->index].bus_fmt;
1086*4882a593Smuzhiyun fie->width = supported_modes[fie->index].width;
1087*4882a593Smuzhiyun fie->height = supported_modes[fie->index].height;
1088*4882a593Smuzhiyun fie->interval = supported_modes[fie->index].max_fps;
1089*4882a593Smuzhiyun fie->reserved[0] = supported_modes[fie->index].hdr_mode;
1090*4882a593Smuzhiyun return 0;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun static const struct dev_pm_ops sc4336_pm_ops = {
1094*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(sc4336_runtime_suspend,
1095*4882a593Smuzhiyun sc4336_runtime_resume, NULL)
1096*4882a593Smuzhiyun };
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1099*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops sc4336_internal_ops = {
1100*4882a593Smuzhiyun .open = sc4336_open,
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun #endif
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops sc4336_core_ops = {
1105*4882a593Smuzhiyun .s_power = sc4336_s_power,
1106*4882a593Smuzhiyun .ioctl = sc4336_ioctl,
1107*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
1108*4882a593Smuzhiyun .compat_ioctl32 = sc4336_compat_ioctl32,
1109*4882a593Smuzhiyun #endif
1110*4882a593Smuzhiyun };
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops sc4336_video_ops = {
1113*4882a593Smuzhiyun .s_stream = sc4336_s_stream,
1114*4882a593Smuzhiyun .g_frame_interval = sc4336_g_frame_interval,
1115*4882a593Smuzhiyun };
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops sc4336_pad_ops = {
1118*4882a593Smuzhiyun .enum_mbus_code = sc4336_enum_mbus_code,
1119*4882a593Smuzhiyun .enum_frame_size = sc4336_enum_frame_sizes,
1120*4882a593Smuzhiyun .enum_frame_interval = sc4336_enum_frame_interval,
1121*4882a593Smuzhiyun .get_fmt = sc4336_get_fmt,
1122*4882a593Smuzhiyun .set_fmt = sc4336_set_fmt,
1123*4882a593Smuzhiyun .get_mbus_config = sc4336_g_mbus_config,
1124*4882a593Smuzhiyun };
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun static const struct v4l2_subdev_ops sc4336_subdev_ops = {
1127*4882a593Smuzhiyun .core = &sc4336_core_ops,
1128*4882a593Smuzhiyun .video = &sc4336_video_ops,
1129*4882a593Smuzhiyun .pad = &sc4336_pad_ops,
1130*4882a593Smuzhiyun };
1131*4882a593Smuzhiyun
sc4336_modify_fps_info(struct sc4336 * sc4336)1132*4882a593Smuzhiyun static void sc4336_modify_fps_info(struct sc4336 *sc4336)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun const struct sc4336_mode *mode = sc4336->cur_mode;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun sc4336->cur_fps.denominator = mode->max_fps.denominator * mode->vts_def /
1137*4882a593Smuzhiyun sc4336->cur_vts;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
sc4336_set_ctrl(struct v4l2_ctrl * ctrl)1140*4882a593Smuzhiyun static int sc4336_set_ctrl(struct v4l2_ctrl *ctrl)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun struct sc4336 *sc4336 = container_of(ctrl->handler,
1143*4882a593Smuzhiyun struct sc4336, ctrl_handler);
1144*4882a593Smuzhiyun struct i2c_client *client = sc4336->client;
1145*4882a593Smuzhiyun s64 max;
1146*4882a593Smuzhiyun int ret = 0;
1147*4882a593Smuzhiyun u32 val = 0;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* Propagate change of current control to all related controls */
1150*4882a593Smuzhiyun switch (ctrl->id) {
1151*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1152*4882a593Smuzhiyun /* Update max exposure while meeting expected vblanking */
1153*4882a593Smuzhiyun max = sc4336->cur_mode->height + ctrl->val - 8;
1154*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc4336->exposure,
1155*4882a593Smuzhiyun sc4336->exposure->minimum, max,
1156*4882a593Smuzhiyun sc4336->exposure->step,
1157*4882a593Smuzhiyun sc4336->exposure->default_value);
1158*4882a593Smuzhiyun break;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
1162*4882a593Smuzhiyun return 0;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun switch (ctrl->id) {
1165*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
1166*4882a593Smuzhiyun dev_dbg(&client->dev, "set exposure 0x%x\n", ctrl->val);
1167*4882a593Smuzhiyun if (sc4336->cur_mode->hdr_mode == NO_HDR) {
1168*4882a593Smuzhiyun val = ctrl->val;
1169*4882a593Smuzhiyun /* 4 least significant bits of expsoure are fractional part */
1170*4882a593Smuzhiyun ret = sc4336_write_reg(sc4336->client,
1171*4882a593Smuzhiyun SC4336_REG_EXPOSURE_H,
1172*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT,
1173*4882a593Smuzhiyun SC4336_FETCH_EXP_H(val));
1174*4882a593Smuzhiyun ret |= sc4336_write_reg(sc4336->client,
1175*4882a593Smuzhiyun SC4336_REG_EXPOSURE_M,
1176*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT,
1177*4882a593Smuzhiyun SC4336_FETCH_EXP_M(val));
1178*4882a593Smuzhiyun ret |= sc4336_write_reg(sc4336->client,
1179*4882a593Smuzhiyun SC4336_REG_EXPOSURE_L,
1180*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT,
1181*4882a593Smuzhiyun SC4336_FETCH_EXP_L(val));
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun break;
1184*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
1185*4882a593Smuzhiyun dev_dbg(&client->dev, "set gain 0x%x\n", ctrl->val);
1186*4882a593Smuzhiyun if (sc4336->cur_mode->hdr_mode == NO_HDR)
1187*4882a593Smuzhiyun ret = sc4336_set_gain_reg(sc4336, ctrl->val);
1188*4882a593Smuzhiyun break;
1189*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1190*4882a593Smuzhiyun dev_dbg(&client->dev, "set vblank 0x%x\n", ctrl->val);
1191*4882a593Smuzhiyun ret = sc4336_write_reg(sc4336->client,
1192*4882a593Smuzhiyun SC4336_REG_VTS_H,
1193*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT,
1194*4882a593Smuzhiyun (ctrl->val + sc4336->cur_mode->height)
1195*4882a593Smuzhiyun >> 8);
1196*4882a593Smuzhiyun ret |= sc4336_write_reg(sc4336->client,
1197*4882a593Smuzhiyun SC4336_REG_VTS_L,
1198*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT,
1199*4882a593Smuzhiyun (ctrl->val + sc4336->cur_mode->height)
1200*4882a593Smuzhiyun & 0xff);
1201*4882a593Smuzhiyun sc4336->cur_vts = ctrl->val + sc4336->cur_mode->height;
1202*4882a593Smuzhiyun sc4336_modify_fps_info(sc4336);
1203*4882a593Smuzhiyun break;
1204*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1205*4882a593Smuzhiyun ret = sc4336_enable_test_pattern(sc4336, ctrl->val);
1206*4882a593Smuzhiyun break;
1207*4882a593Smuzhiyun case V4L2_CID_HFLIP:
1208*4882a593Smuzhiyun ret = sc4336_read_reg(sc4336->client, SC4336_FLIP_MIRROR_REG,
1209*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT, &val);
1210*4882a593Smuzhiyun ret |= sc4336_write_reg(sc4336->client, SC4336_FLIP_MIRROR_REG,
1211*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT,
1212*4882a593Smuzhiyun SC4336_FETCH_MIRROR(val, ctrl->val));
1213*4882a593Smuzhiyun break;
1214*4882a593Smuzhiyun case V4L2_CID_VFLIP:
1215*4882a593Smuzhiyun ret = sc4336_read_reg(sc4336->client, SC4336_FLIP_MIRROR_REG,
1216*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT, &val);
1217*4882a593Smuzhiyun ret |= sc4336_write_reg(sc4336->client, SC4336_FLIP_MIRROR_REG,
1218*4882a593Smuzhiyun SC4336_REG_VALUE_08BIT,
1219*4882a593Smuzhiyun SC4336_FETCH_FLIP(val, ctrl->val));
1220*4882a593Smuzhiyun break;
1221*4882a593Smuzhiyun default:
1222*4882a593Smuzhiyun dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1223*4882a593Smuzhiyun __func__, ctrl->id, ctrl->val);
1224*4882a593Smuzhiyun break;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun return ret;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun static const struct v4l2_ctrl_ops sc4336_ctrl_ops = {
1233*4882a593Smuzhiyun .s_ctrl = sc4336_set_ctrl,
1234*4882a593Smuzhiyun };
1235*4882a593Smuzhiyun
sc4336_initialize_controls(struct sc4336 * sc4336)1236*4882a593Smuzhiyun static int sc4336_initialize_controls(struct sc4336 *sc4336)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun const struct sc4336_mode *mode;
1239*4882a593Smuzhiyun struct v4l2_ctrl_handler *handler;
1240*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
1241*4882a593Smuzhiyun s64 exposure_max, vblank_def;
1242*4882a593Smuzhiyun u32 h_blank;
1243*4882a593Smuzhiyun int ret;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun handler = &sc4336->ctrl_handler;
1246*4882a593Smuzhiyun mode = sc4336->cur_mode;
1247*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(handler, 9);
1248*4882a593Smuzhiyun if (ret)
1249*4882a593Smuzhiyun return ret;
1250*4882a593Smuzhiyun handler->lock = &sc4336->mutex;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun ctrl = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1253*4882a593Smuzhiyun 0, 0, link_freq_menu_items);
1254*4882a593Smuzhiyun if (ctrl)
1255*4882a593Smuzhiyun ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1258*4882a593Smuzhiyun 0, PIXEL_RATE_WITH_315M_10BIT, 1, PIXEL_RATE_WITH_315M_10BIT);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
1261*4882a593Smuzhiyun sc4336->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1262*4882a593Smuzhiyun h_blank, h_blank, 1, h_blank);
1263*4882a593Smuzhiyun if (sc4336->hblank)
1264*4882a593Smuzhiyun sc4336->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1265*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
1266*4882a593Smuzhiyun sc4336->vblank = v4l2_ctrl_new_std(handler, &sc4336_ctrl_ops,
1267*4882a593Smuzhiyun V4L2_CID_VBLANK, vblank_def,
1268*4882a593Smuzhiyun SC4336_VTS_MAX - mode->height,
1269*4882a593Smuzhiyun 1, vblank_def);
1270*4882a593Smuzhiyun sc4336->cur_fps = mode->max_fps;
1271*4882a593Smuzhiyun exposure_max = mode->vts_def - 8;
1272*4882a593Smuzhiyun sc4336->exposure = v4l2_ctrl_new_std(handler, &sc4336_ctrl_ops,
1273*4882a593Smuzhiyun V4L2_CID_EXPOSURE, SC4336_EXPOSURE_MIN,
1274*4882a593Smuzhiyun exposure_max, SC4336_EXPOSURE_STEP,
1275*4882a593Smuzhiyun mode->exp_def);
1276*4882a593Smuzhiyun sc4336->anal_gain = v4l2_ctrl_new_std(handler, &sc4336_ctrl_ops,
1277*4882a593Smuzhiyun V4L2_CID_ANALOGUE_GAIN, SC4336_GAIN_MIN,
1278*4882a593Smuzhiyun SC4336_GAIN_MAX, SC4336_GAIN_STEP,
1279*4882a593Smuzhiyun SC4336_GAIN_DEFAULT);
1280*4882a593Smuzhiyun sc4336->test_pattern = v4l2_ctrl_new_std_menu_items(handler,
1281*4882a593Smuzhiyun &sc4336_ctrl_ops,
1282*4882a593Smuzhiyun V4L2_CID_TEST_PATTERN,
1283*4882a593Smuzhiyun ARRAY_SIZE(sc4336_test_pattern_menu) - 1,
1284*4882a593Smuzhiyun 0, 0, sc4336_test_pattern_menu);
1285*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, &sc4336_ctrl_ops,
1286*4882a593Smuzhiyun V4L2_CID_HFLIP, 0, 1, 1, 0);
1287*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, &sc4336_ctrl_ops,
1288*4882a593Smuzhiyun V4L2_CID_VFLIP, 0, 1, 1, 0);
1289*4882a593Smuzhiyun if (handler->error) {
1290*4882a593Smuzhiyun ret = handler->error;
1291*4882a593Smuzhiyun dev_err(&sc4336->client->dev,
1292*4882a593Smuzhiyun "Failed to init controls(%d)\n", ret);
1293*4882a593Smuzhiyun goto err_free_handler;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun sc4336->subdev.ctrl_handler = handler;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun return 0;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun err_free_handler:
1301*4882a593Smuzhiyun v4l2_ctrl_handler_free(handler);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun return ret;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
sc4336_check_sensor_id(struct sc4336 * sc4336,struct i2c_client * client)1306*4882a593Smuzhiyun static int sc4336_check_sensor_id(struct sc4336 *sc4336,
1307*4882a593Smuzhiyun struct i2c_client *client)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun struct device *dev = &sc4336->client->dev;
1310*4882a593Smuzhiyun u32 id = 0;
1311*4882a593Smuzhiyun int ret;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun if (sc4336->is_thunderboot) {
1314*4882a593Smuzhiyun dev_info(dev, "Enable thunderboot mode, skip sensor id check\n");
1315*4882a593Smuzhiyun return 0;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun ret = sc4336_read_reg(client, SC4336_REG_CHIP_ID,
1319*4882a593Smuzhiyun SC4336_REG_VALUE_16BIT, &id);
1320*4882a593Smuzhiyun if (id != CHIP_ID) {
1321*4882a593Smuzhiyun dev_err(dev, "Unexpected sensor id(%06x), ret(%d)\n", id, ret);
1322*4882a593Smuzhiyun return -ENODEV;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun dev_info(dev, "Detected OV%06x sensor\n", CHIP_ID);
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun return 0;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun
sc4336_configure_regulators(struct sc4336 * sc4336)1330*4882a593Smuzhiyun static int sc4336_configure_regulators(struct sc4336 *sc4336)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun unsigned int i;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun for (i = 0; i < SC4336_NUM_SUPPLIES; i++)
1335*4882a593Smuzhiyun sc4336->supplies[i].supply = sc4336_supply_names[i];
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun return devm_regulator_bulk_get(&sc4336->client->dev,
1338*4882a593Smuzhiyun SC4336_NUM_SUPPLIES,
1339*4882a593Smuzhiyun sc4336->supplies);
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
sc4336_probe(struct i2c_client * client,const struct i2c_device_id * id)1342*4882a593Smuzhiyun static int sc4336_probe(struct i2c_client *client,
1343*4882a593Smuzhiyun const struct i2c_device_id *id)
1344*4882a593Smuzhiyun {
1345*4882a593Smuzhiyun struct device *dev = &client->dev;
1346*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1347*4882a593Smuzhiyun struct sc4336 *sc4336;
1348*4882a593Smuzhiyun struct v4l2_subdev *sd;
1349*4882a593Smuzhiyun char facing[2];
1350*4882a593Smuzhiyun int ret;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun dev_info(dev, "driver version: %02x.%02x.%02x",
1353*4882a593Smuzhiyun DRIVER_VERSION >> 16,
1354*4882a593Smuzhiyun (DRIVER_VERSION & 0xff00) >> 8,
1355*4882a593Smuzhiyun DRIVER_VERSION & 0x00ff);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun sc4336 = devm_kzalloc(dev, sizeof(*sc4336), GFP_KERNEL);
1358*4882a593Smuzhiyun if (!sc4336)
1359*4882a593Smuzhiyun return -ENOMEM;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1362*4882a593Smuzhiyun &sc4336->module_index);
1363*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1364*4882a593Smuzhiyun &sc4336->module_facing);
1365*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1366*4882a593Smuzhiyun &sc4336->module_name);
1367*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1368*4882a593Smuzhiyun &sc4336->len_name);
1369*4882a593Smuzhiyun if (ret) {
1370*4882a593Smuzhiyun dev_err(dev, "could not get module information!\n");
1371*4882a593Smuzhiyun return -EINVAL;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun sc4336->is_thunderboot = IS_ENABLED(CONFIG_VIDEO_ROCKCHIP_THUNDER_BOOT_ISP);
1375*4882a593Smuzhiyun sc4336->client = client;
1376*4882a593Smuzhiyun sc4336->cur_mode = &supported_modes[0];
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun sc4336->xvclk = devm_clk_get(dev, "xvclk");
1379*4882a593Smuzhiyun if (IS_ERR(sc4336->xvclk)) {
1380*4882a593Smuzhiyun dev_err(dev, "Failed to get xvclk\n");
1381*4882a593Smuzhiyun return -EINVAL;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun if (sc4336->is_thunderboot) {
1385*4882a593Smuzhiyun sc4336->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_ASIS);
1386*4882a593Smuzhiyun if (IS_ERR(sc4336->reset_gpio))
1387*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun sc4336->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_ASIS);
1390*4882a593Smuzhiyun if (IS_ERR(sc4336->pwdn_gpio))
1391*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1392*4882a593Smuzhiyun } else {
1393*4882a593Smuzhiyun sc4336->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
1394*4882a593Smuzhiyun if (IS_ERR(sc4336->reset_gpio))
1395*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun sc4336->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
1398*4882a593Smuzhiyun if (IS_ERR(sc4336->pwdn_gpio))
1399*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun sc4336->pinctrl = devm_pinctrl_get(dev);
1402*4882a593Smuzhiyun if (!IS_ERR(sc4336->pinctrl)) {
1403*4882a593Smuzhiyun sc4336->pins_default =
1404*4882a593Smuzhiyun pinctrl_lookup_state(sc4336->pinctrl,
1405*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_DEFAULT);
1406*4882a593Smuzhiyun if (IS_ERR(sc4336->pins_default))
1407*4882a593Smuzhiyun dev_err(dev, "could not get default pinstate\n");
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun sc4336->pins_sleep =
1410*4882a593Smuzhiyun pinctrl_lookup_state(sc4336->pinctrl,
1411*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_SLEEP);
1412*4882a593Smuzhiyun if (IS_ERR(sc4336->pins_sleep))
1413*4882a593Smuzhiyun dev_err(dev, "could not get sleep pinstate\n");
1414*4882a593Smuzhiyun } else {
1415*4882a593Smuzhiyun dev_err(dev, "no pinctrl\n");
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun ret = sc4336_configure_regulators(sc4336);
1419*4882a593Smuzhiyun if (ret) {
1420*4882a593Smuzhiyun dev_err(dev, "Failed to get power regulators\n");
1421*4882a593Smuzhiyun return ret;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun mutex_init(&sc4336->mutex);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun sd = &sc4336->subdev;
1427*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &sc4336_subdev_ops);
1428*4882a593Smuzhiyun ret = sc4336_initialize_controls(sc4336);
1429*4882a593Smuzhiyun if (ret)
1430*4882a593Smuzhiyun goto err_destroy_mutex;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun ret = __sc4336_power_on(sc4336);
1433*4882a593Smuzhiyun if (ret)
1434*4882a593Smuzhiyun goto err_free_handler;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun ret = sc4336_check_sensor_id(sc4336, client);
1437*4882a593Smuzhiyun if (ret)
1438*4882a593Smuzhiyun goto err_power_off;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1441*4882a593Smuzhiyun sd->internal_ops = &sc4336_internal_ops;
1442*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1443*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1444*4882a593Smuzhiyun #endif
1445*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1446*4882a593Smuzhiyun sc4336->pad.flags = MEDIA_PAD_FL_SOURCE;
1447*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1448*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &sc4336->pad);
1449*4882a593Smuzhiyun if (ret < 0)
1450*4882a593Smuzhiyun goto err_power_off;
1451*4882a593Smuzhiyun #endif
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun memset(facing, 0, sizeof(facing));
1454*4882a593Smuzhiyun if (strcmp(sc4336->module_facing, "back") == 0)
1455*4882a593Smuzhiyun facing[0] = 'b';
1456*4882a593Smuzhiyun else
1457*4882a593Smuzhiyun facing[0] = 'f';
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1460*4882a593Smuzhiyun sc4336->module_index, facing,
1461*4882a593Smuzhiyun SC4336_NAME, dev_name(sd->dev));
1462*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(sd);
1463*4882a593Smuzhiyun if (ret) {
1464*4882a593Smuzhiyun dev_err(dev, "v4l2 async register subdev failed\n");
1465*4882a593Smuzhiyun goto err_clean_entity;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun pm_runtime_set_active(dev);
1469*4882a593Smuzhiyun pm_runtime_enable(dev);
1470*4882a593Smuzhiyun if (sc4336->is_thunderboot)
1471*4882a593Smuzhiyun pm_runtime_get_sync(dev);
1472*4882a593Smuzhiyun else
1473*4882a593Smuzhiyun pm_runtime_idle(dev);
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun return 0;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun err_clean_entity:
1478*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1479*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1480*4882a593Smuzhiyun #endif
1481*4882a593Smuzhiyun err_power_off:
1482*4882a593Smuzhiyun __sc4336_power_off(sc4336);
1483*4882a593Smuzhiyun err_free_handler:
1484*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc4336->ctrl_handler);
1485*4882a593Smuzhiyun err_destroy_mutex:
1486*4882a593Smuzhiyun mutex_destroy(&sc4336->mutex);
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun return ret;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun
sc4336_remove(struct i2c_client * client)1491*4882a593Smuzhiyun static int sc4336_remove(struct i2c_client *client)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1494*4882a593Smuzhiyun struct sc4336 *sc4336 = to_sc4336(sd);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1497*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1498*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1499*4882a593Smuzhiyun #endif
1500*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc4336->ctrl_handler);
1501*4882a593Smuzhiyun mutex_destroy(&sc4336->mutex);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1504*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&client->dev))
1505*4882a593Smuzhiyun __sc4336_power_off(sc4336);
1506*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun return 0;
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1512*4882a593Smuzhiyun static const struct of_device_id sc4336_of_match[] = {
1513*4882a593Smuzhiyun { .compatible = "smartsens,sc4336" },
1514*4882a593Smuzhiyun {},
1515*4882a593Smuzhiyun };
1516*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sc4336_of_match);
1517*4882a593Smuzhiyun #endif
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun static const struct i2c_device_id sc4336_match_id[] = {
1520*4882a593Smuzhiyun { "smartsens,sc4336", 0 },
1521*4882a593Smuzhiyun { },
1522*4882a593Smuzhiyun };
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun static struct i2c_driver sc4336_i2c_driver = {
1525*4882a593Smuzhiyun .driver = {
1526*4882a593Smuzhiyun .name = SC4336_NAME,
1527*4882a593Smuzhiyun .pm = &sc4336_pm_ops,
1528*4882a593Smuzhiyun .of_match_table = of_match_ptr(sc4336_of_match),
1529*4882a593Smuzhiyun },
1530*4882a593Smuzhiyun .probe = &sc4336_probe,
1531*4882a593Smuzhiyun .remove = &sc4336_remove,
1532*4882a593Smuzhiyun .id_table = sc4336_match_id,
1533*4882a593Smuzhiyun };
1534*4882a593Smuzhiyun
sensor_mod_init(void)1535*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1536*4882a593Smuzhiyun {
1537*4882a593Smuzhiyun return i2c_add_driver(&sc4336_i2c_driver);
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun
sensor_mod_exit(void)1540*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun i2c_del_driver(&sc4336_i2c_driver);
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_ROCKCHIP_THUNDER_BOOT_ISP) && !defined(CONFIG_INITCALL_ASYNC)
1546*4882a593Smuzhiyun subsys_initcall(sensor_mod_init);
1547*4882a593Smuzhiyun #else
1548*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1549*4882a593Smuzhiyun #endif
1550*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun MODULE_DESCRIPTION("smartsens sc4336 sensor driver");
1553*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1554