1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sc430cs driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2020 Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * V0.0X01.0X01 add poweron function.
8*4882a593Smuzhiyun * V0.0X01.0X02 fix mclk issue when probe multiple camera.
9*4882a593Smuzhiyun * V0.0X01.0X03 fix gain range.
10*4882a593Smuzhiyun * V0.0X01.0X04 add enum_frame_interval function.
11*4882a593Smuzhiyun * V0.0X01.0X05 add quick stream on/off
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/pm_runtime.h>
21*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
22*4882a593Smuzhiyun #include <linux/sysfs.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/version.h>
25*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
26*4882a593Smuzhiyun #include <linux/rk-preisp.h>
27*4882a593Smuzhiyun #include <media/media-entity.h>
28*4882a593Smuzhiyun #include <media/v4l2-async.h>
29*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
30*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
31*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define DRIVER_VERSION KERNEL_VERSION(0, 0x01, 0x05)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
36*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN V4L2_CID_GAIN
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define SC430CS_LANES 4
40*4882a593Smuzhiyun #define SC430CS_BITS_PER_SAMPLE 10
41*4882a593Smuzhiyun #define SC430CS_LINK_FREQ_315 157500000// 315Mbps
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define PIXEL_RATE_WITH_315M_10BIT (SC430CS_LINK_FREQ_315 * 2 * \
44*4882a593Smuzhiyun SC430CS_LANES / SC430CS_BITS_PER_SAMPLE)
45*4882a593Smuzhiyun #define SC430CS_XVCLK_FREQ 27000000
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define CHIP_ID 0xcd2e
48*4882a593Smuzhiyun #define SC430CS_REG_CHIP_ID 0x3107
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define SC430CS_REG_CTRL_MODE 0x0100
51*4882a593Smuzhiyun #define SC430CS_MODE_SW_STANDBY 0x0
52*4882a593Smuzhiyun #define SC430CS_MODE_STREAMING BIT(0)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define SC430CS_REG_EXPOSURE_H 0x3e00
55*4882a593Smuzhiyun #define SC430CS_REG_EXPOSURE_M 0x3e01
56*4882a593Smuzhiyun #define SC430CS_REG_EXPOSURE_L 0x3e02
57*4882a593Smuzhiyun #define SC430CS_EXPOSURE_MIN 1
58*4882a593Smuzhiyun #define SC430CS_EXPOSURE_STEP 1
59*4882a593Smuzhiyun #define SC430CS_VTS_MAX 0x7fff
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define SC430CS_REG_DIG_GAIN 0x3e06
62*4882a593Smuzhiyun #define SC430CS_REG_DIG_FINE_GAIN 0x3e07
63*4882a593Smuzhiyun #define SC430CS_REG_ANA_GAIN 0x3e08
64*4882a593Smuzhiyun #define SC430CS_REG_ANA_FINE_GAIN 0x3e09
65*4882a593Smuzhiyun #define SC430CS_GAIN_MIN 0x0040
66*4882a593Smuzhiyun #define SC430CS_GAIN_MAX (24 * 32 * 64) //23.32*31.75*64
67*4882a593Smuzhiyun #define SC430CS_GAIN_STEP 1
68*4882a593Smuzhiyun #define SC430CS_GAIN_DEFAULT 0x0800
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define SC430CS_REG_GROUP_HOLD 0x3812
72*4882a593Smuzhiyun #define SC430CS_GROUP_HOLD_START 0x00
73*4882a593Smuzhiyun #define SC430CS_GROUP_HOLD_END 0x30
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define SC430CS_REG_HIGH_TEMP_H 0x3974
76*4882a593Smuzhiyun #define SC430CS_REG_HIGH_TEMP_L 0x3975
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define SC430CS_REG_TEST_PATTERN 0x4501
79*4882a593Smuzhiyun #define SC430CS_TEST_PATTERN_BIT_MASK BIT(3)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define SC430CS_REG_VTS_H 0x320e
82*4882a593Smuzhiyun #define SC430CS_REG_VTS_L 0x320f
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define SC430CS_FLIP_MIRROR_REG 0x3221
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define SC430CS_FETCH_EXP_H(VAL) (((VAL) >> 12) & 0xF)
87*4882a593Smuzhiyun #define SC430CS_FETCH_EXP_M(VAL) (((VAL) >> 4) & 0xFF)
88*4882a593Smuzhiyun #define SC430CS_FETCH_EXP_L(VAL) (((VAL) & 0xF) << 4)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define SC430CS_FETCH_AGAIN_H(VAL) (((VAL) >> 8) & 0x03)
91*4882a593Smuzhiyun #define SC430CS_FETCH_AGAIN_L(VAL) ((VAL) & 0xFF)
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define SC430CS_FETCH_MIRROR(VAL, ENABLE) (ENABLE ? VAL | 0x06 : VAL & 0xf9)
94*4882a593Smuzhiyun #define SC430CS_FETCH_FLIP(VAL, ENABLE) (ENABLE ? VAL | 0x60 : VAL & 0x9f)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define REG_DELAY 0xFFFE
97*4882a593Smuzhiyun #define REG_NULL 0xFFFF
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define SC430CS_REG_VALUE_08BIT 1
100*4882a593Smuzhiyun #define SC430CS_REG_VALUE_16BIT 2
101*4882a593Smuzhiyun #define SC430CS_REG_VALUE_24BIT 3
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT "rockchip,camera_default"
104*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP "rockchip,camera_sleep"
105*4882a593Smuzhiyun #define OF_CAMERA_HDR_MODE "rockchip,camera-hdr-mode"
106*4882a593Smuzhiyun #define SC430CS_NAME "sc430cs"
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static const char * const sc430cs_supply_names[] = {
109*4882a593Smuzhiyun "avdd", /* Analog power */
110*4882a593Smuzhiyun "dovdd", /* Digital I/O power */
111*4882a593Smuzhiyun "dvdd", /* Digital core power */
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define SC430CS_NUM_SUPPLIES ARRAY_SIZE(sc430cs_supply_names)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun struct regval {
117*4882a593Smuzhiyun u16 addr;
118*4882a593Smuzhiyun u8 val;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun struct sc430cs_mode {
122*4882a593Smuzhiyun u32 bus_fmt;
123*4882a593Smuzhiyun u32 width;
124*4882a593Smuzhiyun u32 height;
125*4882a593Smuzhiyun struct v4l2_fract max_fps;
126*4882a593Smuzhiyun u32 hts_def;
127*4882a593Smuzhiyun u32 vts_def;
128*4882a593Smuzhiyun u32 exp_def;
129*4882a593Smuzhiyun const struct regval *reg_list;
130*4882a593Smuzhiyun u32 hdr_mode;
131*4882a593Smuzhiyun u32 vc[PAD_MAX];
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun struct sc430cs {
135*4882a593Smuzhiyun struct i2c_client *client;
136*4882a593Smuzhiyun struct clk *xvclk;
137*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
138*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
139*4882a593Smuzhiyun struct regulator_bulk_data supplies[SC430CS_NUM_SUPPLIES];
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun struct pinctrl *pinctrl;
142*4882a593Smuzhiyun struct pinctrl_state *pins_default;
143*4882a593Smuzhiyun struct pinctrl_state *pins_sleep;
144*4882a593Smuzhiyun struct v4l2_fract cur_fps;
145*4882a593Smuzhiyun struct v4l2_subdev subdev;
146*4882a593Smuzhiyun struct media_pad pad;
147*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
148*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
149*4882a593Smuzhiyun struct v4l2_ctrl *anal_gain;
150*4882a593Smuzhiyun struct v4l2_ctrl *digi_gain;
151*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
152*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
153*4882a593Smuzhiyun struct v4l2_ctrl *test_pattern;
154*4882a593Smuzhiyun struct mutex mutex;
155*4882a593Smuzhiyun bool streaming;
156*4882a593Smuzhiyun bool power_on;
157*4882a593Smuzhiyun const struct sc430cs_mode *cur_mode;
158*4882a593Smuzhiyun u32 module_index;
159*4882a593Smuzhiyun const char *module_facing;
160*4882a593Smuzhiyun const char *module_name;
161*4882a593Smuzhiyun const char *len_name;
162*4882a593Smuzhiyun u32 cur_vts;
163*4882a593Smuzhiyun struct preisp_hdrae_exp_s init_hdrae_exp;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun #define to_sc430cs(sd) container_of(sd, struct sc430cs, subdev)
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun * Xclk 24Mhz
170*4882a593Smuzhiyun */
171*4882a593Smuzhiyun static const struct regval sc430cs_global_regs[] = {
172*4882a593Smuzhiyun {REG_NULL, 0x00},
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * Xclk 27Mhz
177*4882a593Smuzhiyun * max_framerate 30fps
178*4882a593Smuzhiyun * mipi_datarate per lane 315Mbps, 4lane
179*4882a593Smuzhiyun */
180*4882a593Smuzhiyun static const struct regval sc430cs_linear_10_2560x1440_regs[] = {
181*4882a593Smuzhiyun {0x0103, 0x01},
182*4882a593Smuzhiyun {0x0100, 0x00},
183*4882a593Smuzhiyun {0x36e9, 0x80},
184*4882a593Smuzhiyun {0x36f9, 0x80},
185*4882a593Smuzhiyun {0x301c, 0x78},
186*4882a593Smuzhiyun {0x301f, 0x01},
187*4882a593Smuzhiyun {0x3208, 0x0a},
188*4882a593Smuzhiyun {0x3209, 0x00},
189*4882a593Smuzhiyun {0x320a, 0x05},
190*4882a593Smuzhiyun {0x320b, 0xa0},
191*4882a593Smuzhiyun {0x320e, 0x05},
192*4882a593Smuzhiyun {0x320f, 0xdc},
193*4882a593Smuzhiyun {0x3214, 0x11},
194*4882a593Smuzhiyun {0x3215, 0x11},
195*4882a593Smuzhiyun {0x3223, 0x80},
196*4882a593Smuzhiyun {0x3250, 0x00},
197*4882a593Smuzhiyun {0x3253, 0x08},
198*4882a593Smuzhiyun {0x3274, 0x01},
199*4882a593Smuzhiyun {0x3301, 0x20},
200*4882a593Smuzhiyun {0x3302, 0x18},
201*4882a593Smuzhiyun {0x3303, 0x10},
202*4882a593Smuzhiyun {0x3304, 0x50},
203*4882a593Smuzhiyun {0x3306, 0x38},
204*4882a593Smuzhiyun {0x3308, 0x18},
205*4882a593Smuzhiyun {0x3309, 0x60},
206*4882a593Smuzhiyun {0x330b, 0xc0},
207*4882a593Smuzhiyun {0x330d, 0x10},
208*4882a593Smuzhiyun {0x330e, 0x18},
209*4882a593Smuzhiyun {0x330f, 0x04},
210*4882a593Smuzhiyun {0x3310, 0x02},
211*4882a593Smuzhiyun {0x331c, 0x04},
212*4882a593Smuzhiyun {0x331e, 0x41},
213*4882a593Smuzhiyun {0x331f, 0x51},
214*4882a593Smuzhiyun {0x3320, 0x09},
215*4882a593Smuzhiyun {0x3333, 0x10},
216*4882a593Smuzhiyun {0x334c, 0x08},
217*4882a593Smuzhiyun {0x3356, 0x09},
218*4882a593Smuzhiyun {0x3364, 0x17},
219*4882a593Smuzhiyun {0x338e, 0xfd},
220*4882a593Smuzhiyun {0x3390, 0x08},
221*4882a593Smuzhiyun {0x3391, 0x18},
222*4882a593Smuzhiyun {0x3392, 0x38},
223*4882a593Smuzhiyun {0x3393, 0x20},
224*4882a593Smuzhiyun {0x3394, 0x20},
225*4882a593Smuzhiyun {0x3395, 0x20},
226*4882a593Smuzhiyun {0x3396, 0x08},
227*4882a593Smuzhiyun {0x3397, 0x18},
228*4882a593Smuzhiyun {0x3398, 0x38},
229*4882a593Smuzhiyun {0x3399, 0x20},
230*4882a593Smuzhiyun {0x339a, 0x20},
231*4882a593Smuzhiyun {0x339b, 0x20},
232*4882a593Smuzhiyun {0x339c, 0x20},
233*4882a593Smuzhiyun {0x33ac, 0x10},
234*4882a593Smuzhiyun {0x33ae, 0x18},
235*4882a593Smuzhiyun {0x33af, 0x19},
236*4882a593Smuzhiyun {0x360f, 0x01},
237*4882a593Smuzhiyun {0x3620, 0x08},
238*4882a593Smuzhiyun {0x3637, 0x25},
239*4882a593Smuzhiyun {0x363a, 0x12},
240*4882a593Smuzhiyun {0x3670, 0x0a},
241*4882a593Smuzhiyun {0x3671, 0x07},
242*4882a593Smuzhiyun {0x3672, 0x57},
243*4882a593Smuzhiyun {0x3673, 0x5e},
244*4882a593Smuzhiyun {0x3674, 0x84},
245*4882a593Smuzhiyun {0x3675, 0x88},
246*4882a593Smuzhiyun {0x3676, 0x8a},
247*4882a593Smuzhiyun {0x367a, 0x58},
248*4882a593Smuzhiyun {0x367b, 0x78},
249*4882a593Smuzhiyun {0x367c, 0x58},
250*4882a593Smuzhiyun {0x367d, 0x78},
251*4882a593Smuzhiyun {0x3690, 0x33},
252*4882a593Smuzhiyun {0x3691, 0x43},
253*4882a593Smuzhiyun {0x3692, 0x34},
254*4882a593Smuzhiyun {0x369c, 0x40},
255*4882a593Smuzhiyun {0x369d, 0x78},
256*4882a593Smuzhiyun {0x36ea, 0x39},
257*4882a593Smuzhiyun {0x36eb, 0x0d},
258*4882a593Smuzhiyun {0x36ec, 0x2c},
259*4882a593Smuzhiyun {0x36ed, 0x24},
260*4882a593Smuzhiyun {0x36fa, 0x39},
261*4882a593Smuzhiyun {0x36fb, 0x33},
262*4882a593Smuzhiyun {0x36fc, 0x10},
263*4882a593Smuzhiyun {0x36fd, 0x14},
264*4882a593Smuzhiyun {0x3908, 0x41},
265*4882a593Smuzhiyun {0x396c, 0x0e},
266*4882a593Smuzhiyun {0x3e00, 0x00},
267*4882a593Smuzhiyun {0x3e01, 0xb6},
268*4882a593Smuzhiyun {0x3e02, 0x00},
269*4882a593Smuzhiyun {0x3e03, 0x0b},
270*4882a593Smuzhiyun {0x3e08, 0x03},
271*4882a593Smuzhiyun {0x3e09, 0x40},
272*4882a593Smuzhiyun {0x3e1b, 0x2a},
273*4882a593Smuzhiyun {0x4509, 0x30},
274*4882a593Smuzhiyun {0x57a8, 0xd0},
275*4882a593Smuzhiyun {0x36e9, 0x14},
276*4882a593Smuzhiyun {0x36f9, 0x14},
277*4882a593Smuzhiyun {REG_NULL, 0x00},
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static const struct sc430cs_mode supported_modes[] = {
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun .width = 2560,
283*4882a593Smuzhiyun .height = 1440,
284*4882a593Smuzhiyun .max_fps = {
285*4882a593Smuzhiyun .numerator = 10000,
286*4882a593Smuzhiyun .denominator = 300000,
287*4882a593Smuzhiyun },
288*4882a593Smuzhiyun .exp_def = 0x0080,
289*4882a593Smuzhiyun .hts_def = 0x0578 * 2,
290*4882a593Smuzhiyun .vts_def = 0x05dc,
291*4882a593Smuzhiyun .bus_fmt = MEDIA_BUS_FMT_SBGGR10_1X10,
292*4882a593Smuzhiyun .reg_list = sc430cs_linear_10_2560x1440_regs,
293*4882a593Smuzhiyun .hdr_mode = NO_HDR,
294*4882a593Smuzhiyun .vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
299*4882a593Smuzhiyun SC430CS_LINK_FREQ_315
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun static const char * const sc430cs_test_pattern_menu[] = {
303*4882a593Smuzhiyun "Disabled",
304*4882a593Smuzhiyun "Vertical Color Bar Type 1",
305*4882a593Smuzhiyun "Vertical Color Bar Type 2",
306*4882a593Smuzhiyun "Vertical Color Bar Type 3",
307*4882a593Smuzhiyun "Vertical Color Bar Type 4"
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Write registers up to 4 at a time */
sc430cs_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)311*4882a593Smuzhiyun static int sc430cs_write_reg(struct i2c_client *client, u16 reg,
312*4882a593Smuzhiyun u32 len, u32 val)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun u32 buf_i, val_i;
315*4882a593Smuzhiyun u8 buf[6];
316*4882a593Smuzhiyun u8 *val_p;
317*4882a593Smuzhiyun __be32 val_be;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (len > 4)
320*4882a593Smuzhiyun return -EINVAL;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun buf[0] = reg >> 8;
323*4882a593Smuzhiyun buf[1] = reg & 0xff;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun val_be = cpu_to_be32(val);
326*4882a593Smuzhiyun val_p = (u8 *)&val_be;
327*4882a593Smuzhiyun buf_i = 2;
328*4882a593Smuzhiyun val_i = 4 - len;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun while (val_i < 4)
331*4882a593Smuzhiyun buf[buf_i++] = val_p[val_i++];
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (i2c_master_send(client, buf, len + 2) != len + 2)
334*4882a593Smuzhiyun return -EIO;
335*4882a593Smuzhiyun return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
sc430cs_write_array(struct i2c_client * client,const struct regval * regs)338*4882a593Smuzhiyun static int sc430cs_write_array(struct i2c_client *client,
339*4882a593Smuzhiyun const struct regval *regs)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun u32 i;
342*4882a593Smuzhiyun int ret = 0;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++)
345*4882a593Smuzhiyun ret = sc430cs_write_reg(client, regs[i].addr,
346*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT, regs[i].val);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun return ret;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* Read registers up to 4 at a time */
sc430cs_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)352*4882a593Smuzhiyun static int sc430cs_read_reg(struct i2c_client *client, u16 reg, unsigned int len,
353*4882a593Smuzhiyun u32 *val)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun struct i2c_msg msgs[2];
356*4882a593Smuzhiyun u8 *data_be_p;
357*4882a593Smuzhiyun __be32 data_be = 0;
358*4882a593Smuzhiyun __be16 reg_addr_be = cpu_to_be16(reg);
359*4882a593Smuzhiyun int ret;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (len > 4 || !len)
362*4882a593Smuzhiyun return -EINVAL;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun data_be_p = (u8 *)&data_be;
365*4882a593Smuzhiyun /* Write register address */
366*4882a593Smuzhiyun msgs[0].addr = client->addr;
367*4882a593Smuzhiyun msgs[0].flags = 0;
368*4882a593Smuzhiyun msgs[0].len = 2;
369*4882a593Smuzhiyun msgs[0].buf = (u8 *)®_addr_be;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* Read data from register */
372*4882a593Smuzhiyun msgs[1].addr = client->addr;
373*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
374*4882a593Smuzhiyun msgs[1].len = len;
375*4882a593Smuzhiyun msgs[1].buf = &data_be_p[4 - len];
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
378*4882a593Smuzhiyun if (ret != ARRAY_SIZE(msgs))
379*4882a593Smuzhiyun return -EIO;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun *val = be32_to_cpu(data_be);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun return 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
sc430cs_set_gain_reg(struct sc430cs * sc430cs,u32 gain)386*4882a593Smuzhiyun static int sc430cs_set_gain_reg(struct sc430cs *sc430cs, u32 gain)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun u8 Coarse_gain = 1, DIG_gain = 1;
389*4882a593Smuzhiyun u32 Dcg_gainx100 = 1, ANA_Fine_gainx64 = 1;
390*4882a593Smuzhiyun u8 Coarse_gain_reg = 0, DIG_gain_reg = 0;
391*4882a593Smuzhiyun u8 ANA_Fine_gain_reg = 0x20, DIG_Fine_gain_reg = 0x80;
392*4882a593Smuzhiyun int ret = 0;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun gain = gain * 16;
395*4882a593Smuzhiyun if (gain <= 1024)
396*4882a593Smuzhiyun gain = 1024;
397*4882a593Smuzhiyun else if (gain > SC430CS_GAIN_MAX * 16)
398*4882a593Smuzhiyun gain = SC430CS_GAIN_MAX * 16;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (gain < 1504) { // start again
401*4882a593Smuzhiyun Dcg_gainx100 = 100;
402*4882a593Smuzhiyun Coarse_gain = 1;
403*4882a593Smuzhiyun DIG_gain = 1;
404*4882a593Smuzhiyun Coarse_gain_reg = 0x03;
405*4882a593Smuzhiyun DIG_gain_reg = 0x0;
406*4882a593Smuzhiyun DIG_Fine_gain_reg = 0x80;
407*4882a593Smuzhiyun } else if (gain <= 3008) {
408*4882a593Smuzhiyun Dcg_gainx100 = 147;
409*4882a593Smuzhiyun Coarse_gain = 1;
410*4882a593Smuzhiyun DIG_gain = 1;
411*4882a593Smuzhiyun Coarse_gain_reg = 0x23;
412*4882a593Smuzhiyun DIG_gain_reg = 0x0;
413*4882a593Smuzhiyun DIG_Fine_gain_reg = 0x80;
414*4882a593Smuzhiyun } else if (gain <= 6017) {
415*4882a593Smuzhiyun Dcg_gainx100 = 147;
416*4882a593Smuzhiyun Coarse_gain = 2;
417*4882a593Smuzhiyun DIG_gain = 1;
418*4882a593Smuzhiyun Coarse_gain_reg = 0x27;
419*4882a593Smuzhiyun DIG_gain_reg = 0x0;
420*4882a593Smuzhiyun DIG_Fine_gain_reg = 0x80;
421*4882a593Smuzhiyun } else if (gain <= 12034) {
422*4882a593Smuzhiyun Dcg_gainx100 = 147;
423*4882a593Smuzhiyun Coarse_gain = 4;
424*4882a593Smuzhiyun DIG_gain = 1;
425*4882a593Smuzhiyun Coarse_gain_reg = 0x2f;
426*4882a593Smuzhiyun DIG_gain_reg = 0x0;
427*4882a593Smuzhiyun DIG_Fine_gain_reg = 0x80;
428*4882a593Smuzhiyun } else if (gain <= 23879) { // end again
429*4882a593Smuzhiyun Dcg_gainx100 = 147;
430*4882a593Smuzhiyun Coarse_gain = 8;
431*4882a593Smuzhiyun DIG_gain = 1;
432*4882a593Smuzhiyun Coarse_gain_reg = 0x3f;
433*4882a593Smuzhiyun DIG_gain_reg = 0x0;
434*4882a593Smuzhiyun DIG_Fine_gain_reg = 0x80;
435*4882a593Smuzhiyun } else if (gain < 23879 * 2) { // start dgain
436*4882a593Smuzhiyun Dcg_gainx100 = 147;
437*4882a593Smuzhiyun Coarse_gain = 8;
438*4882a593Smuzhiyun DIG_gain = 1;
439*4882a593Smuzhiyun ANA_Fine_gainx64 = 127;
440*4882a593Smuzhiyun Coarse_gain_reg = 0x3f;
441*4882a593Smuzhiyun DIG_gain_reg = 0x0;
442*4882a593Smuzhiyun ANA_Fine_gain_reg = 0x7f;
443*4882a593Smuzhiyun } else if (gain < 23879 * 4) {
444*4882a593Smuzhiyun Dcg_gainx100 = 147;
445*4882a593Smuzhiyun Coarse_gain = 8;
446*4882a593Smuzhiyun DIG_gain = 2;
447*4882a593Smuzhiyun ANA_Fine_gainx64 = 127;
448*4882a593Smuzhiyun Coarse_gain_reg = 0x3f;
449*4882a593Smuzhiyun DIG_gain_reg = 0x1;
450*4882a593Smuzhiyun ANA_Fine_gain_reg = 0x7f;
451*4882a593Smuzhiyun } else if (gain < 23879 * 8) {
452*4882a593Smuzhiyun Dcg_gainx100 = 147;
453*4882a593Smuzhiyun Coarse_gain = 8;
454*4882a593Smuzhiyun DIG_gain = 4;
455*4882a593Smuzhiyun ANA_Fine_gainx64 = 127;
456*4882a593Smuzhiyun Coarse_gain_reg = 0x3f;
457*4882a593Smuzhiyun DIG_gain_reg = 0x3;
458*4882a593Smuzhiyun ANA_Fine_gain_reg = 0x7f;
459*4882a593Smuzhiyun } else if (gain < 23879 * 16) {
460*4882a593Smuzhiyun Dcg_gainx100 = 147;
461*4882a593Smuzhiyun Coarse_gain = 8;
462*4882a593Smuzhiyun DIG_gain = 8;
463*4882a593Smuzhiyun ANA_Fine_gainx64 = 127;
464*4882a593Smuzhiyun Coarse_gain_reg = 0x3f;
465*4882a593Smuzhiyun DIG_gain_reg = 0x7;
466*4882a593Smuzhiyun ANA_Fine_gain_reg = 0x7f;
467*4882a593Smuzhiyun } else if (gain <= 1754822) {
468*4882a593Smuzhiyun Dcg_gainx100 = 147;
469*4882a593Smuzhiyun Coarse_gain = 8;
470*4882a593Smuzhiyun DIG_gain = 16;
471*4882a593Smuzhiyun ANA_Fine_gainx64 = 127;
472*4882a593Smuzhiyun Coarse_gain_reg = 0x3f;
473*4882a593Smuzhiyun DIG_gain_reg = 0xF;
474*4882a593Smuzhiyun ANA_Fine_gain_reg = 0x7f;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (gain < 1504)
478*4882a593Smuzhiyun ANA_Fine_gain_reg = abs(100 * gain / (Dcg_gainx100 * Coarse_gain) / 16);
479*4882a593Smuzhiyun else if (gain == 1504)
480*4882a593Smuzhiyun ANA_Fine_gain_reg = 0x40;
481*4882a593Smuzhiyun else if (gain < 23879)
482*4882a593Smuzhiyun ANA_Fine_gain_reg = abs(100 * gain / (Dcg_gainx100 * Coarse_gain) / 16);
483*4882a593Smuzhiyun else
484*4882a593Smuzhiyun DIG_Fine_gain_reg = abs(800 * gain / (Dcg_gainx100 * Coarse_gain *
485*4882a593Smuzhiyun DIG_gain) / ANA_Fine_gainx64);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun ret = sc430cs_write_reg(sc430cs->client,
488*4882a593Smuzhiyun SC430CS_REG_DIG_GAIN,
489*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT,
490*4882a593Smuzhiyun DIG_gain_reg & 0xF);
491*4882a593Smuzhiyun ret |= sc430cs_write_reg(sc430cs->client,
492*4882a593Smuzhiyun SC430CS_REG_DIG_FINE_GAIN,
493*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT,
494*4882a593Smuzhiyun DIG_Fine_gain_reg);
495*4882a593Smuzhiyun ret |= sc430cs_write_reg(sc430cs->client,
496*4882a593Smuzhiyun SC430CS_REG_ANA_GAIN,
497*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT,
498*4882a593Smuzhiyun Coarse_gain_reg);
499*4882a593Smuzhiyun ret |= sc430cs_write_reg(sc430cs->client,
500*4882a593Smuzhiyun SC430CS_REG_ANA_FINE_GAIN,
501*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT,
502*4882a593Smuzhiyun ANA_Fine_gain_reg);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun return ret;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
sc430cs_get_reso_dist(const struct sc430cs_mode * mode,struct v4l2_mbus_framefmt * framefmt)507*4882a593Smuzhiyun static int sc430cs_get_reso_dist(const struct sc430cs_mode *mode,
508*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun return abs(mode->width - framefmt->width) +
511*4882a593Smuzhiyun abs(mode->height - framefmt->height);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun static const struct sc430cs_mode *
sc430cs_find_best_fit(struct v4l2_subdev_format * fmt)515*4882a593Smuzhiyun sc430cs_find_best_fit(struct v4l2_subdev_format *fmt)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt = &fmt->format;
518*4882a593Smuzhiyun int dist;
519*4882a593Smuzhiyun int cur_best_fit = 0;
520*4882a593Smuzhiyun int cur_best_fit_dist = -1;
521*4882a593Smuzhiyun unsigned int i;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
524*4882a593Smuzhiyun dist = sc430cs_get_reso_dist(&supported_modes[i], framefmt);
525*4882a593Smuzhiyun if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
526*4882a593Smuzhiyun cur_best_fit_dist = dist;
527*4882a593Smuzhiyun cur_best_fit = i;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun return &supported_modes[cur_best_fit];
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
sc430cs_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)534*4882a593Smuzhiyun static int sc430cs_set_fmt(struct v4l2_subdev *sd,
535*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
536*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct sc430cs *sc430cs = to_sc430cs(sd);
539*4882a593Smuzhiyun const struct sc430cs_mode *mode;
540*4882a593Smuzhiyun s64 h_blank, vblank_def;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun mutex_lock(&sc430cs->mutex);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun mode = sc430cs_find_best_fit(fmt);
545*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
546*4882a593Smuzhiyun fmt->format.width = mode->width;
547*4882a593Smuzhiyun fmt->format.height = mode->height;
548*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
549*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
550*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
551*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
552*4882a593Smuzhiyun #else
553*4882a593Smuzhiyun mutex_unlock(&sc430cs->mutex);
554*4882a593Smuzhiyun return -ENOTTY;
555*4882a593Smuzhiyun #endif
556*4882a593Smuzhiyun } else {
557*4882a593Smuzhiyun sc430cs->cur_mode = mode;
558*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
559*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc430cs->hblank, h_blank,
560*4882a593Smuzhiyun h_blank, 1, h_blank);
561*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
562*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc430cs->vblank, vblank_def,
563*4882a593Smuzhiyun SC430CS_VTS_MAX - mode->height,
564*4882a593Smuzhiyun 1, vblank_def);
565*4882a593Smuzhiyun sc430cs->cur_fps = mode->max_fps;
566*4882a593Smuzhiyun sc430cs->cur_vts = (u32)mode->vts_def;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun mutex_unlock(&sc430cs->mutex);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
sc430cs_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)574*4882a593Smuzhiyun static int sc430cs_get_fmt(struct v4l2_subdev *sd,
575*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
576*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun struct sc430cs *sc430cs = to_sc430cs(sd);
579*4882a593Smuzhiyun const struct sc430cs_mode *mode = sc430cs->cur_mode;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun mutex_lock(&sc430cs->mutex);
582*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
583*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
584*4882a593Smuzhiyun fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
585*4882a593Smuzhiyun #else
586*4882a593Smuzhiyun mutex_unlock(&sc430cs->mutex);
587*4882a593Smuzhiyun return -ENOTTY;
588*4882a593Smuzhiyun #endif
589*4882a593Smuzhiyun } else {
590*4882a593Smuzhiyun fmt->format.width = mode->width;
591*4882a593Smuzhiyun fmt->format.height = mode->height;
592*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
593*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
594*4882a593Smuzhiyun /* format info: width/height/data type/virctual channel */
595*4882a593Smuzhiyun if (fmt->pad < PAD_MAX && mode->hdr_mode != NO_HDR)
596*4882a593Smuzhiyun fmt->reserved[0] = mode->vc[fmt->pad];
597*4882a593Smuzhiyun else
598*4882a593Smuzhiyun fmt->reserved[0] = mode->vc[PAD0];
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun mutex_unlock(&sc430cs->mutex);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun return 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
sc430cs_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)605*4882a593Smuzhiyun static int sc430cs_enum_mbus_code(struct v4l2_subdev *sd,
606*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
607*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct sc430cs *sc430cs = to_sc430cs(sd);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (code->index != 0)
612*4882a593Smuzhiyun return -EINVAL;
613*4882a593Smuzhiyun code->code = sc430cs->cur_mode->bus_fmt;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
sc430cs_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)618*4882a593Smuzhiyun static int sc430cs_enum_frame_sizes(struct v4l2_subdev *sd,
619*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
620*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun if (fse->index >= ARRAY_SIZE(supported_modes))
623*4882a593Smuzhiyun return -EINVAL;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun if (fse->code != supported_modes[0].bus_fmt)
626*4882a593Smuzhiyun return -EINVAL;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
629*4882a593Smuzhiyun fse->max_width = supported_modes[fse->index].width;
630*4882a593Smuzhiyun fse->max_height = supported_modes[fse->index].height;
631*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun return 0;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
sc430cs_enable_test_pattern(struct sc430cs * sc430cs,u32 pattern)636*4882a593Smuzhiyun static int sc430cs_enable_test_pattern(struct sc430cs *sc430cs, u32 pattern)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun u32 val = 0;
639*4882a593Smuzhiyun int ret = 0;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun ret = sc430cs_read_reg(sc430cs->client, SC430CS_REG_TEST_PATTERN,
642*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT, &val);
643*4882a593Smuzhiyun if (pattern)
644*4882a593Smuzhiyun val |= SC430CS_TEST_PATTERN_BIT_MASK;
645*4882a593Smuzhiyun else
646*4882a593Smuzhiyun val &= ~SC430CS_TEST_PATTERN_BIT_MASK;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun ret |= sc430cs_write_reg(sc430cs->client, SC430CS_REG_TEST_PATTERN,
649*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT, val);
650*4882a593Smuzhiyun return ret;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
sc430cs_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)653*4882a593Smuzhiyun static int sc430cs_g_frame_interval(struct v4l2_subdev *sd,
654*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun struct sc430cs *sc430cs = to_sc430cs(sd);
657*4882a593Smuzhiyun const struct sc430cs_mode *mode = sc430cs->cur_mode;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (sc430cs->streaming)
660*4882a593Smuzhiyun fi->interval = sc430cs->cur_fps;
661*4882a593Smuzhiyun else
662*4882a593Smuzhiyun fi->interval = mode->max_fps;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun return 0;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
sc430cs_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)667*4882a593Smuzhiyun static int sc430cs_g_mbus_config(struct v4l2_subdev *sd, unsigned int pad_id,
668*4882a593Smuzhiyun struct v4l2_mbus_config *config)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun struct sc430cs *sc430cs = to_sc430cs(sd);
671*4882a593Smuzhiyun const struct sc430cs_mode *mode = sc430cs->cur_mode;
672*4882a593Smuzhiyun u32 val = 1 << (SC430CS_LANES - 1) |
673*4882a593Smuzhiyun V4L2_MBUS_CSI2_CHANNEL_0 |
674*4882a593Smuzhiyun V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun if (mode->hdr_mode != NO_HDR)
677*4882a593Smuzhiyun val |= V4L2_MBUS_CSI2_CHANNEL_1;
678*4882a593Smuzhiyun if (mode->hdr_mode == HDR_X3)
679*4882a593Smuzhiyun val |= V4L2_MBUS_CSI2_CHANNEL_2;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun config->type = V4L2_MBUS_CSI2_DPHY;
682*4882a593Smuzhiyun config->flags = val;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun return 0;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
sc430cs_get_module_inf(struct sc430cs * sc430cs,struct rkmodule_inf * inf)687*4882a593Smuzhiyun static void sc430cs_get_module_inf(struct sc430cs *sc430cs,
688*4882a593Smuzhiyun struct rkmodule_inf *inf)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun memset(inf, 0, sizeof(*inf));
691*4882a593Smuzhiyun strlcpy(inf->base.sensor, SC430CS_NAME, sizeof(inf->base.sensor));
692*4882a593Smuzhiyun strlcpy(inf->base.module, sc430cs->module_name,
693*4882a593Smuzhiyun sizeof(inf->base.module));
694*4882a593Smuzhiyun strlcpy(inf->base.lens, sc430cs->len_name, sizeof(inf->base.lens));
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
sc430cs_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)697*4882a593Smuzhiyun static long sc430cs_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun struct sc430cs *sc430cs = to_sc430cs(sd);
700*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
701*4882a593Smuzhiyun u32 i, h, w;
702*4882a593Smuzhiyun long ret = 0;
703*4882a593Smuzhiyun u32 stream = 0;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun switch (cmd) {
706*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
707*4882a593Smuzhiyun sc430cs_get_module_inf(sc430cs, (struct rkmodule_inf *)arg);
708*4882a593Smuzhiyun break;
709*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
710*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
711*4882a593Smuzhiyun hdr->esp.mode = HDR_NORMAL_VC;
712*4882a593Smuzhiyun hdr->hdr_mode = sc430cs->cur_mode->hdr_mode;
713*4882a593Smuzhiyun break;
714*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
715*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
716*4882a593Smuzhiyun w = sc430cs->cur_mode->width;
717*4882a593Smuzhiyun h = sc430cs->cur_mode->height;
718*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
719*4882a593Smuzhiyun if (w == supported_modes[i].width &&
720*4882a593Smuzhiyun h == supported_modes[i].height &&
721*4882a593Smuzhiyun supported_modes[i].hdr_mode == hdr->hdr_mode) {
722*4882a593Smuzhiyun sc430cs->cur_mode = &supported_modes[i];
723*4882a593Smuzhiyun break;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun if (i == ARRAY_SIZE(supported_modes)) {
727*4882a593Smuzhiyun dev_err(&sc430cs->client->dev,
728*4882a593Smuzhiyun "not find hdr mode:%d %dx%d config\n",
729*4882a593Smuzhiyun hdr->hdr_mode, w, h);
730*4882a593Smuzhiyun ret = -EINVAL;
731*4882a593Smuzhiyun } else {
732*4882a593Smuzhiyun w = sc430cs->cur_mode->hts_def - sc430cs->cur_mode->width;
733*4882a593Smuzhiyun h = sc430cs->cur_mode->vts_def - sc430cs->cur_mode->height;
734*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc430cs->hblank, w, w, 1, w);
735*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc430cs->vblank, h,
736*4882a593Smuzhiyun SC430CS_VTS_MAX - sc430cs->cur_mode->height, 1, h);
737*4882a593Smuzhiyun sc430cs->cur_fps = sc430cs->cur_mode->max_fps;
738*4882a593Smuzhiyun sc430cs->cur_vts = sc430cs->cur_mode->vts_def;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun break;
741*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
742*4882a593Smuzhiyun break;
743*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun stream = *((u32 *)arg);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun if (stream)
748*4882a593Smuzhiyun ret = sc430cs_write_reg(sc430cs->client, SC430CS_REG_CTRL_MODE,
749*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT, SC430CS_MODE_STREAMING);
750*4882a593Smuzhiyun else
751*4882a593Smuzhiyun ret = sc430cs_write_reg(sc430cs->client, SC430CS_REG_CTRL_MODE,
752*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT, SC430CS_MODE_SW_STANDBY);
753*4882a593Smuzhiyun break;
754*4882a593Smuzhiyun default:
755*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
756*4882a593Smuzhiyun break;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun return ret;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
sc430cs_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)763*4882a593Smuzhiyun static long sc430cs_compat_ioctl32(struct v4l2_subdev *sd,
764*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun void __user *up = compat_ptr(arg);
767*4882a593Smuzhiyun struct rkmodule_inf *inf;
768*4882a593Smuzhiyun struct rkmodule_awb_cfg *cfg;
769*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
770*4882a593Smuzhiyun struct preisp_hdrae_exp_s *hdrae;
771*4882a593Smuzhiyun long ret;
772*4882a593Smuzhiyun u32 stream = 0;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun switch (cmd) {
775*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
776*4882a593Smuzhiyun inf = kzalloc(sizeof(*inf), GFP_KERNEL);
777*4882a593Smuzhiyun if (!inf) {
778*4882a593Smuzhiyun ret = -ENOMEM;
779*4882a593Smuzhiyun return ret;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun ret = sc430cs_ioctl(sd, cmd, inf);
783*4882a593Smuzhiyun if (!ret) {
784*4882a593Smuzhiyun ret = copy_to_user(up, inf, sizeof(*inf));
785*4882a593Smuzhiyun if (ret)
786*4882a593Smuzhiyun ret = -EFAULT;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun kfree(inf);
789*4882a593Smuzhiyun break;
790*4882a593Smuzhiyun case RKMODULE_AWB_CFG:
791*4882a593Smuzhiyun cfg = kzalloc(sizeof(*cfg), GFP_KERNEL);
792*4882a593Smuzhiyun if (!cfg) {
793*4882a593Smuzhiyun ret = -ENOMEM;
794*4882a593Smuzhiyun return ret;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun ret = copy_from_user(cfg, up, sizeof(*cfg));
798*4882a593Smuzhiyun if (!ret)
799*4882a593Smuzhiyun ret = sc430cs_ioctl(sd, cmd, cfg);
800*4882a593Smuzhiyun else
801*4882a593Smuzhiyun ret = -EFAULT;
802*4882a593Smuzhiyun kfree(cfg);
803*4882a593Smuzhiyun break;
804*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
805*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
806*4882a593Smuzhiyun if (!hdr) {
807*4882a593Smuzhiyun ret = -ENOMEM;
808*4882a593Smuzhiyun return ret;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun ret = sc430cs_ioctl(sd, cmd, hdr);
812*4882a593Smuzhiyun if (!ret) {
813*4882a593Smuzhiyun ret = copy_to_user(up, hdr, sizeof(*hdr));
814*4882a593Smuzhiyun if (ret)
815*4882a593Smuzhiyun ret = -EFAULT;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun kfree(hdr);
818*4882a593Smuzhiyun break;
819*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
820*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
821*4882a593Smuzhiyun if (!hdr) {
822*4882a593Smuzhiyun ret = -ENOMEM;
823*4882a593Smuzhiyun return ret;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun ret = copy_from_user(hdr, up, sizeof(*hdr));
827*4882a593Smuzhiyun if (!ret)
828*4882a593Smuzhiyun ret = sc430cs_ioctl(sd, cmd, hdr);
829*4882a593Smuzhiyun else
830*4882a593Smuzhiyun ret = -EFAULT;
831*4882a593Smuzhiyun kfree(hdr);
832*4882a593Smuzhiyun break;
833*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
834*4882a593Smuzhiyun hdrae = kzalloc(sizeof(*hdrae), GFP_KERNEL);
835*4882a593Smuzhiyun if (!hdrae) {
836*4882a593Smuzhiyun ret = -ENOMEM;
837*4882a593Smuzhiyun return ret;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun ret = copy_from_user(hdrae, up, sizeof(*hdrae));
841*4882a593Smuzhiyun if (!ret)
842*4882a593Smuzhiyun ret = sc430cs_ioctl(sd, cmd, hdrae);
843*4882a593Smuzhiyun else
844*4882a593Smuzhiyun ret = -EFAULT;
845*4882a593Smuzhiyun kfree(hdrae);
846*4882a593Smuzhiyun break;
847*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
848*4882a593Smuzhiyun ret = copy_from_user(&stream, up, sizeof(u32));
849*4882a593Smuzhiyun if (!ret)
850*4882a593Smuzhiyun ret = sc430cs_ioctl(sd, cmd, &stream);
851*4882a593Smuzhiyun else
852*4882a593Smuzhiyun ret = -EFAULT;
853*4882a593Smuzhiyun break;
854*4882a593Smuzhiyun default:
855*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
856*4882a593Smuzhiyun break;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun return ret;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun #endif
862*4882a593Smuzhiyun
__sc430cs_start_stream(struct sc430cs * sc430cs)863*4882a593Smuzhiyun static int __sc430cs_start_stream(struct sc430cs *sc430cs)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun int ret;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun ret = sc430cs_write_array(sc430cs->client, sc430cs->cur_mode->reg_list);
868*4882a593Smuzhiyun if (ret)
869*4882a593Smuzhiyun return ret;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun /* In case these controls are set before streaming */
872*4882a593Smuzhiyun ret = __v4l2_ctrl_handler_setup(&sc430cs->ctrl_handler);
873*4882a593Smuzhiyun if (ret)
874*4882a593Smuzhiyun return ret;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun return sc430cs_write_reg(sc430cs->client, SC430CS_REG_CTRL_MODE,
877*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT, SC430CS_MODE_STREAMING);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
__sc430cs_stop_stream(struct sc430cs * sc430cs)880*4882a593Smuzhiyun static int __sc430cs_stop_stream(struct sc430cs *sc430cs)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun return sc430cs_write_reg(sc430cs->client, SC430CS_REG_CTRL_MODE,
883*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT, SC430CS_MODE_SW_STANDBY);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
sc430cs_s_stream(struct v4l2_subdev * sd,int on)886*4882a593Smuzhiyun static int sc430cs_s_stream(struct v4l2_subdev *sd, int on)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun struct sc430cs *sc430cs = to_sc430cs(sd);
889*4882a593Smuzhiyun struct i2c_client *client = sc430cs->client;
890*4882a593Smuzhiyun int ret = 0;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun mutex_lock(&sc430cs->mutex);
893*4882a593Smuzhiyun on = !!on;
894*4882a593Smuzhiyun if (on == sc430cs->streaming)
895*4882a593Smuzhiyun goto unlock_and_return;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun if (on) {
898*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
899*4882a593Smuzhiyun if (ret < 0) {
900*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
901*4882a593Smuzhiyun goto unlock_and_return;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun ret = __sc430cs_start_stream(sc430cs);
905*4882a593Smuzhiyun if (ret) {
906*4882a593Smuzhiyun v4l2_err(sd, "start stream failed while write regs\n");
907*4882a593Smuzhiyun pm_runtime_put(&client->dev);
908*4882a593Smuzhiyun goto unlock_and_return;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun } else {
911*4882a593Smuzhiyun __sc430cs_stop_stream(sc430cs);
912*4882a593Smuzhiyun pm_runtime_put(&client->dev);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun sc430cs->streaming = on;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun unlock_and_return:
918*4882a593Smuzhiyun mutex_unlock(&sc430cs->mutex);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun return ret;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
sc430cs_s_power(struct v4l2_subdev * sd,int on)923*4882a593Smuzhiyun static int sc430cs_s_power(struct v4l2_subdev *sd, int on)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun struct sc430cs *sc430cs = to_sc430cs(sd);
926*4882a593Smuzhiyun struct i2c_client *client = sc430cs->client;
927*4882a593Smuzhiyun int ret = 0;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun mutex_lock(&sc430cs->mutex);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* If the power state is not modified - no work to do. */
932*4882a593Smuzhiyun if (sc430cs->power_on == !!on)
933*4882a593Smuzhiyun goto unlock_and_return;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun if (on) {
936*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
937*4882a593Smuzhiyun if (ret < 0) {
938*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
939*4882a593Smuzhiyun goto unlock_and_return;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun ret = sc430cs_write_array(sc430cs->client, sc430cs_global_regs);
943*4882a593Smuzhiyun if (ret) {
944*4882a593Smuzhiyun v4l2_err(sd, "could not set init registers\n");
945*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
946*4882a593Smuzhiyun goto unlock_and_return;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun sc430cs->power_on = true;
950*4882a593Smuzhiyun } else {
951*4882a593Smuzhiyun pm_runtime_put(&client->dev);
952*4882a593Smuzhiyun sc430cs->power_on = false;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun unlock_and_return:
956*4882a593Smuzhiyun mutex_unlock(&sc430cs->mutex);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun return ret;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
sc430cs_cal_delay(u32 cycles)962*4882a593Smuzhiyun static inline u32 sc430cs_cal_delay(u32 cycles)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun return DIV_ROUND_UP(cycles, SC430CS_XVCLK_FREQ / 1000 / 1000);
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
__sc430cs_power_on(struct sc430cs * sc430cs)967*4882a593Smuzhiyun static int __sc430cs_power_on(struct sc430cs *sc430cs)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun int ret;
970*4882a593Smuzhiyun u32 delay_us;
971*4882a593Smuzhiyun struct device *dev = &sc430cs->client->dev;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(sc430cs->pins_default)) {
974*4882a593Smuzhiyun ret = pinctrl_select_state(sc430cs->pinctrl,
975*4882a593Smuzhiyun sc430cs->pins_default);
976*4882a593Smuzhiyun if (ret < 0)
977*4882a593Smuzhiyun dev_err(dev, "could not set pins\n");
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun ret = clk_set_rate(sc430cs->xvclk, SC430CS_XVCLK_FREQ);
980*4882a593Smuzhiyun if (ret < 0)
981*4882a593Smuzhiyun dev_warn(dev, "Failed to set xvclk rate (24MHz)\n");
982*4882a593Smuzhiyun if (clk_get_rate(sc430cs->xvclk) != SC430CS_XVCLK_FREQ)
983*4882a593Smuzhiyun dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
984*4882a593Smuzhiyun ret = clk_prepare_enable(sc430cs->xvclk);
985*4882a593Smuzhiyun if (ret < 0) {
986*4882a593Smuzhiyun dev_err(dev, "Failed to enable xvclk\n");
987*4882a593Smuzhiyun return ret;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun if (!IS_ERR(sc430cs->reset_gpio))
990*4882a593Smuzhiyun gpiod_set_value_cansleep(sc430cs->reset_gpio, 0);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun ret = regulator_bulk_enable(SC430CS_NUM_SUPPLIES, sc430cs->supplies);
993*4882a593Smuzhiyun if (ret < 0) {
994*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators\n");
995*4882a593Smuzhiyun goto disable_clk;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun if (!IS_ERR(sc430cs->reset_gpio))
999*4882a593Smuzhiyun gpiod_set_value_cansleep(sc430cs->reset_gpio, 1);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun usleep_range(500, 1000);
1002*4882a593Smuzhiyun if (!IS_ERR(sc430cs->pwdn_gpio))
1003*4882a593Smuzhiyun gpiod_set_value_cansleep(sc430cs->pwdn_gpio, 1);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun if (!IS_ERR(sc430cs->reset_gpio))
1006*4882a593Smuzhiyun usleep_range(6000, 8000);
1007*4882a593Smuzhiyun else
1008*4882a593Smuzhiyun usleep_range(12000, 16000);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun /* 8192 cycles prior to first SCCB transaction */
1011*4882a593Smuzhiyun delay_us = sc430cs_cal_delay(8192);
1012*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun return 0;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun disable_clk:
1017*4882a593Smuzhiyun clk_disable_unprepare(sc430cs->xvclk);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun return ret;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
__sc430cs_power_off(struct sc430cs * sc430cs)1022*4882a593Smuzhiyun static void __sc430cs_power_off(struct sc430cs *sc430cs)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun int ret;
1025*4882a593Smuzhiyun struct device *dev = &sc430cs->client->dev;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun if (!IS_ERR(sc430cs->pwdn_gpio))
1028*4882a593Smuzhiyun gpiod_set_value_cansleep(sc430cs->pwdn_gpio, 0);
1029*4882a593Smuzhiyun clk_disable_unprepare(sc430cs->xvclk);
1030*4882a593Smuzhiyun if (!IS_ERR(sc430cs->reset_gpio))
1031*4882a593Smuzhiyun gpiod_set_value_cansleep(sc430cs->reset_gpio, 0);
1032*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(sc430cs->pins_sleep)) {
1033*4882a593Smuzhiyun ret = pinctrl_select_state(sc430cs->pinctrl,
1034*4882a593Smuzhiyun sc430cs->pins_sleep);
1035*4882a593Smuzhiyun if (ret < 0)
1036*4882a593Smuzhiyun dev_dbg(dev, "could not set pins\n");
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun regulator_bulk_disable(SC430CS_NUM_SUPPLIES, sc430cs->supplies);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
sc430cs_runtime_resume(struct device * dev)1041*4882a593Smuzhiyun static int sc430cs_runtime_resume(struct device *dev)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1044*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1045*4882a593Smuzhiyun struct sc430cs *sc430cs = to_sc430cs(sd);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun return __sc430cs_power_on(sc430cs);
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
sc430cs_runtime_suspend(struct device * dev)1050*4882a593Smuzhiyun static int sc430cs_runtime_suspend(struct device *dev)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1053*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1054*4882a593Smuzhiyun struct sc430cs *sc430cs = to_sc430cs(sd);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun __sc430cs_power_off(sc430cs);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun return 0;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
sc430cs_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1062*4882a593Smuzhiyun static int sc430cs_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun struct sc430cs *sc430cs = to_sc430cs(sd);
1065*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
1066*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
1067*4882a593Smuzhiyun const struct sc430cs_mode *def_mode = &supported_modes[0];
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun mutex_lock(&sc430cs->mutex);
1070*4882a593Smuzhiyun /* Initialize try_fmt */
1071*4882a593Smuzhiyun try_fmt->width = def_mode->width;
1072*4882a593Smuzhiyun try_fmt->height = def_mode->height;
1073*4882a593Smuzhiyun try_fmt->code = def_mode->bus_fmt;
1074*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun mutex_unlock(&sc430cs->mutex);
1077*4882a593Smuzhiyun /* No crop or compose */
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun return 0;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun #endif
1082*4882a593Smuzhiyun
sc430cs_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)1083*4882a593Smuzhiyun static int sc430cs_enum_frame_interval(struct v4l2_subdev *sd,
1084*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1085*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun if (fie->index >= ARRAY_SIZE(supported_modes))
1088*4882a593Smuzhiyun return -EINVAL;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun fie->code = supported_modes[fie->index].bus_fmt;
1091*4882a593Smuzhiyun fie->width = supported_modes[fie->index].width;
1092*4882a593Smuzhiyun fie->height = supported_modes[fie->index].height;
1093*4882a593Smuzhiyun fie->interval = supported_modes[fie->index].max_fps;
1094*4882a593Smuzhiyun fie->reserved[0] = supported_modes[fie->index].hdr_mode;
1095*4882a593Smuzhiyun return 0;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun static const struct dev_pm_ops sc430cs_pm_ops = {
1099*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(sc430cs_runtime_suspend,
1100*4882a593Smuzhiyun sc430cs_runtime_resume, NULL)
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1104*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops sc430cs_internal_ops = {
1105*4882a593Smuzhiyun .open = sc430cs_open,
1106*4882a593Smuzhiyun };
1107*4882a593Smuzhiyun #endif
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops sc430cs_core_ops = {
1110*4882a593Smuzhiyun .s_power = sc430cs_s_power,
1111*4882a593Smuzhiyun .ioctl = sc430cs_ioctl,
1112*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
1113*4882a593Smuzhiyun .compat_ioctl32 = sc430cs_compat_ioctl32,
1114*4882a593Smuzhiyun #endif
1115*4882a593Smuzhiyun };
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops sc430cs_video_ops = {
1118*4882a593Smuzhiyun .s_stream = sc430cs_s_stream,
1119*4882a593Smuzhiyun .g_frame_interval = sc430cs_g_frame_interval,
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops sc430cs_pad_ops = {
1123*4882a593Smuzhiyun .enum_mbus_code = sc430cs_enum_mbus_code,
1124*4882a593Smuzhiyun .enum_frame_size = sc430cs_enum_frame_sizes,
1125*4882a593Smuzhiyun .enum_frame_interval = sc430cs_enum_frame_interval,
1126*4882a593Smuzhiyun .get_fmt = sc430cs_get_fmt,
1127*4882a593Smuzhiyun .set_fmt = sc430cs_set_fmt,
1128*4882a593Smuzhiyun .get_mbus_config = sc430cs_g_mbus_config,
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun static const struct v4l2_subdev_ops sc430cs_subdev_ops = {
1132*4882a593Smuzhiyun .core = &sc430cs_core_ops,
1133*4882a593Smuzhiyun .video = &sc430cs_video_ops,
1134*4882a593Smuzhiyun .pad = &sc430cs_pad_ops,
1135*4882a593Smuzhiyun };
1136*4882a593Smuzhiyun
sc430cs_modify_fps_info(struct sc430cs * sc430cs)1137*4882a593Smuzhiyun static void sc430cs_modify_fps_info(struct sc430cs *sc430cs)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun const struct sc430cs_mode *mode = sc430cs->cur_mode;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun sc430cs->cur_fps.denominator = mode->max_fps.denominator * mode->vts_def /
1142*4882a593Smuzhiyun sc430cs->cur_vts;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
sc430cs_set_ctrl(struct v4l2_ctrl * ctrl)1145*4882a593Smuzhiyun static int sc430cs_set_ctrl(struct v4l2_ctrl *ctrl)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun struct sc430cs *sc430cs = container_of(ctrl->handler,
1148*4882a593Smuzhiyun struct sc430cs, ctrl_handler);
1149*4882a593Smuzhiyun struct i2c_client *client = sc430cs->client;
1150*4882a593Smuzhiyun s64 max;
1151*4882a593Smuzhiyun int ret = 0;
1152*4882a593Smuzhiyun u32 val = 0;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun /* Propagate change of current control to all related controls */
1155*4882a593Smuzhiyun switch (ctrl->id) {
1156*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1157*4882a593Smuzhiyun /* Update max exposure while meeting expected vblanking */
1158*4882a593Smuzhiyun max = sc430cs->cur_mode->height + ctrl->val - 4;
1159*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc430cs->exposure,
1160*4882a593Smuzhiyun sc430cs->exposure->minimum, max,
1161*4882a593Smuzhiyun sc430cs->exposure->step,
1162*4882a593Smuzhiyun sc430cs->exposure->default_value);
1163*4882a593Smuzhiyun break;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
1167*4882a593Smuzhiyun return 0;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun switch (ctrl->id) {
1170*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
1171*4882a593Smuzhiyun if (sc430cs->cur_mode->hdr_mode == NO_HDR) {
1172*4882a593Smuzhiyun val = ctrl->val << 1;
1173*4882a593Smuzhiyun /* 4 least significant bits of expsoure are fractional part */
1174*4882a593Smuzhiyun ret = sc430cs_write_reg(sc430cs->client,
1175*4882a593Smuzhiyun SC430CS_REG_EXPOSURE_H,
1176*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT,
1177*4882a593Smuzhiyun SC430CS_FETCH_EXP_H(val));
1178*4882a593Smuzhiyun ret |= sc430cs_write_reg(sc430cs->client,
1179*4882a593Smuzhiyun SC430CS_REG_EXPOSURE_M,
1180*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT,
1181*4882a593Smuzhiyun SC430CS_FETCH_EXP_M(val));
1182*4882a593Smuzhiyun ret |= sc430cs_write_reg(sc430cs->client,
1183*4882a593Smuzhiyun SC430CS_REG_EXPOSURE_L,
1184*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT,
1185*4882a593Smuzhiyun SC430CS_FETCH_EXP_L(val));
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun break;
1188*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
1189*4882a593Smuzhiyun if (sc430cs->cur_mode->hdr_mode == NO_HDR)
1190*4882a593Smuzhiyun ret = sc430cs_set_gain_reg(sc430cs, ctrl->val);
1191*4882a593Smuzhiyun break;
1192*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1193*4882a593Smuzhiyun ret = sc430cs_write_reg(sc430cs->client,
1194*4882a593Smuzhiyun SC430CS_REG_VTS_H,
1195*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT,
1196*4882a593Smuzhiyun (ctrl->val + sc430cs->cur_mode->height)
1197*4882a593Smuzhiyun >> 8);
1198*4882a593Smuzhiyun ret |= sc430cs_write_reg(sc430cs->client,
1199*4882a593Smuzhiyun SC430CS_REG_VTS_L,
1200*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT,
1201*4882a593Smuzhiyun (ctrl->val + sc430cs->cur_mode->height)
1202*4882a593Smuzhiyun & 0xff);
1203*4882a593Smuzhiyun if (!ret)
1204*4882a593Smuzhiyun sc430cs->cur_vts = ctrl->val + sc430cs->cur_mode->height;
1205*4882a593Smuzhiyun sc430cs_modify_fps_info(sc430cs);
1206*4882a593Smuzhiyun break;
1207*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1208*4882a593Smuzhiyun ret = sc430cs_enable_test_pattern(sc430cs, ctrl->val);
1209*4882a593Smuzhiyun break;
1210*4882a593Smuzhiyun case V4L2_CID_HFLIP:
1211*4882a593Smuzhiyun ret = sc430cs_read_reg(sc430cs->client, SC430CS_FLIP_MIRROR_REG,
1212*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT, &val);
1213*4882a593Smuzhiyun ret |= sc430cs_write_reg(sc430cs->client, SC430CS_FLIP_MIRROR_REG,
1214*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT,
1215*4882a593Smuzhiyun SC430CS_FETCH_MIRROR(val, ctrl->val));
1216*4882a593Smuzhiyun break;
1217*4882a593Smuzhiyun case V4L2_CID_VFLIP:
1218*4882a593Smuzhiyun ret = sc430cs_read_reg(sc430cs->client, SC430CS_FLIP_MIRROR_REG,
1219*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT, &val);
1220*4882a593Smuzhiyun ret |= sc430cs_write_reg(sc430cs->client, SC430CS_FLIP_MIRROR_REG,
1221*4882a593Smuzhiyun SC430CS_REG_VALUE_08BIT,
1222*4882a593Smuzhiyun SC430CS_FETCH_FLIP(val, ctrl->val));
1223*4882a593Smuzhiyun break;
1224*4882a593Smuzhiyun default:
1225*4882a593Smuzhiyun dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1226*4882a593Smuzhiyun __func__, ctrl->id, ctrl->val);
1227*4882a593Smuzhiyun break;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun return ret;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun static const struct v4l2_ctrl_ops sc430cs_ctrl_ops = {
1236*4882a593Smuzhiyun .s_ctrl = sc430cs_set_ctrl,
1237*4882a593Smuzhiyun };
1238*4882a593Smuzhiyun
sc430cs_initialize_controls(struct sc430cs * sc430cs)1239*4882a593Smuzhiyun static int sc430cs_initialize_controls(struct sc430cs *sc430cs)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun const struct sc430cs_mode *mode;
1242*4882a593Smuzhiyun struct v4l2_ctrl_handler *handler;
1243*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
1244*4882a593Smuzhiyun s64 exposure_max, vblank_def;
1245*4882a593Smuzhiyun u32 h_blank;
1246*4882a593Smuzhiyun int ret;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun handler = &sc430cs->ctrl_handler;
1249*4882a593Smuzhiyun mode = sc430cs->cur_mode;
1250*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(handler, 9);
1251*4882a593Smuzhiyun if (ret)
1252*4882a593Smuzhiyun return ret;
1253*4882a593Smuzhiyun handler->lock = &sc430cs->mutex;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun ctrl = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1256*4882a593Smuzhiyun 0, 0, link_freq_menu_items);
1257*4882a593Smuzhiyun if (ctrl)
1258*4882a593Smuzhiyun ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1261*4882a593Smuzhiyun 0, PIXEL_RATE_WITH_315M_10BIT, 1, PIXEL_RATE_WITH_315M_10BIT);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
1264*4882a593Smuzhiyun sc430cs->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1265*4882a593Smuzhiyun h_blank, h_blank, 1, h_blank);
1266*4882a593Smuzhiyun if (sc430cs->hblank)
1267*4882a593Smuzhiyun sc430cs->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1268*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
1269*4882a593Smuzhiyun sc430cs->vblank = v4l2_ctrl_new_std(handler, &sc430cs_ctrl_ops,
1270*4882a593Smuzhiyun V4L2_CID_VBLANK, vblank_def,
1271*4882a593Smuzhiyun SC430CS_VTS_MAX - mode->height,
1272*4882a593Smuzhiyun 1, vblank_def);
1273*4882a593Smuzhiyun exposure_max = mode->vts_def - 4;
1274*4882a593Smuzhiyun sc430cs->exposure = v4l2_ctrl_new_std(handler, &sc430cs_ctrl_ops,
1275*4882a593Smuzhiyun V4L2_CID_EXPOSURE, SC430CS_EXPOSURE_MIN,
1276*4882a593Smuzhiyun exposure_max, SC430CS_EXPOSURE_STEP,
1277*4882a593Smuzhiyun mode->exp_def);
1278*4882a593Smuzhiyun sc430cs->anal_gain = v4l2_ctrl_new_std(handler, &sc430cs_ctrl_ops,
1279*4882a593Smuzhiyun V4L2_CID_ANALOGUE_GAIN, SC430CS_GAIN_MIN,
1280*4882a593Smuzhiyun SC430CS_GAIN_MAX, SC430CS_GAIN_STEP,
1281*4882a593Smuzhiyun SC430CS_GAIN_DEFAULT);
1282*4882a593Smuzhiyun sc430cs->test_pattern = v4l2_ctrl_new_std_menu_items(handler,
1283*4882a593Smuzhiyun &sc430cs_ctrl_ops,
1284*4882a593Smuzhiyun V4L2_CID_TEST_PATTERN,
1285*4882a593Smuzhiyun ARRAY_SIZE(sc430cs_test_pattern_menu) - 1,
1286*4882a593Smuzhiyun 0, 0, sc430cs_test_pattern_menu);
1287*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, &sc430cs_ctrl_ops,
1288*4882a593Smuzhiyun V4L2_CID_HFLIP, 0, 1, 1, 0);
1289*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, &sc430cs_ctrl_ops,
1290*4882a593Smuzhiyun V4L2_CID_VFLIP, 0, 1, 1, 0);
1291*4882a593Smuzhiyun if (handler->error) {
1292*4882a593Smuzhiyun ret = handler->error;
1293*4882a593Smuzhiyun dev_err(&sc430cs->client->dev,
1294*4882a593Smuzhiyun "Failed to init controls(%d)\n", ret);
1295*4882a593Smuzhiyun goto err_free_handler;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun sc430cs->subdev.ctrl_handler = handler;
1299*4882a593Smuzhiyun sc430cs->cur_fps = mode->max_fps;
1300*4882a593Smuzhiyun sc430cs->cur_vts = mode->vts_def;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun return 0;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun err_free_handler:
1305*4882a593Smuzhiyun v4l2_ctrl_handler_free(handler);
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun return ret;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
sc430cs_check_sensor_id(struct sc430cs * sc430cs,struct i2c_client * client)1310*4882a593Smuzhiyun static int sc430cs_check_sensor_id(struct sc430cs *sc430cs,
1311*4882a593Smuzhiyun struct i2c_client *client)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun struct device *dev = &sc430cs->client->dev;
1314*4882a593Smuzhiyun u32 id = 0;
1315*4882a593Smuzhiyun int ret;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun ret = sc430cs_read_reg(client, SC430CS_REG_CHIP_ID,
1318*4882a593Smuzhiyun SC430CS_REG_VALUE_16BIT, &id);
1319*4882a593Smuzhiyun if (id != CHIP_ID) {
1320*4882a593Smuzhiyun dev_err(dev, "Unexpected sensor id(%06x), ret(%d)\n", id, ret);
1321*4882a593Smuzhiyun return -ENODEV;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun dev_info(dev, "Detected OV%06x sensor\n", CHIP_ID);
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun return 0;
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
sc430cs_configure_regulators(struct sc430cs * sc430cs)1329*4882a593Smuzhiyun static int sc430cs_configure_regulators(struct sc430cs *sc430cs)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun unsigned int i;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun for (i = 0; i < SC430CS_NUM_SUPPLIES; i++)
1334*4882a593Smuzhiyun sc430cs->supplies[i].supply = sc430cs_supply_names[i];
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun return devm_regulator_bulk_get(&sc430cs->client->dev,
1337*4882a593Smuzhiyun SC430CS_NUM_SUPPLIES,
1338*4882a593Smuzhiyun sc430cs->supplies);
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun
sc430cs_probe(struct i2c_client * client,const struct i2c_device_id * id)1341*4882a593Smuzhiyun static int sc430cs_probe(struct i2c_client *client,
1342*4882a593Smuzhiyun const struct i2c_device_id *id)
1343*4882a593Smuzhiyun {
1344*4882a593Smuzhiyun struct device *dev = &client->dev;
1345*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1346*4882a593Smuzhiyun struct sc430cs *sc430cs;
1347*4882a593Smuzhiyun struct v4l2_subdev *sd;
1348*4882a593Smuzhiyun char facing[2];
1349*4882a593Smuzhiyun int ret;
1350*4882a593Smuzhiyun u32 i, hdr_mode = 0;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun dev_info(dev, "driver version: %02x.%02x.%02x",
1353*4882a593Smuzhiyun DRIVER_VERSION >> 16,
1354*4882a593Smuzhiyun (DRIVER_VERSION & 0xff00) >> 8,
1355*4882a593Smuzhiyun DRIVER_VERSION & 0x00ff);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun sc430cs = devm_kzalloc(dev, sizeof(*sc430cs), GFP_KERNEL);
1358*4882a593Smuzhiyun if (!sc430cs)
1359*4882a593Smuzhiyun return -ENOMEM;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun of_property_read_u32(node, OF_CAMERA_HDR_MODE, &hdr_mode);
1362*4882a593Smuzhiyun ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1363*4882a593Smuzhiyun &sc430cs->module_index);
1364*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1365*4882a593Smuzhiyun &sc430cs->module_facing);
1366*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1367*4882a593Smuzhiyun &sc430cs->module_name);
1368*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1369*4882a593Smuzhiyun &sc430cs->len_name);
1370*4882a593Smuzhiyun if (ret) {
1371*4882a593Smuzhiyun dev_err(dev, "could not get module information!\n");
1372*4882a593Smuzhiyun return -EINVAL;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun sc430cs->client = client;
1376*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
1377*4882a593Smuzhiyun if (hdr_mode == supported_modes[i].hdr_mode) {
1378*4882a593Smuzhiyun sc430cs->cur_mode = &supported_modes[i];
1379*4882a593Smuzhiyun break;
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun if (i == ARRAY_SIZE(supported_modes))
1383*4882a593Smuzhiyun sc430cs->cur_mode = &supported_modes[0];
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun sc430cs->xvclk = devm_clk_get(dev, "xvclk");
1386*4882a593Smuzhiyun if (IS_ERR(sc430cs->xvclk)) {
1387*4882a593Smuzhiyun dev_err(dev, "Failed to get xvclk\n");
1388*4882a593Smuzhiyun return -EINVAL;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun sc430cs->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
1392*4882a593Smuzhiyun if (IS_ERR(sc430cs->reset_gpio))
1393*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun sc430cs->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
1396*4882a593Smuzhiyun if (IS_ERR(sc430cs->pwdn_gpio))
1397*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun sc430cs->pinctrl = devm_pinctrl_get(dev);
1400*4882a593Smuzhiyun if (!IS_ERR(sc430cs->pinctrl)) {
1401*4882a593Smuzhiyun sc430cs->pins_default =
1402*4882a593Smuzhiyun pinctrl_lookup_state(sc430cs->pinctrl,
1403*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_DEFAULT);
1404*4882a593Smuzhiyun if (IS_ERR(sc430cs->pins_default))
1405*4882a593Smuzhiyun dev_err(dev, "could not get default pinstate\n");
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun sc430cs->pins_sleep =
1408*4882a593Smuzhiyun pinctrl_lookup_state(sc430cs->pinctrl,
1409*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_SLEEP);
1410*4882a593Smuzhiyun if (IS_ERR(sc430cs->pins_sleep))
1411*4882a593Smuzhiyun dev_err(dev, "could not get sleep pinstate\n");
1412*4882a593Smuzhiyun } else {
1413*4882a593Smuzhiyun dev_err(dev, "no pinctrl\n");
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun ret = sc430cs_configure_regulators(sc430cs);
1417*4882a593Smuzhiyun if (ret) {
1418*4882a593Smuzhiyun dev_err(dev, "Failed to get power regulators\n");
1419*4882a593Smuzhiyun return ret;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun mutex_init(&sc430cs->mutex);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun sd = &sc430cs->subdev;
1425*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &sc430cs_subdev_ops);
1426*4882a593Smuzhiyun ret = sc430cs_initialize_controls(sc430cs);
1427*4882a593Smuzhiyun if (ret)
1428*4882a593Smuzhiyun goto err_destroy_mutex;
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun ret = __sc430cs_power_on(sc430cs);
1431*4882a593Smuzhiyun if (ret)
1432*4882a593Smuzhiyun goto err_free_handler;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun ret = sc430cs_check_sensor_id(sc430cs, client);
1435*4882a593Smuzhiyun if (ret)
1436*4882a593Smuzhiyun goto err_power_off;
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1439*4882a593Smuzhiyun sd->internal_ops = &sc430cs_internal_ops;
1440*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1441*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1442*4882a593Smuzhiyun #endif
1443*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1444*4882a593Smuzhiyun sc430cs->pad.flags = MEDIA_PAD_FL_SOURCE;
1445*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1446*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &sc430cs->pad);
1447*4882a593Smuzhiyun if (ret < 0)
1448*4882a593Smuzhiyun goto err_power_off;
1449*4882a593Smuzhiyun #endif
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun memset(facing, 0, sizeof(facing));
1452*4882a593Smuzhiyun if (strcmp(sc430cs->module_facing, "back") == 0)
1453*4882a593Smuzhiyun facing[0] = 'b';
1454*4882a593Smuzhiyun else
1455*4882a593Smuzhiyun facing[0] = 'f';
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1458*4882a593Smuzhiyun sc430cs->module_index, facing,
1459*4882a593Smuzhiyun SC430CS_NAME, dev_name(sd->dev));
1460*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(sd);
1461*4882a593Smuzhiyun if (ret) {
1462*4882a593Smuzhiyun dev_err(dev, "v4l2 async register subdev failed\n");
1463*4882a593Smuzhiyun goto err_clean_entity;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun pm_runtime_set_active(dev);
1467*4882a593Smuzhiyun pm_runtime_enable(dev);
1468*4882a593Smuzhiyun pm_runtime_idle(dev);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun return 0;
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun err_clean_entity:
1473*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1474*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1475*4882a593Smuzhiyun #endif
1476*4882a593Smuzhiyun err_power_off:
1477*4882a593Smuzhiyun __sc430cs_power_off(sc430cs);
1478*4882a593Smuzhiyun err_free_handler:
1479*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc430cs->ctrl_handler);
1480*4882a593Smuzhiyun err_destroy_mutex:
1481*4882a593Smuzhiyun mutex_destroy(&sc430cs->mutex);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun return ret;
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun
sc430cs_remove(struct i2c_client * client)1486*4882a593Smuzhiyun static int sc430cs_remove(struct i2c_client *client)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1489*4882a593Smuzhiyun struct sc430cs *sc430cs = to_sc430cs(sd);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1492*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1493*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1494*4882a593Smuzhiyun #endif
1495*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc430cs->ctrl_handler);
1496*4882a593Smuzhiyun mutex_destroy(&sc430cs->mutex);
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1499*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&client->dev))
1500*4882a593Smuzhiyun __sc430cs_power_off(sc430cs);
1501*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun return 0;
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1507*4882a593Smuzhiyun static const struct of_device_id sc430cs_of_match[] = {
1508*4882a593Smuzhiyun { .compatible = "smartsens,sc430cs" },
1509*4882a593Smuzhiyun {},
1510*4882a593Smuzhiyun };
1511*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sc430cs_of_match);
1512*4882a593Smuzhiyun #endif
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun static const struct i2c_device_id sc430cs_match_id[] = {
1515*4882a593Smuzhiyun { "smartsens,sc430cs", 0 },
1516*4882a593Smuzhiyun { },
1517*4882a593Smuzhiyun };
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun static struct i2c_driver sc430cs_i2c_driver = {
1520*4882a593Smuzhiyun .driver = {
1521*4882a593Smuzhiyun .name = SC430CS_NAME,
1522*4882a593Smuzhiyun .pm = &sc430cs_pm_ops,
1523*4882a593Smuzhiyun .of_match_table = of_match_ptr(sc430cs_of_match),
1524*4882a593Smuzhiyun },
1525*4882a593Smuzhiyun .probe = &sc430cs_probe,
1526*4882a593Smuzhiyun .remove = &sc430cs_remove,
1527*4882a593Smuzhiyun .id_table = sc430cs_match_id,
1528*4882a593Smuzhiyun };
1529*4882a593Smuzhiyun
sensor_mod_init(void)1530*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun return i2c_add_driver(&sc430cs_i2c_driver);
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun
sensor_mod_exit(void)1535*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1536*4882a593Smuzhiyun {
1537*4882a593Smuzhiyun i2c_del_driver(&sc430cs_i2c_driver);
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1541*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun MODULE_DESCRIPTION("smartsens sc430cs sensor driver");
1544*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1545