1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sc3338 driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2022 Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * V0.0X01.0X01 first version
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun //#define DEBUG
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <linux/sysfs.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/version.h>
22*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
23*4882a593Smuzhiyun #include <linux/rk-preisp.h>
24*4882a593Smuzhiyun #include <media/media-entity.h>
25*4882a593Smuzhiyun #include <media/v4l2-async.h>
26*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
27*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
28*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
29*4882a593Smuzhiyun #include "../platform/rockchip/isp/rkisp_tb_helper.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define DRIVER_VERSION KERNEL_VERSION(0, 0x01, 0x01)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
34*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN V4L2_CID_GAIN
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define SC3338_LANES 2
38*4882a593Smuzhiyun #define SC3338_BITS_PER_SAMPLE 10
39*4882a593Smuzhiyun #define SC3338_LINK_FREQ_253 253125000
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define PIXEL_RATE_WITH_253M_10BIT (SC3338_LINK_FREQ_253 * 2 * \
42*4882a593Smuzhiyun SC3338_LANES / SC3338_BITS_PER_SAMPLE)
43*4882a593Smuzhiyun #define SC3338_XVCLK_FREQ 27000000
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define CHIP_ID 0xcc41
46*4882a593Smuzhiyun #define SC3338_REG_CHIP_ID 0x3107
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define SC3338_REG_CTRL_MODE 0x0100
49*4882a593Smuzhiyun #define SC3338_MODE_SW_STANDBY 0x0
50*4882a593Smuzhiyun #define SC3338_MODE_STREAMING BIT(0)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define SC3338_REG_EXPOSURE_H 0x3e00
53*4882a593Smuzhiyun #define SC3338_REG_EXPOSURE_M 0x3e01
54*4882a593Smuzhiyun #define SC3338_REG_EXPOSURE_L 0x3e02
55*4882a593Smuzhiyun #define SC3338_EXPOSURE_MIN 2
56*4882a593Smuzhiyun #define SC3338_EXPOSURE_STEP 1
57*4882a593Smuzhiyun #define SC3338_VTS_MAX 0x7fff
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define SC3338_REG_DIG_GAIN 0x3e06
60*4882a593Smuzhiyun #define SC3338_REG_DIG_FINE_GAIN 0x3e07
61*4882a593Smuzhiyun #define SC3338_REG_ANA_GAIN 0x3e09
62*4882a593Smuzhiyun #define SC3338_GAIN_MIN 0x0080
63*4882a593Smuzhiyun #define SC3338_GAIN_MAX (99614) //48.64*16*128
64*4882a593Smuzhiyun #define SC3338_GAIN_STEP 1
65*4882a593Smuzhiyun #define SC3338_GAIN_DEFAULT 0x80
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define SC3338_REG_GROUP_HOLD 0x3812
69*4882a593Smuzhiyun #define SC3338_GROUP_HOLD_START 0x00
70*4882a593Smuzhiyun #define SC3338_GROUP_HOLD_END 0x30
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define SC3338_REG_TEST_PATTERN 0x4501
73*4882a593Smuzhiyun #define SC3338_TEST_PATTERN_BIT_MASK BIT(3)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define SC3338_REG_VTS_H 0x320e
76*4882a593Smuzhiyun #define SC3338_REG_VTS_L 0x320f
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define SC3338_FLIP_MIRROR_REG 0x3221
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define SC3338_FETCH_EXP_H(VAL) (((VAL) >> 12) & 0xF)
81*4882a593Smuzhiyun #define SC3338_FETCH_EXP_M(VAL) (((VAL) >> 4) & 0xFF)
82*4882a593Smuzhiyun #define SC3338_FETCH_EXP_L(VAL) (((VAL) & 0xF) << 4)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define SC3338_FETCH_AGAIN_H(VAL) (((VAL) >> 8) & 0x03)
85*4882a593Smuzhiyun #define SC3338_FETCH_AGAIN_L(VAL) ((VAL) & 0xFF)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define SC3338_FETCH_MIRROR(VAL, ENABLE) (ENABLE ? VAL | 0x06 : VAL & 0xf9)
88*4882a593Smuzhiyun #define SC3338_FETCH_FLIP(VAL, ENABLE) (ENABLE ? VAL | 0x60 : VAL & 0x9f)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define REG_DELAY 0xFFFE
91*4882a593Smuzhiyun #define REG_NULL 0xFFFF
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define SC3338_REG_VALUE_08BIT 1
94*4882a593Smuzhiyun #define SC3338_REG_VALUE_16BIT 2
95*4882a593Smuzhiyun #define SC3338_REG_VALUE_24BIT 3
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT "rockchip,camera_default"
98*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP "rockchip,camera_sleep"
99*4882a593Smuzhiyun #define SC3338_NAME "sc3338"
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static const char * const sc3338_supply_names[] = {
102*4882a593Smuzhiyun "avdd", /* Analog power */
103*4882a593Smuzhiyun "dovdd", /* Digital I/O power */
104*4882a593Smuzhiyun "dvdd", /* Digital core power */
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define SC3338_NUM_SUPPLIES ARRAY_SIZE(sc3338_supply_names)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun struct regval {
110*4882a593Smuzhiyun u16 addr;
111*4882a593Smuzhiyun u8 val;
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun struct sc3338_mode {
115*4882a593Smuzhiyun u32 bus_fmt;
116*4882a593Smuzhiyun u32 width;
117*4882a593Smuzhiyun u32 height;
118*4882a593Smuzhiyun struct v4l2_fract max_fps;
119*4882a593Smuzhiyun u32 hts_def;
120*4882a593Smuzhiyun u32 vts_def;
121*4882a593Smuzhiyun u32 exp_def;
122*4882a593Smuzhiyun const struct regval *reg_list;
123*4882a593Smuzhiyun u32 hdr_mode;
124*4882a593Smuzhiyun u32 vc[PAD_MAX];
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun struct sc3338 {
128*4882a593Smuzhiyun struct i2c_client *client;
129*4882a593Smuzhiyun struct clk *xvclk;
130*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
131*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
132*4882a593Smuzhiyun struct regulator_bulk_data supplies[SC3338_NUM_SUPPLIES];
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun struct pinctrl *pinctrl;
135*4882a593Smuzhiyun struct pinctrl_state *pins_default;
136*4882a593Smuzhiyun struct pinctrl_state *pins_sleep;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct v4l2_subdev subdev;
139*4882a593Smuzhiyun struct media_pad pad;
140*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
141*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
142*4882a593Smuzhiyun struct v4l2_ctrl *anal_gain;
143*4882a593Smuzhiyun struct v4l2_ctrl *digi_gain;
144*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
145*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
146*4882a593Smuzhiyun struct v4l2_ctrl *test_pattern;
147*4882a593Smuzhiyun struct mutex mutex;
148*4882a593Smuzhiyun struct v4l2_fract cur_fps;
149*4882a593Smuzhiyun bool streaming;
150*4882a593Smuzhiyun bool power_on;
151*4882a593Smuzhiyun const struct sc3338_mode *cur_mode;
152*4882a593Smuzhiyun u32 module_index;
153*4882a593Smuzhiyun const char *module_facing;
154*4882a593Smuzhiyun const char *module_name;
155*4882a593Smuzhiyun const char *len_name;
156*4882a593Smuzhiyun u32 cur_vts;
157*4882a593Smuzhiyun bool has_init_exp;
158*4882a593Smuzhiyun bool is_thunderboot;
159*4882a593Smuzhiyun bool is_first_streamoff;
160*4882a593Smuzhiyun struct preisp_hdrae_exp_s init_hdrae_exp;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #define to_sc3338(sd) container_of(sd, struct sc3338, subdev)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * Xclk 27Mhz
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun static const struct regval sc3338_global_regs[] = {
169*4882a593Smuzhiyun {REG_NULL, 0x00},
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * Xclk 27Mhz
174*4882a593Smuzhiyun * max_framerate 25fps
175*4882a593Smuzhiyun * mipi_datarate per lane 506.25Mbps, 2lane
176*4882a593Smuzhiyun */
177*4882a593Smuzhiyun static const struct regval sc3338_linear_10_2304x1296_regs[] = {
178*4882a593Smuzhiyun {0x0103, 0x01},
179*4882a593Smuzhiyun {0x36e9, 0x80},
180*4882a593Smuzhiyun {0x37f9, 0x80},
181*4882a593Smuzhiyun {0x301f, 0x01},
182*4882a593Smuzhiyun {0x30b8, 0x33},
183*4882a593Smuzhiyun {0x320e, 0x06},
184*4882a593Smuzhiyun {0x320f, 0x54},
185*4882a593Smuzhiyun {0x3253, 0x10},
186*4882a593Smuzhiyun {0x325f, 0x20},
187*4882a593Smuzhiyun {0x3301, 0x04},
188*4882a593Smuzhiyun {0x3306, 0x50},
189*4882a593Smuzhiyun {0x3309, 0xa8},
190*4882a593Smuzhiyun {0x330a, 0x00},
191*4882a593Smuzhiyun {0x330b, 0xd8},
192*4882a593Smuzhiyun {0x3314, 0x13},
193*4882a593Smuzhiyun {0x331f, 0x99},
194*4882a593Smuzhiyun {0x3333, 0x10},
195*4882a593Smuzhiyun {0x3334, 0x40},
196*4882a593Smuzhiyun {0x335e, 0x06},
197*4882a593Smuzhiyun {0x335f, 0x0a},
198*4882a593Smuzhiyun {0x3364, 0x5e},
199*4882a593Smuzhiyun {0x337c, 0x02},
200*4882a593Smuzhiyun {0x337d, 0x0e},
201*4882a593Smuzhiyun {0x3390, 0x01},
202*4882a593Smuzhiyun {0x3391, 0x03},
203*4882a593Smuzhiyun {0x3392, 0x07},
204*4882a593Smuzhiyun {0x3393, 0x04},
205*4882a593Smuzhiyun {0x3394, 0x04},
206*4882a593Smuzhiyun {0x3395, 0x04},
207*4882a593Smuzhiyun {0x3396, 0x08},
208*4882a593Smuzhiyun {0x3397, 0x0b},
209*4882a593Smuzhiyun {0x3398, 0x1f},
210*4882a593Smuzhiyun {0x3399, 0x04},
211*4882a593Smuzhiyun {0x339a, 0x0a},
212*4882a593Smuzhiyun {0x339b, 0x3a},
213*4882a593Smuzhiyun {0x339c, 0xb4},
214*4882a593Smuzhiyun {0x33a2, 0x04},
215*4882a593Smuzhiyun {0x33ac, 0x08},
216*4882a593Smuzhiyun {0x33ad, 0x1c},
217*4882a593Smuzhiyun {0x33ae, 0x10},
218*4882a593Smuzhiyun {0x33af, 0x30},
219*4882a593Smuzhiyun {0x33b1, 0x80},
220*4882a593Smuzhiyun {0x33b3, 0x48},
221*4882a593Smuzhiyun {0x33f9, 0x60},
222*4882a593Smuzhiyun {0x33fb, 0x74},
223*4882a593Smuzhiyun {0x33fc, 0x4b},
224*4882a593Smuzhiyun {0x33fd, 0x5f},
225*4882a593Smuzhiyun {0x349f, 0x03},
226*4882a593Smuzhiyun {0x34a6, 0x4b},
227*4882a593Smuzhiyun {0x34a7, 0x5f},
228*4882a593Smuzhiyun {0x34a8, 0x20},
229*4882a593Smuzhiyun {0x34a9, 0x18},
230*4882a593Smuzhiyun {0x34ab, 0xe8},
231*4882a593Smuzhiyun {0x34ac, 0x01},
232*4882a593Smuzhiyun {0x34ad, 0x00},
233*4882a593Smuzhiyun {0x34f8, 0x5f},
234*4882a593Smuzhiyun {0x34f9, 0x18},
235*4882a593Smuzhiyun {0x3630, 0xc0},
236*4882a593Smuzhiyun {0x3631, 0x84},
237*4882a593Smuzhiyun {0x3632, 0x64},
238*4882a593Smuzhiyun {0x3633, 0x32},
239*4882a593Smuzhiyun {0x363b, 0x03},
240*4882a593Smuzhiyun {0x363c, 0x08},
241*4882a593Smuzhiyun {0x3641, 0x38},
242*4882a593Smuzhiyun {0x3670, 0x4e},
243*4882a593Smuzhiyun {0x3674, 0xc0},
244*4882a593Smuzhiyun {0x3675, 0xc0},
245*4882a593Smuzhiyun {0x3676, 0xc0},
246*4882a593Smuzhiyun {0x3677, 0x84},
247*4882a593Smuzhiyun {0x3678, 0x84},
248*4882a593Smuzhiyun {0x3679, 0x84},
249*4882a593Smuzhiyun {0x367c, 0x48},
250*4882a593Smuzhiyun {0x367d, 0x49},
251*4882a593Smuzhiyun {0x367e, 0x4b},
252*4882a593Smuzhiyun {0x367f, 0x5f},
253*4882a593Smuzhiyun {0x3690, 0x32},
254*4882a593Smuzhiyun {0x3691, 0x32},
255*4882a593Smuzhiyun {0x3692, 0x42},
256*4882a593Smuzhiyun {0x369c, 0x4b},
257*4882a593Smuzhiyun {0x369d, 0x5f},
258*4882a593Smuzhiyun {0x36b0, 0x87},
259*4882a593Smuzhiyun {0x36b1, 0x90},
260*4882a593Smuzhiyun {0x36b2, 0xa1},
261*4882a593Smuzhiyun {0x36b3, 0xd8},
262*4882a593Smuzhiyun {0x36b4, 0x49},
263*4882a593Smuzhiyun {0x36b5, 0x4b},
264*4882a593Smuzhiyun {0x36b6, 0x4f},
265*4882a593Smuzhiyun {0x370f, 0x01},
266*4882a593Smuzhiyun {0x3722, 0x09},
267*4882a593Smuzhiyun {0x3724, 0x41},
268*4882a593Smuzhiyun {0x3725, 0xc1},
269*4882a593Smuzhiyun {0x3771, 0x09},
270*4882a593Smuzhiyun {0x3772, 0x09},
271*4882a593Smuzhiyun {0x3773, 0x05},
272*4882a593Smuzhiyun {0x377a, 0x48},
273*4882a593Smuzhiyun {0x377b, 0x5f},
274*4882a593Smuzhiyun {0x3904, 0x04},
275*4882a593Smuzhiyun {0x3905, 0x8c},
276*4882a593Smuzhiyun {0x391d, 0x04},
277*4882a593Smuzhiyun {0x3921, 0x20},
278*4882a593Smuzhiyun {0x3926, 0x21},
279*4882a593Smuzhiyun {0x3933, 0x80},
280*4882a593Smuzhiyun {0x3934, 0x0a},
281*4882a593Smuzhiyun {0x3935, 0x00},
282*4882a593Smuzhiyun {0x3936, 0x2a},
283*4882a593Smuzhiyun {0x3937, 0x6a},
284*4882a593Smuzhiyun {0x3938, 0x6a},
285*4882a593Smuzhiyun {0x39dc, 0x02},
286*4882a593Smuzhiyun {0x3e01, 0x53},
287*4882a593Smuzhiyun {0x3e02, 0xe0},
288*4882a593Smuzhiyun {0x3e09, 0x00},
289*4882a593Smuzhiyun {0x440e, 0x02},
290*4882a593Smuzhiyun {0x4509, 0x20},
291*4882a593Smuzhiyun {0x5ae0, 0xfe},
292*4882a593Smuzhiyun {0x5ae1, 0x40},
293*4882a593Smuzhiyun {0x5ae2, 0x38},
294*4882a593Smuzhiyun {0x5ae3, 0x30},
295*4882a593Smuzhiyun {0x5ae4, 0x28},
296*4882a593Smuzhiyun {0x5ae5, 0x38},
297*4882a593Smuzhiyun {0x5ae6, 0x30},
298*4882a593Smuzhiyun {0x5ae7, 0x28},
299*4882a593Smuzhiyun {0x5ae8, 0x3f},
300*4882a593Smuzhiyun {0x5ae9, 0x34},
301*4882a593Smuzhiyun {0x5aea, 0x2c},
302*4882a593Smuzhiyun {0x5aeb, 0x3f},
303*4882a593Smuzhiyun {0x5aec, 0x34},
304*4882a593Smuzhiyun {0x5aed, 0x2c},
305*4882a593Smuzhiyun {0x36e9, 0x54},
306*4882a593Smuzhiyun {0x37f9, 0x27},
307*4882a593Smuzhiyun {0x3028, 0x05},
308*4882a593Smuzhiyun {REG_NULL, 0x00},
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static const struct sc3338_mode supported_modes[] = {
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun .width = 2304,
314*4882a593Smuzhiyun .height = 1296,
315*4882a593Smuzhiyun .max_fps = {
316*4882a593Smuzhiyun .numerator = 10000,
317*4882a593Smuzhiyun .denominator = 250000,
318*4882a593Smuzhiyun },
319*4882a593Smuzhiyun .exp_def = 0x0080,
320*4882a593Smuzhiyun .hts_def = 0x05dc * 2,
321*4882a593Smuzhiyun .vts_def = 0x0654,
322*4882a593Smuzhiyun .bus_fmt = MEDIA_BUS_FMT_SBGGR10_1X10,
323*4882a593Smuzhiyun .reg_list = sc3338_linear_10_2304x1296_regs,
324*4882a593Smuzhiyun .hdr_mode = NO_HDR,
325*4882a593Smuzhiyun .vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
330*4882a593Smuzhiyun SC3338_LINK_FREQ_253
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static const char * const sc3338_test_pattern_menu[] = {
334*4882a593Smuzhiyun "Disabled",
335*4882a593Smuzhiyun "Vertical Color Bar Type 1",
336*4882a593Smuzhiyun "Vertical Color Bar Type 2",
337*4882a593Smuzhiyun "Vertical Color Bar Type 3",
338*4882a593Smuzhiyun "Vertical Color Bar Type 4"
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Write registers up to 4 at a time */
sc3338_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)342*4882a593Smuzhiyun static int sc3338_write_reg(struct i2c_client *client, u16 reg,
343*4882a593Smuzhiyun u32 len, u32 val)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun u32 buf_i, val_i;
346*4882a593Smuzhiyun u8 buf[6];
347*4882a593Smuzhiyun u8 *val_p;
348*4882a593Smuzhiyun __be32 val_be;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (len > 4)
351*4882a593Smuzhiyun return -EINVAL;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun buf[0] = reg >> 8;
354*4882a593Smuzhiyun buf[1] = reg & 0xff;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun val_be = cpu_to_be32(val);
357*4882a593Smuzhiyun val_p = (u8 *)&val_be;
358*4882a593Smuzhiyun buf_i = 2;
359*4882a593Smuzhiyun val_i = 4 - len;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun while (val_i < 4)
362*4882a593Smuzhiyun buf[buf_i++] = val_p[val_i++];
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (i2c_master_send(client, buf, len + 2) != len + 2)
365*4882a593Smuzhiyun return -EIO;
366*4882a593Smuzhiyun return 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
sc3338_write_array(struct i2c_client * client,const struct regval * regs)369*4882a593Smuzhiyun static int sc3338_write_array(struct i2c_client *client,
370*4882a593Smuzhiyun const struct regval *regs)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun u32 i;
373*4882a593Smuzhiyun int ret = 0;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++)
376*4882a593Smuzhiyun ret = sc3338_write_reg(client, regs[i].addr,
377*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT, regs[i].val);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return ret;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* Read registers up to 4 at a time */
sc3338_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)383*4882a593Smuzhiyun static int sc3338_read_reg(struct i2c_client *client, u16 reg, unsigned int len,
384*4882a593Smuzhiyun u32 *val)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct i2c_msg msgs[2];
387*4882a593Smuzhiyun u8 *data_be_p;
388*4882a593Smuzhiyun __be32 data_be = 0;
389*4882a593Smuzhiyun __be16 reg_addr_be = cpu_to_be16(reg);
390*4882a593Smuzhiyun int ret;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (len > 4 || !len)
393*4882a593Smuzhiyun return -EINVAL;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun data_be_p = (u8 *)&data_be;
396*4882a593Smuzhiyun /* Write register address */
397*4882a593Smuzhiyun msgs[0].addr = client->addr;
398*4882a593Smuzhiyun msgs[0].flags = 0;
399*4882a593Smuzhiyun msgs[0].len = 2;
400*4882a593Smuzhiyun msgs[0].buf = (u8 *)®_addr_be;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* Read data from register */
403*4882a593Smuzhiyun msgs[1].addr = client->addr;
404*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
405*4882a593Smuzhiyun msgs[1].len = len;
406*4882a593Smuzhiyun msgs[1].buf = &data_be_p[4 - len];
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
409*4882a593Smuzhiyun if (ret != ARRAY_SIZE(msgs))
410*4882a593Smuzhiyun return -EIO;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun *val = be32_to_cpu(data_be);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
sc3338_set_gain_reg(struct sc3338 * sc3338,u32 gain)417*4882a593Smuzhiyun static int sc3338_set_gain_reg(struct sc3338 *sc3338, u32 gain)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun struct i2c_client *client = sc3338->client;
420*4882a593Smuzhiyun u32 coarse_again = 0, coarse_dgain = 0, fine_dgain = 0;
421*4882a593Smuzhiyun int ret = 0, gain_factor;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun if (gain < 128)
424*4882a593Smuzhiyun gain = 128;
425*4882a593Smuzhiyun else if (gain > SC3338_GAIN_MAX)
426*4882a593Smuzhiyun gain = SC3338_GAIN_MAX;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun gain_factor = gain * 1000 / 128;
429*4882a593Smuzhiyun if (gain_factor < 1520) {
430*4882a593Smuzhiyun coarse_again = 0x00;
431*4882a593Smuzhiyun coarse_dgain = 0x00;
432*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 1000;
433*4882a593Smuzhiyun } else if (gain_factor < 3040) {
434*4882a593Smuzhiyun coarse_again = 0x40;
435*4882a593Smuzhiyun coarse_dgain = 0x00;
436*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 1520;
437*4882a593Smuzhiyun } else if (gain_factor < 6080) {
438*4882a593Smuzhiyun coarse_again = 0x48;
439*4882a593Smuzhiyun coarse_dgain = 0x00;
440*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 3040;
441*4882a593Smuzhiyun } else if (gain_factor < 12160) {
442*4882a593Smuzhiyun coarse_again = 0x49;
443*4882a593Smuzhiyun coarse_dgain = 0x00;
444*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 6080;
445*4882a593Smuzhiyun } else if (gain_factor < 24320) {
446*4882a593Smuzhiyun coarse_again = 0x4b;
447*4882a593Smuzhiyun coarse_dgain = 0x00;
448*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 12160;
449*4882a593Smuzhiyun } else if (gain_factor < 48640) {
450*4882a593Smuzhiyun coarse_again = 0x4f;
451*4882a593Smuzhiyun coarse_dgain = 0x00;
452*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 24320;
453*4882a593Smuzhiyun } else if (gain_factor < 48640 * 2) {
454*4882a593Smuzhiyun //open dgain begin max digital gain 4X
455*4882a593Smuzhiyun coarse_again = 0x5f;
456*4882a593Smuzhiyun coarse_dgain = 0x00;
457*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 48640;
458*4882a593Smuzhiyun } else if (gain_factor < 48640 * 4) {
459*4882a593Smuzhiyun coarse_again = 0x5f;
460*4882a593Smuzhiyun coarse_dgain = 0x01;
461*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 48640 / 2;
462*4882a593Smuzhiyun } else if (gain_factor < 48640 * 8) {
463*4882a593Smuzhiyun coarse_again = 0x5f;
464*4882a593Smuzhiyun coarse_dgain = 0x03;
465*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 48640 / 4;
466*4882a593Smuzhiyun } else if (gain_factor < 48640 * 16) {
467*4882a593Smuzhiyun coarse_again = 0x5f;
468*4882a593Smuzhiyun coarse_dgain = 0x07;
469*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 48640 / 8;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun dev_dbg(&client->dev, "c_again: 0x%x, c_dgain: 0x%x, f_dgain: 0x%0x\n",
472*4882a593Smuzhiyun coarse_again, coarse_dgain, fine_dgain);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun ret = sc3338_write_reg(sc3338->client,
475*4882a593Smuzhiyun SC3338_REG_DIG_GAIN,
476*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT,
477*4882a593Smuzhiyun coarse_dgain);
478*4882a593Smuzhiyun ret |= sc3338_write_reg(sc3338->client,
479*4882a593Smuzhiyun SC3338_REG_DIG_FINE_GAIN,
480*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT,
481*4882a593Smuzhiyun fine_dgain);
482*4882a593Smuzhiyun ret |= sc3338_write_reg(sc3338->client,
483*4882a593Smuzhiyun SC3338_REG_ANA_GAIN,
484*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT,
485*4882a593Smuzhiyun coarse_again);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return ret;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
sc3338_get_reso_dist(const struct sc3338_mode * mode,struct v4l2_mbus_framefmt * framefmt)490*4882a593Smuzhiyun static int sc3338_get_reso_dist(const struct sc3338_mode *mode,
491*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun return abs(mode->width - framefmt->width) +
494*4882a593Smuzhiyun abs(mode->height - framefmt->height);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun static const struct sc3338_mode *
sc3338_find_best_fit(struct v4l2_subdev_format * fmt)498*4882a593Smuzhiyun sc3338_find_best_fit(struct v4l2_subdev_format *fmt)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt = &fmt->format;
501*4882a593Smuzhiyun int dist;
502*4882a593Smuzhiyun int cur_best_fit = 0;
503*4882a593Smuzhiyun int cur_best_fit_dist = -1;
504*4882a593Smuzhiyun unsigned int i;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
507*4882a593Smuzhiyun dist = sc3338_get_reso_dist(&supported_modes[i], framefmt);
508*4882a593Smuzhiyun if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
509*4882a593Smuzhiyun cur_best_fit_dist = dist;
510*4882a593Smuzhiyun cur_best_fit = i;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return &supported_modes[cur_best_fit];
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
sc3338_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)517*4882a593Smuzhiyun static int sc3338_set_fmt(struct v4l2_subdev *sd,
518*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
519*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun struct sc3338 *sc3338 = to_sc3338(sd);
522*4882a593Smuzhiyun const struct sc3338_mode *mode;
523*4882a593Smuzhiyun s64 h_blank, vblank_def;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun mutex_lock(&sc3338->mutex);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun mode = sc3338_find_best_fit(fmt);
528*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
529*4882a593Smuzhiyun fmt->format.width = mode->width;
530*4882a593Smuzhiyun fmt->format.height = mode->height;
531*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
532*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
533*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
534*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
535*4882a593Smuzhiyun #else
536*4882a593Smuzhiyun mutex_unlock(&sc3338->mutex);
537*4882a593Smuzhiyun return -ENOTTY;
538*4882a593Smuzhiyun #endif
539*4882a593Smuzhiyun } else {
540*4882a593Smuzhiyun sc3338->cur_mode = mode;
541*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
542*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc3338->hblank, h_blank,
543*4882a593Smuzhiyun h_blank, 1, h_blank);
544*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
545*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc3338->vblank, vblank_def,
546*4882a593Smuzhiyun SC3338_VTS_MAX - mode->height,
547*4882a593Smuzhiyun 1, vblank_def);
548*4882a593Smuzhiyun sc3338->cur_fps = mode->max_fps;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun mutex_unlock(&sc3338->mutex);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun return 0;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
sc3338_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)556*4882a593Smuzhiyun static int sc3338_get_fmt(struct v4l2_subdev *sd,
557*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
558*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct sc3338 *sc3338 = to_sc3338(sd);
561*4882a593Smuzhiyun const struct sc3338_mode *mode = sc3338->cur_mode;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun mutex_lock(&sc3338->mutex);
564*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
565*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
566*4882a593Smuzhiyun fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
567*4882a593Smuzhiyun #else
568*4882a593Smuzhiyun mutex_unlock(&sc3338->mutex);
569*4882a593Smuzhiyun return -ENOTTY;
570*4882a593Smuzhiyun #endif
571*4882a593Smuzhiyun } else {
572*4882a593Smuzhiyun fmt->format.width = mode->width;
573*4882a593Smuzhiyun fmt->format.height = mode->height;
574*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
575*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
576*4882a593Smuzhiyun /* format info: width/height/data type/virctual channel */
577*4882a593Smuzhiyun if (fmt->pad < PAD_MAX && mode->hdr_mode != NO_HDR)
578*4882a593Smuzhiyun fmt->reserved[0] = mode->vc[fmt->pad];
579*4882a593Smuzhiyun else
580*4882a593Smuzhiyun fmt->reserved[0] = mode->vc[PAD0];
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun mutex_unlock(&sc3338->mutex);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun return 0;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
sc3338_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)587*4882a593Smuzhiyun static int sc3338_enum_mbus_code(struct v4l2_subdev *sd,
588*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
589*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct sc3338 *sc3338 = to_sc3338(sd);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (code->index != 0)
594*4882a593Smuzhiyun return -EINVAL;
595*4882a593Smuzhiyun code->code = sc3338->cur_mode->bus_fmt;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
sc3338_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)600*4882a593Smuzhiyun static int sc3338_enum_frame_sizes(struct v4l2_subdev *sd,
601*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
602*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun if (fse->index >= ARRAY_SIZE(supported_modes))
605*4882a593Smuzhiyun return -EINVAL;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (fse->code != supported_modes[0].bus_fmt)
608*4882a593Smuzhiyun return -EINVAL;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
611*4882a593Smuzhiyun fse->max_width = supported_modes[fse->index].width;
612*4882a593Smuzhiyun fse->max_height = supported_modes[fse->index].height;
613*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
sc3338_enable_test_pattern(struct sc3338 * sc3338,u32 pattern)618*4882a593Smuzhiyun static int sc3338_enable_test_pattern(struct sc3338 *sc3338, u32 pattern)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun u32 val = 0;
621*4882a593Smuzhiyun int ret = 0;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun ret = sc3338_read_reg(sc3338->client, SC3338_REG_TEST_PATTERN,
624*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT, &val);
625*4882a593Smuzhiyun if (pattern)
626*4882a593Smuzhiyun val |= SC3338_TEST_PATTERN_BIT_MASK;
627*4882a593Smuzhiyun else
628*4882a593Smuzhiyun val &= ~SC3338_TEST_PATTERN_BIT_MASK;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun ret |= sc3338_write_reg(sc3338->client, SC3338_REG_TEST_PATTERN,
631*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT, val);
632*4882a593Smuzhiyun return ret;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
sc3338_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)635*4882a593Smuzhiyun static int sc3338_g_frame_interval(struct v4l2_subdev *sd,
636*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct sc3338 *sc3338 = to_sc3338(sd);
639*4882a593Smuzhiyun const struct sc3338_mode *mode = sc3338->cur_mode;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun if (sc3338->streaming)
642*4882a593Smuzhiyun fi->interval = sc3338->cur_fps;
643*4882a593Smuzhiyun else
644*4882a593Smuzhiyun fi->interval = mode->max_fps;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun return 0;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
sc3338_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)649*4882a593Smuzhiyun static int sc3338_g_mbus_config(struct v4l2_subdev *sd,
650*4882a593Smuzhiyun unsigned int pad_id,
651*4882a593Smuzhiyun struct v4l2_mbus_config *config)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun struct sc3338 *sc3338 = to_sc3338(sd);
654*4882a593Smuzhiyun const struct sc3338_mode *mode = sc3338->cur_mode;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun u32 val = 1 << (SC3338_LANES - 1) |
657*4882a593Smuzhiyun V4L2_MBUS_CSI2_CHANNEL_0 |
658*4882a593Smuzhiyun V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun if (mode->hdr_mode != NO_HDR)
661*4882a593Smuzhiyun val |= V4L2_MBUS_CSI2_CHANNEL_1;
662*4882a593Smuzhiyun if (mode->hdr_mode == HDR_X3)
663*4882a593Smuzhiyun val |= V4L2_MBUS_CSI2_CHANNEL_2;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun config->type = V4L2_MBUS_CSI2_DPHY;
666*4882a593Smuzhiyun config->flags = val;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun return 0;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
sc3338_get_module_inf(struct sc3338 * sc3338,struct rkmodule_inf * inf)671*4882a593Smuzhiyun static void sc3338_get_module_inf(struct sc3338 *sc3338,
672*4882a593Smuzhiyun struct rkmodule_inf *inf)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun memset(inf, 0, sizeof(*inf));
675*4882a593Smuzhiyun strscpy(inf->base.sensor, SC3338_NAME, sizeof(inf->base.sensor));
676*4882a593Smuzhiyun strscpy(inf->base.module, sc3338->module_name,
677*4882a593Smuzhiyun sizeof(inf->base.module));
678*4882a593Smuzhiyun strscpy(inf->base.lens, sc3338->len_name, sizeof(inf->base.lens));
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
sc3338_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)681*4882a593Smuzhiyun static long sc3338_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun struct sc3338 *sc3338 = to_sc3338(sd);
684*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
685*4882a593Smuzhiyun u32 i, h, w;
686*4882a593Smuzhiyun long ret = 0;
687*4882a593Smuzhiyun u32 stream = 0;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun switch (cmd) {
690*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
691*4882a593Smuzhiyun sc3338_get_module_inf(sc3338, (struct rkmodule_inf *)arg);
692*4882a593Smuzhiyun break;
693*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
694*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
695*4882a593Smuzhiyun hdr->esp.mode = HDR_NORMAL_VC;
696*4882a593Smuzhiyun hdr->hdr_mode = sc3338->cur_mode->hdr_mode;
697*4882a593Smuzhiyun break;
698*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
699*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
700*4882a593Smuzhiyun w = sc3338->cur_mode->width;
701*4882a593Smuzhiyun h = sc3338->cur_mode->height;
702*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
703*4882a593Smuzhiyun if (w == supported_modes[i].width &&
704*4882a593Smuzhiyun h == supported_modes[i].height &&
705*4882a593Smuzhiyun supported_modes[i].hdr_mode == hdr->hdr_mode) {
706*4882a593Smuzhiyun sc3338->cur_mode = &supported_modes[i];
707*4882a593Smuzhiyun break;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun if (i == ARRAY_SIZE(supported_modes)) {
711*4882a593Smuzhiyun dev_err(&sc3338->client->dev,
712*4882a593Smuzhiyun "not find hdr mode:%d %dx%d config\n",
713*4882a593Smuzhiyun hdr->hdr_mode, w, h);
714*4882a593Smuzhiyun ret = -EINVAL;
715*4882a593Smuzhiyun } else {
716*4882a593Smuzhiyun w = sc3338->cur_mode->hts_def - sc3338->cur_mode->width;
717*4882a593Smuzhiyun h = sc3338->cur_mode->vts_def - sc3338->cur_mode->height;
718*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc3338->hblank, w, w, 1, w);
719*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc3338->vblank, h,
720*4882a593Smuzhiyun SC3338_VTS_MAX - sc3338->cur_mode->height, 1, h);
721*4882a593Smuzhiyun sc3338->cur_fps = sc3338->cur_mode->max_fps;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun break;
724*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
725*4882a593Smuzhiyun break;
726*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun stream = *((u32 *)arg);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (stream)
731*4882a593Smuzhiyun ret = sc3338_write_reg(sc3338->client, SC3338_REG_CTRL_MODE,
732*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT, SC3338_MODE_STREAMING);
733*4882a593Smuzhiyun else
734*4882a593Smuzhiyun ret = sc3338_write_reg(sc3338->client, SC3338_REG_CTRL_MODE,
735*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT, SC3338_MODE_SW_STANDBY);
736*4882a593Smuzhiyun break;
737*4882a593Smuzhiyun default:
738*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
739*4882a593Smuzhiyun break;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun return ret;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
sc3338_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)746*4882a593Smuzhiyun static long sc3338_compat_ioctl32(struct v4l2_subdev *sd,
747*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun void __user *up = compat_ptr(arg);
750*4882a593Smuzhiyun struct rkmodule_inf *inf;
751*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
752*4882a593Smuzhiyun struct preisp_hdrae_exp_s *hdrae;
753*4882a593Smuzhiyun long ret;
754*4882a593Smuzhiyun u32 stream = 0;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun switch (cmd) {
757*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
758*4882a593Smuzhiyun inf = kzalloc(sizeof(*inf), GFP_KERNEL);
759*4882a593Smuzhiyun if (!inf) {
760*4882a593Smuzhiyun ret = -ENOMEM;
761*4882a593Smuzhiyun return ret;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun ret = sc3338_ioctl(sd, cmd, inf);
765*4882a593Smuzhiyun if (!ret) {
766*4882a593Smuzhiyun if (copy_to_user(up, inf, sizeof(*inf)))
767*4882a593Smuzhiyun ret = -EFAULT;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun kfree(inf);
770*4882a593Smuzhiyun break;
771*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
772*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
773*4882a593Smuzhiyun if (!hdr) {
774*4882a593Smuzhiyun ret = -ENOMEM;
775*4882a593Smuzhiyun return ret;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun ret = sc3338_ioctl(sd, cmd, hdr);
779*4882a593Smuzhiyun if (!ret) {
780*4882a593Smuzhiyun if (copy_to_user(up, hdr, sizeof(*hdr)))
781*4882a593Smuzhiyun ret = -EFAULT;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun kfree(hdr);
784*4882a593Smuzhiyun break;
785*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
786*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
787*4882a593Smuzhiyun if (!hdr) {
788*4882a593Smuzhiyun ret = -ENOMEM;
789*4882a593Smuzhiyun return ret;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun ret = copy_from_user(hdr, up, sizeof(*hdr));
793*4882a593Smuzhiyun if (!ret)
794*4882a593Smuzhiyun ret = sc3338_ioctl(sd, cmd, hdr);
795*4882a593Smuzhiyun else
796*4882a593Smuzhiyun ret = -EFAULT;
797*4882a593Smuzhiyun kfree(hdr);
798*4882a593Smuzhiyun break;
799*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
800*4882a593Smuzhiyun hdrae = kzalloc(sizeof(*hdrae), GFP_KERNEL);
801*4882a593Smuzhiyun if (!hdrae) {
802*4882a593Smuzhiyun ret = -ENOMEM;
803*4882a593Smuzhiyun return ret;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun ret = copy_from_user(hdrae, up, sizeof(*hdrae));
807*4882a593Smuzhiyun if (!ret)
808*4882a593Smuzhiyun ret = sc3338_ioctl(sd, cmd, hdrae);
809*4882a593Smuzhiyun else
810*4882a593Smuzhiyun ret = -EFAULT;
811*4882a593Smuzhiyun kfree(hdrae);
812*4882a593Smuzhiyun break;
813*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
814*4882a593Smuzhiyun ret = copy_from_user(&stream, up, sizeof(u32));
815*4882a593Smuzhiyun if (!ret)
816*4882a593Smuzhiyun ret = sc3338_ioctl(sd, cmd, &stream);
817*4882a593Smuzhiyun else
818*4882a593Smuzhiyun ret = -EFAULT;
819*4882a593Smuzhiyun break;
820*4882a593Smuzhiyun default:
821*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
822*4882a593Smuzhiyun break;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun return ret;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun #endif
828*4882a593Smuzhiyun
__sc3338_start_stream(struct sc3338 * sc3338)829*4882a593Smuzhiyun static int __sc3338_start_stream(struct sc3338 *sc3338)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun int ret;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun if (!sc3338->is_thunderboot) {
834*4882a593Smuzhiyun ret = sc3338_write_array(sc3338->client, sc3338->cur_mode->reg_list);
835*4882a593Smuzhiyun if (ret)
836*4882a593Smuzhiyun return ret;
837*4882a593Smuzhiyun /* In case these controls are set before streaming */
838*4882a593Smuzhiyun ret = __v4l2_ctrl_handler_setup(&sc3338->ctrl_handler);
839*4882a593Smuzhiyun if (ret)
840*4882a593Smuzhiyun return ret;
841*4882a593Smuzhiyun if (sc3338->has_init_exp && sc3338->cur_mode->hdr_mode != NO_HDR) {
842*4882a593Smuzhiyun ret = sc3338_ioctl(&sc3338->subdev, PREISP_CMD_SET_HDRAE_EXP,
843*4882a593Smuzhiyun &sc3338->init_hdrae_exp);
844*4882a593Smuzhiyun if (ret) {
845*4882a593Smuzhiyun dev_err(&sc3338->client->dev,
846*4882a593Smuzhiyun "init exp fail in hdr mode\n");
847*4882a593Smuzhiyun return ret;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun return sc3338_write_reg(sc3338->client, SC3338_REG_CTRL_MODE,
852*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT, SC3338_MODE_STREAMING);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
__sc3338_stop_stream(struct sc3338 * sc3338)855*4882a593Smuzhiyun static int __sc3338_stop_stream(struct sc3338 *sc3338)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun sc3338->has_init_exp = false;
858*4882a593Smuzhiyun if (sc3338->is_thunderboot) {
859*4882a593Smuzhiyun sc3338->is_first_streamoff = true;
860*4882a593Smuzhiyun pm_runtime_put(&sc3338->client->dev);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun return sc3338_write_reg(sc3338->client, SC3338_REG_CTRL_MODE,
863*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT, SC3338_MODE_SW_STANDBY);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun static int __sc3338_power_on(struct sc3338 *sc3338);
sc3338_s_stream(struct v4l2_subdev * sd,int on)867*4882a593Smuzhiyun static int sc3338_s_stream(struct v4l2_subdev *sd, int on)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun struct sc3338 *sc3338 = to_sc3338(sd);
870*4882a593Smuzhiyun struct i2c_client *client = sc3338->client;
871*4882a593Smuzhiyun int ret = 0;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun mutex_lock(&sc3338->mutex);
874*4882a593Smuzhiyun on = !!on;
875*4882a593Smuzhiyun if (on == sc3338->streaming)
876*4882a593Smuzhiyun goto unlock_and_return;
877*4882a593Smuzhiyun if (on) {
878*4882a593Smuzhiyun if (sc3338->is_thunderboot && rkisp_tb_get_state() == RKISP_TB_NG) {
879*4882a593Smuzhiyun sc3338->is_thunderboot = false;
880*4882a593Smuzhiyun __sc3338_power_on(sc3338);
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
883*4882a593Smuzhiyun if (ret < 0) {
884*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
885*4882a593Smuzhiyun goto unlock_and_return;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun ret = __sc3338_start_stream(sc3338);
888*4882a593Smuzhiyun if (ret) {
889*4882a593Smuzhiyun v4l2_err(sd, "start stream failed while write regs\n");
890*4882a593Smuzhiyun pm_runtime_put(&client->dev);
891*4882a593Smuzhiyun goto unlock_and_return;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun } else {
894*4882a593Smuzhiyun __sc3338_stop_stream(sc3338);
895*4882a593Smuzhiyun pm_runtime_put(&client->dev);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun sc3338->streaming = on;
899*4882a593Smuzhiyun unlock_and_return:
900*4882a593Smuzhiyun mutex_unlock(&sc3338->mutex);
901*4882a593Smuzhiyun return ret;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
sc3338_s_power(struct v4l2_subdev * sd,int on)904*4882a593Smuzhiyun static int sc3338_s_power(struct v4l2_subdev *sd, int on)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun struct sc3338 *sc3338 = to_sc3338(sd);
907*4882a593Smuzhiyun struct i2c_client *client = sc3338->client;
908*4882a593Smuzhiyun int ret = 0;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun mutex_lock(&sc3338->mutex);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun /* If the power state is not modified - no work to do. */
913*4882a593Smuzhiyun if (sc3338->power_on == !!on)
914*4882a593Smuzhiyun goto unlock_and_return;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if (on) {
917*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
918*4882a593Smuzhiyun if (ret < 0) {
919*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
920*4882a593Smuzhiyun goto unlock_and_return;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun if (!sc3338->is_thunderboot) {
924*4882a593Smuzhiyun ret = sc3338_write_array(sc3338->client, sc3338_global_regs);
925*4882a593Smuzhiyun if (ret) {
926*4882a593Smuzhiyun v4l2_err(sd, "could not set init registers\n");
927*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
928*4882a593Smuzhiyun goto unlock_and_return;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun sc3338->power_on = true;
933*4882a593Smuzhiyun } else {
934*4882a593Smuzhiyun pm_runtime_put(&client->dev);
935*4882a593Smuzhiyun sc3338->power_on = false;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun unlock_and_return:
939*4882a593Smuzhiyun mutex_unlock(&sc3338->mutex);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun return ret;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
sc3338_cal_delay(u32 cycles)945*4882a593Smuzhiyun static inline u32 sc3338_cal_delay(u32 cycles)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun return DIV_ROUND_UP(cycles, SC3338_XVCLK_FREQ / 1000 / 1000);
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
__sc3338_power_on(struct sc3338 * sc3338)950*4882a593Smuzhiyun static int __sc3338_power_on(struct sc3338 *sc3338)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun int ret;
953*4882a593Smuzhiyun u32 delay_us;
954*4882a593Smuzhiyun struct device *dev = &sc3338->client->dev;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(sc3338->pins_default)) {
957*4882a593Smuzhiyun ret = pinctrl_select_state(sc3338->pinctrl,
958*4882a593Smuzhiyun sc3338->pins_default);
959*4882a593Smuzhiyun if (ret < 0)
960*4882a593Smuzhiyun dev_err(dev, "could not set pins\n");
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun ret = clk_set_rate(sc3338->xvclk, SC3338_XVCLK_FREQ);
963*4882a593Smuzhiyun if (ret < 0)
964*4882a593Smuzhiyun dev_warn(dev, "Failed to set xvclk rate (24MHz)\n");
965*4882a593Smuzhiyun if (clk_get_rate(sc3338->xvclk) != SC3338_XVCLK_FREQ)
966*4882a593Smuzhiyun dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
967*4882a593Smuzhiyun ret = clk_prepare_enable(sc3338->xvclk);
968*4882a593Smuzhiyun if (ret < 0) {
969*4882a593Smuzhiyun dev_err(dev, "Failed to enable xvclk\n");
970*4882a593Smuzhiyun return ret;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun if (sc3338->is_thunderboot)
974*4882a593Smuzhiyun return 0;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun if (!IS_ERR(sc3338->reset_gpio))
977*4882a593Smuzhiyun gpiod_set_value_cansleep(sc3338->reset_gpio, 0);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun ret = regulator_bulk_enable(SC3338_NUM_SUPPLIES, sc3338->supplies);
980*4882a593Smuzhiyun if (ret < 0) {
981*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators\n");
982*4882a593Smuzhiyun goto disable_clk;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if (!IS_ERR(sc3338->reset_gpio))
986*4882a593Smuzhiyun gpiod_set_value_cansleep(sc3338->reset_gpio, 1);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun usleep_range(500, 1000);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (!IS_ERR(sc3338->pwdn_gpio))
991*4882a593Smuzhiyun gpiod_set_value_cansleep(sc3338->pwdn_gpio, 1);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun if (!IS_ERR(sc3338->reset_gpio))
994*4882a593Smuzhiyun usleep_range(6000, 8000);
995*4882a593Smuzhiyun else
996*4882a593Smuzhiyun usleep_range(12000, 16000);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /* 8192 cycles prior to first SCCB transaction */
999*4882a593Smuzhiyun delay_us = sc3338_cal_delay(8192);
1000*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun return 0;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun disable_clk:
1005*4882a593Smuzhiyun clk_disable_unprepare(sc3338->xvclk);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun return ret;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
__sc3338_power_off(struct sc3338 * sc3338)1010*4882a593Smuzhiyun static void __sc3338_power_off(struct sc3338 *sc3338)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun int ret;
1013*4882a593Smuzhiyun struct device *dev = &sc3338->client->dev;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun clk_disable_unprepare(sc3338->xvclk);
1016*4882a593Smuzhiyun if (sc3338->is_thunderboot) {
1017*4882a593Smuzhiyun if (sc3338->is_first_streamoff) {
1018*4882a593Smuzhiyun sc3338->is_thunderboot = false;
1019*4882a593Smuzhiyun sc3338->is_first_streamoff = false;
1020*4882a593Smuzhiyun } else {
1021*4882a593Smuzhiyun return;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (!IS_ERR(sc3338->pwdn_gpio))
1026*4882a593Smuzhiyun gpiod_set_value_cansleep(sc3338->pwdn_gpio, 0);
1027*4882a593Smuzhiyun clk_disable_unprepare(sc3338->xvclk);
1028*4882a593Smuzhiyun if (!IS_ERR(sc3338->reset_gpio))
1029*4882a593Smuzhiyun gpiod_set_value_cansleep(sc3338->reset_gpio, 0);
1030*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(sc3338->pins_sleep)) {
1031*4882a593Smuzhiyun ret = pinctrl_select_state(sc3338->pinctrl,
1032*4882a593Smuzhiyun sc3338->pins_sleep);
1033*4882a593Smuzhiyun if (ret < 0)
1034*4882a593Smuzhiyun dev_dbg(dev, "could not set pins\n");
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun regulator_bulk_disable(SC3338_NUM_SUPPLIES, sc3338->supplies);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
sc3338_runtime_resume(struct device * dev)1039*4882a593Smuzhiyun static int sc3338_runtime_resume(struct device *dev)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1042*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1043*4882a593Smuzhiyun struct sc3338 *sc3338 = to_sc3338(sd);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun return __sc3338_power_on(sc3338);
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
sc3338_runtime_suspend(struct device * dev)1048*4882a593Smuzhiyun static int sc3338_runtime_suspend(struct device *dev)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1051*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1052*4882a593Smuzhiyun struct sc3338 *sc3338 = to_sc3338(sd);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun __sc3338_power_off(sc3338);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun return 0;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
sc3338_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1060*4882a593Smuzhiyun static int sc3338_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun struct sc3338 *sc3338 = to_sc3338(sd);
1063*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
1064*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
1065*4882a593Smuzhiyun const struct sc3338_mode *def_mode = &supported_modes[0];
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun mutex_lock(&sc3338->mutex);
1068*4882a593Smuzhiyun /* Initialize try_fmt */
1069*4882a593Smuzhiyun try_fmt->width = def_mode->width;
1070*4882a593Smuzhiyun try_fmt->height = def_mode->height;
1071*4882a593Smuzhiyun try_fmt->code = def_mode->bus_fmt;
1072*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun mutex_unlock(&sc3338->mutex);
1075*4882a593Smuzhiyun /* No crop or compose */
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun return 0;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun #endif
1080*4882a593Smuzhiyun
sc3338_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)1081*4882a593Smuzhiyun static int sc3338_enum_frame_interval(struct v4l2_subdev *sd,
1082*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1083*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun if (fie->index >= ARRAY_SIZE(supported_modes))
1086*4882a593Smuzhiyun return -EINVAL;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun fie->code = supported_modes[fie->index].bus_fmt;
1089*4882a593Smuzhiyun fie->width = supported_modes[fie->index].width;
1090*4882a593Smuzhiyun fie->height = supported_modes[fie->index].height;
1091*4882a593Smuzhiyun fie->interval = supported_modes[fie->index].max_fps;
1092*4882a593Smuzhiyun fie->reserved[0] = supported_modes[fie->index].hdr_mode;
1093*4882a593Smuzhiyun return 0;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun static const struct dev_pm_ops sc3338_pm_ops = {
1097*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(sc3338_runtime_suspend,
1098*4882a593Smuzhiyun sc3338_runtime_resume, NULL)
1099*4882a593Smuzhiyun };
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1102*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops sc3338_internal_ops = {
1103*4882a593Smuzhiyun .open = sc3338_open,
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun #endif
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops sc3338_core_ops = {
1108*4882a593Smuzhiyun .s_power = sc3338_s_power,
1109*4882a593Smuzhiyun .ioctl = sc3338_ioctl,
1110*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
1111*4882a593Smuzhiyun .compat_ioctl32 = sc3338_compat_ioctl32,
1112*4882a593Smuzhiyun #endif
1113*4882a593Smuzhiyun };
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops sc3338_video_ops = {
1116*4882a593Smuzhiyun .s_stream = sc3338_s_stream,
1117*4882a593Smuzhiyun .g_frame_interval = sc3338_g_frame_interval,
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops sc3338_pad_ops = {
1121*4882a593Smuzhiyun .enum_mbus_code = sc3338_enum_mbus_code,
1122*4882a593Smuzhiyun .enum_frame_size = sc3338_enum_frame_sizes,
1123*4882a593Smuzhiyun .enum_frame_interval = sc3338_enum_frame_interval,
1124*4882a593Smuzhiyun .get_fmt = sc3338_get_fmt,
1125*4882a593Smuzhiyun .set_fmt = sc3338_set_fmt,
1126*4882a593Smuzhiyun .get_mbus_config = sc3338_g_mbus_config,
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun static const struct v4l2_subdev_ops sc3338_subdev_ops = {
1130*4882a593Smuzhiyun .core = &sc3338_core_ops,
1131*4882a593Smuzhiyun .video = &sc3338_video_ops,
1132*4882a593Smuzhiyun .pad = &sc3338_pad_ops,
1133*4882a593Smuzhiyun };
1134*4882a593Smuzhiyun
sc3338_modify_fps_info(struct sc3338 * sc3338)1135*4882a593Smuzhiyun static void sc3338_modify_fps_info(struct sc3338 *sc3338)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun const struct sc3338_mode *mode = sc3338->cur_mode;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun sc3338->cur_fps.denominator = mode->max_fps.denominator * mode->vts_def /
1140*4882a593Smuzhiyun sc3338->cur_vts;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
sc3338_set_ctrl(struct v4l2_ctrl * ctrl)1143*4882a593Smuzhiyun static int sc3338_set_ctrl(struct v4l2_ctrl *ctrl)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun struct sc3338 *sc3338 = container_of(ctrl->handler,
1146*4882a593Smuzhiyun struct sc3338, ctrl_handler);
1147*4882a593Smuzhiyun struct i2c_client *client = sc3338->client;
1148*4882a593Smuzhiyun s64 max;
1149*4882a593Smuzhiyun int ret = 0;
1150*4882a593Smuzhiyun u32 val = 0;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun /* Propagate change of current control to all related controls */
1153*4882a593Smuzhiyun switch (ctrl->id) {
1154*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1155*4882a593Smuzhiyun /* Update max exposure while meeting expected vblanking */
1156*4882a593Smuzhiyun max = sc3338->cur_mode->height + ctrl->val - 8;
1157*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc3338->exposure,
1158*4882a593Smuzhiyun sc3338->exposure->minimum, max,
1159*4882a593Smuzhiyun sc3338->exposure->step,
1160*4882a593Smuzhiyun sc3338->exposure->default_value);
1161*4882a593Smuzhiyun break;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
1165*4882a593Smuzhiyun return 0;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun switch (ctrl->id) {
1168*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
1169*4882a593Smuzhiyun dev_dbg(&client->dev, "set exposure 0x%x\n", ctrl->val);
1170*4882a593Smuzhiyun if (sc3338->cur_mode->hdr_mode == NO_HDR) {
1171*4882a593Smuzhiyun val = ctrl->val;
1172*4882a593Smuzhiyun /* 4 least significant bits of expsoure are fractional part */
1173*4882a593Smuzhiyun ret = sc3338_write_reg(sc3338->client,
1174*4882a593Smuzhiyun SC3338_REG_EXPOSURE_H,
1175*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT,
1176*4882a593Smuzhiyun SC3338_FETCH_EXP_H(val));
1177*4882a593Smuzhiyun ret |= sc3338_write_reg(sc3338->client,
1178*4882a593Smuzhiyun SC3338_REG_EXPOSURE_M,
1179*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT,
1180*4882a593Smuzhiyun SC3338_FETCH_EXP_M(val));
1181*4882a593Smuzhiyun ret |= sc3338_write_reg(sc3338->client,
1182*4882a593Smuzhiyun SC3338_REG_EXPOSURE_L,
1183*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT,
1184*4882a593Smuzhiyun SC3338_FETCH_EXP_L(val));
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun break;
1187*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
1188*4882a593Smuzhiyun dev_dbg(&client->dev, "set gain 0x%x\n", ctrl->val);
1189*4882a593Smuzhiyun if (sc3338->cur_mode->hdr_mode == NO_HDR)
1190*4882a593Smuzhiyun ret = sc3338_set_gain_reg(sc3338, ctrl->val);
1191*4882a593Smuzhiyun break;
1192*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1193*4882a593Smuzhiyun dev_dbg(&client->dev, "set vblank 0x%x\n", ctrl->val);
1194*4882a593Smuzhiyun ret = sc3338_write_reg(sc3338->client,
1195*4882a593Smuzhiyun SC3338_REG_VTS_H,
1196*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT,
1197*4882a593Smuzhiyun (ctrl->val + sc3338->cur_mode->height)
1198*4882a593Smuzhiyun >> 8);
1199*4882a593Smuzhiyun ret |= sc3338_write_reg(sc3338->client,
1200*4882a593Smuzhiyun SC3338_REG_VTS_L,
1201*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT,
1202*4882a593Smuzhiyun (ctrl->val + sc3338->cur_mode->height)
1203*4882a593Smuzhiyun & 0xff);
1204*4882a593Smuzhiyun sc3338->cur_vts = ctrl->val + sc3338->cur_mode->height;
1205*4882a593Smuzhiyun sc3338_modify_fps_info(sc3338);
1206*4882a593Smuzhiyun break;
1207*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1208*4882a593Smuzhiyun ret = sc3338_enable_test_pattern(sc3338, ctrl->val);
1209*4882a593Smuzhiyun break;
1210*4882a593Smuzhiyun case V4L2_CID_HFLIP:
1211*4882a593Smuzhiyun ret = sc3338_read_reg(sc3338->client, SC3338_FLIP_MIRROR_REG,
1212*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT, &val);
1213*4882a593Smuzhiyun ret |= sc3338_write_reg(sc3338->client, SC3338_FLIP_MIRROR_REG,
1214*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT,
1215*4882a593Smuzhiyun SC3338_FETCH_MIRROR(val, ctrl->val));
1216*4882a593Smuzhiyun break;
1217*4882a593Smuzhiyun case V4L2_CID_VFLIP:
1218*4882a593Smuzhiyun ret = sc3338_read_reg(sc3338->client, SC3338_FLIP_MIRROR_REG,
1219*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT, &val);
1220*4882a593Smuzhiyun ret |= sc3338_write_reg(sc3338->client, SC3338_FLIP_MIRROR_REG,
1221*4882a593Smuzhiyun SC3338_REG_VALUE_08BIT,
1222*4882a593Smuzhiyun SC3338_FETCH_FLIP(val, ctrl->val));
1223*4882a593Smuzhiyun break;
1224*4882a593Smuzhiyun default:
1225*4882a593Smuzhiyun dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1226*4882a593Smuzhiyun __func__, ctrl->id, ctrl->val);
1227*4882a593Smuzhiyun break;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun return ret;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun static const struct v4l2_ctrl_ops sc3338_ctrl_ops = {
1236*4882a593Smuzhiyun .s_ctrl = sc3338_set_ctrl,
1237*4882a593Smuzhiyun };
1238*4882a593Smuzhiyun
sc3338_initialize_controls(struct sc3338 * sc3338)1239*4882a593Smuzhiyun static int sc3338_initialize_controls(struct sc3338 *sc3338)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun const struct sc3338_mode *mode;
1242*4882a593Smuzhiyun struct v4l2_ctrl_handler *handler;
1243*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
1244*4882a593Smuzhiyun s64 exposure_max, vblank_def;
1245*4882a593Smuzhiyun u32 h_blank;
1246*4882a593Smuzhiyun int ret;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun handler = &sc3338->ctrl_handler;
1249*4882a593Smuzhiyun mode = sc3338->cur_mode;
1250*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(handler, 9);
1251*4882a593Smuzhiyun if (ret)
1252*4882a593Smuzhiyun return ret;
1253*4882a593Smuzhiyun handler->lock = &sc3338->mutex;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun ctrl = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1256*4882a593Smuzhiyun 0, 0, link_freq_menu_items);
1257*4882a593Smuzhiyun if (ctrl)
1258*4882a593Smuzhiyun ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1261*4882a593Smuzhiyun 0, PIXEL_RATE_WITH_253M_10BIT, 1, PIXEL_RATE_WITH_253M_10BIT);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
1264*4882a593Smuzhiyun sc3338->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1265*4882a593Smuzhiyun h_blank, h_blank, 1, h_blank);
1266*4882a593Smuzhiyun if (sc3338->hblank)
1267*4882a593Smuzhiyun sc3338->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1268*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
1269*4882a593Smuzhiyun sc3338->vblank = v4l2_ctrl_new_std(handler, &sc3338_ctrl_ops,
1270*4882a593Smuzhiyun V4L2_CID_VBLANK, vblank_def,
1271*4882a593Smuzhiyun SC3338_VTS_MAX - mode->height,
1272*4882a593Smuzhiyun 1, vblank_def);
1273*4882a593Smuzhiyun exposure_max = mode->vts_def - 8;
1274*4882a593Smuzhiyun sc3338->exposure = v4l2_ctrl_new_std(handler, &sc3338_ctrl_ops,
1275*4882a593Smuzhiyun V4L2_CID_EXPOSURE, SC3338_EXPOSURE_MIN,
1276*4882a593Smuzhiyun exposure_max, SC3338_EXPOSURE_STEP,
1277*4882a593Smuzhiyun mode->exp_def);
1278*4882a593Smuzhiyun sc3338->anal_gain = v4l2_ctrl_new_std(handler, &sc3338_ctrl_ops,
1279*4882a593Smuzhiyun V4L2_CID_ANALOGUE_GAIN, SC3338_GAIN_MIN,
1280*4882a593Smuzhiyun SC3338_GAIN_MAX, SC3338_GAIN_STEP,
1281*4882a593Smuzhiyun SC3338_GAIN_DEFAULT);
1282*4882a593Smuzhiyun sc3338->test_pattern = v4l2_ctrl_new_std_menu_items(handler,
1283*4882a593Smuzhiyun &sc3338_ctrl_ops,
1284*4882a593Smuzhiyun V4L2_CID_TEST_PATTERN,
1285*4882a593Smuzhiyun ARRAY_SIZE(sc3338_test_pattern_menu) - 1,
1286*4882a593Smuzhiyun 0, 0, sc3338_test_pattern_menu);
1287*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, &sc3338_ctrl_ops,
1288*4882a593Smuzhiyun V4L2_CID_HFLIP, 0, 1, 1, 0);
1289*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, &sc3338_ctrl_ops,
1290*4882a593Smuzhiyun V4L2_CID_VFLIP, 0, 1, 1, 0);
1291*4882a593Smuzhiyun if (handler->error) {
1292*4882a593Smuzhiyun ret = handler->error;
1293*4882a593Smuzhiyun dev_err(&sc3338->client->dev,
1294*4882a593Smuzhiyun "Failed to init controls(%d)\n", ret);
1295*4882a593Smuzhiyun goto err_free_handler;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun sc3338->subdev.ctrl_handler = handler;
1299*4882a593Smuzhiyun sc3338->has_init_exp = false;
1300*4882a593Smuzhiyun sc3338->cur_fps = mode->max_fps;
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun return 0;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun err_free_handler:
1305*4882a593Smuzhiyun v4l2_ctrl_handler_free(handler);
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun return ret;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
sc3338_check_sensor_id(struct sc3338 * sc3338,struct i2c_client * client)1310*4882a593Smuzhiyun static int sc3338_check_sensor_id(struct sc3338 *sc3338,
1311*4882a593Smuzhiyun struct i2c_client *client)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun struct device *dev = &sc3338->client->dev;
1314*4882a593Smuzhiyun u32 id = 0;
1315*4882a593Smuzhiyun int ret;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun if (sc3338->is_thunderboot) {
1318*4882a593Smuzhiyun dev_info(dev, "Enable thunderboot mode, skip sensor id check\n");
1319*4882a593Smuzhiyun return 0;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun ret = sc3338_read_reg(client, SC3338_REG_CHIP_ID,
1323*4882a593Smuzhiyun SC3338_REG_VALUE_16BIT, &id);
1324*4882a593Smuzhiyun if (id != CHIP_ID) {
1325*4882a593Smuzhiyun dev_err(dev, "Unexpected sensor id(%06x), ret(%d)\n", id, ret);
1326*4882a593Smuzhiyun return -ENODEV;
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun dev_info(dev, "Detected OV%06x sensor\n", CHIP_ID);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun return 0;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun
sc3338_configure_regulators(struct sc3338 * sc3338)1334*4882a593Smuzhiyun static int sc3338_configure_regulators(struct sc3338 *sc3338)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun unsigned int i;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun for (i = 0; i < SC3338_NUM_SUPPLIES; i++)
1339*4882a593Smuzhiyun sc3338->supplies[i].supply = sc3338_supply_names[i];
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun return devm_regulator_bulk_get(&sc3338->client->dev,
1342*4882a593Smuzhiyun SC3338_NUM_SUPPLIES,
1343*4882a593Smuzhiyun sc3338->supplies);
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun
sc3338_probe(struct i2c_client * client,const struct i2c_device_id * id)1346*4882a593Smuzhiyun static int sc3338_probe(struct i2c_client *client,
1347*4882a593Smuzhiyun const struct i2c_device_id *id)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun struct device *dev = &client->dev;
1350*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1351*4882a593Smuzhiyun struct sc3338 *sc3338;
1352*4882a593Smuzhiyun struct v4l2_subdev *sd;
1353*4882a593Smuzhiyun char facing[2];
1354*4882a593Smuzhiyun int ret;
1355*4882a593Smuzhiyun int i, hdr_mode = 0;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun dev_info(dev, "driver version: %02x.%02x.%02x",
1358*4882a593Smuzhiyun DRIVER_VERSION >> 16,
1359*4882a593Smuzhiyun (DRIVER_VERSION & 0xff00) >> 8,
1360*4882a593Smuzhiyun DRIVER_VERSION & 0x00ff);
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun sc3338 = devm_kzalloc(dev, sizeof(*sc3338), GFP_KERNEL);
1363*4882a593Smuzhiyun if (!sc3338)
1364*4882a593Smuzhiyun return -ENOMEM;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1367*4882a593Smuzhiyun &sc3338->module_index);
1368*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1369*4882a593Smuzhiyun &sc3338->module_facing);
1370*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1371*4882a593Smuzhiyun &sc3338->module_name);
1372*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1373*4882a593Smuzhiyun &sc3338->len_name);
1374*4882a593Smuzhiyun if (ret) {
1375*4882a593Smuzhiyun dev_err(dev, "could not get module information!\n");
1376*4882a593Smuzhiyun return -EINVAL;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun sc3338->is_thunderboot = IS_ENABLED(CONFIG_VIDEO_ROCKCHIP_THUNDER_BOOT_ISP);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun sc3338->client = client;
1382*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
1383*4882a593Smuzhiyun if (hdr_mode == supported_modes[i].hdr_mode) {
1384*4882a593Smuzhiyun sc3338->cur_mode = &supported_modes[i];
1385*4882a593Smuzhiyun break;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun if (i == ARRAY_SIZE(supported_modes))
1389*4882a593Smuzhiyun sc3338->cur_mode = &supported_modes[0];
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun sc3338->xvclk = devm_clk_get(dev, "xvclk");
1392*4882a593Smuzhiyun if (IS_ERR(sc3338->xvclk)) {
1393*4882a593Smuzhiyun dev_err(dev, "Failed to get xvclk\n");
1394*4882a593Smuzhiyun return -EINVAL;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun sc3338->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_ASIS);
1398*4882a593Smuzhiyun if (IS_ERR(sc3338->reset_gpio))
1399*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun sc3338->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_ASIS);
1402*4882a593Smuzhiyun if (IS_ERR(sc3338->pwdn_gpio))
1403*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun sc3338->pinctrl = devm_pinctrl_get(dev);
1406*4882a593Smuzhiyun if (!IS_ERR(sc3338->pinctrl)) {
1407*4882a593Smuzhiyun sc3338->pins_default =
1408*4882a593Smuzhiyun pinctrl_lookup_state(sc3338->pinctrl,
1409*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_DEFAULT);
1410*4882a593Smuzhiyun if (IS_ERR(sc3338->pins_default))
1411*4882a593Smuzhiyun dev_err(dev, "could not get default pinstate\n");
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun sc3338->pins_sleep =
1414*4882a593Smuzhiyun pinctrl_lookup_state(sc3338->pinctrl,
1415*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_SLEEP);
1416*4882a593Smuzhiyun if (IS_ERR(sc3338->pins_sleep))
1417*4882a593Smuzhiyun dev_err(dev, "could not get sleep pinstate\n");
1418*4882a593Smuzhiyun } else {
1419*4882a593Smuzhiyun dev_err(dev, "no pinctrl\n");
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun ret = sc3338_configure_regulators(sc3338);
1423*4882a593Smuzhiyun if (ret) {
1424*4882a593Smuzhiyun dev_err(dev, "Failed to get power regulators\n");
1425*4882a593Smuzhiyun return ret;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun mutex_init(&sc3338->mutex);
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun sd = &sc3338->subdev;
1431*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &sc3338_subdev_ops);
1432*4882a593Smuzhiyun ret = sc3338_initialize_controls(sc3338);
1433*4882a593Smuzhiyun if (ret)
1434*4882a593Smuzhiyun goto err_destroy_mutex;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun ret = __sc3338_power_on(sc3338);
1437*4882a593Smuzhiyun if (ret)
1438*4882a593Smuzhiyun goto err_free_handler;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun ret = sc3338_check_sensor_id(sc3338, client);
1441*4882a593Smuzhiyun if (ret)
1442*4882a593Smuzhiyun goto err_power_off;
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1445*4882a593Smuzhiyun sd->internal_ops = &sc3338_internal_ops;
1446*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1447*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1448*4882a593Smuzhiyun #endif
1449*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1450*4882a593Smuzhiyun sc3338->pad.flags = MEDIA_PAD_FL_SOURCE;
1451*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1452*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &sc3338->pad);
1453*4882a593Smuzhiyun if (ret < 0)
1454*4882a593Smuzhiyun goto err_power_off;
1455*4882a593Smuzhiyun #endif
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun memset(facing, 0, sizeof(facing));
1458*4882a593Smuzhiyun if (strcmp(sc3338->module_facing, "back") == 0)
1459*4882a593Smuzhiyun facing[0] = 'b';
1460*4882a593Smuzhiyun else
1461*4882a593Smuzhiyun facing[0] = 'f';
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1464*4882a593Smuzhiyun sc3338->module_index, facing,
1465*4882a593Smuzhiyun SC3338_NAME, dev_name(sd->dev));
1466*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(sd);
1467*4882a593Smuzhiyun if (ret) {
1468*4882a593Smuzhiyun dev_err(dev, "v4l2 async register subdev failed\n");
1469*4882a593Smuzhiyun goto err_clean_entity;
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun pm_runtime_set_active(dev);
1473*4882a593Smuzhiyun pm_runtime_enable(dev);
1474*4882a593Smuzhiyun if (sc3338->is_thunderboot)
1475*4882a593Smuzhiyun pm_runtime_get_sync(dev);
1476*4882a593Smuzhiyun else
1477*4882a593Smuzhiyun pm_runtime_idle(dev);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun return 0;
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun err_clean_entity:
1482*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1483*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1484*4882a593Smuzhiyun #endif
1485*4882a593Smuzhiyun err_power_off:
1486*4882a593Smuzhiyun __sc3338_power_off(sc3338);
1487*4882a593Smuzhiyun err_free_handler:
1488*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc3338->ctrl_handler);
1489*4882a593Smuzhiyun err_destroy_mutex:
1490*4882a593Smuzhiyun mutex_destroy(&sc3338->mutex);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun return ret;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
sc3338_remove(struct i2c_client * client)1495*4882a593Smuzhiyun static int sc3338_remove(struct i2c_client *client)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1498*4882a593Smuzhiyun struct sc3338 *sc3338 = to_sc3338(sd);
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1501*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1502*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1503*4882a593Smuzhiyun #endif
1504*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc3338->ctrl_handler);
1505*4882a593Smuzhiyun mutex_destroy(&sc3338->mutex);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1508*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&client->dev))
1509*4882a593Smuzhiyun __sc3338_power_off(sc3338);
1510*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun return 0;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1516*4882a593Smuzhiyun static const struct of_device_id sc3338_of_match[] = {
1517*4882a593Smuzhiyun { .compatible = "smartsens,sc3338" },
1518*4882a593Smuzhiyun {},
1519*4882a593Smuzhiyun };
1520*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sc3338_of_match);
1521*4882a593Smuzhiyun #endif
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun static const struct i2c_device_id sc3338_match_id[] = {
1524*4882a593Smuzhiyun { "smartsens,sc3338", 0 },
1525*4882a593Smuzhiyun { },
1526*4882a593Smuzhiyun };
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun static struct i2c_driver sc3338_i2c_driver = {
1529*4882a593Smuzhiyun .driver = {
1530*4882a593Smuzhiyun .name = SC3338_NAME,
1531*4882a593Smuzhiyun .pm = &sc3338_pm_ops,
1532*4882a593Smuzhiyun .of_match_table = of_match_ptr(sc3338_of_match),
1533*4882a593Smuzhiyun },
1534*4882a593Smuzhiyun .probe = &sc3338_probe,
1535*4882a593Smuzhiyun .remove = &sc3338_remove,
1536*4882a593Smuzhiyun .id_table = sc3338_match_id,
1537*4882a593Smuzhiyun };
1538*4882a593Smuzhiyun
sensor_mod_init(void)1539*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun return i2c_add_driver(&sc3338_i2c_driver);
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
sensor_mod_exit(void)1544*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1545*4882a593Smuzhiyun {
1546*4882a593Smuzhiyun i2c_del_driver(&sc3338_i2c_driver);
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_ROCKCHIP_THUNDER_BOOT_ISP) && !defined(CONFIG_INITCALL_ASYNC)
1550*4882a593Smuzhiyun subsys_initcall(sensor_mod_init);
1551*4882a593Smuzhiyun #else
1552*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1553*4882a593Smuzhiyun #endif
1554*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun MODULE_DESCRIPTION("smartsens sc3338 sensor driver");
1557*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1558