1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sc223a driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2023 Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * V0.0X01.0X01 first version
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun //#define DEBUG
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <linux/sysfs.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/version.h>
22*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
23*4882a593Smuzhiyun #include <linux/rk-preisp.h>
24*4882a593Smuzhiyun #include <media/media-entity.h>
25*4882a593Smuzhiyun #include <media/v4l2-async.h>
26*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
27*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
28*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
29*4882a593Smuzhiyun #include "../platform/rockchip/isp/rkisp_tb_helper.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define DRIVER_VERSION KERNEL_VERSION(0, 0x01, 0x01)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
34*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN V4L2_CID_GAIN
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define SC223A_LANES 2
38*4882a593Smuzhiyun #define SC223A_BITS_PER_SAMPLE 10
39*4882a593Smuzhiyun #define SC223A_LINK_FREQ_405 202500000
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define PIXEL_RATE_WITH_405M_10BIT (SC223A_LINK_FREQ_405 * 2 * \
42*4882a593Smuzhiyun SC223A_LANES / SC223A_BITS_PER_SAMPLE)
43*4882a593Smuzhiyun #define SC223A_XVCLK_FREQ 24000000
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define CHIP_ID 0xcb3e
46*4882a593Smuzhiyun #define SC223A_REG_CHIP_ID 0x3107
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define SC223A_REG_CTRL_MODE 0x0100
49*4882a593Smuzhiyun #define SC223A_MODE_SW_STANDBY 0x0
50*4882a593Smuzhiyun #define SC223A_MODE_STREAMING BIT(0)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define SC223A_REG_EXPOSURE_H 0x3e00
53*4882a593Smuzhiyun #define SC223A_REG_EXPOSURE_M 0x3e01
54*4882a593Smuzhiyun #define SC223A_REG_EXPOSURE_L 0x3e02
55*4882a593Smuzhiyun #define SC223A_EXPOSURE_MIN 3
56*4882a593Smuzhiyun #define SC223A_EXPOSURE_STEP 1
57*4882a593Smuzhiyun #define SC223A_VTS_MAX 0x7fff
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define SC223A_REG_DIG_GAIN 0x3e06
60*4882a593Smuzhiyun #define SC223A_REG_DIG_FINE_GAIN 0x3e07
61*4882a593Smuzhiyun #define SC223A_REG_ANA_GAIN 0x3e09
62*4882a593Smuzhiyun #define SC223A_GAIN_MIN 0x0080
63*4882a593Smuzhiyun #define SC223A_GAIN_MAX (29656) //57.92*4*128
64*4882a593Smuzhiyun #define SC223A_GAIN_STEP 1
65*4882a593Smuzhiyun #define SC223A_GAIN_DEFAULT 0x80
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define SC223A_REG_GROUP_HOLD 0x3812
68*4882a593Smuzhiyun #define SC223A_GROUP_HOLD_START 0x00
69*4882a593Smuzhiyun #define SC223A_GROUP_HOLD_END 0x30
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define SC223A_REG_TEST_PATTERN 0x4501
72*4882a593Smuzhiyun #define SC223A_TEST_PATTERN_BIT_MASK BIT(3)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define SC223A_REG_VTS_H 0x320e
75*4882a593Smuzhiyun #define SC223A_REG_VTS_L 0x320f
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define SC223A_FLIP_MIRROR_REG 0x3221
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define SC223A_FETCH_EXP_H(VAL) (((VAL) >> 12) & 0xF)
80*4882a593Smuzhiyun #define SC223A_FETCH_EXP_M(VAL) (((VAL) >> 4) & 0xFF)
81*4882a593Smuzhiyun #define SC223A_FETCH_EXP_L(VAL) (((VAL) & 0xF) << 4)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define SC223A_FETCH_AGAIN_H(VAL) (((VAL) >> 8) & 0x03)
84*4882a593Smuzhiyun #define SC223A_FETCH_AGAIN_L(VAL) ((VAL) & 0xFF)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define SC223A_FETCH_MIRROR(VAL, ENABLE) (ENABLE ? VAL | 0x06 : VAL & 0xf9)
87*4882a593Smuzhiyun #define SC223A_FETCH_FLIP(VAL, ENABLE) (ENABLE ? VAL | 0x60 : VAL & 0x9f)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define REG_DELAY 0xFFFE
90*4882a593Smuzhiyun #define REG_NULL 0xFFFF
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define SC223A_REG_VALUE_08BIT 1
93*4882a593Smuzhiyun #define SC223A_REG_VALUE_16BIT 2
94*4882a593Smuzhiyun #define SC223A_REG_VALUE_24BIT 3
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT "rockchip,camera_default"
97*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP "rockchip,camera_sleep"
98*4882a593Smuzhiyun #define SC223A_NAME "sc223a"
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static const char * const sc223a_supply_names[] = {
101*4882a593Smuzhiyun "avdd", /* Analog power */
102*4882a593Smuzhiyun "dovdd", /* Digital I/O power */
103*4882a593Smuzhiyun "dvdd", /* Digital core power */
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define SC223A_NUM_SUPPLIES ARRAY_SIZE(sc223a_supply_names)
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct regval {
109*4882a593Smuzhiyun u16 addr;
110*4882a593Smuzhiyun u8 val;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun struct sc223a_mode {
114*4882a593Smuzhiyun u32 bus_fmt;
115*4882a593Smuzhiyun u32 width;
116*4882a593Smuzhiyun u32 height;
117*4882a593Smuzhiyun struct v4l2_fract max_fps;
118*4882a593Smuzhiyun u32 hts_def;
119*4882a593Smuzhiyun u32 vts_def;
120*4882a593Smuzhiyun u32 exp_def;
121*4882a593Smuzhiyun const struct regval *reg_list;
122*4882a593Smuzhiyun u32 hdr_mode;
123*4882a593Smuzhiyun u32 vc[PAD_MAX];
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun struct sc223a {
127*4882a593Smuzhiyun struct i2c_client *client;
128*4882a593Smuzhiyun struct clk *xvclk;
129*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
130*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
131*4882a593Smuzhiyun struct regulator_bulk_data supplies[SC223A_NUM_SUPPLIES];
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun struct pinctrl *pinctrl;
134*4882a593Smuzhiyun struct pinctrl_state *pins_default;
135*4882a593Smuzhiyun struct pinctrl_state *pins_sleep;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun struct v4l2_subdev subdev;
138*4882a593Smuzhiyun struct media_pad pad;
139*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
140*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
141*4882a593Smuzhiyun struct v4l2_ctrl *anal_gain;
142*4882a593Smuzhiyun struct v4l2_ctrl *digi_gain;
143*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
144*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
145*4882a593Smuzhiyun struct v4l2_ctrl *test_pattern;
146*4882a593Smuzhiyun struct mutex mutex;
147*4882a593Smuzhiyun struct v4l2_fract cur_fps;
148*4882a593Smuzhiyun bool streaming;
149*4882a593Smuzhiyun bool power_on;
150*4882a593Smuzhiyun const struct sc223a_mode *cur_mode;
151*4882a593Smuzhiyun u32 module_index;
152*4882a593Smuzhiyun const char *module_facing;
153*4882a593Smuzhiyun const char *module_name;
154*4882a593Smuzhiyun const char *len_name;
155*4882a593Smuzhiyun u32 cur_vts;
156*4882a593Smuzhiyun bool has_init_exp;
157*4882a593Smuzhiyun bool is_thunderboot;
158*4882a593Smuzhiyun bool is_first_streamoff;
159*4882a593Smuzhiyun struct preisp_hdrae_exp_s init_hdrae_exp;
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define to_sc223a(sd) container_of(sd, struct sc223a, subdev)
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * Xclk 24Mhz
166*4882a593Smuzhiyun */
167*4882a593Smuzhiyun static const struct regval sc223a_global_regs[] = {
168*4882a593Smuzhiyun {REG_NULL, 0x00},
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun * Xclk 24Mhz
173*4882a593Smuzhiyun * max_framerate 30fps
174*4882a593Smuzhiyun * mipi_datarate per lane 405Mbps, 2lane
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun static const struct regval sc223a_linear_10_1920x1080_30fps_regs[] = {
177*4882a593Smuzhiyun {0x0100, 0x00},
178*4882a593Smuzhiyun {0x36e9, 0x80},
179*4882a593Smuzhiyun {0x37f9, 0x80},
180*4882a593Smuzhiyun {0x301f, 0x08},
181*4882a593Smuzhiyun {0x30b8, 0x44},
182*4882a593Smuzhiyun {0x320c, 0x08},
183*4882a593Smuzhiyun {0x320d, 0xca},
184*4882a593Smuzhiyun {0x320e, 0x04},
185*4882a593Smuzhiyun {0x320f, 0xb0},
186*4882a593Smuzhiyun {0x3253, 0x0c},
187*4882a593Smuzhiyun {0x3281, 0x80},
188*4882a593Smuzhiyun {0x3301, 0x06},
189*4882a593Smuzhiyun {0x3302, 0x12},
190*4882a593Smuzhiyun {0x3306, 0x84},
191*4882a593Smuzhiyun {0x3309, 0x60},
192*4882a593Smuzhiyun {0x330a, 0x00},
193*4882a593Smuzhiyun {0x330b, 0xe0},
194*4882a593Smuzhiyun {0x330d, 0x20},
195*4882a593Smuzhiyun {0x3314, 0x15},
196*4882a593Smuzhiyun {0x331e, 0x41},
197*4882a593Smuzhiyun {0x331f, 0x51},
198*4882a593Smuzhiyun {0x3320, 0x0a},
199*4882a593Smuzhiyun {0x3326, 0x0e},
200*4882a593Smuzhiyun {0x3333, 0x10},
201*4882a593Smuzhiyun {0x3334, 0x40},
202*4882a593Smuzhiyun {0x335d, 0x60},
203*4882a593Smuzhiyun {0x335e, 0x06},
204*4882a593Smuzhiyun {0x335f, 0x08},
205*4882a593Smuzhiyun {0x3364, 0x56},
206*4882a593Smuzhiyun {0x337a, 0x06},
207*4882a593Smuzhiyun {0x337b, 0x0e},
208*4882a593Smuzhiyun {0x337c, 0x02},
209*4882a593Smuzhiyun {0x337d, 0x0a},
210*4882a593Smuzhiyun {0x3390, 0x03},
211*4882a593Smuzhiyun {0x3391, 0x0f},
212*4882a593Smuzhiyun {0x3392, 0x1f},
213*4882a593Smuzhiyun {0x3393, 0x06},
214*4882a593Smuzhiyun {0x3394, 0x06},
215*4882a593Smuzhiyun {0x3395, 0x06},
216*4882a593Smuzhiyun {0x3396, 0x48},
217*4882a593Smuzhiyun {0x3397, 0x4b},
218*4882a593Smuzhiyun {0x3398, 0x5f},
219*4882a593Smuzhiyun {0x3399, 0x06},
220*4882a593Smuzhiyun {0x339a, 0x06},
221*4882a593Smuzhiyun {0x339b, 0x9c},
222*4882a593Smuzhiyun {0x339c, 0x9c},
223*4882a593Smuzhiyun {0x33a2, 0x04},
224*4882a593Smuzhiyun {0x33a3, 0x0a},
225*4882a593Smuzhiyun {0x33ad, 0x1c},
226*4882a593Smuzhiyun {0x33af, 0x40},
227*4882a593Smuzhiyun {0x33b1, 0x80},
228*4882a593Smuzhiyun {0x33b3, 0x20},
229*4882a593Smuzhiyun {0x349f, 0x02},
230*4882a593Smuzhiyun {0x34a6, 0x48},
231*4882a593Smuzhiyun {0x34a7, 0x4b},
232*4882a593Smuzhiyun {0x34a8, 0x20},
233*4882a593Smuzhiyun {0x34a9, 0x20},
234*4882a593Smuzhiyun {0x34f8, 0x5f},
235*4882a593Smuzhiyun {0x34f9, 0x10},
236*4882a593Smuzhiyun {0x3616, 0xac},
237*4882a593Smuzhiyun {0x3630, 0xc0},
238*4882a593Smuzhiyun {0x3631, 0x86},
239*4882a593Smuzhiyun {0x3632, 0x26},
240*4882a593Smuzhiyun {0x3633, 0x32},
241*4882a593Smuzhiyun {0x3637, 0x29},
242*4882a593Smuzhiyun {0x363a, 0x84},
243*4882a593Smuzhiyun {0x363b, 0x04},
244*4882a593Smuzhiyun {0x363c, 0x08},
245*4882a593Smuzhiyun {0x3641, 0x3a},
246*4882a593Smuzhiyun {0x364f, 0x39},
247*4882a593Smuzhiyun {0x3670, 0xce},
248*4882a593Smuzhiyun {0x3674, 0xc0},
249*4882a593Smuzhiyun {0x3675, 0xc0},
250*4882a593Smuzhiyun {0x3676, 0xc0},
251*4882a593Smuzhiyun {0x3677, 0x86},
252*4882a593Smuzhiyun {0x3678, 0x8b},
253*4882a593Smuzhiyun {0x3679, 0x8c},
254*4882a593Smuzhiyun {0x367c, 0x4b},
255*4882a593Smuzhiyun {0x367d, 0x5f},
256*4882a593Smuzhiyun {0x367e, 0x4b},
257*4882a593Smuzhiyun {0x367f, 0x5f},
258*4882a593Smuzhiyun {0x3690, 0x62},
259*4882a593Smuzhiyun {0x3691, 0x63},
260*4882a593Smuzhiyun {0x3692, 0x63},
261*4882a593Smuzhiyun {0x3699, 0x86},
262*4882a593Smuzhiyun {0x369a, 0x92},
263*4882a593Smuzhiyun {0x369b, 0xa4},
264*4882a593Smuzhiyun {0x369c, 0x48},
265*4882a593Smuzhiyun {0x369d, 0x4b},
266*4882a593Smuzhiyun {0x36a2, 0x4b},
267*4882a593Smuzhiyun {0x36a3, 0x4f},
268*4882a593Smuzhiyun {0x36ea, 0x09},
269*4882a593Smuzhiyun {0x36eb, 0x0c},
270*4882a593Smuzhiyun {0x36ec, 0x1c},
271*4882a593Smuzhiyun {0x36ed, 0x28},
272*4882a593Smuzhiyun {0x370f, 0x01},
273*4882a593Smuzhiyun {0x3721, 0x6c},
274*4882a593Smuzhiyun {0x3722, 0x09},
275*4882a593Smuzhiyun {0x3724, 0x41},
276*4882a593Smuzhiyun {0x3725, 0xc4},
277*4882a593Smuzhiyun {0x37b0, 0x09},
278*4882a593Smuzhiyun {0x37b1, 0x09},
279*4882a593Smuzhiyun {0x37b2, 0x09},
280*4882a593Smuzhiyun {0x37b3, 0x48},
281*4882a593Smuzhiyun {0x37b4, 0x5f},
282*4882a593Smuzhiyun {0x37fa, 0x09},
283*4882a593Smuzhiyun {0x37fb, 0x32},
284*4882a593Smuzhiyun {0x37fc, 0x10},
285*4882a593Smuzhiyun {0x37fd, 0x37},
286*4882a593Smuzhiyun {0x3900, 0x19},
287*4882a593Smuzhiyun {0x3901, 0x02},
288*4882a593Smuzhiyun {0x3905, 0xb8},
289*4882a593Smuzhiyun {0x391b, 0x82},
290*4882a593Smuzhiyun {0x391c, 0x00},
291*4882a593Smuzhiyun {0x391f, 0x04},
292*4882a593Smuzhiyun {0x3933, 0x81},
293*4882a593Smuzhiyun {0x3934, 0x4c},
294*4882a593Smuzhiyun {0x393f, 0xff},
295*4882a593Smuzhiyun {0x3940, 0x73},
296*4882a593Smuzhiyun {0x3942, 0x01},
297*4882a593Smuzhiyun {0x3943, 0x4d},
298*4882a593Smuzhiyun {0x3946, 0x20},
299*4882a593Smuzhiyun {0x3957, 0x86},
300*4882a593Smuzhiyun {0x3e01, 0x95},
301*4882a593Smuzhiyun {0x3e02, 0x60},
302*4882a593Smuzhiyun {0x3e28, 0xc4},
303*4882a593Smuzhiyun {0x440e, 0x02},
304*4882a593Smuzhiyun {0x4501, 0xc0},
305*4882a593Smuzhiyun {0x4509, 0x14},
306*4882a593Smuzhiyun {0x450d, 0x11},
307*4882a593Smuzhiyun {0x4518, 0x00},
308*4882a593Smuzhiyun {0x451b, 0x0a},
309*4882a593Smuzhiyun {0x4819, 0x07},
310*4882a593Smuzhiyun {0x481b, 0x04},
311*4882a593Smuzhiyun {0x481d, 0x0e},
312*4882a593Smuzhiyun {0x481f, 0x03},
313*4882a593Smuzhiyun {0x4821, 0x09},
314*4882a593Smuzhiyun {0x4823, 0x04},
315*4882a593Smuzhiyun {0x4825, 0x03},
316*4882a593Smuzhiyun {0x4827, 0x03},
317*4882a593Smuzhiyun {0x4829, 0x06},
318*4882a593Smuzhiyun {0x501c, 0x00},
319*4882a593Smuzhiyun {0x501d, 0x60},
320*4882a593Smuzhiyun {0x501e, 0x00},
321*4882a593Smuzhiyun {0x501f, 0x40},
322*4882a593Smuzhiyun {0x5799, 0x06},
323*4882a593Smuzhiyun {0x5ae0, 0xfe},
324*4882a593Smuzhiyun {0x5ae1, 0x40},
325*4882a593Smuzhiyun {0x5ae2, 0x38},
326*4882a593Smuzhiyun {0x5ae3, 0x30},
327*4882a593Smuzhiyun {0x5ae4, 0x28},
328*4882a593Smuzhiyun {0x5ae5, 0x38},
329*4882a593Smuzhiyun {0x5ae6, 0x30},
330*4882a593Smuzhiyun {0x5ae7, 0x28},
331*4882a593Smuzhiyun {0x5ae8, 0x3f},
332*4882a593Smuzhiyun {0x5ae9, 0x34},
333*4882a593Smuzhiyun {0x5aea, 0x2c},
334*4882a593Smuzhiyun {0x5aeb, 0x3f},
335*4882a593Smuzhiyun {0x5aec, 0x34},
336*4882a593Smuzhiyun {0x5aed, 0x2c},
337*4882a593Smuzhiyun {0x5aee, 0xfe},
338*4882a593Smuzhiyun {0x5aef, 0x40},
339*4882a593Smuzhiyun {0x5af4, 0x38},
340*4882a593Smuzhiyun {0x5af5, 0x30},
341*4882a593Smuzhiyun {0x5af6, 0x28},
342*4882a593Smuzhiyun {0x5af7, 0x38},
343*4882a593Smuzhiyun {0x5af8, 0x30},
344*4882a593Smuzhiyun {0x5af9, 0x28},
345*4882a593Smuzhiyun {0x5afa, 0x3f},
346*4882a593Smuzhiyun {0x5afb, 0x34},
347*4882a593Smuzhiyun {0x5afc, 0x2c},
348*4882a593Smuzhiyun {0x5afd, 0x3f},
349*4882a593Smuzhiyun {0x5afe, 0x34},
350*4882a593Smuzhiyun {0x5aff, 0x2c},
351*4882a593Smuzhiyun {0x36e9, 0x53},
352*4882a593Smuzhiyun {0x37f9, 0x53},
353*4882a593Smuzhiyun {REG_NULL, 0x00},
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static const struct sc223a_mode supported_modes[] = {
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun .width = 1920,
359*4882a593Smuzhiyun .height = 1080,
360*4882a593Smuzhiyun .max_fps = {
361*4882a593Smuzhiyun .numerator = 10000,
362*4882a593Smuzhiyun .denominator = 300000,
363*4882a593Smuzhiyun },
364*4882a593Smuzhiyun .exp_def = 0x0080,
365*4882a593Smuzhiyun .hts_def = 0x08ca,
366*4882a593Smuzhiyun .vts_def = 0x04b0,
367*4882a593Smuzhiyun .bus_fmt = MEDIA_BUS_FMT_SBGGR10_1X10,
368*4882a593Smuzhiyun .reg_list = sc223a_linear_10_1920x1080_30fps_regs,
369*4882a593Smuzhiyun .hdr_mode = NO_HDR,
370*4882a593Smuzhiyun .vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
375*4882a593Smuzhiyun SC223A_LINK_FREQ_405
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun static const char * const sc223a_test_pattern_menu[] = {
379*4882a593Smuzhiyun "Disabled",
380*4882a593Smuzhiyun "Vertical Color Bar Type 1",
381*4882a593Smuzhiyun "Vertical Color Bar Type 2",
382*4882a593Smuzhiyun "Vertical Color Bar Type 3",
383*4882a593Smuzhiyun "Vertical Color Bar Type 4"
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* Write registers up to 4 at a time */
sc223a_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)387*4882a593Smuzhiyun static int sc223a_write_reg(struct i2c_client *client, u16 reg,
388*4882a593Smuzhiyun u32 len, u32 val)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun u32 buf_i, val_i;
391*4882a593Smuzhiyun u8 buf[6];
392*4882a593Smuzhiyun u8 *val_p;
393*4882a593Smuzhiyun __be32 val_be;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (len > 4)
396*4882a593Smuzhiyun return -EINVAL;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun buf[0] = reg >> 8;
399*4882a593Smuzhiyun buf[1] = reg & 0xff;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun val_be = cpu_to_be32(val);
402*4882a593Smuzhiyun val_p = (u8 *)&val_be;
403*4882a593Smuzhiyun buf_i = 2;
404*4882a593Smuzhiyun val_i = 4 - len;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun while (val_i < 4)
407*4882a593Smuzhiyun buf[buf_i++] = val_p[val_i++];
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (i2c_master_send(client, buf, len + 2) != len + 2)
410*4882a593Smuzhiyun return -EIO;
411*4882a593Smuzhiyun return 0;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
sc223a_write_array(struct i2c_client * client,const struct regval * regs)414*4882a593Smuzhiyun static int sc223a_write_array(struct i2c_client *client,
415*4882a593Smuzhiyun const struct regval *regs)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun u32 i;
418*4882a593Smuzhiyun int ret = 0;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++)
421*4882a593Smuzhiyun ret = sc223a_write_reg(client, regs[i].addr,
422*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT, regs[i].val);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* Read registers up to 4 at a time */
sc223a_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)428*4882a593Smuzhiyun static int sc223a_read_reg(struct i2c_client *client, u16 reg, unsigned int len,
429*4882a593Smuzhiyun u32 *val)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun struct i2c_msg msgs[2];
432*4882a593Smuzhiyun u8 *data_be_p;
433*4882a593Smuzhiyun __be32 data_be = 0;
434*4882a593Smuzhiyun __be16 reg_addr_be = cpu_to_be16(reg);
435*4882a593Smuzhiyun int ret;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (len > 4 || !len)
438*4882a593Smuzhiyun return -EINVAL;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun data_be_p = (u8 *)&data_be;
441*4882a593Smuzhiyun /* Write register address */
442*4882a593Smuzhiyun msgs[0].addr = client->addr;
443*4882a593Smuzhiyun msgs[0].flags = 0;
444*4882a593Smuzhiyun msgs[0].len = 2;
445*4882a593Smuzhiyun msgs[0].buf = (u8 *)®_addr_be;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* Read data from register */
448*4882a593Smuzhiyun msgs[1].addr = client->addr;
449*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
450*4882a593Smuzhiyun msgs[1].len = len;
451*4882a593Smuzhiyun msgs[1].buf = &data_be_p[4 - len];
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
454*4882a593Smuzhiyun if (ret != ARRAY_SIZE(msgs))
455*4882a593Smuzhiyun return -EIO;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun *val = be32_to_cpu(data_be);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun return 0;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
sc223a_set_gain_reg(struct sc223a * sc223a,u32 gain)462*4882a593Smuzhiyun static int sc223a_set_gain_reg(struct sc223a *sc223a, u32 gain)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun struct i2c_client *client = sc223a->client;
465*4882a593Smuzhiyun u32 coarse_again = 0, coarse_dgain = 0, fine_dgain = 0;
466*4882a593Smuzhiyun int ret = 0, gain_factor;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (gain < 128)
469*4882a593Smuzhiyun gain = 128;
470*4882a593Smuzhiyun else if (gain > SC223A_GAIN_MAX)
471*4882a593Smuzhiyun gain = SC223A_GAIN_MAX;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun gain_factor = gain * 1000 / 128;
474*4882a593Smuzhiyun if (gain_factor < 1810) {
475*4882a593Smuzhiyun coarse_again = 0x00;
476*4882a593Smuzhiyun coarse_dgain = 0x00;
477*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 1000;
478*4882a593Smuzhiyun } else if (gain_factor < 1810 * 2) {
479*4882a593Smuzhiyun coarse_again = 0x40;
480*4882a593Smuzhiyun coarse_dgain = 0x00;
481*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 1810;
482*4882a593Smuzhiyun } else if (gain_factor < 1810 * 4) {
483*4882a593Smuzhiyun coarse_again = 0x48;
484*4882a593Smuzhiyun coarse_dgain = 0x00;
485*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 1810 / 2;
486*4882a593Smuzhiyun } else if (gain_factor < 1810 * 8) {
487*4882a593Smuzhiyun coarse_again = 0x49;
488*4882a593Smuzhiyun coarse_dgain = 0x00;
489*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 1810 / 4;
490*4882a593Smuzhiyun } else if (gain_factor < 1810 * 16) {
491*4882a593Smuzhiyun coarse_again = 0x4b;
492*4882a593Smuzhiyun coarse_dgain = 0x00;
493*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 1810 / 8;
494*4882a593Smuzhiyun } else if (gain_factor < 1810 * 32) {
495*4882a593Smuzhiyun coarse_again = 0x4f;
496*4882a593Smuzhiyun coarse_dgain = 0x00;
497*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 1810 / 16;
498*4882a593Smuzhiyun } else if (gain_factor < 1810 * 64) {
499*4882a593Smuzhiyun //open dgain begin max digital gain 4X
500*4882a593Smuzhiyun coarse_again = 0x5f;
501*4882a593Smuzhiyun coarse_dgain = 0x00;
502*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 1810 / 32;
503*4882a593Smuzhiyun } else if (gain_factor < 1810 * 128) {
504*4882a593Smuzhiyun coarse_again = 0x5f;
505*4882a593Smuzhiyun coarse_dgain = 0x01;
506*4882a593Smuzhiyun fine_dgain = gain_factor * 128 / 1810 / 64;
507*4882a593Smuzhiyun } else {
508*4882a593Smuzhiyun coarse_again = 0x5f;
509*4882a593Smuzhiyun coarse_dgain = 0x03;
510*4882a593Smuzhiyun fine_dgain = 0x80;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun dev_dbg(&client->dev, "c_again: 0x%x, c_dgain: 0x%x, f_dgain: 0x%0x\n",
513*4882a593Smuzhiyun coarse_again, coarse_dgain, fine_dgain);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun ret = sc223a_write_reg(sc223a->client,
516*4882a593Smuzhiyun SC223A_REG_DIG_GAIN,
517*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT,
518*4882a593Smuzhiyun coarse_dgain);
519*4882a593Smuzhiyun ret |= sc223a_write_reg(sc223a->client,
520*4882a593Smuzhiyun SC223A_REG_DIG_FINE_GAIN,
521*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT,
522*4882a593Smuzhiyun fine_dgain);
523*4882a593Smuzhiyun ret |= sc223a_write_reg(sc223a->client,
524*4882a593Smuzhiyun SC223A_REG_ANA_GAIN,
525*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT,
526*4882a593Smuzhiyun coarse_again);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun return ret;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
sc223a_get_reso_dist(const struct sc223a_mode * mode,struct v4l2_mbus_framefmt * framefmt)531*4882a593Smuzhiyun static int sc223a_get_reso_dist(const struct sc223a_mode *mode,
532*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun return abs(mode->width - framefmt->width) +
535*4882a593Smuzhiyun abs(mode->height - framefmt->height);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun static const struct sc223a_mode *
sc223a_find_best_fit(struct v4l2_subdev_format * fmt)539*4882a593Smuzhiyun sc223a_find_best_fit(struct v4l2_subdev_format *fmt)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt = &fmt->format;
542*4882a593Smuzhiyun int dist;
543*4882a593Smuzhiyun int cur_best_fit = 0;
544*4882a593Smuzhiyun int cur_best_fit_dist = -1;
545*4882a593Smuzhiyun unsigned int i;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
548*4882a593Smuzhiyun dist = sc223a_get_reso_dist(&supported_modes[i], framefmt);
549*4882a593Smuzhiyun if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
550*4882a593Smuzhiyun cur_best_fit_dist = dist;
551*4882a593Smuzhiyun cur_best_fit = i;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return &supported_modes[cur_best_fit];
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
sc223a_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)558*4882a593Smuzhiyun static int sc223a_set_fmt(struct v4l2_subdev *sd,
559*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
560*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun struct sc223a *sc223a = to_sc223a(sd);
563*4882a593Smuzhiyun const struct sc223a_mode *mode;
564*4882a593Smuzhiyun s64 h_blank, vblank_def;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun mutex_lock(&sc223a->mutex);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun mode = sc223a_find_best_fit(fmt);
569*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
570*4882a593Smuzhiyun fmt->format.width = mode->width;
571*4882a593Smuzhiyun fmt->format.height = mode->height;
572*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
573*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
574*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
575*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
576*4882a593Smuzhiyun #else
577*4882a593Smuzhiyun mutex_unlock(&sc223a->mutex);
578*4882a593Smuzhiyun return -ENOTTY;
579*4882a593Smuzhiyun #endif
580*4882a593Smuzhiyun } else {
581*4882a593Smuzhiyun sc223a->cur_mode = mode;
582*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
583*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc223a->hblank, h_blank,
584*4882a593Smuzhiyun h_blank, 1, h_blank);
585*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
586*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc223a->vblank, vblank_def,
587*4882a593Smuzhiyun SC223A_VTS_MAX - mode->height,
588*4882a593Smuzhiyun 1, vblank_def);
589*4882a593Smuzhiyun sc223a->cur_fps = mode->max_fps;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun mutex_unlock(&sc223a->mutex);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return 0;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
sc223a_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)597*4882a593Smuzhiyun static int sc223a_get_fmt(struct v4l2_subdev *sd,
598*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
599*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun struct sc223a *sc223a = to_sc223a(sd);
602*4882a593Smuzhiyun const struct sc223a_mode *mode = sc223a->cur_mode;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun mutex_lock(&sc223a->mutex);
605*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
606*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
607*4882a593Smuzhiyun fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
608*4882a593Smuzhiyun #else
609*4882a593Smuzhiyun mutex_unlock(&sc223a->mutex);
610*4882a593Smuzhiyun return -ENOTTY;
611*4882a593Smuzhiyun #endif
612*4882a593Smuzhiyun } else {
613*4882a593Smuzhiyun fmt->format.width = mode->width;
614*4882a593Smuzhiyun fmt->format.height = mode->height;
615*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
616*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
617*4882a593Smuzhiyun /* format info: width/height/data type/virctual channel */
618*4882a593Smuzhiyun if (fmt->pad < PAD_MAX && mode->hdr_mode != NO_HDR)
619*4882a593Smuzhiyun fmt->reserved[0] = mode->vc[fmt->pad];
620*4882a593Smuzhiyun else
621*4882a593Smuzhiyun fmt->reserved[0] = mode->vc[PAD0];
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun mutex_unlock(&sc223a->mutex);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun return 0;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
sc223a_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)628*4882a593Smuzhiyun static int sc223a_enum_mbus_code(struct v4l2_subdev *sd,
629*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
630*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct sc223a *sc223a = to_sc223a(sd);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (code->index != 0)
635*4882a593Smuzhiyun return -EINVAL;
636*4882a593Smuzhiyun code->code = sc223a->cur_mode->bus_fmt;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun return 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
sc223a_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)641*4882a593Smuzhiyun static int sc223a_enum_frame_sizes(struct v4l2_subdev *sd,
642*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
643*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun if (fse->index >= ARRAY_SIZE(supported_modes))
646*4882a593Smuzhiyun return -EINVAL;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun if (fse->code != supported_modes[0].bus_fmt)
649*4882a593Smuzhiyun return -EINVAL;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
652*4882a593Smuzhiyun fse->max_width = supported_modes[fse->index].width;
653*4882a593Smuzhiyun fse->max_height = supported_modes[fse->index].height;
654*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun return 0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
sc223a_enable_test_pattern(struct sc223a * sc223a,u32 pattern)659*4882a593Smuzhiyun static int sc223a_enable_test_pattern(struct sc223a *sc223a, u32 pattern)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun u32 val = 0;
662*4882a593Smuzhiyun int ret = 0;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun ret = sc223a_read_reg(sc223a->client, SC223A_REG_TEST_PATTERN,
665*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT, &val);
666*4882a593Smuzhiyun if (pattern)
667*4882a593Smuzhiyun val |= SC223A_TEST_PATTERN_BIT_MASK;
668*4882a593Smuzhiyun else
669*4882a593Smuzhiyun val &= ~SC223A_TEST_PATTERN_BIT_MASK;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun ret |= sc223a_write_reg(sc223a->client, SC223A_REG_TEST_PATTERN,
672*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT, val);
673*4882a593Smuzhiyun return ret;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
sc223a_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)676*4882a593Smuzhiyun static int sc223a_g_frame_interval(struct v4l2_subdev *sd,
677*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun struct sc223a *sc223a = to_sc223a(sd);
680*4882a593Smuzhiyun const struct sc223a_mode *mode = sc223a->cur_mode;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun if (sc223a->streaming)
683*4882a593Smuzhiyun fi->interval = sc223a->cur_fps;
684*4882a593Smuzhiyun else
685*4882a593Smuzhiyun fi->interval = mode->max_fps;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun return 0;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
sc223a_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)690*4882a593Smuzhiyun static int sc223a_g_mbus_config(struct v4l2_subdev *sd,
691*4882a593Smuzhiyun unsigned int pad_id,
692*4882a593Smuzhiyun struct v4l2_mbus_config *config)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun struct sc223a *sc223a = to_sc223a(sd);
695*4882a593Smuzhiyun const struct sc223a_mode *mode = sc223a->cur_mode;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun u32 val = 1 << (SC223A_LANES - 1) |
698*4882a593Smuzhiyun V4L2_MBUS_CSI2_CHANNEL_0 |
699*4882a593Smuzhiyun V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun if (mode->hdr_mode != NO_HDR)
702*4882a593Smuzhiyun val |= V4L2_MBUS_CSI2_CHANNEL_1;
703*4882a593Smuzhiyun if (mode->hdr_mode == HDR_X3)
704*4882a593Smuzhiyun val |= V4L2_MBUS_CSI2_CHANNEL_2;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun config->type = V4L2_MBUS_CSI2_DPHY;
707*4882a593Smuzhiyun config->flags = val;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun return 0;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
sc223a_get_module_inf(struct sc223a * sc223a,struct rkmodule_inf * inf)712*4882a593Smuzhiyun static void sc223a_get_module_inf(struct sc223a *sc223a,
713*4882a593Smuzhiyun struct rkmodule_inf *inf)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun memset(inf, 0, sizeof(*inf));
716*4882a593Smuzhiyun strscpy(inf->base.sensor, SC223A_NAME, sizeof(inf->base.sensor));
717*4882a593Smuzhiyun strscpy(inf->base.module, sc223a->module_name,
718*4882a593Smuzhiyun sizeof(inf->base.module));
719*4882a593Smuzhiyun strscpy(inf->base.lens, sc223a->len_name, sizeof(inf->base.lens));
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
sc223a_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)722*4882a593Smuzhiyun static long sc223a_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun struct sc223a *sc223a = to_sc223a(sd);
725*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
726*4882a593Smuzhiyun u32 i, h, w;
727*4882a593Smuzhiyun long ret = 0;
728*4882a593Smuzhiyun u32 stream = 0;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun switch (cmd) {
731*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
732*4882a593Smuzhiyun sc223a_get_module_inf(sc223a, (struct rkmodule_inf *)arg);
733*4882a593Smuzhiyun break;
734*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
735*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
736*4882a593Smuzhiyun hdr->esp.mode = HDR_NORMAL_VC;
737*4882a593Smuzhiyun hdr->hdr_mode = sc223a->cur_mode->hdr_mode;
738*4882a593Smuzhiyun break;
739*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
740*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
741*4882a593Smuzhiyun w = sc223a->cur_mode->width;
742*4882a593Smuzhiyun h = sc223a->cur_mode->height;
743*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
744*4882a593Smuzhiyun if (w == supported_modes[i].width &&
745*4882a593Smuzhiyun h == supported_modes[i].height &&
746*4882a593Smuzhiyun supported_modes[i].hdr_mode == hdr->hdr_mode) {
747*4882a593Smuzhiyun sc223a->cur_mode = &supported_modes[i];
748*4882a593Smuzhiyun break;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun if (i == ARRAY_SIZE(supported_modes)) {
752*4882a593Smuzhiyun dev_err(&sc223a->client->dev,
753*4882a593Smuzhiyun "not find hdr mode:%d %dx%d config\n",
754*4882a593Smuzhiyun hdr->hdr_mode, w, h);
755*4882a593Smuzhiyun ret = -EINVAL;
756*4882a593Smuzhiyun } else {
757*4882a593Smuzhiyun w = sc223a->cur_mode->hts_def - sc223a->cur_mode->width;
758*4882a593Smuzhiyun h = sc223a->cur_mode->vts_def - sc223a->cur_mode->height;
759*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc223a->hblank, w, w, 1, w);
760*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc223a->vblank, h,
761*4882a593Smuzhiyun SC223A_VTS_MAX - sc223a->cur_mode->height, 1, h);
762*4882a593Smuzhiyun sc223a->cur_fps = sc223a->cur_mode->max_fps;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun break;
765*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
766*4882a593Smuzhiyun break;
767*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun stream = *((u32 *)arg);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun if (stream)
772*4882a593Smuzhiyun ret = sc223a_write_reg(sc223a->client, SC223A_REG_CTRL_MODE,
773*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT, SC223A_MODE_STREAMING);
774*4882a593Smuzhiyun else
775*4882a593Smuzhiyun ret = sc223a_write_reg(sc223a->client, SC223A_REG_CTRL_MODE,
776*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT, SC223A_MODE_SW_STANDBY);
777*4882a593Smuzhiyun break;
778*4882a593Smuzhiyun default:
779*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
780*4882a593Smuzhiyun break;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun return ret;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
sc223a_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)787*4882a593Smuzhiyun static long sc223a_compat_ioctl32(struct v4l2_subdev *sd,
788*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun void __user *up = compat_ptr(arg);
791*4882a593Smuzhiyun struct rkmodule_inf *inf;
792*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
793*4882a593Smuzhiyun struct preisp_hdrae_exp_s *hdrae;
794*4882a593Smuzhiyun long ret;
795*4882a593Smuzhiyun u32 stream = 0;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun switch (cmd) {
798*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
799*4882a593Smuzhiyun inf = kzalloc(sizeof(*inf), GFP_KERNEL);
800*4882a593Smuzhiyun if (!inf) {
801*4882a593Smuzhiyun ret = -ENOMEM;
802*4882a593Smuzhiyun return ret;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun ret = sc223a_ioctl(sd, cmd, inf);
806*4882a593Smuzhiyun if (!ret) {
807*4882a593Smuzhiyun if (copy_to_user(up, inf, sizeof(*inf)))
808*4882a593Smuzhiyun ret = -EFAULT;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun kfree(inf);
811*4882a593Smuzhiyun break;
812*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
813*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
814*4882a593Smuzhiyun if (!hdr) {
815*4882a593Smuzhiyun ret = -ENOMEM;
816*4882a593Smuzhiyun return ret;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun ret = sc223a_ioctl(sd, cmd, hdr);
820*4882a593Smuzhiyun if (!ret) {
821*4882a593Smuzhiyun if (copy_to_user(up, hdr, sizeof(*hdr)))
822*4882a593Smuzhiyun ret = -EFAULT;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun kfree(hdr);
825*4882a593Smuzhiyun break;
826*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
827*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
828*4882a593Smuzhiyun if (!hdr) {
829*4882a593Smuzhiyun ret = -ENOMEM;
830*4882a593Smuzhiyun return ret;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun ret = copy_from_user(hdr, up, sizeof(*hdr));
834*4882a593Smuzhiyun if (!ret)
835*4882a593Smuzhiyun ret = sc223a_ioctl(sd, cmd, hdr);
836*4882a593Smuzhiyun else
837*4882a593Smuzhiyun ret = -EFAULT;
838*4882a593Smuzhiyun kfree(hdr);
839*4882a593Smuzhiyun break;
840*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
841*4882a593Smuzhiyun hdrae = kzalloc(sizeof(*hdrae), GFP_KERNEL);
842*4882a593Smuzhiyun if (!hdrae) {
843*4882a593Smuzhiyun ret = -ENOMEM;
844*4882a593Smuzhiyun return ret;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun ret = copy_from_user(hdrae, up, sizeof(*hdrae));
848*4882a593Smuzhiyun if (!ret)
849*4882a593Smuzhiyun ret = sc223a_ioctl(sd, cmd, hdrae);
850*4882a593Smuzhiyun else
851*4882a593Smuzhiyun ret = -EFAULT;
852*4882a593Smuzhiyun kfree(hdrae);
853*4882a593Smuzhiyun break;
854*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
855*4882a593Smuzhiyun ret = copy_from_user(&stream, up, sizeof(u32));
856*4882a593Smuzhiyun if (!ret)
857*4882a593Smuzhiyun ret = sc223a_ioctl(sd, cmd, &stream);
858*4882a593Smuzhiyun else
859*4882a593Smuzhiyun ret = -EFAULT;
860*4882a593Smuzhiyun break;
861*4882a593Smuzhiyun default:
862*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
863*4882a593Smuzhiyun break;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun return ret;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun #endif
869*4882a593Smuzhiyun
__sc223a_start_stream(struct sc223a * sc223a)870*4882a593Smuzhiyun static int __sc223a_start_stream(struct sc223a *sc223a)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun int ret;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun if (!sc223a->is_thunderboot) {
875*4882a593Smuzhiyun ret = sc223a_write_array(sc223a->client, sc223a->cur_mode->reg_list);
876*4882a593Smuzhiyun if (ret)
877*4882a593Smuzhiyun return ret;
878*4882a593Smuzhiyun /* In case these controls are set before streaming */
879*4882a593Smuzhiyun ret = __v4l2_ctrl_handler_setup(&sc223a->ctrl_handler);
880*4882a593Smuzhiyun if (ret)
881*4882a593Smuzhiyun return ret;
882*4882a593Smuzhiyun if (sc223a->has_init_exp && sc223a->cur_mode->hdr_mode != NO_HDR) {
883*4882a593Smuzhiyun ret = sc223a_ioctl(&sc223a->subdev, PREISP_CMD_SET_HDRAE_EXP,
884*4882a593Smuzhiyun &sc223a->init_hdrae_exp);
885*4882a593Smuzhiyun if (ret) {
886*4882a593Smuzhiyun dev_err(&sc223a->client->dev,
887*4882a593Smuzhiyun "init exp fail in hdr mode\n");
888*4882a593Smuzhiyun return ret;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun return sc223a_write_reg(sc223a->client, SC223A_REG_CTRL_MODE,
893*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT, SC223A_MODE_STREAMING);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
__sc223a_stop_stream(struct sc223a * sc223a)896*4882a593Smuzhiyun static int __sc223a_stop_stream(struct sc223a *sc223a)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun sc223a->has_init_exp = false;
899*4882a593Smuzhiyun if (sc223a->is_thunderboot) {
900*4882a593Smuzhiyun sc223a->is_first_streamoff = true;
901*4882a593Smuzhiyun pm_runtime_put(&sc223a->client->dev);
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun return sc223a_write_reg(sc223a->client, SC223A_REG_CTRL_MODE,
904*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT, SC223A_MODE_SW_STANDBY);
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun static int __sc223a_power_on(struct sc223a *sc223a);
sc223a_s_stream(struct v4l2_subdev * sd,int on)908*4882a593Smuzhiyun static int sc223a_s_stream(struct v4l2_subdev *sd, int on)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun struct sc223a *sc223a = to_sc223a(sd);
911*4882a593Smuzhiyun struct i2c_client *client = sc223a->client;
912*4882a593Smuzhiyun int ret = 0;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun mutex_lock(&sc223a->mutex);
915*4882a593Smuzhiyun on = !!on;
916*4882a593Smuzhiyun if (on == sc223a->streaming)
917*4882a593Smuzhiyun goto unlock_and_return;
918*4882a593Smuzhiyun if (on) {
919*4882a593Smuzhiyun if (sc223a->is_thunderboot && rkisp_tb_get_state() == RKISP_TB_NG) {
920*4882a593Smuzhiyun sc223a->is_thunderboot = false;
921*4882a593Smuzhiyun __sc223a_power_on(sc223a);
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
924*4882a593Smuzhiyun if (ret < 0) {
925*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
926*4882a593Smuzhiyun goto unlock_and_return;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun ret = __sc223a_start_stream(sc223a);
929*4882a593Smuzhiyun if (ret) {
930*4882a593Smuzhiyun v4l2_err(sd, "start stream failed while write regs\n");
931*4882a593Smuzhiyun pm_runtime_put(&client->dev);
932*4882a593Smuzhiyun goto unlock_and_return;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun } else {
935*4882a593Smuzhiyun __sc223a_stop_stream(sc223a);
936*4882a593Smuzhiyun pm_runtime_put(&client->dev);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun sc223a->streaming = on;
940*4882a593Smuzhiyun unlock_and_return:
941*4882a593Smuzhiyun mutex_unlock(&sc223a->mutex);
942*4882a593Smuzhiyun return ret;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
sc223a_s_power(struct v4l2_subdev * sd,int on)945*4882a593Smuzhiyun static int sc223a_s_power(struct v4l2_subdev *sd, int on)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun struct sc223a *sc223a = to_sc223a(sd);
948*4882a593Smuzhiyun struct i2c_client *client = sc223a->client;
949*4882a593Smuzhiyun int ret = 0;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun mutex_lock(&sc223a->mutex);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* If the power state is not modified - no work to do. */
954*4882a593Smuzhiyun if (sc223a->power_on == !!on)
955*4882a593Smuzhiyun goto unlock_and_return;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun if (on) {
958*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
959*4882a593Smuzhiyun if (ret < 0) {
960*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
961*4882a593Smuzhiyun goto unlock_and_return;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun if (!sc223a->is_thunderboot) {
965*4882a593Smuzhiyun ret = sc223a_write_array(sc223a->client, sc223a_global_regs);
966*4882a593Smuzhiyun if (ret) {
967*4882a593Smuzhiyun v4l2_err(sd, "could not set init registers\n");
968*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
969*4882a593Smuzhiyun goto unlock_and_return;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun sc223a->power_on = true;
974*4882a593Smuzhiyun } else {
975*4882a593Smuzhiyun pm_runtime_put(&client->dev);
976*4882a593Smuzhiyun sc223a->power_on = false;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun unlock_and_return:
980*4882a593Smuzhiyun mutex_unlock(&sc223a->mutex);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun return ret;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
sc223a_cal_delay(u32 cycles)986*4882a593Smuzhiyun static inline u32 sc223a_cal_delay(u32 cycles)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun return DIV_ROUND_UP(cycles, SC223A_XVCLK_FREQ / 1000 / 1000);
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
__sc223a_power_on(struct sc223a * sc223a)991*4882a593Smuzhiyun static int __sc223a_power_on(struct sc223a *sc223a)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun int ret;
994*4882a593Smuzhiyun u32 delay_us;
995*4882a593Smuzhiyun struct device *dev = &sc223a->client->dev;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(sc223a->pins_default)) {
998*4882a593Smuzhiyun ret = pinctrl_select_state(sc223a->pinctrl,
999*4882a593Smuzhiyun sc223a->pins_default);
1000*4882a593Smuzhiyun if (ret < 0)
1001*4882a593Smuzhiyun dev_err(dev, "could not set pins\n");
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun ret = clk_set_rate(sc223a->xvclk, SC223A_XVCLK_FREQ);
1004*4882a593Smuzhiyun if (ret < 0)
1005*4882a593Smuzhiyun dev_warn(dev, "Failed to set xvclk rate (24MHz)\n");
1006*4882a593Smuzhiyun if (clk_get_rate(sc223a->xvclk) != SC223A_XVCLK_FREQ)
1007*4882a593Smuzhiyun dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
1008*4882a593Smuzhiyun ret = clk_prepare_enable(sc223a->xvclk);
1009*4882a593Smuzhiyun if (ret < 0) {
1010*4882a593Smuzhiyun dev_err(dev, "Failed to enable xvclk\n");
1011*4882a593Smuzhiyun return ret;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun if (sc223a->is_thunderboot)
1015*4882a593Smuzhiyun return 0;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (!IS_ERR(sc223a->reset_gpio))
1018*4882a593Smuzhiyun gpiod_set_value_cansleep(sc223a->reset_gpio, 0);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun ret = regulator_bulk_enable(SC223A_NUM_SUPPLIES, sc223a->supplies);
1021*4882a593Smuzhiyun if (ret < 0) {
1022*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators\n");
1023*4882a593Smuzhiyun goto disable_clk;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun if (!IS_ERR(sc223a->reset_gpio))
1027*4882a593Smuzhiyun gpiod_set_value_cansleep(sc223a->reset_gpio, 1);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun usleep_range(500, 1000);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun if (!IS_ERR(sc223a->pwdn_gpio))
1032*4882a593Smuzhiyun gpiod_set_value_cansleep(sc223a->pwdn_gpio, 1);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun if (!IS_ERR(sc223a->reset_gpio))
1035*4882a593Smuzhiyun usleep_range(6000, 8000);
1036*4882a593Smuzhiyun else
1037*4882a593Smuzhiyun usleep_range(12000, 16000);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun /* 8192 cycles prior to first SCCB transaction */
1040*4882a593Smuzhiyun delay_us = sc223a_cal_delay(8192);
1041*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun return 0;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun disable_clk:
1046*4882a593Smuzhiyun clk_disable_unprepare(sc223a->xvclk);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun return ret;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
__sc223a_power_off(struct sc223a * sc223a)1051*4882a593Smuzhiyun static void __sc223a_power_off(struct sc223a *sc223a)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun int ret;
1054*4882a593Smuzhiyun struct device *dev = &sc223a->client->dev;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun clk_disable_unprepare(sc223a->xvclk);
1057*4882a593Smuzhiyun if (sc223a->is_thunderboot) {
1058*4882a593Smuzhiyun if (sc223a->is_first_streamoff) {
1059*4882a593Smuzhiyun sc223a->is_thunderboot = false;
1060*4882a593Smuzhiyun sc223a->is_first_streamoff = false;
1061*4882a593Smuzhiyun } else {
1062*4882a593Smuzhiyun return;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun if (!IS_ERR(sc223a->pwdn_gpio))
1067*4882a593Smuzhiyun gpiod_set_value_cansleep(sc223a->pwdn_gpio, 0);
1068*4882a593Smuzhiyun clk_disable_unprepare(sc223a->xvclk);
1069*4882a593Smuzhiyun if (!IS_ERR(sc223a->reset_gpio))
1070*4882a593Smuzhiyun gpiod_set_value_cansleep(sc223a->reset_gpio, 0);
1071*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(sc223a->pins_sleep)) {
1072*4882a593Smuzhiyun ret = pinctrl_select_state(sc223a->pinctrl,
1073*4882a593Smuzhiyun sc223a->pins_sleep);
1074*4882a593Smuzhiyun if (ret < 0)
1075*4882a593Smuzhiyun dev_dbg(dev, "could not set pins\n");
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun regulator_bulk_disable(SC223A_NUM_SUPPLIES, sc223a->supplies);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
sc223a_runtime_resume(struct device * dev)1080*4882a593Smuzhiyun static int sc223a_runtime_resume(struct device *dev)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1083*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1084*4882a593Smuzhiyun struct sc223a *sc223a = to_sc223a(sd);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun return __sc223a_power_on(sc223a);
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
sc223a_runtime_suspend(struct device * dev)1089*4882a593Smuzhiyun static int sc223a_runtime_suspend(struct device *dev)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1092*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1093*4882a593Smuzhiyun struct sc223a *sc223a = to_sc223a(sd);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun __sc223a_power_off(sc223a);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun return 0;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
sc223a_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1101*4882a593Smuzhiyun static int sc223a_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun struct sc223a *sc223a = to_sc223a(sd);
1104*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
1105*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
1106*4882a593Smuzhiyun const struct sc223a_mode *def_mode = &supported_modes[0];
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun mutex_lock(&sc223a->mutex);
1109*4882a593Smuzhiyun /* Initialize try_fmt */
1110*4882a593Smuzhiyun try_fmt->width = def_mode->width;
1111*4882a593Smuzhiyun try_fmt->height = def_mode->height;
1112*4882a593Smuzhiyun try_fmt->code = def_mode->bus_fmt;
1113*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun mutex_unlock(&sc223a->mutex);
1116*4882a593Smuzhiyun /* No crop or compose */
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun return 0;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun #endif
1121*4882a593Smuzhiyun
sc223a_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)1122*4882a593Smuzhiyun static int sc223a_enum_frame_interval(struct v4l2_subdev *sd,
1123*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1124*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun if (fie->index >= ARRAY_SIZE(supported_modes))
1127*4882a593Smuzhiyun return -EINVAL;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun fie->code = supported_modes[fie->index].bus_fmt;
1130*4882a593Smuzhiyun fie->width = supported_modes[fie->index].width;
1131*4882a593Smuzhiyun fie->height = supported_modes[fie->index].height;
1132*4882a593Smuzhiyun fie->interval = supported_modes[fie->index].max_fps;
1133*4882a593Smuzhiyun fie->reserved[0] = supported_modes[fie->index].hdr_mode;
1134*4882a593Smuzhiyun return 0;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun static const struct dev_pm_ops sc223a_pm_ops = {
1138*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(sc223a_runtime_suspend,
1139*4882a593Smuzhiyun sc223a_runtime_resume, NULL)
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1143*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops sc223a_internal_ops = {
1144*4882a593Smuzhiyun .open = sc223a_open,
1145*4882a593Smuzhiyun };
1146*4882a593Smuzhiyun #endif
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops sc223a_core_ops = {
1149*4882a593Smuzhiyun .s_power = sc223a_s_power,
1150*4882a593Smuzhiyun .ioctl = sc223a_ioctl,
1151*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
1152*4882a593Smuzhiyun .compat_ioctl32 = sc223a_compat_ioctl32,
1153*4882a593Smuzhiyun #endif
1154*4882a593Smuzhiyun };
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops sc223a_video_ops = {
1157*4882a593Smuzhiyun .s_stream = sc223a_s_stream,
1158*4882a593Smuzhiyun .g_frame_interval = sc223a_g_frame_interval,
1159*4882a593Smuzhiyun };
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops sc223a_pad_ops = {
1162*4882a593Smuzhiyun .enum_mbus_code = sc223a_enum_mbus_code,
1163*4882a593Smuzhiyun .enum_frame_size = sc223a_enum_frame_sizes,
1164*4882a593Smuzhiyun .enum_frame_interval = sc223a_enum_frame_interval,
1165*4882a593Smuzhiyun .get_fmt = sc223a_get_fmt,
1166*4882a593Smuzhiyun .set_fmt = sc223a_set_fmt,
1167*4882a593Smuzhiyun .get_mbus_config = sc223a_g_mbus_config,
1168*4882a593Smuzhiyun };
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun static const struct v4l2_subdev_ops sc223a_subdev_ops = {
1171*4882a593Smuzhiyun .core = &sc223a_core_ops,
1172*4882a593Smuzhiyun .video = &sc223a_video_ops,
1173*4882a593Smuzhiyun .pad = &sc223a_pad_ops,
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun
sc223a_modify_fps_info(struct sc223a * sc223a)1176*4882a593Smuzhiyun static void sc223a_modify_fps_info(struct sc223a *sc223a)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun const struct sc223a_mode *mode = sc223a->cur_mode;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun sc223a->cur_fps.denominator = mode->max_fps.denominator * mode->vts_def /
1181*4882a593Smuzhiyun sc223a->cur_vts;
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
sc223a_set_ctrl(struct v4l2_ctrl * ctrl)1184*4882a593Smuzhiyun static int sc223a_set_ctrl(struct v4l2_ctrl *ctrl)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun struct sc223a *sc223a = container_of(ctrl->handler,
1187*4882a593Smuzhiyun struct sc223a, ctrl_handler);
1188*4882a593Smuzhiyun struct i2c_client *client = sc223a->client;
1189*4882a593Smuzhiyun s64 max;
1190*4882a593Smuzhiyun int ret = 0;
1191*4882a593Smuzhiyun u32 val = 0;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun /* Propagate change of current control to all related controls */
1194*4882a593Smuzhiyun switch (ctrl->id) {
1195*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1196*4882a593Smuzhiyun /* Update max exposure while meeting expected vblanking */
1197*4882a593Smuzhiyun max = sc223a->cur_mode->height + ctrl->val - 10;
1198*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc223a->exposure,
1199*4882a593Smuzhiyun sc223a->exposure->minimum, max,
1200*4882a593Smuzhiyun sc223a->exposure->step,
1201*4882a593Smuzhiyun sc223a->exposure->default_value);
1202*4882a593Smuzhiyun break;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
1206*4882a593Smuzhiyun return 0;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun switch (ctrl->id) {
1209*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
1210*4882a593Smuzhiyun dev_dbg(&client->dev, "set exposure 0x%x\n", ctrl->val);
1211*4882a593Smuzhiyun if (sc223a->cur_mode->hdr_mode == NO_HDR) {
1212*4882a593Smuzhiyun val = ctrl->val * 2;
1213*4882a593Smuzhiyun /* 4 least significant bits of expsoure are fractional part */
1214*4882a593Smuzhiyun ret = sc223a_write_reg(sc223a->client,
1215*4882a593Smuzhiyun SC223A_REG_EXPOSURE_H,
1216*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT,
1217*4882a593Smuzhiyun SC223A_FETCH_EXP_H(val));
1218*4882a593Smuzhiyun ret |= sc223a_write_reg(sc223a->client,
1219*4882a593Smuzhiyun SC223A_REG_EXPOSURE_M,
1220*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT,
1221*4882a593Smuzhiyun SC223A_FETCH_EXP_M(val));
1222*4882a593Smuzhiyun ret |= sc223a_write_reg(sc223a->client,
1223*4882a593Smuzhiyun SC223A_REG_EXPOSURE_L,
1224*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT,
1225*4882a593Smuzhiyun SC223A_FETCH_EXP_L(val));
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun break;
1228*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
1229*4882a593Smuzhiyun dev_dbg(&client->dev, "set gain 0x%x\n", ctrl->val);
1230*4882a593Smuzhiyun if (sc223a->cur_mode->hdr_mode == NO_HDR)
1231*4882a593Smuzhiyun ret = sc223a_set_gain_reg(sc223a, ctrl->val);
1232*4882a593Smuzhiyun break;
1233*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1234*4882a593Smuzhiyun dev_dbg(&client->dev, "set vblank 0x%x\n", ctrl->val);
1235*4882a593Smuzhiyun ret = sc223a_write_reg(sc223a->client,
1236*4882a593Smuzhiyun SC223A_REG_VTS_H,
1237*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT,
1238*4882a593Smuzhiyun (ctrl->val + sc223a->cur_mode->height)
1239*4882a593Smuzhiyun >> 8);
1240*4882a593Smuzhiyun ret |= sc223a_write_reg(sc223a->client,
1241*4882a593Smuzhiyun SC223A_REG_VTS_L,
1242*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT,
1243*4882a593Smuzhiyun (ctrl->val + sc223a->cur_mode->height)
1244*4882a593Smuzhiyun & 0xff);
1245*4882a593Smuzhiyun sc223a->cur_vts = ctrl->val + sc223a->cur_mode->height;
1246*4882a593Smuzhiyun sc223a_modify_fps_info(sc223a);
1247*4882a593Smuzhiyun break;
1248*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1249*4882a593Smuzhiyun ret = sc223a_enable_test_pattern(sc223a, ctrl->val);
1250*4882a593Smuzhiyun break;
1251*4882a593Smuzhiyun case V4L2_CID_HFLIP:
1252*4882a593Smuzhiyun ret = sc223a_read_reg(sc223a->client, SC223A_FLIP_MIRROR_REG,
1253*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT, &val);
1254*4882a593Smuzhiyun ret |= sc223a_write_reg(sc223a->client, SC223A_FLIP_MIRROR_REG,
1255*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT,
1256*4882a593Smuzhiyun SC223A_FETCH_MIRROR(val, ctrl->val));
1257*4882a593Smuzhiyun break;
1258*4882a593Smuzhiyun case V4L2_CID_VFLIP:
1259*4882a593Smuzhiyun ret = sc223a_read_reg(sc223a->client, SC223A_FLIP_MIRROR_REG,
1260*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT, &val);
1261*4882a593Smuzhiyun ret |= sc223a_write_reg(sc223a->client, SC223A_FLIP_MIRROR_REG,
1262*4882a593Smuzhiyun SC223A_REG_VALUE_08BIT,
1263*4882a593Smuzhiyun SC223A_FETCH_FLIP(val, ctrl->val));
1264*4882a593Smuzhiyun break;
1265*4882a593Smuzhiyun default:
1266*4882a593Smuzhiyun dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1267*4882a593Smuzhiyun __func__, ctrl->id, ctrl->val);
1268*4882a593Smuzhiyun break;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun return ret;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun static const struct v4l2_ctrl_ops sc223a_ctrl_ops = {
1277*4882a593Smuzhiyun .s_ctrl = sc223a_set_ctrl,
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun
sc223a_initialize_controls(struct sc223a * sc223a)1280*4882a593Smuzhiyun static int sc223a_initialize_controls(struct sc223a *sc223a)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun const struct sc223a_mode *mode;
1283*4882a593Smuzhiyun struct v4l2_ctrl_handler *handler;
1284*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
1285*4882a593Smuzhiyun s64 exposure_max, vblank_def;
1286*4882a593Smuzhiyun u32 h_blank;
1287*4882a593Smuzhiyun int ret;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun handler = &sc223a->ctrl_handler;
1290*4882a593Smuzhiyun mode = sc223a->cur_mode;
1291*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(handler, 9);
1292*4882a593Smuzhiyun if (ret)
1293*4882a593Smuzhiyun return ret;
1294*4882a593Smuzhiyun handler->lock = &sc223a->mutex;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun ctrl = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1297*4882a593Smuzhiyun 0, 0, link_freq_menu_items);
1298*4882a593Smuzhiyun if (ctrl)
1299*4882a593Smuzhiyun ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1302*4882a593Smuzhiyun 0, PIXEL_RATE_WITH_405M_10BIT, 1, PIXEL_RATE_WITH_405M_10BIT);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
1305*4882a593Smuzhiyun sc223a->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1306*4882a593Smuzhiyun h_blank, h_blank, 1, h_blank);
1307*4882a593Smuzhiyun if (sc223a->hblank)
1308*4882a593Smuzhiyun sc223a->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1309*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
1310*4882a593Smuzhiyun sc223a->vblank = v4l2_ctrl_new_std(handler, &sc223a_ctrl_ops,
1311*4882a593Smuzhiyun V4L2_CID_VBLANK, vblank_def,
1312*4882a593Smuzhiyun SC223A_VTS_MAX - mode->height,
1313*4882a593Smuzhiyun 1, vblank_def);
1314*4882a593Smuzhiyun exposure_max = mode->vts_def - 10;
1315*4882a593Smuzhiyun sc223a->exposure = v4l2_ctrl_new_std(handler, &sc223a_ctrl_ops,
1316*4882a593Smuzhiyun V4L2_CID_EXPOSURE, SC223A_EXPOSURE_MIN,
1317*4882a593Smuzhiyun exposure_max, SC223A_EXPOSURE_STEP,
1318*4882a593Smuzhiyun mode->exp_def);
1319*4882a593Smuzhiyun sc223a->anal_gain = v4l2_ctrl_new_std(handler, &sc223a_ctrl_ops,
1320*4882a593Smuzhiyun V4L2_CID_ANALOGUE_GAIN, SC223A_GAIN_MIN,
1321*4882a593Smuzhiyun SC223A_GAIN_MAX, SC223A_GAIN_STEP,
1322*4882a593Smuzhiyun SC223A_GAIN_DEFAULT);
1323*4882a593Smuzhiyun sc223a->test_pattern = v4l2_ctrl_new_std_menu_items(handler,
1324*4882a593Smuzhiyun &sc223a_ctrl_ops,
1325*4882a593Smuzhiyun V4L2_CID_TEST_PATTERN,
1326*4882a593Smuzhiyun ARRAY_SIZE(sc223a_test_pattern_menu) - 1,
1327*4882a593Smuzhiyun 0, 0, sc223a_test_pattern_menu);
1328*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, &sc223a_ctrl_ops,
1329*4882a593Smuzhiyun V4L2_CID_HFLIP, 0, 1, 1, 0);
1330*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, &sc223a_ctrl_ops,
1331*4882a593Smuzhiyun V4L2_CID_VFLIP, 0, 1, 1, 0);
1332*4882a593Smuzhiyun if (handler->error) {
1333*4882a593Smuzhiyun ret = handler->error;
1334*4882a593Smuzhiyun dev_err(&sc223a->client->dev,
1335*4882a593Smuzhiyun "Failed to init controls(%d)\n", ret);
1336*4882a593Smuzhiyun goto err_free_handler;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun sc223a->subdev.ctrl_handler = handler;
1340*4882a593Smuzhiyun sc223a->has_init_exp = false;
1341*4882a593Smuzhiyun sc223a->cur_fps = mode->max_fps;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun return 0;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun err_free_handler:
1346*4882a593Smuzhiyun v4l2_ctrl_handler_free(handler);
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun return ret;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun
sc223a_check_sensor_id(struct sc223a * sc223a,struct i2c_client * client)1351*4882a593Smuzhiyun static int sc223a_check_sensor_id(struct sc223a *sc223a,
1352*4882a593Smuzhiyun struct i2c_client *client)
1353*4882a593Smuzhiyun {
1354*4882a593Smuzhiyun struct device *dev = &sc223a->client->dev;
1355*4882a593Smuzhiyun u32 id = 0;
1356*4882a593Smuzhiyun int ret;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun if (sc223a->is_thunderboot) {
1359*4882a593Smuzhiyun dev_info(dev, "Enable thunderboot mode, skip sensor id check\n");
1360*4882a593Smuzhiyun return 0;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun ret = sc223a_read_reg(client, SC223A_REG_CHIP_ID,
1364*4882a593Smuzhiyun SC223A_REG_VALUE_16BIT, &id);
1365*4882a593Smuzhiyun if (id != CHIP_ID) {
1366*4882a593Smuzhiyun dev_err(dev, "Unexpected sensor id(%06x), ret(%d)\n", id, ret);
1367*4882a593Smuzhiyun return -ENODEV;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun dev_info(dev, "Detected OV%06x sensor\n", CHIP_ID);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun return 0;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
sc223a_configure_regulators(struct sc223a * sc223a)1375*4882a593Smuzhiyun static int sc223a_configure_regulators(struct sc223a *sc223a)
1376*4882a593Smuzhiyun {
1377*4882a593Smuzhiyun unsigned int i;
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun for (i = 0; i < SC223A_NUM_SUPPLIES; i++)
1380*4882a593Smuzhiyun sc223a->supplies[i].supply = sc223a_supply_names[i];
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun return devm_regulator_bulk_get(&sc223a->client->dev,
1383*4882a593Smuzhiyun SC223A_NUM_SUPPLIES,
1384*4882a593Smuzhiyun sc223a->supplies);
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
sc223a_probe(struct i2c_client * client,const struct i2c_device_id * id)1387*4882a593Smuzhiyun static int sc223a_probe(struct i2c_client *client,
1388*4882a593Smuzhiyun const struct i2c_device_id *id)
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun struct device *dev = &client->dev;
1391*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1392*4882a593Smuzhiyun struct sc223a *sc223a;
1393*4882a593Smuzhiyun struct v4l2_subdev *sd;
1394*4882a593Smuzhiyun char facing[2];
1395*4882a593Smuzhiyun int ret;
1396*4882a593Smuzhiyun int i, hdr_mode = 0;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun dev_info(dev, "driver version: %02x.%02x.%02x",
1399*4882a593Smuzhiyun DRIVER_VERSION >> 16,
1400*4882a593Smuzhiyun (DRIVER_VERSION & 0xff00) >> 8,
1401*4882a593Smuzhiyun DRIVER_VERSION & 0x00ff);
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun sc223a = devm_kzalloc(dev, sizeof(*sc223a), GFP_KERNEL);
1404*4882a593Smuzhiyun if (!sc223a)
1405*4882a593Smuzhiyun return -ENOMEM;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1408*4882a593Smuzhiyun &sc223a->module_index);
1409*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1410*4882a593Smuzhiyun &sc223a->module_facing);
1411*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1412*4882a593Smuzhiyun &sc223a->module_name);
1413*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1414*4882a593Smuzhiyun &sc223a->len_name);
1415*4882a593Smuzhiyun if (ret) {
1416*4882a593Smuzhiyun dev_err(dev, "could not get module information!\n");
1417*4882a593Smuzhiyun return -EINVAL;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun sc223a->is_thunderboot = IS_ENABLED(CONFIG_VIDEO_ROCKCHIP_THUNDER_BOOT_ISP);
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun sc223a->client = client;
1423*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
1424*4882a593Smuzhiyun if (hdr_mode == supported_modes[i].hdr_mode) {
1425*4882a593Smuzhiyun sc223a->cur_mode = &supported_modes[i];
1426*4882a593Smuzhiyun break;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun if (i == ARRAY_SIZE(supported_modes))
1430*4882a593Smuzhiyun sc223a->cur_mode = &supported_modes[0];
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun sc223a->xvclk = devm_clk_get(dev, "xvclk");
1433*4882a593Smuzhiyun if (IS_ERR(sc223a->xvclk)) {
1434*4882a593Smuzhiyun dev_err(dev, "Failed to get xvclk\n");
1435*4882a593Smuzhiyun return -EINVAL;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun if (sc223a->is_thunderboot) {
1439*4882a593Smuzhiyun sc223a->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_ASIS);
1440*4882a593Smuzhiyun if (IS_ERR(sc223a->reset_gpio))
1441*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun sc223a->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_ASIS);
1444*4882a593Smuzhiyun if (IS_ERR(sc223a->pwdn_gpio))
1445*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1446*4882a593Smuzhiyun } else {
1447*4882a593Smuzhiyun sc223a->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
1448*4882a593Smuzhiyun if (IS_ERR(sc223a->reset_gpio))
1449*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun sc223a->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
1452*4882a593Smuzhiyun if (IS_ERR(sc223a->pwdn_gpio))
1453*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun sc223a->pinctrl = devm_pinctrl_get(dev);
1457*4882a593Smuzhiyun if (!IS_ERR(sc223a->pinctrl)) {
1458*4882a593Smuzhiyun sc223a->pins_default =
1459*4882a593Smuzhiyun pinctrl_lookup_state(sc223a->pinctrl,
1460*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_DEFAULT);
1461*4882a593Smuzhiyun if (IS_ERR(sc223a->pins_default))
1462*4882a593Smuzhiyun dev_err(dev, "could not get default pinstate\n");
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun sc223a->pins_sleep =
1465*4882a593Smuzhiyun pinctrl_lookup_state(sc223a->pinctrl,
1466*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_SLEEP);
1467*4882a593Smuzhiyun if (IS_ERR(sc223a->pins_sleep))
1468*4882a593Smuzhiyun dev_err(dev, "could not get sleep pinstate\n");
1469*4882a593Smuzhiyun } else {
1470*4882a593Smuzhiyun dev_err(dev, "no pinctrl\n");
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun ret = sc223a_configure_regulators(sc223a);
1474*4882a593Smuzhiyun if (ret) {
1475*4882a593Smuzhiyun dev_err(dev, "Failed to get power regulators\n");
1476*4882a593Smuzhiyun return ret;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun mutex_init(&sc223a->mutex);
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun sd = &sc223a->subdev;
1482*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &sc223a_subdev_ops);
1483*4882a593Smuzhiyun ret = sc223a_initialize_controls(sc223a);
1484*4882a593Smuzhiyun if (ret)
1485*4882a593Smuzhiyun goto err_destroy_mutex;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun ret = __sc223a_power_on(sc223a);
1488*4882a593Smuzhiyun if (ret)
1489*4882a593Smuzhiyun goto err_free_handler;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun ret = sc223a_check_sensor_id(sc223a, client);
1492*4882a593Smuzhiyun if (ret)
1493*4882a593Smuzhiyun goto err_power_off;
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1496*4882a593Smuzhiyun sd->internal_ops = &sc223a_internal_ops;
1497*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1498*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1499*4882a593Smuzhiyun #endif
1500*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1501*4882a593Smuzhiyun sc223a->pad.flags = MEDIA_PAD_FL_SOURCE;
1502*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1503*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &sc223a->pad);
1504*4882a593Smuzhiyun if (ret < 0)
1505*4882a593Smuzhiyun goto err_power_off;
1506*4882a593Smuzhiyun #endif
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun memset(facing, 0, sizeof(facing));
1509*4882a593Smuzhiyun if (strcmp(sc223a->module_facing, "back") == 0)
1510*4882a593Smuzhiyun facing[0] = 'b';
1511*4882a593Smuzhiyun else
1512*4882a593Smuzhiyun facing[0] = 'f';
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1515*4882a593Smuzhiyun sc223a->module_index, facing,
1516*4882a593Smuzhiyun SC223A_NAME, dev_name(sd->dev));
1517*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(sd);
1518*4882a593Smuzhiyun if (ret) {
1519*4882a593Smuzhiyun dev_err(dev, "v4l2 async register subdev failed\n");
1520*4882a593Smuzhiyun goto err_clean_entity;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun pm_runtime_set_active(dev);
1524*4882a593Smuzhiyun pm_runtime_enable(dev);
1525*4882a593Smuzhiyun if (sc223a->is_thunderboot)
1526*4882a593Smuzhiyun pm_runtime_get_sync(dev);
1527*4882a593Smuzhiyun else
1528*4882a593Smuzhiyun pm_runtime_idle(dev);
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun return 0;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun err_clean_entity:
1533*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1534*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1535*4882a593Smuzhiyun #endif
1536*4882a593Smuzhiyun err_power_off:
1537*4882a593Smuzhiyun __sc223a_power_off(sc223a);
1538*4882a593Smuzhiyun err_free_handler:
1539*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc223a->ctrl_handler);
1540*4882a593Smuzhiyun err_destroy_mutex:
1541*4882a593Smuzhiyun mutex_destroy(&sc223a->mutex);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun return ret;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
sc223a_remove(struct i2c_client * client)1546*4882a593Smuzhiyun static int sc223a_remove(struct i2c_client *client)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1549*4882a593Smuzhiyun struct sc223a *sc223a = to_sc223a(sd);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1552*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1553*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1554*4882a593Smuzhiyun #endif
1555*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc223a->ctrl_handler);
1556*4882a593Smuzhiyun mutex_destroy(&sc223a->mutex);
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1559*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&client->dev))
1560*4882a593Smuzhiyun __sc223a_power_off(sc223a);
1561*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun return 0;
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1567*4882a593Smuzhiyun static const struct of_device_id sc223a_of_match[] = {
1568*4882a593Smuzhiyun { .compatible = "smartsens,sc223a" },
1569*4882a593Smuzhiyun {},
1570*4882a593Smuzhiyun };
1571*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sc223a_of_match);
1572*4882a593Smuzhiyun #endif
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun static const struct i2c_device_id sc223a_match_id[] = {
1575*4882a593Smuzhiyun { "smartsens,sc223a", 0 },
1576*4882a593Smuzhiyun { },
1577*4882a593Smuzhiyun };
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun static struct i2c_driver sc223a_i2c_driver = {
1580*4882a593Smuzhiyun .driver = {
1581*4882a593Smuzhiyun .name = SC223A_NAME,
1582*4882a593Smuzhiyun .pm = &sc223a_pm_ops,
1583*4882a593Smuzhiyun .of_match_table = of_match_ptr(sc223a_of_match),
1584*4882a593Smuzhiyun },
1585*4882a593Smuzhiyun .probe = &sc223a_probe,
1586*4882a593Smuzhiyun .remove = &sc223a_remove,
1587*4882a593Smuzhiyun .id_table = sc223a_match_id,
1588*4882a593Smuzhiyun };
1589*4882a593Smuzhiyun
sensor_mod_init(void)1590*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun return i2c_add_driver(&sc223a_i2c_driver);
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
sensor_mod_exit(void)1595*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun i2c_del_driver(&sc223a_i2c_driver);
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_ROCKCHIP_THUNDER_BOOT_ISP) && !defined(CONFIG_INITCALL_ASYNC)
1601*4882a593Smuzhiyun subsys_initcall(sensor_mod_init);
1602*4882a593Smuzhiyun #else
1603*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1604*4882a593Smuzhiyun #endif
1605*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun MODULE_DESCRIPTION("smartsens sc223a sensor driver");
1608*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1609