1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sc132gs driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Fuzhou Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun * V0.1.0: MIPI is ok.
7*4882a593Smuzhiyun * V0.0X01.0X02 fix mclk issue when probe multiple camera.
8*4882a593Smuzhiyun * V0.0X01.0X03 add enum_frame_interval function.
9*4882a593Smuzhiyun * V0.0X01.0X04 add quick stream on/off
10*4882a593Smuzhiyun * V0.0X01.0X05 add function g_mbus_config
11*4882a593Smuzhiyun * V0.0X01.0X06 add function reset gpio control
12*4882a593Smuzhiyun * V0.0X01.0X06 add 2-lane mode as default
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
19*4882a593Smuzhiyun #include <linux/i2c.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/pm_runtime.h>
22*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
23*4882a593Smuzhiyun #include <linux/sysfs.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/version.h>
26*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
27*4882a593Smuzhiyun #include <media/media-entity.h>
28*4882a593Smuzhiyun #include <media/v4l2-async.h>
29*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
30*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
31*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define DRIVER_VERSION KERNEL_VERSION(0, 0x01, 0x07)
34*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
35*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN V4L2_CID_GAIN
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define MIPI_FREQ_180M 180000000
39*4882a593Smuzhiyun #define MIPI_FREQ_360M 360000000
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define PIXEL_RATE_WITH_180M (MIPI_FREQ_180M * 2 / 10 * 2)
42*4882a593Smuzhiyun #define PIXEL_RATE_WITH_360M (MIPI_FREQ_360M * 2 / 8 * 1)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define SC132GS_XVCLK_FREQ 24000000
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define CHIP_ID 0x0132
47*4882a593Smuzhiyun #define SC132GS_REG_CHIP_ID 0x3107
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define SC132GS_REG_CTRL_MODE 0x0100
50*4882a593Smuzhiyun #define SC132GS_MODE_SW_STANDBY 0x0
51*4882a593Smuzhiyun #define SC132GS_MODE_STREAMING BIT(0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define SC132GS_REG_EXPOSURE 0x3e01
54*4882a593Smuzhiyun #define SC132GS_EXPOSURE_MIN 6
55*4882a593Smuzhiyun #define SC132GS_EXPOSURE_STEP 1
56*4882a593Smuzhiyun #define SC132GS_VTS_MAX 0xffff
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define SC132GS_REG_COARSE_AGAIN 0x3e08
59*4882a593Smuzhiyun #define SC132GS_REG_FINE_AGAIN 0x3e09
60*4882a593Smuzhiyun #define ANALOG_GAIN_MIN 0x20
61*4882a593Smuzhiyun #define ANALOG_GAIN_MAX 0x391
62*4882a593Smuzhiyun #define ANALOG_GAIN_STEP 1
63*4882a593Smuzhiyun #define ANALOG_GAIN_DEFAULT 0x20
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define SC132GS_REG_TEST_PATTERN 0x4501
66*4882a593Smuzhiyun #define SC132GS_TEST_PATTERN_ENABLE 0xcc
67*4882a593Smuzhiyun #define SC132GS_TEST_PATTERN_DISABLE 0xc4
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define SC132GS_REG_VTS 0x320e
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define REG_NULL 0xFFFF
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define SC132GS_REG_VALUE_08BIT 1
74*4882a593Smuzhiyun #define SC132GS_REG_VALUE_16BIT 2
75*4882a593Smuzhiyun #define SC132GS_REG_VALUE_24BIT 3
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define SC132GS_NAME "sc132gs"
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT "rockchip,camera_default"
80*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP "rockchip,camera_sleep"
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const char * const sc132gs_supply_names[] = {
83*4882a593Smuzhiyun "avdd", /* Analog power */
84*4882a593Smuzhiyun "dovdd", /* Digital I/O power */
85*4882a593Smuzhiyun "dvdd", /* Digital core power */
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define SC132GS_NUM_SUPPLIES ARRAY_SIZE(sc132gs_supply_names)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun enum {
91*4882a593Smuzhiyun LINK_FREQ_180M_INDEX,
92*4882a593Smuzhiyun LINK_FREQ_360M_INDEX,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct regval {
96*4882a593Smuzhiyun u16 addr;
97*4882a593Smuzhiyun u8 val;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun struct sc132gs_mode {
101*4882a593Smuzhiyun u32 width;
102*4882a593Smuzhiyun u32 height;
103*4882a593Smuzhiyun struct v4l2_fract max_fps;
104*4882a593Smuzhiyun u32 hts_def;
105*4882a593Smuzhiyun u32 vts_def;
106*4882a593Smuzhiyun u32 exp_def;
107*4882a593Smuzhiyun u32 link_freq_index;
108*4882a593Smuzhiyun u64 pixel_rate;
109*4882a593Smuzhiyun const struct regval *reg_list;
110*4882a593Smuzhiyun u32 lanes;
111*4882a593Smuzhiyun u32 bus_fmt;
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun struct sc132gs {
115*4882a593Smuzhiyun struct i2c_client *client;
116*4882a593Smuzhiyun struct clk *xvclk;
117*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
118*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
119*4882a593Smuzhiyun struct regulator_bulk_data supplies[SC132GS_NUM_SUPPLIES];
120*4882a593Smuzhiyun struct pinctrl *pinctrl;
121*4882a593Smuzhiyun struct pinctrl_state *pins_default;
122*4882a593Smuzhiyun struct pinctrl_state *pins_sleep;
123*4882a593Smuzhiyun struct v4l2_subdev subdev;
124*4882a593Smuzhiyun struct media_pad pad;
125*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
126*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
127*4882a593Smuzhiyun struct v4l2_ctrl *anal_gain;
128*4882a593Smuzhiyun struct v4l2_ctrl *digi_gain;
129*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
130*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
131*4882a593Smuzhiyun struct v4l2_ctrl *test_pattern;
132*4882a593Smuzhiyun struct v4l2_ctrl *pixel_rate;
133*4882a593Smuzhiyun struct v4l2_ctrl *link_freq;
134*4882a593Smuzhiyun struct mutex mutex;
135*4882a593Smuzhiyun struct v4l2_fract cur_fps;
136*4882a593Smuzhiyun u32 cur_vts;
137*4882a593Smuzhiyun bool streaming;
138*4882a593Smuzhiyun bool power_on;
139*4882a593Smuzhiyun const struct sc132gs_mode *cur_mode;
140*4882a593Smuzhiyun u32 module_index;
141*4882a593Smuzhiyun const char *module_facing;
142*4882a593Smuzhiyun const char *module_name;
143*4882a593Smuzhiyun const char *len_name;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define to_sc132gs(sd) container_of(sd, struct sc132gs, subdev)
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * Xclk 24Mhz
150*4882a593Smuzhiyun * Pclk 90Mhz
151*4882a593Smuzhiyun * linelength 1696(0x06a0)
152*4882a593Smuzhiyun * framelength 2122(0x084a)
153*4882a593Smuzhiyun * grabwindow_width 1080
154*4882a593Smuzhiyun * grabwindow_height 1280
155*4882a593Smuzhiyun * mipi 1 lane
156*4882a593Smuzhiyun * max_framerate 30fps
157*4882a593Smuzhiyun * mipi_datarate per lane 720Mbps
158*4882a593Smuzhiyun */
159*4882a593Smuzhiyun static const struct regval sc132gs_1lane_8bit_regs[] = {
160*4882a593Smuzhiyun {0x0103, 0x01},
161*4882a593Smuzhiyun {0x0100, 0x00},
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun //PLL bypass
164*4882a593Smuzhiyun {0x36e9, 0x80},
165*4882a593Smuzhiyun {0x36f9, 0x80},
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun {0x3018, 0x12},
168*4882a593Smuzhiyun {0x3019, 0x0e},
169*4882a593Smuzhiyun {0x301a, 0xb4},
170*4882a593Smuzhiyun {0x3031, 0x08},
171*4882a593Smuzhiyun {0x3032, 0x60},
172*4882a593Smuzhiyun {0x3038, 0x44},
173*4882a593Smuzhiyun {0x3207, 0x17},
174*4882a593Smuzhiyun {0x320c, 0x06},
175*4882a593Smuzhiyun {0x320d, 0xa0},
176*4882a593Smuzhiyun {0x320e, 0x08},
177*4882a593Smuzhiyun {0x320f, 0x4a},
178*4882a593Smuzhiyun {0x3250, 0xcc},
179*4882a593Smuzhiyun {0x3251, 0x02},
180*4882a593Smuzhiyun {0x3252, 0x08},
181*4882a593Smuzhiyun {0x3253, 0x45},
182*4882a593Smuzhiyun {0x3254, 0x05},
183*4882a593Smuzhiyun {0x3255, 0x3b},
184*4882a593Smuzhiyun {0x3306, 0x78},
185*4882a593Smuzhiyun {0x330a, 0x00},
186*4882a593Smuzhiyun {0x330b, 0xc8},
187*4882a593Smuzhiyun {0x330f, 0x24},
188*4882a593Smuzhiyun {0x3314, 0x80},
189*4882a593Smuzhiyun {0x3315, 0x40},
190*4882a593Smuzhiyun {0x3317, 0xf0},
191*4882a593Smuzhiyun {0x331f, 0x12},
192*4882a593Smuzhiyun {0x3364, 0x00},
193*4882a593Smuzhiyun {0x3385, 0x41},
194*4882a593Smuzhiyun {0x3387, 0x41},
195*4882a593Smuzhiyun {0x3389, 0x09},
196*4882a593Smuzhiyun {0x33ab, 0x00},
197*4882a593Smuzhiyun {0x33ac, 0x00},
198*4882a593Smuzhiyun {0x33b1, 0x03},
199*4882a593Smuzhiyun {0x33b2, 0x12},
200*4882a593Smuzhiyun {0x33f8, 0x02},
201*4882a593Smuzhiyun {0x33fa, 0x01},
202*4882a593Smuzhiyun {0x3409, 0x08},
203*4882a593Smuzhiyun {0x34f0, 0xc0},
204*4882a593Smuzhiyun {0x34f1, 0x20},
205*4882a593Smuzhiyun {0x34f2, 0x03},
206*4882a593Smuzhiyun {0x3622, 0xf5},
207*4882a593Smuzhiyun {0x3630, 0x5c},
208*4882a593Smuzhiyun {0x3631, 0x80},
209*4882a593Smuzhiyun {0x3632, 0xc8},
210*4882a593Smuzhiyun {0x3633, 0x32},
211*4882a593Smuzhiyun {0x3638, 0x2a},
212*4882a593Smuzhiyun {0x3639, 0x07},
213*4882a593Smuzhiyun {0x363b, 0x48},
214*4882a593Smuzhiyun {0x363c, 0x83},
215*4882a593Smuzhiyun {0x363d, 0x10},
216*4882a593Smuzhiyun {0x36ea, 0x3a},
217*4882a593Smuzhiyun {0x36fa, 0x25},
218*4882a593Smuzhiyun {0x36fb, 0x05},
219*4882a593Smuzhiyun {0x36fd, 0x04},
220*4882a593Smuzhiyun {0x3900, 0x11},
221*4882a593Smuzhiyun {0x3901, 0x05},
222*4882a593Smuzhiyun {0x3902, 0xc5},
223*4882a593Smuzhiyun {0x3904, 0x04},
224*4882a593Smuzhiyun {0x3908, 0x91},
225*4882a593Smuzhiyun {0x391e, 0x00},
226*4882a593Smuzhiyun {0x3e01, 0x53},
227*4882a593Smuzhiyun {0x3e02, 0xe0},
228*4882a593Smuzhiyun {0x3e09, 0x20},
229*4882a593Smuzhiyun {0x3e0e, 0xd2},
230*4882a593Smuzhiyun {0x3e14, 0xb0},
231*4882a593Smuzhiyun {0x3e1e, 0x7c},
232*4882a593Smuzhiyun {0x3e26, 0x20},
233*4882a593Smuzhiyun {0x4418, 0x38},
234*4882a593Smuzhiyun {0x4503, 0x10},
235*4882a593Smuzhiyun {0x4837, 0x14},
236*4882a593Smuzhiyun {0x5000, 0x0e},
237*4882a593Smuzhiyun {0x540c, 0x51},
238*4882a593Smuzhiyun {0x550f, 0x38},
239*4882a593Smuzhiyun {0x5780, 0x67},
240*4882a593Smuzhiyun {0x5784, 0x10},
241*4882a593Smuzhiyun {0x5785, 0x06},
242*4882a593Smuzhiyun {0x5787, 0x02},
243*4882a593Smuzhiyun {0x5788, 0x00},
244*4882a593Smuzhiyun {0x5789, 0x00},
245*4882a593Smuzhiyun {0x578a, 0x02},
246*4882a593Smuzhiyun {0x578b, 0x00},
247*4882a593Smuzhiyun {0x578c, 0x00},
248*4882a593Smuzhiyun {0x5790, 0x00},
249*4882a593Smuzhiyun {0x5791, 0x00},
250*4882a593Smuzhiyun {0x5792, 0x00},
251*4882a593Smuzhiyun {0x5793, 0x00},
252*4882a593Smuzhiyun {0x5794, 0x00},
253*4882a593Smuzhiyun {0x5795, 0x00},
254*4882a593Smuzhiyun {0x5799, 0x04},
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun {0x3037, 0x00},
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun //PLL set
259*4882a593Smuzhiyun {0x36e9, 0x24},
260*4882a593Smuzhiyun {0x36f9, 0x24},
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun {0x0100, 0x01},
263*4882a593Smuzhiyun {REG_NULL, 0x00},
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun * Xclk 24Mhz
268*4882a593Smuzhiyun * Pclk 72Mhz
269*4882a593Smuzhiyun * linelength 1696(0x06a0)
270*4882a593Smuzhiyun * framelength 2122(0x084a)
271*4882a593Smuzhiyun * grabwindow_width 1080
272*4882a593Smuzhiyun * grabwindow_height 1280
273*4882a593Smuzhiyun * mipi 2 lane
274*4882a593Smuzhiyun * max_framerate 30fps
275*4882a593Smuzhiyun * mipi_datarate per lane 360Mbps
276*4882a593Smuzhiyun */
277*4882a593Smuzhiyun static const struct regval sc132gs_2lane_10bit_regs[] = {
278*4882a593Smuzhiyun {0x0103, 0x01},
279*4882a593Smuzhiyun {0x0100, 0x00},
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun //PLL bypass
282*4882a593Smuzhiyun {0x36e9, 0x80},
283*4882a593Smuzhiyun {0x36f9, 0x80},
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun {0x3018, 0x32},
286*4882a593Smuzhiyun {0x3019, 0x0c},
287*4882a593Smuzhiyun {0x301a, 0xb4},
288*4882a593Smuzhiyun {0x3031, 0x0a},
289*4882a593Smuzhiyun {0x3032, 0x60},
290*4882a593Smuzhiyun {0x3038, 0x44},
291*4882a593Smuzhiyun {0x3207, 0x17},
292*4882a593Smuzhiyun {0x320c, 0x05},
293*4882a593Smuzhiyun {0x320d, 0xdc},
294*4882a593Smuzhiyun {0x320e, 0x09},
295*4882a593Smuzhiyun {0x320f, 0x60},
296*4882a593Smuzhiyun {0x3250, 0xcc},
297*4882a593Smuzhiyun {0x3251, 0x02},
298*4882a593Smuzhiyun {0x3252, 0x09},
299*4882a593Smuzhiyun {0x3253, 0x5b},
300*4882a593Smuzhiyun {0x3254, 0x05},
301*4882a593Smuzhiyun {0x3255, 0x3b},
302*4882a593Smuzhiyun {0x3306, 0x78},
303*4882a593Smuzhiyun {0x330a, 0x00},
304*4882a593Smuzhiyun {0x330b, 0xc8},
305*4882a593Smuzhiyun {0x330f, 0x24},
306*4882a593Smuzhiyun {0x3314, 0x80},
307*4882a593Smuzhiyun {0x3315, 0x40},
308*4882a593Smuzhiyun {0x3317, 0xf0},
309*4882a593Smuzhiyun {0x331f, 0x12},
310*4882a593Smuzhiyun {0x3364, 0x00},
311*4882a593Smuzhiyun {0x3385, 0x41},
312*4882a593Smuzhiyun {0x3387, 0x41},
313*4882a593Smuzhiyun {0x3389, 0x09},
314*4882a593Smuzhiyun {0x33ab, 0x00},
315*4882a593Smuzhiyun {0x33ac, 0x00},
316*4882a593Smuzhiyun {0x33b1, 0x03},
317*4882a593Smuzhiyun {0x33b2, 0x12},
318*4882a593Smuzhiyun {0x33f8, 0x02},
319*4882a593Smuzhiyun {0x33fa, 0x01},
320*4882a593Smuzhiyun {0x3409, 0x08},
321*4882a593Smuzhiyun {0x34f0, 0xc0},
322*4882a593Smuzhiyun {0x34f1, 0x20},
323*4882a593Smuzhiyun {0x34f2, 0x03},
324*4882a593Smuzhiyun {0x3622, 0xf5},
325*4882a593Smuzhiyun {0x3630, 0x5c},
326*4882a593Smuzhiyun {0x3631, 0x80},
327*4882a593Smuzhiyun {0x3632, 0xc8},
328*4882a593Smuzhiyun {0x3633, 0x32},
329*4882a593Smuzhiyun {0x3638, 0x2a},
330*4882a593Smuzhiyun {0x3639, 0x07},
331*4882a593Smuzhiyun {0x363b, 0x48},
332*4882a593Smuzhiyun {0x363c, 0x83},
333*4882a593Smuzhiyun {0x363d, 0x10},
334*4882a593Smuzhiyun {0x36ea, 0x38},
335*4882a593Smuzhiyun {0x36fa, 0x25},
336*4882a593Smuzhiyun {0x36fb, 0x05},
337*4882a593Smuzhiyun {0x36fd, 0x04},
338*4882a593Smuzhiyun {0x3900, 0x11},
339*4882a593Smuzhiyun {0x3901, 0x05},
340*4882a593Smuzhiyun {0x3902, 0xc5},
341*4882a593Smuzhiyun {0x3904, 0x04},
342*4882a593Smuzhiyun {0x3908, 0x91},
343*4882a593Smuzhiyun {0x391e, 0x00},
344*4882a593Smuzhiyun {0x3e01, 0x11},
345*4882a593Smuzhiyun {0x3e02, 0x20},
346*4882a593Smuzhiyun {0x3e09, 0x20},
347*4882a593Smuzhiyun {0x3e0e, 0xd2},
348*4882a593Smuzhiyun {0x3e14, 0xb0},
349*4882a593Smuzhiyun {0x3e1e, 0x7c},
350*4882a593Smuzhiyun {0x3e26, 0x20},
351*4882a593Smuzhiyun {0x4418, 0x38},
352*4882a593Smuzhiyun {0x4503, 0x10},
353*4882a593Smuzhiyun {0x4837, 0x21},
354*4882a593Smuzhiyun {0x5000, 0x0e},
355*4882a593Smuzhiyun {0x540c, 0x51},
356*4882a593Smuzhiyun {0x550f, 0x38},
357*4882a593Smuzhiyun {0x5780, 0x67},
358*4882a593Smuzhiyun {0x5784, 0x10},
359*4882a593Smuzhiyun {0x5785, 0x06},
360*4882a593Smuzhiyun {0x5787, 0x02},
361*4882a593Smuzhiyun {0x5788, 0x00},
362*4882a593Smuzhiyun {0x5789, 0x00},
363*4882a593Smuzhiyun {0x578a, 0x02},
364*4882a593Smuzhiyun {0x578b, 0x00},
365*4882a593Smuzhiyun {0x578c, 0x00},
366*4882a593Smuzhiyun {0x5790, 0x00},
367*4882a593Smuzhiyun {0x5791, 0x00},
368*4882a593Smuzhiyun {0x5792, 0x00},
369*4882a593Smuzhiyun {0x5793, 0x00},
370*4882a593Smuzhiyun {0x5794, 0x00},
371*4882a593Smuzhiyun {0x5795, 0x00},
372*4882a593Smuzhiyun {0x5799, 0x04},
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun //flip
375*4882a593Smuzhiyun //{0x3221, (0x3 << 5)},
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun //mirror
378*4882a593Smuzhiyun {0x3221, (0x3 << 1)},
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun //flip & mirror
381*4882a593Smuzhiyun //{0x3221, ((0x3 << 1)|(0x3 << 5))},
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun //PLL set
384*4882a593Smuzhiyun {0x36e9, 0x20},
385*4882a593Smuzhiyun {0x36f9, 0x24},
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun {REG_NULL, 0x00},
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun static const struct sc132gs_mode supported_modes[] = {
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun .width = 1080,
393*4882a593Smuzhiyun .height = 1280,
394*4882a593Smuzhiyun .max_fps = {
395*4882a593Smuzhiyun .numerator = 10000,
396*4882a593Smuzhiyun .denominator = 300000,
397*4882a593Smuzhiyun },
398*4882a593Smuzhiyun .exp_def = 0x0148,
399*4882a593Smuzhiyun .hts_def = 0x06a0,
400*4882a593Smuzhiyun .vts_def = 0x084a,
401*4882a593Smuzhiyun .link_freq_index = LINK_FREQ_180M_INDEX,
402*4882a593Smuzhiyun .pixel_rate = PIXEL_RATE_WITH_180M,
403*4882a593Smuzhiyun .reg_list = sc132gs_2lane_10bit_regs,
404*4882a593Smuzhiyun .lanes = 2,
405*4882a593Smuzhiyun .bus_fmt = MEDIA_BUS_FMT_Y10_1X10,
406*4882a593Smuzhiyun },
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun .width = 1080,
410*4882a593Smuzhiyun .height = 1280,
411*4882a593Smuzhiyun .max_fps = {
412*4882a593Smuzhiyun .numerator = 10000,
413*4882a593Smuzhiyun .denominator = 300000,
414*4882a593Smuzhiyun },
415*4882a593Smuzhiyun .exp_def = 0x0148,
416*4882a593Smuzhiyun .hts_def = 0x06a0,
417*4882a593Smuzhiyun .vts_def = 0x084a,
418*4882a593Smuzhiyun .link_freq_index = LINK_FREQ_360M_INDEX,
419*4882a593Smuzhiyun .pixel_rate = PIXEL_RATE_WITH_360M,
420*4882a593Smuzhiyun .reg_list = sc132gs_1lane_8bit_regs,
421*4882a593Smuzhiyun .lanes = 1,
422*4882a593Smuzhiyun .bus_fmt = MEDIA_BUS_FMT_Y8_1X8,
423*4882a593Smuzhiyun },
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static const char * const sc132gs_test_pattern_menu[] = {
427*4882a593Smuzhiyun "Disabled",
428*4882a593Smuzhiyun "Vertical Color Bar Type 1",
429*4882a593Smuzhiyun "Vertical Color Bar Type 2",
430*4882a593Smuzhiyun "Vertical Color Bar Type 3",
431*4882a593Smuzhiyun "Vertical Color Bar Type 4"
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
435*4882a593Smuzhiyun MIPI_FREQ_180M,
436*4882a593Smuzhiyun MIPI_FREQ_360M,
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* Write registers up to 4 at a time */
sc132gs_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)440*4882a593Smuzhiyun static int sc132gs_write_reg(struct i2c_client *client,
441*4882a593Smuzhiyun u16 reg, u32 len, u32 val)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun u32 buf_i, val_i;
444*4882a593Smuzhiyun u8 buf[6];
445*4882a593Smuzhiyun u8 *val_p;
446*4882a593Smuzhiyun __be32 val_be;
447*4882a593Smuzhiyun u32 ret;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (len > 4)
450*4882a593Smuzhiyun return -EINVAL;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun buf[0] = reg >> 8;
453*4882a593Smuzhiyun buf[1] = reg & 0xff;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun val_be = cpu_to_be32(val);
456*4882a593Smuzhiyun val_p = (u8 *)&val_be;
457*4882a593Smuzhiyun buf_i = 2;
458*4882a593Smuzhiyun val_i = 4 - len;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun while (val_i < 4)
461*4882a593Smuzhiyun buf[buf_i++] = val_p[val_i++];
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun ret = i2c_master_send(client, buf, len + 2);
464*4882a593Smuzhiyun if (ret != len + 2)
465*4882a593Smuzhiyun return -EIO;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
sc132gs_write_array(struct i2c_client * client,const struct regval * regs)470*4882a593Smuzhiyun static int sc132gs_write_array(struct i2c_client *client,
471*4882a593Smuzhiyun const struct regval *regs)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun u32 i;
474*4882a593Smuzhiyun int ret = 0;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++) {
477*4882a593Smuzhiyun ret = sc132gs_write_reg(client, regs[i].addr,
478*4882a593Smuzhiyun SC132GS_REG_VALUE_08BIT, regs[i].val);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return ret;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* Read registers up to 4 at a time */
sc132gs_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)485*4882a593Smuzhiyun static int sc132gs_read_reg(struct i2c_client *client,
486*4882a593Smuzhiyun u16 reg, unsigned int len, u32 *val)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun struct i2c_msg msgs[2];
489*4882a593Smuzhiyun u8 *data_be_p;
490*4882a593Smuzhiyun __be32 data_be = 0;
491*4882a593Smuzhiyun __be16 reg_addr_be = cpu_to_be16(reg);
492*4882a593Smuzhiyun int ret;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun if (len > 4 || !len)
495*4882a593Smuzhiyun return -EINVAL;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun data_be_p = (u8 *)&data_be;
498*4882a593Smuzhiyun /* Write register address */
499*4882a593Smuzhiyun msgs[0].addr = client->addr;
500*4882a593Smuzhiyun msgs[0].flags = 0;
501*4882a593Smuzhiyun msgs[0].len = 2;
502*4882a593Smuzhiyun msgs[0].buf = (u8 *)®_addr_be;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* Read data from register */
505*4882a593Smuzhiyun msgs[1].addr = client->addr;
506*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
507*4882a593Smuzhiyun msgs[1].len = len;
508*4882a593Smuzhiyun msgs[1].buf = &data_be_p[4 - len];
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
511*4882a593Smuzhiyun if (ret != ARRAY_SIZE(msgs))
512*4882a593Smuzhiyun return -EIO;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun *val = be32_to_cpu(data_be);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return 0;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
sc132gs_get_reso_dist(const struct sc132gs_mode * mode,struct v4l2_mbus_framefmt * framefmt)519*4882a593Smuzhiyun static int sc132gs_get_reso_dist(const struct sc132gs_mode *mode,
520*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun return abs(mode->width - framefmt->width) +
523*4882a593Smuzhiyun abs(mode->height - framefmt->height);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static const struct sc132gs_mode *
sc132gs_find_best_fit(struct v4l2_subdev_format * fmt)527*4882a593Smuzhiyun sc132gs_find_best_fit(struct v4l2_subdev_format *fmt)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt = &fmt->format;
530*4882a593Smuzhiyun int dist;
531*4882a593Smuzhiyun int cur_best_fit = 0;
532*4882a593Smuzhiyun int cur_best_fit_dist = -1;
533*4882a593Smuzhiyun unsigned int i;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
536*4882a593Smuzhiyun dist = sc132gs_get_reso_dist(&supported_modes[i], framefmt);
537*4882a593Smuzhiyun if ((cur_best_fit_dist == -1 || dist < cur_best_fit_dist) &&
538*4882a593Smuzhiyun (supported_modes[i].bus_fmt == framefmt->code)) {
539*4882a593Smuzhiyun cur_best_fit_dist = dist;
540*4882a593Smuzhiyun cur_best_fit = i;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun return &supported_modes[cur_best_fit];
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
sc132gs_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)546*4882a593Smuzhiyun static int sc132gs_set_fmt(struct v4l2_subdev *sd,
547*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
548*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun struct sc132gs *sc132gs = to_sc132gs(sd);
551*4882a593Smuzhiyun const struct sc132gs_mode *mode;
552*4882a593Smuzhiyun s64 h_blank, vblank_def;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun mutex_lock(&sc132gs->mutex);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun mode = sc132gs_find_best_fit(fmt);
557*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
558*4882a593Smuzhiyun fmt->format.width = mode->width;
559*4882a593Smuzhiyun fmt->format.height = mode->height;
560*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
561*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
562*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
563*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
564*4882a593Smuzhiyun #else
565*4882a593Smuzhiyun mutex_unlock(&sc132gs->mutex);
566*4882a593Smuzhiyun return -ENOTTY;
567*4882a593Smuzhiyun #endif
568*4882a593Smuzhiyun } else {
569*4882a593Smuzhiyun sc132gs->cur_mode = mode;
570*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
571*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc132gs->hblank, h_blank,
572*4882a593Smuzhiyun h_blank, 1, h_blank);
573*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
574*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc132gs->vblank, vblank_def,
575*4882a593Smuzhiyun SC132GS_VTS_MAX - mode->height,
576*4882a593Smuzhiyun 1, vblank_def);
577*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl_int64(sc132gs->pixel_rate, mode->pixel_rate);
578*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl(sc132gs->link_freq, mode->link_freq_index);
579*4882a593Smuzhiyun sc132gs->cur_fps = mode->max_fps;
580*4882a593Smuzhiyun sc132gs->cur_vts = mode->vts_def;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun mutex_unlock(&sc132gs->mutex);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
sc132gs_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)588*4882a593Smuzhiyun static int sc132gs_get_fmt(struct v4l2_subdev *sd,
589*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
590*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun struct sc132gs *sc132gs = to_sc132gs(sd);
593*4882a593Smuzhiyun const struct sc132gs_mode *mode = sc132gs->cur_mode;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun mutex_lock(&sc132gs->mutex);
596*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
597*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
598*4882a593Smuzhiyun fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
599*4882a593Smuzhiyun #else
600*4882a593Smuzhiyun mutex_unlock(&sc132gs->mutex);
601*4882a593Smuzhiyun return -ENOTTY;
602*4882a593Smuzhiyun #endif
603*4882a593Smuzhiyun } else {
604*4882a593Smuzhiyun fmt->format.width = mode->width;
605*4882a593Smuzhiyun fmt->format.height = mode->height;
606*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
607*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun mutex_unlock(&sc132gs->mutex);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun return 0;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
sc132gs_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)614*4882a593Smuzhiyun static int sc132gs_enum_mbus_code(struct v4l2_subdev *sd,
615*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
616*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun struct sc132gs *sc132gs = to_sc132gs(sd);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun if (code->index != 0)
621*4882a593Smuzhiyun return -EINVAL;
622*4882a593Smuzhiyun code->code = sc132gs->cur_mode->bus_fmt;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun return 0;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
sc132gs_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)627*4882a593Smuzhiyun static int sc132gs_enum_frame_sizes(struct v4l2_subdev *sd,
628*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
629*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun if (fse->index >= ARRAY_SIZE(supported_modes))
632*4882a593Smuzhiyun return -EINVAL;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (fse->code != supported_modes[fse->index].bus_fmt)
635*4882a593Smuzhiyun return -EINVAL;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
638*4882a593Smuzhiyun fse->max_width = supported_modes[fse->index].width;
639*4882a593Smuzhiyun fse->max_height = supported_modes[fse->index].height;
640*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun return 0;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
sc132gs_enable_test_pattern(struct sc132gs * sc132gs,u32 pattern)645*4882a593Smuzhiyun static int sc132gs_enable_test_pattern(struct sc132gs *sc132gs, u32 pattern)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun u32 val;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (pattern)
650*4882a593Smuzhiyun val = (pattern - 1) | SC132GS_TEST_PATTERN_ENABLE;
651*4882a593Smuzhiyun else
652*4882a593Smuzhiyun val = SC132GS_TEST_PATTERN_DISABLE;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun return sc132gs_write_reg(sc132gs->client, SC132GS_REG_TEST_PATTERN,
655*4882a593Smuzhiyun SC132GS_REG_VALUE_08BIT, val);
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
sc132gs_get_module_inf(struct sc132gs * sc132gs,struct rkmodule_inf * inf)658*4882a593Smuzhiyun static void sc132gs_get_module_inf(struct sc132gs *sc132gs,
659*4882a593Smuzhiyun struct rkmodule_inf *inf)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun memset(inf, 0, sizeof(*inf));
662*4882a593Smuzhiyun strlcpy(inf->base.sensor, SC132GS_NAME, sizeof(inf->base.sensor));
663*4882a593Smuzhiyun strlcpy(inf->base.module, sc132gs->module_name,
664*4882a593Smuzhiyun sizeof(inf->base.module));
665*4882a593Smuzhiyun strlcpy(inf->base.lens, sc132gs->len_name, sizeof(inf->base.lens));
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
sc132gs_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)668*4882a593Smuzhiyun static long sc132gs_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun struct sc132gs *sc132gs = to_sc132gs(sd);
671*4882a593Smuzhiyun long ret = 0;
672*4882a593Smuzhiyun u32 stream = 0;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun switch (cmd) {
675*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
676*4882a593Smuzhiyun sc132gs_get_module_inf(sc132gs, (struct rkmodule_inf *)arg);
677*4882a593Smuzhiyun break;
678*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun stream = *((u32 *)arg);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun if (stream)
683*4882a593Smuzhiyun ret = sc132gs_write_reg(sc132gs->client, SC132GS_REG_CTRL_MODE,
684*4882a593Smuzhiyun SC132GS_REG_VALUE_08BIT, SC132GS_MODE_STREAMING);
685*4882a593Smuzhiyun else
686*4882a593Smuzhiyun ret = sc132gs_write_reg(sc132gs->client, SC132GS_REG_CTRL_MODE,
687*4882a593Smuzhiyun SC132GS_REG_VALUE_08BIT, SC132GS_MODE_SW_STANDBY);
688*4882a593Smuzhiyun break;
689*4882a593Smuzhiyun default:
690*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
691*4882a593Smuzhiyun break;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun return ret;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
sc132gs_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)698*4882a593Smuzhiyun static long sc132gs_compat_ioctl32(struct v4l2_subdev *sd,
699*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun void __user *up = compat_ptr(arg);
702*4882a593Smuzhiyun struct rkmodule_inf *inf;
703*4882a593Smuzhiyun long ret = 0;
704*4882a593Smuzhiyun u32 stream = 0;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun switch (cmd) {
707*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
708*4882a593Smuzhiyun inf = kzalloc(sizeof(*inf), GFP_KERNEL);
709*4882a593Smuzhiyun if (!inf) {
710*4882a593Smuzhiyun ret = -ENOMEM;
711*4882a593Smuzhiyun return ret;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun ret = sc132gs_ioctl(sd, cmd, inf);
715*4882a593Smuzhiyun if (!ret) {
716*4882a593Smuzhiyun ret = copy_to_user(up, inf, sizeof(*inf));
717*4882a593Smuzhiyun if (ret)
718*4882a593Smuzhiyun ret = -EFAULT;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun kfree(inf);
721*4882a593Smuzhiyun break;
722*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
723*4882a593Smuzhiyun if (copy_from_user(&stream, up, sizeof(u32)))
724*4882a593Smuzhiyun return -EFAULT;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun ret = sc132gs_ioctl(sd, cmd, &stream);
727*4882a593Smuzhiyun break;
728*4882a593Smuzhiyun default:
729*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
730*4882a593Smuzhiyun break;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun return ret;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun #endif
736*4882a593Smuzhiyun
sc132gs_set_ctrl_gain(struct sc132gs * sc132gs,u32 a_gain)737*4882a593Smuzhiyun static int sc132gs_set_ctrl_gain(struct sc132gs *sc132gs, u32 a_gain)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun int ret = 0;
740*4882a593Smuzhiyun u32 coarse_again, fine_again, fine_again_reg, coarse_again_reg;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun if (a_gain < 0x20)
743*4882a593Smuzhiyun a_gain = 0x20;
744*4882a593Smuzhiyun if (a_gain > 0x391)
745*4882a593Smuzhiyun a_gain = 0x391;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun if (a_gain < 0x3a) {/*1x~1.813*/
748*4882a593Smuzhiyun fine_again = a_gain;
749*4882a593Smuzhiyun coarse_again = 0x03;
750*4882a593Smuzhiyun fine_again_reg = fine_again & 0x3f;
751*4882a593Smuzhiyun coarse_again_reg = coarse_again & 0x3F;
752*4882a593Smuzhiyun if (fine_again_reg >= 0x39)
753*4882a593Smuzhiyun fine_again_reg = 0x39;
754*4882a593Smuzhiyun } else if (a_gain < 0x72) {/*1.813~3.568x*/
755*4882a593Smuzhiyun fine_again = (a_gain - 0x3a) * 1000 / 1755 + 0x20;
756*4882a593Smuzhiyun coarse_again = 0x23;
757*4882a593Smuzhiyun if (fine_again > 0x3f)
758*4882a593Smuzhiyun fine_again = 0x3f;
759*4882a593Smuzhiyun fine_again_reg = fine_again & 0x3f;
760*4882a593Smuzhiyun coarse_again_reg = coarse_again & 0x3F;
761*4882a593Smuzhiyun } else if (a_gain < 0xe8) { /*3.568x~7.250x*/
762*4882a593Smuzhiyun fine_again = (a_gain - 0x72) * 1000 / 3682 + 0x20;
763*4882a593Smuzhiyun coarse_again = 0x27;
764*4882a593Smuzhiyun if (fine_again > 0x3f)
765*4882a593Smuzhiyun fine_again = 0x3f;
766*4882a593Smuzhiyun fine_again_reg = fine_again & 0x3f;
767*4882a593Smuzhiyun coarse_again_reg = coarse_again & 0x3F;
768*4882a593Smuzhiyun } else if (a_gain < 0x1d0) { /*7.250x~14.5x*/
769*4882a593Smuzhiyun fine_again = (a_gain - 0xe8) * 100 / 725 + 0x20;
770*4882a593Smuzhiyun coarse_again = 0x2f;
771*4882a593Smuzhiyun if (fine_again > 0x3f)
772*4882a593Smuzhiyun fine_again = 0x3f;
773*4882a593Smuzhiyun fine_again_reg = fine_again & 0x3f;
774*4882a593Smuzhiyun coarse_again_reg = coarse_again & 0x3F;
775*4882a593Smuzhiyun } else { /*14.5x~28.547*/
776*4882a593Smuzhiyun fine_again = (a_gain - 0x1d0) * 1000 / 14047 + 0x20;
777*4882a593Smuzhiyun coarse_again = 0x3f;
778*4882a593Smuzhiyun if (fine_again > 0x3f)
779*4882a593Smuzhiyun fine_again = 0x3f;
780*4882a593Smuzhiyun fine_again_reg = fine_again & 0x3f;
781*4882a593Smuzhiyun coarse_again_reg = coarse_again & 0x3F;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun ret |= sc132gs_write_reg(sc132gs->client,
784*4882a593Smuzhiyun SC132GS_REG_COARSE_AGAIN,
785*4882a593Smuzhiyun SC132GS_REG_VALUE_08BIT,
786*4882a593Smuzhiyun coarse_again_reg);
787*4882a593Smuzhiyun ret |= sc132gs_write_reg(sc132gs->client,
788*4882a593Smuzhiyun SC132GS_REG_FINE_AGAIN,
789*4882a593Smuzhiyun SC132GS_REG_VALUE_08BIT,
790*4882a593Smuzhiyun fine_again_reg);
791*4882a593Smuzhiyun return ret;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
__sc132gs_start_stream(struct sc132gs * sc132gs)794*4882a593Smuzhiyun static int __sc132gs_start_stream(struct sc132gs *sc132gs)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun int ret;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun ret = sc132gs_write_array(sc132gs->client, sc132gs->cur_mode->reg_list);
799*4882a593Smuzhiyun if (ret)
800*4882a593Smuzhiyun return ret;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* In case these controls are set before streaming */
803*4882a593Smuzhiyun mutex_unlock(&sc132gs->mutex);
804*4882a593Smuzhiyun ret = v4l2_ctrl_handler_setup(&sc132gs->ctrl_handler);
805*4882a593Smuzhiyun mutex_lock(&sc132gs->mutex);
806*4882a593Smuzhiyun if (ret)
807*4882a593Smuzhiyun return ret;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun return sc132gs_write_reg(sc132gs->client, SC132GS_REG_CTRL_MODE,
810*4882a593Smuzhiyun SC132GS_REG_VALUE_08BIT, SC132GS_MODE_STREAMING);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
__sc132gs_stop_stream(struct sc132gs * sc132gs)813*4882a593Smuzhiyun static int __sc132gs_stop_stream(struct sc132gs *sc132gs)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun return sc132gs_write_reg(sc132gs->client, SC132GS_REG_CTRL_MODE,
816*4882a593Smuzhiyun SC132GS_REG_VALUE_08BIT, SC132GS_MODE_SW_STANDBY);
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
sc132gs_s_stream(struct v4l2_subdev * sd,int on)819*4882a593Smuzhiyun static int sc132gs_s_stream(struct v4l2_subdev *sd, int on)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun struct sc132gs *sc132gs = to_sc132gs(sd);
822*4882a593Smuzhiyun struct i2c_client *client = sc132gs->client;
823*4882a593Smuzhiyun unsigned int fps;
824*4882a593Smuzhiyun int ret = 0;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun mutex_lock(&sc132gs->mutex);
827*4882a593Smuzhiyun on = !!on;
828*4882a593Smuzhiyun if (on == sc132gs->streaming)
829*4882a593Smuzhiyun goto unlock_and_return;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun fps = DIV_ROUND_CLOSEST(sc132gs->cur_mode->max_fps.denominator,
832*4882a593Smuzhiyun sc132gs->cur_mode->max_fps.numerator);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun dev_info(&sc132gs->client->dev, "%s: on: %d, %dx%d@%d\n", __func__, on,
835*4882a593Smuzhiyun sc132gs->cur_mode->width,
836*4882a593Smuzhiyun sc132gs->cur_mode->height,
837*4882a593Smuzhiyun fps);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (on) {
840*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
841*4882a593Smuzhiyun if (ret < 0) {
842*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
843*4882a593Smuzhiyun goto unlock_and_return;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun ret = __sc132gs_start_stream(sc132gs);
847*4882a593Smuzhiyun if (ret) {
848*4882a593Smuzhiyun v4l2_err(sd, "start stream failed while write regs\n");
849*4882a593Smuzhiyun pm_runtime_put(&client->dev);
850*4882a593Smuzhiyun goto unlock_and_return;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun } else {
853*4882a593Smuzhiyun __sc132gs_stop_stream(sc132gs);
854*4882a593Smuzhiyun pm_runtime_put(&client->dev);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun sc132gs->streaming = on;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun unlock_and_return:
860*4882a593Smuzhiyun mutex_unlock(&sc132gs->mutex);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun return ret;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
sc132gs_s_power(struct v4l2_subdev * sd,int on)865*4882a593Smuzhiyun static int sc132gs_s_power(struct v4l2_subdev *sd, int on)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun struct sc132gs *sc132gs = to_sc132gs(sd);
868*4882a593Smuzhiyun struct i2c_client *client = sc132gs->client;
869*4882a593Smuzhiyun int ret = 0;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun mutex_lock(&sc132gs->mutex);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /* If the power state is not modified - no work to do. */
874*4882a593Smuzhiyun if (sc132gs->power_on == !!on)
875*4882a593Smuzhiyun goto unlock_and_return;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun if (on) {
878*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
879*4882a593Smuzhiyun if (ret < 0) {
880*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
881*4882a593Smuzhiyun goto unlock_and_return;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun sc132gs->power_on = true;
884*4882a593Smuzhiyun } else {
885*4882a593Smuzhiyun pm_runtime_put(&client->dev);
886*4882a593Smuzhiyun sc132gs->power_on = false;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun unlock_and_return:
890*4882a593Smuzhiyun mutex_unlock(&sc132gs->mutex);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun return ret;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
sc132gs_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)895*4882a593Smuzhiyun static int sc132gs_g_frame_interval(struct v4l2_subdev *sd,
896*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun struct sc132gs *sc132gs = to_sc132gs(sd);
899*4882a593Smuzhiyun const struct sc132gs_mode *mode = sc132gs->cur_mode;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun if (sc132gs->streaming)
902*4882a593Smuzhiyun fi->interval = sc132gs->cur_fps;
903*4882a593Smuzhiyun else
904*4882a593Smuzhiyun fi->interval = mode->max_fps;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun return 0;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
sc132gs_cal_delay(u32 cycles)910*4882a593Smuzhiyun static inline u32 sc132gs_cal_delay(u32 cycles)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun return DIV_ROUND_UP(cycles, SC132GS_XVCLK_FREQ / 1000 / 1000);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
__sc132gs_power_on(struct sc132gs * sc132gs)915*4882a593Smuzhiyun static int __sc132gs_power_on(struct sc132gs *sc132gs)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun int ret;
918*4882a593Smuzhiyun u32 delay_us;
919*4882a593Smuzhiyun struct device *dev = &sc132gs->client->dev;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(sc132gs->pins_default)) {
922*4882a593Smuzhiyun ret = pinctrl_select_state(sc132gs->pinctrl,
923*4882a593Smuzhiyun sc132gs->pins_default);
924*4882a593Smuzhiyun if (ret < 0)
925*4882a593Smuzhiyun dev_err(dev, "could not set pins\n");
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun ret = clk_set_rate(sc132gs->xvclk, SC132GS_XVCLK_FREQ);
929*4882a593Smuzhiyun if (ret < 0)
930*4882a593Smuzhiyun dev_warn(dev, "Failed to set xvclk rate (24MHz)\n");
931*4882a593Smuzhiyun if (clk_get_rate(sc132gs->xvclk) != SC132GS_XVCLK_FREQ)
932*4882a593Smuzhiyun dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
933*4882a593Smuzhiyun ret = clk_prepare_enable(sc132gs->xvclk);
934*4882a593Smuzhiyun if (ret < 0) {
935*4882a593Smuzhiyun dev_err(dev, "Failed to enable xvclk\n");
936*4882a593Smuzhiyun return ret;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun ret = regulator_bulk_enable(SC132GS_NUM_SUPPLIES, sc132gs->supplies);
940*4882a593Smuzhiyun if (ret < 0) {
941*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators\n");
942*4882a593Smuzhiyun goto disable_clk;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun if (!IS_ERR(sc132gs->reset_gpio))
946*4882a593Smuzhiyun gpiod_set_value_cansleep(sc132gs->reset_gpio, 1);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun usleep_range(1000, 2000);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun if (!IS_ERR(sc132gs->pwdn_gpio))
951*4882a593Smuzhiyun gpiod_set_value_cansleep(sc132gs->pwdn_gpio, 1);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun if (!IS_ERR(sc132gs->reset_gpio))
954*4882a593Smuzhiyun gpiod_set_value_cansleep(sc132gs->reset_gpio, 0);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* 8192 cycles prior to first SCCB transaction */
957*4882a593Smuzhiyun delay_us = sc132gs_cal_delay(8192);
958*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun return 0;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun disable_clk:
963*4882a593Smuzhiyun clk_disable_unprepare(sc132gs->xvclk);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun return ret;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
__sc132gs_power_off(struct sc132gs * sc132gs)968*4882a593Smuzhiyun static void __sc132gs_power_off(struct sc132gs *sc132gs)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun int ret;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun if (!IS_ERR(sc132gs->reset_gpio))
973*4882a593Smuzhiyun gpiod_set_value_cansleep(sc132gs->reset_gpio, 1);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (!IS_ERR(sc132gs->pwdn_gpio))
976*4882a593Smuzhiyun gpiod_set_value_cansleep(sc132gs->pwdn_gpio, 0);
977*4882a593Smuzhiyun clk_disable_unprepare(sc132gs->xvclk);
978*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(sc132gs->pins_sleep)) {
979*4882a593Smuzhiyun ret = pinctrl_select_state(sc132gs->pinctrl,
980*4882a593Smuzhiyun sc132gs->pins_sleep);
981*4882a593Smuzhiyun if (ret < 0)
982*4882a593Smuzhiyun dev_dbg(&sc132gs->client->dev, "could not set pins\n");
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun regulator_bulk_disable(SC132GS_NUM_SUPPLIES, sc132gs->supplies);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
sc132gs_runtime_resume(struct device * dev)987*4882a593Smuzhiyun static int sc132gs_runtime_resume(struct device *dev)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
990*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
991*4882a593Smuzhiyun struct sc132gs *sc132gs = to_sc132gs(sd);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun return __sc132gs_power_on(sc132gs);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
sc132gs_runtime_suspend(struct device * dev)996*4882a593Smuzhiyun static int sc132gs_runtime_suspend(struct device *dev)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
999*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1000*4882a593Smuzhiyun struct sc132gs *sc132gs = to_sc132gs(sd);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun __sc132gs_power_off(sc132gs);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
sc132gs_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1008*4882a593Smuzhiyun static int sc132gs_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun struct sc132gs *sc132gs = to_sc132gs(sd);
1011*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
1012*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
1013*4882a593Smuzhiyun const struct sc132gs_mode *def_mode = &supported_modes[0];
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun mutex_lock(&sc132gs->mutex);
1016*4882a593Smuzhiyun /* Initialize try_fmt */
1017*4882a593Smuzhiyun try_fmt->width = def_mode->width;
1018*4882a593Smuzhiyun try_fmt->height = def_mode->height;
1019*4882a593Smuzhiyun try_fmt->code = def_mode->bus_fmt;
1020*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun mutex_unlock(&sc132gs->mutex);
1023*4882a593Smuzhiyun /* No crop or compose */
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun return 0;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun #endif
1028*4882a593Smuzhiyun
sc132gs_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)1029*4882a593Smuzhiyun static int sc132gs_enum_frame_interval(struct v4l2_subdev *sd,
1030*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1031*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun if (fie->index >= ARRAY_SIZE(supported_modes))
1034*4882a593Smuzhiyun return -EINVAL;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun fie->code = supported_modes[fie->index].bus_fmt;
1037*4882a593Smuzhiyun fie->width = supported_modes[fie->index].width;
1038*4882a593Smuzhiyun fie->height = supported_modes[fie->index].height;
1039*4882a593Smuzhiyun fie->interval = supported_modes[fie->index].max_fps;
1040*4882a593Smuzhiyun return 0;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
sc132gs_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)1043*4882a593Smuzhiyun static int sc132gs_g_mbus_config(struct v4l2_subdev *sd, unsigned int pad_id,
1044*4882a593Smuzhiyun struct v4l2_mbus_config *config)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun u32 val = 0;
1047*4882a593Smuzhiyun struct sc132gs *sc132gs = to_sc132gs(sd);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun val = 1 << (sc132gs->cur_mode->lanes - 1) |
1050*4882a593Smuzhiyun V4L2_MBUS_CSI2_CHANNEL_0 |
1051*4882a593Smuzhiyun V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
1052*4882a593Smuzhiyun config->type = V4L2_MBUS_CSI2_DPHY;
1053*4882a593Smuzhiyun config->flags = val;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun return 0;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun static const struct dev_pm_ops sc132gs_pm_ops = {
1059*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(sc132gs_runtime_suspend,
1060*4882a593Smuzhiyun sc132gs_runtime_resume, NULL)
1061*4882a593Smuzhiyun };
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1064*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops sc132gs_internal_ops = {
1065*4882a593Smuzhiyun .open = sc132gs_open,
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun #endif
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops sc132gs_core_ops = {
1070*4882a593Smuzhiyun .s_power = sc132gs_s_power,
1071*4882a593Smuzhiyun .ioctl = sc132gs_ioctl,
1072*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
1073*4882a593Smuzhiyun .compat_ioctl32 = sc132gs_compat_ioctl32,
1074*4882a593Smuzhiyun #endif
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops sc132gs_video_ops = {
1078*4882a593Smuzhiyun .s_stream = sc132gs_s_stream,
1079*4882a593Smuzhiyun .g_frame_interval = sc132gs_g_frame_interval,
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops sc132gs_pad_ops = {
1083*4882a593Smuzhiyun .enum_mbus_code = sc132gs_enum_mbus_code,
1084*4882a593Smuzhiyun .enum_frame_size = sc132gs_enum_frame_sizes,
1085*4882a593Smuzhiyun .enum_frame_interval = sc132gs_enum_frame_interval,
1086*4882a593Smuzhiyun .get_fmt = sc132gs_get_fmt,
1087*4882a593Smuzhiyun .set_fmt = sc132gs_set_fmt,
1088*4882a593Smuzhiyun .get_mbus_config = sc132gs_g_mbus_config,
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun static const struct v4l2_subdev_ops sc132gs_subdev_ops = {
1092*4882a593Smuzhiyun .core = &sc132gs_core_ops,
1093*4882a593Smuzhiyun .video = &sc132gs_video_ops,
1094*4882a593Smuzhiyun .pad = &sc132gs_pad_ops,
1095*4882a593Smuzhiyun };
1096*4882a593Smuzhiyun
sc132gs_modify_fps_info(struct sc132gs * sc132gs)1097*4882a593Smuzhiyun static void sc132gs_modify_fps_info(struct sc132gs *sc132gs)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun const struct sc132gs_mode *mode = sc132gs->cur_mode;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun sc132gs->cur_fps.denominator = mode->max_fps.denominator * mode->vts_def /
1102*4882a593Smuzhiyun sc132gs->cur_vts;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
sc132gs_set_ctrl(struct v4l2_ctrl * ctrl)1105*4882a593Smuzhiyun static int sc132gs_set_ctrl(struct v4l2_ctrl *ctrl)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct sc132gs *sc132gs = container_of(ctrl->handler,
1108*4882a593Smuzhiyun struct sc132gs, ctrl_handler);
1109*4882a593Smuzhiyun struct i2c_client *client = sc132gs->client;
1110*4882a593Smuzhiyun s64 max;
1111*4882a593Smuzhiyun int ret = 0;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /* Propagate change of current control to all related controls */
1114*4882a593Smuzhiyun switch (ctrl->id) {
1115*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1116*4882a593Smuzhiyun /* Update max exposure while meeting expected vblanking */
1117*4882a593Smuzhiyun max = sc132gs->cur_mode->height + ctrl->val - 6;
1118*4882a593Smuzhiyun __v4l2_ctrl_modify_range(sc132gs->exposure,
1119*4882a593Smuzhiyun sc132gs->exposure->minimum, max,
1120*4882a593Smuzhiyun sc132gs->exposure->step,
1121*4882a593Smuzhiyun sc132gs->exposure->default_value);
1122*4882a593Smuzhiyun break;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
1126*4882a593Smuzhiyun return 0;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun switch (ctrl->id) {
1129*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
1130*4882a593Smuzhiyun /* 4 least significant bits of expsoure are fractional part */
1131*4882a593Smuzhiyun ret = sc132gs_write_reg(sc132gs->client, SC132GS_REG_EXPOSURE,
1132*4882a593Smuzhiyun SC132GS_REG_VALUE_16BIT, ctrl->val << 4);
1133*4882a593Smuzhiyun break;
1134*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
1135*4882a593Smuzhiyun ret = sc132gs_set_ctrl_gain(sc132gs, ctrl->val);
1136*4882a593Smuzhiyun break;
1137*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1138*4882a593Smuzhiyun ret = sc132gs_write_reg(sc132gs->client, SC132GS_REG_VTS,
1139*4882a593Smuzhiyun SC132GS_REG_VALUE_16BIT,
1140*4882a593Smuzhiyun ctrl->val + sc132gs->cur_mode->height);
1141*4882a593Smuzhiyun if (!ret)
1142*4882a593Smuzhiyun sc132gs->cur_vts = ctrl->val + sc132gs->cur_mode->height;
1143*4882a593Smuzhiyun sc132gs_modify_fps_info(sc132gs);
1144*4882a593Smuzhiyun break;
1145*4882a593Smuzhiyun break;
1146*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1147*4882a593Smuzhiyun ret = sc132gs_enable_test_pattern(sc132gs, ctrl->val);
1148*4882a593Smuzhiyun break;
1149*4882a593Smuzhiyun default:
1150*4882a593Smuzhiyun dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1151*4882a593Smuzhiyun __func__, ctrl->id, ctrl->val);
1152*4882a593Smuzhiyun break;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun return ret;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun static const struct v4l2_ctrl_ops sc132gs_ctrl_ops = {
1161*4882a593Smuzhiyun .s_ctrl = sc132gs_set_ctrl,
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun
sc132gs_initialize_controls(struct sc132gs * sc132gs)1164*4882a593Smuzhiyun static int sc132gs_initialize_controls(struct sc132gs *sc132gs)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun const struct sc132gs_mode *mode;
1167*4882a593Smuzhiyun struct v4l2_ctrl_handler *handler;
1168*4882a593Smuzhiyun s64 exposure_max, vblank_def;
1169*4882a593Smuzhiyun u32 h_blank;
1170*4882a593Smuzhiyun int ret;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun handler = &sc132gs->ctrl_handler;
1173*4882a593Smuzhiyun mode = sc132gs->cur_mode;
1174*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(handler, 8);
1175*4882a593Smuzhiyun if (ret)
1176*4882a593Smuzhiyun return ret;
1177*4882a593Smuzhiyun handler->lock = &sc132gs->mutex;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun sc132gs->link_freq = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1180*4882a593Smuzhiyun ARRAY_SIZE(link_freq_menu_items) - 1, 0,
1181*4882a593Smuzhiyun link_freq_menu_items);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun sc132gs->pixel_rate = v4l2_ctrl_new_std(handler, NULL,
1184*4882a593Smuzhiyun V4L2_CID_PIXEL_RATE,
1185*4882a593Smuzhiyun 0, PIXEL_RATE_WITH_360M,
1186*4882a593Smuzhiyun 1, mode->pixel_rate);
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl(sc132gs->link_freq, mode->pixel_rate);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
1191*4882a593Smuzhiyun sc132gs->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1192*4882a593Smuzhiyun h_blank, h_blank, 1, h_blank);
1193*4882a593Smuzhiyun if (sc132gs->hblank)
1194*4882a593Smuzhiyun sc132gs->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
1197*4882a593Smuzhiyun sc132gs->vblank = v4l2_ctrl_new_std(handler, &sc132gs_ctrl_ops,
1198*4882a593Smuzhiyun V4L2_CID_VBLANK, vblank_def,
1199*4882a593Smuzhiyun SC132GS_VTS_MAX - mode->height,
1200*4882a593Smuzhiyun 1, vblank_def);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun exposure_max = mode->vts_def - 6;
1203*4882a593Smuzhiyun sc132gs->exposure = v4l2_ctrl_new_std(handler, &sc132gs_ctrl_ops,
1204*4882a593Smuzhiyun V4L2_CID_EXPOSURE, SC132GS_EXPOSURE_MIN,
1205*4882a593Smuzhiyun exposure_max, SC132GS_EXPOSURE_STEP,
1206*4882a593Smuzhiyun mode->exp_def);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun sc132gs->anal_gain = v4l2_ctrl_new_std(handler, &sc132gs_ctrl_ops,
1209*4882a593Smuzhiyun V4L2_CID_ANALOGUE_GAIN, ANALOG_GAIN_MIN,
1210*4882a593Smuzhiyun ANALOG_GAIN_MAX, ANALOG_GAIN_STEP,
1211*4882a593Smuzhiyun ANALOG_GAIN_DEFAULT);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun sc132gs->test_pattern = v4l2_ctrl_new_std_menu_items(handler,
1214*4882a593Smuzhiyun &sc132gs_ctrl_ops, V4L2_CID_TEST_PATTERN,
1215*4882a593Smuzhiyun ARRAY_SIZE(sc132gs_test_pattern_menu) - 1,
1216*4882a593Smuzhiyun 0, 0, sc132gs_test_pattern_menu);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun if (handler->error) {
1219*4882a593Smuzhiyun ret = handler->error;
1220*4882a593Smuzhiyun dev_err(&sc132gs->client->dev,
1221*4882a593Smuzhiyun "Failed to init controls(%d)\n", ret);
1222*4882a593Smuzhiyun goto err_free_handler;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun sc132gs->cur_fps = mode->max_fps;
1225*4882a593Smuzhiyun sc132gs->cur_vts = mode->vts_def;
1226*4882a593Smuzhiyun sc132gs->subdev.ctrl_handler = handler;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun return 0;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun err_free_handler:
1231*4882a593Smuzhiyun v4l2_ctrl_handler_free(handler);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun return ret;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
sc132gs_check_sensor_id(struct sc132gs * sc132gs,struct i2c_client * client)1236*4882a593Smuzhiyun static int sc132gs_check_sensor_id(struct sc132gs *sc132gs,
1237*4882a593Smuzhiyun struct i2c_client *client)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun struct device *dev = &sc132gs->client->dev;
1240*4882a593Smuzhiyun u32 id = 0;
1241*4882a593Smuzhiyun int ret;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun ret = sc132gs_read_reg(client, SC132GS_REG_CHIP_ID,
1244*4882a593Smuzhiyun SC132GS_REG_VALUE_16BIT, &id);
1245*4882a593Smuzhiyun if (id != CHIP_ID) {
1246*4882a593Smuzhiyun dev_err(dev, "Unexpected sensor id(%04x), ret(%d)\n", id, ret);
1247*4882a593Smuzhiyun return -ENODEV;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun dev_info(dev, "Detected SC132GS CHIP ID = 0x%04x sensor\n", CHIP_ID);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun return 0;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
sc132gs_configure_regulators(struct sc132gs * sc132gs)1255*4882a593Smuzhiyun static int sc132gs_configure_regulators(struct sc132gs *sc132gs)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun unsigned int i;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun for (i = 0; i < SC132GS_NUM_SUPPLIES; i++)
1260*4882a593Smuzhiyun sc132gs->supplies[i].supply = sc132gs_supply_names[i];
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun return devm_regulator_bulk_get(&sc132gs->client->dev,
1263*4882a593Smuzhiyun SC132GS_NUM_SUPPLIES,
1264*4882a593Smuzhiyun sc132gs->supplies);
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
sc132gs_probe(struct i2c_client * client,const struct i2c_device_id * id)1267*4882a593Smuzhiyun static int sc132gs_probe(struct i2c_client *client,
1268*4882a593Smuzhiyun const struct i2c_device_id *id)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun struct device *dev = &client->dev;
1271*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1272*4882a593Smuzhiyun struct sc132gs *sc132gs;
1273*4882a593Smuzhiyun struct v4l2_subdev *sd;
1274*4882a593Smuzhiyun char facing[2];
1275*4882a593Smuzhiyun int ret;
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun dev_info(dev, "driver version: %02x.%02x.%02x",
1278*4882a593Smuzhiyun DRIVER_VERSION >> 16,
1279*4882a593Smuzhiyun (DRIVER_VERSION & 0xff00) >> 8,
1280*4882a593Smuzhiyun DRIVER_VERSION & 0x00ff);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun sc132gs = devm_kzalloc(dev, sizeof(*sc132gs), GFP_KERNEL);
1283*4882a593Smuzhiyun if (!sc132gs)
1284*4882a593Smuzhiyun return -ENOMEM;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1287*4882a593Smuzhiyun &sc132gs->module_index);
1288*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1289*4882a593Smuzhiyun &sc132gs->module_facing);
1290*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1291*4882a593Smuzhiyun &sc132gs->module_name);
1292*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1293*4882a593Smuzhiyun &sc132gs->len_name);
1294*4882a593Smuzhiyun if (ret) {
1295*4882a593Smuzhiyun dev_err(dev, "could not get module information!\n");
1296*4882a593Smuzhiyun return -EINVAL;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun sc132gs->client = client;
1299*4882a593Smuzhiyun sc132gs->cur_mode = &supported_modes[0];
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun sc132gs->xvclk = devm_clk_get(dev, "xvclk");
1302*4882a593Smuzhiyun if (IS_ERR(sc132gs->xvclk)) {
1303*4882a593Smuzhiyun dev_err(dev, "Failed to get xvclk\n");
1304*4882a593Smuzhiyun return -EINVAL;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun sc132gs->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
1308*4882a593Smuzhiyun if (IS_ERR(sc132gs->reset_gpio))
1309*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun sc132gs->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
1312*4882a593Smuzhiyun if (IS_ERR(sc132gs->pwdn_gpio))
1313*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1314*4882a593Smuzhiyun ret = sc132gs_configure_regulators(sc132gs);
1315*4882a593Smuzhiyun if (ret) {
1316*4882a593Smuzhiyun dev_err(dev, "Failed to get power regulators\n");
1317*4882a593Smuzhiyun return ret;
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun sc132gs->pinctrl = devm_pinctrl_get(dev);
1321*4882a593Smuzhiyun if (!IS_ERR(sc132gs->pinctrl)) {
1322*4882a593Smuzhiyun sc132gs->pins_default =
1323*4882a593Smuzhiyun pinctrl_lookup_state(sc132gs->pinctrl,
1324*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_DEFAULT);
1325*4882a593Smuzhiyun if (IS_ERR(sc132gs->pins_default))
1326*4882a593Smuzhiyun dev_err(dev, "could not get default pinstate\n");
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun sc132gs->pins_sleep =
1329*4882a593Smuzhiyun pinctrl_lookup_state(sc132gs->pinctrl,
1330*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_SLEEP);
1331*4882a593Smuzhiyun if (IS_ERR(sc132gs->pins_sleep))
1332*4882a593Smuzhiyun dev_err(dev, "could not get sleep pinstate\n");
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun mutex_init(&sc132gs->mutex);
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun sd = &sc132gs->subdev;
1337*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &sc132gs_subdev_ops);
1338*4882a593Smuzhiyun ret = sc132gs_initialize_controls(sc132gs);
1339*4882a593Smuzhiyun if (ret)
1340*4882a593Smuzhiyun goto err_destroy_mutex;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun ret = __sc132gs_power_on(sc132gs);
1343*4882a593Smuzhiyun if (ret)
1344*4882a593Smuzhiyun goto err_free_handler;
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun ret = sc132gs_check_sensor_id(sc132gs, client);
1347*4882a593Smuzhiyun if (ret)
1348*4882a593Smuzhiyun goto err_power_off;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1351*4882a593Smuzhiyun sd->internal_ops = &sc132gs_internal_ops;
1352*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1353*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1354*4882a593Smuzhiyun #endif
1355*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1356*4882a593Smuzhiyun sc132gs->pad.flags = MEDIA_PAD_FL_SOURCE;
1357*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1358*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &sc132gs->pad);
1359*4882a593Smuzhiyun if (ret < 0)
1360*4882a593Smuzhiyun goto err_power_off;
1361*4882a593Smuzhiyun #endif
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun memset(facing, 0, sizeof(facing));
1364*4882a593Smuzhiyun if (strcmp(sc132gs->module_facing, "back") == 0)
1365*4882a593Smuzhiyun facing[0] = 'b';
1366*4882a593Smuzhiyun else
1367*4882a593Smuzhiyun facing[0] = 'f';
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1370*4882a593Smuzhiyun sc132gs->module_index, facing,
1371*4882a593Smuzhiyun SC132GS_NAME, dev_name(sd->dev));
1372*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(sd);
1373*4882a593Smuzhiyun if (ret) {
1374*4882a593Smuzhiyun dev_err(dev, "v4l2 async register subdev failed\n");
1375*4882a593Smuzhiyun goto err_clean_entity;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun pm_runtime_set_active(dev);
1379*4882a593Smuzhiyun pm_runtime_enable(dev);
1380*4882a593Smuzhiyun pm_runtime_idle(dev);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun return 0;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun err_clean_entity:
1385*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1386*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1387*4882a593Smuzhiyun #endif
1388*4882a593Smuzhiyun err_power_off:
1389*4882a593Smuzhiyun __sc132gs_power_off(sc132gs);
1390*4882a593Smuzhiyun err_free_handler:
1391*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc132gs->ctrl_handler);
1392*4882a593Smuzhiyun err_destroy_mutex:
1393*4882a593Smuzhiyun mutex_destroy(&sc132gs->mutex);
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun return ret;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
sc132gs_remove(struct i2c_client * client)1398*4882a593Smuzhiyun static int sc132gs_remove(struct i2c_client *client)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1401*4882a593Smuzhiyun struct sc132gs *sc132gs = to_sc132gs(sd);
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1404*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1405*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1406*4882a593Smuzhiyun #endif
1407*4882a593Smuzhiyun v4l2_ctrl_handler_free(&sc132gs->ctrl_handler);
1408*4882a593Smuzhiyun mutex_destroy(&sc132gs->mutex);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1411*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&client->dev))
1412*4882a593Smuzhiyun __sc132gs_power_off(sc132gs);
1413*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun return 0;
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1419*4882a593Smuzhiyun static const struct of_device_id sc132gs_of_match[] = {
1420*4882a593Smuzhiyun { .compatible = "smartsens,sc132gs" },
1421*4882a593Smuzhiyun {},
1422*4882a593Smuzhiyun };
1423*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sc132gs_of_match);
1424*4882a593Smuzhiyun #endif
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun static const struct i2c_device_id sc132gs_match_id[] = {
1427*4882a593Smuzhiyun { "smartsens,sc132gs", 0 },
1428*4882a593Smuzhiyun { },
1429*4882a593Smuzhiyun };
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun static struct i2c_driver sc132gs_i2c_driver = {
1432*4882a593Smuzhiyun .driver = {
1433*4882a593Smuzhiyun .name = SC132GS_NAME,
1434*4882a593Smuzhiyun .pm = &sc132gs_pm_ops,
1435*4882a593Smuzhiyun .of_match_table = of_match_ptr(sc132gs_of_match),
1436*4882a593Smuzhiyun },
1437*4882a593Smuzhiyun .probe = &sc132gs_probe,
1438*4882a593Smuzhiyun .remove = &sc132gs_remove,
1439*4882a593Smuzhiyun .id_table = sc132gs_match_id,
1440*4882a593Smuzhiyun };
1441*4882a593Smuzhiyun
sensor_mod_init(void)1442*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun return i2c_add_driver(&sc132gs_i2c_driver);
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun
sensor_mod_exit(void)1447*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun i2c_del_driver(&sc132gs_i2c_driver);
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1453*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun MODULE_DESCRIPTION("Smartsens sc132gs sensor driver");
1456*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1457