xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/ov9281.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ov9281 driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 Fuzhou Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun  * V0.0X01.0X02 fix mclk issue when probe multiple camera.
7*4882a593Smuzhiyun  * V0.0X01.0X03 add enum_frame_interval function.
8*4882a593Smuzhiyun  * V0.0X01.0X04 add quick stream on/off
9*4882a593Smuzhiyun  * V0.0X01.0X05 add function g_mbus_config
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <linux/sysfs.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
23*4882a593Smuzhiyun #include <media/media-entity.h>
24*4882a593Smuzhiyun #include <media/v4l2-async.h>
25*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
26*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
27*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
28*4882a593Smuzhiyun #include <linux/version.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define DRIVER_VERSION			KERNEL_VERSION(0, 0x01, 0x5)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
33*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN		V4L2_CID_GAIN
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define OV9281_LINK_FREQ_400MHZ		400000000
37*4882a593Smuzhiyun /* pixel rate = link frequency * 2 * lanes / BITS_PER_SAMPLE */
38*4882a593Smuzhiyun #define OV9281_PIXEL_RATE		(OV9281_LINK_FREQ_400MHZ * 2 * 2 / 10)
39*4882a593Smuzhiyun #define OV9281_XVCLK_FREQ		24000000
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define CHIP_ID				0x9281
42*4882a593Smuzhiyun #define OV9281_REG_CHIP_ID		0x300a
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define OV9281_REG_CTRL_MODE		0x0100
45*4882a593Smuzhiyun #define OV9281_MODE_SW_STANDBY		0x0
46*4882a593Smuzhiyun #define OV9281_MODE_STREAMING		BIT(0)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define OV9281_REG_EXPOSURE		0x3500
49*4882a593Smuzhiyun #define	OV9281_EXPOSURE_MIN		4
50*4882a593Smuzhiyun #define	OV9281_EXPOSURE_STEP		1
51*4882a593Smuzhiyun #define OV9281_VTS_MAX			0x7fff
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define OV9281_REG_GAIN_H		0x3508
54*4882a593Smuzhiyun #define OV9281_REG_GAIN_L		0x3509
55*4882a593Smuzhiyun #define OV9281_GAIN_H_MASK		0x07
56*4882a593Smuzhiyun #define OV9281_GAIN_H_SHIFT		8
57*4882a593Smuzhiyun #define OV9281_GAIN_L_MASK		0xff
58*4882a593Smuzhiyun #define OV9281_GAIN_MIN			0x10
59*4882a593Smuzhiyun #define OV9281_GAIN_MAX			0xf8
60*4882a593Smuzhiyun #define OV9281_GAIN_STEP		1
61*4882a593Smuzhiyun #define OV9281_GAIN_DEFAULT		0x10
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define OV9281_REG_TEST_PATTERN		0x5e00
64*4882a593Smuzhiyun #define OV9281_TEST_PATTERN_ENABLE	0x80
65*4882a593Smuzhiyun #define OV9281_TEST_PATTERN_DISABLE	0x0
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define OV9281_REG_VTS			0x380e
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define OV9281_AEC_STROBE_REG		0x3927
70*4882a593Smuzhiyun #define OV9281_AEC_STROBE_REG_H		0x3927
71*4882a593Smuzhiyun #define OV9281_AEC_STROBE_REG_L		0x3928
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define OV9282_AEC_GROUP_UPDATE_ADDRESS		0x3208
74*4882a593Smuzhiyun #define OV9282_AEC_GROUP_UPDATE_START_DATA	0x00
75*4882a593Smuzhiyun #define OV9282_AEC_GROUP_UPDATE_END_DATA	0x10
76*4882a593Smuzhiyun #define OV9282_AEC_GROUP_UPDATE_END_LAUNCH	0xA0
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define REG_NULL			0xFFFF
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define OV9281_REG_VALUE_08BIT		1
81*4882a593Smuzhiyun #define OV9281_REG_VALUE_16BIT		2
82*4882a593Smuzhiyun #define OV9281_REG_VALUE_24BIT		3
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define OV9281_LANES			2
85*4882a593Smuzhiyun #define OV9281_BITS_PER_SAMPLE		10
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT	"rockchip,camera_default"
88*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP	"rockchip,camera_sleep"
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define OV9281_NAME			"ov9281"
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun //for SL
94*4882a593Smuzhiyun #define OV9282_FPS		30
95*4882a593Smuzhiyun #define OV9282_FLIP_ENABLE	1
96*4882a593Smuzhiyun #define EXP_DEFAULT_TIME_US	3000
97*4882a593Smuzhiyun #define OV9282_DEFAULT_GAIN	1
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define OV9282_VTS_30_FPS	0xe48
100*4882a593Smuzhiyun #define OV9282_HTS_30_FPS	0x2d8
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define FPS_HTS_MODE		1
103*4882a593Smuzhiyun #if FPS_HTS_MODE
104*4882a593Smuzhiyun #define OV9282_VTS		OV9282_VTS_30_FPS
105*4882a593Smuzhiyun #define OV9282_HTS		(OV9282_HTS_30_FPS * 30 / OV9282_FPS)
106*4882a593Smuzhiyun #else
107*4882a593Smuzhiyun #define OV9282_VTS		(OV9282_HTS_30_FPS * 30 / OV9282_FPS)
108*4882a593Smuzhiyun #define OV9282_HTS		OV9282_VTS_30_FPS
109*4882a593Smuzhiyun #endif
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define TIME_MS			1000
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define OV9282_EXP_TIME_REG	((uint16_t)(EXP_DEFAULT_TIME_US / 1000 * \
114*4882a593Smuzhiyun 				OV9282_FPS * OV9282_VTS / TIME_MS) << 4)
115*4882a593Smuzhiyun #define OV9282_STROBE_TIME_REG	(OV9282_EXP_TIME_REG >> 4)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static const char * const ov9281_supply_names[] = {
119*4882a593Smuzhiyun 	"avdd",		/* Analog power */
120*4882a593Smuzhiyun 	"dovdd",	/* Digital I/O power */
121*4882a593Smuzhiyun 	"dvdd",		/* Digital core power */
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define OV9281_NUM_SUPPLIES ARRAY_SIZE(ov9281_supply_names)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun struct regval {
127*4882a593Smuzhiyun 	u16 addr;
128*4882a593Smuzhiyun 	u8 val;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun struct ov9281_mode {
132*4882a593Smuzhiyun 	u32 width;
133*4882a593Smuzhiyun 	u32 height;
134*4882a593Smuzhiyun 	struct v4l2_fract max_fps;
135*4882a593Smuzhiyun 	u32 hts_def;
136*4882a593Smuzhiyun 	u32 vts_def;
137*4882a593Smuzhiyun 	u32 exp_def;
138*4882a593Smuzhiyun 	const struct regval *reg_list;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun struct ov9281 {
142*4882a593Smuzhiyun 	struct i2c_client	*client;
143*4882a593Smuzhiyun 	struct clk		*xvclk;
144*4882a593Smuzhiyun 	struct gpio_desc	*reset_gpio;
145*4882a593Smuzhiyun 	struct gpio_desc	*pwdn_gpio;
146*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[OV9281_NUM_SUPPLIES];
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	struct pinctrl		*pinctrl;
149*4882a593Smuzhiyun 	struct pinctrl_state	*pins_default;
150*4882a593Smuzhiyun 	struct pinctrl_state	*pins_sleep;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	struct v4l2_subdev	subdev;
153*4882a593Smuzhiyun 	struct media_pad	pad;
154*4882a593Smuzhiyun 	struct v4l2_ctrl_handler ctrl_handler;
155*4882a593Smuzhiyun 	struct v4l2_ctrl	*exposure;
156*4882a593Smuzhiyun 	struct v4l2_ctrl	*anal_gain;
157*4882a593Smuzhiyun 	struct v4l2_ctrl	*digi_gain;
158*4882a593Smuzhiyun 	struct v4l2_ctrl	*hblank;
159*4882a593Smuzhiyun 	struct v4l2_ctrl	*vblank;
160*4882a593Smuzhiyun 	struct v4l2_ctrl	*test_pattern;
161*4882a593Smuzhiyun 	struct v4l2_ctrl	*strobe;
162*4882a593Smuzhiyun 	struct mutex		mutex;
163*4882a593Smuzhiyun 	bool			streaming;
164*4882a593Smuzhiyun 	bool			power_on;
165*4882a593Smuzhiyun 	bool			is_thunderboot;
166*4882a593Smuzhiyun 	bool			is_thunderboot_ng;
167*4882a593Smuzhiyun 	bool			is_first_streamoff;
168*4882a593Smuzhiyun 	const struct ov9281_mode *cur_mode;
169*4882a593Smuzhiyun 	u32			module_index;
170*4882a593Smuzhiyun 	const char		*module_facing;
171*4882a593Smuzhiyun 	const char		*module_name;
172*4882a593Smuzhiyun 	const char		*len_name;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define to_ov9281(sd) container_of(sd, struct ov9281, subdev)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun  * Xclk 24Mhz
179*4882a593Smuzhiyun  */
180*4882a593Smuzhiyun static const struct regval ov9281_global_regs[] = {
181*4882a593Smuzhiyun 	{REG_NULL, 0x00},
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun  * Xclk 24Mhz
186*4882a593Smuzhiyun  * max_framerate 120fps
187*4882a593Smuzhiyun  * mipi_datarate per lane 800Mbps
188*4882a593Smuzhiyun  */
189*4882a593Smuzhiyun static const struct regval ov9281_1280x800_regs[] = {
190*4882a593Smuzhiyun 	{0x0103, 0x01},
191*4882a593Smuzhiyun 	{0x0302, 0x32},
192*4882a593Smuzhiyun 	{0x030d, 0x50},
193*4882a593Smuzhiyun 	{0x030e, 0x02},
194*4882a593Smuzhiyun 	{0x3001, 0x00},
195*4882a593Smuzhiyun 	{0x3004, 0x00},
196*4882a593Smuzhiyun 	{0x3005, 0x00},
197*4882a593Smuzhiyun 	{0x3006, 0x04},
198*4882a593Smuzhiyun 	{0x3011, 0x0a},
199*4882a593Smuzhiyun 	{0x3013, 0x18},
200*4882a593Smuzhiyun 	{0x3022, 0x01},
201*4882a593Smuzhiyun 	{0x3023, 0x00},
202*4882a593Smuzhiyun 	{0x302c, 0x00},
203*4882a593Smuzhiyun 	{0x302f, 0x00},
204*4882a593Smuzhiyun 	{0x3030, 0x04},
205*4882a593Smuzhiyun 	{0x3039, 0x32},
206*4882a593Smuzhiyun 	{0x303a, 0x00},
207*4882a593Smuzhiyun 	{0x303f, 0x01},
208*4882a593Smuzhiyun 	{0x3500, 0x00},
209*4882a593Smuzhiyun 	{0x3501, 0x2a},
210*4882a593Smuzhiyun 	{0x3502, 0x90},
211*4882a593Smuzhiyun 	{0x3503, 0x08},
212*4882a593Smuzhiyun 	{0x3505, 0x8c},
213*4882a593Smuzhiyun 	{0x3507, 0x03},
214*4882a593Smuzhiyun 	{0x3508, 0x00},
215*4882a593Smuzhiyun 	{0x3509, 0x10},
216*4882a593Smuzhiyun 	{0x3610, 0x80},
217*4882a593Smuzhiyun 	{0x3611, 0xa0},
218*4882a593Smuzhiyun 	{0x3620, 0x6f},
219*4882a593Smuzhiyun 	{0x3632, 0x56},
220*4882a593Smuzhiyun 	{0x3633, 0x78},
221*4882a593Smuzhiyun 	{0x3662, 0x05},
222*4882a593Smuzhiyun 	{0x3666, 0x00},
223*4882a593Smuzhiyun 	{0x366f, 0x5a},
224*4882a593Smuzhiyun 	{0x3680, 0x84},
225*4882a593Smuzhiyun 	{0x3712, 0x80},
226*4882a593Smuzhiyun 	{0x372d, 0x22},
227*4882a593Smuzhiyun 	{0x3731, 0x80},
228*4882a593Smuzhiyun 	{0x3732, 0x30},
229*4882a593Smuzhiyun 	{0x3778, 0x00},
230*4882a593Smuzhiyun 	{0x377d, 0x22},
231*4882a593Smuzhiyun 	{0x3788, 0x02},
232*4882a593Smuzhiyun 	{0x3789, 0xa4},
233*4882a593Smuzhiyun 	{0x378a, 0x00},
234*4882a593Smuzhiyun 	{0x378b, 0x4a},
235*4882a593Smuzhiyun 	{0x3799, 0x20},
236*4882a593Smuzhiyun 	{0x3800, 0x00},
237*4882a593Smuzhiyun 	{0x3801, 0x00},
238*4882a593Smuzhiyun 	{0x3802, 0x00},
239*4882a593Smuzhiyun 	{0x3803, 0x00},
240*4882a593Smuzhiyun 	{0x3804, 0x05},
241*4882a593Smuzhiyun 	{0x3805, 0x0f},
242*4882a593Smuzhiyun 	{0x3806, 0x03},
243*4882a593Smuzhiyun 	{0x3807, 0x2f},
244*4882a593Smuzhiyun 	{0x3808, 0x05},
245*4882a593Smuzhiyun 	{0x3809, 0x00},
246*4882a593Smuzhiyun 	{0x380a, 0x03},
247*4882a593Smuzhiyun 	{0x380b, 0x20},
248*4882a593Smuzhiyun 	{0x380c, 0x02},
249*4882a593Smuzhiyun 	{0x380d, 0xd8},
250*4882a593Smuzhiyun 	{0x380e, 0x03},
251*4882a593Smuzhiyun 	{0x380f, 0x8e},
252*4882a593Smuzhiyun 	{0x3810, 0x00},
253*4882a593Smuzhiyun 	{0x3811, 0x08},
254*4882a593Smuzhiyun 	{0x3812, 0x00},
255*4882a593Smuzhiyun 	{0x3813, 0x08},
256*4882a593Smuzhiyun 	{0x3814, 0x11},
257*4882a593Smuzhiyun 	{0x3815, 0x11},
258*4882a593Smuzhiyun 	{0x3820, 0x40},
259*4882a593Smuzhiyun 	{0x3821, 0x00},
260*4882a593Smuzhiyun 	{0x3881, 0x42},
261*4882a593Smuzhiyun 	{0x38b1, 0x00},
262*4882a593Smuzhiyun 	{0x3920, 0xff},
263*4882a593Smuzhiyun 	{0x4003, 0x40},
264*4882a593Smuzhiyun 	{0x4008, 0x04},
265*4882a593Smuzhiyun 	{0x4009, 0x0b},
266*4882a593Smuzhiyun 	{0x400c, 0x00},
267*4882a593Smuzhiyun 	{0x400d, 0x07},
268*4882a593Smuzhiyun 	{0x4010, 0x40},
269*4882a593Smuzhiyun 	{0x4043, 0x40},
270*4882a593Smuzhiyun 	{0x4307, 0x30},
271*4882a593Smuzhiyun 	{0x4317, 0x00},
272*4882a593Smuzhiyun 	{0x4501, 0x00},
273*4882a593Smuzhiyun 	{0x4507, 0x00},
274*4882a593Smuzhiyun 	{0x4509, 0x00},
275*4882a593Smuzhiyun 	{0x450a, 0x08},
276*4882a593Smuzhiyun 	{0x4601, 0x04},
277*4882a593Smuzhiyun 	{0x470f, 0x00},
278*4882a593Smuzhiyun 	{0x4f07, 0x00},
279*4882a593Smuzhiyun 	{0x4800, 0x00},
280*4882a593Smuzhiyun 	{0x5000, 0x9f},
281*4882a593Smuzhiyun 	{0x5001, 0x00},
282*4882a593Smuzhiyun 	{0x5e00, 0x00},
283*4882a593Smuzhiyun 	{0x5d00, 0x07},
284*4882a593Smuzhiyun 	{0x5d01, 0x00},
285*4882a593Smuzhiyun 	{REG_NULL, 0x00},
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static const struct regval ov9281_1280x800_30fps_regs[] = {
290*4882a593Smuzhiyun 	{0x0103, 0x01},/* software sleep */
291*4882a593Smuzhiyun 	{0x0100, 0x00},/* software reset */
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* use 20171222 strobe ok data ok */
294*4882a593Smuzhiyun 	{0x0302, 0x32},
295*4882a593Smuzhiyun 	{0x030d, 0x50},
296*4882a593Smuzhiyun 	{0x030e, 0x02},
297*4882a593Smuzhiyun 	{0x3001, 0x00},
298*4882a593Smuzhiyun 	{0x3004, 0x00},
299*4882a593Smuzhiyun 	{0x3005, 0x00},
300*4882a593Smuzhiyun 	{0x3011, 0x0a},
301*4882a593Smuzhiyun 	{0x3013, 0x18},
302*4882a593Smuzhiyun 	{0x3022, 0x01},
303*4882a593Smuzhiyun 	{0x3030, 0x10},
304*4882a593Smuzhiyun 	{0x3039, 0x32},
305*4882a593Smuzhiyun 	{0x303a, 0x00},
306*4882a593Smuzhiyun 	{0x3500, 0x00}, //exposure[19:16]
307*4882a593Smuzhiyun 	{0x3501, 0x2a}, //exposure[15:8]
308*4882a593Smuzhiyun 	{0x3502, 0x90}, //exposure[7:0]
309*4882a593Smuzhiyun 	{0x3503, 0x08}, //exposure change delay 1 frame,gain change select
310*4882a593Smuzhiyun 	{0x3505, 0x8c},
311*4882a593Smuzhiyun 	{0x3507, 0x03},
312*4882a593Smuzhiyun 	{0x3508, 0x00},
313*4882a593Smuzhiyun 	{0x3509, ((OV9282_DEFAULT_GAIN & 0x0f) << 4)}, //gain   (gain<<4)
314*4882a593Smuzhiyun 	{0x3610, 0x80},
315*4882a593Smuzhiyun 	{0x3611, 0xa0},
316*4882a593Smuzhiyun 	{0x3620, 0x6f},
317*4882a593Smuzhiyun 	{0x3632, 0x56},
318*4882a593Smuzhiyun 	{0x3633, 0x78},
319*4882a593Smuzhiyun 	{0x3662, 0x05},
320*4882a593Smuzhiyun 	{0x3666, 0x00},
321*4882a593Smuzhiyun 	{0x366f, 0x5a},
322*4882a593Smuzhiyun 	{0x3680, 0x84},
323*4882a593Smuzhiyun 	{0x3712, 0x80},
324*4882a593Smuzhiyun 	{0x372d, 0x22},
325*4882a593Smuzhiyun 	{0x3731, 0x80},
326*4882a593Smuzhiyun 	{0x3732, 0x30},
327*4882a593Smuzhiyun 	{0x3778, 0x00},
328*4882a593Smuzhiyun 	{0x377d, 0x22},
329*4882a593Smuzhiyun 	{0x3788, 0x02},
330*4882a593Smuzhiyun 	{0x3789, 0xa4},
331*4882a593Smuzhiyun 	{0x378a, 0x00},
332*4882a593Smuzhiyun 	{0x378b, 0x4a},
333*4882a593Smuzhiyun 	{0x3799, 0x20},
334*4882a593Smuzhiyun 	{0x3800, 0x00},
335*4882a593Smuzhiyun 	{0x3801, 0x00},
336*4882a593Smuzhiyun 	{0x3802, 0x00},
337*4882a593Smuzhiyun 	{0x3803, 0x00},
338*4882a593Smuzhiyun 	{0x3804, 0x05},
339*4882a593Smuzhiyun 	{0x3805, 0x0f},
340*4882a593Smuzhiyun 	{0x3806, 0x03},
341*4882a593Smuzhiyun 	{0x3807, 0x2f},
342*4882a593Smuzhiyun 	{0x3808, 0x05},
343*4882a593Smuzhiyun 	{0x3809, 0x00},
344*4882a593Smuzhiyun 	{0x380a, 0x03}, /* 1280x800 output */
345*4882a593Smuzhiyun 	{0x380b, 0x20},
346*4882a593Smuzhiyun 	{0x380c, (OV9282_HTS >> 8)},
347*4882a593Smuzhiyun 	{0x380d, (OV9282_HTS & 0xff)},
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	{0x380e, OV9282_VTS >> 8},
350*4882a593Smuzhiyun 	{0x380f, OV9282_VTS & 0xff},
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	{0x3810, 0x00},
353*4882a593Smuzhiyun 	{0x3811, 0x08},
354*4882a593Smuzhiyun 	{0x3812, 0x00},
355*4882a593Smuzhiyun 	{0x3813, 0x08}, /* 1280x800 v offset */
356*4882a593Smuzhiyun 	{0x3814, 0x11},
357*4882a593Smuzhiyun 	{0x3815, 0x11},
358*4882a593Smuzhiyun #if OV9282_FLIP_ENABLE
359*4882a593Smuzhiyun 	{0x3820, 0x40},
360*4882a593Smuzhiyun 	{0x3821, 0x04},
361*4882a593Smuzhiyun #else
362*4882a593Smuzhiyun 	{0x3820, 0x44},
363*4882a593Smuzhiyun 	{0x3821, 0x00},
364*4882a593Smuzhiyun #endif
365*4882a593Smuzhiyun 	{0x3881, 0x42},
366*4882a593Smuzhiyun 	{0x38b1, 0x00},
367*4882a593Smuzhiyun 	{0x3920, 0xff},
368*4882a593Smuzhiyun 	{0x4003, 0x40},
369*4882a593Smuzhiyun 	{0x4008, 0x04},
370*4882a593Smuzhiyun 	{0x4009, 0x0b},
371*4882a593Smuzhiyun 	{0x400c, 0x00},
372*4882a593Smuzhiyun 	{0x400d, 0x07},
373*4882a593Smuzhiyun 	{0x4010, 0x40},
374*4882a593Smuzhiyun 	{0x4043, 0x40},
375*4882a593Smuzhiyun 	{0x4307, 0x30},
376*4882a593Smuzhiyun 	{0x4317, 0x00},
377*4882a593Smuzhiyun 	{0x4501, 0x00},
378*4882a593Smuzhiyun 	{0x4507, 0x00},
379*4882a593Smuzhiyun 	{0x4509, 0x00},
380*4882a593Smuzhiyun 	{0x450a, 0x08},
381*4882a593Smuzhiyun 	{0x4601, 0x04},
382*4882a593Smuzhiyun 	{0x470f, 0x00},
383*4882a593Smuzhiyun 	{0x4f07, 0x00},
384*4882a593Smuzhiyun 	{0x4800, 0x00},
385*4882a593Smuzhiyun 	{0x5000, 0x9f},
386*4882a593Smuzhiyun 	{0x5001, 0x00},
387*4882a593Smuzhiyun 	{0x5e00, 0x00},  //color bar
388*4882a593Smuzhiyun 	{0x5d00, 0x07},
389*4882a593Smuzhiyun 	{0x5d01, 0x00},
390*4882a593Smuzhiyun 	/* for vsync width 630us */
391*4882a593Smuzhiyun 	{0x4311, 0xc8},
392*4882a593Smuzhiyun 	{0x4312, 0x00},
393*4882a593Smuzhiyun 	//{0x0100, 0x01},
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* for strobe */
396*4882a593Smuzhiyun 	{0x3006, 0x0a},
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	/* exposure control */
399*4882a593Smuzhiyun 	{0x3500, 0x00},				//exposure[19:16]
400*4882a593Smuzhiyun 	{0x3501, OV9282_EXP_TIME_REG >> 8},	//exposure[15:8]
401*4882a593Smuzhiyun 	{0x3502, OV9282_EXP_TIME_REG & 0xff},	//exposure[7:0]  //low4 bit fraction bit
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* for strobe control */
404*4882a593Smuzhiyun 	//{0x3921,0x00},  //bit[7] shift direction, default 0 positive
405*4882a593Smuzhiyun 	{0x3924, 0x00},  //strobe shift[7:0]
406*4882a593Smuzhiyun 	{0x3925, 0x00},  //span[31:24]
407*4882a593Smuzhiyun 	{0x3926, 0x00},  //span[23:16]
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	{0x3927, OV9282_STROBE_TIME_REG >> 8},	//span[15:8]
410*4882a593Smuzhiyun 	{0x3928, OV9282_STROBE_TIME_REG & 0xff},//span[7:0]  exposure 0xa4
411*4882a593Smuzhiyun 	{REG_NULL, 0x00},
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static const struct ov9281_mode supported_modes[] = {
415*4882a593Smuzhiyun 	{
416*4882a593Smuzhiyun 		.width = 1280,
417*4882a593Smuzhiyun 		.height = 800,
418*4882a593Smuzhiyun 		.max_fps = {
419*4882a593Smuzhiyun 			.numerator = 10000,
420*4882a593Smuzhiyun 			.denominator = 300000,
421*4882a593Smuzhiyun 		},
422*4882a593Smuzhiyun 		.exp_def = 0x0320,
423*4882a593Smuzhiyun 		.hts_def = 0x02d8,
424*4882a593Smuzhiyun 		.vts_def = 0x0e48,
425*4882a593Smuzhiyun 		.reg_list = ov9281_1280x800_30fps_regs,
426*4882a593Smuzhiyun 	},
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	{
429*4882a593Smuzhiyun 		.width = 1280,
430*4882a593Smuzhiyun 		.height = 800,
431*4882a593Smuzhiyun 		.max_fps = {
432*4882a593Smuzhiyun 			.numerator = 10000,
433*4882a593Smuzhiyun 			.denominator = 1200000,
434*4882a593Smuzhiyun 		},
435*4882a593Smuzhiyun 		.exp_def = 0x0320,
436*4882a593Smuzhiyun 		.hts_def = 0x0b60,//0x2d8*4
437*4882a593Smuzhiyun 		.vts_def = 0x038e,
438*4882a593Smuzhiyun 		.reg_list = ov9281_1280x800_regs,
439*4882a593Smuzhiyun 	},
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
443*4882a593Smuzhiyun 	OV9281_LINK_FREQ_400MHZ
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static const char * const ov9281_test_pattern_menu[] = {
447*4882a593Smuzhiyun 	"Disabled",
448*4882a593Smuzhiyun 	"Vertical Color Bar Type 1",
449*4882a593Smuzhiyun 	"Vertical Color Bar Type 2",
450*4882a593Smuzhiyun 	"Vertical Color Bar Type 3",
451*4882a593Smuzhiyun 	"Vertical Color Bar Type 4"
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun /* Write registers up to 4 at a time */
ov9281_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)455*4882a593Smuzhiyun static int ov9281_write_reg(struct i2c_client *client, u16 reg,
456*4882a593Smuzhiyun 			    u32 len, u32 val)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	u32 buf_i, val_i;
459*4882a593Smuzhiyun 	u8 buf[6];
460*4882a593Smuzhiyun 	u8 *val_p;
461*4882a593Smuzhiyun 	__be32 val_be;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (len > 4)
464*4882a593Smuzhiyun 		return -EINVAL;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	buf[0] = reg >> 8;
467*4882a593Smuzhiyun 	buf[1] = reg & 0xff;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	val_be = cpu_to_be32(val);
470*4882a593Smuzhiyun 	val_p = (u8 *)&val_be;
471*4882a593Smuzhiyun 	buf_i = 2;
472*4882a593Smuzhiyun 	val_i = 4 - len;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	while (val_i < 4)
475*4882a593Smuzhiyun 		buf[buf_i++] = val_p[val_i++];
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	if (i2c_master_send(client, buf, len + 2) != len + 2)
478*4882a593Smuzhiyun 		return -EIO;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	return 0;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
ov9281_write_array(struct i2c_client * client,const struct regval * regs)483*4882a593Smuzhiyun static int ov9281_write_array(struct i2c_client *client,
484*4882a593Smuzhiyun 			      const struct regval *regs)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	u32 i;
487*4882a593Smuzhiyun 	int ret = 0;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++)
490*4882a593Smuzhiyun 		ret = ov9281_write_reg(client, regs[i].addr,
491*4882a593Smuzhiyun 				       OV9281_REG_VALUE_08BIT, regs[i].val);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	return ret;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun /* Read registers up to 4 at a time */
ov9281_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)497*4882a593Smuzhiyun static int ov9281_read_reg(struct i2c_client *client, u16 reg, unsigned int len,
498*4882a593Smuzhiyun 			   u32 *val)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	struct i2c_msg msgs[2];
501*4882a593Smuzhiyun 	u8 *data_be_p;
502*4882a593Smuzhiyun 	__be32 data_be = 0;
503*4882a593Smuzhiyun 	__be16 reg_addr_be = cpu_to_be16(reg);
504*4882a593Smuzhiyun 	int ret;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	if (len > 4 || !len)
507*4882a593Smuzhiyun 		return -EINVAL;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	data_be_p = (u8 *)&data_be;
510*4882a593Smuzhiyun 	/* Write register address */
511*4882a593Smuzhiyun 	msgs[0].addr = client->addr;
512*4882a593Smuzhiyun 	msgs[0].flags = 0;
513*4882a593Smuzhiyun 	msgs[0].len = 2;
514*4882a593Smuzhiyun 	msgs[0].buf = (u8 *)&reg_addr_be;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	/* Read data from register */
517*4882a593Smuzhiyun 	msgs[1].addr = client->addr;
518*4882a593Smuzhiyun 	msgs[1].flags = I2C_M_RD;
519*4882a593Smuzhiyun 	msgs[1].len = len;
520*4882a593Smuzhiyun 	msgs[1].buf = &data_be_p[4 - len];
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
523*4882a593Smuzhiyun 	if (ret != ARRAY_SIZE(msgs))
524*4882a593Smuzhiyun 		return -EIO;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	*val = be32_to_cpu(data_be);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	return 0;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
ov9281_get_reso_dist(const struct ov9281_mode * mode,struct v4l2_mbus_framefmt * framefmt)531*4882a593Smuzhiyun static int ov9281_get_reso_dist(const struct ov9281_mode *mode,
532*4882a593Smuzhiyun 				struct v4l2_mbus_framefmt *framefmt)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	return abs(mode->width - framefmt->width) +
535*4882a593Smuzhiyun 	       abs(mode->height - framefmt->height);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun static const struct ov9281_mode *
ov9281_find_best_fit(struct v4l2_subdev_format * fmt)539*4882a593Smuzhiyun ov9281_find_best_fit(struct v4l2_subdev_format *fmt)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *framefmt = &fmt->format;
542*4882a593Smuzhiyun 	int dist;
543*4882a593Smuzhiyun 	int cur_best_fit = 0;
544*4882a593Smuzhiyun 	int cur_best_fit_dist = -1;
545*4882a593Smuzhiyun 	unsigned int i;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
548*4882a593Smuzhiyun 		dist = ov9281_get_reso_dist(&supported_modes[i], framefmt);
549*4882a593Smuzhiyun 		if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
550*4882a593Smuzhiyun 			cur_best_fit_dist = dist;
551*4882a593Smuzhiyun 			cur_best_fit = i;
552*4882a593Smuzhiyun 		}
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	return &supported_modes[cur_best_fit];
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
ov9281_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)558*4882a593Smuzhiyun static int ov9281_set_fmt(struct v4l2_subdev *sd,
559*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
560*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	struct ov9281 *ov9281 = to_ov9281(sd);
563*4882a593Smuzhiyun 	const struct ov9281_mode *mode;
564*4882a593Smuzhiyun 	s64 h_blank, vblank_def;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	mutex_lock(&ov9281->mutex);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	mode = ov9281_find_best_fit(fmt);
569*4882a593Smuzhiyun 	fmt->format.code = MEDIA_BUS_FMT_Y10_1X10;
570*4882a593Smuzhiyun 	fmt->format.width = mode->width;
571*4882a593Smuzhiyun 	fmt->format.height = mode->height;
572*4882a593Smuzhiyun 	fmt->format.field = V4L2_FIELD_NONE;
573*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
574*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
575*4882a593Smuzhiyun 		*v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
576*4882a593Smuzhiyun #else
577*4882a593Smuzhiyun 		mutex_unlock(&ov9281->mutex);
578*4882a593Smuzhiyun 		return -ENOTTY;
579*4882a593Smuzhiyun #endif
580*4882a593Smuzhiyun 	} else {
581*4882a593Smuzhiyun 		ov9281->cur_mode = mode;
582*4882a593Smuzhiyun 		h_blank = mode->hts_def - mode->width;
583*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(ov9281->hblank, h_blank,
584*4882a593Smuzhiyun 					 h_blank, 1, h_blank);
585*4882a593Smuzhiyun 		vblank_def = mode->vts_def - mode->height;
586*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(ov9281->vblank, vblank_def,
587*4882a593Smuzhiyun 					 OV9281_VTS_MAX - mode->height,
588*4882a593Smuzhiyun 					 1, vblank_def);
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	mutex_unlock(&ov9281->mutex);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	return 0;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
ov9281_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)596*4882a593Smuzhiyun static int ov9281_get_fmt(struct v4l2_subdev *sd,
597*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
598*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	struct ov9281 *ov9281 = to_ov9281(sd);
601*4882a593Smuzhiyun 	const struct ov9281_mode *mode = ov9281->cur_mode;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	mutex_lock(&ov9281->mutex);
604*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
605*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
606*4882a593Smuzhiyun 		fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
607*4882a593Smuzhiyun #else
608*4882a593Smuzhiyun 		mutex_unlock(&ov9281->mutex);
609*4882a593Smuzhiyun 		return -ENOTTY;
610*4882a593Smuzhiyun #endif
611*4882a593Smuzhiyun 	} else {
612*4882a593Smuzhiyun 		fmt->format.width = mode->width;
613*4882a593Smuzhiyun 		fmt->format.height = mode->height;
614*4882a593Smuzhiyun 		fmt->format.code = MEDIA_BUS_FMT_Y10_1X10;
615*4882a593Smuzhiyun 		fmt->format.field = V4L2_FIELD_NONE;
616*4882a593Smuzhiyun 	}
617*4882a593Smuzhiyun 	mutex_unlock(&ov9281->mutex);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	return 0;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
ov9281_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)622*4882a593Smuzhiyun static int ov9281_enum_mbus_code(struct v4l2_subdev *sd,
623*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
624*4882a593Smuzhiyun 				 struct v4l2_subdev_mbus_code_enum *code)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	if (code->index != 0)
627*4882a593Smuzhiyun 		return -EINVAL;
628*4882a593Smuzhiyun 	code->code = MEDIA_BUS_FMT_Y10_1X10;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	return 0;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
ov9281_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)633*4882a593Smuzhiyun static int ov9281_enum_frame_sizes(struct v4l2_subdev *sd,
634*4882a593Smuzhiyun 				   struct v4l2_subdev_pad_config *cfg,
635*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_size_enum *fse)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	if (fse->index >= ARRAY_SIZE(supported_modes))
638*4882a593Smuzhiyun 		return -EINVAL;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	if (fse->code != MEDIA_BUS_FMT_Y10_1X10)
641*4882a593Smuzhiyun 		return -EINVAL;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	fse->min_width  = supported_modes[fse->index].width;
644*4882a593Smuzhiyun 	fse->max_width  = supported_modes[fse->index].width;
645*4882a593Smuzhiyun 	fse->max_height = supported_modes[fse->index].height;
646*4882a593Smuzhiyun 	fse->min_height = supported_modes[fse->index].height;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	return 0;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
ov9281_enable_test_pattern(struct ov9281 * ov9281,u32 pattern)651*4882a593Smuzhiyun static int ov9281_enable_test_pattern(struct ov9281 *ov9281, u32 pattern)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	u32 val;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (pattern)
656*4882a593Smuzhiyun 		val = (pattern - 1) | OV9281_TEST_PATTERN_ENABLE;
657*4882a593Smuzhiyun 	else
658*4882a593Smuzhiyun 		val = OV9281_TEST_PATTERN_DISABLE;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	return ov9281_write_reg(ov9281->client, OV9281_REG_TEST_PATTERN,
661*4882a593Smuzhiyun 				OV9281_REG_VALUE_08BIT, val);
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
ov9281_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)664*4882a593Smuzhiyun static int ov9281_g_frame_interval(struct v4l2_subdev *sd,
665*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_interval *fi)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	struct ov9281 *ov9281 = to_ov9281(sd);
668*4882a593Smuzhiyun 	const struct ov9281_mode *mode = ov9281->cur_mode;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	fi->interval = mode->max_fps;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	return 0;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
ov9281_get_module_inf(struct ov9281 * ov9281,struct rkmodule_inf * inf)675*4882a593Smuzhiyun static void ov9281_get_module_inf(struct ov9281 *ov9281,
676*4882a593Smuzhiyun 				  struct rkmodule_inf *inf)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	memset(inf, 0, sizeof(*inf));
679*4882a593Smuzhiyun 	strlcpy(inf->base.sensor, OV9281_NAME, sizeof(inf->base.sensor));
680*4882a593Smuzhiyun 	strlcpy(inf->base.module, ov9281->module_name,
681*4882a593Smuzhiyun 		sizeof(inf->base.module));
682*4882a593Smuzhiyun 	strlcpy(inf->base.lens, ov9281->len_name, sizeof(inf->base.lens));
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
ov9281_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)685*4882a593Smuzhiyun static long ov9281_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	struct ov9281 *ov9281 = to_ov9281(sd);
688*4882a593Smuzhiyun 	long ret = 0;
689*4882a593Smuzhiyun 	u32 stream = 0;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	switch (cmd) {
692*4882a593Smuzhiyun 	case RKMODULE_GET_MODULE_INFO:
693*4882a593Smuzhiyun 		ov9281_get_module_inf(ov9281, (struct rkmodule_inf *)arg);
694*4882a593Smuzhiyun 		break;
695*4882a593Smuzhiyun 	case RKMODULE_SET_QUICK_STREAM:
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 		stream = *((u32 *)arg);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 		if (stream)
700*4882a593Smuzhiyun 			ret = ov9281_write_reg(ov9281->client, OV9281_REG_CTRL_MODE,
701*4882a593Smuzhiyun 				OV9281_REG_VALUE_08BIT, OV9281_MODE_STREAMING);
702*4882a593Smuzhiyun 		else
703*4882a593Smuzhiyun 			ret = ov9281_write_reg(ov9281->client, OV9281_REG_CTRL_MODE,
704*4882a593Smuzhiyun 				OV9281_REG_VALUE_08BIT, OV9281_MODE_SW_STANDBY);
705*4882a593Smuzhiyun 		break;
706*4882a593Smuzhiyun 	default:
707*4882a593Smuzhiyun 		ret = -ENOIOCTLCMD;
708*4882a593Smuzhiyun 		break;
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	return ret;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
ov9281_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)715*4882a593Smuzhiyun static long ov9281_compat_ioctl32(struct v4l2_subdev *sd,
716*4882a593Smuzhiyun 				  unsigned int cmd, unsigned long arg)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	void __user *up = compat_ptr(arg);
719*4882a593Smuzhiyun 	struct rkmodule_inf *inf;
720*4882a593Smuzhiyun 	struct rkmodule_awb_cfg *cfg;
721*4882a593Smuzhiyun 	long ret;
722*4882a593Smuzhiyun 	u32 stream = 0;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	switch (cmd) {
725*4882a593Smuzhiyun 	case RKMODULE_GET_MODULE_INFO:
726*4882a593Smuzhiyun 		inf = kzalloc(sizeof(*inf), GFP_KERNEL);
727*4882a593Smuzhiyun 		if (!inf) {
728*4882a593Smuzhiyun 			ret = -ENOMEM;
729*4882a593Smuzhiyun 			return ret;
730*4882a593Smuzhiyun 		}
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 		ret = ov9281_ioctl(sd, cmd, inf);
733*4882a593Smuzhiyun 		if (!ret)
734*4882a593Smuzhiyun 			ret = copy_to_user(up, inf, sizeof(*inf));
735*4882a593Smuzhiyun 		kfree(inf);
736*4882a593Smuzhiyun 		break;
737*4882a593Smuzhiyun 	case RKMODULE_AWB_CFG:
738*4882a593Smuzhiyun 		cfg = kzalloc(sizeof(*cfg), GFP_KERNEL);
739*4882a593Smuzhiyun 		if (!cfg) {
740*4882a593Smuzhiyun 			ret = -ENOMEM;
741*4882a593Smuzhiyun 			return ret;
742*4882a593Smuzhiyun 		}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 		ret = copy_from_user(cfg, up, sizeof(*cfg));
745*4882a593Smuzhiyun 		if (!ret)
746*4882a593Smuzhiyun 			ret = ov9281_ioctl(sd, cmd, cfg);
747*4882a593Smuzhiyun 		kfree(cfg);
748*4882a593Smuzhiyun 		break;
749*4882a593Smuzhiyun 	case RKMODULE_SET_QUICK_STREAM:
750*4882a593Smuzhiyun 		ret = copy_from_user(&stream, up, sizeof(u32));
751*4882a593Smuzhiyun 		if (!ret)
752*4882a593Smuzhiyun 			ret = ov9281_ioctl(sd, cmd, &stream);
753*4882a593Smuzhiyun 		break;
754*4882a593Smuzhiyun 	default:
755*4882a593Smuzhiyun 		ret = -ENOIOCTLCMD;
756*4882a593Smuzhiyun 		break;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	return ret;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun #endif
762*4882a593Smuzhiyun 
__ov9281_start_stream(struct ov9281 * ov9281)763*4882a593Smuzhiyun static int __ov9281_start_stream(struct ov9281 *ov9281)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun 	int ret;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	if (!ov9281->is_thunderboot) {
768*4882a593Smuzhiyun 		ret = ov9281_write_array(ov9281->client, ov9281->cur_mode->reg_list);
769*4882a593Smuzhiyun 		if (ret)
770*4882a593Smuzhiyun 			return ret;
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 	/* In case these controls are set before streaming */
773*4882a593Smuzhiyun 	mutex_unlock(&ov9281->mutex);
774*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_setup(&ov9281->ctrl_handler);
775*4882a593Smuzhiyun 	mutex_lock(&ov9281->mutex);
776*4882a593Smuzhiyun 	if (ret)
777*4882a593Smuzhiyun 		return ret;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	return ov9281_write_reg(ov9281->client, OV9281_REG_CTRL_MODE,
780*4882a593Smuzhiyun 				OV9281_REG_VALUE_08BIT, OV9281_MODE_STREAMING);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
__ov9281_stop_stream(struct ov9281 * ov9281)783*4882a593Smuzhiyun static int __ov9281_stop_stream(struct ov9281 *ov9281)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	if (ov9281->is_thunderboot)
786*4882a593Smuzhiyun 		ov9281->is_first_streamoff = true;
787*4882a593Smuzhiyun 	return ov9281_write_reg(ov9281->client, OV9281_REG_CTRL_MODE,
788*4882a593Smuzhiyun 				OV9281_REG_VALUE_08BIT, OV9281_MODE_SW_STANDBY);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
ov9281_s_stream(struct v4l2_subdev * sd,int on)791*4882a593Smuzhiyun static int ov9281_s_stream(struct v4l2_subdev *sd, int on)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	struct ov9281 *ov9281 = to_ov9281(sd);
794*4882a593Smuzhiyun 	struct i2c_client *client = ov9281->client;
795*4882a593Smuzhiyun 	int ret = 0;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	mutex_lock(&ov9281->mutex);
798*4882a593Smuzhiyun 	on = !!on;
799*4882a593Smuzhiyun 	if (on == ov9281->streaming)
800*4882a593Smuzhiyun 		goto unlock_and_return;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	if (on) {
803*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
804*4882a593Smuzhiyun 		if (ret < 0) {
805*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
806*4882a593Smuzhiyun 			goto unlock_and_return;
807*4882a593Smuzhiyun 		}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 		ret = __ov9281_start_stream(ov9281);
810*4882a593Smuzhiyun 		if (ret) {
811*4882a593Smuzhiyun 			v4l2_err(sd, "start stream failed while write regs\n");
812*4882a593Smuzhiyun 			pm_runtime_put(&client->dev);
813*4882a593Smuzhiyun 			goto unlock_and_return;
814*4882a593Smuzhiyun 		}
815*4882a593Smuzhiyun 	} else {
816*4882a593Smuzhiyun 		__ov9281_stop_stream(ov9281);
817*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	ov9281->streaming = on;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun unlock_and_return:
823*4882a593Smuzhiyun 	mutex_unlock(&ov9281->mutex);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	return ret;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
ov9281_s_power(struct v4l2_subdev * sd,int on)828*4882a593Smuzhiyun static int ov9281_s_power(struct v4l2_subdev *sd, int on)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct ov9281 *ov9281 = to_ov9281(sd);
831*4882a593Smuzhiyun 	struct i2c_client *client = ov9281->client;
832*4882a593Smuzhiyun 	int ret = 0;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	mutex_lock(&ov9281->mutex);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	/* If the power state is not modified - no work to do. */
837*4882a593Smuzhiyun 	if (ov9281->power_on == !!on)
838*4882a593Smuzhiyun 		goto unlock_and_return;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	if (on) {
841*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
842*4882a593Smuzhiyun 		if (ret < 0) {
843*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
844*4882a593Smuzhiyun 			goto unlock_and_return;
845*4882a593Smuzhiyun 		}
846*4882a593Smuzhiyun 		ret = ov9281_write_array(ov9281->client, ov9281_global_regs);
847*4882a593Smuzhiyun 		if (ret) {
848*4882a593Smuzhiyun 			v4l2_err(sd, "could not set init registers\n");
849*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
850*4882a593Smuzhiyun 			goto unlock_and_return;
851*4882a593Smuzhiyun 		}
852*4882a593Smuzhiyun 		ov9281->power_on = true;
853*4882a593Smuzhiyun 	} else {
854*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
855*4882a593Smuzhiyun 		ov9281->power_on = false;
856*4882a593Smuzhiyun 	}
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun unlock_and_return:
859*4882a593Smuzhiyun 	mutex_unlock(&ov9281->mutex);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	return ret;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
ov9281_cal_delay(u32 cycles)865*4882a593Smuzhiyun static inline u32 ov9281_cal_delay(u32 cycles)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun 	return DIV_ROUND_UP(cycles, OV9281_XVCLK_FREQ / 1000 / 1000);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun 
__ov9281_power_on(struct ov9281 * ov9281)870*4882a593Smuzhiyun static int __ov9281_power_on(struct ov9281 *ov9281)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	int ret;
873*4882a593Smuzhiyun 	u32 delay_us;
874*4882a593Smuzhiyun 	struct device *dev = &ov9281->client->dev;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	/* No need when thunderboot. */
877*4882a593Smuzhiyun 	if (ov9281->is_thunderboot) {
878*4882a593Smuzhiyun 		return 0;
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(ov9281->pins_default)) {
882*4882a593Smuzhiyun 		ret = pinctrl_select_state(ov9281->pinctrl,
883*4882a593Smuzhiyun 					   ov9281->pins_default);
884*4882a593Smuzhiyun 		if (ret < 0)
885*4882a593Smuzhiyun 			dev_err(dev, "could not set pins\n");
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	ret = clk_set_rate(ov9281->xvclk, OV9281_XVCLK_FREQ);
889*4882a593Smuzhiyun 	if (ret < 0)
890*4882a593Smuzhiyun 		dev_warn(dev, "Failed to set xvclk rate (24MHz)\n");
891*4882a593Smuzhiyun 	if (clk_get_rate(ov9281->xvclk) != OV9281_XVCLK_FREQ)
892*4882a593Smuzhiyun 		dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
893*4882a593Smuzhiyun 	ret = clk_prepare_enable(ov9281->xvclk);
894*4882a593Smuzhiyun 	if (ret < 0) {
895*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable xvclk\n");
896*4882a593Smuzhiyun 		return ret;
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	if (!IS_ERR(ov9281->reset_gpio))
900*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ov9281->reset_gpio, 0);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	ret = regulator_bulk_enable(OV9281_NUM_SUPPLIES, ov9281->supplies);
903*4882a593Smuzhiyun 	if (ret < 0) {
904*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable regulators\n");
905*4882a593Smuzhiyun 		goto disable_clk;
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	if (!IS_ERR(ov9281->reset_gpio))
909*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ov9281->reset_gpio, 1);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	usleep_range(500, 1000);
912*4882a593Smuzhiyun 	if (!IS_ERR(ov9281->pwdn_gpio))
913*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ov9281->pwdn_gpio, 1);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	/* 8192 cycles prior to first SCCB transaction */
916*4882a593Smuzhiyun 	delay_us = ov9281_cal_delay(8192);
917*4882a593Smuzhiyun 	usleep_range(delay_us, delay_us * 2);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	return 0;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun disable_clk:
922*4882a593Smuzhiyun 	clk_disable_unprepare(ov9281->xvclk);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	return ret;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun 
__ov9281_power_off(struct ov9281 * ov9281)927*4882a593Smuzhiyun static void __ov9281_power_off(struct ov9281 *ov9281)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	int ret;
930*4882a593Smuzhiyun 	struct device *dev = &ov9281->client->dev;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	if (ov9281->is_thunderboot) {
933*4882a593Smuzhiyun 		if (ov9281->is_first_streamoff) {
934*4882a593Smuzhiyun 			ov9281->is_thunderboot = false;
935*4882a593Smuzhiyun 			ov9281->is_first_streamoff = false;
936*4882a593Smuzhiyun 		} else {
937*4882a593Smuzhiyun 			return;
938*4882a593Smuzhiyun 		}
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	if (!IS_ERR(ov9281->pwdn_gpio))
942*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ov9281->pwdn_gpio, 0);
943*4882a593Smuzhiyun 	clk_disable_unprepare(ov9281->xvclk);
944*4882a593Smuzhiyun 	if (!IS_ERR(ov9281->reset_gpio))
945*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ov9281->reset_gpio, 0);
946*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(ov9281->pins_sleep)) {
947*4882a593Smuzhiyun 		ret = pinctrl_select_state(ov9281->pinctrl,
948*4882a593Smuzhiyun 					   ov9281->pins_sleep);
949*4882a593Smuzhiyun 		if (ret < 0)
950*4882a593Smuzhiyun 			dev_dbg(dev, "could not set pins\n");
951*4882a593Smuzhiyun 	}
952*4882a593Smuzhiyun 	regulator_bulk_disable(OV9281_NUM_SUPPLIES, ov9281->supplies);
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun 
ov9281_runtime_resume(struct device * dev)955*4882a593Smuzhiyun static int ov9281_runtime_resume(struct device *dev)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
958*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
959*4882a593Smuzhiyun 	struct ov9281 *ov9281 = to_ov9281(sd);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	return __ov9281_power_on(ov9281);
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun 
ov9281_runtime_suspend(struct device * dev)964*4882a593Smuzhiyun static int ov9281_runtime_suspend(struct device *dev)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
967*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
968*4882a593Smuzhiyun 	struct ov9281 *ov9281 = to_ov9281(sd);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	__ov9281_power_off(ov9281);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	return 0;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
ov9281_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)976*4882a593Smuzhiyun static int ov9281_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun 	struct ov9281 *ov9281 = to_ov9281(sd);
979*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *try_fmt =
980*4882a593Smuzhiyun 				v4l2_subdev_get_try_format(sd, fh->pad, 0);
981*4882a593Smuzhiyun 	const struct ov9281_mode *def_mode = &supported_modes[0];
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	mutex_lock(&ov9281->mutex);
984*4882a593Smuzhiyun 	/* Initialize try_fmt */
985*4882a593Smuzhiyun 	try_fmt->width = def_mode->width;
986*4882a593Smuzhiyun 	try_fmt->height = def_mode->height;
987*4882a593Smuzhiyun 	try_fmt->code = MEDIA_BUS_FMT_Y10_1X10;
988*4882a593Smuzhiyun 	try_fmt->field = V4L2_FIELD_NONE;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	mutex_unlock(&ov9281->mutex);
991*4882a593Smuzhiyun 	/* No crop or compose */
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	return 0;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun #endif
996*4882a593Smuzhiyun 
ov9281_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)997*4882a593Smuzhiyun static int ov9281_enum_frame_interval(struct v4l2_subdev *sd,
998*4882a593Smuzhiyun 				      struct v4l2_subdev_pad_config *cfg,
999*4882a593Smuzhiyun 				      struct v4l2_subdev_frame_interval_enum *fie)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	if (fie->index >= ARRAY_SIZE(supported_modes))
1002*4882a593Smuzhiyun 		return -EINVAL;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	if (fie->code != MEDIA_BUS_FMT_Y10_1X10)
1005*4882a593Smuzhiyun 		return -EINVAL;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	fie->width = supported_modes[fie->index].width;
1008*4882a593Smuzhiyun 	fie->height = supported_modes[fie->index].height;
1009*4882a593Smuzhiyun 	fie->interval = supported_modes[fie->index].max_fps;
1010*4882a593Smuzhiyun 	return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun 
ov9281_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)1013*4882a593Smuzhiyun static int ov9281_g_mbus_config(struct v4l2_subdev *sd, unsigned int pad_id,
1014*4882a593Smuzhiyun 				struct v4l2_mbus_config *config)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun 	u32 val = 0;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	val = 1 << (OV9281_LANES - 1) |
1019*4882a593Smuzhiyun 	      V4L2_MBUS_CSI2_CHANNEL_0 |
1020*4882a593Smuzhiyun 	      V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
1021*4882a593Smuzhiyun 	config->type = V4L2_MBUS_CSI2_DPHY;
1022*4882a593Smuzhiyun 	config->flags = val;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	return 0;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun static const struct dev_pm_ops ov9281_pm_ops = {
1028*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(ov9281_runtime_suspend,
1029*4882a593Smuzhiyun 			   ov9281_runtime_resume, NULL)
1030*4882a593Smuzhiyun };
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1033*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops ov9281_internal_ops = {
1034*4882a593Smuzhiyun 	.open = ov9281_open,
1035*4882a593Smuzhiyun };
1036*4882a593Smuzhiyun #endif
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops ov9281_core_ops = {
1039*4882a593Smuzhiyun 	.s_power = ov9281_s_power,
1040*4882a593Smuzhiyun 	.ioctl = ov9281_ioctl,
1041*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
1042*4882a593Smuzhiyun 	.compat_ioctl32 = ov9281_compat_ioctl32,
1043*4882a593Smuzhiyun #endif
1044*4882a593Smuzhiyun };
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops ov9281_video_ops = {
1047*4882a593Smuzhiyun 	.s_stream = ov9281_s_stream,
1048*4882a593Smuzhiyun 	.g_frame_interval = ov9281_g_frame_interval,
1049*4882a593Smuzhiyun };
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops ov9281_pad_ops = {
1052*4882a593Smuzhiyun 	.enum_mbus_code = ov9281_enum_mbus_code,
1053*4882a593Smuzhiyun 	.enum_frame_size = ov9281_enum_frame_sizes,
1054*4882a593Smuzhiyun 	.enum_frame_interval = ov9281_enum_frame_interval,
1055*4882a593Smuzhiyun 	.get_fmt = ov9281_get_fmt,
1056*4882a593Smuzhiyun 	.set_fmt = ov9281_set_fmt,
1057*4882a593Smuzhiyun 	.get_mbus_config = ov9281_g_mbus_config,
1058*4882a593Smuzhiyun };
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun static const struct v4l2_subdev_ops ov9281_subdev_ops = {
1061*4882a593Smuzhiyun 	.core	= &ov9281_core_ops,
1062*4882a593Smuzhiyun 	.video	= &ov9281_video_ops,
1063*4882a593Smuzhiyun 	.pad	= &ov9281_pad_ops,
1064*4882a593Smuzhiyun };
1065*4882a593Smuzhiyun 
ov9281_set_ctrl(struct v4l2_ctrl * ctrl)1066*4882a593Smuzhiyun static int ov9281_set_ctrl(struct v4l2_ctrl *ctrl)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun 	struct ov9281 *ov9281 = container_of(ctrl->handler,
1069*4882a593Smuzhiyun 					     struct ov9281, ctrl_handler);
1070*4882a593Smuzhiyun 	struct i2c_client *client = ov9281->client;
1071*4882a593Smuzhiyun 	s64 max;
1072*4882a593Smuzhiyun 	int ret = 0;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	/* Propagate change of current control to all related controls */
1075*4882a593Smuzhiyun 	switch (ctrl->id) {
1076*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
1077*4882a593Smuzhiyun 		/* Update max exposure while meeting expected vblanking */
1078*4882a593Smuzhiyun 		max = ov9281->cur_mode->height + ctrl->val - 4;
1079*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(ov9281->exposure,
1080*4882a593Smuzhiyun 					 ov9281->exposure->minimum, max,
1081*4882a593Smuzhiyun 					 ov9281->exposure->step,
1082*4882a593Smuzhiyun 					 ov9281->exposure->default_value);
1083*4882a593Smuzhiyun 		break;
1084*4882a593Smuzhiyun 	}
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	if (!pm_runtime_get_if_in_use(&client->dev))
1087*4882a593Smuzhiyun 		return 0;
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	switch (ctrl->id) {
1090*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE:
1091*4882a593Smuzhiyun 		ov9281_write_reg(ov9281->client, OV9282_AEC_GROUP_UPDATE_ADDRESS,
1092*4882a593Smuzhiyun 				       OV9281_REG_VALUE_08BIT, OV9282_AEC_GROUP_UPDATE_START_DATA);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 		/* 4 least significant bits of expsoure are fractional part */
1095*4882a593Smuzhiyun 		ret = ov9281_write_reg(ov9281->client, OV9281_REG_EXPOSURE,
1096*4882a593Smuzhiyun 				       OV9281_REG_VALUE_24BIT, ctrl->val << 4);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 		ov9281_write_reg(ov9281->client, OV9282_AEC_GROUP_UPDATE_ADDRESS,
1099*4882a593Smuzhiyun 				       OV9281_REG_VALUE_08BIT, OV9282_AEC_GROUP_UPDATE_END_DATA);
1100*4882a593Smuzhiyun 		ov9281_write_reg(ov9281->client, OV9282_AEC_GROUP_UPDATE_ADDRESS,
1101*4882a593Smuzhiyun 				       OV9281_REG_VALUE_08BIT, OV9282_AEC_GROUP_UPDATE_END_LAUNCH);
1102*4882a593Smuzhiyun 		break;
1103*4882a593Smuzhiyun 	case V4L2_CID_ANALOGUE_GAIN:
1104*4882a593Smuzhiyun 		ret = ov9281_write_reg(ov9281->client, OV9281_REG_GAIN_H,
1105*4882a593Smuzhiyun 				       OV9281_REG_VALUE_08BIT,
1106*4882a593Smuzhiyun 				       (ctrl->val >> OV9281_GAIN_H_SHIFT) & OV9281_GAIN_H_MASK);
1107*4882a593Smuzhiyun 		ret |= ov9281_write_reg(ov9281->client, OV9281_REG_GAIN_L,
1108*4882a593Smuzhiyun 				       OV9281_REG_VALUE_08BIT,
1109*4882a593Smuzhiyun 				       ctrl->val & OV9281_GAIN_L_MASK);
1110*4882a593Smuzhiyun 		break;
1111*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
1112*4882a593Smuzhiyun 		ret = ov9281_write_reg(ov9281->client, OV9281_REG_VTS,
1113*4882a593Smuzhiyun 				       OV9281_REG_VALUE_16BIT,
1114*4882a593Smuzhiyun 				       ctrl->val + ov9281->cur_mode->height);
1115*4882a593Smuzhiyun 		break;
1116*4882a593Smuzhiyun 	case V4L2_CID_BRIGHTNESS:
1117*4882a593Smuzhiyun 		ret = ov9281_write_reg(ov9281->client, OV9281_AEC_STROBE_REG_H,
1118*4882a593Smuzhiyun 					   OV9281_REG_VALUE_08BIT,
1119*4882a593Smuzhiyun 					   (ctrl->val >> 8) & 0xff);
1120*4882a593Smuzhiyun 		ret |= ov9281_write_reg(ov9281->client, OV9281_AEC_STROBE_REG_L,
1121*4882a593Smuzhiyun 					   OV9281_REG_VALUE_08BIT,
1122*4882a593Smuzhiyun 					   ctrl->val & 0xff);
1123*4882a593Smuzhiyun 		break;
1124*4882a593Smuzhiyun 	case V4L2_CID_TEST_PATTERN:
1125*4882a593Smuzhiyun 		ret = ov9281_enable_test_pattern(ov9281, ctrl->val);
1126*4882a593Smuzhiyun 		break;
1127*4882a593Smuzhiyun 	default:
1128*4882a593Smuzhiyun 		dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1129*4882a593Smuzhiyun 			 __func__, ctrl->id, ctrl->val);
1130*4882a593Smuzhiyun 		break;
1131*4882a593Smuzhiyun 	}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	pm_runtime_put(&client->dev);
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	return ret;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun static const struct v4l2_ctrl_ops ov9281_ctrl_ops = {
1139*4882a593Smuzhiyun 	.s_ctrl = ov9281_set_ctrl,
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun 
ov9281_initialize_controls(struct ov9281 * ov9281)1142*4882a593Smuzhiyun static int ov9281_initialize_controls(struct ov9281 *ov9281)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun 	const struct ov9281_mode *mode;
1145*4882a593Smuzhiyun 	struct v4l2_ctrl_handler *handler;
1146*4882a593Smuzhiyun 	struct v4l2_ctrl *ctrl;
1147*4882a593Smuzhiyun 	s64 exposure_max, vblank_def;
1148*4882a593Smuzhiyun 	u32 h_blank;
1149*4882a593Smuzhiyun 	int ret;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	handler = &ov9281->ctrl_handler;
1152*4882a593Smuzhiyun 	mode = ov9281->cur_mode;
1153*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_init(handler, 8);
1154*4882a593Smuzhiyun 	if (ret)
1155*4882a593Smuzhiyun 		return ret;
1156*4882a593Smuzhiyun 	handler->lock = &ov9281->mutex;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	ctrl = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1159*4882a593Smuzhiyun 				      0, 0, link_freq_menu_items);
1160*4882a593Smuzhiyun 	if (ctrl)
1161*4882a593Smuzhiyun 		ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1164*4882a593Smuzhiyun 			  0, OV9281_PIXEL_RATE, 1, OV9281_PIXEL_RATE);
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	h_blank = mode->hts_def - mode->width;
1167*4882a593Smuzhiyun 	ov9281->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1168*4882a593Smuzhiyun 				h_blank, h_blank, 1, h_blank);
1169*4882a593Smuzhiyun 	if (ov9281->hblank)
1170*4882a593Smuzhiyun 		ov9281->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	vblank_def = mode->vts_def - mode->height;
1173*4882a593Smuzhiyun 	ov9281->vblank = v4l2_ctrl_new_std(handler, &ov9281_ctrl_ops,
1174*4882a593Smuzhiyun 				V4L2_CID_VBLANK, vblank_def,
1175*4882a593Smuzhiyun 				OV9281_VTS_MAX - mode->height,
1176*4882a593Smuzhiyun 				1, vblank_def);
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	exposure_max = mode->vts_def - 4;
1179*4882a593Smuzhiyun 	ov9281->exposure = v4l2_ctrl_new_std(handler, &ov9281_ctrl_ops,
1180*4882a593Smuzhiyun 				V4L2_CID_EXPOSURE, OV9281_EXPOSURE_MIN,
1181*4882a593Smuzhiyun 				exposure_max, OV9281_EXPOSURE_STEP,
1182*4882a593Smuzhiyun 				mode->exp_def);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	ov9281->anal_gain = v4l2_ctrl_new_std(handler, &ov9281_ctrl_ops,
1185*4882a593Smuzhiyun 				V4L2_CID_ANALOGUE_GAIN, OV9281_GAIN_MIN,
1186*4882a593Smuzhiyun 				OV9281_GAIN_MAX, OV9281_GAIN_STEP,
1187*4882a593Smuzhiyun 				OV9281_GAIN_DEFAULT);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	ov9281->strobe = v4l2_ctrl_new_std(handler, &ov9281_ctrl_ops,
1190*4882a593Smuzhiyun 				V4L2_CID_BRIGHTNESS, 1,
1191*4882a593Smuzhiyun 				exposure_max/16, 1,
1192*4882a593Smuzhiyun 				0xc8);
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	ov9281->test_pattern = v4l2_ctrl_new_std_menu_items(handler,
1195*4882a593Smuzhiyun 				&ov9281_ctrl_ops, V4L2_CID_TEST_PATTERN,
1196*4882a593Smuzhiyun 				ARRAY_SIZE(ov9281_test_pattern_menu) - 1,
1197*4882a593Smuzhiyun 				0, 0, ov9281_test_pattern_menu);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	if (handler->error) {
1200*4882a593Smuzhiyun 		ret = handler->error;
1201*4882a593Smuzhiyun 		dev_err(&ov9281->client->dev,
1202*4882a593Smuzhiyun 			"Failed to init controls(%d)\n", ret);
1203*4882a593Smuzhiyun 		goto err_free_handler;
1204*4882a593Smuzhiyun 	}
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	ov9281->subdev.ctrl_handler = handler;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	return 0;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun err_free_handler:
1211*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(handler);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	return ret;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun 
ov9281_check_sensor_id(struct ov9281 * ov9281,struct i2c_client * client)1216*4882a593Smuzhiyun static int ov9281_check_sensor_id(struct ov9281 *ov9281,
1217*4882a593Smuzhiyun 				  struct i2c_client *client)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun 	struct device *dev = &ov9281->client->dev;
1220*4882a593Smuzhiyun 	u32 id = 0;
1221*4882a593Smuzhiyun 	int ret;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	if (ov9281->is_thunderboot) {
1224*4882a593Smuzhiyun 		dev_info(dev, "Enable thunderboot mode, skip sensor id check\n");
1225*4882a593Smuzhiyun 		return 0;
1226*4882a593Smuzhiyun 	}
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	ret = ov9281_read_reg(client, OV9281_REG_CHIP_ID,
1229*4882a593Smuzhiyun 			      OV9281_REG_VALUE_16BIT, &id);
1230*4882a593Smuzhiyun 	if (id != CHIP_ID) {
1231*4882a593Smuzhiyun 		dev_err(dev, "Unexpected sensor id(%06x), ret(%d)\n", id, ret);
1232*4882a593Smuzhiyun 		return -ENODEV;
1233*4882a593Smuzhiyun 	}
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	dev_info(dev, "Detected OV%06x sensor\n", CHIP_ID);
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	return 0;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun 
ov9281_configure_regulators(struct ov9281 * ov9281)1240*4882a593Smuzhiyun static int ov9281_configure_regulators(struct ov9281 *ov9281)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun 	unsigned int i;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	for (i = 0; i < OV9281_NUM_SUPPLIES; i++)
1245*4882a593Smuzhiyun 		ov9281->supplies[i].supply = ov9281_supply_names[i];
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	return devm_regulator_bulk_get(&ov9281->client->dev,
1248*4882a593Smuzhiyun 				       OV9281_NUM_SUPPLIES,
1249*4882a593Smuzhiyun 				       ov9281->supplies);
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun 
ov9281_probe(struct i2c_client * client,const struct i2c_device_id * id)1252*4882a593Smuzhiyun static int ov9281_probe(struct i2c_client *client,
1253*4882a593Smuzhiyun 			const struct i2c_device_id *id)
1254*4882a593Smuzhiyun {
1255*4882a593Smuzhiyun 	struct device *dev = &client->dev;
1256*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
1257*4882a593Smuzhiyun 	struct ov9281 *ov9281;
1258*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
1259*4882a593Smuzhiyun 	char facing[2];
1260*4882a593Smuzhiyun 	int ret;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	dev_info(dev, "driver version: %02x.%02x.%02x",
1263*4882a593Smuzhiyun 		DRIVER_VERSION >> 16,
1264*4882a593Smuzhiyun 		(DRIVER_VERSION & 0xff00) >> 8,
1265*4882a593Smuzhiyun 		DRIVER_VERSION & 0x00ff);
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	ov9281 = devm_kzalloc(dev, sizeof(*ov9281), GFP_KERNEL);
1268*4882a593Smuzhiyun 	if (!ov9281)
1269*4882a593Smuzhiyun 		return -ENOMEM;
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1272*4882a593Smuzhiyun 				   &ov9281->module_index);
1273*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1274*4882a593Smuzhiyun 				       &ov9281->module_facing);
1275*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1276*4882a593Smuzhiyun 				       &ov9281->module_name);
1277*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1278*4882a593Smuzhiyun 				       &ov9281->len_name);
1279*4882a593Smuzhiyun 	if (ret) {
1280*4882a593Smuzhiyun 		dev_err(dev, "could not get module information!\n");
1281*4882a593Smuzhiyun 		return -EINVAL;
1282*4882a593Smuzhiyun 	}
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	ov9281->client = client;
1285*4882a593Smuzhiyun 	ov9281->cur_mode = &supported_modes[0];
1286*4882a593Smuzhiyun 	ov9281->is_thunderboot = IS_ENABLED(CONFIG_VIDEO_ROCKCHIP_THUNDER_BOOT_ISP);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	ov9281->xvclk = devm_clk_get(dev, "xvclk");
1289*4882a593Smuzhiyun 	if (IS_ERR(ov9281->xvclk)) {
1290*4882a593Smuzhiyun 		dev_err(dev, "Failed to get xvclk\n");
1291*4882a593Smuzhiyun 		return -EINVAL;
1292*4882a593Smuzhiyun 	}
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	ov9281->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_ASIS);
1295*4882a593Smuzhiyun 	if (IS_ERR(ov9281->reset_gpio))
1296*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get reset-gpios\n");
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	ov9281->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_ASIS);
1299*4882a593Smuzhiyun 	if (IS_ERR(ov9281->pwdn_gpio))
1300*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get pwdn-gpios\n");
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	ov9281->pinctrl = devm_pinctrl_get(dev);
1303*4882a593Smuzhiyun 	if (!IS_ERR(ov9281->pinctrl)) {
1304*4882a593Smuzhiyun 		ov9281->pins_default =
1305*4882a593Smuzhiyun 			pinctrl_lookup_state(ov9281->pinctrl,
1306*4882a593Smuzhiyun 					     OF_CAMERA_PINCTRL_STATE_DEFAULT);
1307*4882a593Smuzhiyun 		if (IS_ERR(ov9281->pins_default))
1308*4882a593Smuzhiyun 			dev_err(dev, "could not get default pinstate\n");
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 		ov9281->pins_sleep =
1311*4882a593Smuzhiyun 			pinctrl_lookup_state(ov9281->pinctrl,
1312*4882a593Smuzhiyun 					     OF_CAMERA_PINCTRL_STATE_SLEEP);
1313*4882a593Smuzhiyun 		if (IS_ERR(ov9281->pins_sleep))
1314*4882a593Smuzhiyun 			dev_err(dev, "could not get sleep pinstate\n");
1315*4882a593Smuzhiyun 	} else {
1316*4882a593Smuzhiyun 		dev_err(dev, "no pinctrl\n");
1317*4882a593Smuzhiyun 	}
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	ret = ov9281_configure_regulators(ov9281);
1320*4882a593Smuzhiyun 	if (ret) {
1321*4882a593Smuzhiyun 		dev_err(dev, "Failed to get power regulators\n");
1322*4882a593Smuzhiyun 		return ret;
1323*4882a593Smuzhiyun 	}
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	mutex_init(&ov9281->mutex);
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	sd = &ov9281->subdev;
1328*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(sd, client, &ov9281_subdev_ops);
1329*4882a593Smuzhiyun 	ret = ov9281_initialize_controls(ov9281);
1330*4882a593Smuzhiyun 	if (ret)
1331*4882a593Smuzhiyun 		goto err_destroy_mutex;
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	ret = __ov9281_power_on(ov9281);
1334*4882a593Smuzhiyun 	if (ret)
1335*4882a593Smuzhiyun 		goto err_free_handler;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	ret = ov9281_check_sensor_id(ov9281, client);
1338*4882a593Smuzhiyun 	if (ret)
1339*4882a593Smuzhiyun 		goto err_power_off;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1342*4882a593Smuzhiyun 	sd->internal_ops = &ov9281_internal_ops;
1343*4882a593Smuzhiyun 	sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1344*4882a593Smuzhiyun 		     V4L2_SUBDEV_FL_HAS_EVENTS;
1345*4882a593Smuzhiyun #endif
1346*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1347*4882a593Smuzhiyun 	ov9281->pad.flags = MEDIA_PAD_FL_SOURCE;
1348*4882a593Smuzhiyun 	sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1349*4882a593Smuzhiyun 	ret = media_entity_pads_init(&sd->entity, 1, &ov9281->pad);
1350*4882a593Smuzhiyun 	if (ret < 0)
1351*4882a593Smuzhiyun 		goto err_power_off;
1352*4882a593Smuzhiyun #endif
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	memset(facing, 0, sizeof(facing));
1355*4882a593Smuzhiyun 	if (strcmp(ov9281->module_facing, "back") == 0)
1356*4882a593Smuzhiyun 		facing[0] = 'b';
1357*4882a593Smuzhiyun 	else
1358*4882a593Smuzhiyun 		facing[0] = 'f';
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1361*4882a593Smuzhiyun 		 ov9281->module_index, facing,
1362*4882a593Smuzhiyun 		 OV9281_NAME, dev_name(sd->dev));
1363*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev_sensor_common(sd);
1364*4882a593Smuzhiyun 	if (ret) {
1365*4882a593Smuzhiyun 		dev_err(dev, "v4l2 async register subdev failed\n");
1366*4882a593Smuzhiyun 		goto err_clean_entity;
1367*4882a593Smuzhiyun 	}
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
1370*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1371*4882a593Smuzhiyun 	pm_runtime_idle(dev);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	return 0;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun err_clean_entity:
1376*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1377*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
1378*4882a593Smuzhiyun #endif
1379*4882a593Smuzhiyun err_power_off:
1380*4882a593Smuzhiyun 	__ov9281_power_off(ov9281);
1381*4882a593Smuzhiyun err_free_handler:
1382*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&ov9281->ctrl_handler);
1383*4882a593Smuzhiyun err_destroy_mutex:
1384*4882a593Smuzhiyun 	mutex_destroy(&ov9281->mutex);
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	return ret;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun 
ov9281_remove(struct i2c_client * client)1389*4882a593Smuzhiyun static int ov9281_remove(struct i2c_client *client)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
1392*4882a593Smuzhiyun 	struct ov9281 *ov9281 = to_ov9281(sd);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(sd);
1395*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1396*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
1397*4882a593Smuzhiyun #endif
1398*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&ov9281->ctrl_handler);
1399*4882a593Smuzhiyun 	mutex_destroy(&ov9281->mutex);
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	pm_runtime_disable(&client->dev);
1402*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&client->dev))
1403*4882a593Smuzhiyun 		__ov9281_power_off(ov9281);
1404*4882a593Smuzhiyun 	pm_runtime_set_suspended(&client->dev);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	return 0;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1410*4882a593Smuzhiyun static const struct of_device_id ov9281_of_match[] = {
1411*4882a593Smuzhiyun 	{ .compatible = "ovti,ov9281" },
1412*4882a593Smuzhiyun 	{},
1413*4882a593Smuzhiyun };
1414*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ov9281_of_match);
1415*4882a593Smuzhiyun #endif
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun static const struct i2c_device_id ov9281_match_id[] = {
1418*4882a593Smuzhiyun 	{ "ovti,ov9281", 0 },
1419*4882a593Smuzhiyun 	{ },
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun static struct i2c_driver ov9281_i2c_driver = {
1423*4882a593Smuzhiyun 	.driver = {
1424*4882a593Smuzhiyun 		.name = OV9281_NAME,
1425*4882a593Smuzhiyun 		.pm = &ov9281_pm_ops,
1426*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(ov9281_of_match),
1427*4882a593Smuzhiyun 	},
1428*4882a593Smuzhiyun 	.probe		= &ov9281_probe,
1429*4882a593Smuzhiyun 	.remove		= &ov9281_remove,
1430*4882a593Smuzhiyun 	.id_table	= ov9281_match_id,
1431*4882a593Smuzhiyun };
1432*4882a593Smuzhiyun 
sensor_mod_init(void)1433*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun 	return i2c_add_driver(&ov9281_i2c_driver);
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun 
sensor_mod_exit(void)1438*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1439*4882a593Smuzhiyun {
1440*4882a593Smuzhiyun 	i2c_del_driver(&ov9281_i2c_driver);
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1444*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun MODULE_DESCRIPTION("OmniVision ov9281 sensor driver");
1447*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1448