1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * GC4663 driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2020 Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * V0.0X01.0X01 add poweron function.
8*4882a593Smuzhiyun * V0.0X01.0X02 fix mclk issue when probe multiple camera.
9*4882a593Smuzhiyun * V0.0X01.0X03 fix gain range.
10*4882a593Smuzhiyun * V0.0X01.0X04 add enum_frame_interval function.
11*4882a593Smuzhiyun * V0.0X01.0X05 support enum sensor fmt
12*4882a593Smuzhiyun * V0.0X01.0X06 support mirror and flip
13*4882a593Smuzhiyun * V0.0X01.0X07 add quick stream on/off
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/device.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
20*4882a593Smuzhiyun #include <linux/i2c.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
24*4882a593Smuzhiyun #include <linux/sysfs.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/version.h>
27*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
28*4882a593Smuzhiyun #include <linux/rk-preisp.h>
29*4882a593Smuzhiyun #include <media/media-entity.h>
30*4882a593Smuzhiyun #include <media/v4l2-async.h>
31*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
32*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
33*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define DRIVER_VERSION KERNEL_VERSION(0, 0x01, 0x07)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
38*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN V4L2_CID_GAIN
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define GC4663_LANES 2
42*4882a593Smuzhiyun #define GC4663_BITS_PER_SAMPLE 10
43*4882a593Smuzhiyun #define GC4663_LINK_FREQ_LINEAR 324000000 //2560*1440
44*4882a593Smuzhiyun #define GC4663_LINK_FREQ_HDR 672000000
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define GC4663_PIXEL_RATE_LINEAR (GC4663_LINK_FREQ_LINEAR * 2 / 10 * 2)
47*4882a593Smuzhiyun #define GC4663_PIXEL_RATE_HDR (GC4663_LINK_FREQ_HDR * 2 / 10 * 2)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define GC4663_XVCLK_FREQ 24000000
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define CHIP_ID 0x4653
52*4882a593Smuzhiyun #define GC4663_REG_CHIP_ID_H 0x03f0
53*4882a593Smuzhiyun #define GC4663_REG_CHIP_ID_L 0x03f1
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define GC4663_REG_CTRL_MODE 0x0100
56*4882a593Smuzhiyun #define GC4663_MODE_SW_STANDBY 0x00
57*4882a593Smuzhiyun #define GC4663_MODE_STREAMING 0x09
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define GC4663_REG_SEXPOSURE_H 0x0200
60*4882a593Smuzhiyun #define GC4663_REG_SEXPOSURE_L 0x0201
61*4882a593Smuzhiyun #define GC4663_REG_EXPOSURE_H 0x0202
62*4882a593Smuzhiyun #define GC4663_REG_EXPOSURE_L 0x0203
63*4882a593Smuzhiyun #define GC4663_EXPOSURE_MIN 4
64*4882a593Smuzhiyun #define GC4663_EXPOSURE_STEP 1
65*4882a593Smuzhiyun #define GC4663_VTS_MAX 0x7fff
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define GC4663_GAIN_MIN 64
68*4882a593Smuzhiyun #define GC4663_GAIN_MAX 0xffff
69*4882a593Smuzhiyun #define GC4663_GAIN_STEP 1
70*4882a593Smuzhiyun #define GC4663_GAIN_DEFAULT 256
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define GC4663_REG_TEST_PATTERN 0x008c
73*4882a593Smuzhiyun #define GC4663_TEST_PATTERN_ENABLE 0x11
74*4882a593Smuzhiyun #define GC4663_TEST_PATTERN_DISABLE 0x0
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define GC4663_REG_VTS_H 0x0340
77*4882a593Smuzhiyun #define GC4663_REG_VTS_L 0x0341
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define GC4663_FLIP_MIRROR_REG 0x0101
80*4882a593Smuzhiyun #define GC4663_MIRROR_BIT_MASK BIT(0)
81*4882a593Smuzhiyun #define GC4663_FLIP_BIT_MASK BIT(1)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define REG_NULL 0xFFFF
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define GC4663_REG_VALUE_08BIT 1
86*4882a593Smuzhiyun #define GC4663_REG_VALUE_16BIT 2
87*4882a593Smuzhiyun #define GC4663_REG_VALUE_24BIT 3
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT "rockchip,camera_default"
90*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP "rockchip,camera_sleep"
91*4882a593Smuzhiyun #define OF_CAMERA_HDR_MODE "rockchip,camera-hdr-mode"
92*4882a593Smuzhiyun #define GC4663_NAME "gc4663"
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static const char * const gc4663_supply_names[] = {
95*4882a593Smuzhiyun "dovdd", /* Digital I/O power */
96*4882a593Smuzhiyun "dvdd", /* Digital core power */
97*4882a593Smuzhiyun "avdd", /* Analog power */
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define GC4663_NUM_SUPPLIES ARRAY_SIZE(gc4663_supply_names)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun struct regval {
103*4882a593Smuzhiyun u16 addr;
104*4882a593Smuzhiyun u8 val;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun struct gc4663_mode {
108*4882a593Smuzhiyun u32 bus_fmt;
109*4882a593Smuzhiyun u32 width;
110*4882a593Smuzhiyun u32 height;
111*4882a593Smuzhiyun struct v4l2_fract max_fps;
112*4882a593Smuzhiyun u32 hts_def;
113*4882a593Smuzhiyun u32 vts_def;
114*4882a593Smuzhiyun u32 exp_def;
115*4882a593Smuzhiyun const struct regval *reg_list;
116*4882a593Smuzhiyun u32 hdr_mode;
117*4882a593Smuzhiyun u32 vc[PAD_MAX];
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun struct gc4663 {
121*4882a593Smuzhiyun struct i2c_client *client;
122*4882a593Smuzhiyun struct clk *xvclk;
123*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
124*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
125*4882a593Smuzhiyun struct gpio_desc *pwren_gpio;
126*4882a593Smuzhiyun struct regulator_bulk_data supplies[GC4663_NUM_SUPPLIES];
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun struct pinctrl *pinctrl;
129*4882a593Smuzhiyun struct pinctrl_state *pins_default;
130*4882a593Smuzhiyun struct pinctrl_state *pins_sleep;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun struct v4l2_subdev subdev;
133*4882a593Smuzhiyun struct media_pad pad;
134*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
135*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
136*4882a593Smuzhiyun struct v4l2_ctrl *anal_gain;
137*4882a593Smuzhiyun struct v4l2_ctrl *digi_gain;
138*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
139*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
140*4882a593Smuzhiyun struct v4l2_ctrl *pixel_rate;
141*4882a593Smuzhiyun struct v4l2_ctrl *link_freq;
142*4882a593Smuzhiyun struct v4l2_ctrl *h_flip;
143*4882a593Smuzhiyun struct v4l2_ctrl *v_flip;
144*4882a593Smuzhiyun struct v4l2_ctrl *test_pattern;
145*4882a593Smuzhiyun struct mutex mutex;
146*4882a593Smuzhiyun bool streaming;
147*4882a593Smuzhiyun bool power_on;
148*4882a593Smuzhiyun const struct gc4663_mode *cur_mode;
149*4882a593Smuzhiyun u32 cfg_num;
150*4882a593Smuzhiyun u32 module_index;
151*4882a593Smuzhiyun u32 cur_vts;
152*4882a593Smuzhiyun u32 cur_pixel_rate;
153*4882a593Smuzhiyun u32 cur_link_freq;
154*4882a593Smuzhiyun struct preisp_hdrae_exp_s init_hdrae_exp;
155*4882a593Smuzhiyun const char *module_facing;
156*4882a593Smuzhiyun const char *module_name;
157*4882a593Smuzhiyun const char *len_name;
158*4882a593Smuzhiyun bool has_init_exp;
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define to_gc4663(sd) container_of(sd, struct gc4663, subdev)
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun * Xclk 24Mhz
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun static const struct regval gc4663_global_regs[] = {
167*4882a593Smuzhiyun {REG_NULL, 0x00},
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const u32 reg_val_table_hdr[26][7] = {
171*4882a593Smuzhiyun //2b3 2b4 2b8 2b9 515 519 2d9
172*4882a593Smuzhiyun {0x00, 0x00, 0x01, 0x00, 0x30, 0x28, 0x66},
173*4882a593Smuzhiyun {0x20, 0x00, 0x01, 0x0B, 0x30, 0x2a, 0x68},
174*4882a593Smuzhiyun {0x01, 0x00, 0x01, 0x19, 0x30, 0x27, 0x65},
175*4882a593Smuzhiyun {0x21, 0x00, 0x01, 0x2A, 0x30, 0x29, 0x67},
176*4882a593Smuzhiyun {0x02, 0x00, 0x02, 0x00, 0x30, 0x27, 0x65},
177*4882a593Smuzhiyun {0x22, 0x00, 0x02, 0x17, 0x30, 0x29, 0x67},
178*4882a593Smuzhiyun {0x03, 0x00, 0x02, 0x33, 0x30, 0x28, 0x66},
179*4882a593Smuzhiyun {0x23, 0x00, 0x03, 0x14, 0x30, 0x2a, 0x68},
180*4882a593Smuzhiyun {0x04, 0x00, 0x04, 0x00, 0x30, 0x2a, 0x68},
181*4882a593Smuzhiyun {0x24, 0x00, 0x04, 0x2F, 0x30, 0x2b, 0x69},
182*4882a593Smuzhiyun {0x05, 0x00, 0x05, 0x26, 0x30, 0x2c, 0x6A},
183*4882a593Smuzhiyun {0x25, 0x00, 0x06, 0x28, 0x30, 0x2e, 0x6C},
184*4882a593Smuzhiyun {0x06, 0x00, 0x08, 0x00, 0x30, 0x2f, 0x6D},
185*4882a593Smuzhiyun {0x26, 0x00, 0x09, 0x1E, 0x30, 0x31, 0x6F},
186*4882a593Smuzhiyun {0x46, 0x00, 0x0B, 0x0C, 0x30, 0x34, 0x72},
187*4882a593Smuzhiyun {0x66, 0x00, 0x0D, 0x11, 0x30, 0x37, 0x75},
188*4882a593Smuzhiyun {0x0e, 0x00, 0x10, 0x00, 0x30, 0x3a, 0x78},
189*4882a593Smuzhiyun {0x2e, 0x00, 0x12, 0x3D, 0x30, 0x3e, 0x7C},
190*4882a593Smuzhiyun {0x4e, 0x00, 0x16, 0x19, 0x30, 0x41, 0x7F},
191*4882a593Smuzhiyun {0x6e, 0x00, 0x1A, 0x22, 0x30, 0x45, 0x83},
192*4882a593Smuzhiyun {0x1e, 0x00, 0x20, 0x00, 0x30, 0x49, 0x87},
193*4882a593Smuzhiyun {0x3e, 0x00, 0x25, 0x3A, 0x30, 0x4d, 0x8B},
194*4882a593Smuzhiyun {0x5e, 0x00, 0x2C, 0x33, 0x30, 0x53, 0x91},
195*4882a593Smuzhiyun {0x7e, 0x00, 0x35, 0x05, 0x30, 0x5a, 0x98},
196*4882a593Smuzhiyun {0x9e, 0x00, 0x40, 0x00, 0x30, 0x60, 0x9E},
197*4882a593Smuzhiyun {0xbe, 0x00, 0x4B, 0x35, 0x30, 0x67, 0xA5},
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static const u32 reg_val_table_liner[26][7] = {
202*4882a593Smuzhiyun //2b3 2b4 2b8 2b9 515 519 2d9
203*4882a593Smuzhiyun {0x00, 0x00, 0x01, 0x00, 0x30, 0x1e, 0x5C},
204*4882a593Smuzhiyun {0x20, 0x00, 0x01, 0x0B, 0x30, 0x1e, 0x5C},
205*4882a593Smuzhiyun {0x01, 0x00, 0x01, 0x19, 0x30, 0x1d, 0x5B},
206*4882a593Smuzhiyun {0x21, 0x00, 0x01, 0x2A, 0x30, 0x1e, 0x5C},
207*4882a593Smuzhiyun {0x02, 0x00, 0x02, 0x00, 0x30, 0x1e, 0x5C},
208*4882a593Smuzhiyun {0x22, 0x00, 0x02, 0x17, 0x30, 0x1d, 0x5B},
209*4882a593Smuzhiyun {0x03, 0x00, 0x02, 0x33, 0x20, 0x16, 0x54},
210*4882a593Smuzhiyun {0x23, 0x00, 0x03, 0x14, 0x20, 0x17, 0x55},
211*4882a593Smuzhiyun {0x04, 0x00, 0x04, 0x00, 0x20, 0x17, 0x55},
212*4882a593Smuzhiyun {0x24, 0x00, 0x04, 0x2F, 0x20, 0x19, 0x57},
213*4882a593Smuzhiyun {0x05, 0x00, 0x05, 0x26, 0x20, 0x19, 0x57},
214*4882a593Smuzhiyun {0x25, 0x00, 0x06, 0x28, 0x20, 0x1b, 0x59},
215*4882a593Smuzhiyun {0x0c, 0x00, 0x08, 0x00, 0x20, 0x1d, 0x5B},
216*4882a593Smuzhiyun {0x2C, 0x00, 0x09, 0x1E, 0x20, 0x1f, 0x5D},
217*4882a593Smuzhiyun {0x0D, 0x00, 0x0B, 0x0C, 0x20, 0x21, 0x5F},
218*4882a593Smuzhiyun {0x2D, 0x00, 0x0D, 0x11, 0x20, 0x24, 0x62},
219*4882a593Smuzhiyun {0x1C, 0x00, 0x10, 0x00, 0x20, 0x26, 0x64},
220*4882a593Smuzhiyun {0x3C, 0x00, 0x12, 0x3D, 0x18, 0x2a, 0x68},
221*4882a593Smuzhiyun {0x5C, 0x00, 0x16, 0x19, 0x18, 0x2c, 0x6A},
222*4882a593Smuzhiyun {0x7C, 0x00, 0x1A, 0x22, 0x18, 0x2e, 0x6C},
223*4882a593Smuzhiyun {0x9C, 0x00, 0x20, 0x00, 0x18, 0x32, 0x70},
224*4882a593Smuzhiyun {0xBC, 0x00, 0x25, 0x3A, 0x18, 0x35, 0x73},
225*4882a593Smuzhiyun {0xDC, 0x00, 0x2C, 0x33, 0x10, 0x36, 0x74},
226*4882a593Smuzhiyun {0xFC, 0x00, 0x35, 0x05, 0x10, 0x38, 0x76},
227*4882a593Smuzhiyun {0x1C, 0x01, 0x40, 0x00, 0x10, 0x3c, 0x7A},
228*4882a593Smuzhiyun {0x3C, 0x01, 0x4B, 0x35, 0x10, 0x42, 0x80},
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static const u32 gain_level_table[27] = {
232*4882a593Smuzhiyun 64,
233*4882a593Smuzhiyun 75,
234*4882a593Smuzhiyun 89,
235*4882a593Smuzhiyun 106,
236*4882a593Smuzhiyun 128,
237*4882a593Smuzhiyun 151,
238*4882a593Smuzhiyun 179,
239*4882a593Smuzhiyun 212,
240*4882a593Smuzhiyun 256,
241*4882a593Smuzhiyun 303,
242*4882a593Smuzhiyun 358,
243*4882a593Smuzhiyun 424,
244*4882a593Smuzhiyun 512,
245*4882a593Smuzhiyun 606,
246*4882a593Smuzhiyun 716,
247*4882a593Smuzhiyun 849,
248*4882a593Smuzhiyun 1024,
249*4882a593Smuzhiyun 1213,
250*4882a593Smuzhiyun 1433,
251*4882a593Smuzhiyun 1698,
252*4882a593Smuzhiyun 2048,
253*4882a593Smuzhiyun 2426,
254*4882a593Smuzhiyun 2867,
255*4882a593Smuzhiyun 3397,
256*4882a593Smuzhiyun 4096,
257*4882a593Smuzhiyun 4853,
258*4882a593Smuzhiyun 0xffff,
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun * Xclk 24Mhz
263*4882a593Smuzhiyun * max_framerate 30fps
264*4882a593Smuzhiyun * mipi_datarate per lane 648Mbps, 2lane
265*4882a593Smuzhiyun */
266*4882a593Smuzhiyun static const struct regval gc4663_linear10bit_2560x1440_regs[] = {
267*4882a593Smuzhiyun {0x03fe, 0xf0},
268*4882a593Smuzhiyun {0x03fe, 0x00},
269*4882a593Smuzhiyun {0x0317, 0x00},
270*4882a593Smuzhiyun {0x0320, 0x77},
271*4882a593Smuzhiyun {0x0324, 0xc8},
272*4882a593Smuzhiyun {0x0325, 0x06},
273*4882a593Smuzhiyun {0x0326, 0x60},
274*4882a593Smuzhiyun {0x0327, 0x03},
275*4882a593Smuzhiyun {0x0334, 0x40},
276*4882a593Smuzhiyun {0x0336, 0x60},
277*4882a593Smuzhiyun {0x0337, 0x82},
278*4882a593Smuzhiyun {0x0315, 0x25},
279*4882a593Smuzhiyun {0x031c, 0xc6},
280*4882a593Smuzhiyun {0x0287, 0x18},
281*4882a593Smuzhiyun {0x0084, 0x00},
282*4882a593Smuzhiyun {0x0087, 0x50},
283*4882a593Smuzhiyun {0x029d, 0x08},
284*4882a593Smuzhiyun {0x0290, 0x00},
285*4882a593Smuzhiyun {0x0340, 0x05},
286*4882a593Smuzhiyun {0x0341, 0xdc},
287*4882a593Smuzhiyun {0x0345, 0x06},
288*4882a593Smuzhiyun {0x034b, 0xb0},
289*4882a593Smuzhiyun {0x0352, 0x08},
290*4882a593Smuzhiyun {0x0354, 0x08},
291*4882a593Smuzhiyun {0x02d1, 0xe0},
292*4882a593Smuzhiyun {0x0223, 0xf2},
293*4882a593Smuzhiyun {0x0238, 0xb4},
294*4882a593Smuzhiyun {0x02ce, 0x7f},
295*4882a593Smuzhiyun {0x0232, 0xc4},
296*4882a593Smuzhiyun {0x02d3, 0x05},
297*4882a593Smuzhiyun {0x0243, 0x06},
298*4882a593Smuzhiyun {0x02ee, 0x30},
299*4882a593Smuzhiyun {0x026f, 0x70},
300*4882a593Smuzhiyun {0x0257, 0x09},
301*4882a593Smuzhiyun {0x0211, 0x02},
302*4882a593Smuzhiyun {0x0219, 0x09},
303*4882a593Smuzhiyun {0x023f, 0x2d},
304*4882a593Smuzhiyun {0x0518, 0x00},
305*4882a593Smuzhiyun {0x0519, 0x01},
306*4882a593Smuzhiyun {0x0515, 0x08},
307*4882a593Smuzhiyun {0x02d9, 0x3f},
308*4882a593Smuzhiyun {0x02da, 0x02},
309*4882a593Smuzhiyun {0x02db, 0xe8},
310*4882a593Smuzhiyun {0x02e6, 0x20},
311*4882a593Smuzhiyun {0x021b, 0x10},
312*4882a593Smuzhiyun {0x0252, 0x22},
313*4882a593Smuzhiyun {0x024e, 0x22},
314*4882a593Smuzhiyun {0x02c4, 0x01},
315*4882a593Smuzhiyun {0x021d, 0x17},
316*4882a593Smuzhiyun {0x024a, 0x01},
317*4882a593Smuzhiyun {0x02ca, 0x02},
318*4882a593Smuzhiyun {0x0262, 0x10},
319*4882a593Smuzhiyun {0x029a, 0x20},
320*4882a593Smuzhiyun {0x021c, 0x0e},
321*4882a593Smuzhiyun {0x0298, 0x03},
322*4882a593Smuzhiyun {0x029c, 0x00},
323*4882a593Smuzhiyun {0x027e, 0x14},
324*4882a593Smuzhiyun {0x02c2, 0x10},
325*4882a593Smuzhiyun {0x0540, 0x20},
326*4882a593Smuzhiyun {0x0546, 0x01},
327*4882a593Smuzhiyun {0x0548, 0x01},
328*4882a593Smuzhiyun {0x0544, 0x01},
329*4882a593Smuzhiyun {0x0242, 0x1b},
330*4882a593Smuzhiyun {0x02c0, 0x1b},
331*4882a593Smuzhiyun {0x02c3, 0x20},
332*4882a593Smuzhiyun {0x02e4, 0x10},
333*4882a593Smuzhiyun {0x022e, 0x00},
334*4882a593Smuzhiyun {0x027b, 0x3f},
335*4882a593Smuzhiyun {0x0269, 0x0f},
336*4882a593Smuzhiyun {0x000f, 0x00},
337*4882a593Smuzhiyun {0x02d2, 0x40},
338*4882a593Smuzhiyun {0x027c, 0x08},
339*4882a593Smuzhiyun {0x023a, 0x2e},
340*4882a593Smuzhiyun {0x0245, 0xce},
341*4882a593Smuzhiyun {0x0530, 0x20},
342*4882a593Smuzhiyun {0x0531, 0x02},
343*4882a593Smuzhiyun {0x0228, 0x50},
344*4882a593Smuzhiyun {0x02ab, 0x00},
345*4882a593Smuzhiyun {0x0250, 0x00},
346*4882a593Smuzhiyun {0x0221, 0x50},
347*4882a593Smuzhiyun {0x02ac, 0x00},
348*4882a593Smuzhiyun {0x02a5, 0x02},
349*4882a593Smuzhiyun {0x0260, 0x0b},
350*4882a593Smuzhiyun {0x0216, 0x04},
351*4882a593Smuzhiyun {0x0299, 0x1C},
352*4882a593Smuzhiyun {0x02bb, 0x0d},
353*4882a593Smuzhiyun {0x02a3, 0x02},
354*4882a593Smuzhiyun {0x02a4, 0x02},
355*4882a593Smuzhiyun {0x021e, 0x02},
356*4882a593Smuzhiyun {0x024f, 0x08},
357*4882a593Smuzhiyun {0x028c, 0x08},
358*4882a593Smuzhiyun {0x0532, 0x3f},
359*4882a593Smuzhiyun {0x0533, 0x02},
360*4882a593Smuzhiyun {0x0277, 0xc0},
361*4882a593Smuzhiyun {0x0276, 0xc0},
362*4882a593Smuzhiyun {0x0239, 0xc0},
363*4882a593Smuzhiyun {0x0202, 0x05},
364*4882a593Smuzhiyun {0x0203, 0xd0},
365*4882a593Smuzhiyun {0x0205, 0xc0},
366*4882a593Smuzhiyun {0x02b0, 0x68},
367*4882a593Smuzhiyun {0x0002, 0xa9},
368*4882a593Smuzhiyun {0x0004, 0x01},
369*4882a593Smuzhiyun {0x021a, 0x98},
370*4882a593Smuzhiyun {0x0266, 0xa0},
371*4882a593Smuzhiyun {0x0020, 0x01},
372*4882a593Smuzhiyun {0x0021, 0x03},
373*4882a593Smuzhiyun {0x0022, 0x00},
374*4882a593Smuzhiyun {0x0023, 0x04},
375*4882a593Smuzhiyun {0x0342, 0x06},
376*4882a593Smuzhiyun {0x0343, 0x40},
377*4882a593Smuzhiyun {0x03fe, 0x10},
378*4882a593Smuzhiyun {0x03fe, 0x00},
379*4882a593Smuzhiyun {0x0106, 0x78},
380*4882a593Smuzhiyun {0x0108, 0x0c},
381*4882a593Smuzhiyun {0x0114, 0x01},
382*4882a593Smuzhiyun {0x0115, 0x10},
383*4882a593Smuzhiyun {0x0180, 0x46},
384*4882a593Smuzhiyun {0x0181, 0x30},
385*4882a593Smuzhiyun {0x0182, 0x05},
386*4882a593Smuzhiyun {0x0185, 0x01},
387*4882a593Smuzhiyun {0x03fe, 0x10},
388*4882a593Smuzhiyun {0x03fe, 0x00},
389*4882a593Smuzhiyun {REG_NULL, 0x00},
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun static const struct regval gc4663_linear_global_regs[] = {
393*4882a593Smuzhiyun {0x0080, 0x02},
394*4882a593Smuzhiyun {0x0097, 0x0a},
395*4882a593Smuzhiyun {0x0098, 0x10},
396*4882a593Smuzhiyun {0x0099, 0x05},
397*4882a593Smuzhiyun {0x009a, 0xb0},
398*4882a593Smuzhiyun {0x0317, 0x08},
399*4882a593Smuzhiyun {0x0a67, 0x80},
400*4882a593Smuzhiyun {0x0a70, 0x03},
401*4882a593Smuzhiyun {0x0a82, 0x00},
402*4882a593Smuzhiyun {0x0a83, 0x10},
403*4882a593Smuzhiyun {0x0a80, 0x2b},
404*4882a593Smuzhiyun {0x05be, 0x00},
405*4882a593Smuzhiyun {0x05a9, 0x01},
406*4882a593Smuzhiyun {0x0313, 0x80},
407*4882a593Smuzhiyun {0x05be, 0x01},
408*4882a593Smuzhiyun {0x0317, 0x00},
409*4882a593Smuzhiyun {0x0a67, 0x00},
410*4882a593Smuzhiyun {REG_NULL, 0x00},
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /*
414*4882a593Smuzhiyun * Xclk 24Mhz
415*4882a593Smuzhiyun * max_framerate 30fps
416*4882a593Smuzhiyun * mipiclk 1309.5Mhz, 2lane
417*4882a593Smuzhiyun */
418*4882a593Smuzhiyun static const struct regval gc4663_hdr10bit_2560x1440_regs[] = {
419*4882a593Smuzhiyun {0x03fe, 0xf0},
420*4882a593Smuzhiyun {0x03fe, 0x00},
421*4882a593Smuzhiyun {0x0317, 0x00},
422*4882a593Smuzhiyun {0x0320, 0x77},
423*4882a593Smuzhiyun {0x0324, 0xc4},
424*4882a593Smuzhiyun {0x0326, 0x42},
425*4882a593Smuzhiyun {0x0327, 0x03},
426*4882a593Smuzhiyun {0x0321, 0x10},
427*4882a593Smuzhiyun {0x0314, 0x50},
428*4882a593Smuzhiyun {0x0334, 0x40},
429*4882a593Smuzhiyun {0x0335, 0xd1},
430*4882a593Smuzhiyun {0x0336, 0x70},
431*4882a593Smuzhiyun {0x0337, 0x82},
432*4882a593Smuzhiyun {0x0315, 0x33},
433*4882a593Smuzhiyun {0x031c, 0xce},
434*4882a593Smuzhiyun {0x0287, 0x18},
435*4882a593Smuzhiyun {0x0084, 0x00},
436*4882a593Smuzhiyun {0x0087, 0x50},
437*4882a593Smuzhiyun {0x029d, 0x08},
438*4882a593Smuzhiyun {0x0290, 0x00},
439*4882a593Smuzhiyun {0x0340, 0x06},
440*4882a593Smuzhiyun {0x0341, 0x40},
441*4882a593Smuzhiyun {0x0345, 0x06},
442*4882a593Smuzhiyun {0x034b, 0xb0},
443*4882a593Smuzhiyun {0x0352, 0x08},
444*4882a593Smuzhiyun {0x0354, 0x08},
445*4882a593Smuzhiyun {0x02d1, 0xc0},
446*4882a593Smuzhiyun {0x023c, 0x04},
447*4882a593Smuzhiyun {0x0238, 0xb4},//0xa4
448*4882a593Smuzhiyun {0x0223, 0xfb},
449*4882a593Smuzhiyun {0x0232, 0xc4},
450*4882a593Smuzhiyun {0x0279, 0x53},
451*4882a593Smuzhiyun {0x02d3, 0x01},
452*4882a593Smuzhiyun {0x0243, 0x06},
453*4882a593Smuzhiyun {0x02ce, 0xbf},
454*4882a593Smuzhiyun {0x02ee, 0x30},
455*4882a593Smuzhiyun {0x026f, 0x70},
456*4882a593Smuzhiyun {0x0257, 0x09},
457*4882a593Smuzhiyun {0x0211, 0x02},
458*4882a593Smuzhiyun {0x0219, 0x09},
459*4882a593Smuzhiyun {0x023f, 0x2d},
460*4882a593Smuzhiyun {0x0518, 0x00},
461*4882a593Smuzhiyun {0x0519, 0x14},
462*4882a593Smuzhiyun {0x0515, 0x18},
463*4882a593Smuzhiyun {0x02d9, 0x50},
464*4882a593Smuzhiyun {0x02da, 0x02},
465*4882a593Smuzhiyun {0x02db, 0xe8},
466*4882a593Smuzhiyun {0x02e6, 0x20},
467*4882a593Smuzhiyun {0x021b, 0x10},
468*4882a593Smuzhiyun {0x0252, 0x22},
469*4882a593Smuzhiyun {0x024e, 0x22},
470*4882a593Smuzhiyun {0x02c4, 0x01},
471*4882a593Smuzhiyun {0x021d, 0x17},
472*4882a593Smuzhiyun {0x024a, 0x01},
473*4882a593Smuzhiyun {0x02ca, 0x02},
474*4882a593Smuzhiyun {0x0262, 0x10},
475*4882a593Smuzhiyun {0x029a, 0x20},
476*4882a593Smuzhiyun {0x021c, 0x0e},
477*4882a593Smuzhiyun {0x0298, 0x03},
478*4882a593Smuzhiyun {0x029c, 0x00},
479*4882a593Smuzhiyun {0x027e, 0x14},
480*4882a593Smuzhiyun {0x02c2, 0x10},
481*4882a593Smuzhiyun {0x0540, 0x20},
482*4882a593Smuzhiyun {0x0546, 0x01},
483*4882a593Smuzhiyun {0x0548, 0x01},
484*4882a593Smuzhiyun {0x0544, 0x01},
485*4882a593Smuzhiyun {0x0242, 0x36},
486*4882a593Smuzhiyun {0x02c0, 0x36},
487*4882a593Smuzhiyun {0x02c3, 0x4d},
488*4882a593Smuzhiyun {0x02e4, 0x10},
489*4882a593Smuzhiyun {0x022e, 0x00},
490*4882a593Smuzhiyun {0x027b, 0x3f},
491*4882a593Smuzhiyun {0x0269, 0x0f},
492*4882a593Smuzhiyun {0x02d2, 0x40},
493*4882a593Smuzhiyun {0x027c, 0x08},
494*4882a593Smuzhiyun {0x023a, 0x2e},
495*4882a593Smuzhiyun {0x0245, 0xce},
496*4882a593Smuzhiyun {0x0530, 0x3f},
497*4882a593Smuzhiyun {0x0531, 0x02},
498*4882a593Smuzhiyun {0x0228, 0x50},
499*4882a593Smuzhiyun {0x02ab, 0x00},
500*4882a593Smuzhiyun {0x0250, 0x00},
501*4882a593Smuzhiyun {0x0221, 0x50},
502*4882a593Smuzhiyun {0x02ac, 0x00},
503*4882a593Smuzhiyun {0x02a5, 0x02},
504*4882a593Smuzhiyun {0x0260, 0x0b},
505*4882a593Smuzhiyun {0x0216, 0x04},
506*4882a593Smuzhiyun {0x0299, 0x1C},
507*4882a593Smuzhiyun {0x021a, 0x98},
508*4882a593Smuzhiyun {0x0266, 0xd0},
509*4882a593Smuzhiyun {0x0020, 0x01},
510*4882a593Smuzhiyun {0x0021, 0x05},
511*4882a593Smuzhiyun {0x0022, 0xc0},
512*4882a593Smuzhiyun {0x0023, 0x08},
513*4882a593Smuzhiyun {0x02bb, 0x0d},
514*4882a593Smuzhiyun {0x02a3, 0x02},
515*4882a593Smuzhiyun {0x02a4, 0x02},
516*4882a593Smuzhiyun {0x021e, 0x02},
517*4882a593Smuzhiyun {0x024f, 0x08},
518*4882a593Smuzhiyun {0x028c, 0x08},
519*4882a593Smuzhiyun {0x0532, 0x3f},
520*4882a593Smuzhiyun {0x0533, 0x02},
521*4882a593Smuzhiyun {0x0277, 0x70}, //tx_width
522*4882a593Smuzhiyun {0x0276, 0xc0},
523*4882a593Smuzhiyun {0x0239, 0xc0},
524*4882a593Smuzhiyun {0x0200, 0x00},
525*4882a593Smuzhiyun {0x0201, 0x5f},
526*4882a593Smuzhiyun {0x0202, 0x05},
527*4882a593Smuzhiyun {0x0203, 0xf0},
528*4882a593Smuzhiyun {0x0205, 0xc0},
529*4882a593Smuzhiyun {0x02b0, 0x68},
530*4882a593Smuzhiyun {0x000f, 0x00},
531*4882a593Smuzhiyun {0x0006, 0xe0},
532*4882a593Smuzhiyun {0x0002, 0xa9},
533*4882a593Smuzhiyun {0x0004, 0x01},
534*4882a593Smuzhiyun {0x0060, 0x40},
535*4882a593Smuzhiyun {0x0218, 0x12},
536*4882a593Smuzhiyun {0x0342, 0x05},
537*4882a593Smuzhiyun {0x0343, 0x5f},
538*4882a593Smuzhiyun {0x03fe, 0x10},
539*4882a593Smuzhiyun {0x03fe, 0x00},
540*4882a593Smuzhiyun {0x0106, 0x78},
541*4882a593Smuzhiyun {0x0107, 0x89},
542*4882a593Smuzhiyun {0x0108, 0x0c},
543*4882a593Smuzhiyun {0x0114, 0x01},
544*4882a593Smuzhiyun {0x0115, 0x10},
545*4882a593Smuzhiyun {0x0180, 0x4f},
546*4882a593Smuzhiyun {0x0181, 0x30},
547*4882a593Smuzhiyun {0x0182, 0x05},
548*4882a593Smuzhiyun {0x0185, 0x01},
549*4882a593Smuzhiyun {0x03fe, 0x10},
550*4882a593Smuzhiyun {0x03fe, 0x00},
551*4882a593Smuzhiyun {REG_NULL, 0x00},
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun static const struct gc4663_mode supported_modes[] = {
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun .width = 2560,
556*4882a593Smuzhiyun .height = 1440,
557*4882a593Smuzhiyun .max_fps = {
558*4882a593Smuzhiyun .numerator = 10000,
559*4882a593Smuzhiyun .denominator = 300000,
560*4882a593Smuzhiyun },
561*4882a593Smuzhiyun .exp_def = 0x0100,
562*4882a593Smuzhiyun .hts_def = 0x0AA0,
563*4882a593Smuzhiyun .vts_def = 0x05DC,
564*4882a593Smuzhiyun .bus_fmt = MEDIA_BUS_FMT_SGRBG10_1X10,
565*4882a593Smuzhiyun .reg_list = gc4663_linear10bit_2560x1440_regs,
566*4882a593Smuzhiyun .hdr_mode = NO_HDR,
567*4882a593Smuzhiyun .vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
568*4882a593Smuzhiyun }, {
569*4882a593Smuzhiyun .width = 2560,
570*4882a593Smuzhiyun .height = 1440,
571*4882a593Smuzhiyun .max_fps = {
572*4882a593Smuzhiyun .numerator = 10000,
573*4882a593Smuzhiyun .denominator = 300000,
574*4882a593Smuzhiyun },
575*4882a593Smuzhiyun .exp_def = 0x0100,
576*4882a593Smuzhiyun .hts_def = 0x0AA0,
577*4882a593Smuzhiyun .vts_def = 0x0640,
578*4882a593Smuzhiyun .bus_fmt = MEDIA_BUS_FMT_SGRBG10_1X10,
579*4882a593Smuzhiyun .reg_list = gc4663_hdr10bit_2560x1440_regs,
580*4882a593Smuzhiyun .hdr_mode = HDR_X2,
581*4882a593Smuzhiyun .vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_1,
582*4882a593Smuzhiyun .vc[PAD1] = V4L2_MBUS_CSI2_CHANNEL_0,//L->csi wr0
583*4882a593Smuzhiyun .vc[PAD2] = V4L2_MBUS_CSI2_CHANNEL_1,
584*4882a593Smuzhiyun .vc[PAD3] = V4L2_MBUS_CSI2_CHANNEL_1,//M->csi wr2
585*4882a593Smuzhiyun },
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
589*4882a593Smuzhiyun GC4663_LINK_FREQ_LINEAR,
590*4882a593Smuzhiyun GC4663_LINK_FREQ_HDR,
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun static const char * const gc4663_test_pattern_menu[] = {
594*4882a593Smuzhiyun "Disabled",
595*4882a593Smuzhiyun "Vertical Color Bar Type 1",
596*4882a593Smuzhiyun "Vertical Color Bar Type 2",
597*4882a593Smuzhiyun "Vertical Color Bar Type 3",
598*4882a593Smuzhiyun "Vertical Color Bar Type 4"
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* Write registers up to 4 at a time */
gc4663_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)602*4882a593Smuzhiyun static int gc4663_write_reg(struct i2c_client *client, u16 reg,
603*4882a593Smuzhiyun u32 len, u32 val)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun u32 buf_i, val_i;
606*4882a593Smuzhiyun u8 buf[6];
607*4882a593Smuzhiyun u8 *val_p;
608*4882a593Smuzhiyun __be32 val_be;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun if (len > 4)
611*4882a593Smuzhiyun return -EINVAL;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun buf[0] = reg >> 8;
614*4882a593Smuzhiyun buf[1] = reg & 0xff;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun val_be = cpu_to_be32(val);
617*4882a593Smuzhiyun val_p = (u8 *)&val_be;
618*4882a593Smuzhiyun buf_i = 2;
619*4882a593Smuzhiyun val_i = 4 - len;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun while (val_i < 4)
622*4882a593Smuzhiyun buf[buf_i++] = val_p[val_i++];
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (i2c_master_send(client, buf, len + 2) != len + 2)
625*4882a593Smuzhiyun return -EIO;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun return 0;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
gc4663_write_array(struct i2c_client * client,const struct regval * regs)630*4882a593Smuzhiyun static int gc4663_write_array(struct i2c_client *client,
631*4882a593Smuzhiyun const struct regval *regs)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun u32 i;
634*4882a593Smuzhiyun int ret = 0;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++)
637*4882a593Smuzhiyun ret = gc4663_write_reg(client, regs[i].addr,
638*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, regs[i].val);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun return ret;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* Read registers up to 4 at a time */
gc4663_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)644*4882a593Smuzhiyun static int gc4663_read_reg(struct i2c_client *client, u16 reg,
645*4882a593Smuzhiyun unsigned int len, u32 *val)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun struct i2c_msg msgs[2];
648*4882a593Smuzhiyun u8 *data_be_p;
649*4882a593Smuzhiyun __be32 data_be = 0;
650*4882a593Smuzhiyun __be16 reg_addr_be = cpu_to_be16(reg);
651*4882a593Smuzhiyun int ret;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if (len > 4 || !len)
654*4882a593Smuzhiyun return -EINVAL;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun data_be_p = (u8 *)&data_be;
657*4882a593Smuzhiyun /* Write register address */
658*4882a593Smuzhiyun msgs[0].addr = client->addr;
659*4882a593Smuzhiyun msgs[0].flags = 0;
660*4882a593Smuzhiyun msgs[0].len = 2;
661*4882a593Smuzhiyun msgs[0].buf = (u8 *)®_addr_be;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* Read data from register */
664*4882a593Smuzhiyun msgs[1].addr = client->addr;
665*4882a593Smuzhiyun msgs[1].flags = I2C_M_RD;
666*4882a593Smuzhiyun msgs[1].len = len;
667*4882a593Smuzhiyun msgs[1].buf = &data_be_p[4 - len];
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
670*4882a593Smuzhiyun if (ret != ARRAY_SIZE(msgs))
671*4882a593Smuzhiyun return -EIO;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun *val = be32_to_cpu(data_be);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun return 0;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
gc4663_get_reso_dist(const struct gc4663_mode * mode,struct v4l2_mbus_framefmt * framefmt)678*4882a593Smuzhiyun static int gc4663_get_reso_dist(const struct gc4663_mode *mode,
679*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun return abs(mode->width - framefmt->width) +
682*4882a593Smuzhiyun abs(mode->height - framefmt->height);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun static const struct gc4663_mode *
gc4663_find_best_fit(struct gc4663 * gc4663,struct v4l2_subdev_format * fmt)686*4882a593Smuzhiyun gc4663_find_best_fit(struct gc4663 *gc4663, struct v4l2_subdev_format *fmt)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt = &fmt->format;
689*4882a593Smuzhiyun int dist;
690*4882a593Smuzhiyun int cur_best_fit = 0;
691*4882a593Smuzhiyun int cur_best_fit_dist = -1;
692*4882a593Smuzhiyun unsigned int i;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun for (i = 0; i < gc4663->cfg_num; i++) {
695*4882a593Smuzhiyun dist = gc4663_get_reso_dist(&supported_modes[i], framefmt);
696*4882a593Smuzhiyun if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
697*4882a593Smuzhiyun cur_best_fit_dist = dist;
698*4882a593Smuzhiyun cur_best_fit = i;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun return &supported_modes[cur_best_fit];
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
gc4663_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)705*4882a593Smuzhiyun static int gc4663_set_fmt(struct v4l2_subdev *sd,
706*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
707*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
710*4882a593Smuzhiyun const struct gc4663_mode *mode;
711*4882a593Smuzhiyun s64 h_blank, vblank_def;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun mutex_lock(&gc4663->mutex);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun mode = gc4663_find_best_fit(gc4663, fmt);
716*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
717*4882a593Smuzhiyun fmt->format.width = mode->width;
718*4882a593Smuzhiyun fmt->format.height = mode->height;
719*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
720*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
721*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
722*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
723*4882a593Smuzhiyun #else
724*4882a593Smuzhiyun mutex_unlock(&gc4663->mutex);
725*4882a593Smuzhiyun return -ENOTTY;
726*4882a593Smuzhiyun #endif
727*4882a593Smuzhiyun } else {
728*4882a593Smuzhiyun gc4663->cur_mode = mode;
729*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
730*4882a593Smuzhiyun __v4l2_ctrl_modify_range(gc4663->hblank, h_blank,
731*4882a593Smuzhiyun h_blank, 1, h_blank);
732*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
733*4882a593Smuzhiyun __v4l2_ctrl_modify_range(gc4663->vblank, vblank_def,
734*4882a593Smuzhiyun GC4663_VTS_MAX - mode->height,
735*4882a593Smuzhiyun 1, vblank_def);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun if (mode->hdr_mode == HDR_X2) {
738*4882a593Smuzhiyun gc4663->cur_link_freq = 1;
739*4882a593Smuzhiyun gc4663->cur_pixel_rate = GC4663_PIXEL_RATE_HDR;
740*4882a593Smuzhiyun } else {
741*4882a593Smuzhiyun gc4663->cur_link_freq = 0;
742*4882a593Smuzhiyun gc4663->cur_pixel_rate = GC4663_PIXEL_RATE_LINEAR;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl_int64(gc4663->pixel_rate,
746*4882a593Smuzhiyun gc4663->cur_pixel_rate);
747*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl(gc4663->link_freq,
748*4882a593Smuzhiyun gc4663->cur_link_freq);
749*4882a593Smuzhiyun gc4663->cur_vts = mode->vts_def;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun mutex_unlock(&gc4663->mutex);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun return 0;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
gc4663_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)756*4882a593Smuzhiyun static int gc4663_get_fmt(struct v4l2_subdev *sd,
757*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
758*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
761*4882a593Smuzhiyun const struct gc4663_mode *mode = gc4663->cur_mode;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun mutex_lock(&gc4663->mutex);
764*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
765*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
766*4882a593Smuzhiyun fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
767*4882a593Smuzhiyun #else
768*4882a593Smuzhiyun mutex_unlock(&gc4663->mutex);
769*4882a593Smuzhiyun return -ENOTTY;
770*4882a593Smuzhiyun #endif
771*4882a593Smuzhiyun } else {
772*4882a593Smuzhiyun fmt->format.width = mode->width;
773*4882a593Smuzhiyun fmt->format.height = mode->height;
774*4882a593Smuzhiyun fmt->format.code = mode->bus_fmt;
775*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun mutex_unlock(&gc4663->mutex);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun return 0;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
gc4663_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)782*4882a593Smuzhiyun static int gc4663_enum_mbus_code(struct v4l2_subdev *sd,
783*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
784*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun if (code->index != 0)
789*4882a593Smuzhiyun return -EINVAL;
790*4882a593Smuzhiyun code->code = gc4663->cur_mode->bus_fmt;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun return 0;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
gc4663_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)795*4882a593Smuzhiyun static int gc4663_enum_frame_sizes(struct v4l2_subdev *sd,
796*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
797*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun if (fse->index >= gc4663->cfg_num)
802*4882a593Smuzhiyun return -EINVAL;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun if (fse->code != supported_modes[0].bus_fmt)
805*4882a593Smuzhiyun return -EINVAL;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
808*4882a593Smuzhiyun fse->max_width = supported_modes[fse->index].width;
809*4882a593Smuzhiyun fse->max_height = supported_modes[fse->index].height;
810*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun return 0;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
gc4663_enable_test_pattern(struct gc4663 * gc4663,u32 pattern)815*4882a593Smuzhiyun static int gc4663_enable_test_pattern(struct gc4663 *gc4663, u32 pattern)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun u32 val;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun if (pattern)
820*4882a593Smuzhiyun val = GC4663_TEST_PATTERN_ENABLE;
821*4882a593Smuzhiyun else
822*4882a593Smuzhiyun val = GC4663_TEST_PATTERN_DISABLE;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun return gc4663_write_reg(gc4663->client, GC4663_REG_TEST_PATTERN,
825*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, val);
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
gc4663_set_gain_reg_hdr(struct gc4663 * gc4663,u32 gain)828*4882a593Smuzhiyun static int gc4663_set_gain_reg_hdr(struct gc4663 *gc4663, u32 gain)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun int i;
831*4882a593Smuzhiyun int total;
832*4882a593Smuzhiyun u32 tol_dig_gain = 0;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun if (gain < 64)
835*4882a593Smuzhiyun gain = 64;
836*4882a593Smuzhiyun total = sizeof(gain_level_table) / sizeof(u32) - 1;
837*4882a593Smuzhiyun for (i = 0; i < total; i++) {
838*4882a593Smuzhiyun if (gain_level_table[i] <= gain &&
839*4882a593Smuzhiyun gain < gain_level_table[i + 1])
840*4882a593Smuzhiyun break;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun if (i >= total)
844*4882a593Smuzhiyun i = total - 1;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun tol_dig_gain = gain * 64 / gain_level_table[i];
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x2b3,
849*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_hdr[i][0]);
850*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x2b4,
851*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_hdr[i][1]);
852*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x2b8,
853*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_hdr[i][2]);
854*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x2b9,
855*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_hdr[i][3]);
856*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x515,
857*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_hdr[i][4]);
858*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x519,
859*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_hdr[i][5]);
860*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x2d9,
861*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_hdr[i][6]);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x20e,
864*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, (tol_dig_gain >> 6));
865*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x20f,
866*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, ((tol_dig_gain & 0x3f) << 2));
867*4882a593Smuzhiyun return 0;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
gc4663_set_gain_reg(struct gc4663 * gc4663,u32 gain)870*4882a593Smuzhiyun static int gc4663_set_gain_reg(struct gc4663 *gc4663, u32 gain)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun int i;
873*4882a593Smuzhiyun int total;
874*4882a593Smuzhiyun u32 tol_dig_gain = 0;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun if (gain < 64)
877*4882a593Smuzhiyun gain = 64;
878*4882a593Smuzhiyun total = sizeof(gain_level_table) / sizeof(u32) - 1;
879*4882a593Smuzhiyun for (i = 0; i < total; i++) {
880*4882a593Smuzhiyun if (gain_level_table[i] <= gain &&
881*4882a593Smuzhiyun gain < gain_level_table[i + 1])
882*4882a593Smuzhiyun break;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun tol_dig_gain = gain * 64 / gain_level_table[i];
885*4882a593Smuzhiyun if (i >= total)
886*4882a593Smuzhiyun i = total - 1;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x2b3,
889*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_liner[i][0]);
890*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x2b4,
891*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_liner[i][1]);
892*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x2b8,
893*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_liner[i][2]);
894*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x2b9,
895*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_liner[i][3]);
896*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x515,
897*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_liner[i][4]);
898*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x519,
899*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_liner[i][5]);
900*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x2d9,
901*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, reg_val_table_liner[i][6]);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x20e,
905*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, (tol_dig_gain >> 6));
906*4882a593Smuzhiyun gc4663_write_reg(gc4663->client, 0x20f,
907*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, ((tol_dig_gain & 0x3f) << 2));
908*4882a593Smuzhiyun return 0;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun /* window_heigth = 1472
912*4882a593Smuzhiyun * dummy = 20
913*4882a593Smuzhiyun * frame_length = window_heigth + dummy + vb = 1492 + vb
914*4882a593Smuzhiyun * s_exp_time < VB
915*4882a593Smuzhiyun * s_exp_time + l_exp_time < frame_length
916*4882a593Smuzhiyun */
gc4663_set_hdrae(struct gc4663 * gc4663,struct preisp_hdrae_exp_s * ae)917*4882a593Smuzhiyun static int gc4663_set_hdrae(struct gc4663 *gc4663,
918*4882a593Smuzhiyun struct preisp_hdrae_exp_s *ae)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun int ret = 0;
921*4882a593Smuzhiyun u32 l_exp_time, m_exp_time, s_exp_time;
922*4882a593Smuzhiyun u32 l_a_gain, m_a_gain, s_a_gain;
923*4882a593Smuzhiyun u32 intt_long_l, intt_long_h;
924*4882a593Smuzhiyun u32 intt_short_l, intt_short_h;
925*4882a593Smuzhiyun u32 gain;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if (!gc4663->has_init_exp && !gc4663->streaming) {
928*4882a593Smuzhiyun gc4663->init_hdrae_exp = *ae;
929*4882a593Smuzhiyun gc4663->has_init_exp = true;
930*4882a593Smuzhiyun dev_dbg(&gc4663->client->dev, "gc4663 don't stream, record exp for hdr!\n");
931*4882a593Smuzhiyun return ret;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun l_exp_time = ae->long_exp_reg;
934*4882a593Smuzhiyun m_exp_time = ae->middle_exp_reg;
935*4882a593Smuzhiyun s_exp_time = ae->short_exp_reg;
936*4882a593Smuzhiyun l_a_gain = ae->long_gain_reg;
937*4882a593Smuzhiyun m_a_gain = ae->middle_gain_reg;
938*4882a593Smuzhiyun s_a_gain = ae->short_gain_reg;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun dev_dbg(&gc4663->client->dev,
941*4882a593Smuzhiyun "rev exp req: L_exp: 0x%x, M_exp: 0x%x, S_exp 0x%x,l_gain:0x%x, m_gain: 0x%x, s_gain: 0x%x\n",
942*4882a593Smuzhiyun l_exp_time, m_exp_time, s_exp_time,
943*4882a593Smuzhiyun l_a_gain, m_a_gain, s_a_gain);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun if (gc4663->cur_mode->hdr_mode == HDR_X2)
946*4882a593Smuzhiyun l_exp_time = m_exp_time;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun gain = s_a_gain;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun if (l_exp_time <= 1)
951*4882a593Smuzhiyun l_exp_time = 1;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun if (s_exp_time < 1)
954*4882a593Smuzhiyun s_exp_time = 1;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun if (s_exp_time > gc4663->cur_vts - 1492) {
957*4882a593Smuzhiyun dev_err(&gc4663->client->dev, "the s_exp_time is too large.\n");
958*4882a593Smuzhiyun s_exp_time = gc4663->cur_vts - 1492;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun if (l_exp_time > gc4663->cur_vts - s_exp_time) {
962*4882a593Smuzhiyun dev_err(&gc4663->client->dev, "the l_exp_time is too large.\n");
963*4882a593Smuzhiyun l_exp_time = gc4663->cur_vts - s_exp_time;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun if (s_exp_time * 16 == l_exp_time) {
967*4882a593Smuzhiyun if (s_exp_time > 94)
968*4882a593Smuzhiyun s_exp_time = 94;
969*4882a593Smuzhiyun if (l_exp_time > 1504)
970*4882a593Smuzhiyun l_exp_time = 1504;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun intt_long_l = l_exp_time & 0xff;
974*4882a593Smuzhiyun intt_long_h = (l_exp_time >> 8) & 0x3f;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun intt_short_l = s_exp_time & 0xff;
977*4882a593Smuzhiyun intt_short_h = (s_exp_time >> 8) & 0x3f;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun ret |= gc4663_write_reg(gc4663->client, GC4663_REG_EXPOSURE_H,
980*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT,
981*4882a593Smuzhiyun intt_long_h);
982*4882a593Smuzhiyun ret |= gc4663_write_reg(gc4663->client, GC4663_REG_EXPOSURE_L,
983*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT,
984*4882a593Smuzhiyun intt_long_l);
985*4882a593Smuzhiyun ret |= gc4663_write_reg(gc4663->client, GC4663_REG_SEXPOSURE_H,
986*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT,
987*4882a593Smuzhiyun intt_short_h);
988*4882a593Smuzhiyun ret |= gc4663_write_reg(gc4663->client, GC4663_REG_SEXPOSURE_L,
989*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT,
990*4882a593Smuzhiyun intt_short_l);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun ret |= gc4663_set_gain_reg_hdr(gc4663, gain);
993*4882a593Smuzhiyun return ret;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
gc4663_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)996*4882a593Smuzhiyun static int gc4663_g_frame_interval(struct v4l2_subdev *sd,
997*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
1000*4882a593Smuzhiyun const struct gc4663_mode *mode = gc4663->cur_mode;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun fi->interval = mode->max_fps;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
gc4663_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)1007*4882a593Smuzhiyun static int gc4663_g_mbus_config(struct v4l2_subdev *sd, unsigned int pad_id,
1008*4882a593Smuzhiyun struct v4l2_mbus_config *config)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
1011*4882a593Smuzhiyun const struct gc4663_mode *mode = gc4663->cur_mode;
1012*4882a593Smuzhiyun u32 val = 0;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun if (mode->hdr_mode == NO_HDR)
1015*4882a593Smuzhiyun val = 1 << (GC4663_LANES - 1) |
1016*4882a593Smuzhiyun V4L2_MBUS_CSI2_CHANNEL_0 |
1017*4882a593Smuzhiyun V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
1018*4882a593Smuzhiyun if (mode->hdr_mode == HDR_X2)
1019*4882a593Smuzhiyun val = 1 << (GC4663_LANES - 1) |
1020*4882a593Smuzhiyun V4L2_MBUS_CSI2_CHANNEL_0 |
1021*4882a593Smuzhiyun V4L2_MBUS_CSI2_CONTINUOUS_CLOCK |
1022*4882a593Smuzhiyun V4L2_MBUS_CSI2_CHANNEL_1;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun config->type = V4L2_MBUS_CSI2_DPHY;
1025*4882a593Smuzhiyun config->flags = val;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun return 0;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
gc4663_get_module_inf(struct gc4663 * gc4663,struct rkmodule_inf * inf)1030*4882a593Smuzhiyun static void gc4663_get_module_inf(struct gc4663 *gc4663,
1031*4882a593Smuzhiyun struct rkmodule_inf *inf)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun memset(inf, 0, sizeof(*inf));
1034*4882a593Smuzhiyun strlcpy(inf->base.sensor, GC4663_NAME, sizeof(inf->base.sensor));
1035*4882a593Smuzhiyun strlcpy(inf->base.module, gc4663->module_name,
1036*4882a593Smuzhiyun sizeof(inf->base.module));
1037*4882a593Smuzhiyun strlcpy(inf->base.lens, gc4663->len_name, sizeof(inf->base.lens));
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
gc4663_get_channel_info(struct gc4663 * gc4663,struct rkmodule_channel_info * ch_info)1040*4882a593Smuzhiyun static int gc4663_get_channel_info(struct gc4663 *gc4663, struct rkmodule_channel_info *ch_info)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun if (ch_info->index < PAD0 || ch_info->index >= PAD_MAX)
1043*4882a593Smuzhiyun return -EINVAL;
1044*4882a593Smuzhiyun ch_info->vc = gc4663->cur_mode->vc[ch_info->index];
1045*4882a593Smuzhiyun ch_info->width = gc4663->cur_mode->width;
1046*4882a593Smuzhiyun ch_info->height = gc4663->cur_mode->height;
1047*4882a593Smuzhiyun ch_info->bus_fmt = gc4663->cur_mode->bus_fmt;
1048*4882a593Smuzhiyun return 0;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
gc4663_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)1051*4882a593Smuzhiyun static long gc4663_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
1054*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
1055*4882a593Smuzhiyun u32 i, h, w;
1056*4882a593Smuzhiyun long ret = 0;
1057*4882a593Smuzhiyun u32 stream = 0;
1058*4882a593Smuzhiyun struct rkmodule_channel_info *ch_info;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun switch (cmd) {
1061*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
1062*4882a593Smuzhiyun gc4663_get_module_inf(gc4663, (struct rkmodule_inf *)arg);
1063*4882a593Smuzhiyun break;
1064*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
1065*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
1066*4882a593Smuzhiyun hdr->esp.mode = HDR_NORMAL_VC;
1067*4882a593Smuzhiyun hdr->hdr_mode = gc4663->cur_mode->hdr_mode;
1068*4882a593Smuzhiyun break;
1069*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
1070*4882a593Smuzhiyun hdr = (struct rkmodule_hdr_cfg *)arg;
1071*4882a593Smuzhiyun w = gc4663->cur_mode->width;
1072*4882a593Smuzhiyun h = gc4663->cur_mode->height;
1073*4882a593Smuzhiyun for (i = 0; i < gc4663->cfg_num; i++) {
1074*4882a593Smuzhiyun if (w == supported_modes[i].width &&
1075*4882a593Smuzhiyun h == supported_modes[i].height &&
1076*4882a593Smuzhiyun supported_modes[i].hdr_mode == hdr->hdr_mode) {
1077*4882a593Smuzhiyun gc4663->cur_mode = &supported_modes[i];
1078*4882a593Smuzhiyun break;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun if (i == gc4663->cfg_num) {
1082*4882a593Smuzhiyun dev_err(&gc4663->client->dev,
1083*4882a593Smuzhiyun "not find hdr mode:%d %dx%d config\n",
1084*4882a593Smuzhiyun hdr->hdr_mode, w, h);
1085*4882a593Smuzhiyun ret = -EINVAL;
1086*4882a593Smuzhiyun } else {
1087*4882a593Smuzhiyun w = gc4663->cur_mode->hts_def -
1088*4882a593Smuzhiyun gc4663->cur_mode->width;
1089*4882a593Smuzhiyun h = gc4663->cur_mode->vts_def -
1090*4882a593Smuzhiyun gc4663->cur_mode->height;
1091*4882a593Smuzhiyun __v4l2_ctrl_modify_range(gc4663->hblank, w, w, 1, w);
1092*4882a593Smuzhiyun __v4l2_ctrl_modify_range(gc4663->vblank, h,
1093*4882a593Smuzhiyun GC4663_VTS_MAX -
1094*4882a593Smuzhiyun gc4663->cur_mode->height,
1095*4882a593Smuzhiyun 1, h);
1096*4882a593Smuzhiyun if (gc4663->cur_mode->hdr_mode == HDR_X2) {
1097*4882a593Smuzhiyun gc4663->cur_link_freq = 1;
1098*4882a593Smuzhiyun gc4663->cur_pixel_rate = GC4663_PIXEL_RATE_HDR;
1099*4882a593Smuzhiyun } else {
1100*4882a593Smuzhiyun gc4663->cur_link_freq = 0;
1101*4882a593Smuzhiyun gc4663->cur_pixel_rate = GC4663_PIXEL_RATE_LINEAR;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl_int64(gc4663->pixel_rate,
1105*4882a593Smuzhiyun gc4663->cur_pixel_rate);
1106*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl(gc4663->link_freq,
1107*4882a593Smuzhiyun gc4663->cur_link_freq);
1108*4882a593Smuzhiyun gc4663->cur_vts = gc4663->cur_mode->vts_def;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun break;
1111*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
1112*4882a593Smuzhiyun ret = gc4663_set_hdrae(gc4663, arg);
1113*4882a593Smuzhiyun break;
1114*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
1115*4882a593Smuzhiyun stream = *((u32 *)arg);
1116*4882a593Smuzhiyun if (stream)
1117*4882a593Smuzhiyun ret = gc4663_write_reg(gc4663->client, GC4663_REG_CTRL_MODE,
1118*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, GC4663_MODE_STREAMING);
1119*4882a593Smuzhiyun else
1120*4882a593Smuzhiyun ret = gc4663_write_reg(gc4663->client, GC4663_REG_CTRL_MODE,
1121*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, GC4663_MODE_SW_STANDBY);
1122*4882a593Smuzhiyun break;
1123*4882a593Smuzhiyun case RKMODULE_GET_CHANNEL_INFO:
1124*4882a593Smuzhiyun ch_info = (struct rkmodule_channel_info *)arg;
1125*4882a593Smuzhiyun ret = gc4663_get_channel_info(gc4663, ch_info);
1126*4882a593Smuzhiyun break;
1127*4882a593Smuzhiyun default:
1128*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
1129*4882a593Smuzhiyun break;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun return ret;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
gc4663_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)1136*4882a593Smuzhiyun static long gc4663_compat_ioctl32(struct v4l2_subdev *sd,
1137*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun void __user *up = compat_ptr(arg);
1140*4882a593Smuzhiyun struct rkmodule_inf *inf;
1141*4882a593Smuzhiyun struct rkmodule_awb_cfg *cfg;
1142*4882a593Smuzhiyun struct rkmodule_hdr_cfg *hdr;
1143*4882a593Smuzhiyun struct preisp_hdrae_exp_s *hdrae;
1144*4882a593Smuzhiyun long ret;
1145*4882a593Smuzhiyun u32 stream = 0;
1146*4882a593Smuzhiyun struct rkmodule_channel_info *ch_info;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun switch (cmd) {
1149*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
1150*4882a593Smuzhiyun inf = kzalloc(sizeof(*inf), GFP_KERNEL);
1151*4882a593Smuzhiyun if (!inf) {
1152*4882a593Smuzhiyun ret = -ENOMEM;
1153*4882a593Smuzhiyun return ret;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun ret = gc4663_ioctl(sd, cmd, inf);
1157*4882a593Smuzhiyun if (!ret) {
1158*4882a593Smuzhiyun ret = copy_to_user(up, inf, sizeof(*inf));
1159*4882a593Smuzhiyun if (ret)
1160*4882a593Smuzhiyun ret = -EFAULT;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun kfree(inf);
1163*4882a593Smuzhiyun break;
1164*4882a593Smuzhiyun case RKMODULE_AWB_CFG:
1165*4882a593Smuzhiyun cfg = kzalloc(sizeof(*cfg), GFP_KERNEL);
1166*4882a593Smuzhiyun if (!cfg) {
1167*4882a593Smuzhiyun ret = -ENOMEM;
1168*4882a593Smuzhiyun return ret;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun ret = copy_from_user(cfg, up, sizeof(*cfg));
1172*4882a593Smuzhiyun if (!ret)
1173*4882a593Smuzhiyun ret = gc4663_ioctl(sd, cmd, cfg);
1174*4882a593Smuzhiyun else
1175*4882a593Smuzhiyun ret = -EFAULT;
1176*4882a593Smuzhiyun kfree(cfg);
1177*4882a593Smuzhiyun break;
1178*4882a593Smuzhiyun case RKMODULE_GET_HDR_CFG:
1179*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
1180*4882a593Smuzhiyun if (!hdr) {
1181*4882a593Smuzhiyun ret = -ENOMEM;
1182*4882a593Smuzhiyun return ret;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun ret = gc4663_ioctl(sd, cmd, hdr);
1186*4882a593Smuzhiyun if (!ret) {
1187*4882a593Smuzhiyun ret = copy_to_user(up, hdr, sizeof(*hdr));
1188*4882a593Smuzhiyun if (ret)
1189*4882a593Smuzhiyun ret = -EFAULT;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun kfree(hdr);
1192*4882a593Smuzhiyun break;
1193*4882a593Smuzhiyun case RKMODULE_SET_HDR_CFG:
1194*4882a593Smuzhiyun hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
1195*4882a593Smuzhiyun if (!hdr) {
1196*4882a593Smuzhiyun ret = -ENOMEM;
1197*4882a593Smuzhiyun return ret;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun ret = copy_from_user(hdr, up, sizeof(*hdr));
1201*4882a593Smuzhiyun if (!ret)
1202*4882a593Smuzhiyun ret = gc4663_ioctl(sd, cmd, hdr);
1203*4882a593Smuzhiyun else
1204*4882a593Smuzhiyun ret = -EFAULT;
1205*4882a593Smuzhiyun kfree(hdr);
1206*4882a593Smuzhiyun break;
1207*4882a593Smuzhiyun case PREISP_CMD_SET_HDRAE_EXP:
1208*4882a593Smuzhiyun hdrae = kzalloc(sizeof(*hdrae), GFP_KERNEL);
1209*4882a593Smuzhiyun if (!hdrae) {
1210*4882a593Smuzhiyun ret = -ENOMEM;
1211*4882a593Smuzhiyun return ret;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun ret = copy_from_user(hdrae, up, sizeof(*hdrae));
1215*4882a593Smuzhiyun if (!ret)
1216*4882a593Smuzhiyun ret = gc4663_ioctl(sd, cmd, hdrae);
1217*4882a593Smuzhiyun else
1218*4882a593Smuzhiyun ret = -EFAULT;
1219*4882a593Smuzhiyun kfree(hdrae);
1220*4882a593Smuzhiyun break;
1221*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
1222*4882a593Smuzhiyun ret = copy_from_user(&stream, up, sizeof(u32));
1223*4882a593Smuzhiyun if (!ret)
1224*4882a593Smuzhiyun ret = gc4663_ioctl(sd, cmd, &stream);
1225*4882a593Smuzhiyun else
1226*4882a593Smuzhiyun ret = -EFAULT;
1227*4882a593Smuzhiyun break;
1228*4882a593Smuzhiyun case RKMODULE_GET_CHANNEL_INFO:
1229*4882a593Smuzhiyun ch_info = kzalloc(sizeof(*ch_info), GFP_KERNEL);
1230*4882a593Smuzhiyun if (!ch_info) {
1231*4882a593Smuzhiyun ret = -ENOMEM;
1232*4882a593Smuzhiyun return ret;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun ret = gc4663_ioctl(sd, cmd, ch_info);
1236*4882a593Smuzhiyun if (!ret) {
1237*4882a593Smuzhiyun ret = copy_to_user(up, ch_info, sizeof(*ch_info));
1238*4882a593Smuzhiyun if (ret)
1239*4882a593Smuzhiyun ret = -EFAULT;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun kfree(ch_info);
1242*4882a593Smuzhiyun break;
1243*4882a593Smuzhiyun default:
1244*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
1245*4882a593Smuzhiyun break;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun return ret;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun #endif
1251*4882a593Smuzhiyun
__gc4663_start_stream(struct gc4663 * gc4663)1252*4882a593Smuzhiyun static int __gc4663_start_stream(struct gc4663 *gc4663)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun int ret;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun ret = gc4663_write_array(gc4663->client, gc4663->cur_mode->reg_list);
1257*4882a593Smuzhiyun if (ret)
1258*4882a593Smuzhiyun return ret;
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun /* In case these controls are set before streaming */
1261*4882a593Smuzhiyun ret = __v4l2_ctrl_handler_setup(&gc4663->ctrl_handler);
1262*4882a593Smuzhiyun if (gc4663->has_init_exp && gc4663->cur_mode->hdr_mode != NO_HDR) {
1263*4882a593Smuzhiyun ret = gc4663_ioctl(&gc4663->subdev, PREISP_CMD_SET_HDRAE_EXP,
1264*4882a593Smuzhiyun &gc4663->init_hdrae_exp);
1265*4882a593Smuzhiyun if (ret) {
1266*4882a593Smuzhiyun dev_err(&gc4663->client->dev,
1267*4882a593Smuzhiyun "init exp fail in hdr mode\n");
1268*4882a593Smuzhiyun return ret;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun if (ret)
1272*4882a593Smuzhiyun return ret;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun ret |= gc4663_write_reg(gc4663->client, GC4663_REG_CTRL_MODE,
1275*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, GC4663_MODE_STREAMING);
1276*4882a593Smuzhiyun if (gc4663->cur_mode->hdr_mode == NO_HDR)
1277*4882a593Smuzhiyun ret |= gc4663_write_array(gc4663->client, gc4663_linear_global_regs);
1278*4882a593Smuzhiyun return ret;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
__gc4663_stop_stream(struct gc4663 * gc4663)1281*4882a593Smuzhiyun static int __gc4663_stop_stream(struct gc4663 *gc4663)
1282*4882a593Smuzhiyun {
1283*4882a593Smuzhiyun gc4663->has_init_exp = false;
1284*4882a593Smuzhiyun return gc4663_write_reg(gc4663->client, GC4663_REG_CTRL_MODE,
1285*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, GC4663_MODE_SW_STANDBY);
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
gc4663_s_stream(struct v4l2_subdev * sd,int on)1288*4882a593Smuzhiyun static int gc4663_s_stream(struct v4l2_subdev *sd, int on)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
1291*4882a593Smuzhiyun struct i2c_client *client = gc4663->client;
1292*4882a593Smuzhiyun int ret = 0;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun mutex_lock(&gc4663->mutex);
1295*4882a593Smuzhiyun on = !!on;
1296*4882a593Smuzhiyun if (on == gc4663->streaming)
1297*4882a593Smuzhiyun goto unlock_and_return;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun if (on) {
1300*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
1301*4882a593Smuzhiyun if (ret < 0) {
1302*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
1303*4882a593Smuzhiyun goto unlock_and_return;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun ret = __gc4663_start_stream(gc4663);
1307*4882a593Smuzhiyun if (ret) {
1308*4882a593Smuzhiyun v4l2_err(sd, "start stream failed while write regs\n");
1309*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1310*4882a593Smuzhiyun goto unlock_and_return;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun } else {
1313*4882a593Smuzhiyun __gc4663_stop_stream(gc4663);
1314*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun gc4663->streaming = on;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun unlock_and_return:
1320*4882a593Smuzhiyun mutex_unlock(&gc4663->mutex);
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun return ret;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
gc4663_s_power(struct v4l2_subdev * sd,int on)1325*4882a593Smuzhiyun static int gc4663_s_power(struct v4l2_subdev *sd, int on)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
1328*4882a593Smuzhiyun struct i2c_client *client = gc4663->client;
1329*4882a593Smuzhiyun int ret = 0;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun mutex_lock(&gc4663->mutex);
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun /* If the power state is not modified - no work to do. */
1334*4882a593Smuzhiyun if (gc4663->power_on == !!on)
1335*4882a593Smuzhiyun goto unlock_and_return;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun if (on) {
1338*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
1339*4882a593Smuzhiyun if (ret < 0) {
1340*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
1341*4882a593Smuzhiyun goto unlock_and_return;
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun ret = gc4663_write_array(gc4663->client, gc4663_global_regs);
1345*4882a593Smuzhiyun if (ret) {
1346*4882a593Smuzhiyun v4l2_err(sd, "could not set init registers\n");
1347*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
1348*4882a593Smuzhiyun goto unlock_and_return;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun gc4663->power_on = true;
1352*4882a593Smuzhiyun } else {
1353*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1354*4882a593Smuzhiyun gc4663->power_on = false;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun unlock_and_return:
1358*4882a593Smuzhiyun mutex_unlock(&gc4663->mutex);
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun return ret;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
gc4663_cal_delay(u32 cycles)1364*4882a593Smuzhiyun static inline u32 gc4663_cal_delay(u32 cycles)
1365*4882a593Smuzhiyun {
1366*4882a593Smuzhiyun return DIV_ROUND_UP(cycles, GC4663_XVCLK_FREQ / 1000 / 1000);
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
__gc4663_power_on(struct gc4663 * gc4663)1369*4882a593Smuzhiyun static int __gc4663_power_on(struct gc4663 *gc4663)
1370*4882a593Smuzhiyun {
1371*4882a593Smuzhiyun int ret;
1372*4882a593Smuzhiyun u32 delay_us;
1373*4882a593Smuzhiyun struct device *dev = &gc4663->client->dev;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(gc4663->pins_default)) {
1376*4882a593Smuzhiyun ret = pinctrl_select_state(gc4663->pinctrl,
1377*4882a593Smuzhiyun gc4663->pins_default);
1378*4882a593Smuzhiyun if (ret < 0)
1379*4882a593Smuzhiyun dev_err(dev, "could not set pins\n");
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun ret = clk_set_rate(gc4663->xvclk, GC4663_XVCLK_FREQ);
1382*4882a593Smuzhiyun if (ret < 0)
1383*4882a593Smuzhiyun dev_warn(dev, "Failed to set xvclk rate (24MHz)\n");
1384*4882a593Smuzhiyun if (clk_get_rate(gc4663->xvclk) != GC4663_XVCLK_FREQ)
1385*4882a593Smuzhiyun dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
1386*4882a593Smuzhiyun ret = clk_prepare_enable(gc4663->xvclk);
1387*4882a593Smuzhiyun if (ret < 0) {
1388*4882a593Smuzhiyun dev_err(dev, "Failed to enable xvclk\n");
1389*4882a593Smuzhiyun return ret;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun if (!IS_ERR(gc4663->reset_gpio))
1392*4882a593Smuzhiyun gpiod_set_value_cansleep(gc4663->reset_gpio, 0);
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun if (!IS_ERR(gc4663->pwdn_gpio))
1395*4882a593Smuzhiyun gpiod_set_value_cansleep(gc4663->pwdn_gpio, 0);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun usleep_range(500, 1000);
1398*4882a593Smuzhiyun ret = regulator_bulk_enable(GC4663_NUM_SUPPLIES, gc4663->supplies);
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun if (ret < 0) {
1401*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators\n");
1402*4882a593Smuzhiyun goto disable_clk;
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun if (!IS_ERR(gc4663->pwren_gpio))
1406*4882a593Smuzhiyun gpiod_set_value_cansleep(gc4663->pwren_gpio, 1);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun usleep_range(1000, 1100);
1409*4882a593Smuzhiyun if (!IS_ERR(gc4663->pwdn_gpio))
1410*4882a593Smuzhiyun gpiod_set_value_cansleep(gc4663->pwdn_gpio, 1);
1411*4882a593Smuzhiyun usleep_range(100, 150);
1412*4882a593Smuzhiyun if (!IS_ERR(gc4663->reset_gpio))
1413*4882a593Smuzhiyun gpiod_set_value_cansleep(gc4663->reset_gpio, 1);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun /* 8192 cycles prior to first SCCB transaction */
1416*4882a593Smuzhiyun delay_us = gc4663_cal_delay(8192);
1417*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun return 0;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun disable_clk:
1422*4882a593Smuzhiyun clk_disable_unprepare(gc4663->xvclk);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun return ret;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
__gc4663_power_off(struct gc4663 * gc4663)1427*4882a593Smuzhiyun static void __gc4663_power_off(struct gc4663 *gc4663)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun int ret;
1430*4882a593Smuzhiyun struct device *dev = &gc4663->client->dev;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun if (!IS_ERR(gc4663->pwdn_gpio))
1433*4882a593Smuzhiyun gpiod_set_value_cansleep(gc4663->pwdn_gpio, 0);
1434*4882a593Smuzhiyun clk_disable_unprepare(gc4663->xvclk);
1435*4882a593Smuzhiyun if (!IS_ERR(gc4663->reset_gpio))
1436*4882a593Smuzhiyun gpiod_set_value_cansleep(gc4663->reset_gpio, 0);
1437*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(gc4663->pins_sleep)) {
1438*4882a593Smuzhiyun ret = pinctrl_select_state(gc4663->pinctrl,
1439*4882a593Smuzhiyun gc4663->pins_sleep);
1440*4882a593Smuzhiyun if (ret < 0)
1441*4882a593Smuzhiyun dev_dbg(dev, "could not set pins\n");
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun regulator_bulk_disable(GC4663_NUM_SUPPLIES, gc4663->supplies);
1444*4882a593Smuzhiyun if (!IS_ERR(gc4663->pwren_gpio))
1445*4882a593Smuzhiyun gpiod_set_value_cansleep(gc4663->pwren_gpio, 0);
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
gc4663_runtime_resume(struct device * dev)1448*4882a593Smuzhiyun static int gc4663_runtime_resume(struct device *dev)
1449*4882a593Smuzhiyun {
1450*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1451*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1452*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun return __gc4663_power_on(gc4663);
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
gc4663_runtime_suspend(struct device * dev)1457*4882a593Smuzhiyun static int gc4663_runtime_suspend(struct device *dev)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
1460*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1461*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun __gc4663_power_off(gc4663);
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun return 0;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
gc4663_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1469*4882a593Smuzhiyun static int gc4663_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
1472*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
1473*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
1474*4882a593Smuzhiyun const struct gc4663_mode *def_mode = &supported_modes[0];
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun mutex_lock(&gc4663->mutex);
1477*4882a593Smuzhiyun /* Initialize try_fmt */
1478*4882a593Smuzhiyun try_fmt->width = def_mode->width;
1479*4882a593Smuzhiyun try_fmt->height = def_mode->height;
1480*4882a593Smuzhiyun try_fmt->code = def_mode->bus_fmt;
1481*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun mutex_unlock(&gc4663->mutex);
1484*4882a593Smuzhiyun /* No crop or compose */
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun return 0;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun #endif
1489*4882a593Smuzhiyun
gc4663_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)1490*4882a593Smuzhiyun static int gc4663_enum_frame_interval(struct v4l2_subdev *sd,
1491*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
1492*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
1493*4882a593Smuzhiyun {
1494*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun if (fie->index >= gc4663->cfg_num)
1497*4882a593Smuzhiyun return -EINVAL;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun fie->code = supported_modes[fie->index].bus_fmt;
1500*4882a593Smuzhiyun fie->width = supported_modes[fie->index].width;
1501*4882a593Smuzhiyun fie->height = supported_modes[fie->index].height;
1502*4882a593Smuzhiyun fie->interval = supported_modes[fie->index].max_fps;
1503*4882a593Smuzhiyun fie->reserved[0] = supported_modes[fie->index].hdr_mode;
1504*4882a593Smuzhiyun return 0;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun static const struct dev_pm_ops gc4663_pm_ops = {
1508*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(gc4663_runtime_suspend,
1509*4882a593Smuzhiyun gc4663_runtime_resume, NULL)
1510*4882a593Smuzhiyun };
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1513*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops gc4663_internal_ops = {
1514*4882a593Smuzhiyun .open = gc4663_open,
1515*4882a593Smuzhiyun };
1516*4882a593Smuzhiyun #endif
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops gc4663_core_ops = {
1519*4882a593Smuzhiyun .s_power = gc4663_s_power,
1520*4882a593Smuzhiyun .ioctl = gc4663_ioctl,
1521*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
1522*4882a593Smuzhiyun .compat_ioctl32 = gc4663_compat_ioctl32,
1523*4882a593Smuzhiyun #endif
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops gc4663_video_ops = {
1527*4882a593Smuzhiyun .s_stream = gc4663_s_stream,
1528*4882a593Smuzhiyun .g_frame_interval = gc4663_g_frame_interval,
1529*4882a593Smuzhiyun };
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops gc4663_pad_ops = {
1532*4882a593Smuzhiyun .enum_mbus_code = gc4663_enum_mbus_code,
1533*4882a593Smuzhiyun .enum_frame_size = gc4663_enum_frame_sizes,
1534*4882a593Smuzhiyun .enum_frame_interval = gc4663_enum_frame_interval,
1535*4882a593Smuzhiyun .get_fmt = gc4663_get_fmt,
1536*4882a593Smuzhiyun .set_fmt = gc4663_set_fmt,
1537*4882a593Smuzhiyun .get_mbus_config = gc4663_g_mbus_config,
1538*4882a593Smuzhiyun };
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun static const struct v4l2_subdev_ops gc4663_subdev_ops = {
1541*4882a593Smuzhiyun .core = &gc4663_core_ops,
1542*4882a593Smuzhiyun .video = &gc4663_video_ops,
1543*4882a593Smuzhiyun .pad = &gc4663_pad_ops,
1544*4882a593Smuzhiyun };
1545*4882a593Smuzhiyun
gc4663_set_ctrl(struct v4l2_ctrl * ctrl)1546*4882a593Smuzhiyun static int gc4663_set_ctrl(struct v4l2_ctrl *ctrl)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun struct gc4663 *gc4663 = container_of(ctrl->handler,
1549*4882a593Smuzhiyun struct gc4663, ctrl_handler);
1550*4882a593Smuzhiyun struct i2c_client *client = gc4663->client;
1551*4882a593Smuzhiyun s64 max;
1552*4882a593Smuzhiyun int ret = 0;
1553*4882a593Smuzhiyun int val = 0;
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun /*Propagate change of current control to all related controls*/
1556*4882a593Smuzhiyun switch (ctrl->id) {
1557*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1558*4882a593Smuzhiyun /*Update max exposure while meeting expected vblanking*/
1559*4882a593Smuzhiyun max = gc4663->cur_mode->height + ctrl->val - 4;
1560*4882a593Smuzhiyun __v4l2_ctrl_modify_range(gc4663->exposure,
1561*4882a593Smuzhiyun gc4663->exposure->minimum,
1562*4882a593Smuzhiyun max,
1563*4882a593Smuzhiyun gc4663->exposure->step,
1564*4882a593Smuzhiyun gc4663->exposure->default_value);
1565*4882a593Smuzhiyun break;
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
1569*4882a593Smuzhiyun return 0;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun switch (ctrl->id) {
1572*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
1573*4882a593Smuzhiyun /* 4 least significant bits of expsoure are fractional part */
1574*4882a593Smuzhiyun ret = gc4663_write_reg(gc4663->client, GC4663_REG_EXPOSURE_H,
1575*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT,
1576*4882a593Smuzhiyun ctrl->val >> 8);
1577*4882a593Smuzhiyun ret |= gc4663_write_reg(gc4663->client, GC4663_REG_EXPOSURE_L,
1578*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT,
1579*4882a593Smuzhiyun ctrl->val & 0xfe);
1580*4882a593Smuzhiyun break;
1581*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
1582*4882a593Smuzhiyun ret = gc4663_set_gain_reg(gc4663, ctrl->val);
1583*4882a593Smuzhiyun break;
1584*4882a593Smuzhiyun case V4L2_CID_VBLANK:
1585*4882a593Smuzhiyun gc4663->cur_vts = ctrl->val + gc4663->cur_mode->height;
1586*4882a593Smuzhiyun ret = gc4663_write_reg(gc4663->client, GC4663_REG_VTS_H,
1587*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT,
1588*4882a593Smuzhiyun gc4663->cur_vts >> 8);
1589*4882a593Smuzhiyun ret |= gc4663_write_reg(gc4663->client, GC4663_REG_VTS_L,
1590*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT,
1591*4882a593Smuzhiyun gc4663->cur_vts & 0xff);
1592*4882a593Smuzhiyun break;
1593*4882a593Smuzhiyun case V4L2_CID_TEST_PATTERN:
1594*4882a593Smuzhiyun ret = gc4663_enable_test_pattern(gc4663, ctrl->val);
1595*4882a593Smuzhiyun break;
1596*4882a593Smuzhiyun case V4L2_CID_HFLIP:
1597*4882a593Smuzhiyun ret = gc4663_read_reg(gc4663->client, GC4663_FLIP_MIRROR_REG,
1598*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, &val);
1599*4882a593Smuzhiyun if (ctrl->val)
1600*4882a593Smuzhiyun val |= GC4663_MIRROR_BIT_MASK;
1601*4882a593Smuzhiyun else
1602*4882a593Smuzhiyun val &= ~GC4663_MIRROR_BIT_MASK;
1603*4882a593Smuzhiyun ret |= gc4663_write_reg(gc4663->client, GC4663_FLIP_MIRROR_REG,
1604*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, val);
1605*4882a593Smuzhiyun break;
1606*4882a593Smuzhiyun case V4L2_CID_VFLIP:
1607*4882a593Smuzhiyun ret = gc4663_read_reg(gc4663->client, GC4663_FLIP_MIRROR_REG,
1608*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, &val);
1609*4882a593Smuzhiyun if (ctrl->val)
1610*4882a593Smuzhiyun val |= GC4663_FLIP_BIT_MASK;
1611*4882a593Smuzhiyun else
1612*4882a593Smuzhiyun val &= ~GC4663_FLIP_BIT_MASK;
1613*4882a593Smuzhiyun ret |= gc4663_write_reg(gc4663->client, GC4663_FLIP_MIRROR_REG,
1614*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, val);
1615*4882a593Smuzhiyun break;
1616*4882a593Smuzhiyun default:
1617*4882a593Smuzhiyun dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1618*4882a593Smuzhiyun __func__, ctrl->id, ctrl->val);
1619*4882a593Smuzhiyun break;
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun return ret;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun static const struct v4l2_ctrl_ops gc4663_ctrl_ops = {
1628*4882a593Smuzhiyun .s_ctrl = gc4663_set_ctrl,
1629*4882a593Smuzhiyun };
1630*4882a593Smuzhiyun
gc4663_initialize_controls(struct gc4663 * gc4663)1631*4882a593Smuzhiyun static int gc4663_initialize_controls(struct gc4663 *gc4663)
1632*4882a593Smuzhiyun {
1633*4882a593Smuzhiyun const struct gc4663_mode *mode;
1634*4882a593Smuzhiyun struct v4l2_ctrl_handler *handler;
1635*4882a593Smuzhiyun s64 exposure_max, vblank_def;
1636*4882a593Smuzhiyun u32 h_blank;
1637*4882a593Smuzhiyun int ret;
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun handler = &gc4663->ctrl_handler;
1640*4882a593Smuzhiyun mode = gc4663->cur_mode;
1641*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(handler, 9);
1642*4882a593Smuzhiyun if (ret)
1643*4882a593Smuzhiyun return ret;
1644*4882a593Smuzhiyun handler->lock = &gc4663->mutex;
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun gc4663->link_freq = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1647*4882a593Smuzhiyun 1, 0, link_freq_menu_items);
1648*4882a593Smuzhiyun if (mode->hdr_mode == HDR_X2) {
1649*4882a593Smuzhiyun gc4663->cur_link_freq = 1;
1650*4882a593Smuzhiyun gc4663->cur_pixel_rate = GC4663_PIXEL_RATE_HDR;
1651*4882a593Smuzhiyun } else {
1652*4882a593Smuzhiyun gc4663->cur_link_freq = 0;
1653*4882a593Smuzhiyun gc4663->cur_pixel_rate = GC4663_PIXEL_RATE_LINEAR;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun __v4l2_ctrl_s_ctrl(gc4663->link_freq,
1657*4882a593Smuzhiyun gc4663->cur_link_freq);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun gc4663->pixel_rate = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1660*4882a593Smuzhiyun 0, GC4663_PIXEL_RATE_HDR, 1, GC4663_PIXEL_RATE_HDR);
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
1663*4882a593Smuzhiyun gc4663->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1664*4882a593Smuzhiyun h_blank, h_blank, 1, h_blank);
1665*4882a593Smuzhiyun if (gc4663->hblank)
1666*4882a593Smuzhiyun gc4663->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
1669*4882a593Smuzhiyun gc4663->cur_vts = mode->vts_def;
1670*4882a593Smuzhiyun gc4663->vblank = v4l2_ctrl_new_std(handler, &gc4663_ctrl_ops,
1671*4882a593Smuzhiyun V4L2_CID_VBLANK, vblank_def,
1672*4882a593Smuzhiyun GC4663_VTS_MAX - mode->height,
1673*4882a593Smuzhiyun 1, vblank_def);
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun exposure_max = mode->vts_def - 4;
1676*4882a593Smuzhiyun gc4663->exposure = v4l2_ctrl_new_std(handler, &gc4663_ctrl_ops,
1677*4882a593Smuzhiyun V4L2_CID_EXPOSURE,
1678*4882a593Smuzhiyun GC4663_EXPOSURE_MIN,
1679*4882a593Smuzhiyun exposure_max,
1680*4882a593Smuzhiyun GC4663_EXPOSURE_STEP,
1681*4882a593Smuzhiyun mode->exp_def);
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun gc4663->anal_gain = v4l2_ctrl_new_std(handler, &gc4663_ctrl_ops,
1684*4882a593Smuzhiyun V4L2_CID_ANALOGUE_GAIN,
1685*4882a593Smuzhiyun GC4663_GAIN_MIN,
1686*4882a593Smuzhiyun GC4663_GAIN_MAX,
1687*4882a593Smuzhiyun GC4663_GAIN_STEP,
1688*4882a593Smuzhiyun GC4663_GAIN_DEFAULT);
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun gc4663->test_pattern =
1691*4882a593Smuzhiyun v4l2_ctrl_new_std_menu_items(handler,
1692*4882a593Smuzhiyun &gc4663_ctrl_ops,
1693*4882a593Smuzhiyun V4L2_CID_TEST_PATTERN,
1694*4882a593Smuzhiyun ARRAY_SIZE(gc4663_test_pattern_menu) - 1,
1695*4882a593Smuzhiyun 0, 0, gc4663_test_pattern_menu);
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun gc4663->h_flip = v4l2_ctrl_new_std(handler, &gc4663_ctrl_ops,
1698*4882a593Smuzhiyun V4L2_CID_HFLIP, 0, 1, 1, 0);
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun gc4663->v_flip = v4l2_ctrl_new_std(handler, &gc4663_ctrl_ops,
1701*4882a593Smuzhiyun V4L2_CID_VFLIP, 0, 1, 1, 0);
1702*4882a593Smuzhiyun if (handler->error) {
1703*4882a593Smuzhiyun ret = handler->error;
1704*4882a593Smuzhiyun dev_err(&gc4663->client->dev,
1705*4882a593Smuzhiyun "Failed to init controls(%d)\n", ret);
1706*4882a593Smuzhiyun goto err_free_handler;
1707*4882a593Smuzhiyun }
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun gc4663->subdev.ctrl_handler = handler;
1710*4882a593Smuzhiyun gc4663->has_init_exp = false;
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun return 0;
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun err_free_handler:
1715*4882a593Smuzhiyun v4l2_ctrl_handler_free(handler);
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun return ret;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
gc4663_check_sensor_id(struct gc4663 * gc4663,struct i2c_client * client)1720*4882a593Smuzhiyun static int gc4663_check_sensor_id(struct gc4663 *gc4663,
1721*4882a593Smuzhiyun struct i2c_client *client)
1722*4882a593Smuzhiyun {
1723*4882a593Smuzhiyun struct device *dev = &gc4663->client->dev;
1724*4882a593Smuzhiyun u16 id = 0;
1725*4882a593Smuzhiyun u32 reg_H = 0;
1726*4882a593Smuzhiyun u32 reg_L = 0;
1727*4882a593Smuzhiyun int ret;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun ret = gc4663_read_reg(client, GC4663_REG_CHIP_ID_H,
1730*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, ®_H);
1731*4882a593Smuzhiyun ret |= gc4663_read_reg(client, GC4663_REG_CHIP_ID_L,
1732*4882a593Smuzhiyun GC4663_REG_VALUE_08BIT, ®_L);
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun id = ((reg_H << 8) & 0xff00) | (reg_L & 0xff);
1735*4882a593Smuzhiyun if (!(reg_H == (CHIP_ID >> 8) || reg_L == (CHIP_ID & 0xff))) {
1736*4882a593Smuzhiyun dev_err(dev, "Unexpected sensor id(%06x), ret(%d)\n", id, ret);
1737*4882a593Smuzhiyun return -ENODEV;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun dev_info(dev, "detected gc%04x sensor\n", id);
1740*4882a593Smuzhiyun return 0;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun
gc4663_configure_regulators(struct gc4663 * gc4663)1743*4882a593Smuzhiyun static int gc4663_configure_regulators(struct gc4663 *gc4663)
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun unsigned int i;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun for (i = 0; i < GC4663_NUM_SUPPLIES; i++)
1748*4882a593Smuzhiyun gc4663->supplies[i].supply = gc4663_supply_names[i];
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun return devm_regulator_bulk_get(&gc4663->client->dev,
1751*4882a593Smuzhiyun GC4663_NUM_SUPPLIES,
1752*4882a593Smuzhiyun gc4663->supplies);
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun
gc4663_probe(struct i2c_client * client,const struct i2c_device_id * id)1755*4882a593Smuzhiyun static int gc4663_probe(struct i2c_client *client,
1756*4882a593Smuzhiyun const struct i2c_device_id *id)
1757*4882a593Smuzhiyun {
1758*4882a593Smuzhiyun struct device *dev = &client->dev;
1759*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1760*4882a593Smuzhiyun struct gc4663 *gc4663;
1761*4882a593Smuzhiyun struct v4l2_subdev *sd;
1762*4882a593Smuzhiyun char facing[2];
1763*4882a593Smuzhiyun int ret;
1764*4882a593Smuzhiyun u32 i, hdr_mode = 0;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun dev_info(dev, "driver version: %02x.%02x.%02x",
1767*4882a593Smuzhiyun DRIVER_VERSION >> 16,
1768*4882a593Smuzhiyun (DRIVER_VERSION & 0xff00) >> 8,
1769*4882a593Smuzhiyun DRIVER_VERSION & 0x00ff);
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun gc4663 = devm_kzalloc(dev, sizeof(*gc4663), GFP_KERNEL);
1772*4882a593Smuzhiyun if (!gc4663)
1773*4882a593Smuzhiyun return -ENOMEM;
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun of_property_read_u32(node, OF_CAMERA_HDR_MODE, &hdr_mode);
1776*4882a593Smuzhiyun ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1777*4882a593Smuzhiyun &gc4663->module_index);
1778*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1779*4882a593Smuzhiyun &gc4663->module_facing);
1780*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1781*4882a593Smuzhiyun &gc4663->module_name);
1782*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1783*4882a593Smuzhiyun &gc4663->len_name);
1784*4882a593Smuzhiyun if (ret) {
1785*4882a593Smuzhiyun dev_err(dev, "could not get module information!\n");
1786*4882a593Smuzhiyun return -EINVAL;
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun gc4663->client = client;
1790*4882a593Smuzhiyun gc4663->cfg_num = ARRAY_SIZE(supported_modes);
1791*4882a593Smuzhiyun for (i = 0; i < gc4663->cfg_num; i++) {
1792*4882a593Smuzhiyun if (hdr_mode == supported_modes[i].hdr_mode) {
1793*4882a593Smuzhiyun gc4663->cur_mode = &supported_modes[i];
1794*4882a593Smuzhiyun break;
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun if (i == gc4663->cfg_num)
1798*4882a593Smuzhiyun gc4663->cur_mode = &supported_modes[0];
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun gc4663->xvclk = devm_clk_get(dev, "xvclk");
1801*4882a593Smuzhiyun if (IS_ERR(gc4663->xvclk)) {
1802*4882a593Smuzhiyun dev_err(dev, "Failed to get xvclk\n");
1803*4882a593Smuzhiyun return -EINVAL;
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun gc4663->pwren_gpio = devm_gpiod_get(dev, "pwren", GPIOD_OUT_LOW);
1807*4882a593Smuzhiyun if (IS_ERR(gc4663->pwren_gpio))
1808*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwren-gpios\n");
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun gc4663->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
1811*4882a593Smuzhiyun if (IS_ERR(gc4663->reset_gpio))
1812*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun gc4663->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
1815*4882a593Smuzhiyun if (IS_ERR(gc4663->pwdn_gpio))
1816*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun gc4663->pinctrl = devm_pinctrl_get(dev);
1819*4882a593Smuzhiyun if (!IS_ERR(gc4663->pinctrl)) {
1820*4882a593Smuzhiyun gc4663->pins_default =
1821*4882a593Smuzhiyun pinctrl_lookup_state(gc4663->pinctrl,
1822*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_DEFAULT);
1823*4882a593Smuzhiyun if (IS_ERR(gc4663->pins_default))
1824*4882a593Smuzhiyun dev_err(dev, "could not get default pinstate\n");
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun gc4663->pins_sleep =
1827*4882a593Smuzhiyun pinctrl_lookup_state(gc4663->pinctrl,
1828*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_SLEEP);
1829*4882a593Smuzhiyun if (IS_ERR(gc4663->pins_sleep))
1830*4882a593Smuzhiyun dev_err(dev, "could not get sleep pinstate\n");
1831*4882a593Smuzhiyun } else {
1832*4882a593Smuzhiyun dev_err(dev, "no pinctrl\n");
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun ret = gc4663_configure_regulators(gc4663);
1836*4882a593Smuzhiyun if (ret) {
1837*4882a593Smuzhiyun dev_err(dev, "Failed to get power regulators\n");
1838*4882a593Smuzhiyun return ret;
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun mutex_init(&gc4663->mutex);
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun sd = &gc4663->subdev;
1844*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &gc4663_subdev_ops);
1845*4882a593Smuzhiyun ret = gc4663_initialize_controls(gc4663);
1846*4882a593Smuzhiyun if (ret)
1847*4882a593Smuzhiyun goto err_destroy_mutex;
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun ret = __gc4663_power_on(gc4663);
1850*4882a593Smuzhiyun if (ret)
1851*4882a593Smuzhiyun goto err_free_handler;
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun usleep_range(3000, 4000);
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun ret = gc4663_check_sensor_id(gc4663, client);
1856*4882a593Smuzhiyun if (ret)
1857*4882a593Smuzhiyun goto err_power_off;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1860*4882a593Smuzhiyun sd->internal_ops = &gc4663_internal_ops;
1861*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1862*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1863*4882a593Smuzhiyun #endif
1864*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1865*4882a593Smuzhiyun gc4663->pad.flags = MEDIA_PAD_FL_SOURCE;
1866*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1867*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &gc4663->pad);
1868*4882a593Smuzhiyun if (ret < 0)
1869*4882a593Smuzhiyun goto err_power_off;
1870*4882a593Smuzhiyun #endif
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun memset(facing, 0, sizeof(facing));
1873*4882a593Smuzhiyun if (strcmp(gc4663->module_facing, "back") == 0)
1874*4882a593Smuzhiyun facing[0] = 'b';
1875*4882a593Smuzhiyun else
1876*4882a593Smuzhiyun facing[0] = 'f';
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1879*4882a593Smuzhiyun gc4663->module_index, facing,
1880*4882a593Smuzhiyun GC4663_NAME, dev_name(sd->dev));
1881*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(sd);
1882*4882a593Smuzhiyun if (ret) {
1883*4882a593Smuzhiyun dev_err(dev, "v4l2 async register subdev failed\n");
1884*4882a593Smuzhiyun goto err_clean_entity;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun pm_runtime_set_active(dev);
1888*4882a593Smuzhiyun pm_runtime_enable(dev);
1889*4882a593Smuzhiyun pm_runtime_idle(dev);
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun return 0;
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun err_clean_entity:
1894*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1895*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1896*4882a593Smuzhiyun #endif
1897*4882a593Smuzhiyun err_power_off:
1898*4882a593Smuzhiyun __gc4663_power_off(gc4663);
1899*4882a593Smuzhiyun err_free_handler:
1900*4882a593Smuzhiyun v4l2_ctrl_handler_free(&gc4663->ctrl_handler);
1901*4882a593Smuzhiyun err_destroy_mutex:
1902*4882a593Smuzhiyun mutex_destroy(&gc4663->mutex);
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun return ret;
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun
gc4663_remove(struct i2c_client * client)1907*4882a593Smuzhiyun static int gc4663_remove(struct i2c_client *client)
1908*4882a593Smuzhiyun {
1909*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1910*4882a593Smuzhiyun struct gc4663 *gc4663 = to_gc4663(sd);
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1913*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1914*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1915*4882a593Smuzhiyun #endif
1916*4882a593Smuzhiyun v4l2_ctrl_handler_free(&gc4663->ctrl_handler);
1917*4882a593Smuzhiyun mutex_destroy(&gc4663->mutex);
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1920*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&client->dev))
1921*4882a593Smuzhiyun __gc4663_power_off(gc4663);
1922*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun return 0;
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1928*4882a593Smuzhiyun static const struct of_device_id gc4663_of_match[] = {
1929*4882a593Smuzhiyun { .compatible = "galaxycore,gc4663" },
1930*4882a593Smuzhiyun {},
1931*4882a593Smuzhiyun };
1932*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gc4663_of_match);
1933*4882a593Smuzhiyun #endif
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun static const struct i2c_device_id gc4663_match_id[] = {
1936*4882a593Smuzhiyun { "galaxycore,gc4663", 0 },
1937*4882a593Smuzhiyun { },
1938*4882a593Smuzhiyun };
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun static struct i2c_driver gc4663_i2c_driver = {
1941*4882a593Smuzhiyun .driver = {
1942*4882a593Smuzhiyun .name = GC4663_NAME,
1943*4882a593Smuzhiyun .pm = &gc4663_pm_ops,
1944*4882a593Smuzhiyun .of_match_table = of_match_ptr(gc4663_of_match),
1945*4882a593Smuzhiyun },
1946*4882a593Smuzhiyun .probe = &gc4663_probe,
1947*4882a593Smuzhiyun .remove = &gc4663_remove,
1948*4882a593Smuzhiyun .id_table = gc4663_match_id,
1949*4882a593Smuzhiyun };
1950*4882a593Smuzhiyun
sensor_mod_init(void)1951*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1952*4882a593Smuzhiyun {
1953*4882a593Smuzhiyun return i2c_add_driver(&gc4663_i2c_driver);
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun
sensor_mod_exit(void)1956*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1957*4882a593Smuzhiyun {
1958*4882a593Smuzhiyun i2c_del_driver(&gc4663_i2c_driver);
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1962*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun MODULE_DESCRIPTION("galaxycore gc4663 sensor driver");
1965*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1966