xref: /OK3568_Linux_fs/kernel/drivers/media/i2c/gc4653.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * GC4653 driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2020 Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * V0.0X01.0X01 add poweron function.
8*4882a593Smuzhiyun  * V0.0X01.0X02 fix mclk issue when probe multiple camera.
9*4882a593Smuzhiyun  * V0.0X01.0X03 fix gain range.
10*4882a593Smuzhiyun  * V0.0X01.0X04 add enum_frame_interval function.
11*4882a593Smuzhiyun  * V0.0X01.0X05 support enum sensor fmt
12*4882a593Smuzhiyun  * V0.0X01.0X06 support mirror and flip
13*4882a593Smuzhiyun  * V0.0X01.0X07 add quick stream on/off
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/device.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
20*4882a593Smuzhiyun #include <linux/i2c.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
24*4882a593Smuzhiyun #include <linux/sysfs.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/version.h>
27*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
28*4882a593Smuzhiyun #include <linux/rk-preisp.h>
29*4882a593Smuzhiyun #include <media/media-entity.h>
30*4882a593Smuzhiyun #include <media/v4l2-async.h>
31*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
32*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
33*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define DRIVER_VERSION			KERNEL_VERSION(0, 0x01, 0x07)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
38*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN		V4L2_CID_GAIN
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define GC4653_LANES			2
42*4882a593Smuzhiyun #define GC4653_BITS_PER_SAMPLE		10
43*4882a593Smuzhiyun #define GC4653_LINK_FREQ_LINEAR		324000000   //2560*1440
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define GC4653_PIXEL_RATE_LINEAR	(GC4653_LINK_FREQ_LINEAR * 2 / 10 * 2)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define GC4653_XVCLK_FREQ		24000000
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define CHIP_ID				0x4653
50*4882a593Smuzhiyun #define GC4653_REG_CHIP_ID_H		0x03f0
51*4882a593Smuzhiyun #define GC4653_REG_CHIP_ID_L		0x03f1
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define GC4653_REG_CTRL_MODE		0x0100
54*4882a593Smuzhiyun #define GC4653_MODE_SW_STANDBY		0x00
55*4882a593Smuzhiyun #define GC4653_MODE_STREAMING		0x09
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define GC4653_REG_EXPOSURE_H		0x0202
58*4882a593Smuzhiyun #define GC4653_REG_EXPOSURE_L		0x0203
59*4882a593Smuzhiyun #define GC4653_EXPOSURE_MIN		4
60*4882a593Smuzhiyun #define GC4653_EXPOSURE_STEP		1
61*4882a593Smuzhiyun #define GC4653_VTS_MAX			0x7fff
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define GC4653_GAIN_MIN			64
64*4882a593Smuzhiyun #define GC4653_GAIN_MAX			0xffff
65*4882a593Smuzhiyun #define GC4653_GAIN_STEP		1
66*4882a593Smuzhiyun #define GC4653_GAIN_DEFAULT		256
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define GC4653_REG_TEST_PATTERN		0x008c
69*4882a593Smuzhiyun #define GC4653_TEST_PATTERN_ENABLE	0x11
70*4882a593Smuzhiyun #define GC4653_TEST_PATTERN_DISABLE	0x0
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define GC4653_REG_VTS_H		0x0340
73*4882a593Smuzhiyun #define GC4653_REG_VTS_L		0x0341
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define GC4653_FLIP_MIRROR_REG		0x0101
76*4882a593Smuzhiyun #define GC4653_MIRROR_BIT_MASK		BIT(0)
77*4882a593Smuzhiyun #define GC4653_FLIP_BIT_MASK		BIT(1)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define GC4653_FRAME_BUFFER_REG         0x031d
80*4882a593Smuzhiyun #define GC4653_FRAME_BUFFER_START       0x2d
81*4882a593Smuzhiyun #define GC4653_FRAME_BUFFER_END         0x28
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define REG_NULL			0xFFFF
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define GC4653_REG_VALUE_08BIT		1
86*4882a593Smuzhiyun #define GC4653_REG_VALUE_16BIT		2
87*4882a593Smuzhiyun #define GC4653_REG_VALUE_24BIT		3
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT	"rockchip,camera_default"
90*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP	"rockchip,camera_sleep"
91*4882a593Smuzhiyun #define OF_CAMERA_HDR_MODE		"rockchip,camera-hdr-mode"
92*4882a593Smuzhiyun #define GC4653_NAME			"gc4653"
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const char * const gc4653_supply_names[] = {
95*4882a593Smuzhiyun 	"dovdd",	/* Digital I/O power */
96*4882a593Smuzhiyun 	"dvdd",		/* Digital core power */
97*4882a593Smuzhiyun 	"avdd",		/* Analog power */
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define GC4653_NUM_SUPPLIES ARRAY_SIZE(gc4653_supply_names)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun struct regval {
103*4882a593Smuzhiyun 	u16 addr;
104*4882a593Smuzhiyun 	u8 val;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun struct gc4653_mode {
108*4882a593Smuzhiyun 	u32 bus_fmt;
109*4882a593Smuzhiyun 	u32 width;
110*4882a593Smuzhiyun 	u32 height;
111*4882a593Smuzhiyun 	struct v4l2_fract max_fps;
112*4882a593Smuzhiyun 	u32 hts_def;
113*4882a593Smuzhiyun 	u32 vts_def;
114*4882a593Smuzhiyun 	u32 exp_def;
115*4882a593Smuzhiyun 	const struct regval *reg_list;
116*4882a593Smuzhiyun 	u32 hdr_mode;
117*4882a593Smuzhiyun 	u32 vc[PAD_MAX];
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun struct gc4653 {
121*4882a593Smuzhiyun 	struct i2c_client	*client;
122*4882a593Smuzhiyun 	struct clk		*xvclk;
123*4882a593Smuzhiyun 	struct gpio_desc	*reset_gpio;
124*4882a593Smuzhiyun 	struct gpio_desc	*pwdn_gpio;
125*4882a593Smuzhiyun 	struct gpio_desc	*pwren_gpio;
126*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[GC4653_NUM_SUPPLIES];
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	struct pinctrl		*pinctrl;
129*4882a593Smuzhiyun 	struct pinctrl_state	*pins_default;
130*4882a593Smuzhiyun 	struct pinctrl_state	*pins_sleep;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	struct v4l2_subdev	subdev;
133*4882a593Smuzhiyun 	struct media_pad	pad;
134*4882a593Smuzhiyun 	struct v4l2_ctrl_handler ctrl_handler;
135*4882a593Smuzhiyun 	struct v4l2_ctrl	*exposure;
136*4882a593Smuzhiyun 	struct v4l2_ctrl	*anal_gain;
137*4882a593Smuzhiyun 	struct v4l2_ctrl	*digi_gain;
138*4882a593Smuzhiyun 	struct v4l2_ctrl	*hblank;
139*4882a593Smuzhiyun 	struct v4l2_ctrl	*vblank;
140*4882a593Smuzhiyun 	struct v4l2_ctrl	*pixel_rate;
141*4882a593Smuzhiyun 	struct v4l2_ctrl	*link_freq;
142*4882a593Smuzhiyun 	struct v4l2_ctrl	*h_flip;
143*4882a593Smuzhiyun 	struct v4l2_ctrl	*v_flip;
144*4882a593Smuzhiyun 	struct v4l2_ctrl	*test_pattern;
145*4882a593Smuzhiyun 	struct mutex		mutex;
146*4882a593Smuzhiyun 	bool			streaming;
147*4882a593Smuzhiyun 	bool			power_on;
148*4882a593Smuzhiyun 	const struct gc4653_mode *cur_mode;
149*4882a593Smuzhiyun 	u32			cfg_num;
150*4882a593Smuzhiyun 	u32			module_index;
151*4882a593Smuzhiyun 	u32			cur_vts;
152*4882a593Smuzhiyun 	u32			cur_pixel_rate;
153*4882a593Smuzhiyun 	u32			cur_link_freq;
154*4882a593Smuzhiyun 	struct preisp_hdrae_exp_s init_hdrae_exp;
155*4882a593Smuzhiyun 	const char		*module_facing;
156*4882a593Smuzhiyun 	const char		*module_name;
157*4882a593Smuzhiyun 	const char		*len_name;
158*4882a593Smuzhiyun 	bool			has_init_exp;
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define to_gc4653(sd) container_of(sd, struct gc4653, subdev)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun  * Xclk 24Mhz
165*4882a593Smuzhiyun  */
166*4882a593Smuzhiyun static const struct regval gc4653_global_regs[] = {
167*4882a593Smuzhiyun 	{REG_NULL, 0x00},
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static const u32 reg_val_table_liner[21][7] = {
171*4882a593Smuzhiyun 	//2b3 2b4  2b8  2b9  515  519  2d9
172*4882a593Smuzhiyun 	{0x00, 0x00, 0x01, 0x00, 0x30, 0x1e, 0x5C},
173*4882a593Smuzhiyun 	{0x20, 0x00, 0x01, 0x0B, 0x30, 0x1e, 0x5C},
174*4882a593Smuzhiyun 	{0x01, 0x00, 0x01, 0x19, 0x30, 0x1d, 0x5B},
175*4882a593Smuzhiyun 	{0x21, 0x00, 0x01, 0x2A, 0x30, 0x1e, 0x5C},
176*4882a593Smuzhiyun 	{0x02, 0x00, 0x02, 0x00, 0x30, 0x1e, 0x5C},
177*4882a593Smuzhiyun 	{0x22, 0x00, 0x02, 0x17, 0x30, 0x1d, 0x5B},
178*4882a593Smuzhiyun 	{0x03, 0x00, 0x02, 0x33, 0x20, 0x16, 0x54},
179*4882a593Smuzhiyun 	{0x23, 0x00, 0x03, 0x14, 0x20, 0x17, 0x55},
180*4882a593Smuzhiyun 	{0x04, 0x00, 0x04, 0x00, 0x20, 0x17, 0x55},
181*4882a593Smuzhiyun 	{0x24, 0x00, 0x04, 0x2F, 0x20, 0x19, 0x57},
182*4882a593Smuzhiyun 	{0x05, 0x00, 0x05, 0x26, 0x20, 0x19, 0x57},
183*4882a593Smuzhiyun 	{0x25, 0x00, 0x06, 0x28, 0x20, 0x1b, 0x59},
184*4882a593Smuzhiyun 	{0x0c, 0x00, 0x08, 0x00, 0x20, 0x1d, 0x5B},
185*4882a593Smuzhiyun 	{0x2C, 0x00, 0x09, 0x1E, 0x20, 0x1f, 0x5D},
186*4882a593Smuzhiyun 	{0x0D, 0x00, 0x0B, 0x0C, 0x20, 0x21, 0x5F},
187*4882a593Smuzhiyun 	{0x2D, 0x00, 0x0D, 0x11, 0x20, 0x24, 0x62},
188*4882a593Smuzhiyun 	{0x1C, 0x00, 0x10, 0x00, 0x20, 0x26, 0x64},
189*4882a593Smuzhiyun 	{0x3C, 0x00, 0x12, 0x3D, 0x18, 0x2a, 0x68},
190*4882a593Smuzhiyun 	{0x5C, 0x00, 0x16, 0x19, 0x18, 0x2c, 0x6A},
191*4882a593Smuzhiyun 	{0x7C, 0x00, 0x1A, 0x22, 0x18, 0x2e, 0x6C},
192*4882a593Smuzhiyun 	{0x9C, 0x00, 0x20, 0x00, 0x18, 0x32, 0x70},
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun static const u32 gain_level_table[22] = {
196*4882a593Smuzhiyun 	64,
197*4882a593Smuzhiyun 	75,
198*4882a593Smuzhiyun 	89,
199*4882a593Smuzhiyun 	106,
200*4882a593Smuzhiyun 	128,
201*4882a593Smuzhiyun 	151,
202*4882a593Smuzhiyun 	179,
203*4882a593Smuzhiyun 	212,
204*4882a593Smuzhiyun 	256,
205*4882a593Smuzhiyun 	303,
206*4882a593Smuzhiyun 	358,
207*4882a593Smuzhiyun 	424,
208*4882a593Smuzhiyun 	512,
209*4882a593Smuzhiyun 	606,
210*4882a593Smuzhiyun 	716,
211*4882a593Smuzhiyun 	849,
212*4882a593Smuzhiyun 	1024,
213*4882a593Smuzhiyun 	1213,
214*4882a593Smuzhiyun 	1433,
215*4882a593Smuzhiyun 	1698,
216*4882a593Smuzhiyun 	2048,
217*4882a593Smuzhiyun 	0xffffffff,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /*
221*4882a593Smuzhiyun  * Xclk 24Mhz
222*4882a593Smuzhiyun  * max_framerate 30fps
223*4882a593Smuzhiyun  * mipi_datarate per lane 648Mbps, 2lane
224*4882a593Smuzhiyun  */
225*4882a593Smuzhiyun static const struct regval gc4653_linear10bit_2560x1440_regs[] = {
226*4882a593Smuzhiyun 	{0x03fe, 0xf0},
227*4882a593Smuzhiyun 	{0x03fe, 0x00},
228*4882a593Smuzhiyun 	{0x0317, 0x00},
229*4882a593Smuzhiyun 	{0x0320, 0x77},
230*4882a593Smuzhiyun 	{0x0324, 0xc8},
231*4882a593Smuzhiyun 	{0x0325, 0x06},
232*4882a593Smuzhiyun 	{0x0326, 0x6c},
233*4882a593Smuzhiyun 	{0x0327, 0x03},
234*4882a593Smuzhiyun 	{0x0334, 0x40},
235*4882a593Smuzhiyun 	{0x0336, 0x6c},
236*4882a593Smuzhiyun 	{0x0337, 0x82},
237*4882a593Smuzhiyun 	{0x0315, 0x25},
238*4882a593Smuzhiyun 	{0x031c, 0xc6},
239*4882a593Smuzhiyun 	{0x0287, 0x18},
240*4882a593Smuzhiyun 	{0x0084, 0x00},
241*4882a593Smuzhiyun 	{0x0087, 0x50},
242*4882a593Smuzhiyun 	{0x029d, 0x08},
243*4882a593Smuzhiyun 	{0x0290, 0x00},
244*4882a593Smuzhiyun 	{0x0340, 0x05},
245*4882a593Smuzhiyun 	{0x0341, 0xdc},
246*4882a593Smuzhiyun 	{0x0345, 0x06},
247*4882a593Smuzhiyun 	{0x034b, 0xb0},
248*4882a593Smuzhiyun 	{0x0352, 0x08},
249*4882a593Smuzhiyun 	{0x0354, 0x08},
250*4882a593Smuzhiyun 	{0x02d1, 0xe0},
251*4882a593Smuzhiyun 	{0x0223, 0xf2},
252*4882a593Smuzhiyun 	{0x0238, 0xa4},
253*4882a593Smuzhiyun 	{0x02ce, 0x7f},
254*4882a593Smuzhiyun 	{0x0232, 0xc4},
255*4882a593Smuzhiyun 	{0x02d3, 0x05},
256*4882a593Smuzhiyun 	{0x0243, 0x06},
257*4882a593Smuzhiyun 	{0x02ee, 0x30},
258*4882a593Smuzhiyun 	{0x026f, 0x70},
259*4882a593Smuzhiyun 	{0x0257, 0x09},
260*4882a593Smuzhiyun 	{0x0211, 0x02},
261*4882a593Smuzhiyun 	{0x0219, 0x09},
262*4882a593Smuzhiyun 	{0x023f, 0x2d},
263*4882a593Smuzhiyun 	{0x0518, 0x00},
264*4882a593Smuzhiyun 	{0x0519, 0x01},
265*4882a593Smuzhiyun 	{0x0515, 0x08},
266*4882a593Smuzhiyun 	{0x02d9, 0x3f},
267*4882a593Smuzhiyun 	{0x02da, 0x02},
268*4882a593Smuzhiyun 	{0x02db, 0xe8},
269*4882a593Smuzhiyun 	{0x02e6, 0x20},
270*4882a593Smuzhiyun 	{0x021b, 0x10},
271*4882a593Smuzhiyun 	{0x0252, 0x22},
272*4882a593Smuzhiyun 	{0x024e, 0x22},
273*4882a593Smuzhiyun 	{0x02c4, 0x01},
274*4882a593Smuzhiyun 	{0x021d, 0x17},
275*4882a593Smuzhiyun 	{0x024a, 0x01},
276*4882a593Smuzhiyun 	{0x02ca, 0x02},
277*4882a593Smuzhiyun 	{0x0262, 0x10},
278*4882a593Smuzhiyun 	{0x029a, 0x20},
279*4882a593Smuzhiyun 	{0x021c, 0x0e},
280*4882a593Smuzhiyun 	{0x0298, 0x03},
281*4882a593Smuzhiyun 	{0x029c, 0x00},
282*4882a593Smuzhiyun 	{0x027e, 0x14},
283*4882a593Smuzhiyun 	{0x02c2, 0x10},
284*4882a593Smuzhiyun 	{0x0540, 0x20},
285*4882a593Smuzhiyun 	{0x0546, 0x01},
286*4882a593Smuzhiyun 	{0x0548, 0x01},
287*4882a593Smuzhiyun 	{0x0544, 0x01},
288*4882a593Smuzhiyun 	{0x0242, 0x1b},
289*4882a593Smuzhiyun 	{0x02c0, 0x1b},
290*4882a593Smuzhiyun 	{0x02c3, 0x20},
291*4882a593Smuzhiyun 	{0x02e4, 0x10},
292*4882a593Smuzhiyun 	{0x022e, 0x00},
293*4882a593Smuzhiyun 	{0x027b, 0x3f},
294*4882a593Smuzhiyun 	{0x0269, 0x0f},
295*4882a593Smuzhiyun 	{0x02d2, 0x40},
296*4882a593Smuzhiyun 	{0x027c, 0x08},
297*4882a593Smuzhiyun 	{0x023a, 0x2e},
298*4882a593Smuzhiyun 	{0x0245, 0xce},
299*4882a593Smuzhiyun 	{0x0530, 0x20},
300*4882a593Smuzhiyun 	{0x0531, 0x02},
301*4882a593Smuzhiyun 	{0x0228, 0x50},
302*4882a593Smuzhiyun 	{0x02ab, 0x00},
303*4882a593Smuzhiyun 	{0x0250, 0x00},
304*4882a593Smuzhiyun 	{0x0221, 0x50},
305*4882a593Smuzhiyun 	{0x02ac, 0x00},
306*4882a593Smuzhiyun 	{0x02a5, 0x02},
307*4882a593Smuzhiyun 	{0x0260, 0x0b},
308*4882a593Smuzhiyun 	{0x0216, 0x04},
309*4882a593Smuzhiyun 	{0x0299, 0x1C},
310*4882a593Smuzhiyun 	{0x02bb, 0x0d},
311*4882a593Smuzhiyun 	{0x02a3, 0x02},
312*4882a593Smuzhiyun 	{0x02a4, 0x02},
313*4882a593Smuzhiyun 	{0x021e, 0x02},
314*4882a593Smuzhiyun 	{0x024f, 0x08},
315*4882a593Smuzhiyun 	{0x028c, 0x08},
316*4882a593Smuzhiyun 	{0x0532, 0x3f},
317*4882a593Smuzhiyun 	{0x0533, 0x02},
318*4882a593Smuzhiyun 	{0x0277, 0xc0},
319*4882a593Smuzhiyun 	{0x0276, 0xc0},
320*4882a593Smuzhiyun 	{0x0239, 0xc0},
321*4882a593Smuzhiyun 	{0x0202, 0x05},
322*4882a593Smuzhiyun 	{0x0203, 0xd0},
323*4882a593Smuzhiyun 	{0x0205, 0xc0},
324*4882a593Smuzhiyun 	{0x02b0, 0x68},
325*4882a593Smuzhiyun 	{0x0002, 0xa9},
326*4882a593Smuzhiyun 	{0x0004, 0x01},
327*4882a593Smuzhiyun 	{0x021a, 0x98},
328*4882a593Smuzhiyun 	{0x0266, 0xa0},
329*4882a593Smuzhiyun 	{0x0020, 0x01},
330*4882a593Smuzhiyun 	{0x0021, 0x03},
331*4882a593Smuzhiyun 	{0x0022, 0x00},
332*4882a593Smuzhiyun 	{0x0023, 0x04},
333*4882a593Smuzhiyun 	{0x0342, 0x06},
334*4882a593Smuzhiyun 	{0x0343, 0x40},
335*4882a593Smuzhiyun 	{0x03fe, 0x10},
336*4882a593Smuzhiyun 	{0x03fe, 0x00},
337*4882a593Smuzhiyun 	{0x0106, 0x78},
338*4882a593Smuzhiyun 	{0x0108, 0x0c},
339*4882a593Smuzhiyun 	{0x0114, 0x01},
340*4882a593Smuzhiyun 	{0x0115, 0x12},
341*4882a593Smuzhiyun 	{0x0180, 0x46},
342*4882a593Smuzhiyun 	{0x0181, 0x30},
343*4882a593Smuzhiyun 	{0x0182, 0x05},
344*4882a593Smuzhiyun 	{0x0185, 0x01},
345*4882a593Smuzhiyun 	{0x03fe, 0x10},
346*4882a593Smuzhiyun 	{0x03fe, 0x00},
347*4882a593Smuzhiyun 	{0x000f, 0x00},
348*4882a593Smuzhiyun 	{REG_NULL, 0x00},
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun static const struct regval gc4653_otp_regs[] = {
352*4882a593Smuzhiyun 	{0x0080, 0x02},
353*4882a593Smuzhiyun 	{0x0097, 0x0a},
354*4882a593Smuzhiyun 	{0x0098, 0x10},
355*4882a593Smuzhiyun 	{0x0099, 0x05},
356*4882a593Smuzhiyun 	{0x009a, 0xb0},
357*4882a593Smuzhiyun 	{0x0317, 0x08},
358*4882a593Smuzhiyun 	{0x0a67, 0x80},
359*4882a593Smuzhiyun 	{0x0a70, 0x03},
360*4882a593Smuzhiyun 	{0x0a82, 0x00},
361*4882a593Smuzhiyun 	{0x0a83, 0x10},
362*4882a593Smuzhiyun 	{0x0a80, 0x2b},
363*4882a593Smuzhiyun 	{0x05be, 0x00},
364*4882a593Smuzhiyun 	{0x05a9, 0x01},
365*4882a593Smuzhiyun 	{0x0313, 0x80},
366*4882a593Smuzhiyun 	{0x05be, 0x01},
367*4882a593Smuzhiyun 	{0x0317, 0x00},
368*4882a593Smuzhiyun 	{0x0a67, 0x00},
369*4882a593Smuzhiyun 	{REG_NULL, 0x00},
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static const struct gc4653_mode supported_modes[] = {
373*4882a593Smuzhiyun 	{
374*4882a593Smuzhiyun 		.width = 2560,
375*4882a593Smuzhiyun 		.height = 1440,
376*4882a593Smuzhiyun 		.max_fps = {
377*4882a593Smuzhiyun 			.numerator = 10000,
378*4882a593Smuzhiyun 			.denominator = 300000,
379*4882a593Smuzhiyun 		},
380*4882a593Smuzhiyun 		.exp_def = 0x0100,
381*4882a593Smuzhiyun 		.hts_def = 0x12C0,
382*4882a593Smuzhiyun 		.vts_def = 0x05DC,
383*4882a593Smuzhiyun 		.bus_fmt = MEDIA_BUS_FMT_SGRBG10_1X10,
384*4882a593Smuzhiyun 		.reg_list = gc4653_linear10bit_2560x1440_regs,
385*4882a593Smuzhiyun 		.hdr_mode = NO_HDR,
386*4882a593Smuzhiyun 		.vc[PAD0] = V4L2_MBUS_CSI2_CHANNEL_0,
387*4882a593Smuzhiyun 	},
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
391*4882a593Smuzhiyun 	GC4653_LINK_FREQ_LINEAR,
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static const char * const gc4653_test_pattern_menu[] = {
395*4882a593Smuzhiyun 	"Disabled",
396*4882a593Smuzhiyun 	"Vertical Color Bar Type 1",
397*4882a593Smuzhiyun 	"Vertical Color Bar Type 2",
398*4882a593Smuzhiyun 	"Vertical Color Bar Type 3",
399*4882a593Smuzhiyun 	"Vertical Color Bar Type 4"
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /* Write registers up to 4 at a time */
gc4653_write_reg(struct i2c_client * client,u16 reg,u32 len,u32 val)403*4882a593Smuzhiyun static int gc4653_write_reg(struct i2c_client *client, u16 reg,
404*4882a593Smuzhiyun 			    u32 len, u32 val)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	u32 buf_i, val_i;
407*4882a593Smuzhiyun 	u8 buf[6];
408*4882a593Smuzhiyun 	u8 *val_p;
409*4882a593Smuzhiyun 	__be32 val_be;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (len > 4)
412*4882a593Smuzhiyun 		return -EINVAL;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	buf[0] = reg >> 8;
415*4882a593Smuzhiyun 	buf[1] = reg & 0xff;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	val_be = cpu_to_be32(val);
418*4882a593Smuzhiyun 	val_p = (u8 *)&val_be;
419*4882a593Smuzhiyun 	buf_i = 2;
420*4882a593Smuzhiyun 	val_i = 4 - len;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	while (val_i < 4)
423*4882a593Smuzhiyun 		buf[buf_i++] = val_p[val_i++];
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (i2c_master_send(client, buf, len + 2) != len + 2)
426*4882a593Smuzhiyun 		return -EIO;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	return 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
gc4653_write_array(struct i2c_client * client,const struct regval * regs)431*4882a593Smuzhiyun static int gc4653_write_array(struct i2c_client *client,
432*4882a593Smuzhiyun 			      const struct regval *regs)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	u32 i;
435*4882a593Smuzhiyun 	int ret = 0;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++)
438*4882a593Smuzhiyun 		ret = gc4653_write_reg(client, regs[i].addr,
439*4882a593Smuzhiyun 				       GC4653_REG_VALUE_08BIT, regs[i].val);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	return ret;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun /* Read registers up to 4 at a time */
gc4653_read_reg(struct i2c_client * client,u16 reg,unsigned int len,u32 * val)445*4882a593Smuzhiyun static int gc4653_read_reg(struct i2c_client *client, u16 reg,
446*4882a593Smuzhiyun 			   unsigned int len, u32 *val)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	struct i2c_msg msgs[2];
449*4882a593Smuzhiyun 	u8 *data_be_p;
450*4882a593Smuzhiyun 	__be32 data_be = 0;
451*4882a593Smuzhiyun 	__be16 reg_addr_be = cpu_to_be16(reg);
452*4882a593Smuzhiyun 	int ret;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	if (len > 4 || !len)
455*4882a593Smuzhiyun 		return -EINVAL;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	data_be_p = (u8 *)&data_be;
458*4882a593Smuzhiyun 	/* Write register address */
459*4882a593Smuzhiyun 	msgs[0].addr = client->addr;
460*4882a593Smuzhiyun 	msgs[0].flags = 0;
461*4882a593Smuzhiyun 	msgs[0].len = 2;
462*4882a593Smuzhiyun 	msgs[0].buf = (u8 *)&reg_addr_be;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* Read data from register */
465*4882a593Smuzhiyun 	msgs[1].addr = client->addr;
466*4882a593Smuzhiyun 	msgs[1].flags = I2C_M_RD;
467*4882a593Smuzhiyun 	msgs[1].len = len;
468*4882a593Smuzhiyun 	msgs[1].buf = &data_be_p[4 - len];
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
471*4882a593Smuzhiyun 	if (ret != ARRAY_SIZE(msgs))
472*4882a593Smuzhiyun 		return -EIO;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	*val = be32_to_cpu(data_be);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
gc4653_get_reso_dist(const struct gc4653_mode * mode,struct v4l2_mbus_framefmt * framefmt)479*4882a593Smuzhiyun static int gc4653_get_reso_dist(const struct gc4653_mode *mode,
480*4882a593Smuzhiyun 				struct v4l2_mbus_framefmt *framefmt)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	return abs(mode->width - framefmt->width) +
483*4882a593Smuzhiyun 			abs(mode->height - framefmt->height);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun static const struct gc4653_mode *
gc4653_find_best_fit(struct gc4653 * gc4653,struct v4l2_subdev_format * fmt)487*4882a593Smuzhiyun gc4653_find_best_fit(struct gc4653 *gc4653, struct v4l2_subdev_format *fmt)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *framefmt = &fmt->format;
490*4882a593Smuzhiyun 	int dist;
491*4882a593Smuzhiyun 	int cur_best_fit = 0;
492*4882a593Smuzhiyun 	int cur_best_fit_dist = -1;
493*4882a593Smuzhiyun 	unsigned int i;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	for (i = 0; i < gc4653->cfg_num; i++) {
496*4882a593Smuzhiyun 		dist = gc4653_get_reso_dist(&supported_modes[i], framefmt);
497*4882a593Smuzhiyun 		if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
498*4882a593Smuzhiyun 			cur_best_fit_dist = dist;
499*4882a593Smuzhiyun 			cur_best_fit = i;
500*4882a593Smuzhiyun 		}
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	return &supported_modes[cur_best_fit];
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
gc4653_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)506*4882a593Smuzhiyun static int gc4653_set_fmt(struct v4l2_subdev *sd,
507*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
508*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
511*4882a593Smuzhiyun 	const struct gc4653_mode *mode;
512*4882a593Smuzhiyun 	s64 h_blank, vblank_def;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	mutex_lock(&gc4653->mutex);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	mode = gc4653_find_best_fit(gc4653, fmt);
517*4882a593Smuzhiyun 	fmt->format.code = mode->bus_fmt;
518*4882a593Smuzhiyun 	fmt->format.width = mode->width;
519*4882a593Smuzhiyun 	fmt->format.height = mode->height;
520*4882a593Smuzhiyun 	fmt->format.field = V4L2_FIELD_NONE;
521*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
522*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
523*4882a593Smuzhiyun 		*v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
524*4882a593Smuzhiyun #else
525*4882a593Smuzhiyun 		mutex_unlock(&gc4653->mutex);
526*4882a593Smuzhiyun 		return -ENOTTY;
527*4882a593Smuzhiyun #endif
528*4882a593Smuzhiyun 	} else {
529*4882a593Smuzhiyun 		gc4653->cur_mode = mode;
530*4882a593Smuzhiyun 		h_blank = mode->hts_def - mode->width;
531*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(gc4653->hblank, h_blank,
532*4882a593Smuzhiyun 					 h_blank, 1, h_blank);
533*4882a593Smuzhiyun 		vblank_def = mode->vts_def - mode->height;
534*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(gc4653->vblank, vblank_def,
535*4882a593Smuzhiyun 					 GC4653_VTS_MAX - mode->height,
536*4882a593Smuzhiyun 					 1, vblank_def);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 		gc4653->cur_link_freq = 0;
539*4882a593Smuzhiyun 		gc4653->cur_pixel_rate = GC4653_PIXEL_RATE_LINEAR;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 		__v4l2_ctrl_s_ctrl_int64(gc4653->pixel_rate,
542*4882a593Smuzhiyun 					 gc4653->cur_pixel_rate);
543*4882a593Smuzhiyun 		__v4l2_ctrl_s_ctrl(gc4653->link_freq,
544*4882a593Smuzhiyun 				   gc4653->cur_link_freq);
545*4882a593Smuzhiyun 		gc4653->cur_vts = mode->vts_def;
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 	mutex_unlock(&gc4653->mutex);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
gc4653_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)552*4882a593Smuzhiyun static int gc4653_get_fmt(struct v4l2_subdev *sd,
553*4882a593Smuzhiyun 			  struct v4l2_subdev_pad_config *cfg,
554*4882a593Smuzhiyun 			  struct v4l2_subdev_format *fmt)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
557*4882a593Smuzhiyun 	const struct gc4653_mode *mode = gc4653->cur_mode;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	mutex_lock(&gc4653->mutex);
560*4882a593Smuzhiyun 	if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
561*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
562*4882a593Smuzhiyun 		fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
563*4882a593Smuzhiyun #else
564*4882a593Smuzhiyun 		mutex_unlock(&gc4653->mutex);
565*4882a593Smuzhiyun 		return -ENOTTY;
566*4882a593Smuzhiyun #endif
567*4882a593Smuzhiyun 	} else {
568*4882a593Smuzhiyun 		fmt->format.width = mode->width;
569*4882a593Smuzhiyun 		fmt->format.height = mode->height;
570*4882a593Smuzhiyun 		fmt->format.code = mode->bus_fmt;
571*4882a593Smuzhiyun 		fmt->format.field = V4L2_FIELD_NONE;
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 	mutex_unlock(&gc4653->mutex);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
gc4653_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)578*4882a593Smuzhiyun static int gc4653_enum_mbus_code(struct v4l2_subdev *sd,
579*4882a593Smuzhiyun 				 struct v4l2_subdev_pad_config *cfg,
580*4882a593Smuzhiyun 				 struct v4l2_subdev_mbus_code_enum *code)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	if (code->index != 0)
585*4882a593Smuzhiyun 		return -EINVAL;
586*4882a593Smuzhiyun 	code->code = gc4653->cur_mode->bus_fmt;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	return 0;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
gc4653_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)591*4882a593Smuzhiyun static int gc4653_enum_frame_sizes(struct v4l2_subdev *sd,
592*4882a593Smuzhiyun 				   struct v4l2_subdev_pad_config *cfg,
593*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_size_enum *fse)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	if (fse->index >= gc4653->cfg_num)
598*4882a593Smuzhiyun 		return -EINVAL;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	if (fse->code != supported_modes[0].bus_fmt)
601*4882a593Smuzhiyun 		return -EINVAL;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	fse->min_width = supported_modes[fse->index].width;
604*4882a593Smuzhiyun 	fse->max_width = supported_modes[fse->index].width;
605*4882a593Smuzhiyun 	fse->max_height = supported_modes[fse->index].height;
606*4882a593Smuzhiyun 	fse->min_height = supported_modes[fse->index].height;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	return 0;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
gc4653_enable_test_pattern(struct gc4653 * gc4653,u32 pattern)611*4882a593Smuzhiyun static int gc4653_enable_test_pattern(struct gc4653 *gc4653, u32 pattern)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun 	u32 val;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	if (pattern)
616*4882a593Smuzhiyun 		val = GC4653_TEST_PATTERN_ENABLE;
617*4882a593Smuzhiyun 	else
618*4882a593Smuzhiyun 		val = GC4653_TEST_PATTERN_DISABLE;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	return gc4653_write_reg(gc4653->client, GC4653_REG_TEST_PATTERN,
621*4882a593Smuzhiyun 				GC4653_REG_VALUE_08BIT, val);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
gc4653_set_gain_reg(struct gc4653 * gc4653,u32 gain)624*4882a593Smuzhiyun static int gc4653_set_gain_reg(struct gc4653 *gc4653, u32 gain)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	int i;
627*4882a593Smuzhiyun 	int total;
628*4882a593Smuzhiyun 	u32 tol_dig_gain = 0;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	if (gain < 64)
631*4882a593Smuzhiyun 		gain = 64;
632*4882a593Smuzhiyun 	total = sizeof(gain_level_table) / sizeof(u32) - 1;
633*4882a593Smuzhiyun 	for (i = 0; i < total; i++) {
634*4882a593Smuzhiyun 		if (gain_level_table[i] <= gain &&
635*4882a593Smuzhiyun 		    gain < gain_level_table[i + 1])
636*4882a593Smuzhiyun 			break;
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 	tol_dig_gain = gain * 64 / gain_level_table[i];
639*4882a593Smuzhiyun 	if (i >= total)
640*4882a593Smuzhiyun 		i = total - 1;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	gc4653_write_reg(gc4653->client, 0x2b3,
643*4882a593Smuzhiyun 			 GC4653_REG_VALUE_08BIT, reg_val_table_liner[i][0]);
644*4882a593Smuzhiyun 	gc4653_write_reg(gc4653->client, 0x2b4,
645*4882a593Smuzhiyun 			 GC4653_REG_VALUE_08BIT, reg_val_table_liner[i][1]);
646*4882a593Smuzhiyun 	gc4653_write_reg(gc4653->client, 0x2b8,
647*4882a593Smuzhiyun 			 GC4653_REG_VALUE_08BIT, reg_val_table_liner[i][2]);
648*4882a593Smuzhiyun 	gc4653_write_reg(gc4653->client, 0x2b9,
649*4882a593Smuzhiyun 			 GC4653_REG_VALUE_08BIT, reg_val_table_liner[i][3]);
650*4882a593Smuzhiyun 	gc4653_write_reg(gc4653->client, 0x515,
651*4882a593Smuzhiyun 			 GC4653_REG_VALUE_08BIT, reg_val_table_liner[i][4]);
652*4882a593Smuzhiyun 	gc4653_write_reg(gc4653->client, 0x519,
653*4882a593Smuzhiyun 			 GC4653_REG_VALUE_08BIT, reg_val_table_liner[i][5]);
654*4882a593Smuzhiyun 	gc4653_write_reg(gc4653->client, 0x2d9,
655*4882a593Smuzhiyun 			 GC4653_REG_VALUE_08BIT, reg_val_table_liner[i][6]);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	gc4653_write_reg(gc4653->client, 0x20e,
659*4882a593Smuzhiyun 			 GC4653_REG_VALUE_08BIT, (tol_dig_gain >> 6));
660*4882a593Smuzhiyun 	gc4653_write_reg(gc4653->client, 0x20f,
661*4882a593Smuzhiyun 			 GC4653_REG_VALUE_08BIT, ((tol_dig_gain & 0x3f) << 2));
662*4882a593Smuzhiyun 	return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
gc4653_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)665*4882a593Smuzhiyun static int gc4653_g_frame_interval(struct v4l2_subdev *sd,
666*4882a593Smuzhiyun 				   struct v4l2_subdev_frame_interval *fi)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
669*4882a593Smuzhiyun 	const struct gc4653_mode *mode = gc4653->cur_mode;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	fi->interval = mode->max_fps;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	return 0;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
gc4653_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)676*4882a593Smuzhiyun static int gc4653_g_mbus_config(struct v4l2_subdev *sd, unsigned int pad_id,
677*4882a593Smuzhiyun 				struct v4l2_mbus_config *config)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
680*4882a593Smuzhiyun 	const struct gc4653_mode *mode = gc4653->cur_mode;
681*4882a593Smuzhiyun 	u32 val = 0;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (mode->hdr_mode == NO_HDR)
684*4882a593Smuzhiyun 		val = 1 << (GC4653_LANES - 1) |
685*4882a593Smuzhiyun 		V4L2_MBUS_CSI2_CHANNEL_0 |
686*4882a593Smuzhiyun 		V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	config->type = V4L2_MBUS_CSI2_DPHY;
689*4882a593Smuzhiyun 	config->flags = val;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	return 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
gc4653_get_module_inf(struct gc4653 * gc4653,struct rkmodule_inf * inf)694*4882a593Smuzhiyun static void gc4653_get_module_inf(struct gc4653 *gc4653,
695*4882a593Smuzhiyun 				  struct rkmodule_inf *inf)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	memset(inf, 0, sizeof(*inf));
698*4882a593Smuzhiyun 	strscpy(inf->base.sensor, GC4653_NAME, sizeof(inf->base.sensor));
699*4882a593Smuzhiyun 	strscpy(inf->base.module, gc4653->module_name,
700*4882a593Smuzhiyun 		sizeof(inf->base.module));
701*4882a593Smuzhiyun 	strscpy(inf->base.lens, gc4653->len_name, sizeof(inf->base.lens));
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
gc4653_get_channel_info(struct gc4653 * gc4653,struct rkmodule_channel_info * ch_info)704*4882a593Smuzhiyun static int gc4653_get_channel_info(struct gc4653 *gc4653, struct rkmodule_channel_info *ch_info)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun 	if (ch_info->index < PAD0 || ch_info->index >= PAD_MAX)
707*4882a593Smuzhiyun 		return -EINVAL;
708*4882a593Smuzhiyun 	ch_info->vc = gc4653->cur_mode->vc[ch_info->index];
709*4882a593Smuzhiyun 	ch_info->width = gc4653->cur_mode->width;
710*4882a593Smuzhiyun 	ch_info->height = gc4653->cur_mode->height;
711*4882a593Smuzhiyun 	ch_info->bus_fmt = gc4653->cur_mode->bus_fmt;
712*4882a593Smuzhiyun 	return 0;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun 
gc4653_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)715*4882a593Smuzhiyun static long gc4653_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
718*4882a593Smuzhiyun 	struct rkmodule_hdr_cfg *hdr;
719*4882a593Smuzhiyun 	u32 i, h, w;
720*4882a593Smuzhiyun 	long ret = 0;
721*4882a593Smuzhiyun 	u32 stream = 0;
722*4882a593Smuzhiyun 	struct rkmodule_channel_info *ch_info;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	switch (cmd) {
725*4882a593Smuzhiyun 	case RKMODULE_GET_MODULE_INFO:
726*4882a593Smuzhiyun 		gc4653_get_module_inf(gc4653, (struct rkmodule_inf *)arg);
727*4882a593Smuzhiyun 		break;
728*4882a593Smuzhiyun 	case RKMODULE_GET_HDR_CFG:
729*4882a593Smuzhiyun 		hdr = (struct rkmodule_hdr_cfg *)arg;
730*4882a593Smuzhiyun 		hdr->esp.mode = HDR_NORMAL_VC;
731*4882a593Smuzhiyun 		hdr->hdr_mode = gc4653->cur_mode->hdr_mode;
732*4882a593Smuzhiyun 		break;
733*4882a593Smuzhiyun 	case RKMODULE_SET_HDR_CFG:
734*4882a593Smuzhiyun 		hdr = (struct rkmodule_hdr_cfg *)arg;
735*4882a593Smuzhiyun 		w = gc4653->cur_mode->width;
736*4882a593Smuzhiyun 		h = gc4653->cur_mode->height;
737*4882a593Smuzhiyun 		for (i = 0; i < gc4653->cfg_num; i++) {
738*4882a593Smuzhiyun 			if (w == supported_modes[i].width &&
739*4882a593Smuzhiyun 			    h == supported_modes[i].height &&
740*4882a593Smuzhiyun 			    supported_modes[i].hdr_mode == hdr->hdr_mode) {
741*4882a593Smuzhiyun 				gc4653->cur_mode = &supported_modes[i];
742*4882a593Smuzhiyun 				break;
743*4882a593Smuzhiyun 			}
744*4882a593Smuzhiyun 		}
745*4882a593Smuzhiyun 		if (i == gc4653->cfg_num) {
746*4882a593Smuzhiyun 			dev_err(&gc4653->client->dev,
747*4882a593Smuzhiyun 				"not find hdr mode:%d %dx%d config\n",
748*4882a593Smuzhiyun 				hdr->hdr_mode, w, h);
749*4882a593Smuzhiyun 			ret = -EINVAL;
750*4882a593Smuzhiyun 		} else {
751*4882a593Smuzhiyun 			w = gc4653->cur_mode->hts_def -
752*4882a593Smuzhiyun 			    gc4653->cur_mode->width;
753*4882a593Smuzhiyun 			h = gc4653->cur_mode->vts_def -
754*4882a593Smuzhiyun 			    gc4653->cur_mode->height;
755*4882a593Smuzhiyun 			__v4l2_ctrl_modify_range(gc4653->hblank, w, w, 1, w);
756*4882a593Smuzhiyun 			__v4l2_ctrl_modify_range(gc4653->vblank, h,
757*4882a593Smuzhiyun 						 GC4653_VTS_MAX -
758*4882a593Smuzhiyun 						 gc4653->cur_mode->height,
759*4882a593Smuzhiyun 						 1, h);
760*4882a593Smuzhiyun 			gc4653->cur_link_freq = 0;
761*4882a593Smuzhiyun 			gc4653->cur_pixel_rate = GC4653_PIXEL_RATE_LINEAR;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 		__v4l2_ctrl_s_ctrl_int64(gc4653->pixel_rate,
764*4882a593Smuzhiyun 					 gc4653->cur_pixel_rate);
765*4882a593Smuzhiyun 		__v4l2_ctrl_s_ctrl(gc4653->link_freq,
766*4882a593Smuzhiyun 				   gc4653->cur_link_freq);
767*4882a593Smuzhiyun 		gc4653->cur_vts = gc4653->cur_mode->vts_def;
768*4882a593Smuzhiyun 		}
769*4882a593Smuzhiyun 		break;
770*4882a593Smuzhiyun 	case PREISP_CMD_SET_HDRAE_EXP:
771*4882a593Smuzhiyun 		break;
772*4882a593Smuzhiyun 	case RKMODULE_SET_QUICK_STREAM:
773*4882a593Smuzhiyun 		stream = *((u32 *)arg);
774*4882a593Smuzhiyun 		if (stream)
775*4882a593Smuzhiyun 			ret = gc4653_write_reg(gc4653->client, GC4653_REG_CTRL_MODE,
776*4882a593Smuzhiyun 				GC4653_REG_VALUE_08BIT, GC4653_MODE_STREAMING);
777*4882a593Smuzhiyun 		else
778*4882a593Smuzhiyun 			ret = gc4653_write_reg(gc4653->client, GC4653_REG_CTRL_MODE,
779*4882a593Smuzhiyun 				GC4653_REG_VALUE_08BIT, GC4653_MODE_SW_STANDBY);
780*4882a593Smuzhiyun 		break;
781*4882a593Smuzhiyun 	case RKMODULE_GET_CHANNEL_INFO:
782*4882a593Smuzhiyun 		ch_info = (struct rkmodule_channel_info *)arg;
783*4882a593Smuzhiyun 		ret = gc4653_get_channel_info(gc4653, ch_info);
784*4882a593Smuzhiyun 		break;
785*4882a593Smuzhiyun 	default:
786*4882a593Smuzhiyun 		ret = -ENOIOCTLCMD;
787*4882a593Smuzhiyun 		break;
788*4882a593Smuzhiyun 	}
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	return ret;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
gc4653_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)794*4882a593Smuzhiyun static long gc4653_compat_ioctl32(struct v4l2_subdev *sd,
795*4882a593Smuzhiyun 				  unsigned int cmd, unsigned long arg)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun 	void __user *up = compat_ptr(arg);
798*4882a593Smuzhiyun 	struct rkmodule_inf *inf;
799*4882a593Smuzhiyun 	struct rkmodule_awb_cfg *cfg;
800*4882a593Smuzhiyun 	struct rkmodule_hdr_cfg *hdr;
801*4882a593Smuzhiyun 	struct preisp_hdrae_exp_s *hdrae;
802*4882a593Smuzhiyun 	long ret;
803*4882a593Smuzhiyun 	u32 stream = 0;
804*4882a593Smuzhiyun 	struct rkmodule_channel_info *ch_info;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	switch (cmd) {
807*4882a593Smuzhiyun 	case RKMODULE_GET_MODULE_INFO:
808*4882a593Smuzhiyun 		inf = kzalloc(sizeof(*inf), GFP_KERNEL);
809*4882a593Smuzhiyun 		if (!inf) {
810*4882a593Smuzhiyun 			ret = -ENOMEM;
811*4882a593Smuzhiyun 			return ret;
812*4882a593Smuzhiyun 		}
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 		ret = gc4653_ioctl(sd, cmd, inf);
815*4882a593Smuzhiyun 		if (!ret) {
816*4882a593Smuzhiyun 			ret = copy_to_user(up, inf, sizeof(*inf));
817*4882a593Smuzhiyun 			if (ret)
818*4882a593Smuzhiyun 				ret = -EFAULT;
819*4882a593Smuzhiyun 		}
820*4882a593Smuzhiyun 		kfree(inf);
821*4882a593Smuzhiyun 		break;
822*4882a593Smuzhiyun 	case RKMODULE_AWB_CFG:
823*4882a593Smuzhiyun 		cfg = kzalloc(sizeof(*cfg), GFP_KERNEL);
824*4882a593Smuzhiyun 		if (!cfg) {
825*4882a593Smuzhiyun 			ret = -ENOMEM;
826*4882a593Smuzhiyun 			return ret;
827*4882a593Smuzhiyun 		}
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 		ret = copy_from_user(cfg, up, sizeof(*cfg));
830*4882a593Smuzhiyun 		if (!ret)
831*4882a593Smuzhiyun 			ret = gc4653_ioctl(sd, cmd, cfg);
832*4882a593Smuzhiyun 		else
833*4882a593Smuzhiyun 			ret = -EFAULT;
834*4882a593Smuzhiyun 		kfree(cfg);
835*4882a593Smuzhiyun 		break;
836*4882a593Smuzhiyun 	case RKMODULE_GET_HDR_CFG:
837*4882a593Smuzhiyun 		hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
838*4882a593Smuzhiyun 		if (!hdr) {
839*4882a593Smuzhiyun 			ret = -ENOMEM;
840*4882a593Smuzhiyun 			return ret;
841*4882a593Smuzhiyun 		}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 		ret = gc4653_ioctl(sd, cmd, hdr);
844*4882a593Smuzhiyun 		if (!ret) {
845*4882a593Smuzhiyun 			ret = copy_to_user(up, hdr, sizeof(*hdr));
846*4882a593Smuzhiyun 			if (ret)
847*4882a593Smuzhiyun 				ret = -EFAULT;
848*4882a593Smuzhiyun 		}
849*4882a593Smuzhiyun 		kfree(hdr);
850*4882a593Smuzhiyun 		break;
851*4882a593Smuzhiyun 	case RKMODULE_SET_HDR_CFG:
852*4882a593Smuzhiyun 		hdr = kzalloc(sizeof(*hdr), GFP_KERNEL);
853*4882a593Smuzhiyun 		if (!hdr) {
854*4882a593Smuzhiyun 			ret = -ENOMEM;
855*4882a593Smuzhiyun 			return ret;
856*4882a593Smuzhiyun 		}
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 		ret = copy_from_user(hdr, up, sizeof(*hdr));
859*4882a593Smuzhiyun 		if (!ret)
860*4882a593Smuzhiyun 			ret = gc4653_ioctl(sd, cmd, hdr);
861*4882a593Smuzhiyun 		else
862*4882a593Smuzhiyun 			ret = -EFAULT;
863*4882a593Smuzhiyun 		kfree(hdr);
864*4882a593Smuzhiyun 		break;
865*4882a593Smuzhiyun 	case PREISP_CMD_SET_HDRAE_EXP:
866*4882a593Smuzhiyun 		hdrae = kzalloc(sizeof(*hdrae), GFP_KERNEL);
867*4882a593Smuzhiyun 		if (!hdrae) {
868*4882a593Smuzhiyun 			ret = -ENOMEM;
869*4882a593Smuzhiyun 			return ret;
870*4882a593Smuzhiyun 		}
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 		ret = copy_from_user(hdrae, up, sizeof(*hdrae));
873*4882a593Smuzhiyun 		if (!ret)
874*4882a593Smuzhiyun 			ret = gc4653_ioctl(sd, cmd, hdrae);
875*4882a593Smuzhiyun 		else
876*4882a593Smuzhiyun 			ret = -EFAULT;
877*4882a593Smuzhiyun 		kfree(hdrae);
878*4882a593Smuzhiyun 		break;
879*4882a593Smuzhiyun 	case RKMODULE_SET_QUICK_STREAM:
880*4882a593Smuzhiyun 		ret = copy_from_user(&stream, up, sizeof(u32));
881*4882a593Smuzhiyun 		if (!ret)
882*4882a593Smuzhiyun 			ret = gc4653_ioctl(sd, cmd, &stream);
883*4882a593Smuzhiyun 		else
884*4882a593Smuzhiyun 			ret = -EFAULT;
885*4882a593Smuzhiyun 		break;
886*4882a593Smuzhiyun 	case RKMODULE_GET_CHANNEL_INFO:
887*4882a593Smuzhiyun 		ch_info = kzalloc(sizeof(*ch_info), GFP_KERNEL);
888*4882a593Smuzhiyun 		if (!ch_info) {
889*4882a593Smuzhiyun 			ret = -ENOMEM;
890*4882a593Smuzhiyun 			return ret;
891*4882a593Smuzhiyun 		}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 		ret = gc4653_ioctl(sd, cmd, ch_info);
894*4882a593Smuzhiyun 		if (!ret) {
895*4882a593Smuzhiyun 			ret = copy_to_user(up, ch_info, sizeof(*ch_info));
896*4882a593Smuzhiyun 			if (ret)
897*4882a593Smuzhiyun 				ret = -EFAULT;
898*4882a593Smuzhiyun 		}
899*4882a593Smuzhiyun 		kfree(ch_info);
900*4882a593Smuzhiyun 		break;
901*4882a593Smuzhiyun 	default:
902*4882a593Smuzhiyun 		ret = -ENOIOCTLCMD;
903*4882a593Smuzhiyun 		break;
904*4882a593Smuzhiyun 	}
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	return ret;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun #endif
909*4882a593Smuzhiyun 
__gc4653_start_stream(struct gc4653 * gc4653)910*4882a593Smuzhiyun static int __gc4653_start_stream(struct gc4653 *gc4653)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun 	int ret;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	ret = gc4653_write_array(gc4653->client, gc4653->cur_mode->reg_list);
915*4882a593Smuzhiyun 	if (ret)
916*4882a593Smuzhiyun 		return ret;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	/* In case these controls are set before streaming */
919*4882a593Smuzhiyun 	ret = __v4l2_ctrl_handler_setup(&gc4653->ctrl_handler);
920*4882a593Smuzhiyun 	if (gc4653->has_init_exp && gc4653->cur_mode->hdr_mode != NO_HDR) {
921*4882a593Smuzhiyun 		ret = gc4653_ioctl(&gc4653->subdev, PREISP_CMD_SET_HDRAE_EXP,
922*4882a593Smuzhiyun 			&gc4653->init_hdrae_exp);
923*4882a593Smuzhiyun 		if (ret) {
924*4882a593Smuzhiyun 			dev_err(&gc4653->client->dev,
925*4882a593Smuzhiyun 				"init exp fail in hdr mode\n");
926*4882a593Smuzhiyun 			return ret;
927*4882a593Smuzhiyun 		}
928*4882a593Smuzhiyun 	}
929*4882a593Smuzhiyun 	if (ret)
930*4882a593Smuzhiyun 		return ret;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	ret |= gc4653_write_reg(gc4653->client, GC4653_REG_CTRL_MODE,
933*4882a593Smuzhiyun 				GC4653_REG_VALUE_08BIT, GC4653_MODE_STREAMING);
934*4882a593Smuzhiyun 	if (gc4653->cur_mode->hdr_mode == NO_HDR)
935*4882a593Smuzhiyun 		ret |= gc4653_write_array(gc4653->client, gc4653_otp_regs);
936*4882a593Smuzhiyun 	return ret;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
__gc4653_stop_stream(struct gc4653 * gc4653)939*4882a593Smuzhiyun static int __gc4653_stop_stream(struct gc4653 *gc4653)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun 	gc4653->has_init_exp = false;
942*4882a593Smuzhiyun 	return gc4653_write_reg(gc4653->client, GC4653_REG_CTRL_MODE,
943*4882a593Smuzhiyun 				GC4653_REG_VALUE_08BIT, GC4653_MODE_SW_STANDBY);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun 
gc4653_s_stream(struct v4l2_subdev * sd,int on)946*4882a593Smuzhiyun static int gc4653_s_stream(struct v4l2_subdev *sd, int on)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
949*4882a593Smuzhiyun 	struct i2c_client *client = gc4653->client;
950*4882a593Smuzhiyun 	int ret = 0;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	mutex_lock(&gc4653->mutex);
953*4882a593Smuzhiyun 	on = !!on;
954*4882a593Smuzhiyun 	if (on == gc4653->streaming)
955*4882a593Smuzhiyun 		goto unlock_and_return;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	if (on) {
958*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
959*4882a593Smuzhiyun 		if (ret < 0) {
960*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
961*4882a593Smuzhiyun 			goto unlock_and_return;
962*4882a593Smuzhiyun 		}
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 		ret = __gc4653_start_stream(gc4653);
965*4882a593Smuzhiyun 		if (ret) {
966*4882a593Smuzhiyun 			v4l2_err(sd, "start stream failed while write regs\n");
967*4882a593Smuzhiyun 			pm_runtime_put(&client->dev);
968*4882a593Smuzhiyun 			goto unlock_and_return;
969*4882a593Smuzhiyun 		}
970*4882a593Smuzhiyun 	} else {
971*4882a593Smuzhiyun 		__gc4653_stop_stream(gc4653);
972*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
973*4882a593Smuzhiyun 	}
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	gc4653->streaming = on;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun unlock_and_return:
978*4882a593Smuzhiyun 	mutex_unlock(&gc4653->mutex);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	return ret;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun 
gc4653_s_power(struct v4l2_subdev * sd,int on)983*4882a593Smuzhiyun static int gc4653_s_power(struct v4l2_subdev *sd, int on)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
986*4882a593Smuzhiyun 	struct i2c_client *client = gc4653->client;
987*4882a593Smuzhiyun 	int ret = 0;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	mutex_lock(&gc4653->mutex);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	/* If the power state is not modified - no work to do. */
992*4882a593Smuzhiyun 	if (gc4653->power_on == !!on)
993*4882a593Smuzhiyun 		goto unlock_and_return;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	if (on) {
996*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(&client->dev);
997*4882a593Smuzhiyun 		if (ret < 0) {
998*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
999*4882a593Smuzhiyun 			goto unlock_and_return;
1000*4882a593Smuzhiyun 		}
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 		ret = gc4653_write_array(gc4653->client, gc4653_global_regs);
1003*4882a593Smuzhiyun 		if (ret) {
1004*4882a593Smuzhiyun 			v4l2_err(sd, "could not set init registers\n");
1005*4882a593Smuzhiyun 			pm_runtime_put_noidle(&client->dev);
1006*4882a593Smuzhiyun 			goto unlock_and_return;
1007*4882a593Smuzhiyun 		}
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 		gc4653->power_on = true;
1010*4882a593Smuzhiyun 	} else {
1011*4882a593Smuzhiyun 		pm_runtime_put(&client->dev);
1012*4882a593Smuzhiyun 		gc4653->power_on = false;
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun unlock_and_return:
1016*4882a593Smuzhiyun 	mutex_unlock(&gc4653->mutex);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	return ret;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
gc4653_cal_delay(u32 cycles)1022*4882a593Smuzhiyun static inline u32 gc4653_cal_delay(u32 cycles)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun 	return DIV_ROUND_UP(cycles, GC4653_XVCLK_FREQ / 1000 / 1000);
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun 
__gc4653_power_on(struct gc4653 * gc4653)1027*4882a593Smuzhiyun static int __gc4653_power_on(struct gc4653 *gc4653)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun 	int ret;
1030*4882a593Smuzhiyun 	u32 delay_us;
1031*4882a593Smuzhiyun 	struct device *dev = &gc4653->client->dev;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(gc4653->pins_default)) {
1034*4882a593Smuzhiyun 		ret = pinctrl_select_state(gc4653->pinctrl,
1035*4882a593Smuzhiyun 					   gc4653->pins_default);
1036*4882a593Smuzhiyun 		if (ret < 0)
1037*4882a593Smuzhiyun 			dev_err(dev, "could not set pins\n");
1038*4882a593Smuzhiyun 	}
1039*4882a593Smuzhiyun 	ret = clk_set_rate(gc4653->xvclk, GC4653_XVCLK_FREQ);
1040*4882a593Smuzhiyun 	if (ret < 0)
1041*4882a593Smuzhiyun 		dev_warn(dev, "Failed to set xvclk rate (24MHz)\n");
1042*4882a593Smuzhiyun 	if (clk_get_rate(gc4653->xvclk) != GC4653_XVCLK_FREQ)
1043*4882a593Smuzhiyun 		dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
1044*4882a593Smuzhiyun 	ret = clk_prepare_enable(gc4653->xvclk);
1045*4882a593Smuzhiyun 	if (ret < 0) {
1046*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable xvclk\n");
1047*4882a593Smuzhiyun 		return ret;
1048*4882a593Smuzhiyun 	}
1049*4882a593Smuzhiyun 	if (!IS_ERR(gc4653->reset_gpio))
1050*4882a593Smuzhiyun 		gpiod_set_value_cansleep(gc4653->reset_gpio, 0);
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	if (!IS_ERR(gc4653->pwdn_gpio))
1053*4882a593Smuzhiyun 		gpiod_set_value_cansleep(gc4653->pwdn_gpio, 0);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	usleep_range(500, 1000);
1056*4882a593Smuzhiyun 	ret = regulator_bulk_enable(GC4653_NUM_SUPPLIES, gc4653->supplies);
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	if (ret < 0) {
1059*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable regulators\n");
1060*4882a593Smuzhiyun 		goto disable_clk;
1061*4882a593Smuzhiyun 	}
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	if (!IS_ERR(gc4653->pwren_gpio))
1064*4882a593Smuzhiyun 		gpiod_set_value_cansleep(gc4653->pwren_gpio, 1);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	usleep_range(1000, 1100);
1067*4882a593Smuzhiyun 	if (!IS_ERR(gc4653->pwdn_gpio))
1068*4882a593Smuzhiyun 		gpiod_set_value_cansleep(gc4653->pwdn_gpio, 1);
1069*4882a593Smuzhiyun 	usleep_range(100, 150);
1070*4882a593Smuzhiyun 	if (!IS_ERR(gc4653->reset_gpio))
1071*4882a593Smuzhiyun 		gpiod_set_value_cansleep(gc4653->reset_gpio, 1);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	/* 8192 cycles prior to first SCCB transaction */
1074*4882a593Smuzhiyun 	delay_us = gc4653_cal_delay(8192);
1075*4882a593Smuzhiyun 	usleep_range(delay_us, delay_us * 2);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	return 0;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun disable_clk:
1080*4882a593Smuzhiyun 	clk_disable_unprepare(gc4653->xvclk);
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	return ret;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun 
__gc4653_power_off(struct gc4653 * gc4653)1085*4882a593Smuzhiyun static void __gc4653_power_off(struct gc4653 *gc4653)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun 	int ret;
1088*4882a593Smuzhiyun 	struct device *dev = &gc4653->client->dev;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	if (!IS_ERR(gc4653->pwdn_gpio))
1091*4882a593Smuzhiyun 		gpiod_set_value_cansleep(gc4653->pwdn_gpio, 0);
1092*4882a593Smuzhiyun 	clk_disable_unprepare(gc4653->xvclk);
1093*4882a593Smuzhiyun 	if (!IS_ERR(gc4653->reset_gpio))
1094*4882a593Smuzhiyun 		gpiod_set_value_cansleep(gc4653->reset_gpio, 0);
1095*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(gc4653->pins_sleep)) {
1096*4882a593Smuzhiyun 		ret = pinctrl_select_state(gc4653->pinctrl,
1097*4882a593Smuzhiyun 					   gc4653->pins_sleep);
1098*4882a593Smuzhiyun 		if (ret < 0)
1099*4882a593Smuzhiyun 			dev_dbg(dev, "could not set pins\n");
1100*4882a593Smuzhiyun 	}
1101*4882a593Smuzhiyun 	regulator_bulk_disable(GC4653_NUM_SUPPLIES, gc4653->supplies);
1102*4882a593Smuzhiyun 	if (!IS_ERR(gc4653->pwren_gpio))
1103*4882a593Smuzhiyun 		gpiod_set_value_cansleep(gc4653->pwren_gpio, 0);
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun 
gc4653_runtime_resume(struct device * dev)1106*4882a593Smuzhiyun static int gc4653_runtime_resume(struct device *dev)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
1109*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
1110*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	return __gc4653_power_on(gc4653);
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun 
gc4653_runtime_suspend(struct device * dev)1115*4882a593Smuzhiyun static int gc4653_runtime_suspend(struct device *dev)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
1118*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
1119*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	__gc4653_power_off(gc4653);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	return 0;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
gc4653_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)1127*4882a593Smuzhiyun static int gc4653_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
1130*4882a593Smuzhiyun 	struct v4l2_mbus_framefmt *try_fmt =
1131*4882a593Smuzhiyun 				v4l2_subdev_get_try_format(sd, fh->pad, 0);
1132*4882a593Smuzhiyun 	const struct gc4653_mode *def_mode = &supported_modes[0];
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	mutex_lock(&gc4653->mutex);
1135*4882a593Smuzhiyun 	/* Initialize try_fmt */
1136*4882a593Smuzhiyun 	try_fmt->width = def_mode->width;
1137*4882a593Smuzhiyun 	try_fmt->height = def_mode->height;
1138*4882a593Smuzhiyun 	try_fmt->code = def_mode->bus_fmt;
1139*4882a593Smuzhiyun 	try_fmt->field = V4L2_FIELD_NONE;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	mutex_unlock(&gc4653->mutex);
1142*4882a593Smuzhiyun 	/* No crop or compose */
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	return 0;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun #endif
1147*4882a593Smuzhiyun 
gc4653_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)1148*4882a593Smuzhiyun static int gc4653_enum_frame_interval(struct v4l2_subdev *sd,
1149*4882a593Smuzhiyun 				      struct v4l2_subdev_pad_config *cfg,
1150*4882a593Smuzhiyun 				struct v4l2_subdev_frame_interval_enum *fie)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	if (fie->index >= gc4653->cfg_num)
1155*4882a593Smuzhiyun 		return -EINVAL;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	fie->code = supported_modes[fie->index].bus_fmt;
1158*4882a593Smuzhiyun 	fie->width = supported_modes[fie->index].width;
1159*4882a593Smuzhiyun 	fie->height = supported_modes[fie->index].height;
1160*4882a593Smuzhiyun 	fie->interval = supported_modes[fie->index].max_fps;
1161*4882a593Smuzhiyun 	fie->reserved[0] = supported_modes[fie->index].hdr_mode;
1162*4882a593Smuzhiyun 	return 0;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun static const struct dev_pm_ops gc4653_pm_ops = {
1166*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(gc4653_runtime_suspend,
1167*4882a593Smuzhiyun 			   gc4653_runtime_resume, NULL)
1168*4882a593Smuzhiyun };
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1171*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops gc4653_internal_ops = {
1172*4882a593Smuzhiyun 	.open = gc4653_open,
1173*4882a593Smuzhiyun };
1174*4882a593Smuzhiyun #endif
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops gc4653_core_ops = {
1177*4882a593Smuzhiyun 	.s_power = gc4653_s_power,
1178*4882a593Smuzhiyun 	.ioctl = gc4653_ioctl,
1179*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
1180*4882a593Smuzhiyun 	.compat_ioctl32 = gc4653_compat_ioctl32,
1181*4882a593Smuzhiyun #endif
1182*4882a593Smuzhiyun };
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops gc4653_video_ops = {
1185*4882a593Smuzhiyun 	.s_stream = gc4653_s_stream,
1186*4882a593Smuzhiyun 	.g_frame_interval = gc4653_g_frame_interval,
1187*4882a593Smuzhiyun };
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops gc4653_pad_ops = {
1190*4882a593Smuzhiyun 	.enum_mbus_code = gc4653_enum_mbus_code,
1191*4882a593Smuzhiyun 	.enum_frame_size = gc4653_enum_frame_sizes,
1192*4882a593Smuzhiyun 	.enum_frame_interval = gc4653_enum_frame_interval,
1193*4882a593Smuzhiyun 	.get_fmt = gc4653_get_fmt,
1194*4882a593Smuzhiyun 	.set_fmt = gc4653_set_fmt,
1195*4882a593Smuzhiyun 	.get_mbus_config = gc4653_g_mbus_config,
1196*4882a593Smuzhiyun };
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun static const struct v4l2_subdev_ops gc4653_subdev_ops = {
1199*4882a593Smuzhiyun 	.core	= &gc4653_core_ops,
1200*4882a593Smuzhiyun 	.video	= &gc4653_video_ops,
1201*4882a593Smuzhiyun 	.pad	= &gc4653_pad_ops,
1202*4882a593Smuzhiyun };
1203*4882a593Smuzhiyun 
gc4653_set_ctrl(struct v4l2_ctrl * ctrl)1204*4882a593Smuzhiyun static int gc4653_set_ctrl(struct v4l2_ctrl *ctrl)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun 	struct gc4653 *gc4653 = container_of(ctrl->handler,
1207*4882a593Smuzhiyun 					     struct gc4653, ctrl_handler);
1208*4882a593Smuzhiyun 	struct i2c_client *client = gc4653->client;
1209*4882a593Smuzhiyun 	s64 max;
1210*4882a593Smuzhiyun 	int ret = 0;
1211*4882a593Smuzhiyun 	int val = 0;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	/*Propagate change of current control to all related controls*/
1214*4882a593Smuzhiyun 	switch (ctrl->id) {
1215*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
1216*4882a593Smuzhiyun 		/*Update max exposure while meeting expected vblanking*/
1217*4882a593Smuzhiyun 		max = gc4653->cur_mode->height + ctrl->val - 4;
1218*4882a593Smuzhiyun 		__v4l2_ctrl_modify_range(gc4653->exposure,
1219*4882a593Smuzhiyun 					 gc4653->exposure->minimum,
1220*4882a593Smuzhiyun 					 max,
1221*4882a593Smuzhiyun 					 gc4653->exposure->step,
1222*4882a593Smuzhiyun 					 gc4653->exposure->default_value);
1223*4882a593Smuzhiyun 		break;
1224*4882a593Smuzhiyun 	}
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	if (!pm_runtime_get_if_in_use(&client->dev))
1227*4882a593Smuzhiyun 		return 0;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	switch (ctrl->id) {
1230*4882a593Smuzhiyun 	case V4L2_CID_EXPOSURE:
1231*4882a593Smuzhiyun 		/* 4 least significant bits of expsoure are fractional part */
1232*4882a593Smuzhiyun 		ret = gc4653_write_reg(gc4653->client, GC4653_REG_EXPOSURE_H,
1233*4882a593Smuzhiyun 				       GC4653_REG_VALUE_08BIT,
1234*4882a593Smuzhiyun 				       ctrl->val >> 8);
1235*4882a593Smuzhiyun 		ret |= gc4653_write_reg(gc4653->client, GC4653_REG_EXPOSURE_L,
1236*4882a593Smuzhiyun 					GC4653_REG_VALUE_08BIT,
1237*4882a593Smuzhiyun 					ctrl->val & 0xfe);
1238*4882a593Smuzhiyun 		break;
1239*4882a593Smuzhiyun 	case V4L2_CID_ANALOGUE_GAIN:
1240*4882a593Smuzhiyun 		ret = gc4653_set_gain_reg(gc4653, ctrl->val);
1241*4882a593Smuzhiyun 		break;
1242*4882a593Smuzhiyun 	case V4L2_CID_VBLANK:
1243*4882a593Smuzhiyun 		gc4653->cur_vts = ctrl->val + gc4653->cur_mode->height;
1244*4882a593Smuzhiyun 		ret = gc4653_write_reg(gc4653->client, GC4653_REG_VTS_H,
1245*4882a593Smuzhiyun 				       GC4653_REG_VALUE_08BIT,
1246*4882a593Smuzhiyun 				       gc4653->cur_vts >> 8);
1247*4882a593Smuzhiyun 		ret |= gc4653_write_reg(gc4653->client, GC4653_REG_VTS_L,
1248*4882a593Smuzhiyun 					GC4653_REG_VALUE_08BIT,
1249*4882a593Smuzhiyun 					gc4653->cur_vts & 0xff);
1250*4882a593Smuzhiyun 		break;
1251*4882a593Smuzhiyun 	case V4L2_CID_TEST_PATTERN:
1252*4882a593Smuzhiyun 		ret = gc4653_enable_test_pattern(gc4653, ctrl->val);
1253*4882a593Smuzhiyun 		break;
1254*4882a593Smuzhiyun 	case V4L2_CID_HFLIP:
1255*4882a593Smuzhiyun 		ret = gc4653_read_reg(gc4653->client, GC4653_FLIP_MIRROR_REG,
1256*4882a593Smuzhiyun 				      GC4653_REG_VALUE_08BIT, &val);
1257*4882a593Smuzhiyun 		if (ctrl->val)
1258*4882a593Smuzhiyun 			val |= GC4653_MIRROR_BIT_MASK;
1259*4882a593Smuzhiyun 		else
1260*4882a593Smuzhiyun 			val &= ~GC4653_MIRROR_BIT_MASK;
1261*4882a593Smuzhiyun 		ret |= gc4653_write_reg(gc4653->client, GC4653_FRAME_BUFFER_REG,
1262*4882a593Smuzhiyun 					GC4653_REG_VALUE_08BIT, GC4653_FRAME_BUFFER_START);
1263*4882a593Smuzhiyun 		ret |= gc4653_write_reg(gc4653->client, GC4653_FLIP_MIRROR_REG,
1264*4882a593Smuzhiyun 					GC4653_REG_VALUE_08BIT, val);
1265*4882a593Smuzhiyun 		ret |= gc4653_write_reg(gc4653->client, GC4653_FRAME_BUFFER_REG,
1266*4882a593Smuzhiyun 					GC4653_REG_VALUE_08BIT, GC4653_FRAME_BUFFER_END);
1267*4882a593Smuzhiyun 		break;
1268*4882a593Smuzhiyun 	case V4L2_CID_VFLIP:
1269*4882a593Smuzhiyun 		ret = gc4653_read_reg(gc4653->client, GC4653_FLIP_MIRROR_REG,
1270*4882a593Smuzhiyun 				      GC4653_REG_VALUE_08BIT, &val);
1271*4882a593Smuzhiyun 		if (ctrl->val)
1272*4882a593Smuzhiyun 			val |= GC4653_FLIP_BIT_MASK;
1273*4882a593Smuzhiyun 		else
1274*4882a593Smuzhiyun 			val &= ~GC4653_FLIP_BIT_MASK;
1275*4882a593Smuzhiyun 		ret |= gc4653_write_reg(gc4653->client, GC4653_FRAME_BUFFER_REG,
1276*4882a593Smuzhiyun 					GC4653_REG_VALUE_08BIT, GC4653_FRAME_BUFFER_START);
1277*4882a593Smuzhiyun 		ret |= gc4653_write_reg(gc4653->client, GC4653_FLIP_MIRROR_REG,
1278*4882a593Smuzhiyun 					GC4653_REG_VALUE_08BIT, val);
1279*4882a593Smuzhiyun 		ret |= gc4653_write_reg(gc4653->client, GC4653_FRAME_BUFFER_REG,
1280*4882a593Smuzhiyun 					GC4653_REG_VALUE_08BIT, GC4653_FRAME_BUFFER_END);
1281*4882a593Smuzhiyun 		break;
1282*4882a593Smuzhiyun 	default:
1283*4882a593Smuzhiyun 		dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1284*4882a593Smuzhiyun 			 __func__, ctrl->id, ctrl->val);
1285*4882a593Smuzhiyun 		break;
1286*4882a593Smuzhiyun 	}
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	pm_runtime_put(&client->dev);
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	return ret;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun static const struct v4l2_ctrl_ops gc4653_ctrl_ops = {
1294*4882a593Smuzhiyun 	.s_ctrl = gc4653_set_ctrl,
1295*4882a593Smuzhiyun };
1296*4882a593Smuzhiyun 
gc4653_initialize_controls(struct gc4653 * gc4653)1297*4882a593Smuzhiyun static int gc4653_initialize_controls(struct gc4653 *gc4653)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun 	const struct gc4653_mode *mode;
1300*4882a593Smuzhiyun 	struct v4l2_ctrl_handler *handler;
1301*4882a593Smuzhiyun 	s64 exposure_max, vblank_def;
1302*4882a593Smuzhiyun 	u32 h_blank;
1303*4882a593Smuzhiyun 	int ret;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	handler = &gc4653->ctrl_handler;
1306*4882a593Smuzhiyun 	mode = gc4653->cur_mode;
1307*4882a593Smuzhiyun 	ret = v4l2_ctrl_handler_init(handler, 9);
1308*4882a593Smuzhiyun 	if (ret)
1309*4882a593Smuzhiyun 		return ret;
1310*4882a593Smuzhiyun 	handler->lock = &gc4653->mutex;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	gc4653->link_freq = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1313*4882a593Smuzhiyun 						   0, 0, link_freq_menu_items);
1314*4882a593Smuzhiyun 	gc4653->cur_link_freq = 0;
1315*4882a593Smuzhiyun 	gc4653->cur_pixel_rate = GC4653_PIXEL_RATE_LINEAR;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	__v4l2_ctrl_s_ctrl(gc4653->link_freq,
1318*4882a593Smuzhiyun 			   gc4653->cur_link_freq);
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	gc4653->pixel_rate = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1321*4882a593Smuzhiyun 			  0, GC4653_PIXEL_RATE_LINEAR, 1, GC4653_PIXEL_RATE_LINEAR);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	h_blank = mode->hts_def - mode->width;
1324*4882a593Smuzhiyun 	gc4653->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1325*4882a593Smuzhiyun 					   h_blank, h_blank, 1, h_blank);
1326*4882a593Smuzhiyun 	if (gc4653->hblank)
1327*4882a593Smuzhiyun 		gc4653->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	vblank_def = mode->vts_def - mode->height;
1330*4882a593Smuzhiyun 	gc4653->cur_vts = mode->vts_def;
1331*4882a593Smuzhiyun 	gc4653->vblank = v4l2_ctrl_new_std(handler, &gc4653_ctrl_ops,
1332*4882a593Smuzhiyun 					   V4L2_CID_VBLANK, vblank_def,
1333*4882a593Smuzhiyun 					   GC4653_VTS_MAX - mode->height,
1334*4882a593Smuzhiyun 					    1, vblank_def);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	exposure_max = mode->vts_def - 4;
1337*4882a593Smuzhiyun 	gc4653->exposure = v4l2_ctrl_new_std(handler, &gc4653_ctrl_ops,
1338*4882a593Smuzhiyun 					     V4L2_CID_EXPOSURE,
1339*4882a593Smuzhiyun 					     GC4653_EXPOSURE_MIN,
1340*4882a593Smuzhiyun 					     exposure_max,
1341*4882a593Smuzhiyun 					     GC4653_EXPOSURE_STEP,
1342*4882a593Smuzhiyun 					     mode->exp_def);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	gc4653->anal_gain = v4l2_ctrl_new_std(handler, &gc4653_ctrl_ops,
1345*4882a593Smuzhiyun 					      V4L2_CID_ANALOGUE_GAIN,
1346*4882a593Smuzhiyun 					      GC4653_GAIN_MIN,
1347*4882a593Smuzhiyun 					      GC4653_GAIN_MAX,
1348*4882a593Smuzhiyun 					      GC4653_GAIN_STEP,
1349*4882a593Smuzhiyun 					      GC4653_GAIN_DEFAULT);
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	gc4653->test_pattern =
1352*4882a593Smuzhiyun 		v4l2_ctrl_new_std_menu_items(handler,
1353*4882a593Smuzhiyun 					     &gc4653_ctrl_ops,
1354*4882a593Smuzhiyun 				V4L2_CID_TEST_PATTERN,
1355*4882a593Smuzhiyun 				ARRAY_SIZE(gc4653_test_pattern_menu) - 1,
1356*4882a593Smuzhiyun 				0, 0, gc4653_test_pattern_menu);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	gc4653->h_flip = v4l2_ctrl_new_std(handler, &gc4653_ctrl_ops,
1359*4882a593Smuzhiyun 				V4L2_CID_HFLIP, 0, 1, 1, 0);
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	gc4653->v_flip = v4l2_ctrl_new_std(handler, &gc4653_ctrl_ops,
1362*4882a593Smuzhiyun 				V4L2_CID_VFLIP, 0, 1, 1, 0);
1363*4882a593Smuzhiyun 	if (handler->error) {
1364*4882a593Smuzhiyun 		ret = handler->error;
1365*4882a593Smuzhiyun 		dev_err(&gc4653->client->dev,
1366*4882a593Smuzhiyun 			"Failed to init controls(%d)\n", ret);
1367*4882a593Smuzhiyun 		goto err_free_handler;
1368*4882a593Smuzhiyun 	}
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	gc4653->subdev.ctrl_handler = handler;
1371*4882a593Smuzhiyun 	gc4653->has_init_exp = false;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	return 0;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun err_free_handler:
1376*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(handler);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	return ret;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun 
gc4653_check_sensor_id(struct gc4653 * gc4653,struct i2c_client * client)1381*4882a593Smuzhiyun static int gc4653_check_sensor_id(struct gc4653 *gc4653,
1382*4882a593Smuzhiyun 				  struct i2c_client *client)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun 	struct device *dev = &gc4653->client->dev;
1385*4882a593Smuzhiyun 	u16 id = 0;
1386*4882a593Smuzhiyun 	u32 reg_H = 0;
1387*4882a593Smuzhiyun 	u32 reg_L = 0;
1388*4882a593Smuzhiyun 	int ret;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	ret = gc4653_read_reg(client, GC4653_REG_CHIP_ID_H,
1391*4882a593Smuzhiyun 			      GC4653_REG_VALUE_08BIT, &reg_H);
1392*4882a593Smuzhiyun 	ret |= gc4653_read_reg(client, GC4653_REG_CHIP_ID_L,
1393*4882a593Smuzhiyun 			       GC4653_REG_VALUE_08BIT, &reg_L);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	id = ((reg_H << 8) & 0xff00) | (reg_L & 0xff);
1396*4882a593Smuzhiyun 	if (!(reg_H == (CHIP_ID >> 8) || reg_L == (CHIP_ID & 0xff))) {
1397*4882a593Smuzhiyun 		dev_err(dev, "Unexpected sensor id(%06x), ret(%d)\n", id, ret);
1398*4882a593Smuzhiyun 		return -ENODEV;
1399*4882a593Smuzhiyun 	}
1400*4882a593Smuzhiyun 	dev_info(dev, "detected gc%04x sensor\n", id);
1401*4882a593Smuzhiyun 	return 0;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun 
gc4653_configure_regulators(struct gc4653 * gc4653)1404*4882a593Smuzhiyun static int gc4653_configure_regulators(struct gc4653 *gc4653)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun 	unsigned int i;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	for (i = 0; i < GC4653_NUM_SUPPLIES; i++)
1409*4882a593Smuzhiyun 		gc4653->supplies[i].supply = gc4653_supply_names[i];
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	return devm_regulator_bulk_get(&gc4653->client->dev,
1412*4882a593Smuzhiyun 				       GC4653_NUM_SUPPLIES,
1413*4882a593Smuzhiyun 				       gc4653->supplies);
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun 
gc4653_probe(struct i2c_client * client,const struct i2c_device_id * id)1416*4882a593Smuzhiyun static int gc4653_probe(struct i2c_client *client,
1417*4882a593Smuzhiyun 			const struct i2c_device_id *id)
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun 	struct device *dev = &client->dev;
1420*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
1421*4882a593Smuzhiyun 	struct gc4653 *gc4653;
1422*4882a593Smuzhiyun 	struct v4l2_subdev *sd;
1423*4882a593Smuzhiyun 	char facing[2];
1424*4882a593Smuzhiyun 	int ret;
1425*4882a593Smuzhiyun 	u32 i, hdr_mode = 0;
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	dev_info(dev, "driver version: %02x.%02x.%02x",
1428*4882a593Smuzhiyun 		 DRIVER_VERSION >> 16,
1429*4882a593Smuzhiyun 		 (DRIVER_VERSION & 0xff00) >> 8,
1430*4882a593Smuzhiyun 		 DRIVER_VERSION & 0x00ff);
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	gc4653 = devm_kzalloc(dev, sizeof(*gc4653), GFP_KERNEL);
1433*4882a593Smuzhiyun 	if (!gc4653)
1434*4882a593Smuzhiyun 		return -ENOMEM;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	of_property_read_u32(node, OF_CAMERA_HDR_MODE, &hdr_mode);
1437*4882a593Smuzhiyun 	ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1438*4882a593Smuzhiyun 				   &gc4653->module_index);
1439*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1440*4882a593Smuzhiyun 				       &gc4653->module_facing);
1441*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1442*4882a593Smuzhiyun 				       &gc4653->module_name);
1443*4882a593Smuzhiyun 	ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1444*4882a593Smuzhiyun 				       &gc4653->len_name);
1445*4882a593Smuzhiyun 	if (ret) {
1446*4882a593Smuzhiyun 		dev_err(dev, "could not get module information!\n");
1447*4882a593Smuzhiyun 		return -EINVAL;
1448*4882a593Smuzhiyun 	}
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	gc4653->client = client;
1451*4882a593Smuzhiyun 	gc4653->cfg_num = ARRAY_SIZE(supported_modes);
1452*4882a593Smuzhiyun 	for (i = 0; i < gc4653->cfg_num; i++) {
1453*4882a593Smuzhiyun 		if (hdr_mode == supported_modes[i].hdr_mode) {
1454*4882a593Smuzhiyun 			gc4653->cur_mode = &supported_modes[i];
1455*4882a593Smuzhiyun 			break;
1456*4882a593Smuzhiyun 		}
1457*4882a593Smuzhiyun 	}
1458*4882a593Smuzhiyun 	if (i == gc4653->cfg_num)
1459*4882a593Smuzhiyun 		gc4653->cur_mode = &supported_modes[0];
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	gc4653->xvclk = devm_clk_get(dev, "xvclk");
1462*4882a593Smuzhiyun 	if (IS_ERR(gc4653->xvclk)) {
1463*4882a593Smuzhiyun 		dev_err(dev, "Failed to get xvclk\n");
1464*4882a593Smuzhiyun 		return -EINVAL;
1465*4882a593Smuzhiyun 	}
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	gc4653->pwren_gpio = devm_gpiod_get(dev, "pwren", GPIOD_OUT_LOW);
1468*4882a593Smuzhiyun 	if (IS_ERR(gc4653->pwren_gpio))
1469*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get pwren-gpios\n");
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	gc4653->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
1472*4882a593Smuzhiyun 	if (IS_ERR(gc4653->reset_gpio))
1473*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get reset-gpios\n");
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	gc4653->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
1476*4882a593Smuzhiyun 	if (IS_ERR(gc4653->pwdn_gpio))
1477*4882a593Smuzhiyun 		dev_warn(dev, "Failed to get pwdn-gpios\n");
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	gc4653->pinctrl = devm_pinctrl_get(dev);
1480*4882a593Smuzhiyun 	if (!IS_ERR(gc4653->pinctrl)) {
1481*4882a593Smuzhiyun 		gc4653->pins_default =
1482*4882a593Smuzhiyun 			pinctrl_lookup_state(gc4653->pinctrl,
1483*4882a593Smuzhiyun 					     OF_CAMERA_PINCTRL_STATE_DEFAULT);
1484*4882a593Smuzhiyun 		if (IS_ERR(gc4653->pins_default))
1485*4882a593Smuzhiyun 			dev_err(dev, "could not get default pinstate\n");
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 		gc4653->pins_sleep =
1488*4882a593Smuzhiyun 			pinctrl_lookup_state(gc4653->pinctrl,
1489*4882a593Smuzhiyun 					     OF_CAMERA_PINCTRL_STATE_SLEEP);
1490*4882a593Smuzhiyun 		if (IS_ERR(gc4653->pins_sleep))
1491*4882a593Smuzhiyun 			dev_err(dev, "could not get sleep pinstate\n");
1492*4882a593Smuzhiyun 	} else {
1493*4882a593Smuzhiyun 		dev_err(dev, "no pinctrl\n");
1494*4882a593Smuzhiyun 	}
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	ret = gc4653_configure_regulators(gc4653);
1497*4882a593Smuzhiyun 	if (ret) {
1498*4882a593Smuzhiyun 		dev_err(dev, "Failed to get power regulators\n");
1499*4882a593Smuzhiyun 		return ret;
1500*4882a593Smuzhiyun 	}
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	mutex_init(&gc4653->mutex);
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	sd = &gc4653->subdev;
1505*4882a593Smuzhiyun 	v4l2_i2c_subdev_init(sd, client, &gc4653_subdev_ops);
1506*4882a593Smuzhiyun 	ret = gc4653_initialize_controls(gc4653);
1507*4882a593Smuzhiyun 	if (ret)
1508*4882a593Smuzhiyun 		goto err_destroy_mutex;
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	ret = __gc4653_power_on(gc4653);
1511*4882a593Smuzhiyun 	if (ret)
1512*4882a593Smuzhiyun 		goto err_free_handler;
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	usleep_range(3000, 4000);
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	ret = gc4653_check_sensor_id(gc4653, client);
1517*4882a593Smuzhiyun 	if (ret)
1518*4882a593Smuzhiyun 		goto err_power_off;
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1521*4882a593Smuzhiyun 	sd->internal_ops = &gc4653_internal_ops;
1522*4882a593Smuzhiyun 	sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1523*4882a593Smuzhiyun 		     V4L2_SUBDEV_FL_HAS_EVENTS;
1524*4882a593Smuzhiyun #endif
1525*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1526*4882a593Smuzhiyun 	gc4653->pad.flags = MEDIA_PAD_FL_SOURCE;
1527*4882a593Smuzhiyun 	sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1528*4882a593Smuzhiyun 	ret = media_entity_pads_init(&sd->entity, 1, &gc4653->pad);
1529*4882a593Smuzhiyun 	if (ret < 0)
1530*4882a593Smuzhiyun 		goto err_power_off;
1531*4882a593Smuzhiyun #endif
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	memset(facing, 0, sizeof(facing));
1534*4882a593Smuzhiyun 	if (strcmp(gc4653->module_facing, "back") == 0)
1535*4882a593Smuzhiyun 		facing[0] = 'b';
1536*4882a593Smuzhiyun 	else
1537*4882a593Smuzhiyun 		facing[0] = 'f';
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1540*4882a593Smuzhiyun 		 gc4653->module_index, facing,
1541*4882a593Smuzhiyun 		 GC4653_NAME, dev_name(sd->dev));
1542*4882a593Smuzhiyun 	ret = v4l2_async_register_subdev_sensor_common(sd);
1543*4882a593Smuzhiyun 	if (ret) {
1544*4882a593Smuzhiyun 		dev_err(dev, "v4l2 async register subdev failed\n");
1545*4882a593Smuzhiyun 		goto err_clean_entity;
1546*4882a593Smuzhiyun 	}
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	pm_runtime_set_active(dev);
1549*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1550*4882a593Smuzhiyun 	pm_runtime_idle(dev);
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	return 0;
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun err_clean_entity:
1555*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1556*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
1557*4882a593Smuzhiyun #endif
1558*4882a593Smuzhiyun err_power_off:
1559*4882a593Smuzhiyun 	__gc4653_power_off(gc4653);
1560*4882a593Smuzhiyun err_free_handler:
1561*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&gc4653->ctrl_handler);
1562*4882a593Smuzhiyun err_destroy_mutex:
1563*4882a593Smuzhiyun 	mutex_destroy(&gc4653->mutex);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	return ret;
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun 
gc4653_remove(struct i2c_client * client)1568*4882a593Smuzhiyun static int gc4653_remove(struct i2c_client *client)
1569*4882a593Smuzhiyun {
1570*4882a593Smuzhiyun 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
1571*4882a593Smuzhiyun 	struct gc4653 *gc4653 = to_gc4653(sd);
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	v4l2_async_unregister_subdev(sd);
1574*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1575*4882a593Smuzhiyun 	media_entity_cleanup(&sd->entity);
1576*4882a593Smuzhiyun #endif
1577*4882a593Smuzhiyun 	v4l2_ctrl_handler_free(&gc4653->ctrl_handler);
1578*4882a593Smuzhiyun 	mutex_destroy(&gc4653->mutex);
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	pm_runtime_disable(&client->dev);
1581*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&client->dev))
1582*4882a593Smuzhiyun 		__gc4653_power_off(gc4653);
1583*4882a593Smuzhiyun 	pm_runtime_set_suspended(&client->dev);
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	return 0;
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1589*4882a593Smuzhiyun static const struct of_device_id gc4653_of_match[] = {
1590*4882a593Smuzhiyun 	{ .compatible = "galaxycore,gc4653" },
1591*4882a593Smuzhiyun 	{},
1592*4882a593Smuzhiyun };
1593*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gc4653_of_match);
1594*4882a593Smuzhiyun #endif
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun static const struct i2c_device_id gc4653_match_id[] = {
1597*4882a593Smuzhiyun 	{ "galaxycore,gc4653", 0 },
1598*4882a593Smuzhiyun 	{ },
1599*4882a593Smuzhiyun };
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun static struct i2c_driver gc4653_i2c_driver = {
1602*4882a593Smuzhiyun 	.driver = {
1603*4882a593Smuzhiyun 		.name = GC4653_NAME,
1604*4882a593Smuzhiyun 		.pm = &gc4653_pm_ops,
1605*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(gc4653_of_match),
1606*4882a593Smuzhiyun 	},
1607*4882a593Smuzhiyun 	.probe		= &gc4653_probe,
1608*4882a593Smuzhiyun 	.remove		= &gc4653_remove,
1609*4882a593Smuzhiyun 	.id_table	= gc4653_match_id,
1610*4882a593Smuzhiyun };
1611*4882a593Smuzhiyun 
sensor_mod_init(void)1612*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1613*4882a593Smuzhiyun {
1614*4882a593Smuzhiyun 	return i2c_add_driver(&gc4653_i2c_driver);
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun 
sensor_mod_exit(void)1617*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun 	i2c_del_driver(&gc4653_i2c_driver);
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1623*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun MODULE_DESCRIPTION("galaxycore gc4653 sensor driver");
1626*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1627