1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * gc2385 driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Fuzhou Rockchip Electronics Co., Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * V0.0X01.0X01 add poweron function.
8*4882a593Smuzhiyun * V0.0X01.0X02 fix mclk issue when probe multiple camera.
9*4882a593Smuzhiyun * V0.0X01.0X03 add enum_frame_interval function.
10*4882a593Smuzhiyun * V0.0X01.0X04 add quick stream on/off
11*4882a593Smuzhiyun * V0.0X01.0X05 add function g_mbus_config
12*4882a593Smuzhiyun * V0.0X01.0X06 set max framerate to strictly 30FPS for cts
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
19*4882a593Smuzhiyun #include <linux/i2c.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/pm_runtime.h>
22*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
23*4882a593Smuzhiyun #include <linux/sysfs.h>
24*4882a593Smuzhiyun #include <linux/version.h>
25*4882a593Smuzhiyun #include <linux/rk-camera-module.h>
26*4882a593Smuzhiyun #include <media/media-entity.h>
27*4882a593Smuzhiyun #include <media/v4l2-async.h>
28*4882a593Smuzhiyun #include <media/v4l2-ctrls.h>
29*4882a593Smuzhiyun #include <media/v4l2-subdev.h>
30*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define DRIVER_VERSION KERNEL_VERSION(0, 0x01, 0x05)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifndef V4L2_CID_DIGITAL_GAIN
35*4882a593Smuzhiyun #define V4L2_CID_DIGITAL_GAIN V4L2_CID_GAIN
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define GC2385_LANES 1
39*4882a593Smuzhiyun #define GC2385_BITS_PER_SAMPLE 10
40*4882a593Smuzhiyun #define GC2385_LINK_FREQ_MHZ 328000000
41*4882a593Smuzhiyun /* pixel rate = link frequency * 2 * lanes / BITS_PER_SAMPLE */
42*4882a593Smuzhiyun #define GC2385_PIXEL_RATE (GC2385_LINK_FREQ_MHZ * 2 * 1 / 10)
43*4882a593Smuzhiyun #define GC2385_XVCLK_FREQ 24000000
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define CHIP_ID 0x2385
46*4882a593Smuzhiyun #define GC2385_REG_CHIP_ID_H 0xf0
47*4882a593Smuzhiyun #define GC2385_REG_CHIP_ID_L 0xf1
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define GC2385_REG_SET_PAGE 0xfe
50*4882a593Smuzhiyun #define GC2385_SET_PAGE_ONE 0x00
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define GC2385_REG_CTRL_MODE 0xed
53*4882a593Smuzhiyun #define GC2385_MODE_SW_STANDBY 0x00
54*4882a593Smuzhiyun #define GC2385_MODE_STREAMING 0x90
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define GC2385_REG_EXPOSURE_H 0x03
57*4882a593Smuzhiyun #define GC2385_REG_EXPOSURE_L 0x04
58*4882a593Smuzhiyun #define GC2385_FETCH_HIGH_BYTE_EXP(VAL) (((VAL) >> 8) & 0x3F) /* 6 Bits */
59*4882a593Smuzhiyun #define GC2385_FETCH_LOW_BYTE_EXP(VAL) ((VAL) & 0xFF) /* 8 Bits */
60*4882a593Smuzhiyun #define GC2385_EXPOSURE_MIN 4
61*4882a593Smuzhiyun #define GC2385_EXPOSURE_STEP 1
62*4882a593Smuzhiyun #define GC2385_VTS_MAX 0x1fff
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define GC2385_REG_AGAIN 0xb6
65*4882a593Smuzhiyun #define GC2385_REG_DGAIN_INT 0xb1
66*4882a593Smuzhiyun #define GC2385_REG_DGAIN_FRAC 0xb2
67*4882a593Smuzhiyun #define GC2385_GAIN_MIN 64
68*4882a593Smuzhiyun #define GC2385_GAIN_MAX 1092
69*4882a593Smuzhiyun #define GC2385_GAIN_STEP 1
70*4882a593Smuzhiyun #define GC2385_GAIN_DEFAULT 64
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define GC2385_REG_VTS_H 0x07
73*4882a593Smuzhiyun #define GC2385_REG_VTS_L 0x08
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define REG_NULL 0xFF
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_DEFAULT "rockchip,camera_default"
78*4882a593Smuzhiyun #define OF_CAMERA_PINCTRL_STATE_SLEEP "rockchip,camera_sleep"
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define GC2385_NAME "gc2385"
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const char * const gc2385_supply_names[] = {
83*4882a593Smuzhiyun "avdd", /* Analog power */
84*4882a593Smuzhiyun "dovdd", /* Digital I/O power */
85*4882a593Smuzhiyun "dvdd", /* Digital core power */
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define GC2385_NUM_SUPPLIES ARRAY_SIZE(gc2385_supply_names)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct regval {
91*4882a593Smuzhiyun u8 addr;
92*4882a593Smuzhiyun u8 val;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct gc2385_mode {
96*4882a593Smuzhiyun u32 width;
97*4882a593Smuzhiyun u32 height;
98*4882a593Smuzhiyun struct v4l2_fract max_fps;
99*4882a593Smuzhiyun u32 hts_def;
100*4882a593Smuzhiyun u32 vts_def;
101*4882a593Smuzhiyun u32 exp_def;
102*4882a593Smuzhiyun const struct regval *reg_list;
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun struct gc2385 {
106*4882a593Smuzhiyun struct i2c_client *client;
107*4882a593Smuzhiyun struct clk *xvclk;
108*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
109*4882a593Smuzhiyun struct gpio_desc *pwdn_gpio;
110*4882a593Smuzhiyun struct regulator_bulk_data supplies[GC2385_NUM_SUPPLIES];
111*4882a593Smuzhiyun struct pinctrl *pinctrl;
112*4882a593Smuzhiyun struct pinctrl_state *pins_default;
113*4882a593Smuzhiyun struct pinctrl_state *pins_sleep;
114*4882a593Smuzhiyun struct v4l2_subdev subdev;
115*4882a593Smuzhiyun struct media_pad pad;
116*4882a593Smuzhiyun struct v4l2_ctrl_handler ctrl_handler;
117*4882a593Smuzhiyun struct v4l2_ctrl *exposure;
118*4882a593Smuzhiyun struct v4l2_ctrl *anal_gain;
119*4882a593Smuzhiyun struct v4l2_ctrl *digi_gain;
120*4882a593Smuzhiyun struct v4l2_ctrl *hblank;
121*4882a593Smuzhiyun struct v4l2_ctrl *vblank;
122*4882a593Smuzhiyun struct mutex mutex;
123*4882a593Smuzhiyun bool streaming;
124*4882a593Smuzhiyun bool power_on;
125*4882a593Smuzhiyun const struct gc2385_mode *cur_mode;
126*4882a593Smuzhiyun u32 module_index;
127*4882a593Smuzhiyun const char *module_facing;
128*4882a593Smuzhiyun const char *module_name;
129*4882a593Smuzhiyun const char *len_name;
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define to_gc2385(sd) container_of(sd, struct gc2385, subdev)
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun * Xclk 24Mhz
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun static const struct regval gc2385_global_regs[] = {
138*4882a593Smuzhiyun {REG_NULL, 0x00},
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun * Xclk 24Mhz
143*4882a593Smuzhiyun * max_framerate 30fps
144*4882a593Smuzhiyun * mipi_datarate per lane 656Mbps
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun static const struct regval gc2385_1600x1200_regs[] = {
147*4882a593Smuzhiyun {0xfe, 0x00},
148*4882a593Smuzhiyun {0xfe, 0x00},
149*4882a593Smuzhiyun {0xfe, 0x00},
150*4882a593Smuzhiyun {0xf2, 0x02},
151*4882a593Smuzhiyun {0xf4, 0x03},
152*4882a593Smuzhiyun {0xf7, 0x01},
153*4882a593Smuzhiyun {0xf8, 0x28},
154*4882a593Smuzhiyun {0xf9, 0x02},
155*4882a593Smuzhiyun {0xfa, 0x08},
156*4882a593Smuzhiyun {0xfc, 0x8e},
157*4882a593Smuzhiyun {0xe7, 0xcc},
158*4882a593Smuzhiyun {0x88, 0x03},
159*4882a593Smuzhiyun {0x03, 0x04},
160*4882a593Smuzhiyun {0x04, 0x80},
161*4882a593Smuzhiyun {0x05, 0x02},
162*4882a593Smuzhiyun {0x06, 0x86},
163*4882a593Smuzhiyun {0x07, 0x00},
164*4882a593Smuzhiyun {0x08, 0x10},
165*4882a593Smuzhiyun {0x09, 0x00},
166*4882a593Smuzhiyun {0x0a, 0x04},
167*4882a593Smuzhiyun {0x0b, 0x00},
168*4882a593Smuzhiyun {0x0c, 0x02},
169*4882a593Smuzhiyun {0x17, 0xd4},
170*4882a593Smuzhiyun {0x18, 0x02},
171*4882a593Smuzhiyun {0x19, 0x17},
172*4882a593Smuzhiyun {0x1c, 0x18},
173*4882a593Smuzhiyun {0x20, 0x73},
174*4882a593Smuzhiyun {0x21, 0x38},
175*4882a593Smuzhiyun {0x22, 0xa2},
176*4882a593Smuzhiyun {0x29, 0x20},
177*4882a593Smuzhiyun {0x2f, 0x14},
178*4882a593Smuzhiyun {0x3f, 0x40},
179*4882a593Smuzhiyun {0xcd, 0x94},
180*4882a593Smuzhiyun {0xce, 0x45},
181*4882a593Smuzhiyun {0xd1, 0x0c},
182*4882a593Smuzhiyun {0xd7, 0x9b},
183*4882a593Smuzhiyun {0xd8, 0x99},
184*4882a593Smuzhiyun {0xda, 0x3b},
185*4882a593Smuzhiyun {0xd9, 0xb5},
186*4882a593Smuzhiyun {0xdb, 0x75},
187*4882a593Smuzhiyun {0xe3, 0x1b},
188*4882a593Smuzhiyun {0xe4, 0xf8},
189*4882a593Smuzhiyun {0x40, 0x22},
190*4882a593Smuzhiyun {0x43, 0x07},
191*4882a593Smuzhiyun {0x4e, 0x3c},
192*4882a593Smuzhiyun {0x4f, 0x00},
193*4882a593Smuzhiyun {0x68, 0x00},
194*4882a593Smuzhiyun {0xb0, 0x46},
195*4882a593Smuzhiyun {0xb1, 0x01},
196*4882a593Smuzhiyun {0xb2, 0x00},
197*4882a593Smuzhiyun {0xb6, 0x00},
198*4882a593Smuzhiyun {0x90, 0x01},
199*4882a593Smuzhiyun {0x92, 0x03},
200*4882a593Smuzhiyun {0x94, 0x05},
201*4882a593Smuzhiyun {0x95, 0x04},
202*4882a593Smuzhiyun {0x96, 0xb0},
203*4882a593Smuzhiyun {0x97, 0x06},
204*4882a593Smuzhiyun {0x98, 0x40},
205*4882a593Smuzhiyun {0xfe, 0x00},
206*4882a593Smuzhiyun {0xed, 0x00},
207*4882a593Smuzhiyun {0xfe, 0x03},
208*4882a593Smuzhiyun {0x01, 0x03},
209*4882a593Smuzhiyun {0x02, 0x82},
210*4882a593Smuzhiyun {0x03, 0xd0},
211*4882a593Smuzhiyun {0x04, 0x04},
212*4882a593Smuzhiyun {0x05, 0x00},
213*4882a593Smuzhiyun {0x06, 0x80},
214*4882a593Smuzhiyun {0x11, 0x2b},
215*4882a593Smuzhiyun {0x12, 0xd0},
216*4882a593Smuzhiyun {0x13, 0x07},
217*4882a593Smuzhiyun {0x15, 0x00},
218*4882a593Smuzhiyun {0x1b, 0x10},
219*4882a593Smuzhiyun {0x1c, 0x10},
220*4882a593Smuzhiyun {0x21, 0x08},
221*4882a593Smuzhiyun {0x22, 0x05},
222*4882a593Smuzhiyun {0x23, 0x13},
223*4882a593Smuzhiyun {0x24, 0x02},
224*4882a593Smuzhiyun {0x25, 0x13},
225*4882a593Smuzhiyun {0x26, 0x06},
226*4882a593Smuzhiyun {0x29, 0x06},
227*4882a593Smuzhiyun {0x2a, 0x08},
228*4882a593Smuzhiyun {0x2b, 0x06},
229*4882a593Smuzhiyun {0xfe, 0x00},
230*4882a593Smuzhiyun {REG_NULL, 0x00},
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static const struct gc2385_mode supported_modes[] = {
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun .width = 1600,
236*4882a593Smuzhiyun .height = 1200,
237*4882a593Smuzhiyun .max_fps = {
238*4882a593Smuzhiyun .numerator = 10000,
239*4882a593Smuzhiyun .denominator = 300000,
240*4882a593Smuzhiyun },
241*4882a593Smuzhiyun .exp_def = 0x0480,
242*4882a593Smuzhiyun .hts_def = 0x10DC,
243*4882a593Smuzhiyun .vts_def = 0x04F0,
244*4882a593Smuzhiyun .reg_list = gc2385_1600x1200_regs,
245*4882a593Smuzhiyun },
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static const s64 link_freq_menu_items[] = {
249*4882a593Smuzhiyun GC2385_LINK_FREQ_MHZ
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* Write registers up to 4 at a time */
gc2385_write_reg(struct i2c_client * client,u8 reg,u8 val)253*4882a593Smuzhiyun static int gc2385_write_reg(struct i2c_client *client, u8 reg, u8 val)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct i2c_msg msg;
256*4882a593Smuzhiyun u8 buf[2];
257*4882a593Smuzhiyun int ret;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun buf[0] = reg & 0xFF;
260*4882a593Smuzhiyun buf[1] = val;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun msg.addr = client->addr;
263*4882a593Smuzhiyun msg.flags = client->flags;
264*4882a593Smuzhiyun msg.buf = buf;
265*4882a593Smuzhiyun msg.len = sizeof(buf);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, &msg, 1);
268*4882a593Smuzhiyun if (ret >= 0)
269*4882a593Smuzhiyun return 0;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun dev_err(&client->dev,
272*4882a593Smuzhiyun "gc2385 write reg(0x%x val:0x%x) failed !\n", reg, val);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return ret;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
gc2385_write_array(struct i2c_client * client,const struct regval * regs)277*4882a593Smuzhiyun static int gc2385_write_array(struct i2c_client *client,
278*4882a593Smuzhiyun const struct regval *regs)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun u32 i = 0;
281*4882a593Smuzhiyun int ret = 0;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun for (i = 0; ret == 0 && regs[i].addr != REG_NULL; i++)
284*4882a593Smuzhiyun ret = gc2385_write_reg(client, regs[i].addr, regs[i].val);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return ret;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Read registers up to 4 at a time */
gc2385_read_reg(struct i2c_client * client,u8 reg,u8 * val)290*4882a593Smuzhiyun static int gc2385_read_reg(struct i2c_client *client, u8 reg, u8 *val)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct i2c_msg msg[2];
293*4882a593Smuzhiyun u8 buf[1];
294*4882a593Smuzhiyun int ret;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun buf[0] = reg & 0xFF;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun msg[0].addr = client->addr;
299*4882a593Smuzhiyun msg[0].flags = client->flags;
300*4882a593Smuzhiyun msg[0].buf = buf;
301*4882a593Smuzhiyun msg[0].len = sizeof(buf);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun msg[1].addr = client->addr;
304*4882a593Smuzhiyun msg[1].flags = client->flags | I2C_M_RD;
305*4882a593Smuzhiyun msg[1].buf = buf;
306*4882a593Smuzhiyun msg[1].len = 1;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun ret = i2c_transfer(client->adapter, msg, 2);
309*4882a593Smuzhiyun if (ret >= 0) {
310*4882a593Smuzhiyun *val = buf[0];
311*4882a593Smuzhiyun return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun dev_err(&client->dev,
315*4882a593Smuzhiyun "gc2385 read reg:0x%x failed !\n", reg);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return ret;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
gc2385_get_reso_dist(const struct gc2385_mode * mode,struct v4l2_mbus_framefmt * framefmt)320*4882a593Smuzhiyun static int gc2385_get_reso_dist(const struct gc2385_mode *mode,
321*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun return abs(mode->width - framefmt->width) +
324*4882a593Smuzhiyun abs(mode->height - framefmt->height);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static const struct gc2385_mode *
gc2385_find_best_fit(struct v4l2_subdev_format * fmt)328*4882a593Smuzhiyun gc2385_find_best_fit(struct v4l2_subdev_format *fmt)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct v4l2_mbus_framefmt *framefmt = &fmt->format;
331*4882a593Smuzhiyun int dist;
332*4882a593Smuzhiyun int cur_best_fit = 0;
333*4882a593Smuzhiyun int cur_best_fit_dist = -1;
334*4882a593Smuzhiyun unsigned int i;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_modes); i++) {
337*4882a593Smuzhiyun dist = gc2385_get_reso_dist(&supported_modes[i], framefmt);
338*4882a593Smuzhiyun if (cur_best_fit_dist == -1 || dist < cur_best_fit_dist) {
339*4882a593Smuzhiyun cur_best_fit_dist = dist;
340*4882a593Smuzhiyun cur_best_fit = i;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun return &supported_modes[cur_best_fit];
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
gc2385_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)347*4882a593Smuzhiyun static int gc2385_set_fmt(struct v4l2_subdev *sd,
348*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
349*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun struct gc2385 *gc2385 = to_gc2385(sd);
352*4882a593Smuzhiyun const struct gc2385_mode *mode;
353*4882a593Smuzhiyun s64 h_blank, vblank_def;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun mutex_lock(&gc2385->mutex);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun mode = gc2385_find_best_fit(fmt);
358*4882a593Smuzhiyun fmt->format.code = MEDIA_BUS_FMT_SBGGR10_1X10;
359*4882a593Smuzhiyun fmt->format.width = mode->width;
360*4882a593Smuzhiyun fmt->format.height = mode->height;
361*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
362*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
363*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
364*4882a593Smuzhiyun *v4l2_subdev_get_try_format(sd, cfg, fmt->pad) = fmt->format;
365*4882a593Smuzhiyun #else
366*4882a593Smuzhiyun mutex_unlock(&gc2385->mutex);
367*4882a593Smuzhiyun return -ENOTTY;
368*4882a593Smuzhiyun #endif
369*4882a593Smuzhiyun } else {
370*4882a593Smuzhiyun gc2385->cur_mode = mode;
371*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
372*4882a593Smuzhiyun __v4l2_ctrl_modify_range(gc2385->hblank, h_blank,
373*4882a593Smuzhiyun h_blank, 1, h_blank);
374*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
375*4882a593Smuzhiyun __v4l2_ctrl_modify_range(gc2385->vblank, vblank_def,
376*4882a593Smuzhiyun GC2385_VTS_MAX - mode->height,
377*4882a593Smuzhiyun 1, vblank_def);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun mutex_unlock(&gc2385->mutex);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
gc2385_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * fmt)385*4882a593Smuzhiyun static int gc2385_get_fmt(struct v4l2_subdev *sd,
386*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
387*4882a593Smuzhiyun struct v4l2_subdev_format *fmt)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct gc2385 *gc2385 = to_gc2385(sd);
390*4882a593Smuzhiyun const struct gc2385_mode *mode = gc2385->cur_mode;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun mutex_lock(&gc2385->mutex);
393*4882a593Smuzhiyun if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
394*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
395*4882a593Smuzhiyun fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
396*4882a593Smuzhiyun #else
397*4882a593Smuzhiyun mutex_unlock(&gc2385->mutex);
398*4882a593Smuzhiyun return -ENOTTY;
399*4882a593Smuzhiyun #endif
400*4882a593Smuzhiyun } else {
401*4882a593Smuzhiyun fmt->format.width = mode->width;
402*4882a593Smuzhiyun fmt->format.height = mode->height;
403*4882a593Smuzhiyun fmt->format.code = MEDIA_BUS_FMT_SBGGR10_1X10;
404*4882a593Smuzhiyun fmt->format.field = V4L2_FIELD_NONE;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun mutex_unlock(&gc2385->mutex);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return 0;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
gc2385_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)411*4882a593Smuzhiyun static int gc2385_enum_mbus_code(struct v4l2_subdev *sd,
412*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
413*4882a593Smuzhiyun struct v4l2_subdev_mbus_code_enum *code)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun if (code->index != 0)
416*4882a593Smuzhiyun return -EINVAL;
417*4882a593Smuzhiyun code->code = MEDIA_BUS_FMT_SBGGR10_1X10;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
gc2385_enum_frame_sizes(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_size_enum * fse)422*4882a593Smuzhiyun static int gc2385_enum_frame_sizes(struct v4l2_subdev *sd,
423*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
424*4882a593Smuzhiyun struct v4l2_subdev_frame_size_enum *fse)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun if (fse->index >= ARRAY_SIZE(supported_modes))
427*4882a593Smuzhiyun return -EINVAL;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (fse->code != MEDIA_BUS_FMT_SBGGR10_1X10)
430*4882a593Smuzhiyun return -EINVAL;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun fse->min_width = supported_modes[fse->index].width;
433*4882a593Smuzhiyun fse->max_width = supported_modes[fse->index].width;
434*4882a593Smuzhiyun fse->max_height = supported_modes[fse->index].height;
435*4882a593Smuzhiyun fse->min_height = supported_modes[fse->index].height;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
gc2385_g_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_frame_interval * fi)440*4882a593Smuzhiyun static int gc2385_g_frame_interval(struct v4l2_subdev *sd,
441*4882a593Smuzhiyun struct v4l2_subdev_frame_interval *fi)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct gc2385 *gc2385 = to_gc2385(sd);
444*4882a593Smuzhiyun const struct gc2385_mode *mode = gc2385->cur_mode;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun fi->interval = mode->max_fps;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
gc2385_get_module_inf(struct gc2385 * gc2385,struct rkmodule_inf * inf)451*4882a593Smuzhiyun static void gc2385_get_module_inf(struct gc2385 *gc2385,
452*4882a593Smuzhiyun struct rkmodule_inf *inf)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun memset(inf, 0, sizeof(*inf));
455*4882a593Smuzhiyun strlcpy(inf->base.sensor, GC2385_NAME, sizeof(inf->base.sensor));
456*4882a593Smuzhiyun strlcpy(inf->base.module, gc2385->module_name,
457*4882a593Smuzhiyun sizeof(inf->base.module));
458*4882a593Smuzhiyun strlcpy(inf->base.lens, gc2385->len_name, sizeof(inf->base.lens));
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
gc2385_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)461*4882a593Smuzhiyun static long gc2385_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct gc2385 *gc2385 = to_gc2385(sd);
464*4882a593Smuzhiyun long ret = 0;
465*4882a593Smuzhiyun u32 stream = 0;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun switch (cmd) {
468*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
469*4882a593Smuzhiyun gc2385_get_module_inf(gc2385, (struct rkmodule_inf *)arg);
470*4882a593Smuzhiyun break;
471*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun stream = *((u32 *)arg);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (stream) {
476*4882a593Smuzhiyun ret = gc2385_write_reg(gc2385->client,
477*4882a593Smuzhiyun GC2385_REG_SET_PAGE,
478*4882a593Smuzhiyun GC2385_SET_PAGE_ONE);
479*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
480*4882a593Smuzhiyun GC2385_REG_CTRL_MODE,
481*4882a593Smuzhiyun GC2385_MODE_STREAMING);
482*4882a593Smuzhiyun } else {
483*4882a593Smuzhiyun ret = gc2385_write_reg(gc2385->client,
484*4882a593Smuzhiyun GC2385_REG_SET_PAGE, GC2385_SET_PAGE_ONE);
485*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
486*4882a593Smuzhiyun GC2385_REG_CTRL_MODE, GC2385_MODE_SW_STANDBY);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun break;
489*4882a593Smuzhiyun default:
490*4882a593Smuzhiyun ret = -ENOTTY;
491*4882a593Smuzhiyun break;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun return ret;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
gc2385_compat_ioctl32(struct v4l2_subdev * sd,unsigned int cmd,unsigned long arg)498*4882a593Smuzhiyun static long gc2385_compat_ioctl32(struct v4l2_subdev *sd,
499*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun void __user *up = compat_ptr(arg);
502*4882a593Smuzhiyun struct rkmodule_inf *inf;
503*4882a593Smuzhiyun struct rkmodule_awb_cfg *cfg;
504*4882a593Smuzhiyun long ret;
505*4882a593Smuzhiyun u32 stream = 0;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun switch (cmd) {
508*4882a593Smuzhiyun case RKMODULE_GET_MODULE_INFO:
509*4882a593Smuzhiyun inf = kzalloc(sizeof(*inf), GFP_KERNEL);
510*4882a593Smuzhiyun if (!inf) {
511*4882a593Smuzhiyun ret = -ENOMEM;
512*4882a593Smuzhiyun return ret;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun ret = gc2385_ioctl(sd, cmd, inf);
516*4882a593Smuzhiyun if (!ret)
517*4882a593Smuzhiyun ret = copy_to_user(up, inf, sizeof(*inf));
518*4882a593Smuzhiyun kfree(inf);
519*4882a593Smuzhiyun break;
520*4882a593Smuzhiyun case RKMODULE_AWB_CFG:
521*4882a593Smuzhiyun cfg = kzalloc(sizeof(*cfg), GFP_KERNEL);
522*4882a593Smuzhiyun if (!cfg) {
523*4882a593Smuzhiyun ret = -ENOMEM;
524*4882a593Smuzhiyun return ret;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun ret = copy_from_user(cfg, up, sizeof(*cfg));
528*4882a593Smuzhiyun if (!ret)
529*4882a593Smuzhiyun ret = gc2385_ioctl(sd, cmd, cfg);
530*4882a593Smuzhiyun kfree(cfg);
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun case RKMODULE_SET_QUICK_STREAM:
533*4882a593Smuzhiyun ret = copy_from_user(&stream, up, sizeof(u32));
534*4882a593Smuzhiyun if (!ret)
535*4882a593Smuzhiyun ret = gc2385_ioctl(sd, cmd, &stream);
536*4882a593Smuzhiyun break;
537*4882a593Smuzhiyun default:
538*4882a593Smuzhiyun ret = -ENOIOCTLCMD;
539*4882a593Smuzhiyun break;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return ret;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun #endif
545*4882a593Smuzhiyun
__gc2385_start_stream(struct gc2385 * gc2385)546*4882a593Smuzhiyun static int __gc2385_start_stream(struct gc2385 *gc2385)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun int ret;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun ret = gc2385_write_array(gc2385->client, gc2385->cur_mode->reg_list);
551*4882a593Smuzhiyun if (ret)
552*4882a593Smuzhiyun return ret;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* In case these controls are set before streaming */
555*4882a593Smuzhiyun mutex_unlock(&gc2385->mutex);
556*4882a593Smuzhiyun ret = v4l2_ctrl_handler_setup(&gc2385->ctrl_handler);
557*4882a593Smuzhiyun mutex_lock(&gc2385->mutex);
558*4882a593Smuzhiyun if (ret)
559*4882a593Smuzhiyun return ret;
560*4882a593Smuzhiyun ret = gc2385_write_reg(gc2385->client,
561*4882a593Smuzhiyun GC2385_REG_SET_PAGE,
562*4882a593Smuzhiyun GC2385_SET_PAGE_ONE);
563*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
564*4882a593Smuzhiyun GC2385_REG_CTRL_MODE,
565*4882a593Smuzhiyun GC2385_MODE_STREAMING);
566*4882a593Smuzhiyun return ret;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
__gc2385_stop_stream(struct gc2385 * gc2385)569*4882a593Smuzhiyun static int __gc2385_stop_stream(struct gc2385 *gc2385)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun int ret;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun ret = gc2385_write_reg(gc2385->client,
574*4882a593Smuzhiyun GC2385_REG_SET_PAGE, GC2385_SET_PAGE_ONE);
575*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
576*4882a593Smuzhiyun GC2385_REG_CTRL_MODE, GC2385_MODE_SW_STANDBY);
577*4882a593Smuzhiyun return ret;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
gc2385_s_stream(struct v4l2_subdev * sd,int on)580*4882a593Smuzhiyun static int gc2385_s_stream(struct v4l2_subdev *sd, int on)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun struct gc2385 *gc2385 = to_gc2385(sd);
583*4882a593Smuzhiyun struct i2c_client *client = gc2385->client;
584*4882a593Smuzhiyun int ret = 0;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun mutex_lock(&gc2385->mutex);
587*4882a593Smuzhiyun on = !!on;
588*4882a593Smuzhiyun if (on == gc2385->streaming)
589*4882a593Smuzhiyun goto unlock_and_return;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (on) {
592*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
593*4882a593Smuzhiyun if (ret < 0) {
594*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
595*4882a593Smuzhiyun goto unlock_and_return;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun ret = __gc2385_start_stream(gc2385);
599*4882a593Smuzhiyun if (ret) {
600*4882a593Smuzhiyun v4l2_err(sd, "start stream failed while write regs\n");
601*4882a593Smuzhiyun pm_runtime_put(&client->dev);
602*4882a593Smuzhiyun goto unlock_and_return;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun } else {
605*4882a593Smuzhiyun __gc2385_stop_stream(gc2385);
606*4882a593Smuzhiyun pm_runtime_put(&client->dev);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun gc2385->streaming = on;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun unlock_and_return:
612*4882a593Smuzhiyun mutex_unlock(&gc2385->mutex);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun return ret;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
gc2385_s_power(struct v4l2_subdev * sd,int on)617*4882a593Smuzhiyun static int gc2385_s_power(struct v4l2_subdev *sd, int on)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun struct gc2385 *gc2385 = to_gc2385(sd);
620*4882a593Smuzhiyun struct i2c_client *client = gc2385->client;
621*4882a593Smuzhiyun int ret = 0;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun mutex_lock(&gc2385->mutex);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* If the power state is not modified - no work to do. */
626*4882a593Smuzhiyun if (gc2385->power_on == !!on)
627*4882a593Smuzhiyun goto unlock_and_return;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun if (on) {
630*4882a593Smuzhiyun ret = pm_runtime_get_sync(&client->dev);
631*4882a593Smuzhiyun if (ret < 0) {
632*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
633*4882a593Smuzhiyun goto unlock_and_return;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun ret = gc2385_write_array(gc2385->client, gc2385_global_regs);
637*4882a593Smuzhiyun if (ret) {
638*4882a593Smuzhiyun v4l2_err(sd, "could not set init registers\n");
639*4882a593Smuzhiyun pm_runtime_put_noidle(&client->dev);
640*4882a593Smuzhiyun goto unlock_and_return;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun gc2385->power_on = true;
644*4882a593Smuzhiyun } else {
645*4882a593Smuzhiyun pm_runtime_put(&client->dev);
646*4882a593Smuzhiyun gc2385->power_on = false;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun unlock_and_return:
650*4882a593Smuzhiyun mutex_unlock(&gc2385->mutex);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun return ret;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /* Calculate the delay in us by clock rate and clock cycles */
gc2385_cal_delay(u32 cycles)656*4882a593Smuzhiyun static inline u32 gc2385_cal_delay(u32 cycles)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun return DIV_ROUND_UP(cycles, GC2385_XVCLK_FREQ / 1000 / 1000);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
__gc2385_power_on(struct gc2385 * gc2385)661*4882a593Smuzhiyun static int __gc2385_power_on(struct gc2385 *gc2385)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun int ret;
664*4882a593Smuzhiyun u32 delay_us;
665*4882a593Smuzhiyun struct device *dev = &gc2385->client->dev;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(gc2385->pins_default)) {
668*4882a593Smuzhiyun ret = pinctrl_select_state(gc2385->pinctrl,
669*4882a593Smuzhiyun gc2385->pins_default);
670*4882a593Smuzhiyun if (ret < 0)
671*4882a593Smuzhiyun dev_err(dev, "could not set pins\n");
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun ret = clk_set_rate(gc2385->xvclk, GC2385_XVCLK_FREQ);
674*4882a593Smuzhiyun if (ret < 0)
675*4882a593Smuzhiyun dev_warn(dev, "Failed to set xvclk rate (24MHz)\n");
676*4882a593Smuzhiyun if (clk_get_rate(gc2385->xvclk) != GC2385_XVCLK_FREQ)
677*4882a593Smuzhiyun dev_warn(dev, "xvclk mismatched, modes are based on 24MHz\n");
678*4882a593Smuzhiyun ret = clk_prepare_enable(gc2385->xvclk);
679*4882a593Smuzhiyun if (ret < 0) {
680*4882a593Smuzhiyun dev_err(dev, "Failed to enable xvclk\n");
681*4882a593Smuzhiyun return ret;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun if (!IS_ERR(gc2385->reset_gpio))
684*4882a593Smuzhiyun gpiod_set_value_cansleep(gc2385->reset_gpio, 1);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun ret = regulator_bulk_enable(GC2385_NUM_SUPPLIES, gc2385->supplies);
687*4882a593Smuzhiyun if (ret < 0) {
688*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulators\n");
689*4882a593Smuzhiyun goto disable_clk;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun usleep_range(1000, 1100);
693*4882a593Smuzhiyun if (!IS_ERR(gc2385->reset_gpio))
694*4882a593Smuzhiyun gpiod_set_value_cansleep(gc2385->reset_gpio, 0);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun usleep_range(500, 1000);
697*4882a593Smuzhiyun if (!IS_ERR(gc2385->pwdn_gpio))
698*4882a593Smuzhiyun gpiod_set_value_cansleep(gc2385->pwdn_gpio, 1);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun /* 8192 cycles prior to first SCCB transaction */
701*4882a593Smuzhiyun delay_us = gc2385_cal_delay(8192);
702*4882a593Smuzhiyun usleep_range(delay_us, delay_us * 2);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun return 0;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun disable_clk:
707*4882a593Smuzhiyun clk_disable_unprepare(gc2385->xvclk);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun return ret;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
__gc2385_power_off(struct gc2385 * gc2385)712*4882a593Smuzhiyun static void __gc2385_power_off(struct gc2385 *gc2385)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun int ret = 0;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (!IS_ERR(gc2385->pwdn_gpio))
717*4882a593Smuzhiyun gpiod_set_value_cansleep(gc2385->pwdn_gpio, 0);
718*4882a593Smuzhiyun clk_disable_unprepare(gc2385->xvclk);
719*4882a593Smuzhiyun if (!IS_ERR(gc2385->reset_gpio))
720*4882a593Smuzhiyun gpiod_set_value_cansleep(gc2385->reset_gpio, 1);
721*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(gc2385->pins_sleep)) {
722*4882a593Smuzhiyun ret = pinctrl_select_state(gc2385->pinctrl,
723*4882a593Smuzhiyun gc2385->pins_sleep);
724*4882a593Smuzhiyun if (ret < 0)
725*4882a593Smuzhiyun dev_dbg(&gc2385->client->dev, "could not set pins\n");
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun regulator_bulk_disable(GC2385_NUM_SUPPLIES, gc2385->supplies);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
gc2385_runtime_resume(struct device * dev)730*4882a593Smuzhiyun static int __maybe_unused gc2385_runtime_resume(struct device *dev)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
733*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
734*4882a593Smuzhiyun struct gc2385 *gc2385 = to_gc2385(sd);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun return __gc2385_power_on(gc2385);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
gc2385_runtime_suspend(struct device * dev)739*4882a593Smuzhiyun static int __maybe_unused gc2385_runtime_suspend(struct device *dev)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
742*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
743*4882a593Smuzhiyun struct gc2385 *gc2385 = to_gc2385(sd);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun __gc2385_power_off(gc2385);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun return 0;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
gc2385_open(struct v4l2_subdev * sd,struct v4l2_subdev_fh * fh)751*4882a593Smuzhiyun static int gc2385_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun struct gc2385 *gc2385 = to_gc2385(sd);
754*4882a593Smuzhiyun struct v4l2_mbus_framefmt *try_fmt =
755*4882a593Smuzhiyun v4l2_subdev_get_try_format(sd, fh->pad, 0);
756*4882a593Smuzhiyun const struct gc2385_mode *def_mode = &supported_modes[0];
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun mutex_lock(&gc2385->mutex);
759*4882a593Smuzhiyun /* Initialize try_fmt */
760*4882a593Smuzhiyun try_fmt->width = def_mode->width;
761*4882a593Smuzhiyun try_fmt->height = def_mode->height;
762*4882a593Smuzhiyun try_fmt->code = MEDIA_BUS_FMT_SBGGR10_1X10;
763*4882a593Smuzhiyun try_fmt->field = V4L2_FIELD_NONE;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun mutex_unlock(&gc2385->mutex);
766*4882a593Smuzhiyun /* No crop or compose */
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun return 0;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun #endif
771*4882a593Smuzhiyun
gc2385_enum_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_frame_interval_enum * fie)772*4882a593Smuzhiyun static int gc2385_enum_frame_interval(struct v4l2_subdev *sd,
773*4882a593Smuzhiyun struct v4l2_subdev_pad_config *cfg,
774*4882a593Smuzhiyun struct v4l2_subdev_frame_interval_enum *fie)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun if (fie->index >= ARRAY_SIZE(supported_modes))
777*4882a593Smuzhiyun return -EINVAL;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun fie->code = MEDIA_BUS_FMT_SBGGR10_1X10;
780*4882a593Smuzhiyun fie->width = supported_modes[fie->index].width;
781*4882a593Smuzhiyun fie->height = supported_modes[fie->index].height;
782*4882a593Smuzhiyun fie->interval = supported_modes[fie->index].max_fps;
783*4882a593Smuzhiyun return 0;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
gc2385_g_mbus_config(struct v4l2_subdev * sd,unsigned int pad_id,struct v4l2_mbus_config * config)786*4882a593Smuzhiyun static int gc2385_g_mbus_config(struct v4l2_subdev *sd, unsigned int pad_id,
787*4882a593Smuzhiyun struct v4l2_mbus_config *config)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun u32 val = 0;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun val = 1 << (GC2385_LANES - 1) |
792*4882a593Smuzhiyun V4L2_MBUS_CSI2_CHANNEL_0 |
793*4882a593Smuzhiyun V4L2_MBUS_CSI2_CONTINUOUS_CLOCK;
794*4882a593Smuzhiyun config->type = V4L2_MBUS_CSI2_DPHY;
795*4882a593Smuzhiyun config->flags = val;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun return 0;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static const struct dev_pm_ops gc2385_pm_ops = {
801*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(gc2385_runtime_suspend,
802*4882a593Smuzhiyun gc2385_runtime_resume, NULL)
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
806*4882a593Smuzhiyun static const struct v4l2_subdev_internal_ops gc2385_internal_ops = {
807*4882a593Smuzhiyun .open = gc2385_open,
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun #endif
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun static const struct v4l2_subdev_core_ops gc2385_core_ops = {
812*4882a593Smuzhiyun .s_power = gc2385_s_power,
813*4882a593Smuzhiyun .ioctl = gc2385_ioctl,
814*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
815*4882a593Smuzhiyun .compat_ioctl32 = gc2385_compat_ioctl32,
816*4882a593Smuzhiyun #endif
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun static const struct v4l2_subdev_video_ops gc2385_video_ops = {
820*4882a593Smuzhiyun .s_stream = gc2385_s_stream,
821*4882a593Smuzhiyun .g_frame_interval = gc2385_g_frame_interval,
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun static const struct v4l2_subdev_pad_ops gc2385_pad_ops = {
825*4882a593Smuzhiyun .enum_mbus_code = gc2385_enum_mbus_code,
826*4882a593Smuzhiyun .enum_frame_size = gc2385_enum_frame_sizes,
827*4882a593Smuzhiyun .enum_frame_interval = gc2385_enum_frame_interval,
828*4882a593Smuzhiyun .get_fmt = gc2385_get_fmt,
829*4882a593Smuzhiyun .set_fmt = gc2385_set_fmt,
830*4882a593Smuzhiyun .get_mbus_config = gc2385_g_mbus_config,
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun static const struct v4l2_subdev_ops gc2385_subdev_ops = {
834*4882a593Smuzhiyun .core = &gc2385_core_ops,
835*4882a593Smuzhiyun .video = &gc2385_video_ops,
836*4882a593Smuzhiyun .pad = &gc2385_pad_ops,
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun #define GC2385_ANALOG_GAIN_1 64 /*1.00x*/
840*4882a593Smuzhiyun #define GC2385_ANALOG_GAIN_2 92 // 1.43x
841*4882a593Smuzhiyun #define GC2385_ANALOG_GAIN_3 127 // 1.99x
842*4882a593Smuzhiyun #define GC2385_ANALOG_GAIN_4 183 // 2.86x
843*4882a593Smuzhiyun #define GC2385_ANALOG_GAIN_5 257 // 4.01x
844*4882a593Smuzhiyun #define GC2385_ANALOG_GAIN_6 369 // 5.76x
845*4882a593Smuzhiyun #define GC2385_ANALOG_GAIN_7 531 //8.30x
846*4882a593Smuzhiyun #define GC2385_ANALOG_GAIN_8 750 // 11.72x
847*4882a593Smuzhiyun #define GC2385_ANALOG_GAIN_9 1092 // 17.06x
848*4882a593Smuzhiyun
gc2385_set_gain_reg(struct gc2385 * gc2385,u32 a_gain)849*4882a593Smuzhiyun static int gc2385_set_gain_reg(struct gc2385 *gc2385, u32 a_gain)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun int ret = 0;
852*4882a593Smuzhiyun u32 temp = 0;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun ret = gc2385_write_reg(gc2385->client,
855*4882a593Smuzhiyun GC2385_REG_SET_PAGE, GC2385_SET_PAGE_ONE);
856*4882a593Smuzhiyun if (a_gain >= GC2385_ANALOG_GAIN_1 &&
857*4882a593Smuzhiyun a_gain < GC2385_ANALOG_GAIN_2) {
858*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x20, 0x73);
859*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x22, 0xa2);
860*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
861*4882a593Smuzhiyun GC2385_REG_AGAIN, 0x0);
862*4882a593Smuzhiyun temp = 256 * a_gain / GC2385_ANALOG_GAIN_1;
863*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
864*4882a593Smuzhiyun GC2385_REG_DGAIN_INT, (temp >> 8) & 0xff);
865*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
866*4882a593Smuzhiyun GC2385_REG_DGAIN_FRAC, temp & 0xff);
867*4882a593Smuzhiyun } else if (a_gain >= GC2385_ANALOG_GAIN_2 &&
868*4882a593Smuzhiyun a_gain < GC2385_ANALOG_GAIN_3) {
869*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x20, 0x73);
870*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x22, 0xa2);
871*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
872*4882a593Smuzhiyun GC2385_REG_AGAIN, 0x1);
873*4882a593Smuzhiyun temp = 256 * a_gain / GC2385_ANALOG_GAIN_2;
874*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
875*4882a593Smuzhiyun GC2385_REG_DGAIN_INT, (temp >> 8) & 0xff);
876*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
877*4882a593Smuzhiyun GC2385_REG_DGAIN_FRAC, temp & 0xff);
878*4882a593Smuzhiyun } else if (a_gain >= GC2385_ANALOG_GAIN_3 &&
879*4882a593Smuzhiyun a_gain < GC2385_ANALOG_GAIN_4) {
880*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x20, 0x73);
881*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x22, 0xa2);
882*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
883*4882a593Smuzhiyun GC2385_REG_AGAIN, 0x2);
884*4882a593Smuzhiyun temp = 256 * a_gain / GC2385_ANALOG_GAIN_3;
885*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
886*4882a593Smuzhiyun GC2385_REG_DGAIN_INT, (temp >> 8) & 0xff);
887*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
888*4882a593Smuzhiyun GC2385_REG_DGAIN_FRAC, temp & 0xff);
889*4882a593Smuzhiyun } else if (a_gain >= GC2385_ANALOG_GAIN_4 &&
890*4882a593Smuzhiyun a_gain < GC2385_ANALOG_GAIN_5) {
891*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x20, 0x73);
892*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x22, 0xa2);
893*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
894*4882a593Smuzhiyun GC2385_REG_AGAIN, 0x3);
895*4882a593Smuzhiyun temp = 256 * a_gain / GC2385_ANALOG_GAIN_4;
896*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
897*4882a593Smuzhiyun GC2385_REG_DGAIN_INT, (temp >> 8) & 0xff);
898*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
899*4882a593Smuzhiyun GC2385_REG_DGAIN_FRAC, temp & 0xff);
900*4882a593Smuzhiyun } else if (a_gain >= GC2385_ANALOG_GAIN_5 &&
901*4882a593Smuzhiyun a_gain < GC2385_ANALOG_GAIN_6) {
902*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x20, 0x73);
903*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x22, 0xa3);
904*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
905*4882a593Smuzhiyun GC2385_REG_AGAIN, 0x4);
906*4882a593Smuzhiyun temp = 256 * a_gain / GC2385_ANALOG_GAIN_5;
907*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
908*4882a593Smuzhiyun GC2385_REG_DGAIN_INT, (temp >> 8) & 0xff);
909*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
910*4882a593Smuzhiyun GC2385_REG_DGAIN_FRAC, temp & 0xff);
911*4882a593Smuzhiyun } else if (a_gain >= GC2385_ANALOG_GAIN_6 &&
912*4882a593Smuzhiyun a_gain < GC2385_ANALOG_GAIN_7) {
913*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x20, 0x73);
914*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x22, 0xa3);
915*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
916*4882a593Smuzhiyun GC2385_REG_AGAIN, 0x5);
917*4882a593Smuzhiyun temp = 256 * a_gain / GC2385_ANALOG_GAIN_6;
918*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
919*4882a593Smuzhiyun GC2385_REG_DGAIN_INT, (temp >> 8) & 0xff);
920*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
921*4882a593Smuzhiyun GC2385_REG_DGAIN_FRAC, temp & 0xff);
922*4882a593Smuzhiyun } else if (a_gain >= GC2385_ANALOG_GAIN_7 &&
923*4882a593Smuzhiyun a_gain < GC2385_ANALOG_GAIN_8) {
924*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x20, 0x74);
925*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x22, 0xa3);
926*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
927*4882a593Smuzhiyun GC2385_REG_AGAIN, 0x6);
928*4882a593Smuzhiyun temp = 256 * a_gain / GC2385_ANALOG_GAIN_7;
929*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
930*4882a593Smuzhiyun GC2385_REG_DGAIN_INT, (temp >> 8) & 0xff);
931*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
932*4882a593Smuzhiyun GC2385_REG_DGAIN_FRAC, temp & 0xff);
933*4882a593Smuzhiyun } else if (a_gain >= GC2385_ANALOG_GAIN_8 &&
934*4882a593Smuzhiyun a_gain < GC2385_ANALOG_GAIN_9) {
935*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x20, 0x74);
936*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x22, 0xa3);
937*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
938*4882a593Smuzhiyun GC2385_REG_AGAIN, 0x7);
939*4882a593Smuzhiyun temp = 256 * a_gain / GC2385_ANALOG_GAIN_8;
940*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
941*4882a593Smuzhiyun GC2385_REG_DGAIN_INT, (temp >> 8) & 0xff);
942*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
943*4882a593Smuzhiyun GC2385_REG_DGAIN_FRAC, temp & 0xff);
944*4882a593Smuzhiyun } else {
945*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x20, 0x75);
946*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client, 0x22, 0xa4);
947*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
948*4882a593Smuzhiyun GC2385_REG_AGAIN, 0x8);
949*4882a593Smuzhiyun temp = 256 * a_gain / GC2385_ANALOG_GAIN_9;
950*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
951*4882a593Smuzhiyun GC2385_REG_DGAIN_INT, (temp >> 8) & 0xff);
952*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
953*4882a593Smuzhiyun GC2385_REG_DGAIN_FRAC, temp & 0xff);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun return ret;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
gc2385_set_ctrl(struct v4l2_ctrl * ctrl)958*4882a593Smuzhiyun static int gc2385_set_ctrl(struct v4l2_ctrl *ctrl)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun struct gc2385 *gc2385 = container_of(ctrl->handler,
961*4882a593Smuzhiyun struct gc2385, ctrl_handler);
962*4882a593Smuzhiyun struct i2c_client *client = gc2385->client;
963*4882a593Smuzhiyun s64 max;
964*4882a593Smuzhiyun int ret = 0;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun /* Propagate change of current control to all related controls */
967*4882a593Smuzhiyun switch (ctrl->id) {
968*4882a593Smuzhiyun case V4L2_CID_VBLANK:
969*4882a593Smuzhiyun /* Update max exposure while meeting expected vblanking */
970*4882a593Smuzhiyun max = gc2385->cur_mode->height + ctrl->val - 4;
971*4882a593Smuzhiyun __v4l2_ctrl_modify_range(gc2385->exposure,
972*4882a593Smuzhiyun gc2385->exposure->minimum, max,
973*4882a593Smuzhiyun gc2385->exposure->step,
974*4882a593Smuzhiyun gc2385->exposure->default_value);
975*4882a593Smuzhiyun break;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(&client->dev))
979*4882a593Smuzhiyun return 0;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun switch (ctrl->id) {
982*4882a593Smuzhiyun case V4L2_CID_EXPOSURE:
983*4882a593Smuzhiyun /* 4 least significant bits of expsoure are fractional part */
984*4882a593Smuzhiyun ret = gc2385_write_reg(gc2385->client,
985*4882a593Smuzhiyun GC2385_REG_SET_PAGE,
986*4882a593Smuzhiyun GC2385_SET_PAGE_ONE);
987*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
988*4882a593Smuzhiyun GC2385_REG_EXPOSURE_H,
989*4882a593Smuzhiyun GC2385_FETCH_HIGH_BYTE_EXP(ctrl->val));
990*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
991*4882a593Smuzhiyun GC2385_REG_EXPOSURE_L,
992*4882a593Smuzhiyun GC2385_FETCH_LOW_BYTE_EXP(ctrl->val));
993*4882a593Smuzhiyun break;
994*4882a593Smuzhiyun case V4L2_CID_ANALOGUE_GAIN:
995*4882a593Smuzhiyun ret = gc2385_set_gain_reg(gc2385, ctrl->val);
996*4882a593Smuzhiyun break;
997*4882a593Smuzhiyun case V4L2_CID_VBLANK:
998*4882a593Smuzhiyun ret = gc2385_write_reg(gc2385->client,
999*4882a593Smuzhiyun GC2385_REG_SET_PAGE,
1000*4882a593Smuzhiyun GC2385_SET_PAGE_ONE);
1001*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
1002*4882a593Smuzhiyun GC2385_REG_VTS_H,
1003*4882a593Smuzhiyun ((ctrl->val - 32) >> 8) & 0xff);
1004*4882a593Smuzhiyun ret |= gc2385_write_reg(gc2385->client,
1005*4882a593Smuzhiyun GC2385_REG_VTS_L,
1006*4882a593Smuzhiyun (ctrl->val - 32) & 0xff);
1007*4882a593Smuzhiyun break;
1008*4882a593Smuzhiyun default:
1009*4882a593Smuzhiyun dev_warn(&client->dev, "%s Unhandled id:0x%x, val:0x%x\n",
1010*4882a593Smuzhiyun __func__, ctrl->id, ctrl->val);
1011*4882a593Smuzhiyun break;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun pm_runtime_put(&client->dev);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun return ret;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun static const struct v4l2_ctrl_ops gc2385_ctrl_ops = {
1020*4882a593Smuzhiyun .s_ctrl = gc2385_set_ctrl,
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun
gc2385_initialize_controls(struct gc2385 * gc2385)1023*4882a593Smuzhiyun static int gc2385_initialize_controls(struct gc2385 *gc2385)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun const struct gc2385_mode *mode;
1026*4882a593Smuzhiyun struct v4l2_ctrl_handler *handler;
1027*4882a593Smuzhiyun struct v4l2_ctrl *ctrl;
1028*4882a593Smuzhiyun s64 exposure_max, vblank_def;
1029*4882a593Smuzhiyun u32 h_blank;
1030*4882a593Smuzhiyun int ret;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun handler = &gc2385->ctrl_handler;
1033*4882a593Smuzhiyun mode = gc2385->cur_mode;
1034*4882a593Smuzhiyun ret = v4l2_ctrl_handler_init(handler, 8);
1035*4882a593Smuzhiyun if (ret)
1036*4882a593Smuzhiyun return ret;
1037*4882a593Smuzhiyun handler->lock = &gc2385->mutex;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun ctrl = v4l2_ctrl_new_int_menu(handler, NULL, V4L2_CID_LINK_FREQ,
1040*4882a593Smuzhiyun 0, 0, link_freq_menu_items);
1041*4882a593Smuzhiyun if (ctrl)
1042*4882a593Smuzhiyun ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun v4l2_ctrl_new_std(handler, NULL, V4L2_CID_PIXEL_RATE,
1045*4882a593Smuzhiyun 0, GC2385_PIXEL_RATE, 1, GC2385_PIXEL_RATE);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun h_blank = mode->hts_def - mode->width;
1048*4882a593Smuzhiyun gc2385->hblank = v4l2_ctrl_new_std(handler, NULL, V4L2_CID_HBLANK,
1049*4882a593Smuzhiyun h_blank, h_blank, 1, h_blank);
1050*4882a593Smuzhiyun if (gc2385->hblank)
1051*4882a593Smuzhiyun gc2385->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun vblank_def = mode->vts_def - mode->height;
1054*4882a593Smuzhiyun gc2385->vblank = v4l2_ctrl_new_std(handler, &gc2385_ctrl_ops,
1055*4882a593Smuzhiyun V4L2_CID_VBLANK, vblank_def,
1056*4882a593Smuzhiyun GC2385_VTS_MAX - mode->height,
1057*4882a593Smuzhiyun 1, vblank_def);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun exposure_max = mode->vts_def - 4;
1060*4882a593Smuzhiyun gc2385->exposure = v4l2_ctrl_new_std(handler, &gc2385_ctrl_ops,
1061*4882a593Smuzhiyun V4L2_CID_EXPOSURE, GC2385_EXPOSURE_MIN,
1062*4882a593Smuzhiyun exposure_max, GC2385_EXPOSURE_STEP,
1063*4882a593Smuzhiyun mode->exp_def);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun gc2385->anal_gain = v4l2_ctrl_new_std(handler, &gc2385_ctrl_ops,
1066*4882a593Smuzhiyun V4L2_CID_ANALOGUE_GAIN, GC2385_GAIN_MIN,
1067*4882a593Smuzhiyun GC2385_GAIN_MAX, GC2385_GAIN_STEP,
1068*4882a593Smuzhiyun GC2385_GAIN_DEFAULT);
1069*4882a593Smuzhiyun if (handler->error) {
1070*4882a593Smuzhiyun ret = handler->error;
1071*4882a593Smuzhiyun dev_err(&gc2385->client->dev,
1072*4882a593Smuzhiyun "Failed to init controls(%d)\n", ret);
1073*4882a593Smuzhiyun goto err_free_handler;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun gc2385->subdev.ctrl_handler = handler;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun return 0;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun err_free_handler:
1081*4882a593Smuzhiyun v4l2_ctrl_handler_free(handler);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun return ret;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
gc2385_check_sensor_id(struct gc2385 * gc2385,struct i2c_client * client)1086*4882a593Smuzhiyun static int gc2385_check_sensor_id(struct gc2385 *gc2385,
1087*4882a593Smuzhiyun struct i2c_client *client)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun struct device *dev = &gc2385->client->dev;
1090*4882a593Smuzhiyun u16 id = 0;
1091*4882a593Smuzhiyun u8 reg_H = 0;
1092*4882a593Smuzhiyun u8 reg_L = 0;
1093*4882a593Smuzhiyun int ret;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun ret = gc2385_write_reg(gc2385->client,
1096*4882a593Smuzhiyun GC2385_REG_SET_PAGE,
1097*4882a593Smuzhiyun GC2385_SET_PAGE_ONE);
1098*4882a593Smuzhiyun ret |= gc2385_read_reg(client, GC2385_REG_CHIP_ID_H, ®_H);
1099*4882a593Smuzhiyun ret |= gc2385_read_reg(client, GC2385_REG_CHIP_ID_L, ®_L);
1100*4882a593Smuzhiyun id = ((reg_H << 8) & 0xff00) | (reg_L & 0xff);
1101*4882a593Smuzhiyun if (id != CHIP_ID) {
1102*4882a593Smuzhiyun dev_err(dev, "Unexpected sensor id(%06x), ret(%d)\n", id, ret);
1103*4882a593Smuzhiyun return -ENODEV;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun return ret;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
gc2385_configure_regulators(struct gc2385 * gc2385)1108*4882a593Smuzhiyun static int gc2385_configure_regulators(struct gc2385 *gc2385)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun unsigned int i;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun for (i = 0; i < GC2385_NUM_SUPPLIES; i++)
1113*4882a593Smuzhiyun gc2385->supplies[i].supply = gc2385_supply_names[i];
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun return devm_regulator_bulk_get(&gc2385->client->dev,
1116*4882a593Smuzhiyun GC2385_NUM_SUPPLIES,
1117*4882a593Smuzhiyun gc2385->supplies);
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
gc2385_probe(struct i2c_client * client,const struct i2c_device_id * id)1120*4882a593Smuzhiyun static int gc2385_probe(struct i2c_client *client,
1121*4882a593Smuzhiyun const struct i2c_device_id *id)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun struct device *dev = &client->dev;
1124*4882a593Smuzhiyun struct device_node *node = dev->of_node;
1125*4882a593Smuzhiyun struct gc2385 *gc2385;
1126*4882a593Smuzhiyun struct v4l2_subdev *sd;
1127*4882a593Smuzhiyun char facing[2];
1128*4882a593Smuzhiyun int ret;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun dev_info(dev, "driver version: %02x.%02x.%02x",
1131*4882a593Smuzhiyun DRIVER_VERSION >> 16,
1132*4882a593Smuzhiyun (DRIVER_VERSION & 0xff00) >> 8,
1133*4882a593Smuzhiyun DRIVER_VERSION & 0x00ff);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun gc2385 = devm_kzalloc(dev, sizeof(*gc2385), GFP_KERNEL);
1136*4882a593Smuzhiyun if (!gc2385)
1137*4882a593Smuzhiyun return -ENOMEM;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun ret = of_property_read_u32(node, RKMODULE_CAMERA_MODULE_INDEX,
1140*4882a593Smuzhiyun &gc2385->module_index);
1141*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_FACING,
1142*4882a593Smuzhiyun &gc2385->module_facing);
1143*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_MODULE_NAME,
1144*4882a593Smuzhiyun &gc2385->module_name);
1145*4882a593Smuzhiyun ret |= of_property_read_string(node, RKMODULE_CAMERA_LENS_NAME,
1146*4882a593Smuzhiyun &gc2385->len_name);
1147*4882a593Smuzhiyun if (ret) {
1148*4882a593Smuzhiyun dev_err(dev, "could not get module information!\n");
1149*4882a593Smuzhiyun return -EINVAL;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun gc2385->client = client;
1152*4882a593Smuzhiyun gc2385->cur_mode = &supported_modes[0];
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun gc2385->xvclk = devm_clk_get(dev, "xvclk");
1155*4882a593Smuzhiyun if (IS_ERR(gc2385->xvclk)) {
1156*4882a593Smuzhiyun dev_err(dev, "Failed to get xvclk\n");
1157*4882a593Smuzhiyun return -EINVAL;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun gc2385->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
1161*4882a593Smuzhiyun if (IS_ERR(gc2385->reset_gpio))
1162*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset-gpios\n");
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun gc2385->pwdn_gpio = devm_gpiod_get(dev, "pwdn", GPIOD_OUT_LOW);
1165*4882a593Smuzhiyun if (IS_ERR(gc2385->pwdn_gpio))
1166*4882a593Smuzhiyun dev_warn(dev, "Failed to get pwdn-gpios\n");
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun ret = gc2385_configure_regulators(gc2385);
1169*4882a593Smuzhiyun if (ret) {
1170*4882a593Smuzhiyun dev_err(dev, "Failed to get power regulators\n");
1171*4882a593Smuzhiyun return ret;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun gc2385->pinctrl = devm_pinctrl_get(dev);
1175*4882a593Smuzhiyun if (!IS_ERR(gc2385->pinctrl)) {
1176*4882a593Smuzhiyun gc2385->pins_default =
1177*4882a593Smuzhiyun pinctrl_lookup_state(gc2385->pinctrl,
1178*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_DEFAULT);
1179*4882a593Smuzhiyun if (IS_ERR(gc2385->pins_default))
1180*4882a593Smuzhiyun dev_err(dev, "could not get default pinstate\n");
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun gc2385->pins_sleep =
1183*4882a593Smuzhiyun pinctrl_lookup_state(gc2385->pinctrl,
1184*4882a593Smuzhiyun OF_CAMERA_PINCTRL_STATE_SLEEP);
1185*4882a593Smuzhiyun if (IS_ERR(gc2385->pins_sleep))
1186*4882a593Smuzhiyun dev_err(dev, "could not get sleep pinstate\n");
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun mutex_init(&gc2385->mutex);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun sd = &gc2385->subdev;
1192*4882a593Smuzhiyun v4l2_i2c_subdev_init(sd, client, &gc2385_subdev_ops);
1193*4882a593Smuzhiyun ret = gc2385_initialize_controls(gc2385);
1194*4882a593Smuzhiyun if (ret)
1195*4882a593Smuzhiyun goto err_destroy_mutex;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun ret = __gc2385_power_on(gc2385);
1198*4882a593Smuzhiyun if (ret)
1199*4882a593Smuzhiyun goto err_free_handler;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun ret = gc2385_check_sensor_id(gc2385, client);
1202*4882a593Smuzhiyun if (ret)
1203*4882a593Smuzhiyun goto err_power_off;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
1206*4882a593Smuzhiyun sd->internal_ops = &gc2385_internal_ops;
1207*4882a593Smuzhiyun sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1208*4882a593Smuzhiyun V4L2_SUBDEV_FL_HAS_EVENTS;
1209*4882a593Smuzhiyun #endif
1210*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1211*4882a593Smuzhiyun gc2385->pad.flags = MEDIA_PAD_FL_SOURCE;
1212*4882a593Smuzhiyun sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
1213*4882a593Smuzhiyun ret = media_entity_pads_init(&sd->entity, 1, &gc2385->pad);
1214*4882a593Smuzhiyun if (ret < 0)
1215*4882a593Smuzhiyun goto err_power_off;
1216*4882a593Smuzhiyun #endif
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun memset(facing, 0, sizeof(facing));
1219*4882a593Smuzhiyun if (strcmp(gc2385->module_facing, "back") == 0)
1220*4882a593Smuzhiyun facing[0] = 'b';
1221*4882a593Smuzhiyun else
1222*4882a593Smuzhiyun facing[0] = 'f';
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun snprintf(sd->name, sizeof(sd->name), "m%02d_%s_%s %s",
1225*4882a593Smuzhiyun gc2385->module_index, facing,
1226*4882a593Smuzhiyun GC2385_NAME, dev_name(sd->dev));
1227*4882a593Smuzhiyun ret = v4l2_async_register_subdev_sensor_common(sd);
1228*4882a593Smuzhiyun if (ret) {
1229*4882a593Smuzhiyun dev_err(dev, "v4l2 async register subdev failed\n");
1230*4882a593Smuzhiyun goto err_clean_entity;
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun pm_runtime_set_active(dev);
1234*4882a593Smuzhiyun pm_runtime_enable(dev);
1235*4882a593Smuzhiyun pm_runtime_idle(dev);
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun return 0;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun err_clean_entity:
1240*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1241*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1242*4882a593Smuzhiyun #endif
1243*4882a593Smuzhiyun err_power_off:
1244*4882a593Smuzhiyun __gc2385_power_off(gc2385);
1245*4882a593Smuzhiyun err_free_handler:
1246*4882a593Smuzhiyun v4l2_ctrl_handler_free(&gc2385->ctrl_handler);
1247*4882a593Smuzhiyun err_destroy_mutex:
1248*4882a593Smuzhiyun mutex_destroy(&gc2385->mutex);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun return ret;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
gc2385_remove(struct i2c_client * client)1253*4882a593Smuzhiyun static int gc2385_remove(struct i2c_client *client)
1254*4882a593Smuzhiyun {
1255*4882a593Smuzhiyun struct v4l2_subdev *sd = i2c_get_clientdata(client);
1256*4882a593Smuzhiyun struct gc2385 *gc2385 = to_gc2385(sd);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun v4l2_async_unregister_subdev(sd);
1259*4882a593Smuzhiyun #if defined(CONFIG_MEDIA_CONTROLLER)
1260*4882a593Smuzhiyun media_entity_cleanup(&sd->entity);
1261*4882a593Smuzhiyun #endif
1262*4882a593Smuzhiyun v4l2_ctrl_handler_free(&gc2385->ctrl_handler);
1263*4882a593Smuzhiyun mutex_destroy(&gc2385->mutex);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
1266*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&client->dev))
1267*4882a593Smuzhiyun __gc2385_power_off(gc2385);
1268*4882a593Smuzhiyun pm_runtime_set_suspended(&client->dev);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun return 0;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
1274*4882a593Smuzhiyun static const struct of_device_id gc2385_of_match[] = {
1275*4882a593Smuzhiyun { .compatible = "galaxycore,gc2385" },
1276*4882a593Smuzhiyun {},
1277*4882a593Smuzhiyun };
1278*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gc2385_of_match);
1279*4882a593Smuzhiyun #endif
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun static const struct i2c_device_id gc2385_match_id[] = {
1282*4882a593Smuzhiyun { "galaxycore,gc2385", 0 },
1283*4882a593Smuzhiyun { },
1284*4882a593Smuzhiyun };
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun static struct i2c_driver gc2385_i2c_driver = {
1287*4882a593Smuzhiyun .driver = {
1288*4882a593Smuzhiyun .name = GC2385_NAME,
1289*4882a593Smuzhiyun .pm = &gc2385_pm_ops,
1290*4882a593Smuzhiyun .of_match_table = of_match_ptr(gc2385_of_match),
1291*4882a593Smuzhiyun },
1292*4882a593Smuzhiyun .probe = &gc2385_probe,
1293*4882a593Smuzhiyun .remove = &gc2385_remove,
1294*4882a593Smuzhiyun .id_table = gc2385_match_id,
1295*4882a593Smuzhiyun };
1296*4882a593Smuzhiyun
sensor_mod_init(void)1297*4882a593Smuzhiyun static int __init sensor_mod_init(void)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun return i2c_add_driver(&gc2385_i2c_driver);
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
sensor_mod_exit(void)1302*4882a593Smuzhiyun static void __exit sensor_mod_exit(void)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun i2c_del_driver(&gc2385_i2c_driver);
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun device_initcall_sync(sensor_mod_init);
1308*4882a593Smuzhiyun module_exit(sensor_mod_exit);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun MODULE_DESCRIPTION("GalaxyCore gc2385 sensor driver");
1311*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1312