1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2013-2017 ARM Limited, All Rights Reserved.
4*4882a593Smuzhiyun * Author: Marc Zyngier <marc.zyngier@arm.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #define pr_fmt(fmt) "GICv3: " fmt
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/cpu.h>
11*4882a593Smuzhiyun #include <linux/cpu_pm.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/irqdomain.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_irq.h>
18*4882a593Smuzhiyun #include <linux/percpu.h>
19*4882a593Smuzhiyun #include <linux/refcount.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/syscore_ops.h>
22*4882a593Smuzhiyun #include <linux/wakeup_reason.h>
23*4882a593Smuzhiyun #include <trace/hooks/gic_v3.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <linux/irqchip.h>
27*4882a593Smuzhiyun #include <linux/irqchip/arm-gic-common.h>
28*4882a593Smuzhiyun #include <linux/irqchip/arm-gic-v3.h>
29*4882a593Smuzhiyun #include <linux/irqchip/irq-partition-percpu.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <asm/cputype.h>
32*4882a593Smuzhiyun #include <asm/exception.h>
33*4882a593Smuzhiyun #include <asm/smp_plat.h>
34*4882a593Smuzhiyun #include <asm/virt.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include <trace/hooks/gic.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "irq-gic-common.h"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define GICD_INT_NMI_PRI (GICD_INT_DEF_PRI & ~0x80)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define FLAGS_WORKAROUND_GICR_WAKER_MSM8996 (1ULL << 0)
43*4882a593Smuzhiyun #define FLAGS_WORKAROUND_CAVIUM_ERRATUM_38539 (1ULL << 1)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define GIC_IRQ_TYPE_PARTITION (GIC_IRQ_TYPE_LPI + 1)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct redist_region {
48*4882a593Smuzhiyun void __iomem *redist_base;
49*4882a593Smuzhiyun phys_addr_t phys_base;
50*4882a593Smuzhiyun bool single_redist;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static struct gic_chip_data gic_data __read_mostly;
54*4882a593Smuzhiyun static DEFINE_STATIC_KEY_TRUE(supports_deactivate_key);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define GIC_ID_NR (1U << GICD_TYPER_ID_BITS(gic_data.rdists.gicd_typer))
57*4882a593Smuzhiyun #define GIC_LINE_NR min(GICD_TYPER_SPIS(gic_data.rdists.gicd_typer), 1020U)
58*4882a593Smuzhiyun #define GIC_ESPI_NR GICD_TYPER_ESPIS(gic_data.rdists.gicd_typer)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * The behaviours of RPR and PMR registers differ depending on the value of
62*4882a593Smuzhiyun * SCR_EL3.FIQ, and the behaviour of non-secure priority registers of the
63*4882a593Smuzhiyun * distributor and redistributors depends on whether security is enabled in the
64*4882a593Smuzhiyun * GIC.
65*4882a593Smuzhiyun *
66*4882a593Smuzhiyun * When security is enabled, non-secure priority values from the (re)distributor
67*4882a593Smuzhiyun * are presented to the GIC CPUIF as follow:
68*4882a593Smuzhiyun * (GIC_(R)DIST_PRI[irq] >> 1) | 0x80;
69*4882a593Smuzhiyun *
70*4882a593Smuzhiyun * If SCR_EL3.FIQ == 1, the values writen to/read from PMR and RPR at non-secure
71*4882a593Smuzhiyun * EL1 are subject to a similar operation thus matching the priorities presented
72*4882a593Smuzhiyun * from the (re)distributor when security is enabled. When SCR_EL3.FIQ == 0,
73*4882a593Smuzhiyun * these values are unchanched by the GIC.
74*4882a593Smuzhiyun *
75*4882a593Smuzhiyun * see GICv3/GICv4 Architecture Specification (IHI0069D):
76*4882a593Smuzhiyun * - section 4.8.1 Non-secure accesses to register fields for Secure interrupt
77*4882a593Smuzhiyun * priorities.
78*4882a593Smuzhiyun * - Figure 4-7 Secure read of the priority field for a Non-secure Group 1
79*4882a593Smuzhiyun * interrupt.
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun static DEFINE_STATIC_KEY_FALSE(supports_pseudo_nmis);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * Global static key controlling whether an update to PMR allowing more
85*4882a593Smuzhiyun * interrupts requires to be propagated to the redistributor (DSB SY).
86*4882a593Smuzhiyun * And this needs to be exported for modules to be able to enable
87*4882a593Smuzhiyun * interrupts...
88*4882a593Smuzhiyun */
89*4882a593Smuzhiyun DEFINE_STATIC_KEY_FALSE(gic_pmr_sync);
90*4882a593Smuzhiyun EXPORT_SYMBOL(gic_pmr_sync);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun DEFINE_STATIC_KEY_FALSE(gic_nonsecure_priorities);
93*4882a593Smuzhiyun EXPORT_SYMBOL(gic_nonsecure_priorities);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun * When the Non-secure world has access to group 0 interrupts (as a
97*4882a593Smuzhiyun * consequence of SCR_EL3.FIQ == 0), reading the ICC_RPR_EL1 register will
98*4882a593Smuzhiyun * return the Distributor's view of the interrupt priority.
99*4882a593Smuzhiyun *
100*4882a593Smuzhiyun * When GIC security is enabled (GICD_CTLR.DS == 0), the interrupt priority
101*4882a593Smuzhiyun * written by software is moved to the Non-secure range by the Distributor.
102*4882a593Smuzhiyun *
103*4882a593Smuzhiyun * If both are true (which is when gic_nonsecure_priorities gets enabled),
104*4882a593Smuzhiyun * we need to shift down the priority programmed by software to match it
105*4882a593Smuzhiyun * against the value returned by ICC_RPR_EL1.
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun #define GICD_INT_RPR_PRI(priority) \
108*4882a593Smuzhiyun ({ \
109*4882a593Smuzhiyun u32 __priority = (priority); \
110*4882a593Smuzhiyun if (static_branch_unlikely(&gic_nonsecure_priorities)) \
111*4882a593Smuzhiyun __priority = 0x80 | (__priority >> 1); \
112*4882a593Smuzhiyun \
113*4882a593Smuzhiyun __priority; \
114*4882a593Smuzhiyun })
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* ppi_nmi_refs[n] == number of cpus having ppi[n + 16] set as NMI */
117*4882a593Smuzhiyun static refcount_t *ppi_nmi_refs;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static struct gic_kvm_info gic_v3_kvm_info;
120*4882a593Smuzhiyun static DEFINE_PER_CPU(bool, has_rss);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define MPIDR_RS(mpidr) (((mpidr) & 0xF0UL) >> 4)
123*4882a593Smuzhiyun #define gic_data_rdist() (this_cpu_ptr(gic_data.rdists.rdist))
124*4882a593Smuzhiyun #define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
125*4882a593Smuzhiyun #define gic_data_rdist_sgi_base() (gic_data_rdist_rd_base() + SZ_64K)
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Our default, arbitrary priority value. Linux only uses one anyway. */
128*4882a593Smuzhiyun #define DEFAULT_PMR_VALUE 0xf0
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun enum gic_intid_range {
131*4882a593Smuzhiyun SGI_RANGE,
132*4882a593Smuzhiyun PPI_RANGE,
133*4882a593Smuzhiyun SPI_RANGE,
134*4882a593Smuzhiyun EPPI_RANGE,
135*4882a593Smuzhiyun ESPI_RANGE,
136*4882a593Smuzhiyun LPI_RANGE,
137*4882a593Smuzhiyun __INVALID_RANGE__
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
__get_intid_range(irq_hw_number_t hwirq)140*4882a593Smuzhiyun static enum gic_intid_range __get_intid_range(irq_hw_number_t hwirq)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun switch (hwirq) {
143*4882a593Smuzhiyun case 0 ... 15:
144*4882a593Smuzhiyun return SGI_RANGE;
145*4882a593Smuzhiyun case 16 ... 31:
146*4882a593Smuzhiyun return PPI_RANGE;
147*4882a593Smuzhiyun case 32 ... 1019:
148*4882a593Smuzhiyun return SPI_RANGE;
149*4882a593Smuzhiyun case EPPI_BASE_INTID ... (EPPI_BASE_INTID + 63):
150*4882a593Smuzhiyun return EPPI_RANGE;
151*4882a593Smuzhiyun case ESPI_BASE_INTID ... (ESPI_BASE_INTID + 1023):
152*4882a593Smuzhiyun return ESPI_RANGE;
153*4882a593Smuzhiyun case 8192 ... GENMASK(23, 0):
154*4882a593Smuzhiyun return LPI_RANGE;
155*4882a593Smuzhiyun default:
156*4882a593Smuzhiyun return __INVALID_RANGE__;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
get_intid_range(struct irq_data * d)160*4882a593Smuzhiyun static enum gic_intid_range get_intid_range(struct irq_data *d)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun return __get_intid_range(d->hwirq);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
gic_irq(struct irq_data * d)165*4882a593Smuzhiyun static inline unsigned int gic_irq(struct irq_data *d)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun return d->hwirq;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
gic_irq_in_rdist(struct irq_data * d)170*4882a593Smuzhiyun static inline bool gic_irq_in_rdist(struct irq_data *d)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun switch (get_intid_range(d)) {
173*4882a593Smuzhiyun case SGI_RANGE:
174*4882a593Smuzhiyun case PPI_RANGE:
175*4882a593Smuzhiyun case EPPI_RANGE:
176*4882a593Smuzhiyun return true;
177*4882a593Smuzhiyun default:
178*4882a593Smuzhiyun return false;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
gic_dist_base(struct irq_data * d)182*4882a593Smuzhiyun static inline void __iomem *gic_dist_base(struct irq_data *d)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun switch (get_intid_range(d)) {
185*4882a593Smuzhiyun case SGI_RANGE:
186*4882a593Smuzhiyun case PPI_RANGE:
187*4882a593Smuzhiyun case EPPI_RANGE:
188*4882a593Smuzhiyun /* SGI+PPI -> SGI_base for this CPU */
189*4882a593Smuzhiyun return gic_data_rdist_sgi_base();
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun case SPI_RANGE:
192*4882a593Smuzhiyun case ESPI_RANGE:
193*4882a593Smuzhiyun /* SPI -> dist_base */
194*4882a593Smuzhiyun return gic_data.dist_base;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun default:
197*4882a593Smuzhiyun return NULL;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
gic_do_wait_for_rwp(void __iomem * base,u32 bit)201*4882a593Smuzhiyun static void gic_do_wait_for_rwp(void __iomem *base, u32 bit)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun u32 count = 1000000; /* 1s! */
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun while (readl_relaxed(base + GICD_CTLR) & bit) {
206*4882a593Smuzhiyun count--;
207*4882a593Smuzhiyun if (!count) {
208*4882a593Smuzhiyun pr_err_ratelimited("RWP timeout, gone fishing\n");
209*4882a593Smuzhiyun return;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun cpu_relax();
212*4882a593Smuzhiyun udelay(1);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* Wait for completion of a distributor change */
gic_dist_wait_for_rwp(void)217*4882a593Smuzhiyun static void gic_dist_wait_for_rwp(void)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun gic_do_wait_for_rwp(gic_data.dist_base, GICD_CTLR_RWP);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* Wait for completion of a redistributor change */
gic_redist_wait_for_rwp(void)223*4882a593Smuzhiyun static void gic_redist_wait_for_rwp(void)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun gic_do_wait_for_rwp(gic_data_rdist_rd_base(), GICR_CTLR_RWP);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #ifdef CONFIG_ARM64
229*4882a593Smuzhiyun
gic_read_iar(void)230*4882a593Smuzhiyun static u64 __maybe_unused gic_read_iar(void)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_23154))
233*4882a593Smuzhiyun return gic_read_iar_cavium_thunderx();
234*4882a593Smuzhiyun else
235*4882a593Smuzhiyun return gic_read_iar_common();
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun
gic_enable_redist(bool enable)239*4882a593Smuzhiyun static void gic_enable_redist(bool enable)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun void __iomem *rbase;
242*4882a593Smuzhiyun u32 count = 1000000; /* 1s! */
243*4882a593Smuzhiyun u32 val;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (gic_data.flags & FLAGS_WORKAROUND_GICR_WAKER_MSM8996)
246*4882a593Smuzhiyun return;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun rbase = gic_data_rdist_rd_base();
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun val = readl_relaxed(rbase + GICR_WAKER);
251*4882a593Smuzhiyun if (enable)
252*4882a593Smuzhiyun /* Wake up this CPU redistributor */
253*4882a593Smuzhiyun val &= ~GICR_WAKER_ProcessorSleep;
254*4882a593Smuzhiyun else
255*4882a593Smuzhiyun val |= GICR_WAKER_ProcessorSleep;
256*4882a593Smuzhiyun writel_relaxed(val, rbase + GICR_WAKER);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (!enable) { /* Check that GICR_WAKER is writeable */
259*4882a593Smuzhiyun val = readl_relaxed(rbase + GICR_WAKER);
260*4882a593Smuzhiyun if (!(val & GICR_WAKER_ProcessorSleep))
261*4882a593Smuzhiyun return; /* No PM support in this redistributor */
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun while (--count) {
265*4882a593Smuzhiyun val = readl_relaxed(rbase + GICR_WAKER);
266*4882a593Smuzhiyun if (enable ^ (bool)(val & GICR_WAKER_ChildrenAsleep))
267*4882a593Smuzhiyun break;
268*4882a593Smuzhiyun cpu_relax();
269*4882a593Smuzhiyun udelay(1);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun if (!count)
272*4882a593Smuzhiyun pr_err_ratelimited("redistributor failed to %s...\n",
273*4882a593Smuzhiyun enable ? "wakeup" : "sleep");
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /*
277*4882a593Smuzhiyun * Routines to disable, enable, EOI and route interrupts
278*4882a593Smuzhiyun */
convert_offset_index(struct irq_data * d,u32 offset,u32 * index)279*4882a593Smuzhiyun static u32 convert_offset_index(struct irq_data *d, u32 offset, u32 *index)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun switch (get_intid_range(d)) {
282*4882a593Smuzhiyun case SGI_RANGE:
283*4882a593Smuzhiyun case PPI_RANGE:
284*4882a593Smuzhiyun case SPI_RANGE:
285*4882a593Smuzhiyun *index = d->hwirq;
286*4882a593Smuzhiyun return offset;
287*4882a593Smuzhiyun case EPPI_RANGE:
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun * Contrary to the ESPI range, the EPPI range is contiguous
290*4882a593Smuzhiyun * to the PPI range in the registers, so let's adjust the
291*4882a593Smuzhiyun * displacement accordingly. Consistency is overrated.
292*4882a593Smuzhiyun */
293*4882a593Smuzhiyun *index = d->hwirq - EPPI_BASE_INTID + 32;
294*4882a593Smuzhiyun return offset;
295*4882a593Smuzhiyun case ESPI_RANGE:
296*4882a593Smuzhiyun *index = d->hwirq - ESPI_BASE_INTID;
297*4882a593Smuzhiyun switch (offset) {
298*4882a593Smuzhiyun case GICD_ISENABLER:
299*4882a593Smuzhiyun return GICD_ISENABLERnE;
300*4882a593Smuzhiyun case GICD_ICENABLER:
301*4882a593Smuzhiyun return GICD_ICENABLERnE;
302*4882a593Smuzhiyun case GICD_ISPENDR:
303*4882a593Smuzhiyun return GICD_ISPENDRnE;
304*4882a593Smuzhiyun case GICD_ICPENDR:
305*4882a593Smuzhiyun return GICD_ICPENDRnE;
306*4882a593Smuzhiyun case GICD_ISACTIVER:
307*4882a593Smuzhiyun return GICD_ISACTIVERnE;
308*4882a593Smuzhiyun case GICD_ICACTIVER:
309*4882a593Smuzhiyun return GICD_ICACTIVERnE;
310*4882a593Smuzhiyun case GICD_IPRIORITYR:
311*4882a593Smuzhiyun return GICD_IPRIORITYRnE;
312*4882a593Smuzhiyun case GICD_ICFGR:
313*4882a593Smuzhiyun return GICD_ICFGRnE;
314*4882a593Smuzhiyun case GICD_IROUTER:
315*4882a593Smuzhiyun return GICD_IROUTERnE;
316*4882a593Smuzhiyun default:
317*4882a593Smuzhiyun break;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun default:
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun WARN_ON(1);
325*4882a593Smuzhiyun *index = d->hwirq;
326*4882a593Smuzhiyun return offset;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
gic_peek_irq(struct irq_data * d,u32 offset)329*4882a593Smuzhiyun static int gic_peek_irq(struct irq_data *d, u32 offset)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun void __iomem *base;
332*4882a593Smuzhiyun u32 index, mask;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun offset = convert_offset_index(d, offset, &index);
335*4882a593Smuzhiyun mask = 1 << (index % 32);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (gic_irq_in_rdist(d))
338*4882a593Smuzhiyun base = gic_data_rdist_sgi_base();
339*4882a593Smuzhiyun else
340*4882a593Smuzhiyun base = gic_data.dist_base;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return !!(readl_relaxed(base + offset + (index / 32) * 4) & mask);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
gic_poke_irq(struct irq_data * d,u32 offset)345*4882a593Smuzhiyun static void gic_poke_irq(struct irq_data *d, u32 offset)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun void (*rwp_wait)(void);
348*4882a593Smuzhiyun void __iomem *base;
349*4882a593Smuzhiyun u32 index, mask;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun offset = convert_offset_index(d, offset, &index);
352*4882a593Smuzhiyun mask = 1 << (index % 32);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (gic_irq_in_rdist(d)) {
355*4882a593Smuzhiyun base = gic_data_rdist_sgi_base();
356*4882a593Smuzhiyun rwp_wait = gic_redist_wait_for_rwp;
357*4882a593Smuzhiyun } else {
358*4882a593Smuzhiyun base = gic_data.dist_base;
359*4882a593Smuzhiyun rwp_wait = gic_dist_wait_for_rwp;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun writel_relaxed(mask, base + offset + (index / 32) * 4);
363*4882a593Smuzhiyun rwp_wait();
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
gic_mask_irq(struct irq_data * d)366*4882a593Smuzhiyun static void gic_mask_irq(struct irq_data *d)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun gic_poke_irq(d, GICD_ICENABLER);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
gic_eoimode1_mask_irq(struct irq_data * d)371*4882a593Smuzhiyun static void gic_eoimode1_mask_irq(struct irq_data *d)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun gic_mask_irq(d);
374*4882a593Smuzhiyun /*
375*4882a593Smuzhiyun * When masking a forwarded interrupt, make sure it is
376*4882a593Smuzhiyun * deactivated as well.
377*4882a593Smuzhiyun *
378*4882a593Smuzhiyun * This ensures that an interrupt that is getting
379*4882a593Smuzhiyun * disabled/masked will not get "stuck", because there is
380*4882a593Smuzhiyun * noone to deactivate it (guest is being terminated).
381*4882a593Smuzhiyun */
382*4882a593Smuzhiyun if (irqd_is_forwarded_to_vcpu(d))
383*4882a593Smuzhiyun gic_poke_irq(d, GICD_ICACTIVER);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
gic_unmask_irq(struct irq_data * d)386*4882a593Smuzhiyun static void gic_unmask_irq(struct irq_data *d)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun gic_poke_irq(d, GICD_ISENABLER);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
gic_supports_nmi(void)391*4882a593Smuzhiyun static inline bool gic_supports_nmi(void)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun return IS_ENABLED(CONFIG_ARM64_PSEUDO_NMI) &&
394*4882a593Smuzhiyun static_branch_likely(&supports_pseudo_nmis);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
gic_irq_set_irqchip_state(struct irq_data * d,enum irqchip_irq_state which,bool val)397*4882a593Smuzhiyun static int gic_irq_set_irqchip_state(struct irq_data *d,
398*4882a593Smuzhiyun enum irqchip_irq_state which, bool val)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun u32 reg;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (d->hwirq >= 8192) /* SGI/PPI/SPI only */
403*4882a593Smuzhiyun return -EINVAL;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun switch (which) {
406*4882a593Smuzhiyun case IRQCHIP_STATE_PENDING:
407*4882a593Smuzhiyun reg = val ? GICD_ISPENDR : GICD_ICPENDR;
408*4882a593Smuzhiyun break;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun case IRQCHIP_STATE_ACTIVE:
411*4882a593Smuzhiyun reg = val ? GICD_ISACTIVER : GICD_ICACTIVER;
412*4882a593Smuzhiyun break;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun case IRQCHIP_STATE_MASKED:
415*4882a593Smuzhiyun reg = val ? GICD_ICENABLER : GICD_ISENABLER;
416*4882a593Smuzhiyun break;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun default:
419*4882a593Smuzhiyun return -EINVAL;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun gic_poke_irq(d, reg);
423*4882a593Smuzhiyun return 0;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
gic_irq_get_irqchip_state(struct irq_data * d,enum irqchip_irq_state which,bool * val)426*4882a593Smuzhiyun static int gic_irq_get_irqchip_state(struct irq_data *d,
427*4882a593Smuzhiyun enum irqchip_irq_state which, bool *val)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun if (d->hwirq >= 8192) /* PPI/SPI only */
430*4882a593Smuzhiyun return -EINVAL;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun switch (which) {
433*4882a593Smuzhiyun case IRQCHIP_STATE_PENDING:
434*4882a593Smuzhiyun *val = gic_peek_irq(d, GICD_ISPENDR);
435*4882a593Smuzhiyun break;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun case IRQCHIP_STATE_ACTIVE:
438*4882a593Smuzhiyun *val = gic_peek_irq(d, GICD_ISACTIVER);
439*4882a593Smuzhiyun break;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun case IRQCHIP_STATE_MASKED:
442*4882a593Smuzhiyun *val = !gic_peek_irq(d, GICD_ISENABLER);
443*4882a593Smuzhiyun break;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun default:
446*4882a593Smuzhiyun return -EINVAL;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
gic_irq_set_prio(struct irq_data * d,u8 prio)452*4882a593Smuzhiyun static void gic_irq_set_prio(struct irq_data *d, u8 prio)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun void __iomem *base = gic_dist_base(d);
455*4882a593Smuzhiyun u32 offset, index;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun offset = convert_offset_index(d, GICD_IPRIORITYR, &index);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun writeb_relaxed(prio, base + offset + index);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
gic_get_ppi_index(struct irq_data * d)462*4882a593Smuzhiyun static u32 gic_get_ppi_index(struct irq_data *d)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun switch (get_intid_range(d)) {
465*4882a593Smuzhiyun case PPI_RANGE:
466*4882a593Smuzhiyun return d->hwirq - 16;
467*4882a593Smuzhiyun case EPPI_RANGE:
468*4882a593Smuzhiyun return d->hwirq - EPPI_BASE_INTID + 16;
469*4882a593Smuzhiyun default:
470*4882a593Smuzhiyun unreachable();
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
gic_irq_nmi_setup(struct irq_data * d)474*4882a593Smuzhiyun static int gic_irq_nmi_setup(struct irq_data *d)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct irq_desc *desc = irq_to_desc(d->irq);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (!gic_supports_nmi())
479*4882a593Smuzhiyun return -EINVAL;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (gic_peek_irq(d, GICD_ISENABLER)) {
482*4882a593Smuzhiyun pr_err("Cannot set NMI property of enabled IRQ %u\n", d->irq);
483*4882a593Smuzhiyun return -EINVAL;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /*
487*4882a593Smuzhiyun * A secondary irq_chip should be in charge of LPI request,
488*4882a593Smuzhiyun * it should not be possible to get there
489*4882a593Smuzhiyun */
490*4882a593Smuzhiyun if (WARN_ON(gic_irq(d) >= 8192))
491*4882a593Smuzhiyun return -EINVAL;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* desc lock should already be held */
494*4882a593Smuzhiyun if (gic_irq_in_rdist(d)) {
495*4882a593Smuzhiyun u32 idx = gic_get_ppi_index(d);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* Setting up PPI as NMI, only switch handler for first NMI */
498*4882a593Smuzhiyun if (!refcount_inc_not_zero(&ppi_nmi_refs[idx])) {
499*4882a593Smuzhiyun refcount_set(&ppi_nmi_refs[idx], 1);
500*4882a593Smuzhiyun desc->handle_irq = handle_percpu_devid_fasteoi_nmi;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun } else {
503*4882a593Smuzhiyun desc->handle_irq = handle_fasteoi_nmi;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun gic_irq_set_prio(d, GICD_INT_NMI_PRI);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun return 0;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
gic_irq_nmi_teardown(struct irq_data * d)511*4882a593Smuzhiyun static void gic_irq_nmi_teardown(struct irq_data *d)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun struct irq_desc *desc = irq_to_desc(d->irq);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (WARN_ON(!gic_supports_nmi()))
516*4882a593Smuzhiyun return;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun if (gic_peek_irq(d, GICD_ISENABLER)) {
519*4882a593Smuzhiyun pr_err("Cannot set NMI property of enabled IRQ %u\n", d->irq);
520*4882a593Smuzhiyun return;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /*
524*4882a593Smuzhiyun * A secondary irq_chip should be in charge of LPI request,
525*4882a593Smuzhiyun * it should not be possible to get there
526*4882a593Smuzhiyun */
527*4882a593Smuzhiyun if (WARN_ON(gic_irq(d) >= 8192))
528*4882a593Smuzhiyun return;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* desc lock should already be held */
531*4882a593Smuzhiyun if (gic_irq_in_rdist(d)) {
532*4882a593Smuzhiyun u32 idx = gic_get_ppi_index(d);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* Tearing down NMI, only switch handler for last NMI */
535*4882a593Smuzhiyun if (refcount_dec_and_test(&ppi_nmi_refs[idx]))
536*4882a593Smuzhiyun desc->handle_irq = handle_percpu_devid_irq;
537*4882a593Smuzhiyun } else {
538*4882a593Smuzhiyun desc->handle_irq = handle_fasteoi_irq;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun gic_irq_set_prio(d, GICD_INT_DEF_PRI);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
gic_eoi_irq(struct irq_data * d)544*4882a593Smuzhiyun static void gic_eoi_irq(struct irq_data *d)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun gic_write_eoir(gic_irq(d));
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
gic_eoimode1_eoi_irq(struct irq_data * d)549*4882a593Smuzhiyun static void gic_eoimode1_eoi_irq(struct irq_data *d)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun /*
552*4882a593Smuzhiyun * No need to deactivate an LPI, or an interrupt that
553*4882a593Smuzhiyun * is is getting forwarded to a vcpu.
554*4882a593Smuzhiyun */
555*4882a593Smuzhiyun if (gic_irq(d) >= 8192 || irqd_is_forwarded_to_vcpu(d))
556*4882a593Smuzhiyun return;
557*4882a593Smuzhiyun gic_write_dir(gic_irq(d));
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
gic_set_type(struct irq_data * d,unsigned int type)560*4882a593Smuzhiyun static int gic_set_type(struct irq_data *d, unsigned int type)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun enum gic_intid_range range;
563*4882a593Smuzhiyun unsigned int irq = gic_irq(d);
564*4882a593Smuzhiyun void (*rwp_wait)(void);
565*4882a593Smuzhiyun void __iomem *base;
566*4882a593Smuzhiyun u32 offset, index;
567*4882a593Smuzhiyun int ret;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun range = get_intid_range(d);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* Interrupt configuration for SGIs can't be changed */
572*4882a593Smuzhiyun if (range == SGI_RANGE)
573*4882a593Smuzhiyun return type != IRQ_TYPE_EDGE_RISING ? -EINVAL : 0;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* SPIs have restrictions on the supported types */
576*4882a593Smuzhiyun if ((range == SPI_RANGE || range == ESPI_RANGE) &&
577*4882a593Smuzhiyun type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
578*4882a593Smuzhiyun return -EINVAL;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun if (gic_irq_in_rdist(d)) {
581*4882a593Smuzhiyun base = gic_data_rdist_sgi_base();
582*4882a593Smuzhiyun rwp_wait = gic_redist_wait_for_rwp;
583*4882a593Smuzhiyun } else {
584*4882a593Smuzhiyun base = gic_data.dist_base;
585*4882a593Smuzhiyun rwp_wait = gic_dist_wait_for_rwp;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun offset = convert_offset_index(d, GICD_ICFGR, &index);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun ret = gic_configure_irq(index, type, base + offset, rwp_wait);
591*4882a593Smuzhiyun if (ret && (range == PPI_RANGE || range == EPPI_RANGE)) {
592*4882a593Smuzhiyun /* Misconfigured PPIs are usually not fatal */
593*4882a593Smuzhiyun pr_warn("GIC: PPI INTID%d is secure or misconfigured\n", irq);
594*4882a593Smuzhiyun ret = 0;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return ret;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
gic_irq_set_vcpu_affinity(struct irq_data * d,void * vcpu)600*4882a593Smuzhiyun static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun if (get_intid_range(d) == SGI_RANGE)
603*4882a593Smuzhiyun return -EINVAL;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (vcpu)
606*4882a593Smuzhiyun irqd_set_forwarded_to_vcpu(d);
607*4882a593Smuzhiyun else
608*4882a593Smuzhiyun irqd_clr_forwarded_to_vcpu(d);
609*4882a593Smuzhiyun return 0;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
gic_mpidr_to_affinity(unsigned long mpidr)612*4882a593Smuzhiyun static u64 gic_mpidr_to_affinity(unsigned long mpidr)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun u64 aff;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun aff = ((u64)MPIDR_AFFINITY_LEVEL(mpidr, 3) << 32 |
617*4882a593Smuzhiyun MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
618*4882a593Smuzhiyun MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
619*4882a593Smuzhiyun MPIDR_AFFINITY_LEVEL(mpidr, 0));
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return aff;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
gic_deactivate_unhandled(u32 irqnr)624*4882a593Smuzhiyun static void gic_deactivate_unhandled(u32 irqnr)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun if (static_branch_likely(&supports_deactivate_key)) {
627*4882a593Smuzhiyun if (irqnr < 8192)
628*4882a593Smuzhiyun gic_write_dir(irqnr);
629*4882a593Smuzhiyun } else {
630*4882a593Smuzhiyun gic_write_eoir(irqnr);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
gic_handle_nmi(u32 irqnr,struct pt_regs * regs)634*4882a593Smuzhiyun static inline void gic_handle_nmi(u32 irqnr, struct pt_regs *regs)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun bool irqs_enabled = interrupts_enabled(regs);
637*4882a593Smuzhiyun int err;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun if (irqs_enabled)
640*4882a593Smuzhiyun nmi_enter();
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun if (static_branch_likely(&supports_deactivate_key))
643*4882a593Smuzhiyun gic_write_eoir(irqnr);
644*4882a593Smuzhiyun /*
645*4882a593Smuzhiyun * Leave the PSR.I bit set to prevent other NMIs to be
646*4882a593Smuzhiyun * received while handling this one.
647*4882a593Smuzhiyun * PSR.I will be restored when we ERET to the
648*4882a593Smuzhiyun * interrupted context.
649*4882a593Smuzhiyun */
650*4882a593Smuzhiyun err = handle_domain_nmi(gic_data.domain, irqnr, regs);
651*4882a593Smuzhiyun if (err)
652*4882a593Smuzhiyun gic_deactivate_unhandled(irqnr);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (irqs_enabled)
655*4882a593Smuzhiyun nmi_exit();
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
do_read_iar(struct pt_regs * regs)658*4882a593Smuzhiyun static u32 do_read_iar(struct pt_regs *regs)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun u32 iar;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun if (gic_supports_nmi() && unlikely(!interrupts_enabled(regs))) {
663*4882a593Smuzhiyun u64 pmr;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /*
666*4882a593Smuzhiyun * We were in a context with IRQs disabled. However, the
667*4882a593Smuzhiyun * entry code has set PMR to a value that allows any
668*4882a593Smuzhiyun * interrupt to be acknowledged, and not just NMIs. This can
669*4882a593Smuzhiyun * lead to surprising effects if the NMI has been retired in
670*4882a593Smuzhiyun * the meantime, and that there is an IRQ pending. The IRQ
671*4882a593Smuzhiyun * would then be taken in NMI context, something that nobody
672*4882a593Smuzhiyun * wants to debug twice.
673*4882a593Smuzhiyun *
674*4882a593Smuzhiyun * Until we sort this, drop PMR again to a level that will
675*4882a593Smuzhiyun * actually only allow NMIs before reading IAR, and then
676*4882a593Smuzhiyun * restore it to what it was.
677*4882a593Smuzhiyun */
678*4882a593Smuzhiyun pmr = gic_read_pmr();
679*4882a593Smuzhiyun gic_pmr_mask_irqs();
680*4882a593Smuzhiyun isb();
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun iar = gic_read_iar();
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun gic_write_pmr(pmr);
685*4882a593Smuzhiyun } else {
686*4882a593Smuzhiyun iar = gic_read_iar();
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun return iar;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
gic_handle_irq(struct pt_regs * regs)692*4882a593Smuzhiyun static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun u32 irqnr;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun irqnr = do_read_iar(regs);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* Check for special IDs first */
699*4882a593Smuzhiyun if ((irqnr >= 1020 && irqnr <= 1023))
700*4882a593Smuzhiyun return;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (gic_supports_nmi() &&
703*4882a593Smuzhiyun unlikely(gic_read_rpr() == GICD_INT_RPR_PRI(GICD_INT_NMI_PRI))) {
704*4882a593Smuzhiyun gic_handle_nmi(irqnr, regs);
705*4882a593Smuzhiyun return;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if (gic_prio_masking_enabled()) {
709*4882a593Smuzhiyun gic_pmr_mask_irqs();
710*4882a593Smuzhiyun gic_arch_enable_irqs();
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (static_branch_likely(&supports_deactivate_key))
714*4882a593Smuzhiyun gic_write_eoir(irqnr);
715*4882a593Smuzhiyun else
716*4882a593Smuzhiyun isb();
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun if (handle_domain_irq(gic_data.domain, irqnr, regs)) {
719*4882a593Smuzhiyun WARN_ONCE(true, "Unexpected interrupt received!\n");
720*4882a593Smuzhiyun log_abnormal_wakeup_reason("unexpected HW IRQ %u", irqnr);
721*4882a593Smuzhiyun gic_deactivate_unhandled(irqnr);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
gic_get_pribits(void)725*4882a593Smuzhiyun static u32 gic_get_pribits(void)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun u32 pribits;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun pribits = gic_read_ctlr();
730*4882a593Smuzhiyun pribits &= ICC_CTLR_EL1_PRI_BITS_MASK;
731*4882a593Smuzhiyun pribits >>= ICC_CTLR_EL1_PRI_BITS_SHIFT;
732*4882a593Smuzhiyun pribits++;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun return pribits;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
gic_has_group0(void)737*4882a593Smuzhiyun static bool gic_has_group0(void)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun u32 val;
740*4882a593Smuzhiyun u32 old_pmr;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun old_pmr = gic_read_pmr();
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /*
745*4882a593Smuzhiyun * Let's find out if Group0 is under control of EL3 or not by
746*4882a593Smuzhiyun * setting the highest possible, non-zero priority in PMR.
747*4882a593Smuzhiyun *
748*4882a593Smuzhiyun * If SCR_EL3.FIQ is set, the priority gets shifted down in
749*4882a593Smuzhiyun * order for the CPU interface to set bit 7, and keep the
750*4882a593Smuzhiyun * actual priority in the non-secure range. In the process, it
751*4882a593Smuzhiyun * looses the least significant bit and the actual priority
752*4882a593Smuzhiyun * becomes 0x80. Reading it back returns 0, indicating that
753*4882a593Smuzhiyun * we're don't have access to Group0.
754*4882a593Smuzhiyun */
755*4882a593Smuzhiyun gic_write_pmr(BIT(8 - gic_get_pribits()));
756*4882a593Smuzhiyun val = gic_read_pmr();
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun gic_write_pmr(old_pmr);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun return val != 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
gic_dist_init(void)763*4882a593Smuzhiyun static void __init gic_dist_init(void)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun unsigned int i;
766*4882a593Smuzhiyun u64 affinity;
767*4882a593Smuzhiyun void __iomem *base = gic_data.dist_base;
768*4882a593Smuzhiyun u32 val;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* Disable the distributor */
771*4882a593Smuzhiyun writel_relaxed(0, base + GICD_CTLR);
772*4882a593Smuzhiyun gic_dist_wait_for_rwp();
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /*
775*4882a593Smuzhiyun * Configure SPIs as non-secure Group-1. This will only matter
776*4882a593Smuzhiyun * if the GIC only has a single security state. This will not
777*4882a593Smuzhiyun * do the right thing if the kernel is running in secure mode,
778*4882a593Smuzhiyun * but that's not the intended use case anyway.
779*4882a593Smuzhiyun */
780*4882a593Smuzhiyun for (i = 32; i < GIC_LINE_NR; i += 32)
781*4882a593Smuzhiyun writel_relaxed(~0, base + GICD_IGROUPR + i / 8);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* Extended SPI range, not handled by the GICv2/GICv3 common code */
784*4882a593Smuzhiyun for (i = 0; i < GIC_ESPI_NR; i += 32) {
785*4882a593Smuzhiyun writel_relaxed(~0U, base + GICD_ICENABLERnE + i / 8);
786*4882a593Smuzhiyun writel_relaxed(~0U, base + GICD_ICACTIVERnE + i / 8);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun for (i = 0; i < GIC_ESPI_NR; i += 32)
790*4882a593Smuzhiyun writel_relaxed(~0U, base + GICD_IGROUPRnE + i / 8);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun for (i = 0; i < GIC_ESPI_NR; i += 16)
793*4882a593Smuzhiyun writel_relaxed(0, base + GICD_ICFGRnE + i / 4);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun for (i = 0; i < GIC_ESPI_NR; i += 4)
796*4882a593Smuzhiyun writel_relaxed(GICD_INT_DEF_PRI_X4, base + GICD_IPRIORITYRnE + i);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* Now do the common stuff, and wait for the distributor to drain */
799*4882a593Smuzhiyun gic_dist_config(base, GIC_LINE_NR, gic_dist_wait_for_rwp);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun val = GICD_CTLR_ARE_NS | GICD_CTLR_ENABLE_G1A | GICD_CTLR_ENABLE_G1;
802*4882a593Smuzhiyun if (gic_data.rdists.gicd_typer2 & GICD_TYPER2_nASSGIcap) {
803*4882a593Smuzhiyun pr_info("Enabling SGIs without active state\n");
804*4882a593Smuzhiyun val |= GICD_CTLR_nASSGIreq;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* Enable distributor with ARE, Group1 */
808*4882a593Smuzhiyun writel_relaxed(val, base + GICD_CTLR);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /*
811*4882a593Smuzhiyun * Set all global interrupts to the boot CPU only. ARE must be
812*4882a593Smuzhiyun * enabled.
813*4882a593Smuzhiyun */
814*4882a593Smuzhiyun affinity = gic_mpidr_to_affinity(cpu_logical_map(smp_processor_id()));
815*4882a593Smuzhiyun for (i = 32; i < GIC_LINE_NR; i++)
816*4882a593Smuzhiyun gic_write_irouter(affinity, base + GICD_IROUTER + i * 8);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun for (i = 0; i < GIC_ESPI_NR; i++)
819*4882a593Smuzhiyun gic_write_irouter(affinity, base + GICD_IROUTERnE + i * 8);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
gic_iterate_rdists(int (* fn)(struct redist_region *,void __iomem *))822*4882a593Smuzhiyun static int gic_iterate_rdists(int (*fn)(struct redist_region *, void __iomem *))
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun int ret = -ENODEV;
825*4882a593Smuzhiyun int i;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun for (i = 0; i < gic_data.nr_redist_regions; i++) {
828*4882a593Smuzhiyun void __iomem *ptr = gic_data.redist_regions[i].redist_base;
829*4882a593Smuzhiyun u64 typer;
830*4882a593Smuzhiyun u32 reg;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun reg = readl_relaxed(ptr + GICR_PIDR2) & GIC_PIDR2_ARCH_MASK;
833*4882a593Smuzhiyun if (reg != GIC_PIDR2_ARCH_GICv3 &&
834*4882a593Smuzhiyun reg != GIC_PIDR2_ARCH_GICv4) { /* We're in trouble... */
835*4882a593Smuzhiyun pr_warn("No redistributor present @%p\n", ptr);
836*4882a593Smuzhiyun break;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun do {
840*4882a593Smuzhiyun typer = gic_read_typer(ptr + GICR_TYPER);
841*4882a593Smuzhiyun ret = fn(gic_data.redist_regions + i, ptr);
842*4882a593Smuzhiyun if (!ret)
843*4882a593Smuzhiyun return 0;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun if (gic_data.redist_regions[i].single_redist)
846*4882a593Smuzhiyun break;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun if (gic_data.redist_stride) {
849*4882a593Smuzhiyun ptr += gic_data.redist_stride;
850*4882a593Smuzhiyun } else {
851*4882a593Smuzhiyun ptr += SZ_64K * 2; /* Skip RD_base + SGI_base */
852*4882a593Smuzhiyun if (typer & GICR_TYPER_VLPIS)
853*4882a593Smuzhiyun ptr += SZ_64K * 2; /* Skip VLPI_base + reserved page */
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun } while (!(typer & GICR_TYPER_LAST));
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun return ret ? -ENODEV : 0;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
__gic_populate_rdist(struct redist_region * region,void __iomem * ptr)861*4882a593Smuzhiyun static int __gic_populate_rdist(struct redist_region *region, void __iomem *ptr)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun unsigned long mpidr = cpu_logical_map(smp_processor_id());
864*4882a593Smuzhiyun u64 typer;
865*4882a593Smuzhiyun u32 aff;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /*
868*4882a593Smuzhiyun * Convert affinity to a 32bit value that can be matched to
869*4882a593Smuzhiyun * GICR_TYPER bits [63:32].
870*4882a593Smuzhiyun */
871*4882a593Smuzhiyun aff = (MPIDR_AFFINITY_LEVEL(mpidr, 3) << 24 |
872*4882a593Smuzhiyun MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
873*4882a593Smuzhiyun MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
874*4882a593Smuzhiyun MPIDR_AFFINITY_LEVEL(mpidr, 0));
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun typer = gic_read_typer(ptr + GICR_TYPER);
877*4882a593Smuzhiyun if ((typer >> 32) == aff) {
878*4882a593Smuzhiyun u64 offset = ptr - region->redist_base;
879*4882a593Smuzhiyun raw_spin_lock_init(&gic_data_rdist()->rd_lock);
880*4882a593Smuzhiyun gic_data_rdist_rd_base() = ptr;
881*4882a593Smuzhiyun gic_data_rdist()->phys_base = region->phys_base + offset;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun pr_info("CPU%d: found redistributor %lx region %d:%pa\n",
884*4882a593Smuzhiyun smp_processor_id(), mpidr,
885*4882a593Smuzhiyun (int)(region - gic_data.redist_regions),
886*4882a593Smuzhiyun &gic_data_rdist()->phys_base);
887*4882a593Smuzhiyun return 0;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /* Try next one */
891*4882a593Smuzhiyun return 1;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
gic_populate_rdist(void)894*4882a593Smuzhiyun static int gic_populate_rdist(void)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun if (gic_iterate_rdists(__gic_populate_rdist) == 0)
897*4882a593Smuzhiyun return 0;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /* We couldn't even deal with ourselves... */
900*4882a593Smuzhiyun WARN(true, "CPU%d: mpidr %lx has no re-distributor!\n",
901*4882a593Smuzhiyun smp_processor_id(),
902*4882a593Smuzhiyun (unsigned long)cpu_logical_map(smp_processor_id()));
903*4882a593Smuzhiyun return -ENODEV;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
__gic_update_rdist_properties(struct redist_region * region,void __iomem * ptr)906*4882a593Smuzhiyun static int __gic_update_rdist_properties(struct redist_region *region,
907*4882a593Smuzhiyun void __iomem *ptr)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun u64 typer = gic_read_typer(ptr + GICR_TYPER);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun /* Boot-time cleanip */
912*4882a593Smuzhiyun if ((typer & GICR_TYPER_VLPIS) && (typer & GICR_TYPER_RVPEID)) {
913*4882a593Smuzhiyun u64 val;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /* Deactivate any present vPE */
916*4882a593Smuzhiyun val = gicr_read_vpendbaser(ptr + SZ_128K + GICR_VPENDBASER);
917*4882a593Smuzhiyun if (val & GICR_VPENDBASER_Valid)
918*4882a593Smuzhiyun gicr_write_vpendbaser(GICR_VPENDBASER_PendingLast,
919*4882a593Smuzhiyun ptr + SZ_128K + GICR_VPENDBASER);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun /* Mark the VPE table as invalid */
922*4882a593Smuzhiyun val = gicr_read_vpropbaser(ptr + SZ_128K + GICR_VPROPBASER);
923*4882a593Smuzhiyun val &= ~GICR_VPROPBASER_4_1_VALID;
924*4882a593Smuzhiyun gicr_write_vpropbaser(val, ptr + SZ_128K + GICR_VPROPBASER);
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun gic_data.rdists.has_vlpis &= !!(typer & GICR_TYPER_VLPIS);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /* RVPEID implies some form of DirectLPI, no matter what the doc says... :-/ */
930*4882a593Smuzhiyun gic_data.rdists.has_rvpeid &= !!(typer & GICR_TYPER_RVPEID);
931*4882a593Smuzhiyun gic_data.rdists.has_direct_lpi &= (!!(typer & GICR_TYPER_DirectLPIS) |
932*4882a593Smuzhiyun gic_data.rdists.has_rvpeid);
933*4882a593Smuzhiyun gic_data.rdists.has_vpend_valid_dirty &= !!(typer & GICR_TYPER_DIRTY);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* Detect non-sensical configurations */
936*4882a593Smuzhiyun if (WARN_ON_ONCE(gic_data.rdists.has_rvpeid && !gic_data.rdists.has_vlpis)) {
937*4882a593Smuzhiyun gic_data.rdists.has_direct_lpi = false;
938*4882a593Smuzhiyun gic_data.rdists.has_vlpis = false;
939*4882a593Smuzhiyun gic_data.rdists.has_rvpeid = false;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun gic_data.ppi_nr = min(GICR_TYPER_NR_PPIS(typer), gic_data.ppi_nr);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun return 1;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
gic_update_rdist_properties(void)947*4882a593Smuzhiyun static void gic_update_rdist_properties(void)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun gic_data.ppi_nr = UINT_MAX;
950*4882a593Smuzhiyun gic_iterate_rdists(__gic_update_rdist_properties);
951*4882a593Smuzhiyun if (WARN_ON(gic_data.ppi_nr == UINT_MAX))
952*4882a593Smuzhiyun gic_data.ppi_nr = 0;
953*4882a593Smuzhiyun pr_info("%d PPIs implemented\n", gic_data.ppi_nr);
954*4882a593Smuzhiyun if (gic_data.rdists.has_vlpis)
955*4882a593Smuzhiyun pr_info("GICv4 features: %s%s%s\n",
956*4882a593Smuzhiyun gic_data.rdists.has_direct_lpi ? "DirectLPI " : "",
957*4882a593Smuzhiyun gic_data.rdists.has_rvpeid ? "RVPEID " : "",
958*4882a593Smuzhiyun gic_data.rdists.has_vpend_valid_dirty ? "Valid+Dirty " : "");
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Check whether it's single security state view */
gic_dist_security_disabled(void)962*4882a593Smuzhiyun static inline bool gic_dist_security_disabled(void)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun return readl_relaxed(gic_data.dist_base + GICD_CTLR) & GICD_CTLR_DS;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
gic_cpu_sys_reg_init(void)967*4882a593Smuzhiyun static void gic_cpu_sys_reg_init(void)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun int i, cpu = smp_processor_id();
970*4882a593Smuzhiyun u64 mpidr = cpu_logical_map(cpu);
971*4882a593Smuzhiyun u64 need_rss = MPIDR_RS(mpidr);
972*4882a593Smuzhiyun bool group0;
973*4882a593Smuzhiyun u32 pribits;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /*
976*4882a593Smuzhiyun * Need to check that the SRE bit has actually been set. If
977*4882a593Smuzhiyun * not, it means that SRE is disabled at EL2. We're going to
978*4882a593Smuzhiyun * die painfully, and there is nothing we can do about it.
979*4882a593Smuzhiyun *
980*4882a593Smuzhiyun * Kindly inform the luser.
981*4882a593Smuzhiyun */
982*4882a593Smuzhiyun if (!gic_enable_sre())
983*4882a593Smuzhiyun pr_err("GIC: unable to set SRE (disabled at EL2), panic ahead\n");
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun pribits = gic_get_pribits();
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun group0 = gic_has_group0();
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun /* Set priority mask register */
990*4882a593Smuzhiyun if (!gic_prio_masking_enabled()) {
991*4882a593Smuzhiyun write_gicreg(DEFAULT_PMR_VALUE, ICC_PMR_EL1);
992*4882a593Smuzhiyun } else if (gic_supports_nmi()) {
993*4882a593Smuzhiyun /*
994*4882a593Smuzhiyun * Mismatch configuration with boot CPU, the system is likely
995*4882a593Smuzhiyun * to die as interrupt masking will not work properly on all
996*4882a593Smuzhiyun * CPUs
997*4882a593Smuzhiyun *
998*4882a593Smuzhiyun * The boot CPU calls this function before enabling NMI support,
999*4882a593Smuzhiyun * and as a result we'll never see this warning in the boot path
1000*4882a593Smuzhiyun * for that CPU.
1001*4882a593Smuzhiyun */
1002*4882a593Smuzhiyun if (static_branch_unlikely(&gic_nonsecure_priorities))
1003*4882a593Smuzhiyun WARN_ON(!group0 || gic_dist_security_disabled());
1004*4882a593Smuzhiyun else
1005*4882a593Smuzhiyun WARN_ON(group0 && !gic_dist_security_disabled());
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun /*
1009*4882a593Smuzhiyun * Some firmwares hand over to the kernel with the BPR changed from
1010*4882a593Smuzhiyun * its reset value (and with a value large enough to prevent
1011*4882a593Smuzhiyun * any pre-emptive interrupts from working at all). Writing a zero
1012*4882a593Smuzhiyun * to BPR restores is reset value.
1013*4882a593Smuzhiyun */
1014*4882a593Smuzhiyun gic_write_bpr1(0);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun if (static_branch_likely(&supports_deactivate_key)) {
1017*4882a593Smuzhiyun /* EOI drops priority only (mode 1) */
1018*4882a593Smuzhiyun gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop);
1019*4882a593Smuzhiyun } else {
1020*4882a593Smuzhiyun /* EOI deactivates interrupt too (mode 0) */
1021*4882a593Smuzhiyun gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop_dir);
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /* Always whack Group0 before Group1 */
1025*4882a593Smuzhiyun if (group0) {
1026*4882a593Smuzhiyun switch(pribits) {
1027*4882a593Smuzhiyun case 8:
1028*4882a593Smuzhiyun case 7:
1029*4882a593Smuzhiyun write_gicreg(0, ICC_AP0R3_EL1);
1030*4882a593Smuzhiyun write_gicreg(0, ICC_AP0R2_EL1);
1031*4882a593Smuzhiyun fallthrough;
1032*4882a593Smuzhiyun case 6:
1033*4882a593Smuzhiyun write_gicreg(0, ICC_AP0R1_EL1);
1034*4882a593Smuzhiyun fallthrough;
1035*4882a593Smuzhiyun case 5:
1036*4882a593Smuzhiyun case 4:
1037*4882a593Smuzhiyun write_gicreg(0, ICC_AP0R0_EL1);
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun isb();
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun switch(pribits) {
1044*4882a593Smuzhiyun case 8:
1045*4882a593Smuzhiyun case 7:
1046*4882a593Smuzhiyun write_gicreg(0, ICC_AP1R3_EL1);
1047*4882a593Smuzhiyun write_gicreg(0, ICC_AP1R2_EL1);
1048*4882a593Smuzhiyun fallthrough;
1049*4882a593Smuzhiyun case 6:
1050*4882a593Smuzhiyun write_gicreg(0, ICC_AP1R1_EL1);
1051*4882a593Smuzhiyun fallthrough;
1052*4882a593Smuzhiyun case 5:
1053*4882a593Smuzhiyun case 4:
1054*4882a593Smuzhiyun write_gicreg(0, ICC_AP1R0_EL1);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun isb();
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* ... and let's hit the road... */
1060*4882a593Smuzhiyun gic_write_grpen1(1);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun /* Keep the RSS capability status in per_cpu variable */
1063*4882a593Smuzhiyun per_cpu(has_rss, cpu) = !!(gic_read_ctlr() & ICC_CTLR_EL1_RSS);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /* Check all the CPUs have capable of sending SGIs to other CPUs */
1066*4882a593Smuzhiyun for_each_online_cpu(i) {
1067*4882a593Smuzhiyun bool have_rss = per_cpu(has_rss, i) && per_cpu(has_rss, cpu);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun need_rss |= MPIDR_RS(cpu_logical_map(i));
1070*4882a593Smuzhiyun if (need_rss && (!have_rss))
1071*4882a593Smuzhiyun pr_crit("CPU%d (%lx) can't SGI CPU%d (%lx), no RSS\n",
1072*4882a593Smuzhiyun cpu, (unsigned long)mpidr,
1073*4882a593Smuzhiyun i, (unsigned long)cpu_logical_map(i));
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /**
1077*4882a593Smuzhiyun * GIC spec says, when ICC_CTLR_EL1.RSS==1 and GICD_TYPER.RSS==0,
1078*4882a593Smuzhiyun * writing ICC_ASGI1R_EL1 register with RS != 0 is a CONSTRAINED
1079*4882a593Smuzhiyun * UNPREDICTABLE choice of :
1080*4882a593Smuzhiyun * - The write is ignored.
1081*4882a593Smuzhiyun * - The RS field is treated as 0.
1082*4882a593Smuzhiyun */
1083*4882a593Smuzhiyun if (need_rss && (!gic_data.has_rss))
1084*4882a593Smuzhiyun pr_crit_once("RSS is required but GICD doesn't support it\n");
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun static bool gicv3_nolpi;
1088*4882a593Smuzhiyun
gicv3_nolpi_cfg(char * buf)1089*4882a593Smuzhiyun static int __init gicv3_nolpi_cfg(char *buf)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun return strtobool(buf, &gicv3_nolpi);
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun early_param("irqchip.gicv3_nolpi", gicv3_nolpi_cfg);
1094*4882a593Smuzhiyun
gic_dist_supports_lpis(void)1095*4882a593Smuzhiyun static int gic_dist_supports_lpis(void)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun return (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) &&
1098*4882a593Smuzhiyun !!(readl_relaxed(gic_data.dist_base + GICD_TYPER) & GICD_TYPER_LPIS) &&
1099*4882a593Smuzhiyun !gicv3_nolpi);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
gic_cpu_init(void)1102*4882a593Smuzhiyun static void gic_cpu_init(void)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun void __iomem *rbase;
1105*4882a593Smuzhiyun int i;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* Register ourselves with the rest of the world */
1108*4882a593Smuzhiyun if (gic_populate_rdist())
1109*4882a593Smuzhiyun return;
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun gic_enable_redist(true);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun WARN((gic_data.ppi_nr > 16 || GIC_ESPI_NR != 0) &&
1114*4882a593Smuzhiyun !(gic_read_ctlr() & ICC_CTLR_EL1_ExtRange),
1115*4882a593Smuzhiyun "Distributor has extended ranges, but CPU%d doesn't\n",
1116*4882a593Smuzhiyun smp_processor_id());
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun rbase = gic_data_rdist_sgi_base();
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* Configure SGIs/PPIs as non-secure Group-1 */
1121*4882a593Smuzhiyun for (i = 0; i < gic_data.ppi_nr + 16; i += 32)
1122*4882a593Smuzhiyun writel_relaxed(~0, rbase + GICR_IGROUPR0 + i / 8);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun gic_cpu_config(rbase, gic_data.ppi_nr + 16, gic_redist_wait_for_rwp);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* initialise system registers */
1127*4882a593Smuzhiyun gic_cpu_sys_reg_init();
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun #ifdef CONFIG_SMP
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun #define MPIDR_TO_SGI_RS(mpidr) (MPIDR_RS(mpidr) << ICC_SGI1R_RS_SHIFT)
1133*4882a593Smuzhiyun #define MPIDR_TO_SGI_CLUSTER_ID(mpidr) ((mpidr) & ~0xFUL)
1134*4882a593Smuzhiyun
gic_starting_cpu(unsigned int cpu)1135*4882a593Smuzhiyun static int gic_starting_cpu(unsigned int cpu)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun gic_cpu_init();
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun if (gic_dist_supports_lpis())
1140*4882a593Smuzhiyun its_cpu_init();
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun return 0;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
gic_compute_target_list(int * base_cpu,const struct cpumask * mask,unsigned long cluster_id)1145*4882a593Smuzhiyun static u16 gic_compute_target_list(int *base_cpu, const struct cpumask *mask,
1146*4882a593Smuzhiyun unsigned long cluster_id)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun int next_cpu, cpu = *base_cpu;
1149*4882a593Smuzhiyun unsigned long mpidr = cpu_logical_map(cpu);
1150*4882a593Smuzhiyun u16 tlist = 0;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun while (cpu < nr_cpu_ids) {
1153*4882a593Smuzhiyun tlist |= 1 << (mpidr & 0xf);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun next_cpu = cpumask_next(cpu, mask);
1156*4882a593Smuzhiyun if (next_cpu >= nr_cpu_ids)
1157*4882a593Smuzhiyun goto out;
1158*4882a593Smuzhiyun cpu = next_cpu;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun mpidr = cpu_logical_map(cpu);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun if (cluster_id != MPIDR_TO_SGI_CLUSTER_ID(mpidr)) {
1163*4882a593Smuzhiyun cpu--;
1164*4882a593Smuzhiyun goto out;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun out:
1168*4882a593Smuzhiyun *base_cpu = cpu;
1169*4882a593Smuzhiyun return tlist;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun #define MPIDR_TO_SGI_AFFINITY(cluster_id, level) \
1173*4882a593Smuzhiyun (MPIDR_AFFINITY_LEVEL(cluster_id, level) \
1174*4882a593Smuzhiyun << ICC_SGI1R_AFFINITY_## level ##_SHIFT)
1175*4882a593Smuzhiyun
gic_send_sgi(u64 cluster_id,u16 tlist,unsigned int irq)1176*4882a593Smuzhiyun static void gic_send_sgi(u64 cluster_id, u16 tlist, unsigned int irq)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun u64 val;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun val = (MPIDR_TO_SGI_AFFINITY(cluster_id, 3) |
1181*4882a593Smuzhiyun MPIDR_TO_SGI_AFFINITY(cluster_id, 2) |
1182*4882a593Smuzhiyun irq << ICC_SGI1R_SGI_ID_SHIFT |
1183*4882a593Smuzhiyun MPIDR_TO_SGI_AFFINITY(cluster_id, 1) |
1184*4882a593Smuzhiyun MPIDR_TO_SGI_RS(cluster_id) |
1185*4882a593Smuzhiyun tlist << ICC_SGI1R_TARGET_LIST_SHIFT);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun pr_devel("CPU%d: ICC_SGI1R_EL1 %llx\n", smp_processor_id(), val);
1188*4882a593Smuzhiyun gic_write_sgi1r(val);
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
gic_ipi_send_mask(struct irq_data * d,const struct cpumask * mask)1191*4882a593Smuzhiyun static void gic_ipi_send_mask(struct irq_data *d, const struct cpumask *mask)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun int cpu;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun if (WARN_ON(d->hwirq >= 16))
1196*4882a593Smuzhiyun return;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /*
1199*4882a593Smuzhiyun * Ensure that stores to Normal memory are visible to the
1200*4882a593Smuzhiyun * other CPUs before issuing the IPI.
1201*4882a593Smuzhiyun */
1202*4882a593Smuzhiyun wmb();
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun for_each_cpu(cpu, mask) {
1205*4882a593Smuzhiyun u64 cluster_id = MPIDR_TO_SGI_CLUSTER_ID(cpu_logical_map(cpu));
1206*4882a593Smuzhiyun u16 tlist;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun tlist = gic_compute_target_list(&cpu, mask, cluster_id);
1209*4882a593Smuzhiyun gic_send_sgi(cluster_id, tlist, d->hwirq);
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* Force the above writes to ICC_SGI1R_EL1 to be executed */
1213*4882a593Smuzhiyun isb();
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
gic_smp_init(void)1216*4882a593Smuzhiyun static void __init gic_smp_init(void)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun struct irq_fwspec sgi_fwspec = {
1219*4882a593Smuzhiyun .fwnode = gic_data.fwnode,
1220*4882a593Smuzhiyun .param_count = 1,
1221*4882a593Smuzhiyun };
1222*4882a593Smuzhiyun int base_sgi;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING,
1225*4882a593Smuzhiyun "irqchip/arm/gicv3:starting",
1226*4882a593Smuzhiyun gic_starting_cpu, NULL);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /* Register all 8 non-secure SGIs */
1229*4882a593Smuzhiyun base_sgi = __irq_domain_alloc_irqs(gic_data.domain, -1, 8,
1230*4882a593Smuzhiyun NUMA_NO_NODE, &sgi_fwspec,
1231*4882a593Smuzhiyun false, NULL);
1232*4882a593Smuzhiyun if (WARN_ON(base_sgi <= 0))
1233*4882a593Smuzhiyun return;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun set_smp_ipi_range(base_sgi, 8);
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
gic_set_affinity(struct irq_data * d,const struct cpumask * mask_val,bool force)1238*4882a593Smuzhiyun static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
1239*4882a593Smuzhiyun bool force)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun unsigned int cpu;
1242*4882a593Smuzhiyun u32 offset, index;
1243*4882a593Smuzhiyun void __iomem *reg;
1244*4882a593Smuzhiyun int enabled;
1245*4882a593Smuzhiyun u64 val;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun if (force)
1248*4882a593Smuzhiyun cpu = cpumask_first(mask_val);
1249*4882a593Smuzhiyun else
1250*4882a593Smuzhiyun cpu = cpumask_any_and(mask_val, cpu_online_mask);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun if (cpu >= nr_cpu_ids)
1253*4882a593Smuzhiyun return -EINVAL;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun if (gic_irq_in_rdist(d))
1256*4882a593Smuzhiyun return -EINVAL;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun /* If interrupt was enabled, disable it first */
1259*4882a593Smuzhiyun enabled = gic_peek_irq(d, GICD_ISENABLER);
1260*4882a593Smuzhiyun if (enabled)
1261*4882a593Smuzhiyun gic_mask_irq(d);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun offset = convert_offset_index(d, GICD_IROUTER, &index);
1264*4882a593Smuzhiyun reg = gic_dist_base(d) + offset + (index * 8);
1265*4882a593Smuzhiyun val = gic_mpidr_to_affinity(cpu_logical_map(cpu));
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun trace_android_rvh_gic_v3_set_affinity(d, mask_val, &val, force, gic_dist_base(d));
1268*4882a593Smuzhiyun gic_write_irouter(val, reg);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun /*
1271*4882a593Smuzhiyun * If the interrupt was enabled, enabled it again. Otherwise,
1272*4882a593Smuzhiyun * just wait for the distributor to have digested our changes.
1273*4882a593Smuzhiyun */
1274*4882a593Smuzhiyun if (enabled)
1275*4882a593Smuzhiyun gic_unmask_irq(d);
1276*4882a593Smuzhiyun else
1277*4882a593Smuzhiyun gic_dist_wait_for_rwp();
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun irq_data_update_effective_affinity(d, cpumask_of(cpu));
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun return IRQ_SET_MASK_OK_DONE;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun #else
1284*4882a593Smuzhiyun #define gic_set_affinity NULL
1285*4882a593Smuzhiyun #define gic_ipi_send_mask NULL
1286*4882a593Smuzhiyun #define gic_smp_init() do { } while(0)
1287*4882a593Smuzhiyun #endif
1288*4882a593Smuzhiyun
gic_retrigger(struct irq_data * data)1289*4882a593Smuzhiyun static int gic_retrigger(struct irq_data *data)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun return !gic_irq_set_irqchip_state(data, IRQCHIP_STATE_PENDING, true);
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun #ifdef CONFIG_CPU_PM
gic_cpu_pm_notifier(struct notifier_block * self,unsigned long cmd,void * v)1295*4882a593Smuzhiyun static int gic_cpu_pm_notifier(struct notifier_block *self,
1296*4882a593Smuzhiyun unsigned long cmd, void *v)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun if (cmd == CPU_PM_EXIT) {
1299*4882a593Smuzhiyun if (gic_dist_security_disabled())
1300*4882a593Smuzhiyun gic_enable_redist(true);
1301*4882a593Smuzhiyun gic_cpu_sys_reg_init();
1302*4882a593Smuzhiyun } else if (cmd == CPU_PM_ENTER && gic_dist_security_disabled()) {
1303*4882a593Smuzhiyun gic_write_grpen1(0);
1304*4882a593Smuzhiyun gic_enable_redist(false);
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun return NOTIFY_OK;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun static struct notifier_block gic_cpu_pm_notifier_block = {
1310*4882a593Smuzhiyun .notifier_call = gic_cpu_pm_notifier,
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun
gic_cpu_pm_init(void)1313*4882a593Smuzhiyun static void gic_cpu_pm_init(void)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun cpu_pm_register_notifier(&gic_cpu_pm_notifier_block);
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun #else
gic_cpu_pm_init(void)1319*4882a593Smuzhiyun static inline void gic_cpu_pm_init(void) { }
1320*4882a593Smuzhiyun #endif /* CONFIG_CPU_PM */
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun #ifdef CONFIG_PM
gic_resume(void)1323*4882a593Smuzhiyun void gic_resume(void)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun trace_android_vh_gic_resume(&gic_data);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(gic_resume);
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun static struct syscore_ops gic_syscore_ops = {
1330*4882a593Smuzhiyun .resume = gic_resume,
1331*4882a593Smuzhiyun };
1332*4882a593Smuzhiyun
gic_syscore_init(void)1333*4882a593Smuzhiyun static void gic_syscore_init(void)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun register_syscore_ops(&gic_syscore_ops);
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun #else
gic_syscore_init(void)1339*4882a593Smuzhiyun static inline void gic_syscore_init(void) { }
gic_resume(void)1340*4882a593Smuzhiyun void gic_resume(void) { }
1341*4882a593Smuzhiyun #endif
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun static struct irq_chip gic_chip = {
1345*4882a593Smuzhiyun .name = "GICv3",
1346*4882a593Smuzhiyun .irq_mask = gic_mask_irq,
1347*4882a593Smuzhiyun .irq_unmask = gic_unmask_irq,
1348*4882a593Smuzhiyun .irq_eoi = gic_eoi_irq,
1349*4882a593Smuzhiyun .irq_set_type = gic_set_type,
1350*4882a593Smuzhiyun .irq_set_affinity = gic_set_affinity,
1351*4882a593Smuzhiyun .irq_retrigger = gic_retrigger,
1352*4882a593Smuzhiyun .irq_get_irqchip_state = gic_irq_get_irqchip_state,
1353*4882a593Smuzhiyun .irq_set_irqchip_state = gic_irq_set_irqchip_state,
1354*4882a593Smuzhiyun .irq_nmi_setup = gic_irq_nmi_setup,
1355*4882a593Smuzhiyun .irq_nmi_teardown = gic_irq_nmi_teardown,
1356*4882a593Smuzhiyun .ipi_send_mask = gic_ipi_send_mask,
1357*4882a593Smuzhiyun .flags = IRQCHIP_SET_TYPE_MASKED |
1358*4882a593Smuzhiyun IRQCHIP_SKIP_SET_WAKE |
1359*4882a593Smuzhiyun IRQCHIP_MASK_ON_SUSPEND,
1360*4882a593Smuzhiyun };
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun static struct irq_chip gic_eoimode1_chip = {
1363*4882a593Smuzhiyun .name = "GICv3",
1364*4882a593Smuzhiyun .irq_mask = gic_eoimode1_mask_irq,
1365*4882a593Smuzhiyun .irq_unmask = gic_unmask_irq,
1366*4882a593Smuzhiyun .irq_eoi = gic_eoimode1_eoi_irq,
1367*4882a593Smuzhiyun .irq_set_type = gic_set_type,
1368*4882a593Smuzhiyun .irq_set_affinity = gic_set_affinity,
1369*4882a593Smuzhiyun .irq_retrigger = gic_retrigger,
1370*4882a593Smuzhiyun .irq_get_irqchip_state = gic_irq_get_irqchip_state,
1371*4882a593Smuzhiyun .irq_set_irqchip_state = gic_irq_set_irqchip_state,
1372*4882a593Smuzhiyun .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity,
1373*4882a593Smuzhiyun .irq_nmi_setup = gic_irq_nmi_setup,
1374*4882a593Smuzhiyun .irq_nmi_teardown = gic_irq_nmi_teardown,
1375*4882a593Smuzhiyun .ipi_send_mask = gic_ipi_send_mask,
1376*4882a593Smuzhiyun .flags = IRQCHIP_SET_TYPE_MASKED |
1377*4882a593Smuzhiyun IRQCHIP_SKIP_SET_WAKE |
1378*4882a593Smuzhiyun IRQCHIP_MASK_ON_SUSPEND,
1379*4882a593Smuzhiyun };
1380*4882a593Smuzhiyun
gic_irq_domain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hw)1381*4882a593Smuzhiyun static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
1382*4882a593Smuzhiyun irq_hw_number_t hw)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun struct irq_chip *chip = &gic_chip;
1385*4882a593Smuzhiyun struct irq_data *irqd = irq_desc_get_irq_data(irq_to_desc(irq));
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun if (static_branch_likely(&supports_deactivate_key))
1388*4882a593Smuzhiyun chip = &gic_eoimode1_chip;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun switch (__get_intid_range(hw)) {
1391*4882a593Smuzhiyun case SGI_RANGE:
1392*4882a593Smuzhiyun irq_set_percpu_devid(irq);
1393*4882a593Smuzhiyun irq_domain_set_info(d, irq, hw, chip, d->host_data,
1394*4882a593Smuzhiyun handle_percpu_devid_fasteoi_ipi,
1395*4882a593Smuzhiyun NULL, NULL);
1396*4882a593Smuzhiyun break;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun case PPI_RANGE:
1399*4882a593Smuzhiyun case EPPI_RANGE:
1400*4882a593Smuzhiyun irq_set_percpu_devid(irq);
1401*4882a593Smuzhiyun irq_domain_set_info(d, irq, hw, chip, d->host_data,
1402*4882a593Smuzhiyun handle_percpu_devid_irq, NULL, NULL);
1403*4882a593Smuzhiyun break;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun case SPI_RANGE:
1406*4882a593Smuzhiyun case ESPI_RANGE:
1407*4882a593Smuzhiyun irq_domain_set_info(d, irq, hw, chip, d->host_data,
1408*4882a593Smuzhiyun handle_fasteoi_irq, NULL, NULL);
1409*4882a593Smuzhiyun irq_set_probe(irq);
1410*4882a593Smuzhiyun irqd_set_single_target(irqd);
1411*4882a593Smuzhiyun break;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun case LPI_RANGE:
1414*4882a593Smuzhiyun if (!gic_dist_supports_lpis())
1415*4882a593Smuzhiyun return -EPERM;
1416*4882a593Smuzhiyun irq_domain_set_info(d, irq, hw, chip, d->host_data,
1417*4882a593Smuzhiyun handle_fasteoi_irq, NULL, NULL);
1418*4882a593Smuzhiyun break;
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun default:
1421*4882a593Smuzhiyun return -EPERM;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun /* Prevents SW retriggers which mess up the ACK/EOI ordering */
1425*4882a593Smuzhiyun irqd_set_handle_enforce_irqctx(irqd);
1426*4882a593Smuzhiyun return 0;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
gic_irq_domain_translate(struct irq_domain * d,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)1429*4882a593Smuzhiyun static int gic_irq_domain_translate(struct irq_domain *d,
1430*4882a593Smuzhiyun struct irq_fwspec *fwspec,
1431*4882a593Smuzhiyun unsigned long *hwirq,
1432*4882a593Smuzhiyun unsigned int *type)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun if (fwspec->param_count == 1 && fwspec->param[0] < 16) {
1435*4882a593Smuzhiyun *hwirq = fwspec->param[0];
1436*4882a593Smuzhiyun *type = IRQ_TYPE_EDGE_RISING;
1437*4882a593Smuzhiyun return 0;
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun if (is_of_node(fwspec->fwnode)) {
1441*4882a593Smuzhiyun if (fwspec->param_count < 3)
1442*4882a593Smuzhiyun return -EINVAL;
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun switch (fwspec->param[0]) {
1445*4882a593Smuzhiyun case 0: /* SPI */
1446*4882a593Smuzhiyun *hwirq = fwspec->param[1] + 32;
1447*4882a593Smuzhiyun break;
1448*4882a593Smuzhiyun case 1: /* PPI */
1449*4882a593Smuzhiyun *hwirq = fwspec->param[1] + 16;
1450*4882a593Smuzhiyun break;
1451*4882a593Smuzhiyun case 2: /* ESPI */
1452*4882a593Smuzhiyun *hwirq = fwspec->param[1] + ESPI_BASE_INTID;
1453*4882a593Smuzhiyun break;
1454*4882a593Smuzhiyun case 3: /* EPPI */
1455*4882a593Smuzhiyun *hwirq = fwspec->param[1] + EPPI_BASE_INTID;
1456*4882a593Smuzhiyun break;
1457*4882a593Smuzhiyun case GIC_IRQ_TYPE_LPI: /* LPI */
1458*4882a593Smuzhiyun *hwirq = fwspec->param[1];
1459*4882a593Smuzhiyun break;
1460*4882a593Smuzhiyun case GIC_IRQ_TYPE_PARTITION:
1461*4882a593Smuzhiyun *hwirq = fwspec->param[1];
1462*4882a593Smuzhiyun if (fwspec->param[1] >= 16)
1463*4882a593Smuzhiyun *hwirq += EPPI_BASE_INTID - 16;
1464*4882a593Smuzhiyun else
1465*4882a593Smuzhiyun *hwirq += 16;
1466*4882a593Smuzhiyun break;
1467*4882a593Smuzhiyun default:
1468*4882a593Smuzhiyun return -EINVAL;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /*
1474*4882a593Smuzhiyun * Make it clear that broken DTs are... broken.
1475*4882a593Smuzhiyun * Partitionned PPIs are an unfortunate exception.
1476*4882a593Smuzhiyun */
1477*4882a593Smuzhiyun WARN_ON(*type == IRQ_TYPE_NONE &&
1478*4882a593Smuzhiyun fwspec->param[0] != GIC_IRQ_TYPE_PARTITION);
1479*4882a593Smuzhiyun return 0;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun if (is_fwnode_irqchip(fwspec->fwnode)) {
1483*4882a593Smuzhiyun if(fwspec->param_count != 2)
1484*4882a593Smuzhiyun return -EINVAL;
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun if (fwspec->param[0] < 16) {
1487*4882a593Smuzhiyun pr_err(FW_BUG "Illegal GSI%d translation request\n",
1488*4882a593Smuzhiyun fwspec->param[0]);
1489*4882a593Smuzhiyun return -EINVAL;
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun *hwirq = fwspec->param[0];
1493*4882a593Smuzhiyun *type = fwspec->param[1];
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun WARN_ON(*type == IRQ_TYPE_NONE);
1496*4882a593Smuzhiyun return 0;
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun return -EINVAL;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
gic_irq_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * arg)1502*4882a593Smuzhiyun static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
1503*4882a593Smuzhiyun unsigned int nr_irqs, void *arg)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun int i, ret;
1506*4882a593Smuzhiyun irq_hw_number_t hwirq;
1507*4882a593Smuzhiyun unsigned int type = IRQ_TYPE_NONE;
1508*4882a593Smuzhiyun struct irq_fwspec *fwspec = arg;
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
1511*4882a593Smuzhiyun if (ret)
1512*4882a593Smuzhiyun return ret;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++) {
1515*4882a593Smuzhiyun ret = gic_irq_domain_map(domain, virq + i, hwirq + i);
1516*4882a593Smuzhiyun if (ret)
1517*4882a593Smuzhiyun return ret;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun return 0;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
gic_irq_domain_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)1523*4882a593Smuzhiyun static void gic_irq_domain_free(struct irq_domain *domain, unsigned int virq,
1524*4882a593Smuzhiyun unsigned int nr_irqs)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun int i;
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++) {
1529*4882a593Smuzhiyun struct irq_data *d = irq_domain_get_irq_data(domain, virq + i);
1530*4882a593Smuzhiyun irq_set_handler(virq + i, NULL);
1531*4882a593Smuzhiyun irq_domain_reset_irq_data(d);
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun
gic_irq_domain_select(struct irq_domain * d,struct irq_fwspec * fwspec,enum irq_domain_bus_token bus_token)1535*4882a593Smuzhiyun static int gic_irq_domain_select(struct irq_domain *d,
1536*4882a593Smuzhiyun struct irq_fwspec *fwspec,
1537*4882a593Smuzhiyun enum irq_domain_bus_token bus_token)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun /* Not for us */
1540*4882a593Smuzhiyun if (fwspec->fwnode != d->fwnode)
1541*4882a593Smuzhiyun return 0;
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun /* If this is not DT, then we have a single domain */
1544*4882a593Smuzhiyun if (!is_of_node(fwspec->fwnode))
1545*4882a593Smuzhiyun return 1;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun /*
1548*4882a593Smuzhiyun * If this is a PPI and we have a 4th (non-null) parameter,
1549*4882a593Smuzhiyun * then we need to match the partition domain.
1550*4882a593Smuzhiyun */
1551*4882a593Smuzhiyun if (fwspec->param_count >= 4 &&
1552*4882a593Smuzhiyun fwspec->param[0] == 1 && fwspec->param[3] != 0 &&
1553*4882a593Smuzhiyun gic_data.ppi_descs)
1554*4882a593Smuzhiyun return d == partition_get_domain(gic_data.ppi_descs[fwspec->param[1]]);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun return d == gic_data.domain;
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun static const struct irq_domain_ops gic_irq_domain_ops = {
1560*4882a593Smuzhiyun .translate = gic_irq_domain_translate,
1561*4882a593Smuzhiyun .alloc = gic_irq_domain_alloc,
1562*4882a593Smuzhiyun .free = gic_irq_domain_free,
1563*4882a593Smuzhiyun .select = gic_irq_domain_select,
1564*4882a593Smuzhiyun };
1565*4882a593Smuzhiyun
partition_domain_translate(struct irq_domain * d,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)1566*4882a593Smuzhiyun static int partition_domain_translate(struct irq_domain *d,
1567*4882a593Smuzhiyun struct irq_fwspec *fwspec,
1568*4882a593Smuzhiyun unsigned long *hwirq,
1569*4882a593Smuzhiyun unsigned int *type)
1570*4882a593Smuzhiyun {
1571*4882a593Smuzhiyun struct device_node *np;
1572*4882a593Smuzhiyun int ret;
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun if (!gic_data.ppi_descs)
1575*4882a593Smuzhiyun return -ENOMEM;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun np = of_find_node_by_phandle(fwspec->param[3]);
1578*4882a593Smuzhiyun if (WARN_ON(!np))
1579*4882a593Smuzhiyun return -EINVAL;
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun ret = partition_translate_id(gic_data.ppi_descs[fwspec->param[1]],
1582*4882a593Smuzhiyun of_node_to_fwnode(np));
1583*4882a593Smuzhiyun if (ret < 0)
1584*4882a593Smuzhiyun return ret;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun *hwirq = ret;
1587*4882a593Smuzhiyun *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun return 0;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun static const struct irq_domain_ops partition_domain_ops = {
1593*4882a593Smuzhiyun .translate = partition_domain_translate,
1594*4882a593Smuzhiyun .select = gic_irq_domain_select,
1595*4882a593Smuzhiyun };
1596*4882a593Smuzhiyun
gic_enable_quirk_msm8996(void * data)1597*4882a593Smuzhiyun static bool gic_enable_quirk_msm8996(void *data)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun struct gic_chip_data *d = data;
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun d->flags |= FLAGS_WORKAROUND_GICR_WAKER_MSM8996;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun return true;
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun
gic_enable_quirk_cavium_38539(void * data)1606*4882a593Smuzhiyun static bool gic_enable_quirk_cavium_38539(void *data)
1607*4882a593Smuzhiyun {
1608*4882a593Smuzhiyun struct gic_chip_data *d = data;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun d->flags |= FLAGS_WORKAROUND_CAVIUM_ERRATUM_38539;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun return true;
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun
gic_enable_quirk_hip06_07(void * data)1615*4882a593Smuzhiyun static bool gic_enable_quirk_hip06_07(void *data)
1616*4882a593Smuzhiyun {
1617*4882a593Smuzhiyun struct gic_chip_data *d = data;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun /*
1620*4882a593Smuzhiyun * HIP06 GICD_IIDR clashes with GIC-600 product number (despite
1621*4882a593Smuzhiyun * not being an actual ARM implementation). The saving grace is
1622*4882a593Smuzhiyun * that GIC-600 doesn't have ESPI, so nothing to do in that case.
1623*4882a593Smuzhiyun * HIP07 doesn't even have a proper IIDR, and still pretends to
1624*4882a593Smuzhiyun * have ESPI. In both cases, put them right.
1625*4882a593Smuzhiyun */
1626*4882a593Smuzhiyun if (d->rdists.gicd_typer & GICD_TYPER_ESPI) {
1627*4882a593Smuzhiyun /* Zero both ESPI and the RES0 field next to it... */
1628*4882a593Smuzhiyun d->rdists.gicd_typer &= ~GENMASK(9, 8);
1629*4882a593Smuzhiyun return true;
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun return false;
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun static const struct gic_quirk gic_quirks[] = {
1636*4882a593Smuzhiyun {
1637*4882a593Smuzhiyun .desc = "GICv3: Qualcomm MSM8996 broken firmware",
1638*4882a593Smuzhiyun .compatible = "qcom,msm8996-gic-v3",
1639*4882a593Smuzhiyun .init = gic_enable_quirk_msm8996,
1640*4882a593Smuzhiyun },
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun .desc = "GICv3: HIP06 erratum 161010803",
1643*4882a593Smuzhiyun .iidr = 0x0204043b,
1644*4882a593Smuzhiyun .mask = 0xffffffff,
1645*4882a593Smuzhiyun .init = gic_enable_quirk_hip06_07,
1646*4882a593Smuzhiyun },
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun .desc = "GICv3: HIP07 erratum 161010803",
1649*4882a593Smuzhiyun .iidr = 0x00000000,
1650*4882a593Smuzhiyun .mask = 0xffffffff,
1651*4882a593Smuzhiyun .init = gic_enable_quirk_hip06_07,
1652*4882a593Smuzhiyun },
1653*4882a593Smuzhiyun {
1654*4882a593Smuzhiyun /*
1655*4882a593Smuzhiyun * Reserved register accesses generate a Synchronous
1656*4882a593Smuzhiyun * External Abort. This erratum applies to:
1657*4882a593Smuzhiyun * - ThunderX: CN88xx
1658*4882a593Smuzhiyun * - OCTEON TX: CN83xx, CN81xx
1659*4882a593Smuzhiyun * - OCTEON TX2: CN93xx, CN96xx, CN98xx, CNF95xx*
1660*4882a593Smuzhiyun */
1661*4882a593Smuzhiyun .desc = "GICv3: Cavium erratum 38539",
1662*4882a593Smuzhiyun .iidr = 0xa000034c,
1663*4882a593Smuzhiyun .mask = 0xe8f00fff,
1664*4882a593Smuzhiyun .init = gic_enable_quirk_cavium_38539,
1665*4882a593Smuzhiyun },
1666*4882a593Smuzhiyun {
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun };
1669*4882a593Smuzhiyun
gic_enable_nmi_support(void)1670*4882a593Smuzhiyun static void gic_enable_nmi_support(void)
1671*4882a593Smuzhiyun {
1672*4882a593Smuzhiyun int i;
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun if (!gic_prio_masking_enabled())
1675*4882a593Smuzhiyun return;
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun ppi_nmi_refs = kcalloc(gic_data.ppi_nr, sizeof(*ppi_nmi_refs), GFP_KERNEL);
1678*4882a593Smuzhiyun if (!ppi_nmi_refs)
1679*4882a593Smuzhiyun return;
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun for (i = 0; i < gic_data.ppi_nr; i++)
1682*4882a593Smuzhiyun refcount_set(&ppi_nmi_refs[i], 0);
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun /*
1685*4882a593Smuzhiyun * Linux itself doesn't use 1:N distribution, so has no need to
1686*4882a593Smuzhiyun * set PMHE. The only reason to have it set is if EL3 requires it
1687*4882a593Smuzhiyun * (and we can't change it).
1688*4882a593Smuzhiyun */
1689*4882a593Smuzhiyun if (gic_read_ctlr() & ICC_CTLR_EL1_PMHE_MASK)
1690*4882a593Smuzhiyun static_branch_enable(&gic_pmr_sync);
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun pr_info("Pseudo-NMIs enabled using %s ICC_PMR_EL1 synchronisation\n",
1693*4882a593Smuzhiyun static_branch_unlikely(&gic_pmr_sync) ? "forced" : "relaxed");
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun /*
1696*4882a593Smuzhiyun * How priority values are used by the GIC depends on two things:
1697*4882a593Smuzhiyun * the security state of the GIC (controlled by the GICD_CTRL.DS bit)
1698*4882a593Smuzhiyun * and if Group 0 interrupts can be delivered to Linux in the non-secure
1699*4882a593Smuzhiyun * world as FIQs (controlled by the SCR_EL3.FIQ bit). These affect the
1700*4882a593Smuzhiyun * the ICC_PMR_EL1 register and the priority that software assigns to
1701*4882a593Smuzhiyun * interrupts:
1702*4882a593Smuzhiyun *
1703*4882a593Smuzhiyun * GICD_CTRL.DS | SCR_EL3.FIQ | ICC_PMR_EL1 | Group 1 priority
1704*4882a593Smuzhiyun * -----------------------------------------------------------
1705*4882a593Smuzhiyun * 1 | - | unchanged | unchanged
1706*4882a593Smuzhiyun * -----------------------------------------------------------
1707*4882a593Smuzhiyun * 0 | 1 | non-secure | non-secure
1708*4882a593Smuzhiyun * -----------------------------------------------------------
1709*4882a593Smuzhiyun * 0 | 0 | unchanged | non-secure
1710*4882a593Smuzhiyun *
1711*4882a593Smuzhiyun * where non-secure means that the value is right-shifted by one and the
1712*4882a593Smuzhiyun * MSB bit set, to make it fit in the non-secure priority range.
1713*4882a593Smuzhiyun *
1714*4882a593Smuzhiyun * In the first two cases, where ICC_PMR_EL1 and the interrupt priority
1715*4882a593Smuzhiyun * are both either modified or unchanged, we can use the same set of
1716*4882a593Smuzhiyun * priorities.
1717*4882a593Smuzhiyun *
1718*4882a593Smuzhiyun * In the last case, where only the interrupt priorities are modified to
1719*4882a593Smuzhiyun * be in the non-secure range, we use a different PMR value to mask IRQs
1720*4882a593Smuzhiyun * and the rest of the values that we use remain unchanged.
1721*4882a593Smuzhiyun */
1722*4882a593Smuzhiyun if (gic_has_group0() && !gic_dist_security_disabled())
1723*4882a593Smuzhiyun static_branch_enable(&gic_nonsecure_priorities);
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun static_branch_enable(&supports_pseudo_nmis);
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun if (static_branch_likely(&supports_deactivate_key))
1728*4882a593Smuzhiyun gic_eoimode1_chip.flags |= IRQCHIP_SUPPORTS_NMI;
1729*4882a593Smuzhiyun else
1730*4882a593Smuzhiyun gic_chip.flags |= IRQCHIP_SUPPORTS_NMI;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
gic_init_bases(void __iomem * dist_base,struct redist_region * rdist_regs,u32 nr_redist_regions,u64 redist_stride,struct fwnode_handle * handle)1733*4882a593Smuzhiyun static int __init gic_init_bases(void __iomem *dist_base,
1734*4882a593Smuzhiyun struct redist_region *rdist_regs,
1735*4882a593Smuzhiyun u32 nr_redist_regions,
1736*4882a593Smuzhiyun u64 redist_stride,
1737*4882a593Smuzhiyun struct fwnode_handle *handle)
1738*4882a593Smuzhiyun {
1739*4882a593Smuzhiyun u32 typer;
1740*4882a593Smuzhiyun int err;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun if (!is_hyp_mode_available())
1743*4882a593Smuzhiyun static_branch_disable(&supports_deactivate_key);
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun if (static_branch_likely(&supports_deactivate_key))
1746*4882a593Smuzhiyun pr_info("GIC: Using split EOI/Deactivate mode\n");
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun gic_data.fwnode = handle;
1749*4882a593Smuzhiyun gic_data.dist_base = dist_base;
1750*4882a593Smuzhiyun gic_data.redist_regions = rdist_regs;
1751*4882a593Smuzhiyun gic_data.nr_redist_regions = nr_redist_regions;
1752*4882a593Smuzhiyun gic_data.redist_stride = redist_stride;
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun /*
1755*4882a593Smuzhiyun * Find out how many interrupts are supported.
1756*4882a593Smuzhiyun */
1757*4882a593Smuzhiyun typer = readl_relaxed(gic_data.dist_base + GICD_TYPER);
1758*4882a593Smuzhiyun gic_data.rdists.gicd_typer = typer;
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun gic_enable_quirks(readl_relaxed(gic_data.dist_base + GICD_IIDR),
1761*4882a593Smuzhiyun gic_quirks, &gic_data);
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun pr_info("%d SPIs implemented\n", GIC_LINE_NR - 32);
1764*4882a593Smuzhiyun pr_info("%d Extended SPIs implemented\n", GIC_ESPI_NR);
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun /*
1767*4882a593Smuzhiyun * ThunderX1 explodes on reading GICD_TYPER2, in violation of the
1768*4882a593Smuzhiyun * architecture spec (which says that reserved registers are RES0).
1769*4882a593Smuzhiyun */
1770*4882a593Smuzhiyun if (!(gic_data.flags & FLAGS_WORKAROUND_CAVIUM_ERRATUM_38539))
1771*4882a593Smuzhiyun gic_data.rdists.gicd_typer2 = readl_relaxed(gic_data.dist_base + GICD_TYPER2);
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun gic_data.domain = irq_domain_create_tree(handle, &gic_irq_domain_ops,
1774*4882a593Smuzhiyun &gic_data);
1775*4882a593Smuzhiyun gic_data.rdists.rdist = alloc_percpu(typeof(*gic_data.rdists.rdist));
1776*4882a593Smuzhiyun gic_data.rdists.has_rvpeid = true;
1777*4882a593Smuzhiyun gic_data.rdists.has_vlpis = true;
1778*4882a593Smuzhiyun gic_data.rdists.has_direct_lpi = true;
1779*4882a593Smuzhiyun gic_data.rdists.has_vpend_valid_dirty = true;
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun if (WARN_ON(!gic_data.domain) || WARN_ON(!gic_data.rdists.rdist)) {
1782*4882a593Smuzhiyun err = -ENOMEM;
1783*4882a593Smuzhiyun goto out_free;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun irq_domain_update_bus_token(gic_data.domain, DOMAIN_BUS_WIRED);
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun gic_data.has_rss = !!(typer & GICD_TYPER_RSS);
1789*4882a593Smuzhiyun pr_info("Distributor has %sRange Selector support\n",
1790*4882a593Smuzhiyun gic_data.has_rss ? "" : "no ");
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun if (typer & GICD_TYPER_MBIS) {
1793*4882a593Smuzhiyun err = mbi_init(handle, gic_data.domain);
1794*4882a593Smuzhiyun if (err)
1795*4882a593Smuzhiyun pr_err("Failed to initialize MBIs\n");
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun set_handle_irq(gic_handle_irq);
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun gic_update_rdist_properties();
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun gic_dist_init();
1803*4882a593Smuzhiyun gic_cpu_init();
1804*4882a593Smuzhiyun gic_smp_init();
1805*4882a593Smuzhiyun gic_cpu_pm_init();
1806*4882a593Smuzhiyun gic_syscore_init();
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun if (gic_dist_supports_lpis()) {
1809*4882a593Smuzhiyun its_init(handle, &gic_data.rdists, gic_data.domain);
1810*4882a593Smuzhiyun its_cpu_init();
1811*4882a593Smuzhiyun } else {
1812*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1813*4882a593Smuzhiyun gicv2m_init(handle, gic_data.domain);
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun gic_enable_nmi_support();
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun return 0;
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun out_free:
1821*4882a593Smuzhiyun if (gic_data.domain)
1822*4882a593Smuzhiyun irq_domain_remove(gic_data.domain);
1823*4882a593Smuzhiyun free_percpu(gic_data.rdists.rdist);
1824*4882a593Smuzhiyun return err;
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun
gic_validate_dist_version(void __iomem * dist_base)1827*4882a593Smuzhiyun static int __init gic_validate_dist_version(void __iomem *dist_base)
1828*4882a593Smuzhiyun {
1829*4882a593Smuzhiyun u32 reg = readl_relaxed(dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun if (reg != GIC_PIDR2_ARCH_GICv3 && reg != GIC_PIDR2_ARCH_GICv4)
1832*4882a593Smuzhiyun return -ENODEV;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun return 0;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun /* Create all possible partitions at boot time */
gic_populate_ppi_partitions(struct device_node * gic_node)1838*4882a593Smuzhiyun static void __init gic_populate_ppi_partitions(struct device_node *gic_node)
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun struct device_node *parts_node, *child_part;
1841*4882a593Smuzhiyun int part_idx = 0, i;
1842*4882a593Smuzhiyun int nr_parts;
1843*4882a593Smuzhiyun struct partition_affinity *parts;
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun parts_node = of_get_child_by_name(gic_node, "ppi-partitions");
1846*4882a593Smuzhiyun if (!parts_node)
1847*4882a593Smuzhiyun return;
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun gic_data.ppi_descs = kcalloc(gic_data.ppi_nr, sizeof(*gic_data.ppi_descs), GFP_KERNEL);
1850*4882a593Smuzhiyun if (!gic_data.ppi_descs)
1851*4882a593Smuzhiyun goto out_put_node;
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun nr_parts = of_get_child_count(parts_node);
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun if (!nr_parts)
1856*4882a593Smuzhiyun goto out_put_node;
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun parts = kcalloc(nr_parts, sizeof(*parts), GFP_KERNEL);
1859*4882a593Smuzhiyun if (WARN_ON(!parts))
1860*4882a593Smuzhiyun goto out_put_node;
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun for_each_child_of_node(parts_node, child_part) {
1863*4882a593Smuzhiyun struct partition_affinity *part;
1864*4882a593Smuzhiyun int n;
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun part = &parts[part_idx];
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun part->partition_id = of_node_to_fwnode(child_part);
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun pr_info("GIC: PPI partition %pOFn[%d] { ",
1871*4882a593Smuzhiyun child_part, part_idx);
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun n = of_property_count_elems_of_size(child_part, "affinity",
1874*4882a593Smuzhiyun sizeof(u32));
1875*4882a593Smuzhiyun WARN_ON(n <= 0);
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun for (i = 0; i < n; i++) {
1878*4882a593Smuzhiyun int err, cpu;
1879*4882a593Smuzhiyun u32 cpu_phandle;
1880*4882a593Smuzhiyun struct device_node *cpu_node;
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun err = of_property_read_u32_index(child_part, "affinity",
1883*4882a593Smuzhiyun i, &cpu_phandle);
1884*4882a593Smuzhiyun if (WARN_ON(err))
1885*4882a593Smuzhiyun continue;
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun cpu_node = of_find_node_by_phandle(cpu_phandle);
1888*4882a593Smuzhiyun if (WARN_ON(!cpu_node))
1889*4882a593Smuzhiyun continue;
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun cpu = of_cpu_node_to_id(cpu_node);
1892*4882a593Smuzhiyun if (WARN_ON(cpu < 0)) {
1893*4882a593Smuzhiyun of_node_put(cpu_node);
1894*4882a593Smuzhiyun continue;
1895*4882a593Smuzhiyun }
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun pr_cont("%pOF[%d] ", cpu_node, cpu);
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun cpumask_set_cpu(cpu, &part->mask);
1900*4882a593Smuzhiyun of_node_put(cpu_node);
1901*4882a593Smuzhiyun }
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun pr_cont("}\n");
1904*4882a593Smuzhiyun part_idx++;
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun for (i = 0; i < gic_data.ppi_nr; i++) {
1908*4882a593Smuzhiyun unsigned int irq;
1909*4882a593Smuzhiyun struct partition_desc *desc;
1910*4882a593Smuzhiyun struct irq_fwspec ppi_fwspec = {
1911*4882a593Smuzhiyun .fwnode = gic_data.fwnode,
1912*4882a593Smuzhiyun .param_count = 3,
1913*4882a593Smuzhiyun .param = {
1914*4882a593Smuzhiyun [0] = GIC_IRQ_TYPE_PARTITION,
1915*4882a593Smuzhiyun [1] = i,
1916*4882a593Smuzhiyun [2] = IRQ_TYPE_NONE,
1917*4882a593Smuzhiyun },
1918*4882a593Smuzhiyun };
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun irq = irq_create_fwspec_mapping(&ppi_fwspec);
1921*4882a593Smuzhiyun if (WARN_ON(!irq))
1922*4882a593Smuzhiyun continue;
1923*4882a593Smuzhiyun desc = partition_create_desc(gic_data.fwnode, parts, nr_parts,
1924*4882a593Smuzhiyun irq, &partition_domain_ops);
1925*4882a593Smuzhiyun if (WARN_ON(!desc))
1926*4882a593Smuzhiyun continue;
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun gic_data.ppi_descs[i] = desc;
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun out_put_node:
1932*4882a593Smuzhiyun of_node_put(parts_node);
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun
gic_of_setup_kvm_info(struct device_node * node)1935*4882a593Smuzhiyun static void __init gic_of_setup_kvm_info(struct device_node *node)
1936*4882a593Smuzhiyun {
1937*4882a593Smuzhiyun int ret;
1938*4882a593Smuzhiyun struct resource r;
1939*4882a593Smuzhiyun u32 gicv_idx;
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun gic_v3_kvm_info.type = GIC_V3;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun gic_v3_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
1944*4882a593Smuzhiyun if (!gic_v3_kvm_info.maint_irq)
1945*4882a593Smuzhiyun return;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun if (of_property_read_u32(node, "#redistributor-regions",
1948*4882a593Smuzhiyun &gicv_idx))
1949*4882a593Smuzhiyun gicv_idx = 1;
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun gicv_idx += 3; /* Also skip GICD, GICC, GICH */
1952*4882a593Smuzhiyun ret = of_address_to_resource(node, gicv_idx, &r);
1953*4882a593Smuzhiyun if (!ret)
1954*4882a593Smuzhiyun gic_v3_kvm_info.vcpu = r;
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis;
1957*4882a593Smuzhiyun gic_v3_kvm_info.has_v4_1 = gic_data.rdists.has_rvpeid;
1958*4882a593Smuzhiyun gic_set_kvm_info(&gic_v3_kvm_info);
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun
gic_of_init(struct device_node * node,struct device_node * parent)1961*4882a593Smuzhiyun static int __init gic_of_init(struct device_node *node, struct device_node *parent)
1962*4882a593Smuzhiyun {
1963*4882a593Smuzhiyun void __iomem *dist_base;
1964*4882a593Smuzhiyun struct redist_region *rdist_regs;
1965*4882a593Smuzhiyun u64 redist_stride;
1966*4882a593Smuzhiyun u32 nr_redist_regions;
1967*4882a593Smuzhiyun int err, i;
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun dist_base = of_iomap(node, 0);
1970*4882a593Smuzhiyun if (!dist_base) {
1971*4882a593Smuzhiyun pr_err("%pOF: unable to map gic dist registers\n", node);
1972*4882a593Smuzhiyun return -ENXIO;
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun err = gic_validate_dist_version(dist_base);
1976*4882a593Smuzhiyun if (err) {
1977*4882a593Smuzhiyun pr_err("%pOF: no distributor detected, giving up\n", node);
1978*4882a593Smuzhiyun goto out_unmap_dist;
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun if (of_property_read_u32(node, "#redistributor-regions", &nr_redist_regions))
1982*4882a593Smuzhiyun nr_redist_regions = 1;
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun rdist_regs = kcalloc(nr_redist_regions, sizeof(*rdist_regs),
1985*4882a593Smuzhiyun GFP_KERNEL);
1986*4882a593Smuzhiyun if (!rdist_regs) {
1987*4882a593Smuzhiyun err = -ENOMEM;
1988*4882a593Smuzhiyun goto out_unmap_dist;
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun for (i = 0; i < nr_redist_regions; i++) {
1992*4882a593Smuzhiyun struct resource res;
1993*4882a593Smuzhiyun int ret;
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun ret = of_address_to_resource(node, 1 + i, &res);
1996*4882a593Smuzhiyun rdist_regs[i].redist_base = of_iomap(node, 1 + i);
1997*4882a593Smuzhiyun if (ret || !rdist_regs[i].redist_base) {
1998*4882a593Smuzhiyun pr_err("%pOF: couldn't map region %d\n", node, i);
1999*4882a593Smuzhiyun err = -ENODEV;
2000*4882a593Smuzhiyun goto out_unmap_rdist;
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun rdist_regs[i].phys_base = res.start;
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun if (of_property_read_u64(node, "redistributor-stride", &redist_stride))
2006*4882a593Smuzhiyun redist_stride = 0;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun gic_enable_of_quirks(node, gic_quirks, &gic_data);
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun err = gic_init_bases(dist_base, rdist_regs, nr_redist_regions,
2011*4882a593Smuzhiyun redist_stride, &node->fwnode);
2012*4882a593Smuzhiyun if (err)
2013*4882a593Smuzhiyun goto out_unmap_rdist;
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun gic_populate_ppi_partitions(node);
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun if (static_branch_likely(&supports_deactivate_key))
2018*4882a593Smuzhiyun gic_of_setup_kvm_info(node);
2019*4882a593Smuzhiyun return 0;
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun out_unmap_rdist:
2022*4882a593Smuzhiyun for (i = 0; i < nr_redist_regions; i++)
2023*4882a593Smuzhiyun if (rdist_regs[i].redist_base)
2024*4882a593Smuzhiyun iounmap(rdist_regs[i].redist_base);
2025*4882a593Smuzhiyun kfree(rdist_regs);
2026*4882a593Smuzhiyun out_unmap_dist:
2027*4882a593Smuzhiyun iounmap(dist_base);
2028*4882a593Smuzhiyun return err;
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun IRQCHIP_DECLARE(gic_v3, "arm,gic-v3", gic_of_init);
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun #ifdef CONFIG_ACPI
2034*4882a593Smuzhiyun static struct
2035*4882a593Smuzhiyun {
2036*4882a593Smuzhiyun void __iomem *dist_base;
2037*4882a593Smuzhiyun struct redist_region *redist_regs;
2038*4882a593Smuzhiyun u32 nr_redist_regions;
2039*4882a593Smuzhiyun bool single_redist;
2040*4882a593Smuzhiyun int enabled_rdists;
2041*4882a593Smuzhiyun u32 maint_irq;
2042*4882a593Smuzhiyun int maint_irq_mode;
2043*4882a593Smuzhiyun phys_addr_t vcpu_base;
2044*4882a593Smuzhiyun } acpi_data __initdata;
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun static void __init
gic_acpi_register_redist(phys_addr_t phys_base,void __iomem * redist_base)2047*4882a593Smuzhiyun gic_acpi_register_redist(phys_addr_t phys_base, void __iomem *redist_base)
2048*4882a593Smuzhiyun {
2049*4882a593Smuzhiyun static int count = 0;
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun acpi_data.redist_regs[count].phys_base = phys_base;
2052*4882a593Smuzhiyun acpi_data.redist_regs[count].redist_base = redist_base;
2053*4882a593Smuzhiyun acpi_data.redist_regs[count].single_redist = acpi_data.single_redist;
2054*4882a593Smuzhiyun count++;
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun static int __init
gic_acpi_parse_madt_redist(union acpi_subtable_headers * header,const unsigned long end)2058*4882a593Smuzhiyun gic_acpi_parse_madt_redist(union acpi_subtable_headers *header,
2059*4882a593Smuzhiyun const unsigned long end)
2060*4882a593Smuzhiyun {
2061*4882a593Smuzhiyun struct acpi_madt_generic_redistributor *redist =
2062*4882a593Smuzhiyun (struct acpi_madt_generic_redistributor *)header;
2063*4882a593Smuzhiyun void __iomem *redist_base;
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun redist_base = ioremap(redist->base_address, redist->length);
2066*4882a593Smuzhiyun if (!redist_base) {
2067*4882a593Smuzhiyun pr_err("Couldn't map GICR region @%llx\n", redist->base_address);
2068*4882a593Smuzhiyun return -ENOMEM;
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun gic_acpi_register_redist(redist->base_address, redist_base);
2072*4882a593Smuzhiyun return 0;
2073*4882a593Smuzhiyun }
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun static int __init
gic_acpi_parse_madt_gicc(union acpi_subtable_headers * header,const unsigned long end)2076*4882a593Smuzhiyun gic_acpi_parse_madt_gicc(union acpi_subtable_headers *header,
2077*4882a593Smuzhiyun const unsigned long end)
2078*4882a593Smuzhiyun {
2079*4882a593Smuzhiyun struct acpi_madt_generic_interrupt *gicc =
2080*4882a593Smuzhiyun (struct acpi_madt_generic_interrupt *)header;
2081*4882a593Smuzhiyun u32 reg = readl_relaxed(acpi_data.dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
2082*4882a593Smuzhiyun u32 size = reg == GIC_PIDR2_ARCH_GICv4 ? SZ_64K * 4 : SZ_64K * 2;
2083*4882a593Smuzhiyun void __iomem *redist_base;
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun /* GICC entry which has !ACPI_MADT_ENABLED is not unusable so skip */
2086*4882a593Smuzhiyun if (!(gicc->flags & ACPI_MADT_ENABLED))
2087*4882a593Smuzhiyun return 0;
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun redist_base = ioremap(gicc->gicr_base_address, size);
2090*4882a593Smuzhiyun if (!redist_base)
2091*4882a593Smuzhiyun return -ENOMEM;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun gic_acpi_register_redist(gicc->gicr_base_address, redist_base);
2094*4882a593Smuzhiyun return 0;
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun
gic_acpi_collect_gicr_base(void)2097*4882a593Smuzhiyun static int __init gic_acpi_collect_gicr_base(void)
2098*4882a593Smuzhiyun {
2099*4882a593Smuzhiyun acpi_tbl_entry_handler redist_parser;
2100*4882a593Smuzhiyun enum acpi_madt_type type;
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun if (acpi_data.single_redist) {
2103*4882a593Smuzhiyun type = ACPI_MADT_TYPE_GENERIC_INTERRUPT;
2104*4882a593Smuzhiyun redist_parser = gic_acpi_parse_madt_gicc;
2105*4882a593Smuzhiyun } else {
2106*4882a593Smuzhiyun type = ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR;
2107*4882a593Smuzhiyun redist_parser = gic_acpi_parse_madt_redist;
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun /* Collect redistributor base addresses in GICR entries */
2111*4882a593Smuzhiyun if (acpi_table_parse_madt(type, redist_parser, 0) > 0)
2112*4882a593Smuzhiyun return 0;
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun pr_info("No valid GICR entries exist\n");
2115*4882a593Smuzhiyun return -ENODEV;
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun
gic_acpi_match_gicr(union acpi_subtable_headers * header,const unsigned long end)2118*4882a593Smuzhiyun static int __init gic_acpi_match_gicr(union acpi_subtable_headers *header,
2119*4882a593Smuzhiyun const unsigned long end)
2120*4882a593Smuzhiyun {
2121*4882a593Smuzhiyun /* Subtable presence means that redist exists, that's it */
2122*4882a593Smuzhiyun return 0;
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun
gic_acpi_match_gicc(union acpi_subtable_headers * header,const unsigned long end)2125*4882a593Smuzhiyun static int __init gic_acpi_match_gicc(union acpi_subtable_headers *header,
2126*4882a593Smuzhiyun const unsigned long end)
2127*4882a593Smuzhiyun {
2128*4882a593Smuzhiyun struct acpi_madt_generic_interrupt *gicc =
2129*4882a593Smuzhiyun (struct acpi_madt_generic_interrupt *)header;
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun /*
2132*4882a593Smuzhiyun * If GICC is enabled and has valid gicr base address, then it means
2133*4882a593Smuzhiyun * GICR base is presented via GICC
2134*4882a593Smuzhiyun */
2135*4882a593Smuzhiyun if ((gicc->flags & ACPI_MADT_ENABLED) && gicc->gicr_base_address) {
2136*4882a593Smuzhiyun acpi_data.enabled_rdists++;
2137*4882a593Smuzhiyun return 0;
2138*4882a593Smuzhiyun }
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun /*
2141*4882a593Smuzhiyun * It's perfectly valid firmware can pass disabled GICC entry, driver
2142*4882a593Smuzhiyun * should not treat as errors, skip the entry instead of probe fail.
2143*4882a593Smuzhiyun */
2144*4882a593Smuzhiyun if (!(gicc->flags & ACPI_MADT_ENABLED))
2145*4882a593Smuzhiyun return 0;
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun return -ENODEV;
2148*4882a593Smuzhiyun }
2149*4882a593Smuzhiyun
gic_acpi_count_gicr_regions(void)2150*4882a593Smuzhiyun static int __init gic_acpi_count_gicr_regions(void)
2151*4882a593Smuzhiyun {
2152*4882a593Smuzhiyun int count;
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun /*
2155*4882a593Smuzhiyun * Count how many redistributor regions we have. It is not allowed
2156*4882a593Smuzhiyun * to mix redistributor description, GICR and GICC subtables have to be
2157*4882a593Smuzhiyun * mutually exclusive.
2158*4882a593Smuzhiyun */
2159*4882a593Smuzhiyun count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
2160*4882a593Smuzhiyun gic_acpi_match_gicr, 0);
2161*4882a593Smuzhiyun if (count > 0) {
2162*4882a593Smuzhiyun acpi_data.single_redist = false;
2163*4882a593Smuzhiyun return count;
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
2167*4882a593Smuzhiyun gic_acpi_match_gicc, 0);
2168*4882a593Smuzhiyun if (count > 0) {
2169*4882a593Smuzhiyun acpi_data.single_redist = true;
2170*4882a593Smuzhiyun count = acpi_data.enabled_rdists;
2171*4882a593Smuzhiyun }
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun return count;
2174*4882a593Smuzhiyun }
2175*4882a593Smuzhiyun
acpi_validate_gic_table(struct acpi_subtable_header * header,struct acpi_probe_entry * ape)2176*4882a593Smuzhiyun static bool __init acpi_validate_gic_table(struct acpi_subtable_header *header,
2177*4882a593Smuzhiyun struct acpi_probe_entry *ape)
2178*4882a593Smuzhiyun {
2179*4882a593Smuzhiyun struct acpi_madt_generic_distributor *dist;
2180*4882a593Smuzhiyun int count;
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun dist = (struct acpi_madt_generic_distributor *)header;
2183*4882a593Smuzhiyun if (dist->version != ape->driver_data)
2184*4882a593Smuzhiyun return false;
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun /* We need to do that exercise anyway, the sooner the better */
2187*4882a593Smuzhiyun count = gic_acpi_count_gicr_regions();
2188*4882a593Smuzhiyun if (count <= 0)
2189*4882a593Smuzhiyun return false;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun acpi_data.nr_redist_regions = count;
2192*4882a593Smuzhiyun return true;
2193*4882a593Smuzhiyun }
2194*4882a593Smuzhiyun
gic_acpi_parse_virt_madt_gicc(union acpi_subtable_headers * header,const unsigned long end)2195*4882a593Smuzhiyun static int __init gic_acpi_parse_virt_madt_gicc(union acpi_subtable_headers *header,
2196*4882a593Smuzhiyun const unsigned long end)
2197*4882a593Smuzhiyun {
2198*4882a593Smuzhiyun struct acpi_madt_generic_interrupt *gicc =
2199*4882a593Smuzhiyun (struct acpi_madt_generic_interrupt *)header;
2200*4882a593Smuzhiyun int maint_irq_mode;
2201*4882a593Smuzhiyun static int first_madt = true;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun /* Skip unusable CPUs */
2204*4882a593Smuzhiyun if (!(gicc->flags & ACPI_MADT_ENABLED))
2205*4882a593Smuzhiyun return 0;
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun maint_irq_mode = (gicc->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
2208*4882a593Smuzhiyun ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun if (first_madt) {
2211*4882a593Smuzhiyun first_madt = false;
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun acpi_data.maint_irq = gicc->vgic_interrupt;
2214*4882a593Smuzhiyun acpi_data.maint_irq_mode = maint_irq_mode;
2215*4882a593Smuzhiyun acpi_data.vcpu_base = gicc->gicv_base_address;
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun return 0;
2218*4882a593Smuzhiyun }
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun /*
2221*4882a593Smuzhiyun * The maintenance interrupt and GICV should be the same for every CPU
2222*4882a593Smuzhiyun */
2223*4882a593Smuzhiyun if ((acpi_data.maint_irq != gicc->vgic_interrupt) ||
2224*4882a593Smuzhiyun (acpi_data.maint_irq_mode != maint_irq_mode) ||
2225*4882a593Smuzhiyun (acpi_data.vcpu_base != gicc->gicv_base_address))
2226*4882a593Smuzhiyun return -EINVAL;
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun return 0;
2229*4882a593Smuzhiyun }
2230*4882a593Smuzhiyun
gic_acpi_collect_virt_info(void)2231*4882a593Smuzhiyun static bool __init gic_acpi_collect_virt_info(void)
2232*4882a593Smuzhiyun {
2233*4882a593Smuzhiyun int count;
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
2236*4882a593Smuzhiyun gic_acpi_parse_virt_madt_gicc, 0);
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun return (count > 0);
2239*4882a593Smuzhiyun }
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun #define ACPI_GICV3_DIST_MEM_SIZE (SZ_64K)
2242*4882a593Smuzhiyun #define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
2243*4882a593Smuzhiyun #define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
2244*4882a593Smuzhiyun
gic_acpi_setup_kvm_info(void)2245*4882a593Smuzhiyun static void __init gic_acpi_setup_kvm_info(void)
2246*4882a593Smuzhiyun {
2247*4882a593Smuzhiyun int irq;
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun if (!gic_acpi_collect_virt_info()) {
2250*4882a593Smuzhiyun pr_warn("Unable to get hardware information used for virtualization\n");
2251*4882a593Smuzhiyun return;
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun gic_v3_kvm_info.type = GIC_V3;
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
2257*4882a593Smuzhiyun acpi_data.maint_irq_mode,
2258*4882a593Smuzhiyun ACPI_ACTIVE_HIGH);
2259*4882a593Smuzhiyun if (irq <= 0)
2260*4882a593Smuzhiyun return;
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun gic_v3_kvm_info.maint_irq = irq;
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun if (acpi_data.vcpu_base) {
2265*4882a593Smuzhiyun struct resource *vcpu = &gic_v3_kvm_info.vcpu;
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun vcpu->flags = IORESOURCE_MEM;
2268*4882a593Smuzhiyun vcpu->start = acpi_data.vcpu_base;
2269*4882a593Smuzhiyun vcpu->end = vcpu->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
2270*4882a593Smuzhiyun }
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis;
2273*4882a593Smuzhiyun gic_v3_kvm_info.has_v4_1 = gic_data.rdists.has_rvpeid;
2274*4882a593Smuzhiyun gic_set_kvm_info(&gic_v3_kvm_info);
2275*4882a593Smuzhiyun }
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun static int __init
gic_acpi_init(union acpi_subtable_headers * header,const unsigned long end)2278*4882a593Smuzhiyun gic_acpi_init(union acpi_subtable_headers *header, const unsigned long end)
2279*4882a593Smuzhiyun {
2280*4882a593Smuzhiyun struct acpi_madt_generic_distributor *dist;
2281*4882a593Smuzhiyun struct fwnode_handle *domain_handle;
2282*4882a593Smuzhiyun size_t size;
2283*4882a593Smuzhiyun int i, err;
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun /* Get distributor base address */
2286*4882a593Smuzhiyun dist = (struct acpi_madt_generic_distributor *)header;
2287*4882a593Smuzhiyun acpi_data.dist_base = ioremap(dist->base_address,
2288*4882a593Smuzhiyun ACPI_GICV3_DIST_MEM_SIZE);
2289*4882a593Smuzhiyun if (!acpi_data.dist_base) {
2290*4882a593Smuzhiyun pr_err("Unable to map GICD registers\n");
2291*4882a593Smuzhiyun return -ENOMEM;
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun err = gic_validate_dist_version(acpi_data.dist_base);
2295*4882a593Smuzhiyun if (err) {
2296*4882a593Smuzhiyun pr_err("No distributor detected at @%p, giving up\n",
2297*4882a593Smuzhiyun acpi_data.dist_base);
2298*4882a593Smuzhiyun goto out_dist_unmap;
2299*4882a593Smuzhiyun }
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun size = sizeof(*acpi_data.redist_regs) * acpi_data.nr_redist_regions;
2302*4882a593Smuzhiyun acpi_data.redist_regs = kzalloc(size, GFP_KERNEL);
2303*4882a593Smuzhiyun if (!acpi_data.redist_regs) {
2304*4882a593Smuzhiyun err = -ENOMEM;
2305*4882a593Smuzhiyun goto out_dist_unmap;
2306*4882a593Smuzhiyun }
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun err = gic_acpi_collect_gicr_base();
2309*4882a593Smuzhiyun if (err)
2310*4882a593Smuzhiyun goto out_redist_unmap;
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun domain_handle = irq_domain_alloc_fwnode(&dist->base_address);
2313*4882a593Smuzhiyun if (!domain_handle) {
2314*4882a593Smuzhiyun err = -ENOMEM;
2315*4882a593Smuzhiyun goto out_redist_unmap;
2316*4882a593Smuzhiyun }
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun err = gic_init_bases(acpi_data.dist_base, acpi_data.redist_regs,
2319*4882a593Smuzhiyun acpi_data.nr_redist_regions, 0, domain_handle);
2320*4882a593Smuzhiyun if (err)
2321*4882a593Smuzhiyun goto out_fwhandle_free;
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun if (static_branch_likely(&supports_deactivate_key))
2326*4882a593Smuzhiyun gic_acpi_setup_kvm_info();
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun return 0;
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun out_fwhandle_free:
2331*4882a593Smuzhiyun irq_domain_free_fwnode(domain_handle);
2332*4882a593Smuzhiyun out_redist_unmap:
2333*4882a593Smuzhiyun for (i = 0; i < acpi_data.nr_redist_regions; i++)
2334*4882a593Smuzhiyun if (acpi_data.redist_regs[i].redist_base)
2335*4882a593Smuzhiyun iounmap(acpi_data.redist_regs[i].redist_base);
2336*4882a593Smuzhiyun kfree(acpi_data.redist_regs);
2337*4882a593Smuzhiyun out_dist_unmap:
2338*4882a593Smuzhiyun iounmap(acpi_data.dist_base);
2339*4882a593Smuzhiyun return err;
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun IRQCHIP_ACPI_DECLARE(gic_v3, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
2342*4882a593Smuzhiyun acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V3,
2343*4882a593Smuzhiyun gic_acpi_init);
2344*4882a593Smuzhiyun IRQCHIP_ACPI_DECLARE(gic_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
2345*4882a593Smuzhiyun acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V4,
2346*4882a593Smuzhiyun gic_acpi_init);
2347*4882a593Smuzhiyun IRQCHIP_ACPI_DECLARE(gic_v3_or_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
2348*4882a593Smuzhiyun acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_NONE,
2349*4882a593Smuzhiyun gic_acpi_init);
2350*4882a593Smuzhiyun #endif
2351