xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/rockchip/inno_hdmi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
4*4882a593Smuzhiyun  *    Zheng Yang <zhengyang@rock-chips.com>
5*4882a593Smuzhiyun  *    Yakir Yang <ykk@rock-chips.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/hdmi.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/mutex.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
19*4882a593Smuzhiyun #include <drm/drm_edid.h>
20*4882a593Smuzhiyun #include <drm/drm_of.h>
21*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
22*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <sound/hdmi-codec.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "rockchip_drm_drv.h"
27*4882a593Smuzhiyun #include "rockchip_drm_vop.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "inno_hdmi.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define to_inno_hdmi(x)	container_of(x, struct inno_hdmi, x)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct audio_info {
34*4882a593Smuzhiyun 	int sample_rate;
35*4882a593Smuzhiyun 	int channels;
36*4882a593Smuzhiyun 	int sample_width;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct hdmi_data_info {
40*4882a593Smuzhiyun 	int vic;
41*4882a593Smuzhiyun 	bool sink_is_hdmi;
42*4882a593Smuzhiyun 	bool sink_has_audio;
43*4882a593Smuzhiyun 	unsigned int enc_in_format;
44*4882a593Smuzhiyun 	unsigned int enc_out_format;
45*4882a593Smuzhiyun 	unsigned int colorimetry;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct inno_hdmi_i2c {
49*4882a593Smuzhiyun 	struct i2c_adapter adap;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	u8 ddc_addr;
52*4882a593Smuzhiyun 	u8 segment_addr;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	struct mutex lock;
55*4882a593Smuzhiyun 	struct completion cmp;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun enum inno_hdmi_dev_type {
59*4882a593Smuzhiyun 	RK3036_HDMI,
60*4882a593Smuzhiyun 	RK3128_HDMI,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct inno_hdmi_phy_config {
64*4882a593Smuzhiyun 	unsigned long mpixelclock;
65*4882a593Smuzhiyun 	u8 pre_emphasis;	/* pre-emphasis value */
66*4882a593Smuzhiyun 	u8 vlev_ctr;		/* voltage level control */
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun struct inno_hdmi_plat_data {
70*4882a593Smuzhiyun 	enum inno_hdmi_dev_type dev_type;
71*4882a593Smuzhiyun 	struct inno_hdmi_phy_config *phy_config;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun struct inno_hdmi {
75*4882a593Smuzhiyun 	struct device *dev;
76*4882a593Smuzhiyun 	struct drm_device *drm_dev;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	int irq;
79*4882a593Smuzhiyun 	struct clk *aclk;
80*4882a593Smuzhiyun 	struct clk *pclk;
81*4882a593Smuzhiyun 	void __iomem *regs;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	struct drm_connector	connector;
84*4882a593Smuzhiyun 	struct drm_encoder	encoder;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	struct inno_hdmi_i2c *i2c;
87*4882a593Smuzhiyun 	struct i2c_adapter *ddc;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	unsigned int tmds_rate;
90*4882a593Smuzhiyun 	struct platform_device *audio_pdev;
91*4882a593Smuzhiyun 	bool audio_enable;
92*4882a593Smuzhiyun 	const struct inno_hdmi_plat_data *plat_data;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	struct hdmi_data_info	hdmi_data;
95*4882a593Smuzhiyun 	struct drm_display_mode previous_mode;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun enum {
99*4882a593Smuzhiyun 	CSC_ITU601_16_235_TO_RGB_0_255_8BIT,
100*4882a593Smuzhiyun 	CSC_ITU601_0_255_TO_RGB_0_255_8BIT,
101*4882a593Smuzhiyun 	CSC_ITU709_16_235_TO_RGB_0_255_8BIT,
102*4882a593Smuzhiyun 	CSC_RGB_0_255_TO_ITU601_16_235_8BIT,
103*4882a593Smuzhiyun 	CSC_RGB_0_255_TO_ITU709_16_235_8BIT,
104*4882a593Smuzhiyun 	CSC_RGB_0_255_TO_RGB_16_235_8BIT,
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static const char coeff_csc[][24] = {
108*4882a593Smuzhiyun 	/*
109*4882a593Smuzhiyun 	 * YUV2RGB:601 SD mode(Y[16:235], UV[16:240], RGB[0:255]):
110*4882a593Smuzhiyun 	 *   R = 1.164*Y + 1.596*V - 204
111*4882a593Smuzhiyun 	 *   G = 1.164*Y - 0.391*U - 0.813*V + 154
112*4882a593Smuzhiyun 	 *   B = 1.164*Y + 2.018*U - 258
113*4882a593Smuzhiyun 	 */
114*4882a593Smuzhiyun 	{
115*4882a593Smuzhiyun 		0x04, 0xa7, 0x00, 0x00, 0x06, 0x62, 0x02, 0xcc,
116*4882a593Smuzhiyun 		0x04, 0xa7, 0x11, 0x90, 0x13, 0x40, 0x00, 0x9a,
117*4882a593Smuzhiyun 		0x04, 0xa7, 0x08, 0x12, 0x00, 0x00, 0x03, 0x02
118*4882a593Smuzhiyun 	},
119*4882a593Smuzhiyun 	/*
120*4882a593Smuzhiyun 	 * YUV2RGB:601 SD mode(YUV[0:255],RGB[0:255]):
121*4882a593Smuzhiyun 	 *   R = Y + 1.402*V - 248
122*4882a593Smuzhiyun 	 *   G = Y - 0.344*U - 0.714*V + 135
123*4882a593Smuzhiyun 	 *   B = Y + 1.772*U - 227
124*4882a593Smuzhiyun 	 */
125*4882a593Smuzhiyun 	{
126*4882a593Smuzhiyun 		0x04, 0x00, 0x00, 0x00, 0x05, 0x9b, 0x02, 0xf8,
127*4882a593Smuzhiyun 		0x04, 0x00, 0x11, 0x60, 0x12, 0xdb, 0x00, 0x87,
128*4882a593Smuzhiyun 		0x04, 0x00, 0x07, 0x16, 0x00, 0x00, 0x02, 0xe3
129*4882a593Smuzhiyun 	},
130*4882a593Smuzhiyun 	/*
131*4882a593Smuzhiyun 	 * YUV2RGB:709 HD mode(Y[16:235],UV[16:240],RGB[0:255]):
132*4882a593Smuzhiyun 	 *   R = 1.164*Y + 1.793*V - 248
133*4882a593Smuzhiyun 	 *   G = 1.164*Y - 0.213*U - 0.534*V + 77
134*4882a593Smuzhiyun 	 *   B = 1.164*Y + 2.115*U - 289
135*4882a593Smuzhiyun 	 */
136*4882a593Smuzhiyun 	{
137*4882a593Smuzhiyun 		0x04, 0xa7, 0x00, 0x00, 0x07, 0x2c, 0x02, 0xf8,
138*4882a593Smuzhiyun 		0x04, 0xa7, 0x10, 0xda, 0x12, 0x22, 0x00, 0x4d,
139*4882a593Smuzhiyun 		0x04, 0xa7, 0x08, 0x74, 0x00, 0x00, 0x03, 0x21
140*4882a593Smuzhiyun 	},
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/*
143*4882a593Smuzhiyun 	 * RGB2YUV:601 SD mode:
144*4882a593Smuzhiyun 	 *   Cb = -0.291G - 0.148R + 0.439B + 128
145*4882a593Smuzhiyun 	 *   Y  = 0.504G  + 0.257R + 0.098B + 16
146*4882a593Smuzhiyun 	 *   Cr = -0.368G + 0.439R - 0.071B + 128
147*4882a593Smuzhiyun 	 */
148*4882a593Smuzhiyun 	{
149*4882a593Smuzhiyun 		0x11, 0x5f, 0x01, 0x82, 0x10, 0x23, 0x00, 0x80,
150*4882a593Smuzhiyun 		0x02, 0x1c, 0x00, 0xa1, 0x00, 0x36, 0x00, 0x1e,
151*4882a593Smuzhiyun 		0x11, 0x29, 0x10, 0x59, 0x01, 0x82, 0x00, 0x80
152*4882a593Smuzhiyun 	},
153*4882a593Smuzhiyun 	/*
154*4882a593Smuzhiyun 	 * RGB2YUV:709 HD mode:
155*4882a593Smuzhiyun 	 *   Cb = - 0.338G - 0.101R + 0.439B + 128
156*4882a593Smuzhiyun 	 *   Y  = 0.614G   + 0.183R + 0.062B + 16
157*4882a593Smuzhiyun 	 *   Cr = - 0.399G + 0.439R - 0.040B + 128
158*4882a593Smuzhiyun 	 */
159*4882a593Smuzhiyun 	{
160*4882a593Smuzhiyun 		0x11, 0x98, 0x01, 0xc1, 0x10, 0x28, 0x00, 0x80,
161*4882a593Smuzhiyun 		0x02, 0x74, 0x00, 0xbb, 0x00, 0x3f, 0x00, 0x10,
162*4882a593Smuzhiyun 		0x11, 0x5a, 0x10, 0x67, 0x01, 0xc1, 0x00, 0x80
163*4882a593Smuzhiyun 	},
164*4882a593Smuzhiyun 	/*
165*4882a593Smuzhiyun 	 * RGB[0:255]2RGB[16:235]:
166*4882a593Smuzhiyun 	 *   R' = R x (235-16)/255 + 16;
167*4882a593Smuzhiyun 	 *   G' = G x (235-16)/255 + 16;
168*4882a593Smuzhiyun 	 *   B' = B x (235-16)/255 + 16;
169*4882a593Smuzhiyun 	 */
170*4882a593Smuzhiyun 	{
171*4882a593Smuzhiyun 		0x00, 0x00, 0x03, 0x6F, 0x00, 0x00, 0x00, 0x10,
172*4882a593Smuzhiyun 		0x03, 0x6F, 0x00, 0x00, 0x00, 0x00, 0x00, 0x10,
173*4882a593Smuzhiyun 		0x00, 0x00, 0x00, 0x00, 0x03, 0x6F, 0x00, 0x10
174*4882a593Smuzhiyun 	},
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
hdmi_readb(struct inno_hdmi * hdmi,u16 offset)177*4882a593Smuzhiyun static inline u8 hdmi_readb(struct inno_hdmi *hdmi, u16 offset)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	return readl_relaxed(hdmi->regs + (offset) * 0x04);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
hdmi_writeb(struct inno_hdmi * hdmi,u16 offset,u32 val)182*4882a593Smuzhiyun static inline void hdmi_writeb(struct inno_hdmi *hdmi, u16 offset, u32 val)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	writel_relaxed(val, hdmi->regs + (offset) * 0x04);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
hdmi_modb(struct inno_hdmi * hdmi,u16 offset,u32 msk,u32 val)187*4882a593Smuzhiyun static inline void hdmi_modb(struct inno_hdmi *hdmi, u16 offset,
188*4882a593Smuzhiyun 			     u32 msk, u32 val)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	u8 temp = hdmi_readb(hdmi, offset) & ~msk;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	temp |= val & msk;
193*4882a593Smuzhiyun 	hdmi_writeb(hdmi, offset, temp);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
inno_hdmi_i2c_init(struct inno_hdmi * hdmi)196*4882a593Smuzhiyun static void inno_hdmi_i2c_init(struct inno_hdmi *hdmi)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	int ddc_bus_freq;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	ddc_bus_freq = (hdmi->tmds_rate >> 2) / HDMI_SCL_RATE;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	hdmi_writeb(hdmi, DDC_BUS_FREQ_L, ddc_bus_freq & 0xFF);
203*4882a593Smuzhiyun 	hdmi_writeb(hdmi, DDC_BUS_FREQ_H, (ddc_bus_freq >> 8) & 0xFF);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* Clear the EDID interrupt flag and mute the interrupt */
206*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, 0);
207*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
inno_hdmi_sys_power(struct inno_hdmi * hdmi,bool enable)210*4882a593Smuzhiyun static void inno_hdmi_sys_power(struct inno_hdmi *hdmi, bool enable)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	if (enable)
213*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_SYS_CTRL, m_POWER, v_PWR_ON);
214*4882a593Smuzhiyun 	else
215*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_SYS_CTRL, m_POWER, v_PWR_OFF);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
inno_hdmi_set_pwr_mode(struct inno_hdmi * hdmi,int mode)218*4882a593Smuzhiyun static void inno_hdmi_set_pwr_mode(struct inno_hdmi *hdmi, int mode)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	const struct inno_hdmi_phy_config *phy_config =
221*4882a593Smuzhiyun 						hdmi->plat_data->phy_config;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	switch (mode) {
224*4882a593Smuzhiyun 	case NORMAL:
225*4882a593Smuzhiyun 		inno_hdmi_sys_power(hdmi, false);
226*4882a593Smuzhiyun 		for (; phy_config->mpixelclock != ~0UL; phy_config++)
227*4882a593Smuzhiyun 			if (hdmi->tmds_rate <= phy_config->mpixelclock)
228*4882a593Smuzhiyun 				break;
229*4882a593Smuzhiyun 		if (!phy_config->mpixelclock)
230*4882a593Smuzhiyun 			return;
231*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_PRE_EMPHASIS,
232*4882a593Smuzhiyun 			    phy_config->pre_emphasis);
233*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_DRIVER, phy_config->vlev_ctr);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x15);
236*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x14);
237*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x10);
238*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_CHG_PWR, 0x0f);
239*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYNC, 0x00);
240*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYNC, 0x01);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 		inno_hdmi_sys_power(hdmi, true);
243*4882a593Smuzhiyun 		break;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	case LOWER_PWR:
246*4882a593Smuzhiyun 		inno_hdmi_sys_power(hdmi, false);
247*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_DRIVER, 0x00);
248*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_PRE_EMPHASIS, 0x00);
249*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_CHG_PWR, 0x00);
250*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x15);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		break;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	default:
255*4882a593Smuzhiyun 		DRM_DEV_ERROR(hdmi->dev, "Unknown power mode %d\n", mode);
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
inno_hdmi_reset(struct inno_hdmi * hdmi)259*4882a593Smuzhiyun static void inno_hdmi_reset(struct inno_hdmi *hdmi)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	u32 val;
262*4882a593Smuzhiyun 	u32 msk;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_SYS_CTRL, m_RST_DIGITAL, v_NOT_RST_DIGITAL);
265*4882a593Smuzhiyun 	udelay(100);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_SYS_CTRL, m_RST_ANALOG, v_NOT_RST_ANALOG);
268*4882a593Smuzhiyun 	udelay(100);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	msk = m_REG_CLK_INV | m_REG_CLK_SOURCE | m_POWER | m_INT_POL;
271*4882a593Smuzhiyun 	val = v_REG_CLK_INV | v_REG_CLK_SOURCE_SYS | v_PWR_ON | v_INT_POL_HIGH;
272*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_SYS_CTRL, msk, val);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	inno_hdmi_set_pwr_mode(hdmi, NORMAL);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
inno_hdmi_upload_frame(struct inno_hdmi * hdmi,int setup_rc,union hdmi_infoframe * frame,u32 frame_index,u32 mask,u32 disable,u32 enable)277*4882a593Smuzhiyun static int inno_hdmi_upload_frame(struct inno_hdmi *hdmi, int setup_rc,
278*4882a593Smuzhiyun 				  union hdmi_infoframe *frame, u32 frame_index,
279*4882a593Smuzhiyun 				  u32 mask, u32 disable, u32 enable)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	if (mask)
282*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_PACKET_SEND_AUTO, mask, disable);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_CONTROL_PACKET_BUF_INDEX, frame_index);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (setup_rc >= 0) {
287*4882a593Smuzhiyun 		u8 packed_frame[HDMI_MAXIMUM_INFO_FRAME_SIZE];
288*4882a593Smuzhiyun 		ssize_t rc, i;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 		rc = hdmi_infoframe_pack(frame, packed_frame,
291*4882a593Smuzhiyun 					 sizeof(packed_frame));
292*4882a593Smuzhiyun 		if (rc < 0)
293*4882a593Smuzhiyun 			return rc;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		for (i = 0; i < rc; i++)
296*4882a593Smuzhiyun 			hdmi_writeb(hdmi, HDMI_CONTROL_PACKET_ADDR + i,
297*4882a593Smuzhiyun 				    packed_frame[i]);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 		if (mask)
300*4882a593Smuzhiyun 			hdmi_modb(hdmi, HDMI_PACKET_SEND_AUTO, mask, enable);
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	return setup_rc;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
inno_hdmi_config_video_vsi(struct inno_hdmi * hdmi,struct drm_display_mode * mode)306*4882a593Smuzhiyun static int inno_hdmi_config_video_vsi(struct inno_hdmi *hdmi,
307*4882a593Smuzhiyun 				      struct drm_display_mode *mode)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	union hdmi_infoframe frame;
310*4882a593Smuzhiyun 	int rc;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	rc = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
313*4882a593Smuzhiyun 							 &hdmi->connector,
314*4882a593Smuzhiyun 							 mode);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	return inno_hdmi_upload_frame(hdmi, rc, &frame, INFOFRAME_VSI,
317*4882a593Smuzhiyun 		m_PACKET_VSI_EN, v_PACKET_VSI_EN(0), v_PACKET_VSI_EN(1));
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
inno_hdmi_config_audio_aai(struct inno_hdmi * hdmi,struct audio_info * audio)320*4882a593Smuzhiyun static int inno_hdmi_config_audio_aai(struct inno_hdmi *hdmi,
321*4882a593Smuzhiyun 				      struct audio_info *audio)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct hdmi_audio_infoframe *faudio;
324*4882a593Smuzhiyun 	union hdmi_infoframe frame;
325*4882a593Smuzhiyun 	int rc;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	rc = hdmi_audio_infoframe_init(&frame.audio);
328*4882a593Smuzhiyun 	faudio = (struct hdmi_audio_infoframe *)&frame;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	faudio->channels = audio->channels;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return inno_hdmi_upload_frame(hdmi, rc, &frame, INFOFRAME_AAI, 0, 0, 0);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
inno_hdmi_config_video_avi(struct inno_hdmi * hdmi,struct drm_display_mode * mode)335*4882a593Smuzhiyun static int inno_hdmi_config_video_avi(struct inno_hdmi *hdmi,
336*4882a593Smuzhiyun 				      struct drm_display_mode *mode)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	union hdmi_infoframe frame;
339*4882a593Smuzhiyun 	int rc;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	rc = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
342*4882a593Smuzhiyun 						      &hdmi->connector,
343*4882a593Smuzhiyun 						      mode);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV444)
346*4882a593Smuzhiyun 		frame.avi.colorspace = HDMI_COLORSPACE_YUV444;
347*4882a593Smuzhiyun 	else if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV422)
348*4882a593Smuzhiyun 		frame.avi.colorspace = HDMI_COLORSPACE_YUV422;
349*4882a593Smuzhiyun 	else
350*4882a593Smuzhiyun 		frame.avi.colorspace = HDMI_COLORSPACE_RGB;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	return inno_hdmi_upload_frame(hdmi, rc, &frame, INFOFRAME_AVI, 0, 0, 0);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
inno_hdmi_config_video_csc(struct inno_hdmi * hdmi)355*4882a593Smuzhiyun static int inno_hdmi_config_video_csc(struct inno_hdmi *hdmi)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct hdmi_data_info *data = &hdmi->hdmi_data;
358*4882a593Smuzhiyun 	int c0_c2_change = 0;
359*4882a593Smuzhiyun 	int csc_enable = 0;
360*4882a593Smuzhiyun 	int csc_mode = 0;
361*4882a593Smuzhiyun 	int auto_csc = 0;
362*4882a593Smuzhiyun 	int value;
363*4882a593Smuzhiyun 	int i;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/* Input video mode is SDR RGB24bit, data enable signal from external */
366*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL1, v_DE_EXTERNAL |
367*4882a593Smuzhiyun 		    v_VIDEO_INPUT_FORMAT(VIDEO_INPUT_SDR_RGB444));
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* Input color hardcode to RGB, and output color hardcode to RGB888 */
370*4882a593Smuzhiyun 	value = v_VIDEO_INPUT_BITS(VIDEO_INPUT_8BITS) |
371*4882a593Smuzhiyun 		v_VIDEO_OUTPUT_COLOR(0) |
372*4882a593Smuzhiyun 		v_VIDEO_INPUT_CSP(0);
373*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL2, value);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	if (data->enc_in_format == data->enc_out_format) {
376*4882a593Smuzhiyun 		if ((data->enc_in_format == HDMI_COLORSPACE_RGB) ||
377*4882a593Smuzhiyun 		    (data->enc_in_format >= HDMI_COLORSPACE_YUV444)) {
378*4882a593Smuzhiyun 			value = v_SOF_DISABLE | v_COLOR_DEPTH_NOT_INDICATED(1);
379*4882a593Smuzhiyun 			hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL3, value);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 			hdmi_modb(hdmi, HDMI_VIDEO_CONTRL,
382*4882a593Smuzhiyun 				  m_VIDEO_AUTO_CSC | m_VIDEO_C0_C2_SWAP,
383*4882a593Smuzhiyun 				  v_VIDEO_AUTO_CSC(AUTO_CSC_DISABLE) |
384*4882a593Smuzhiyun 				  v_VIDEO_C0_C2_SWAP(C0_C2_CHANGE_DISABLE));
385*4882a593Smuzhiyun 			return 0;
386*4882a593Smuzhiyun 		}
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (data->colorimetry == HDMI_COLORIMETRY_ITU_601) {
390*4882a593Smuzhiyun 		if ((data->enc_in_format == HDMI_COLORSPACE_RGB) &&
391*4882a593Smuzhiyun 		    (data->enc_out_format == HDMI_COLORSPACE_YUV444)) {
392*4882a593Smuzhiyun 			csc_mode = CSC_RGB_0_255_TO_ITU601_16_235_8BIT;
393*4882a593Smuzhiyun 			auto_csc = AUTO_CSC_DISABLE;
394*4882a593Smuzhiyun 			c0_c2_change = C0_C2_CHANGE_DISABLE;
395*4882a593Smuzhiyun 			csc_enable = v_CSC_ENABLE;
396*4882a593Smuzhiyun 		} else if ((data->enc_in_format == HDMI_COLORSPACE_YUV444) &&
397*4882a593Smuzhiyun 			   (data->enc_out_format == HDMI_COLORSPACE_RGB)) {
398*4882a593Smuzhiyun 			csc_mode = CSC_ITU601_16_235_TO_RGB_0_255_8BIT;
399*4882a593Smuzhiyun 			auto_csc = AUTO_CSC_ENABLE;
400*4882a593Smuzhiyun 			c0_c2_change = C0_C2_CHANGE_DISABLE;
401*4882a593Smuzhiyun 			csc_enable = v_CSC_DISABLE;
402*4882a593Smuzhiyun 		}
403*4882a593Smuzhiyun 	} else {
404*4882a593Smuzhiyun 		if ((data->enc_in_format == HDMI_COLORSPACE_RGB) &&
405*4882a593Smuzhiyun 		    (data->enc_out_format == HDMI_COLORSPACE_YUV444)) {
406*4882a593Smuzhiyun 			csc_mode = CSC_RGB_0_255_TO_ITU709_16_235_8BIT;
407*4882a593Smuzhiyun 			auto_csc = AUTO_CSC_DISABLE;
408*4882a593Smuzhiyun 			c0_c2_change = C0_C2_CHANGE_DISABLE;
409*4882a593Smuzhiyun 			csc_enable = v_CSC_ENABLE;
410*4882a593Smuzhiyun 		} else if ((data->enc_in_format == HDMI_COLORSPACE_YUV444) &&
411*4882a593Smuzhiyun 			   (data->enc_out_format == HDMI_COLORSPACE_RGB)) {
412*4882a593Smuzhiyun 			csc_mode = CSC_ITU709_16_235_TO_RGB_0_255_8BIT;
413*4882a593Smuzhiyun 			auto_csc = AUTO_CSC_ENABLE;
414*4882a593Smuzhiyun 			c0_c2_change = C0_C2_CHANGE_DISABLE;
415*4882a593Smuzhiyun 			csc_enable = v_CSC_DISABLE;
416*4882a593Smuzhiyun 		}
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	for (i = 0; i < 24; i++)
420*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_VIDEO_CSC_COEF + i,
421*4882a593Smuzhiyun 			    coeff_csc[csc_mode][i]);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	value = v_SOF_DISABLE | csc_enable | v_COLOR_DEPTH_NOT_INDICATED(1);
424*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL3, value);
425*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_VIDEO_CONTRL, m_VIDEO_AUTO_CSC |
426*4882a593Smuzhiyun 		  m_VIDEO_C0_C2_SWAP, v_VIDEO_AUTO_CSC(auto_csc) |
427*4882a593Smuzhiyun 		  v_VIDEO_C0_C2_SWAP(c0_c2_change));
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
inno_hdmi_config_video_timing(struct inno_hdmi * hdmi,struct drm_display_mode * mode)432*4882a593Smuzhiyun static int inno_hdmi_config_video_timing(struct inno_hdmi *hdmi,
433*4882a593Smuzhiyun 					 struct drm_display_mode *mode)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	int value;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (hdmi->plat_data->dev_type == RK3036_HDMI) {
438*4882a593Smuzhiyun 		value = BIT(20) | BIT(21);
439*4882a593Smuzhiyun 		value |= mode->flags & DRM_MODE_FLAG_PHSYNC ? BIT(4) : 0;
440*4882a593Smuzhiyun 		value |= mode->flags & DRM_MODE_FLAG_PVSYNC ? BIT(5) : 0;
441*4882a593Smuzhiyun 		hdmi_writeb(hdmi, 0x148, value);
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 	/* Set detail external video timing polarity and interlace mode */
444*4882a593Smuzhiyun 	value = v_EXTERANL_VIDEO(1);
445*4882a593Smuzhiyun 	value |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
446*4882a593Smuzhiyun 		 v_HSYNC_POLARITY(1) : v_HSYNC_POLARITY(0);
447*4882a593Smuzhiyun 	value |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
448*4882a593Smuzhiyun 		 v_VSYNC_POLARITY(1) : v_VSYNC_POLARITY(0);
449*4882a593Smuzhiyun 	value |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
450*4882a593Smuzhiyun 		 v_INETLACE(1) : v_INETLACE(0);
451*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_TIMING_CTL, value);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* Set detail external video timing */
454*4882a593Smuzhiyun 	value = mode->htotal;
455*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HTOTAL_L, value & 0xFF);
456*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HTOTAL_H, (value >> 8) & 0xFF);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	value = mode->htotal - mode->hdisplay;
459*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HBLANK_L, value & 0xFF);
460*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HBLANK_H, (value >> 8) & 0xFF);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	value = mode->hsync_start - mode->hdisplay;
463*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDELAY_L, value & 0xFF);
464*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDELAY_H, (value >> 8) & 0xFF);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	value = mode->hsync_end - mode->hsync_start;
467*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDURATION_L, value & 0xFF);
468*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDURATION_H, (value >> 8) & 0xFF);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	value = mode->vtotal;
471*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VTOTAL_L, value & 0xFF);
472*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VTOTAL_H, (value >> 8) & 0xFF);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	value = mode->vtotal - mode->vdisplay;
475*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VBLANK, value & 0xFF);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	value = mode->vsync_start - mode->vdisplay;
478*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VDELAY, value & 0xFF);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	value = mode->vsync_end - mode->vsync_start;
481*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VDURATION, value & 0xFF);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_PHY_PRE_DIV_RATIO, 0x1e);
484*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_PHY_FEEDBACK_DIV_RATIO_LOW, 0x2c);
485*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_PHY_FEEDBACK_DIV_RATIO_HIGH, 0x01);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
inno_hdmi_setup(struct inno_hdmi * hdmi,struct drm_display_mode * mode)490*4882a593Smuzhiyun static int inno_hdmi_setup(struct inno_hdmi *hdmi,
491*4882a593Smuzhiyun 			   struct drm_display_mode *mode)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	hdmi->hdmi_data.vic = drm_match_cea_mode(mode);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	hdmi->hdmi_data.enc_in_format = HDMI_COLORSPACE_RGB;
496*4882a593Smuzhiyun 	hdmi->hdmi_data.enc_out_format = HDMI_COLORSPACE_RGB;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	if ((hdmi->hdmi_data.vic == 6) || (hdmi->hdmi_data.vic == 7) ||
499*4882a593Smuzhiyun 	    (hdmi->hdmi_data.vic == 21) || (hdmi->hdmi_data.vic == 22) ||
500*4882a593Smuzhiyun 	    (hdmi->hdmi_data.vic == 2) || (hdmi->hdmi_data.vic == 3) ||
501*4882a593Smuzhiyun 	    (hdmi->hdmi_data.vic == 17) || (hdmi->hdmi_data.vic == 18))
502*4882a593Smuzhiyun 		hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
503*4882a593Smuzhiyun 	else
504*4882a593Smuzhiyun 		hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	/* Mute video and audio output */
507*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE | m_VIDEO_BLACK,
508*4882a593Smuzhiyun 		  v_AUDIO_MUTE(1) | v_VIDEO_MUTE(1));
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	/* Set HDMI Mode */
511*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_HDCP_CTRL,
512*4882a593Smuzhiyun 		    v_HDMI_DVI(hdmi->hdmi_data.sink_is_hdmi));
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	inno_hdmi_config_video_timing(hdmi, mode);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	inno_hdmi_config_video_csc(hdmi);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	if (hdmi->hdmi_data.sink_is_hdmi) {
519*4882a593Smuzhiyun 		inno_hdmi_config_video_avi(hdmi, mode);
520*4882a593Smuzhiyun 		inno_hdmi_config_video_vsi(hdmi, mode);
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/*
524*4882a593Smuzhiyun 	 * When IP controller have configured to an accurate video
525*4882a593Smuzhiyun 	 * timing, then the TMDS clock source would be switched to
526*4882a593Smuzhiyun 	 * DCLK_LCDC, so we need to init the TMDS rate to mode pixel
527*4882a593Smuzhiyun 	 * clock rate, and reconfigure the DDC clock.
528*4882a593Smuzhiyun 	 */
529*4882a593Smuzhiyun 	hdmi->tmds_rate = mode->clock * 1000;
530*4882a593Smuzhiyun 	inno_hdmi_i2c_init(hdmi);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	/* Unmute video and audio output */
533*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_AV_MUTE, m_VIDEO_BLACK, v_VIDEO_MUTE(0));
534*4882a593Smuzhiyun 	if (hdmi->audio_enable)
535*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE, v_AUDIO_MUTE(0));
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	return 0;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun 
inno_hdmi_encoder_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adj_mode)540*4882a593Smuzhiyun static void inno_hdmi_encoder_mode_set(struct drm_encoder *encoder,
541*4882a593Smuzhiyun 				       struct drm_display_mode *mode,
542*4882a593Smuzhiyun 				       struct drm_display_mode *adj_mode)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = to_inno_hdmi(encoder);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	inno_hdmi_setup(hdmi, adj_mode);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	/* Store the display mode for plugin/DPMS poweron events */
549*4882a593Smuzhiyun 	memcpy(&hdmi->previous_mode, adj_mode, sizeof(hdmi->previous_mode));
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
inno_hdmi_encoder_enable(struct drm_encoder * encoder)552*4882a593Smuzhiyun static void inno_hdmi_encoder_enable(struct drm_encoder *encoder)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = to_inno_hdmi(encoder);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	inno_hdmi_set_pwr_mode(hdmi, NORMAL);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
inno_hdmi_encoder_disable(struct drm_encoder * encoder)559*4882a593Smuzhiyun static void inno_hdmi_encoder_disable(struct drm_encoder *encoder)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = to_inno_hdmi(encoder);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	inno_hdmi_set_pwr_mode(hdmi, LOWER_PWR);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
inno_hdmi_encoder_mode_fixup(struct drm_encoder * encoder,const struct drm_display_mode * mode,struct drm_display_mode * adj_mode)566*4882a593Smuzhiyun static bool inno_hdmi_encoder_mode_fixup(struct drm_encoder *encoder,
567*4882a593Smuzhiyun 					 const struct drm_display_mode *mode,
568*4882a593Smuzhiyun 					 struct drm_display_mode *adj_mode)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	return true;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun static int
inno_hdmi_encoder_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)574*4882a593Smuzhiyun inno_hdmi_encoder_atomic_check(struct drm_encoder *encoder,
575*4882a593Smuzhiyun 			       struct drm_crtc_state *crtc_state,
576*4882a593Smuzhiyun 			       struct drm_connector_state *conn_state)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	s->output_mode = ROCKCHIP_OUT_MODE_P888;
581*4882a593Smuzhiyun 	s->output_type = DRM_MODE_CONNECTOR_HDMIA;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	return 0;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun static struct drm_encoder_helper_funcs inno_hdmi_encoder_helper_funcs = {
587*4882a593Smuzhiyun 	.enable     = inno_hdmi_encoder_enable,
588*4882a593Smuzhiyun 	.disable    = inno_hdmi_encoder_disable,
589*4882a593Smuzhiyun 	.mode_fixup = inno_hdmi_encoder_mode_fixup,
590*4882a593Smuzhiyun 	.mode_set   = inno_hdmi_encoder_mode_set,
591*4882a593Smuzhiyun 	.atomic_check = inno_hdmi_encoder_atomic_check,
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun static enum drm_connector_status
inno_hdmi_connector_detect(struct drm_connector * connector,bool force)595*4882a593Smuzhiyun inno_hdmi_connector_detect(struct drm_connector *connector, bool force)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = to_inno_hdmi(connector);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	return (hdmi_readb(hdmi, HDMI_STATUS) & m_HOTPLUG) ?
600*4882a593Smuzhiyun 		connector_status_connected : connector_status_disconnected;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
inno_hdmi_connector_get_modes(struct drm_connector * connector)603*4882a593Smuzhiyun static int inno_hdmi_connector_get_modes(struct drm_connector *connector)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = to_inno_hdmi(connector);
606*4882a593Smuzhiyun 	struct edid *edid;
607*4882a593Smuzhiyun 	int ret = 0;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	if (!hdmi->ddc)
610*4882a593Smuzhiyun 		return 0;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	edid = drm_get_edid(connector, hdmi->ddc);
613*4882a593Smuzhiyun 	if (edid) {
614*4882a593Smuzhiyun 		hdmi->hdmi_data.sink_is_hdmi = drm_detect_hdmi_monitor(edid);
615*4882a593Smuzhiyun 		hdmi->hdmi_data.sink_has_audio = drm_detect_monitor_audio(edid);
616*4882a593Smuzhiyun 		drm_connector_update_edid_property(connector, edid);
617*4882a593Smuzhiyun 		ret = drm_add_edid_modes(connector, edid);
618*4882a593Smuzhiyun 		kfree(edid);
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	return ret;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static enum drm_mode_status
inno_hdmi_connector_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)625*4882a593Smuzhiyun inno_hdmi_connector_mode_valid(struct drm_connector *connector,
626*4882a593Smuzhiyun 			       struct drm_display_mode *mode)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	return MODE_OK;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun static int
inno_hdmi_probe_single_connector_modes(struct drm_connector * connector,uint32_t maxX,uint32_t maxY)632*4882a593Smuzhiyun inno_hdmi_probe_single_connector_modes(struct drm_connector *connector,
633*4882a593Smuzhiyun 				       uint32_t maxX, uint32_t maxY)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	return drm_helper_probe_single_connector_modes(connector, 1920, 1080);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
inno_hdmi_connector_destroy(struct drm_connector * connector)638*4882a593Smuzhiyun static void inno_hdmi_connector_destroy(struct drm_connector *connector)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	drm_connector_unregister(connector);
641*4882a593Smuzhiyun 	drm_connector_cleanup(connector);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun static const struct drm_connector_funcs inno_hdmi_connector_funcs = {
645*4882a593Smuzhiyun 	.fill_modes = inno_hdmi_probe_single_connector_modes,
646*4882a593Smuzhiyun 	.detect = inno_hdmi_connector_detect,
647*4882a593Smuzhiyun 	.destroy = inno_hdmi_connector_destroy,
648*4882a593Smuzhiyun 	.reset = drm_atomic_helper_connector_reset,
649*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
650*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun static struct drm_connector_helper_funcs inno_hdmi_connector_helper_funcs = {
654*4882a593Smuzhiyun 	.get_modes = inno_hdmi_connector_get_modes,
655*4882a593Smuzhiyun 	.mode_valid = inno_hdmi_connector_mode_valid,
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun static int
inno_hdmi_audio_config_set(struct inno_hdmi * hdmi,struct hdmi_codec_daifmt * daifmt,struct audio_info * audio)659*4882a593Smuzhiyun inno_hdmi_audio_config_set(struct inno_hdmi *hdmi,
660*4882a593Smuzhiyun 			   struct hdmi_codec_daifmt *daifmt,
661*4882a593Smuzhiyun 			   struct audio_info *audio)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	int rate, N, channel;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	if (audio->channels < 3)
666*4882a593Smuzhiyun 		channel = I2S_CHANNEL_1_2;
667*4882a593Smuzhiyun 	else if (audio->channels < 5)
668*4882a593Smuzhiyun 		channel = I2S_CHANNEL_3_4;
669*4882a593Smuzhiyun 	else if (audio->channels < 7)
670*4882a593Smuzhiyun 		channel = I2S_CHANNEL_5_6;
671*4882a593Smuzhiyun 	else
672*4882a593Smuzhiyun 		channel = I2S_CHANNEL_7_8;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	switch (audio->sample_rate) {
675*4882a593Smuzhiyun 	case 32000:
676*4882a593Smuzhiyun 		rate = AUDIO_32K;
677*4882a593Smuzhiyun 		N = N_32K;
678*4882a593Smuzhiyun 		break;
679*4882a593Smuzhiyun 	case 44100:
680*4882a593Smuzhiyun 		rate = AUDIO_441K;
681*4882a593Smuzhiyun 		N = N_441K;
682*4882a593Smuzhiyun 		break;
683*4882a593Smuzhiyun 	case 48000:
684*4882a593Smuzhiyun 		rate = AUDIO_48K;
685*4882a593Smuzhiyun 		N = N_48K;
686*4882a593Smuzhiyun 		break;
687*4882a593Smuzhiyun 	case 88200:
688*4882a593Smuzhiyun 		rate = AUDIO_882K;
689*4882a593Smuzhiyun 		N = N_882K;
690*4882a593Smuzhiyun 		break;
691*4882a593Smuzhiyun 	case 96000:
692*4882a593Smuzhiyun 		rate = AUDIO_96K;
693*4882a593Smuzhiyun 		N = N_96K;
694*4882a593Smuzhiyun 		break;
695*4882a593Smuzhiyun 	case 176400:
696*4882a593Smuzhiyun 		rate = AUDIO_1764K;
697*4882a593Smuzhiyun 		N = N_1764K;
698*4882a593Smuzhiyun 		break;
699*4882a593Smuzhiyun 	case 192000:
700*4882a593Smuzhiyun 		rate = AUDIO_192K;
701*4882a593Smuzhiyun 		N = N_192K;
702*4882a593Smuzhiyun 		break;
703*4882a593Smuzhiyun 	default:
704*4882a593Smuzhiyun 		dev_err(hdmi->dev, "[%s] not support such sample rate %d\n",
705*4882a593Smuzhiyun 			__func__, audio->sample_rate);
706*4882a593Smuzhiyun 		return -ENOENT;
707*4882a593Smuzhiyun 	}
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	if (daifmt->fmt == HDMI_SPDIF) {
710*4882a593Smuzhiyun 		/* set_audio source SPDIF */
711*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_AUDIO_CTRL1, 0x09);
712*4882a593Smuzhiyun 	} else {
713*4882a593Smuzhiyun 		/* set_audio source I2S */
714*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_AUDIO_CTRL1, 0x01);
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_SAMPLE_RATE, rate);
717*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_I2S_MODE, v_I2S_MODE(I2S_STANDARD) |
718*4882a593Smuzhiyun 		    v_I2S_CHANNEL(channel));
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_I2S_MAP, 0x00);
721*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_I2S_SWAPS_SPDIF, rate);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	/* Set N value */
724*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_N_H, (N >> 16) & 0x0F);
725*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_N_M, (N >> 8) & 0xFF);
726*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_N_L, N & 0xFF);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	/* Set hdmi nlpcm mode to support hdmi bitstream */
729*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_AUDIO_CHANNEL_STATUS, v_AUDIO_STATUS_NLPCM(0));
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	return inno_hdmi_config_audio_aai(hdmi, audio);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
inno_hdmi_audio_prepare(struct device * dev,void * data,struct hdmi_codec_daifmt * fmt,struct hdmi_codec_params * hparms)734*4882a593Smuzhiyun static int inno_hdmi_audio_prepare(struct device *dev, void *data,
735*4882a593Smuzhiyun 				   struct hdmi_codec_daifmt *fmt,
736*4882a593Smuzhiyun 				   struct hdmi_codec_params *hparms)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = dev_get_drvdata(dev);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (!hdmi->hdmi_data.sink_has_audio) {
741*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Sink do not support audio!\n");
742*4882a593Smuzhiyun 		return -ENODEV;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	hdmi->audio_enable = 0;
746*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_PD, v_AUDIO_PD(1));
747*4882a593Smuzhiyun 	return 0;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
inno_hdmi_audio_hw_params(struct device * dev,void * d,struct hdmi_codec_daifmt * daifmt,struct hdmi_codec_params * params)750*4882a593Smuzhiyun static int inno_hdmi_audio_hw_params(struct device *dev, void *d,
751*4882a593Smuzhiyun 				     struct hdmi_codec_daifmt *daifmt,
752*4882a593Smuzhiyun 				     struct hdmi_codec_params *params)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = dev_get_drvdata(dev);
755*4882a593Smuzhiyun 	struct audio_info audio = {
756*4882a593Smuzhiyun 		.sample_width = params->sample_width,
757*4882a593Smuzhiyun 		.sample_rate = params->sample_rate,
758*4882a593Smuzhiyun 		.channels = params->channels,
759*4882a593Smuzhiyun 	};
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	if (!hdmi->hdmi_data.sink_has_audio) {
762*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Sink do not support audio!\n");
763*4882a593Smuzhiyun 		return -ENODEV;
764*4882a593Smuzhiyun 	}
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (!hdmi->encoder.crtc)
767*4882a593Smuzhiyun 		return -ENODEV;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	switch (daifmt->fmt) {
770*4882a593Smuzhiyun 	case HDMI_I2S:
771*4882a593Smuzhiyun 		break;
772*4882a593Smuzhiyun 	case HDMI_SPDIF:
773*4882a593Smuzhiyun 		break;
774*4882a593Smuzhiyun 	default:
775*4882a593Smuzhiyun 		dev_err(dev, "%s: Invalid format %d\n", __func__, daifmt->fmt);
776*4882a593Smuzhiyun 		return -EINVAL;
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	return inno_hdmi_audio_config_set(hdmi, daifmt, &audio);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
inno_hdmi_audio_shutdown(struct device * dev,void * d)782*4882a593Smuzhiyun static void inno_hdmi_audio_shutdown(struct device *dev, void *d)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	/* do nothing */
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
inno_hdmi_audio_mute(struct device * dev,void * data,bool mute,int direction)787*4882a593Smuzhiyun static int inno_hdmi_audio_mute(struct device *dev, void *data, bool mute, int direction)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = dev_get_drvdata(dev);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	if (!hdmi->hdmi_data.sink_has_audio) {
792*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Sink do not support audio!\n");
793*4882a593Smuzhiyun 		return -ENODEV;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	hdmi->audio_enable = !mute;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	if (mute)
799*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE | m_AUDIO_PD,
800*4882a593Smuzhiyun 			  v_AUDIO_MUTE(1) | v_AUDIO_PD(1));
801*4882a593Smuzhiyun 	else
802*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE | m_AUDIO_PD,
803*4882a593Smuzhiyun 			  v_AUDIO_MUTE(0) | v_AUDIO_PD(0));
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	return 0;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
inno_hdmi_audio_get_eld(struct device * dev,void * d,uint8_t * buf,size_t len)808*4882a593Smuzhiyun static int inno_hdmi_audio_get_eld(struct device *dev, void *d,
809*4882a593Smuzhiyun 				   uint8_t *buf, size_t len)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = dev_get_drvdata(dev);
812*4882a593Smuzhiyun 	struct drm_mode_config *config = &hdmi->encoder.dev->mode_config;
813*4882a593Smuzhiyun 	struct drm_connector *connector;
814*4882a593Smuzhiyun 	int ret = -ENODEV;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	mutex_lock(&config->mutex);
817*4882a593Smuzhiyun 	list_for_each_entry(connector, &config->connector_list, head) {
818*4882a593Smuzhiyun 		if (&hdmi->encoder == connector->encoder) {
819*4882a593Smuzhiyun 			memcpy(buf, connector->eld,
820*4882a593Smuzhiyun 			       min(sizeof(connector->eld), len));
821*4882a593Smuzhiyun 			ret = 0;
822*4882a593Smuzhiyun 		}
823*4882a593Smuzhiyun 	}
824*4882a593Smuzhiyun 	mutex_unlock(&config->mutex);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	return ret;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun static const struct hdmi_codec_ops audio_codec_ops = {
830*4882a593Smuzhiyun 	.hw_params = inno_hdmi_audio_hw_params,
831*4882a593Smuzhiyun 	.prepare = inno_hdmi_audio_prepare,
832*4882a593Smuzhiyun 	.audio_shutdown = inno_hdmi_audio_shutdown,
833*4882a593Smuzhiyun 	.mute_stream = inno_hdmi_audio_mute,
834*4882a593Smuzhiyun 	.get_eld = inno_hdmi_audio_get_eld,
835*4882a593Smuzhiyun };
836*4882a593Smuzhiyun 
inno_hdmi_audio_codec_init(struct inno_hdmi * hdmi,struct device * dev)837*4882a593Smuzhiyun static int inno_hdmi_audio_codec_init(struct inno_hdmi *hdmi,
838*4882a593Smuzhiyun 				      struct device *dev)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun 	const char *str = "i2s";
841*4882a593Smuzhiyun 	struct hdmi_codec_pdata codec_data = {
842*4882a593Smuzhiyun 		.i2s = 1,
843*4882a593Smuzhiyun 		.spdif = 0,
844*4882a593Smuzhiyun 		.ops = &audio_codec_ops,
845*4882a593Smuzhiyun 		.max_i2s_channels = 8,
846*4882a593Smuzhiyun 	};
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	if (device_property_read_string(dev, "rockchip,format", &str))
849*4882a593Smuzhiyun 		dev_warn(dev, "can not get rockchip,format\n");
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	if (strstr(str, "spdif")) {
852*4882a593Smuzhiyun 		codec_data.i2s = 0;
853*4882a593Smuzhiyun 		codec_data.spdif = 1;
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	hdmi->audio_enable = false;
857*4882a593Smuzhiyun 	hdmi->audio_pdev = platform_device_register_data(
858*4882a593Smuzhiyun 				dev, HDMI_CODEC_DRV_NAME, PLATFORM_DEVID_NONE,
859*4882a593Smuzhiyun 				&codec_data, sizeof(codec_data));
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(hdmi->audio_pdev);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
inno_hdmi_register(struct drm_device * drm,struct inno_hdmi * hdmi)864*4882a593Smuzhiyun static int inno_hdmi_register(struct drm_device *drm, struct inno_hdmi *hdmi)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct drm_encoder *encoder = &hdmi->encoder;
867*4882a593Smuzhiyun 	struct device *dev = hdmi->dev;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	encoder->possible_crtcs = rockchip_drm_of_find_possible_crtcs(drm, dev->of_node);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	/*
872*4882a593Smuzhiyun 	 * If we failed to find the CRTC(s) which this encoder is
873*4882a593Smuzhiyun 	 * supposed to be connected to, it's because the CRTC has
874*4882a593Smuzhiyun 	 * not been registered yet.  Defer probing, and hope that
875*4882a593Smuzhiyun 	 * the required CRTC is added later.
876*4882a593Smuzhiyun 	 */
877*4882a593Smuzhiyun 	if (encoder->possible_crtcs == 0)
878*4882a593Smuzhiyun 		return -EPROBE_DEFER;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	drm_encoder_helper_add(encoder, &inno_hdmi_encoder_helper_funcs);
881*4882a593Smuzhiyun 	drm_simple_encoder_init(drm, encoder, DRM_MODE_ENCODER_TMDS);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	drm_connector_helper_add(&hdmi->connector,
886*4882a593Smuzhiyun 				 &inno_hdmi_connector_helper_funcs);
887*4882a593Smuzhiyun 	drm_connector_init_with_ddc(drm, &hdmi->connector,
888*4882a593Smuzhiyun 				    &inno_hdmi_connector_funcs,
889*4882a593Smuzhiyun 				    DRM_MODE_CONNECTOR_HDMIA,
890*4882a593Smuzhiyun 				    hdmi->ddc);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	drm_connector_attach_encoder(&hdmi->connector, encoder);
893*4882a593Smuzhiyun 	inno_hdmi_audio_codec_init(hdmi, dev);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	return 0;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
inno_hdmi_i2c_irq(struct inno_hdmi * hdmi)898*4882a593Smuzhiyun static irqreturn_t inno_hdmi_i2c_irq(struct inno_hdmi *hdmi)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	struct inno_hdmi_i2c *i2c = hdmi->i2c;
901*4882a593Smuzhiyun 	u8 stat;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	stat = hdmi_readb(hdmi, HDMI_INTERRUPT_STATUS1);
904*4882a593Smuzhiyun 	if (!(stat & m_INT_EDID_READY))
905*4882a593Smuzhiyun 		return IRQ_NONE;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	/* Clear HDMI EDID interrupt flag */
908*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	complete(&i2c->cmp);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	return IRQ_HANDLED;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
inno_hdmi_hardirq(int irq,void * dev_id)915*4882a593Smuzhiyun static irqreturn_t inno_hdmi_hardirq(int irq, void *dev_id)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = dev_id;
918*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
919*4882a593Smuzhiyun 	u8 interrupt;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	if (hdmi->i2c)
922*4882a593Smuzhiyun 		ret = inno_hdmi_i2c_irq(hdmi);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	interrupt = hdmi_readb(hdmi, HDMI_STATUS);
925*4882a593Smuzhiyun 	if (interrupt & m_INT_HOTPLUG) {
926*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_STATUS, m_INT_HOTPLUG, m_INT_HOTPLUG);
927*4882a593Smuzhiyun 		ret = IRQ_WAKE_THREAD;
928*4882a593Smuzhiyun 	}
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	return ret;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
inno_hdmi_irq(int irq,void * dev_id)933*4882a593Smuzhiyun static irqreturn_t inno_hdmi_irq(int irq, void *dev_id)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = dev_id;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	drm_helper_hpd_irq_event(hdmi->connector.dev);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	return IRQ_HANDLED;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun 
inno_hdmi_i2c_read(struct inno_hdmi * hdmi,struct i2c_msg * msgs)942*4882a593Smuzhiyun static int inno_hdmi_i2c_read(struct inno_hdmi *hdmi, struct i2c_msg *msgs)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun 	int length = msgs->len;
945*4882a593Smuzhiyun 	u8 *buf = msgs->buf;
946*4882a593Smuzhiyun 	int ret;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	ret = wait_for_completion_timeout(&hdmi->i2c->cmp, HZ / 10);
949*4882a593Smuzhiyun 	if (!ret)
950*4882a593Smuzhiyun 		return -EAGAIN;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	while (length--)
953*4882a593Smuzhiyun 		*buf++ = hdmi_readb(hdmi, HDMI_EDID_FIFO_ADDR);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	return 0;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun 
inno_hdmi_i2c_write(struct inno_hdmi * hdmi,struct i2c_msg * msgs)958*4882a593Smuzhiyun static int inno_hdmi_i2c_write(struct inno_hdmi *hdmi, struct i2c_msg *msgs)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	/*
961*4882a593Smuzhiyun 	 * The DDC module only support read EDID message, so
962*4882a593Smuzhiyun 	 * we assume that each word write to this i2c adapter
963*4882a593Smuzhiyun 	 * should be the offset of EDID word address.
964*4882a593Smuzhiyun 	 */
965*4882a593Smuzhiyun 	if ((msgs->len != 1) ||
966*4882a593Smuzhiyun 	    ((msgs->addr != DDC_ADDR) && (msgs->addr != DDC_SEGMENT_ADDR)))
967*4882a593Smuzhiyun 		return -EINVAL;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	reinit_completion(&hdmi->i2c->cmp);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	if (msgs->addr == DDC_SEGMENT_ADDR)
972*4882a593Smuzhiyun 		hdmi->i2c->segment_addr = msgs->buf[0];
973*4882a593Smuzhiyun 	if (msgs->addr == DDC_ADDR)
974*4882a593Smuzhiyun 		hdmi->i2c->ddc_addr = msgs->buf[0];
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	/* Set edid fifo first addr */
977*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EDID_FIFO_OFFSET, 0x00);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	/* Set edid word address 0x00/0x80 */
980*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EDID_WORD_ADDR, hdmi->i2c->ddc_addr);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	/* Set edid segment pointer */
983*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EDID_SEGMENT_POINTER, hdmi->i2c->segment_addr);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	return 0;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
inno_hdmi_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)988*4882a593Smuzhiyun static int inno_hdmi_i2c_xfer(struct i2c_adapter *adap,
989*4882a593Smuzhiyun 			      struct i2c_msg *msgs, int num)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = i2c_get_adapdata(adap);
992*4882a593Smuzhiyun 	struct inno_hdmi_i2c *i2c = hdmi->i2c;
993*4882a593Smuzhiyun 	int i, ret = 0;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	mutex_lock(&i2c->lock);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	/* Clear the EDID interrupt flag and unmute the interrupt */
998*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, m_INT_EDID_READY);
999*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
1002*4882a593Smuzhiyun 		DRM_DEV_DEBUG(hdmi->dev,
1003*4882a593Smuzhiyun 			      "xfer: num: %d/%d, len: %d, flags: %#x\n",
1004*4882a593Smuzhiyun 			      i + 1, num, msgs[i].len, msgs[i].flags);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 		if (msgs[i].flags & I2C_M_RD)
1007*4882a593Smuzhiyun 			ret = inno_hdmi_i2c_read(hdmi, &msgs[i]);
1008*4882a593Smuzhiyun 		else
1009*4882a593Smuzhiyun 			ret = inno_hdmi_i2c_write(hdmi, &msgs[i]);
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 		if (ret < 0)
1012*4882a593Smuzhiyun 			break;
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	if (!ret)
1016*4882a593Smuzhiyun 		ret = num;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	/* Mute HDMI EDID interrupt */
1019*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, 0);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	mutex_unlock(&i2c->lock);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	return ret;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
inno_hdmi_i2c_func(struct i2c_adapter * adapter)1026*4882a593Smuzhiyun static u32 inno_hdmi_i2c_func(struct i2c_adapter *adapter)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun static const struct i2c_algorithm inno_hdmi_algorithm = {
1032*4882a593Smuzhiyun 	.master_xfer	= inno_hdmi_i2c_xfer,
1033*4882a593Smuzhiyun 	.functionality	= inno_hdmi_i2c_func,
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun 
inno_hdmi_i2c_adapter(struct inno_hdmi * hdmi)1036*4882a593Smuzhiyun static struct i2c_adapter *inno_hdmi_i2c_adapter(struct inno_hdmi *hdmi)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	struct i2c_adapter *adap;
1039*4882a593Smuzhiyun 	struct inno_hdmi_i2c *i2c;
1040*4882a593Smuzhiyun 	int ret;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL);
1043*4882a593Smuzhiyun 	if (!i2c)
1044*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	mutex_init(&i2c->lock);
1047*4882a593Smuzhiyun 	init_completion(&i2c->cmp);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	adap = &i2c->adap;
1050*4882a593Smuzhiyun 	adap->class = I2C_CLASS_DDC;
1051*4882a593Smuzhiyun 	adap->owner = THIS_MODULE;
1052*4882a593Smuzhiyun 	adap->dev.parent = hdmi->dev;
1053*4882a593Smuzhiyun 	adap->dev.of_node = hdmi->dev->of_node;
1054*4882a593Smuzhiyun 	adap->algo = &inno_hdmi_algorithm;
1055*4882a593Smuzhiyun 	strlcpy(adap->name, "Inno HDMI", sizeof(adap->name));
1056*4882a593Smuzhiyun 	i2c_set_adapdata(adap, hdmi);
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	ret = i2c_add_adapter(adap);
1059*4882a593Smuzhiyun 	if (ret) {
1060*4882a593Smuzhiyun 		dev_warn(hdmi->dev, "cannot add %s I2C adapter\n", adap->name);
1061*4882a593Smuzhiyun 		devm_kfree(hdmi->dev, i2c);
1062*4882a593Smuzhiyun 		return ERR_PTR(ret);
1063*4882a593Smuzhiyun 	}
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	hdmi->i2c = i2c;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	DRM_DEV_INFO(hdmi->dev, "registered %s I2C bus driver\n", adap->name);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	return adap;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun static struct inno_hdmi_phy_config rk3036_hdmi_phy_config[] = {
1073*4882a593Smuzhiyun 	/* pixelclk pre-emp vlev */
1074*4882a593Smuzhiyun 	{ 74250000,  0x3f, 0xbb },
1075*4882a593Smuzhiyun 	{ 165000000, 0x6f, 0xbb },
1076*4882a593Smuzhiyun 	{ ~0UL,	     0x00, 0x00 }
1077*4882a593Smuzhiyun };
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun static struct inno_hdmi_phy_config rk3128_hdmi_phy_config[] = {
1080*4882a593Smuzhiyun 	/* pixelclk pre-emp vlev */
1081*4882a593Smuzhiyun 	{ 74250000,  0x3f, 0xaa },
1082*4882a593Smuzhiyun 	{ 165000000, 0x5f, 0xaa },
1083*4882a593Smuzhiyun 	{ ~0UL,	     0x00, 0x00 }
1084*4882a593Smuzhiyun };
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun static const struct inno_hdmi_plat_data rk3036_hdmi_drv_data = {
1087*4882a593Smuzhiyun 	.dev_type   = RK3036_HDMI,
1088*4882a593Smuzhiyun 	.phy_config = rk3036_hdmi_phy_config,
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun static const struct inno_hdmi_plat_data rk3128_hdmi_drv_data = {
1092*4882a593Smuzhiyun 	.dev_type   = RK3128_HDMI,
1093*4882a593Smuzhiyun 	.phy_config = rk3128_hdmi_phy_config,
1094*4882a593Smuzhiyun };
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun static const struct of_device_id inno_hdmi_dt_ids[] = {
1097*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3036-inno-hdmi",
1098*4882a593Smuzhiyun 	  .data = &rk3036_hdmi_drv_data,
1099*4882a593Smuzhiyun 	},
1100*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3128-inno-hdmi",
1101*4882a593Smuzhiyun 	  .data = &rk3128_hdmi_drv_data,
1102*4882a593Smuzhiyun 	},
1103*4882a593Smuzhiyun 	{},
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, inno_hdmi_dt_ids);
1106*4882a593Smuzhiyun 
inno_hdmi_bind(struct device * dev,struct device * master,void * data)1107*4882a593Smuzhiyun static int inno_hdmi_bind(struct device *dev, struct device *master,
1108*4882a593Smuzhiyun 				 void *data)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
1111*4882a593Smuzhiyun 	struct drm_device *drm = data;
1112*4882a593Smuzhiyun 	struct inno_hdmi *hdmi;
1113*4882a593Smuzhiyun 	struct resource *iores;
1114*4882a593Smuzhiyun 	int irq;
1115*4882a593Smuzhiyun 	int ret;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
1118*4882a593Smuzhiyun 	if (!hdmi)
1119*4882a593Smuzhiyun 		return -ENOMEM;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	hdmi->dev = dev;
1122*4882a593Smuzhiyun 	hdmi->drm_dev = drm;
1123*4882a593Smuzhiyun 	hdmi->plat_data = device_get_match_data(hdmi->dev);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1126*4882a593Smuzhiyun 	hdmi->regs = devm_ioremap_resource(dev, iores);
1127*4882a593Smuzhiyun 	if (IS_ERR(hdmi->regs))
1128*4882a593Smuzhiyun 		return PTR_ERR(hdmi->regs);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1131*4882a593Smuzhiyun 	if (irq < 0)
1132*4882a593Smuzhiyun 		return irq;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	hdmi->aclk = devm_clk_get(hdmi->dev, "aclk");
1135*4882a593Smuzhiyun 	if (IS_ERR(hdmi->aclk)) {
1136*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Unable to get HDMI aclk clk\n");
1137*4882a593Smuzhiyun 		return PTR_ERR(hdmi->aclk);
1138*4882a593Smuzhiyun 	}
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	hdmi->pclk = devm_clk_get(hdmi->dev, "pclk");
1141*4882a593Smuzhiyun 	if (IS_ERR(hdmi->pclk)) {
1142*4882a593Smuzhiyun 		DRM_DEV_ERROR(hdmi->dev, "Unable to get HDMI pclk clk\n");
1143*4882a593Smuzhiyun 		return PTR_ERR(hdmi->pclk);
1144*4882a593Smuzhiyun 	}
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	ret = clk_prepare_enable(hdmi->aclk);
1147*4882a593Smuzhiyun 	if (ret) {
1148*4882a593Smuzhiyun 		DRM_DEV_ERROR(hdmi->dev,
1149*4882a593Smuzhiyun 			      "Cannot enable HDMI aclk clock: %d\n", ret);
1150*4882a593Smuzhiyun 		return ret;
1151*4882a593Smuzhiyun 	}
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	ret = clk_prepare_enable(hdmi->pclk);
1154*4882a593Smuzhiyun 	if (ret) {
1155*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Cannot enable HDMI pclk clock: %d\n", ret);
1156*4882a593Smuzhiyun 		goto err_disable_aclk;
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	inno_hdmi_reset(hdmi);
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	hdmi->ddc = inno_hdmi_i2c_adapter(hdmi);
1162*4882a593Smuzhiyun 	if (IS_ERR(hdmi->ddc)) {
1163*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->ddc);
1164*4882a593Smuzhiyun 		hdmi->ddc = NULL;
1165*4882a593Smuzhiyun 		goto err_disable_pclk;
1166*4882a593Smuzhiyun 	}
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/*
1169*4882a593Smuzhiyun 	 * When IP controller haven't configured to an accurate video
1170*4882a593Smuzhiyun 	 * timing, then the TMDS clock source would be switched to
1171*4882a593Smuzhiyun 	 * PCLK_HDMI, so we need to init the TMDS rate to PCLK rate,
1172*4882a593Smuzhiyun 	 * and reconfigure the DDC clock.
1173*4882a593Smuzhiyun 	 */
1174*4882a593Smuzhiyun 	hdmi->tmds_rate = clk_get_rate(hdmi->pclk);
1175*4882a593Smuzhiyun 	inno_hdmi_i2c_init(hdmi);
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	ret = inno_hdmi_register(drm, hdmi);
1178*4882a593Smuzhiyun 	if (ret)
1179*4882a593Smuzhiyun 		goto err_put_adapter;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	dev_set_drvdata(dev, hdmi);
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	/* Unmute hotplug interrupt */
1184*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_STATUS, m_MASK_INT_HOTPLUG, v_MASK_INT_HOTPLUG(1));
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, irq, inno_hdmi_hardirq,
1187*4882a593Smuzhiyun 					inno_hdmi_irq, IRQF_SHARED,
1188*4882a593Smuzhiyun 					dev_name(dev), hdmi);
1189*4882a593Smuzhiyun 	if (ret) {
1190*4882a593Smuzhiyun 		dev_err(hdmi->dev,
1191*4882a593Smuzhiyun 			"failed to request hdmi irq: %d\n", ret);
1192*4882a593Smuzhiyun 		goto err_cleanup_hdmi;
1193*4882a593Smuzhiyun 	}
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	return 0;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun err_cleanup_hdmi:
1198*4882a593Smuzhiyun 	hdmi->connector.funcs->destroy(&hdmi->connector);
1199*4882a593Smuzhiyun 	hdmi->encoder.funcs->destroy(&hdmi->encoder);
1200*4882a593Smuzhiyun err_put_adapter:
1201*4882a593Smuzhiyun 	i2c_put_adapter(hdmi->ddc);
1202*4882a593Smuzhiyun err_disable_pclk:
1203*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->pclk);
1204*4882a593Smuzhiyun err_disable_aclk:
1205*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->aclk);
1206*4882a593Smuzhiyun 	return ret;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun 
inno_hdmi_unbind(struct device * dev,struct device * master,void * data)1209*4882a593Smuzhiyun static void inno_hdmi_unbind(struct device *dev, struct device *master,
1210*4882a593Smuzhiyun 			     void *data)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun 	struct inno_hdmi *hdmi = dev_get_drvdata(dev);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	hdmi->connector.funcs->destroy(&hdmi->connector);
1215*4882a593Smuzhiyun 	hdmi->encoder.funcs->destroy(&hdmi->encoder);
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	i2c_put_adapter(hdmi->ddc);
1218*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->pclk);
1219*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->aclk);
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun static const struct component_ops inno_hdmi_ops = {
1223*4882a593Smuzhiyun 	.bind	= inno_hdmi_bind,
1224*4882a593Smuzhiyun 	.unbind	= inno_hdmi_unbind,
1225*4882a593Smuzhiyun };
1226*4882a593Smuzhiyun 
inno_hdmi_probe(struct platform_device * pdev)1227*4882a593Smuzhiyun static int inno_hdmi_probe(struct platform_device *pdev)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun 	return component_add(&pdev->dev, &inno_hdmi_ops);
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
inno_hdmi_remove(struct platform_device * pdev)1232*4882a593Smuzhiyun static int inno_hdmi_remove(struct platform_device *pdev)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	component_del(&pdev->dev, &inno_hdmi_ops);
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	return 0;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun struct platform_driver inno_hdmi_driver = {
1240*4882a593Smuzhiyun 	.probe  = inno_hdmi_probe,
1241*4882a593Smuzhiyun 	.remove = inno_hdmi_remove,
1242*4882a593Smuzhiyun 	.driver = {
1243*4882a593Smuzhiyun 		.name = "innohdmi-rockchip",
1244*4882a593Smuzhiyun 		.of_match_table = inno_hdmi_dt_ids,
1245*4882a593Smuzhiyun 	},
1246*4882a593Smuzhiyun };
1247