xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/rockchip/dw-mipi-dsi-rockchip.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
4*4882a593Smuzhiyun  * Author:
5*4882a593Smuzhiyun  *      Chris Zhong <zyw@rock-chips.com>
6*4882a593Smuzhiyun  *      Nickey Yang <nickey.yang@rock-chips.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/iopoll.h>
11*4882a593Smuzhiyun #include <linux/math64.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/phy/phy.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <drm/drm_dsc.h>
20*4882a593Smuzhiyun #include <video/mipi_display.h>
21*4882a593Smuzhiyun #include <uapi/linux/videodev2.h>
22*4882a593Smuzhiyun #include <drm/bridge/dw_mipi_dsi.h>
23*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
24*4882a593Smuzhiyun #include <drm/drm_of.h>
25*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "rockchip_drm_drv.h"
28*4882a593Smuzhiyun #include "rockchip_drm_vop.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define DSI_PHY_RSTZ			0xa0
31*4882a593Smuzhiyun #define PHY_DISFORCEPLL			0
32*4882a593Smuzhiyun #define PHY_ENFORCEPLL			BIT(3)
33*4882a593Smuzhiyun #define PHY_DISABLECLK			0
34*4882a593Smuzhiyun #define PHY_ENABLECLK			BIT(2)
35*4882a593Smuzhiyun #define PHY_RSTZ			0
36*4882a593Smuzhiyun #define PHY_UNRSTZ			BIT(1)
37*4882a593Smuzhiyun #define PHY_SHUTDOWNZ			0
38*4882a593Smuzhiyun #define PHY_UNSHUTDOWNZ			BIT(0)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define DSI_PHY_IF_CFG			0xa4
41*4882a593Smuzhiyun #define N_LANES(n)			((((n) - 1) & 0x3) << 0)
42*4882a593Smuzhiyun #define PHY_STOP_WAIT_TIME(cycle)	(((cycle) & 0xff) << 8)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define DSI_PHY_STATUS			0xb0
45*4882a593Smuzhiyun #define LOCK				BIT(0)
46*4882a593Smuzhiyun #define STOP_STATE_CLK_LANE		BIT(2)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define DSI_PHY_TST_CTRL0		0xb4
49*4882a593Smuzhiyun #define PHY_TESTCLK			BIT(1)
50*4882a593Smuzhiyun #define PHY_UNTESTCLK			0
51*4882a593Smuzhiyun #define PHY_TESTCLR			BIT(0)
52*4882a593Smuzhiyun #define PHY_UNTESTCLR			0
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define DSI_PHY_TST_CTRL1		0xb8
55*4882a593Smuzhiyun #define PHY_TESTEN			BIT(16)
56*4882a593Smuzhiyun #define PHY_UNTESTEN			0
57*4882a593Smuzhiyun #define PHY_TESTDOUT(n)			(((n) & 0xff) << 8)
58*4882a593Smuzhiyun #define PHY_TESTDIN(n)			(((n) & 0xff) << 0)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define DSI_INT_ST0			0xbc
61*4882a593Smuzhiyun #define DSI_INT_ST1			0xc0
62*4882a593Smuzhiyun #define DSI_INT_MSK0			0xc4
63*4882a593Smuzhiyun #define DSI_INT_MSK1			0xc8
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define PHY_STATUS_TIMEOUT_US		10000
66*4882a593Smuzhiyun #define CMD_PKT_STATUS_TIMEOUT_US	20000
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define BYPASS_VCO_RANGE	BIT(7)
69*4882a593Smuzhiyun #define VCO_RANGE_CON_SEL(val)	(((val) & 0x7) << 3)
70*4882a593Smuzhiyun #define VCO_IN_CAP_CON_DEFAULT	(0x0 << 1)
71*4882a593Smuzhiyun #define VCO_IN_CAP_CON_LOW	(0x1 << 1)
72*4882a593Smuzhiyun #define VCO_IN_CAP_CON_HIGH	(0x2 << 1)
73*4882a593Smuzhiyun #define REF_BIAS_CUR_SEL	BIT(0)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define CP_CURRENT_3UA	0x1
76*4882a593Smuzhiyun #define CP_CURRENT_4_5UA	0x2
77*4882a593Smuzhiyun #define CP_CURRENT_7_5UA	0x6
78*4882a593Smuzhiyun #define CP_CURRENT_6UA	0x9
79*4882a593Smuzhiyun #define CP_CURRENT_12UA	0xb
80*4882a593Smuzhiyun #define CP_CURRENT_SEL(val)	((val) & 0xf)
81*4882a593Smuzhiyun #define CP_PROGRAM_EN		BIT(7)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define LPF_RESISTORS_15_5KOHM	0x1
84*4882a593Smuzhiyun #define LPF_RESISTORS_13KOHM	0x2
85*4882a593Smuzhiyun #define LPF_RESISTORS_11_5KOHM	0x4
86*4882a593Smuzhiyun #define LPF_RESISTORS_10_5KOHM	0x8
87*4882a593Smuzhiyun #define LPF_RESISTORS_8KOHM	0x10
88*4882a593Smuzhiyun #define LPF_PROGRAM_EN		BIT(6)
89*4882a593Smuzhiyun #define LPF_RESISTORS_SEL(val)	((val) & 0x3f)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define HSFREQRANGE_SEL(val)	(((val) & 0x3f) << 1)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define INPUT_DIVIDER(val)	(((val) - 1) & 0x7f)
94*4882a593Smuzhiyun #define LOW_PROGRAM_EN		0
95*4882a593Smuzhiyun #define HIGH_PROGRAM_EN		BIT(7)
96*4882a593Smuzhiyun #define LOOP_DIV_LOW_SEL(val)	(((val) - 1) & 0x1f)
97*4882a593Smuzhiyun #define LOOP_DIV_HIGH_SEL(val)	((((val) - 1) >> 5) & 0xf)
98*4882a593Smuzhiyun #define PLL_LOOP_DIV_EN		BIT(5)
99*4882a593Smuzhiyun #define PLL_INPUT_DIV_EN	BIT(4)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define POWER_CONTROL		BIT(6)
102*4882a593Smuzhiyun #define INTERNAL_REG_CURRENT	BIT(3)
103*4882a593Smuzhiyun #define BIAS_BLOCK_ON		BIT(2)
104*4882a593Smuzhiyun #define BANDGAP_ON		BIT(0)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define TER_RESISTOR_HIGH	BIT(7)
107*4882a593Smuzhiyun #define	TER_RESISTOR_LOW	0
108*4882a593Smuzhiyun #define LEVEL_SHIFTERS_ON	BIT(6)
109*4882a593Smuzhiyun #define TER_CAL_DONE		BIT(5)
110*4882a593Smuzhiyun #define SETRD_MAX		(0x7 << 2)
111*4882a593Smuzhiyun #define POWER_MANAGE		BIT(1)
112*4882a593Smuzhiyun #define TER_RESISTORS_ON	BIT(0)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define BIASEXTR_SEL(val)	((val) & 0x7)
115*4882a593Smuzhiyun #define BANDGAP_SEL(val)	((val) & 0x7)
116*4882a593Smuzhiyun #define TLP_PROGRAM_EN		BIT(7)
117*4882a593Smuzhiyun #define THS_PRE_PROGRAM_EN	BIT(7)
118*4882a593Smuzhiyun #define THS_ZERO_PROGRAM_EN	BIT(6)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define PLL_BIAS_CUR_SEL_CAP_VCO_CONTROL		0x10
121*4882a593Smuzhiyun #define PLL_CP_CONTROL_PLL_LOCK_BYPASS			0x11
122*4882a593Smuzhiyun #define PLL_LPF_AND_CP_CONTROL				0x12
123*4882a593Smuzhiyun #define PLL_INPUT_DIVIDER_RATIO				0x17
124*4882a593Smuzhiyun #define PLL_LOOP_DIVIDER_RATIO				0x18
125*4882a593Smuzhiyun #define PLL_INPUT_AND_LOOP_DIVIDER_RATIOS_CONTROL	0x19
126*4882a593Smuzhiyun #define BANDGAP_AND_BIAS_CONTROL			0x20
127*4882a593Smuzhiyun #define TERMINATION_RESISTER_CONTROL			0x21
128*4882a593Smuzhiyun #define AFE_BIAS_BANDGAP_ANALOG_PROGRAMMABILITY		0x22
129*4882a593Smuzhiyun #define HS_RX_CONTROL_OF_LANE_0				0x44
130*4882a593Smuzhiyun #define HS_TX_CLOCK_LANE_REQUEST_STATE_TIME_CONTROL	0x60
131*4882a593Smuzhiyun #define HS_TX_CLOCK_LANE_PREPARE_STATE_TIME_CONTROL	0x61
132*4882a593Smuzhiyun #define HS_TX_CLOCK_LANE_HS_ZERO_STATE_TIME_CONTROL	0x62
133*4882a593Smuzhiyun #define HS_TX_CLOCK_LANE_TRAIL_STATE_TIME_CONTROL	0x63
134*4882a593Smuzhiyun #define HS_TX_CLOCK_LANE_EXIT_STATE_TIME_CONTROL	0x64
135*4882a593Smuzhiyun #define HS_TX_CLOCK_LANE_POST_TIME_CONTROL		0x65
136*4882a593Smuzhiyun #define HS_TX_DATA_LANE_REQUEST_STATE_TIME_CONTROL	0x70
137*4882a593Smuzhiyun #define HS_TX_DATA_LANE_PREPARE_STATE_TIME_CONTROL	0x71
138*4882a593Smuzhiyun #define HS_TX_DATA_LANE_HS_ZERO_STATE_TIME_CONTROL	0x72
139*4882a593Smuzhiyun #define HS_TX_DATA_LANE_TRAIL_STATE_TIME_CONTROL	0x73
140*4882a593Smuzhiyun #define HS_TX_DATA_LANE_EXIT_STATE_TIME_CONTROL		0x74
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define DW_MIPI_NEEDS_PHY_CFG_CLK	BIT(0)
143*4882a593Smuzhiyun #define DW_MIPI_NEEDS_GRF_CLK		BIT(1)
144*4882a593Smuzhiyun #define DW_MIPI_NEEDS_HCLK		BIT(2)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define PX30_GRF_PD_VO_CON1		0x0438
147*4882a593Smuzhiyun #define PX30_DSI_FORCETXSTOPMODE	(0xf << 7)
148*4882a593Smuzhiyun #define PX30_DSI_FORCERXMODE		BIT(6)
149*4882a593Smuzhiyun #define PX30_DSI_TURNDISABLE		BIT(5)
150*4882a593Smuzhiyun #define PX30_DSI_LCDC_SEL		BIT(0)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define RK3128_GRF_LVDS_CON0		0x0150
153*4882a593Smuzhiyun #define RK3128_DSI_FORCETXSTOPMODE	(0xf << 10)
154*4882a593Smuzhiyun #define RK3128_DSI_FORCERXMODE		(0x1 << 9)
155*4882a593Smuzhiyun #define RK3128_DSI_TURNDISABLE		(0x1 << 8)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define RK3288_GRF_SOC_CON6		0x025c
158*4882a593Smuzhiyun #define RK3288_DSI0_LCDC_SEL		BIT(6)
159*4882a593Smuzhiyun #define RK3288_DSI1_LCDC_SEL		BIT(9)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define RK3399_GRF_SOC_CON20		0x6250
162*4882a593Smuzhiyun #define RK3399_DSI0_LCDC_SEL		BIT(0)
163*4882a593Smuzhiyun #define RK3399_DSI1_LCDC_SEL		BIT(4)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define RK3399_GRF_SOC_CON22		0x6258
166*4882a593Smuzhiyun #define RK3399_DSI0_TURNREQUEST		(0xf << 12)
167*4882a593Smuzhiyun #define RK3399_DSI0_TURNDISABLE		(0xf << 8)
168*4882a593Smuzhiyun #define RK3399_DSI0_FORCETXSTOPMODE	(0xf << 4)
169*4882a593Smuzhiyun #define RK3399_DSI0_FORCERXMODE		(0xf << 0)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define RK3399_GRF_SOC_CON23		0x625c
172*4882a593Smuzhiyun #define RK3399_DSI1_TURNDISABLE		(0xf << 12)
173*4882a593Smuzhiyun #define RK3399_DSI1_FORCETXSTOPMODE	(0xf << 8)
174*4882a593Smuzhiyun #define RK3399_DSI1_FORCERXMODE		(0xf << 4)
175*4882a593Smuzhiyun #define RK3399_DSI1_ENABLE		(0xf << 0)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define RK3399_GRF_SOC_CON24		0x6260
178*4882a593Smuzhiyun #define RK3399_TXRX_MASTERSLAVEZ	BIT(7)
179*4882a593Smuzhiyun #define RK3399_TXRX_ENABLECLK		BIT(6)
180*4882a593Smuzhiyun #define RK3399_TXRX_BASEDIR		BIT(5)
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define RK3562_SYS_GRF_VO_CON1		0x05d4
183*4882a593Smuzhiyun #define RK3562_DSI_FORCETXSTOPMODE	(0xf << 4)
184*4882a593Smuzhiyun #define RK3562_DSI_TURNDISABLE		(0x1 << 2)
185*4882a593Smuzhiyun #define RK3562_DSI_FORCERXMODE		(0x1 << 0)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define RK3568_GRF_VO_CON2		0x0368
188*4882a593Smuzhiyun #define RK3568_GRF_VO_CON3		0x036c
189*4882a593Smuzhiyun #define RK3568_DSI_FORCETXSTOPMODE	(0xf << 4)
190*4882a593Smuzhiyun #define RK3568_DSI_TURNDISABLE		(0x1 << 2)
191*4882a593Smuzhiyun #define RK3568_DSI_FORCERXMODE		(0x1 << 0)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define RV1126_GRF_DSIPHY_CON		0x10220
194*4882a593Smuzhiyun #define RV1126_DSI_FORCETXSTOPMODE	(0xf << 4)
195*4882a593Smuzhiyun #define RV1126_DSI_TURNDISABLE		(0x1 << 2)
196*4882a593Smuzhiyun #define RV1126_DSI_FORCERXMODE		(0x1 << 0)
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define HIWORD_UPDATE(val, mask)	(val | (mask) << 16)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define to_dsi(nm)	container_of(nm, struct dw_mipi_dsi_rockchip, nm)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun enum {
203*4882a593Smuzhiyun 	BANDGAP_97_07,
204*4882a593Smuzhiyun 	BANDGAP_98_05,
205*4882a593Smuzhiyun 	BANDGAP_99_02,
206*4882a593Smuzhiyun 	BANDGAP_100_00,
207*4882a593Smuzhiyun 	BANDGAP_93_17,
208*4882a593Smuzhiyun 	BANDGAP_94_15,
209*4882a593Smuzhiyun 	BANDGAP_95_12,
210*4882a593Smuzhiyun 	BANDGAP_96_10,
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun enum {
214*4882a593Smuzhiyun 	BIASEXTR_87_1,
215*4882a593Smuzhiyun 	BIASEXTR_91_5,
216*4882a593Smuzhiyun 	BIASEXTR_95_9,
217*4882a593Smuzhiyun 	BIASEXTR_100,
218*4882a593Smuzhiyun 	BIASEXTR_105_94,
219*4882a593Smuzhiyun 	BIASEXTR_111_88,
220*4882a593Smuzhiyun 	BIASEXTR_118_8,
221*4882a593Smuzhiyun 	BIASEXTR_127_7,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun enum soc_type {
225*4882a593Smuzhiyun 	PX30,
226*4882a593Smuzhiyun 	RK3128,
227*4882a593Smuzhiyun 	RK3288,
228*4882a593Smuzhiyun 	RK3399,
229*4882a593Smuzhiyun 	RK3562,
230*4882a593Smuzhiyun 	RK3568,
231*4882a593Smuzhiyun 	RV1126,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun struct cmd_header {
235*4882a593Smuzhiyun 	u8 cmd_type;
236*4882a593Smuzhiyun 	u8 delay;
237*4882a593Smuzhiyun 	u8 payload_length;
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun struct rockchip_dw_dsi_chip_data {
241*4882a593Smuzhiyun 	u32 reg;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	u32 lcdsel_grf_reg;
244*4882a593Smuzhiyun 	u32 lcdsel_big;
245*4882a593Smuzhiyun 	u32 lcdsel_lit;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	u32 enable_grf_reg;
248*4882a593Smuzhiyun 	u32 enable;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	u32 lanecfg1_grf_reg;
251*4882a593Smuzhiyun 	u32 lanecfg1;
252*4882a593Smuzhiyun 	u32 lanecfg2_grf_reg;
253*4882a593Smuzhiyun 	u32 lanecfg2;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	enum soc_type soc_type;
256*4882a593Smuzhiyun 	unsigned int flags;
257*4882a593Smuzhiyun 	unsigned int max_data_lanes;
258*4882a593Smuzhiyun 	unsigned long max_bit_rate_per_lane;
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun struct dw_mipi_dsi_rockchip {
262*4882a593Smuzhiyun 	struct device *dev;
263*4882a593Smuzhiyun 	struct drm_encoder encoder;
264*4882a593Smuzhiyun 	void __iomem *base;
265*4882a593Smuzhiyun 	int id;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	bool c_option;
268*4882a593Smuzhiyun 	bool scrambling_en;
269*4882a593Smuzhiyun 	unsigned int slice_width;
270*4882a593Smuzhiyun 	unsigned int slice_height;
271*4882a593Smuzhiyun 	unsigned int slice_per_pkt;
272*4882a593Smuzhiyun 	bool block_pred_enable;
273*4882a593Smuzhiyun 	bool dsc_enable;
274*4882a593Smuzhiyun 	u8 version_major;
275*4882a593Smuzhiyun 	u8 version_minor;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	struct drm_dsc_picture_parameter_set *pps;
278*4882a593Smuzhiyun 	struct regmap *grf_regmap;
279*4882a593Smuzhiyun 	struct clk *pllref_clk;
280*4882a593Smuzhiyun 	struct clk *pclk;
281*4882a593Smuzhiyun 	struct clk *grf_clk;
282*4882a593Smuzhiyun 	struct clk *phy_cfg_clk;
283*4882a593Smuzhiyun 	struct clk *hclk;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* dual-channel */
286*4882a593Smuzhiyun 	bool is_slave;
287*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *slave;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* optional external dphy */
290*4882a593Smuzhiyun 	bool phy_enabled;
291*4882a593Smuzhiyun 	struct phy *phy;
292*4882a593Smuzhiyun 	union phy_configure_opts phy_opts;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	unsigned int lane_mbps; /* per lane */
295*4882a593Smuzhiyun 	u16 input_div;
296*4882a593Smuzhiyun 	u16 feedback_div;
297*4882a593Smuzhiyun 	u32 format;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	struct dw_mipi_dsi *dmd;
300*4882a593Smuzhiyun 	const struct rockchip_dw_dsi_chip_data *cdata;
301*4882a593Smuzhiyun 	struct dw_mipi_dsi_plat_data pdata;
302*4882a593Smuzhiyun 	int devcnt;
303*4882a593Smuzhiyun 	struct rockchip_drm_sub_dev sub_dev;
304*4882a593Smuzhiyun 	struct drm_panel *panel;
305*4882a593Smuzhiyun 	struct drm_bridge *bridge;
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun struct dphy_pll_parameter_map {
309*4882a593Smuzhiyun 	unsigned int max_mbps;
310*4882a593Smuzhiyun 	u8 hsfreqrange;
311*4882a593Smuzhiyun 	u8 icpctrl;
312*4882a593Smuzhiyun 	u8 lpfctrl;
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /* The table is based on 27MHz DPHY pll reference clock. */
316*4882a593Smuzhiyun static const struct dphy_pll_parameter_map dppa_map[] = {
317*4882a593Smuzhiyun 	{  89, 0x00, CP_CURRENT_3UA, LPF_RESISTORS_13KOHM },
318*4882a593Smuzhiyun 	{  99, 0x10, CP_CURRENT_3UA, LPF_RESISTORS_13KOHM },
319*4882a593Smuzhiyun 	{ 109, 0x20, CP_CURRENT_3UA, LPF_RESISTORS_13KOHM },
320*4882a593Smuzhiyun 	{ 129, 0x01, CP_CURRENT_3UA, LPF_RESISTORS_15_5KOHM },
321*4882a593Smuzhiyun 	{ 139, 0x11, CP_CURRENT_3UA, LPF_RESISTORS_15_5KOHM },
322*4882a593Smuzhiyun 	{ 149, 0x21, CP_CURRENT_3UA, LPF_RESISTORS_15_5KOHM },
323*4882a593Smuzhiyun 	{ 169, 0x02, CP_CURRENT_6UA, LPF_RESISTORS_13KOHM },
324*4882a593Smuzhiyun 	{ 179, 0x12, CP_CURRENT_6UA, LPF_RESISTORS_13KOHM },
325*4882a593Smuzhiyun 	{ 199, 0x22, CP_CURRENT_6UA, LPF_RESISTORS_13KOHM },
326*4882a593Smuzhiyun 	{ 219, 0x03, CP_CURRENT_4_5UA, LPF_RESISTORS_13KOHM },
327*4882a593Smuzhiyun 	{ 239, 0x13, CP_CURRENT_4_5UA, LPF_RESISTORS_13KOHM },
328*4882a593Smuzhiyun 	{ 249, 0x23, CP_CURRENT_4_5UA, LPF_RESISTORS_13KOHM },
329*4882a593Smuzhiyun 	{ 269, 0x04, CP_CURRENT_6UA, LPF_RESISTORS_11_5KOHM },
330*4882a593Smuzhiyun 	{ 299, 0x14, CP_CURRENT_6UA, LPF_RESISTORS_11_5KOHM },
331*4882a593Smuzhiyun 	{ 329, 0x05, CP_CURRENT_3UA, LPF_RESISTORS_15_5KOHM },
332*4882a593Smuzhiyun 	{ 359, 0x15, CP_CURRENT_3UA, LPF_RESISTORS_15_5KOHM },
333*4882a593Smuzhiyun 	{ 399, 0x25, CP_CURRENT_3UA, LPF_RESISTORS_15_5KOHM },
334*4882a593Smuzhiyun 	{ 449, 0x06, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
335*4882a593Smuzhiyun 	{ 499, 0x16, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
336*4882a593Smuzhiyun 	{ 549, 0x07, CP_CURRENT_7_5UA, LPF_RESISTORS_10_5KOHM },
337*4882a593Smuzhiyun 	{ 599, 0x17, CP_CURRENT_7_5UA, LPF_RESISTORS_10_5KOHM },
338*4882a593Smuzhiyun 	{ 649, 0x08, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
339*4882a593Smuzhiyun 	{ 699, 0x18, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
340*4882a593Smuzhiyun 	{ 749, 0x09, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
341*4882a593Smuzhiyun 	{ 799, 0x19, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
342*4882a593Smuzhiyun 	{ 849, 0x29, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
343*4882a593Smuzhiyun 	{ 899, 0x39, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
344*4882a593Smuzhiyun 	{ 949, 0x0a, CP_CURRENT_12UA, LPF_RESISTORS_8KOHM },
345*4882a593Smuzhiyun 	{ 999, 0x1a, CP_CURRENT_12UA, LPF_RESISTORS_8KOHM },
346*4882a593Smuzhiyun 	{1049, 0x2a, CP_CURRENT_12UA, LPF_RESISTORS_8KOHM },
347*4882a593Smuzhiyun 	{1099, 0x3a, CP_CURRENT_12UA, LPF_RESISTORS_8KOHM },
348*4882a593Smuzhiyun 	{1149, 0x0b, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
349*4882a593Smuzhiyun 	{1199, 0x1b, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
350*4882a593Smuzhiyun 	{1249, 0x2b, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
351*4882a593Smuzhiyun 	{1299, 0x3b, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
352*4882a593Smuzhiyun 	{1349, 0x0c, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
353*4882a593Smuzhiyun 	{1399, 0x1c, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
354*4882a593Smuzhiyun 	{1449, 0x2c, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
355*4882a593Smuzhiyun 	{1500, 0x3c, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM }
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun 
max_mbps_to_parameter(unsigned int max_mbps)358*4882a593Smuzhiyun static int max_mbps_to_parameter(unsigned int max_mbps)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	int i;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(dppa_map); i++)
363*4882a593Smuzhiyun 		if (dppa_map[i].max_mbps >= max_mbps)
364*4882a593Smuzhiyun 			return i;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	return -EINVAL;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
dsi_write(struct dw_mipi_dsi_rockchip * dsi,u32 reg,u32 val)369*4882a593Smuzhiyun static inline void dsi_write(struct dw_mipi_dsi_rockchip *dsi, u32 reg, u32 val)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	writel(val, dsi->base + reg);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
dsi_read(struct dw_mipi_dsi_rockchip * dsi,u32 reg)374*4882a593Smuzhiyun static inline u32 dsi_read(struct dw_mipi_dsi_rockchip *dsi, u32 reg)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	return readl(dsi->base + reg);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
dsi_set(struct dw_mipi_dsi_rockchip * dsi,u32 reg,u32 mask)379*4882a593Smuzhiyun static inline void dsi_set(struct dw_mipi_dsi_rockchip *dsi, u32 reg, u32 mask)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	dsi_write(dsi, reg, dsi_read(dsi, reg) | mask);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
dsi_update_bits(struct dw_mipi_dsi_rockchip * dsi,u32 reg,u32 mask,u32 val)384*4882a593Smuzhiyun static inline void dsi_update_bits(struct dw_mipi_dsi_rockchip *dsi, u32 reg,
385*4882a593Smuzhiyun 				   u32 mask, u32 val)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	dsi_write(dsi, reg, (dsi_read(dsi, reg) & ~mask) | val);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
dw_mipi_dsi_phy_write(struct dw_mipi_dsi_rockchip * dsi,u8 test_code,u8 test_data)390*4882a593Smuzhiyun static void dw_mipi_dsi_phy_write(struct dw_mipi_dsi_rockchip *dsi,
391*4882a593Smuzhiyun 				  u8 test_code,
392*4882a593Smuzhiyun 				  u8 test_data)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	/*
395*4882a593Smuzhiyun 	 * With the falling edge on TESTCLK, the TESTDIN[7:0] signal content
396*4882a593Smuzhiyun 	 * is latched internally as the current test code. Test data is
397*4882a593Smuzhiyun 	 * programmed internally by rising edge on TESTCLK.
398*4882a593Smuzhiyun 	 */
399*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLK | PHY_UNTESTCLR);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_TST_CTRL1, PHY_TESTEN | PHY_TESTDOUT(0) |
402*4882a593Smuzhiyun 					  PHY_TESTDIN(test_code));
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_UNTESTCLK | PHY_UNTESTCLR);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_TST_CTRL1, PHY_UNTESTEN | PHY_TESTDOUT(0) |
407*4882a593Smuzhiyun 					  PHY_TESTDIN(test_data));
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLK | PHY_UNTESTCLR);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun /**
413*4882a593Smuzhiyun  * ns2bc - Nanoseconds to byte clock cycles
414*4882a593Smuzhiyun  */
ns2bc(struct dw_mipi_dsi_rockchip * dsi,int ns)415*4882a593Smuzhiyun static inline unsigned int ns2bc(struct dw_mipi_dsi_rockchip *dsi, int ns)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	return DIV_ROUND_UP(ns * dsi->lane_mbps / 8, 1000);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun /**
421*4882a593Smuzhiyun  * ns2ui - Nanoseconds to UI time periods
422*4882a593Smuzhiyun  */
ns2ui(struct dw_mipi_dsi_rockchip * dsi,int ns)423*4882a593Smuzhiyun static inline unsigned int ns2ui(struct dw_mipi_dsi_rockchip *dsi, int ns)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	return DIV_ROUND_UP(ns * dsi->lane_mbps, 1000);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
dw_mipi_dsi_phy_tx_config(struct dw_mipi_dsi_rockchip * dsi)428*4882a593Smuzhiyun static void dw_mipi_dsi_phy_tx_config(struct dw_mipi_dsi_rockchip *dsi)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	if (dsi->cdata->lanecfg1_grf_reg)
431*4882a593Smuzhiyun 		regmap_write(dsi->grf_regmap, dsi->cdata->lanecfg1_grf_reg,
432*4882a593Smuzhiyun 					      dsi->cdata->lanecfg1);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	if (dsi->cdata->lanecfg2_grf_reg)
435*4882a593Smuzhiyun 		regmap_write(dsi->grf_regmap, dsi->cdata->lanecfg2_grf_reg,
436*4882a593Smuzhiyun 					      dsi->cdata->lanecfg2);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	if (dsi->cdata->enable_grf_reg)
439*4882a593Smuzhiyun 		regmap_write(dsi->grf_regmap, dsi->cdata->enable_grf_reg,
440*4882a593Smuzhiyun 					      dsi->cdata->enable);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
dw_mipi_dsi_phy_init(void * priv_data)443*4882a593Smuzhiyun static int dw_mipi_dsi_phy_init(void *priv_data)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi = priv_data;
446*4882a593Smuzhiyun 	int i, vco;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	dw_mipi_dsi_phy_tx_config(dsi);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (dsi->phy)
451*4882a593Smuzhiyun 		return 0;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/*
454*4882a593Smuzhiyun 	 * Get vco from frequency(lane_mbps)
455*4882a593Smuzhiyun 	 * vco	frequency table
456*4882a593Smuzhiyun 	 * 000 - between   80 and  200 MHz
457*4882a593Smuzhiyun 	 * 001 - between  200 and  300 MHz
458*4882a593Smuzhiyun 	 * 010 - between  300 and  500 MHz
459*4882a593Smuzhiyun 	 * 011 - between  500 and  700 MHz
460*4882a593Smuzhiyun 	 * 100 - between  700 and  900 MHz
461*4882a593Smuzhiyun 	 * 101 - between  900 and 1100 MHz
462*4882a593Smuzhiyun 	 * 110 - between 1100 and 1300 MHz
463*4882a593Smuzhiyun 	 * 111 - between 1300 and 1500 MHz
464*4882a593Smuzhiyun 	 */
465*4882a593Smuzhiyun 	vco = (dsi->lane_mbps < 200) ? 0 : (dsi->lane_mbps + 100) / 200;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	i = max_mbps_to_parameter(dsi->lane_mbps);
468*4882a593Smuzhiyun 	if (i < 0) {
469*4882a593Smuzhiyun 		DRM_DEV_ERROR(dsi->dev,
470*4882a593Smuzhiyun 			      "failed to get parameter for %dmbps clock\n",
471*4882a593Smuzhiyun 			      dsi->lane_mbps);
472*4882a593Smuzhiyun 		return i;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, PLL_BIAS_CUR_SEL_CAP_VCO_CONTROL,
476*4882a593Smuzhiyun 			      BYPASS_VCO_RANGE |
477*4882a593Smuzhiyun 			      VCO_RANGE_CON_SEL(vco) |
478*4882a593Smuzhiyun 			      VCO_IN_CAP_CON_LOW |
479*4882a593Smuzhiyun 			      REF_BIAS_CUR_SEL);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, PLL_CP_CONTROL_PLL_LOCK_BYPASS,
482*4882a593Smuzhiyun 			      CP_CURRENT_SEL(dppa_map[i].icpctrl));
483*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, PLL_LPF_AND_CP_CONTROL,
484*4882a593Smuzhiyun 			      CP_PROGRAM_EN | LPF_PROGRAM_EN |
485*4882a593Smuzhiyun 			      LPF_RESISTORS_SEL(dppa_map[i].lpfctrl));
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, HS_RX_CONTROL_OF_LANE_0,
488*4882a593Smuzhiyun 			      HSFREQRANGE_SEL(dppa_map[i].hsfreqrange));
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, PLL_INPUT_DIVIDER_RATIO,
491*4882a593Smuzhiyun 			      INPUT_DIVIDER(dsi->input_div));
492*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, PLL_LOOP_DIVIDER_RATIO,
493*4882a593Smuzhiyun 			      LOOP_DIV_LOW_SEL(dsi->feedback_div) |
494*4882a593Smuzhiyun 			      LOW_PROGRAM_EN);
495*4882a593Smuzhiyun 	/*
496*4882a593Smuzhiyun 	 * We need set PLL_INPUT_AND_LOOP_DIVIDER_RATIOS_CONTROL immediately
497*4882a593Smuzhiyun 	 * to make the configured LSB effective according to IP simulation
498*4882a593Smuzhiyun 	 * and lab test results.
499*4882a593Smuzhiyun 	 * Only in this way can we get correct mipi phy pll frequency.
500*4882a593Smuzhiyun 	 */
501*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, PLL_INPUT_AND_LOOP_DIVIDER_RATIOS_CONTROL,
502*4882a593Smuzhiyun 			      PLL_LOOP_DIV_EN | PLL_INPUT_DIV_EN);
503*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, PLL_LOOP_DIVIDER_RATIO,
504*4882a593Smuzhiyun 			      LOOP_DIV_HIGH_SEL(dsi->feedback_div) |
505*4882a593Smuzhiyun 			      HIGH_PROGRAM_EN);
506*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, PLL_INPUT_AND_LOOP_DIVIDER_RATIOS_CONTROL,
507*4882a593Smuzhiyun 			      PLL_LOOP_DIV_EN | PLL_INPUT_DIV_EN);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, AFE_BIAS_BANDGAP_ANALOG_PROGRAMMABILITY,
510*4882a593Smuzhiyun 			      LOW_PROGRAM_EN | BIASEXTR_SEL(BIASEXTR_127_7));
511*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, AFE_BIAS_BANDGAP_ANALOG_PROGRAMMABILITY,
512*4882a593Smuzhiyun 			      HIGH_PROGRAM_EN | BANDGAP_SEL(BANDGAP_96_10));
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, BANDGAP_AND_BIAS_CONTROL,
515*4882a593Smuzhiyun 			      POWER_CONTROL | INTERNAL_REG_CURRENT |
516*4882a593Smuzhiyun 			      BIAS_BLOCK_ON | BANDGAP_ON);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, TERMINATION_RESISTER_CONTROL,
519*4882a593Smuzhiyun 			      TER_RESISTOR_LOW | TER_CAL_DONE |
520*4882a593Smuzhiyun 			      SETRD_MAX | TER_RESISTORS_ON);
521*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, TERMINATION_RESISTER_CONTROL,
522*4882a593Smuzhiyun 			      TER_RESISTOR_HIGH | LEVEL_SHIFTERS_ON |
523*4882a593Smuzhiyun 			      SETRD_MAX | POWER_MANAGE |
524*4882a593Smuzhiyun 			      TER_RESISTORS_ON);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, HS_TX_CLOCK_LANE_REQUEST_STATE_TIME_CONTROL,
527*4882a593Smuzhiyun 			      TLP_PROGRAM_EN | ns2bc(dsi, 60));
528*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, HS_TX_CLOCK_LANE_PREPARE_STATE_TIME_CONTROL,
529*4882a593Smuzhiyun 			      THS_PRE_PROGRAM_EN | ns2ui(dsi, 40));
530*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, HS_TX_CLOCK_LANE_HS_ZERO_STATE_TIME_CONTROL,
531*4882a593Smuzhiyun 			      THS_ZERO_PROGRAM_EN | ns2bc(dsi, 300));
532*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, HS_TX_CLOCK_LANE_TRAIL_STATE_TIME_CONTROL,
533*4882a593Smuzhiyun 			      THS_PRE_PROGRAM_EN | ns2ui(dsi, 100));
534*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, HS_TX_CLOCK_LANE_EXIT_STATE_TIME_CONTROL,
535*4882a593Smuzhiyun 			      BIT(5) | ns2bc(dsi, 100));
536*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, HS_TX_CLOCK_LANE_POST_TIME_CONTROL,
537*4882a593Smuzhiyun 			      BIT(5) | (ns2bc(dsi, 60) + 7));
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, HS_TX_DATA_LANE_REQUEST_STATE_TIME_CONTROL,
540*4882a593Smuzhiyun 			      TLP_PROGRAM_EN | ns2bc(dsi, 60));
541*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, HS_TX_DATA_LANE_PREPARE_STATE_TIME_CONTROL,
542*4882a593Smuzhiyun 			      THS_PRE_PROGRAM_EN | (ns2ui(dsi, 50) + 20));
543*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, HS_TX_DATA_LANE_HS_ZERO_STATE_TIME_CONTROL,
544*4882a593Smuzhiyun 			      THS_ZERO_PROGRAM_EN | (ns2bc(dsi, 140) + 2));
545*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, HS_TX_DATA_LANE_TRAIL_STATE_TIME_CONTROL,
546*4882a593Smuzhiyun 			      THS_PRE_PROGRAM_EN | (ns2ui(dsi, 60) + 8));
547*4882a593Smuzhiyun 	dw_mipi_dsi_phy_write(dsi, HS_TX_DATA_LANE_EXIT_STATE_TIME_CONTROL,
548*4882a593Smuzhiyun 			      BIT(5) | ns2bc(dsi, 100));
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	return 0;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
dw_mipi_dsi_phy_power_on(void * priv_data)553*4882a593Smuzhiyun static void dw_mipi_dsi_phy_power_on(void *priv_data)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi = priv_data;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	if (dsi->phy_enabled)
558*4882a593Smuzhiyun 		return;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	phy_power_on(dsi->phy);
561*4882a593Smuzhiyun 	dsi->phy_enabled = true;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
dw_mipi_dsi_phy_power_off(void * priv_data)564*4882a593Smuzhiyun static void dw_mipi_dsi_phy_power_off(void *priv_data)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi = priv_data;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	if (!dsi->phy_enabled)
569*4882a593Smuzhiyun 		return;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	phy_power_off(dsi->phy);
572*4882a593Smuzhiyun 	dsi->phy_enabled = false;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
dw_mipi_dsi_calculate_lane_mpbs(struct dw_mipi_dsi_rockchip * dsi,const struct drm_display_mode * mode,u32 lanes,int bpp)575*4882a593Smuzhiyun static unsigned int dw_mipi_dsi_calculate_lane_mpbs(struct dw_mipi_dsi_rockchip *dsi,
576*4882a593Smuzhiyun 						    const struct drm_display_mode *mode,
577*4882a593Smuzhiyun 						    u32 lanes, int bpp)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	struct device *dev = dsi->dev;
580*4882a593Smuzhiyun 	unsigned int target_mbps = 1000;
581*4882a593Smuzhiyun 	unsigned int max_mbps;
582*4882a593Smuzhiyun 	unsigned int value;
583*4882a593Smuzhiyun 	unsigned long mpclk, tmp;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	if (dsi->is_slave)
586*4882a593Smuzhiyun 		return dsi->lane_mbps;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	max_mbps = dsi->cdata->max_bit_rate_per_lane / USEC_PER_SEC;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	/* optional override of the desired bandwidth */
591*4882a593Smuzhiyun 	if (!of_property_read_u32(dev->of_node, "rockchip,lane-rate", &value)) {
592*4882a593Smuzhiyun 		target_mbps = value;
593*4882a593Smuzhiyun 	} else {
594*4882a593Smuzhiyun 		mpclk = DIV_ROUND_UP(mode->clock, MSEC_PER_SEC);
595*4882a593Smuzhiyun 		if (mpclk) {
596*4882a593Smuzhiyun 			/* take 1 / 0.9, since mbps must big than bandwidth of RGB */
597*4882a593Smuzhiyun 			tmp = mpclk * (bpp / lanes) * 10 / 9;
598*4882a593Smuzhiyun 			if (tmp < max_mbps)
599*4882a593Smuzhiyun 				target_mbps = tmp;
600*4882a593Smuzhiyun 			else {
601*4882a593Smuzhiyun 				DRM_DEV_ERROR(dsi->dev,
602*4882a593Smuzhiyun 					      "DPHY clock frequency is out of range\n");
603*4882a593Smuzhiyun 				target_mbps = max_mbps;
604*4882a593Smuzhiyun 			}
605*4882a593Smuzhiyun 		}
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (dsi->slave)
609*4882a593Smuzhiyun 		dsi->slave->lane_mbps = target_mbps;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	return target_mbps;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun static int
dw_mipi_dsi_get_lane_mbps(void * priv_data,const struct drm_display_mode * mode,unsigned long mode_flags,u32 lanes,u32 format,unsigned int * lane_mbps)615*4882a593Smuzhiyun dw_mipi_dsi_get_lane_mbps(void *priv_data, const struct drm_display_mode *mode,
616*4882a593Smuzhiyun 			  unsigned long mode_flags, u32 lanes, u32 format,
617*4882a593Smuzhiyun 			  unsigned int *lane_mbps)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi = priv_data;
620*4882a593Smuzhiyun 	unsigned long best_freq = 0;
621*4882a593Smuzhiyun 	unsigned long fvco_min, fvco_max, fin, fout;
622*4882a593Smuzhiyun 	unsigned int min_prediv, max_prediv;
623*4882a593Smuzhiyun 	unsigned int _prediv, best_prediv;
624*4882a593Smuzhiyun 	unsigned long _fbdiv, best_fbdiv;
625*4882a593Smuzhiyun 	unsigned long min_delta = ULONG_MAX;
626*4882a593Smuzhiyun 	unsigned long target_pclk, hs_clk_rate;
627*4882a593Smuzhiyun 	unsigned int target_mbps;
628*4882a593Smuzhiyun 	int bpp, ret;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	dsi->format = format;
631*4882a593Smuzhiyun 	bpp = mipi_dsi_pixel_format_to_bpp(dsi->format);
632*4882a593Smuzhiyun 	if (bpp < 0) {
633*4882a593Smuzhiyun 		DRM_DEV_ERROR(dsi->dev,
634*4882a593Smuzhiyun 			      "failed to get bpp for pixel format %d\n",
635*4882a593Smuzhiyun 			      dsi->format);
636*4882a593Smuzhiyun 		return bpp;
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	target_mbps = dw_mipi_dsi_calculate_lane_mpbs(dsi, mode, lanes, bpp);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/* for external phy only a the mipi_dphy_config is necessary */
642*4882a593Smuzhiyun 	if (dsi->phy) {
643*4882a593Smuzhiyun 		target_pclk = DIV_ROUND_CLOSEST_ULL(target_mbps * lanes, bpp);
644*4882a593Smuzhiyun 		phy_mipi_dphy_get_default_config(target_pclk * USEC_PER_SEC,
645*4882a593Smuzhiyun 						 bpp, lanes,
646*4882a593Smuzhiyun 						 &dsi->phy_opts.mipi_dphy);
647*4882a593Smuzhiyun 		ret = phy_set_mode(dsi->phy, PHY_MODE_MIPI_DPHY);
648*4882a593Smuzhiyun 		if (ret) {
649*4882a593Smuzhiyun 			DRM_DEV_ERROR(dsi->dev,
650*4882a593Smuzhiyun 				      "failed to set phy mode: %d\n", ret);
651*4882a593Smuzhiyun 			return ret;
652*4882a593Smuzhiyun 		}
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 		phy_configure(dsi->phy, &dsi->phy_opts);
655*4882a593Smuzhiyun 		hs_clk_rate = dsi->phy_opts.mipi_dphy.hs_clk_rate;
656*4882a593Smuzhiyun 		dsi->lane_mbps = DIV_ROUND_UP(hs_clk_rate, USEC_PER_SEC);
657*4882a593Smuzhiyun 		*lane_mbps = dsi->lane_mbps;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		return 0;
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	fin = clk_get_rate(dsi->pllref_clk);
663*4882a593Smuzhiyun 	fout = target_mbps * USEC_PER_SEC;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	/* constraint: 5Mhz <= Fref / N <= 40MHz */
666*4882a593Smuzhiyun 	min_prediv = DIV_ROUND_UP(fin, 40 * USEC_PER_SEC);
667*4882a593Smuzhiyun 	max_prediv = fin / (5 * USEC_PER_SEC);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* constraint: 80MHz <= Fvco <= 1500Mhz */
670*4882a593Smuzhiyun 	fvco_min = 80 * USEC_PER_SEC;
671*4882a593Smuzhiyun 	fvco_max = 1500 * USEC_PER_SEC;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	for (_prediv = min_prediv; _prediv <= max_prediv; _prediv++) {
674*4882a593Smuzhiyun 		u64 tmp;
675*4882a593Smuzhiyun 		u32 delta;
676*4882a593Smuzhiyun 		/* Fvco = Fref * M / N */
677*4882a593Smuzhiyun 		tmp = (u64)fout * _prediv;
678*4882a593Smuzhiyun 		do_div(tmp, fin);
679*4882a593Smuzhiyun 		_fbdiv = tmp;
680*4882a593Smuzhiyun 		/*
681*4882a593Smuzhiyun 		 * Due to the use of a "by 2 pre-scaler," the range of the
682*4882a593Smuzhiyun 		 * feedback multiplication value M is limited to even division
683*4882a593Smuzhiyun 		 * numbers, and m must be greater than 6, not bigger than 512.
684*4882a593Smuzhiyun 		 */
685*4882a593Smuzhiyun 		if (_fbdiv < 6 || _fbdiv > 512)
686*4882a593Smuzhiyun 			continue;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		_fbdiv += _fbdiv % 2;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 		tmp = (u64)_fbdiv * fin;
691*4882a593Smuzhiyun 		do_div(tmp, _prediv);
692*4882a593Smuzhiyun 		if (tmp < fvco_min || tmp > fvco_max)
693*4882a593Smuzhiyun 			continue;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 		delta = abs(fout - tmp);
696*4882a593Smuzhiyun 		if (delta < min_delta) {
697*4882a593Smuzhiyun 			best_prediv = _prediv;
698*4882a593Smuzhiyun 			best_fbdiv = _fbdiv;
699*4882a593Smuzhiyun 			min_delta = delta;
700*4882a593Smuzhiyun 			best_freq = tmp;
701*4882a593Smuzhiyun 		}
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if (best_freq) {
705*4882a593Smuzhiyun 		dsi->lane_mbps = DIV_ROUND_UP(best_freq, USEC_PER_SEC);
706*4882a593Smuzhiyun 		*lane_mbps = dsi->lane_mbps;
707*4882a593Smuzhiyun 		dsi->input_div = best_prediv;
708*4882a593Smuzhiyun 		dsi->feedback_div = best_fbdiv;
709*4882a593Smuzhiyun 	} else {
710*4882a593Smuzhiyun 		DRM_DEV_ERROR(dsi->dev, "Can not find best_freq for DPHY\n");
711*4882a593Smuzhiyun 		return -EINVAL;
712*4882a593Smuzhiyun 	}
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return 0;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun struct hstt {
718*4882a593Smuzhiyun 	unsigned int maxfreq;
719*4882a593Smuzhiyun 	struct dw_mipi_dsi_dphy_timing timing;
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun struct dw_mipi_dsi_dphy_timing dphy_hstt = {
723*4882a593Smuzhiyun 	.clk_lp2hs = 0x40,
724*4882a593Smuzhiyun 	.clk_hs2lp = 0x40,
725*4882a593Smuzhiyun 	.data_lp2hs = 0x10,
726*4882a593Smuzhiyun 	.data_hs2lp = 0x14,
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun static int
dw_mipi_dsi_phy_get_timing(void * priv_data,unsigned int lane_mbps,struct dw_mipi_dsi_dphy_timing * timing)730*4882a593Smuzhiyun dw_mipi_dsi_phy_get_timing(void *priv_data, unsigned int lane_mbps,
731*4882a593Smuzhiyun 			   struct dw_mipi_dsi_dphy_timing *timing)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	*timing = dphy_hstt;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	return 0;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun static const struct dw_mipi_dsi_phy_ops dw_mipi_dsi_rockchip_phy_ops = {
739*4882a593Smuzhiyun 	.init = dw_mipi_dsi_phy_init,
740*4882a593Smuzhiyun 	.power_on = dw_mipi_dsi_phy_power_on,
741*4882a593Smuzhiyun 	.power_off = dw_mipi_dsi_phy_power_off,
742*4882a593Smuzhiyun 	.get_lane_mbps = dw_mipi_dsi_get_lane_mbps,
743*4882a593Smuzhiyun 	.get_timing = dw_mipi_dsi_phy_get_timing,
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun 
dw_mipi_dsi_rockchip_vop_routing(struct dw_mipi_dsi_rockchip * dsi)746*4882a593Smuzhiyun static void dw_mipi_dsi_rockchip_vop_routing(struct dw_mipi_dsi_rockchip *dsi)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	int mux;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	mux = drm_of_encoder_active_endpoint_id(dsi->dev->of_node,
751*4882a593Smuzhiyun 						&dsi->encoder);
752*4882a593Smuzhiyun 	if (mux < 0)
753*4882a593Smuzhiyun 		return;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	if (dsi->cdata->lcdsel_grf_reg) {
756*4882a593Smuzhiyun 		regmap_write(dsi->grf_regmap, dsi->cdata->lcdsel_grf_reg,
757*4882a593Smuzhiyun 			mux ? dsi->cdata->lcdsel_lit : dsi->cdata->lcdsel_big);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 		if (dsi->slave && dsi->slave->cdata->lcdsel_grf_reg)
760*4882a593Smuzhiyun 			regmap_write(dsi->slave->grf_regmap,
761*4882a593Smuzhiyun 				     dsi->slave->cdata->lcdsel_grf_reg,
762*4882a593Smuzhiyun 				     mux ? dsi->slave->cdata->lcdsel_lit :
763*4882a593Smuzhiyun 				     dsi->slave->cdata->lcdsel_big);
764*4882a593Smuzhiyun 	}
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun static int
dw_mipi_dsi_encoder_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)768*4882a593Smuzhiyun dw_mipi_dsi_encoder_atomic_check(struct drm_encoder *encoder,
769*4882a593Smuzhiyun 				 struct drm_crtc_state *crtc_state,
770*4882a593Smuzhiyun 				 struct drm_connector_state *conn_state)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
773*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi = to_dsi(encoder);
774*4882a593Smuzhiyun 	struct drm_connector *connector = conn_state->connector;
775*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	switch (dsi->format) {
778*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB888:
779*4882a593Smuzhiyun 		s->output_mode = ROCKCHIP_OUT_MODE_P888;
780*4882a593Smuzhiyun 		break;
781*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666:
782*4882a593Smuzhiyun 		s->output_mode = ROCKCHIP_OUT_MODE_P666;
783*4882a593Smuzhiyun 		break;
784*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB565:
785*4882a593Smuzhiyun 		s->output_mode = ROCKCHIP_OUT_MODE_P565;
786*4882a593Smuzhiyun 		break;
787*4882a593Smuzhiyun 	default:
788*4882a593Smuzhiyun 		WARN_ON(1);
789*4882a593Smuzhiyun 		return -EINVAL;
790*4882a593Smuzhiyun 	}
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	if (info->num_bus_formats)
793*4882a593Smuzhiyun 		s->bus_format = info->bus_formats[0];
794*4882a593Smuzhiyun 	else
795*4882a593Smuzhiyun 		s->bus_format = MEDIA_BUS_FMT_RGB888_1X24;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	s->bus_flags = info->bus_flags;
798*4882a593Smuzhiyun 	/* rk356x series drive mipi pixdata on posedge */
799*4882a593Smuzhiyun 	if (dsi->cdata->soc_type == RK3568) {
800*4882a593Smuzhiyun 		s->bus_flags &= ~DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE;
801*4882a593Smuzhiyun 		s->bus_flags |= DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE;
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	s->output_type = DRM_MODE_CONNECTOR_DSI;
805*4882a593Smuzhiyun 	s->tv_state = &conn_state->tv;
806*4882a593Smuzhiyun 	s->color_space = V4L2_COLORSPACE_DEFAULT;
807*4882a593Smuzhiyun 	s->output_if = dsi->id ? VOP_OUTPUT_IF_MIPI1 : VOP_OUTPUT_IF_MIPI0;
808*4882a593Smuzhiyun 	if (dsi->slave) {
809*4882a593Smuzhiyun 		s->output_flags |= ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE;
810*4882a593Smuzhiyun 		s->output_if |= VOP_OUTPUT_IF_MIPI1;
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	/* dual link dsi for rk3399 */
814*4882a593Smuzhiyun 	if (dsi->id && dsi->cdata->soc_type == RK3399)
815*4882a593Smuzhiyun 		s->output_flags |= ROCKCHIP_OUTPUT_DATA_SWAP;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	if (dsi->dsc_enable) {
818*4882a593Smuzhiyun 		s->dsc_enable = 1;
819*4882a593Smuzhiyun 		s->dsc_sink_cap.version_major = dsi->version_major;
820*4882a593Smuzhiyun 		s->dsc_sink_cap.version_minor = dsi->version_minor;
821*4882a593Smuzhiyun 		s->dsc_sink_cap.slice_width = dsi->slice_width;
822*4882a593Smuzhiyun 		s->dsc_sink_cap.slice_height = dsi->slice_height;
823*4882a593Smuzhiyun 		/* only can support rgb888 panel now */
824*4882a593Smuzhiyun 		s->dsc_sink_cap.target_bits_per_pixel_x16 = 8 << 4;
825*4882a593Smuzhiyun 		s->dsc_sink_cap.block_pred = dsi->block_pred_enable;
826*4882a593Smuzhiyun 		s->dsc_sink_cap.native_420 = 0;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 		memcpy(&s->pps, dsi->pps, sizeof(struct drm_dsc_picture_parameter_set));
829*4882a593Smuzhiyun 	}
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	return 0;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun 
dw_mipi_dsi_encoder_enable(struct drm_encoder * encoder)834*4882a593Smuzhiyun static void dw_mipi_dsi_encoder_enable(struct drm_encoder *encoder)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi = to_dsi(encoder);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	dw_mipi_dsi_rockchip_vop_routing(dsi);
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun 
dw_mipi_dsi_encoder_disable(struct drm_encoder * encoder)841*4882a593Smuzhiyun static void dw_mipi_dsi_encoder_disable(struct drm_encoder *encoder)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun 
dw_mipi_dsi_rockchip_loader_protect(struct dw_mipi_dsi_rockchip * dsi,bool on)845*4882a593Smuzhiyun static void dw_mipi_dsi_rockchip_loader_protect(struct dw_mipi_dsi_rockchip *dsi, bool on)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	if (on) {
848*4882a593Smuzhiyun 		pm_runtime_get_sync(dsi->dev);
849*4882a593Smuzhiyun 		phy_init(dsi->phy);
850*4882a593Smuzhiyun 		dsi->phy_enabled = true;
851*4882a593Smuzhiyun 		if (dsi->phy)
852*4882a593Smuzhiyun 			dsi->phy->power_count++;
853*4882a593Smuzhiyun 	} else {
854*4882a593Smuzhiyun 		pm_runtime_put(dsi->dev);
855*4882a593Smuzhiyun 		phy_exit(dsi->phy);
856*4882a593Smuzhiyun 		dsi->phy_enabled = false;
857*4882a593Smuzhiyun 		if (dsi->phy)
858*4882a593Smuzhiyun 			dsi->phy->power_count--;
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	if (dsi->slave)
862*4882a593Smuzhiyun 		dw_mipi_dsi_rockchip_loader_protect(dsi->slave, on);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
dw_mipi_dsi_rockchip_encoder_loader_protect(struct drm_encoder * encoder,bool on)865*4882a593Smuzhiyun static int dw_mipi_dsi_rockchip_encoder_loader_protect(struct drm_encoder *encoder,
866*4882a593Smuzhiyun 					      bool on)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi = to_dsi(encoder);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	if (dsi->panel)
871*4882a593Smuzhiyun 		panel_simple_loader_protect(dsi->panel);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	dw_mipi_dsi_rockchip_loader_protect(dsi, on);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	return 0;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs
879*4882a593Smuzhiyun dw_mipi_dsi_encoder_helper_funcs = {
880*4882a593Smuzhiyun 	.atomic_check = dw_mipi_dsi_encoder_atomic_check,
881*4882a593Smuzhiyun 	.enable = dw_mipi_dsi_encoder_enable,
882*4882a593Smuzhiyun 	.disable = dw_mipi_dsi_encoder_disable,
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun 
rockchip_dsi_drm_create_encoder(struct dw_mipi_dsi_rockchip * dsi,struct drm_device * drm_dev)885*4882a593Smuzhiyun static int rockchip_dsi_drm_create_encoder(struct dw_mipi_dsi_rockchip *dsi,
886*4882a593Smuzhiyun 					   struct drm_device *drm_dev)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	struct drm_encoder *encoder = &dsi->encoder;
889*4882a593Smuzhiyun 	int ret;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	encoder->possible_crtcs = rockchip_drm_of_find_possible_crtcs(drm_dev,
892*4882a593Smuzhiyun 								      dsi->dev->of_node);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	ret = drm_simple_encoder_init(drm_dev, encoder, DRM_MODE_ENCODER_DSI);
895*4882a593Smuzhiyun 	if (ret) {
896*4882a593Smuzhiyun 		DRM_ERROR("Failed to initialize encoder with drm\n");
897*4882a593Smuzhiyun 		return ret;
898*4882a593Smuzhiyun 	}
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	drm_encoder_helper_add(encoder, &dw_mipi_dsi_encoder_helper_funcs);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	return 0;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun static struct device
dw_mipi_dsi_rockchip_find_second(struct dw_mipi_dsi_rockchip * dsi)906*4882a593Smuzhiyun *dw_mipi_dsi_rockchip_find_second(struct dw_mipi_dsi_rockchip *dsi)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun 	struct device_node *node = NULL;
909*4882a593Smuzhiyun 	struct platform_device *pdev;
910*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi2;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	node = of_parse_phandle(dsi->dev->of_node, "rockchip,dual-channel", 0);
913*4882a593Smuzhiyun 	if (node) {
914*4882a593Smuzhiyun 		pdev = of_find_device_by_node(node);
915*4882a593Smuzhiyun 		if (!pdev)
916*4882a593Smuzhiyun 			return ERR_PTR(-EPROBE_DEFER);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 		dsi2 = platform_get_drvdata(pdev);
919*4882a593Smuzhiyun 		if (!dsi2) {
920*4882a593Smuzhiyun 			platform_device_put(pdev);
921*4882a593Smuzhiyun 			return ERR_PTR(-EPROBE_DEFER);
922*4882a593Smuzhiyun 		}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 		return &pdev->dev;
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	return NULL;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
dw_mipi_dsi_get_dsc_info_from_sink(struct dw_mipi_dsi_rockchip * dsi,struct drm_panel * panel,struct drm_bridge * bridge)930*4882a593Smuzhiyun static int dw_mipi_dsi_get_dsc_info_from_sink(struct dw_mipi_dsi_rockchip *dsi,
931*4882a593Smuzhiyun 					      struct drm_panel *panel,
932*4882a593Smuzhiyun 					      struct drm_bridge *bridge)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	struct drm_dsc_picture_parameter_set *pps = NULL;
935*4882a593Smuzhiyun 	struct device_node *np = NULL;
936*4882a593Smuzhiyun 	struct cmd_header *header;
937*4882a593Smuzhiyun 	const void *data;
938*4882a593Smuzhiyun 	char *d;
939*4882a593Smuzhiyun 	uint8_t *dsc_packed_pps;
940*4882a593Smuzhiyun 	int len;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	if (!panel && !bridge)
943*4882a593Smuzhiyun 		return -ENODEV;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	if (panel)
946*4882a593Smuzhiyun 		np = panel->dev->of_node;
947*4882a593Smuzhiyun 	else
948*4882a593Smuzhiyun 		np = bridge->of_node;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	dsi->c_option = of_property_read_bool(np, "phy-c-option");
951*4882a593Smuzhiyun 	dsi->scrambling_en = of_property_read_bool(np, "scrambling-enable");
952*4882a593Smuzhiyun 	dsi->dsc_enable = of_property_read_bool(np, "compressed-data");
953*4882a593Smuzhiyun 	dsi->block_pred_enable = of_property_read_bool(np, "blk-pred-enable");
954*4882a593Smuzhiyun 	of_property_read_u32(np, "slice-width", &dsi->slice_width);
955*4882a593Smuzhiyun 	of_property_read_u32(np, "slice-height", &dsi->slice_height);
956*4882a593Smuzhiyun 	of_property_read_u32(np, "slice-per-pkt", &dsi->slice_per_pkt);
957*4882a593Smuzhiyun 	of_property_read_u8(np, "version-major", &dsi->version_major);
958*4882a593Smuzhiyun 	of_property_read_u8(np, "version-minor", &dsi->version_minor);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	data = of_get_property(np, "panel-init-sequence", &len);
961*4882a593Smuzhiyun 	if (!data)
962*4882a593Smuzhiyun 		return -EINVAL;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	d = devm_kmemdup(dsi->dev, data, len, GFP_KERNEL);
965*4882a593Smuzhiyun 	if (!d)
966*4882a593Smuzhiyun 		return -ENOMEM;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	while (len > sizeof(*header)) {
969*4882a593Smuzhiyun 		header = (struct cmd_header *)d;
970*4882a593Smuzhiyun 		d += sizeof(*header);
971*4882a593Smuzhiyun 		len -= sizeof(*header);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 		if (header->payload_length > len)
974*4882a593Smuzhiyun 			return -EINVAL;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 		if (header->cmd_type == MIPI_DSI_PICTURE_PARAMETER_SET) {
977*4882a593Smuzhiyun 			dsc_packed_pps = devm_kmemdup(dsi->dev, d,
978*4882a593Smuzhiyun 						      header->payload_length, GFP_KERNEL);
979*4882a593Smuzhiyun 			if (!dsc_packed_pps)
980*4882a593Smuzhiyun 				return -ENOMEM;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 			pps = (struct drm_dsc_picture_parameter_set *)dsc_packed_pps;
983*4882a593Smuzhiyun 			break;
984*4882a593Smuzhiyun 		}
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 		d += header->payload_length;
987*4882a593Smuzhiyun 		len -= header->payload_length;
988*4882a593Smuzhiyun 	}
989*4882a593Smuzhiyun 	dsi->pps = pps;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	return 0;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
dw_mipi_dsi_rockchip_bind(struct device * dev,struct device * master,void * data)994*4882a593Smuzhiyun static int dw_mipi_dsi_rockchip_bind(struct device *dev,
995*4882a593Smuzhiyun 				     struct device *master,
996*4882a593Smuzhiyun 				     void *data)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi = dev_get_drvdata(dev);
999*4882a593Smuzhiyun 	struct drm_device *drm_dev = data;
1000*4882a593Smuzhiyun 	struct device *second;
1001*4882a593Smuzhiyun 	int ret;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	second = dw_mipi_dsi_rockchip_find_second(dsi);
1004*4882a593Smuzhiyun 	if (IS_ERR(second))
1005*4882a593Smuzhiyun 		return PTR_ERR(second);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	if (second) {
1008*4882a593Smuzhiyun 		/* we are the slave in dual-DSI */
1009*4882a593Smuzhiyun 		dsi->slave = dev_get_drvdata(second);
1010*4882a593Smuzhiyun 		if (!dsi->slave) {
1011*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev, "could not get slaves data\n");
1012*4882a593Smuzhiyun 			return -ENODEV;
1013*4882a593Smuzhiyun 		}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 		dsi->slave->is_slave = true;
1016*4882a593Smuzhiyun 		dw_mipi_dsi_set_slave(dsi->dmd, dsi->slave->dmd);
1017*4882a593Smuzhiyun 		put_device(second);
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	if (dsi->is_slave)
1021*4882a593Smuzhiyun 		return 0;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	ret = drm_of_find_panel_or_bridge(dsi->dev->of_node, 1, -1,
1024*4882a593Smuzhiyun 					  &dsi->panel, &dsi->bridge);
1025*4882a593Smuzhiyun 	if (ret) {
1026*4882a593Smuzhiyun 		dev_err(dsi->dev, "failed to find panel or bridge: %d\n", ret);
1027*4882a593Smuzhiyun 		return ret;
1028*4882a593Smuzhiyun 	}
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	ret = clk_prepare_enable(dsi->pllref_clk);
1031*4882a593Smuzhiyun 	if (ret) {
1032*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "Failed to enable pllref_clk: %d\n", ret);
1033*4882a593Smuzhiyun 		return ret;
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	ret = rockchip_dsi_drm_create_encoder(dsi, drm_dev);
1037*4882a593Smuzhiyun 	if (ret) {
1038*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "Failed to create drm encoder\n");
1039*4882a593Smuzhiyun 		return ret;
1040*4882a593Smuzhiyun 	}
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	ret = dw_mipi_dsi_bind(dsi->dmd, &dsi->encoder);
1043*4882a593Smuzhiyun 	if (ret) {
1044*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "Failed to bind: %d\n", ret);
1045*4882a593Smuzhiyun 		return ret;
1046*4882a593Smuzhiyun 	}
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	if (dsi->panel)
1049*4882a593Smuzhiyun 		dw_mipi_dsi_get_dsc_info_from_sink(dsi, dsi->panel, NULL);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	dsi->sub_dev.connector = dw_mipi_dsi_get_connector(dsi->dmd);
1052*4882a593Smuzhiyun 	if (dsi->sub_dev.connector) {
1053*4882a593Smuzhiyun 		dsi->sub_dev.of_node = dev->of_node;
1054*4882a593Smuzhiyun 		dsi->sub_dev.loader_protect = dw_mipi_dsi_rockchip_encoder_loader_protect;
1055*4882a593Smuzhiyun 		rockchip_drm_register_sub_dev(&dsi->sub_dev);
1056*4882a593Smuzhiyun 	}
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	return 0;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun 
dw_mipi_dsi_rockchip_unbind(struct device * dev,struct device * master,void * data)1061*4882a593Smuzhiyun static void dw_mipi_dsi_rockchip_unbind(struct device *dev,
1062*4882a593Smuzhiyun 					struct device *master,
1063*4882a593Smuzhiyun 					void *data)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi = dev_get_drvdata(dev);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	if (dsi->is_slave)
1068*4882a593Smuzhiyun 		return;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	if (dsi->sub_dev.connector)
1071*4882a593Smuzhiyun 		rockchip_drm_unregister_sub_dev(&dsi->sub_dev);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	dw_mipi_dsi_unbind(dsi->dmd);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	clk_disable_unprepare(dsi->pllref_clk);
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun static const struct component_ops dw_mipi_dsi_rockchip_ops = {
1079*4882a593Smuzhiyun 	.bind	= dw_mipi_dsi_rockchip_bind,
1080*4882a593Smuzhiyun 	.unbind	= dw_mipi_dsi_rockchip_unbind,
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun 
dw_mipi_dsi_rockchip_component_add(struct dw_mipi_dsi_rockchip * dsi)1083*4882a593Smuzhiyun static int dw_mipi_dsi_rockchip_component_add(struct dw_mipi_dsi_rockchip *dsi)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun 	int ret;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	ret = component_add(dsi->dev, &dw_mipi_dsi_rockchip_ops);
1088*4882a593Smuzhiyun 	if (ret) {
1089*4882a593Smuzhiyun 		DRM_DEV_ERROR(dsi->dev, "Failed to register component: %d\n",
1090*4882a593Smuzhiyun 					ret);
1091*4882a593Smuzhiyun 		return ret;
1092*4882a593Smuzhiyun 	}
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	return 0;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
dw_mipi_dsi_rockchip_component_del(struct dw_mipi_dsi_rockchip * dsi)1097*4882a593Smuzhiyun static int dw_mipi_dsi_rockchip_component_del(struct dw_mipi_dsi_rockchip *dsi)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun 	component_del(dsi->dev, &dw_mipi_dsi_rockchip_ops);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	return 0;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun 
dw_mipi_dsi_rockchip_probe(struct platform_device * pdev)1104*4882a593Smuzhiyun static int dw_mipi_dsi_rockchip_probe(struct platform_device *pdev)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1107*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1108*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi;
1109*4882a593Smuzhiyun 	struct resource *res;
1110*4882a593Smuzhiyun 	const struct rockchip_dw_dsi_chip_data *cdata =
1111*4882a593Smuzhiyun 				of_device_get_match_data(dev);
1112*4882a593Smuzhiyun 	int ret, i;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
1115*4882a593Smuzhiyun 	if (!dsi)
1116*4882a593Smuzhiyun 		return -ENOMEM;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1119*4882a593Smuzhiyun 	dsi->base = devm_ioremap_resource(dev, res);
1120*4882a593Smuzhiyun 	if (IS_ERR(dsi->base)) {
1121*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "Unable to get dsi registers\n");
1122*4882a593Smuzhiyun 		return PTR_ERR(dsi->base);
1123*4882a593Smuzhiyun 	}
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	i = 0;
1126*4882a593Smuzhiyun 	while (cdata[i].reg) {
1127*4882a593Smuzhiyun 		if (cdata[i].reg == res->start) {
1128*4882a593Smuzhiyun 			dsi->cdata = &cdata[i];
1129*4882a593Smuzhiyun 			dsi->id = i;
1130*4882a593Smuzhiyun 			break;
1131*4882a593Smuzhiyun 		}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 		i++;
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	if (!dsi->cdata) {
1137*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "no dsi-config for %s node\n", np->name);
1138*4882a593Smuzhiyun 		return -EINVAL;
1139*4882a593Smuzhiyun 	}
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	/* try to get a possible external dphy */
1142*4882a593Smuzhiyun 	dsi->phy = devm_phy_optional_get(dev, "dphy");
1143*4882a593Smuzhiyun 	if (IS_ERR(dsi->phy)) {
1144*4882a593Smuzhiyun 		ret = PTR_ERR(dsi->phy);
1145*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "failed to get mipi dphy: %d\n", ret);
1146*4882a593Smuzhiyun 		return ret;
1147*4882a593Smuzhiyun 	}
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	dsi->pclk = devm_clk_get(dev, "pclk");
1150*4882a593Smuzhiyun 	if (IS_ERR(dsi->pclk)) {
1151*4882a593Smuzhiyun 		ret = PTR_ERR(dsi->pclk);
1152*4882a593Smuzhiyun 		dev_err(dev, "Unable to get pclk: %d\n", ret);
1153*4882a593Smuzhiyun 		return ret;
1154*4882a593Smuzhiyun 	}
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	dsi->pllref_clk = devm_clk_get(dev, "ref");
1157*4882a593Smuzhiyun 	if (IS_ERR(dsi->pllref_clk)) {
1158*4882a593Smuzhiyun 		if (dsi->phy) {
1159*4882a593Smuzhiyun 			/*
1160*4882a593Smuzhiyun 			 * if external phy is present, pll will be
1161*4882a593Smuzhiyun 			 * generated there.
1162*4882a593Smuzhiyun 			 */
1163*4882a593Smuzhiyun 			dsi->pllref_clk = NULL;
1164*4882a593Smuzhiyun 		} else {
1165*4882a593Smuzhiyun 			ret = PTR_ERR(dsi->pllref_clk);
1166*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev,
1167*4882a593Smuzhiyun 				      "Unable to get pll reference clock: %d\n",
1168*4882a593Smuzhiyun 				      ret);
1169*4882a593Smuzhiyun 			return ret;
1170*4882a593Smuzhiyun 		}
1171*4882a593Smuzhiyun 	}
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	if (dsi->cdata->flags & DW_MIPI_NEEDS_PHY_CFG_CLK) {
1174*4882a593Smuzhiyun 		dsi->phy_cfg_clk = devm_clk_get(dev, "phy_cfg");
1175*4882a593Smuzhiyun 		if (IS_ERR(dsi->phy_cfg_clk)) {
1176*4882a593Smuzhiyun 			ret = PTR_ERR(dsi->phy_cfg_clk);
1177*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev,
1178*4882a593Smuzhiyun 				      "Unable to get phy_cfg_clk: %d\n", ret);
1179*4882a593Smuzhiyun 			return ret;
1180*4882a593Smuzhiyun 		}
1181*4882a593Smuzhiyun 	}
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	if (dsi->cdata->flags & DW_MIPI_NEEDS_GRF_CLK) {
1184*4882a593Smuzhiyun 		dsi->grf_clk = devm_clk_get(dev, "grf");
1185*4882a593Smuzhiyun 		if (IS_ERR(dsi->grf_clk)) {
1186*4882a593Smuzhiyun 			ret = PTR_ERR(dsi->grf_clk);
1187*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev, "Unable to get grf_clk: %d\n", ret);
1188*4882a593Smuzhiyun 			return ret;
1189*4882a593Smuzhiyun 		}
1190*4882a593Smuzhiyun 	}
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	if (dsi->cdata->flags & DW_MIPI_NEEDS_HCLK) {
1193*4882a593Smuzhiyun 		dsi->hclk = devm_clk_get(dev, "hclk");
1194*4882a593Smuzhiyun 		if (IS_ERR(dsi->hclk)) {
1195*4882a593Smuzhiyun 			ret = PTR_ERR(dsi->hclk);
1196*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev, "Unable to get hclk: %d\n", ret);
1197*4882a593Smuzhiyun 			return ret;
1198*4882a593Smuzhiyun 		}
1199*4882a593Smuzhiyun 	}
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	dsi->grf_regmap = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
1202*4882a593Smuzhiyun 	if (IS_ERR(dsi->grf_regmap)) {
1203*4882a593Smuzhiyun 		DRM_DEV_ERROR(dsi->dev, "Unable to get rockchip,grf\n");
1204*4882a593Smuzhiyun 		return PTR_ERR(dsi->grf_regmap);
1205*4882a593Smuzhiyun 	}
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	dsi->dev = dev;
1208*4882a593Smuzhiyun 	dsi->pdata.base = dsi->base;
1209*4882a593Smuzhiyun 	dsi->pdata.max_data_lanes = dsi->cdata->max_data_lanes;
1210*4882a593Smuzhiyun 	dsi->pdata.phy_ops = &dw_mipi_dsi_rockchip_phy_ops;
1211*4882a593Smuzhiyun 	dsi->pdata.priv_data = dsi;
1212*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dsi);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	dsi->dmd = dw_mipi_dsi_probe(pdev, &dsi->pdata);
1215*4882a593Smuzhiyun 	if (IS_ERR(dsi->dmd)) {
1216*4882a593Smuzhiyun 		ret = PTR_ERR(dsi->dmd);
1217*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
1218*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev,
1219*4882a593Smuzhiyun 				      "Failed to probe dw_mipi_dsi: %d\n", ret);
1220*4882a593Smuzhiyun 		goto err_clkdisable;
1221*4882a593Smuzhiyun 	}
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	ret = dw_mipi_dsi_rockchip_component_add(dsi);
1224*4882a593Smuzhiyun 	if (ret < 0) {
1225*4882a593Smuzhiyun 		dw_mipi_dsi_remove(dsi->dmd);
1226*4882a593Smuzhiyun 		goto err_clkdisable;
1227*4882a593Smuzhiyun 	}
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	return 0;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun err_clkdisable:
1232*4882a593Smuzhiyun 	clk_disable_unprepare(dsi->pllref_clk);
1233*4882a593Smuzhiyun 	return ret;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun 
dw_mipi_dsi_rockchip_remove(struct platform_device * pdev)1236*4882a593Smuzhiyun static int dw_mipi_dsi_rockchip_remove(struct platform_device *pdev)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi = platform_get_drvdata(pdev);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	dw_mipi_dsi_rockchip_component_del(dsi);
1242*4882a593Smuzhiyun 	dw_mipi_dsi_remove(dsi->dmd);
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	return 0;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun 
dw_mipi_dsi_runtime_suspend(struct device * dev)1247*4882a593Smuzhiyun static __maybe_unused int dw_mipi_dsi_runtime_suspend(struct device *dev)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi = dev_get_drvdata(dev);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	clk_disable_unprepare(dsi->grf_clk);
1252*4882a593Smuzhiyun 	clk_disable_unprepare(dsi->pclk);
1253*4882a593Smuzhiyun 	clk_disable_unprepare(dsi->hclk);
1254*4882a593Smuzhiyun 	clk_disable_unprepare(dsi->phy_cfg_clk);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	return 0;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun 
dw_mipi_dsi_runtime_resume(struct device * dev)1259*4882a593Smuzhiyun static __maybe_unused int dw_mipi_dsi_runtime_resume(struct device *dev)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun 	struct dw_mipi_dsi_rockchip *dsi = dev_get_drvdata(dev);
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	clk_prepare_enable(dsi->phy_cfg_clk);
1264*4882a593Smuzhiyun 	clk_prepare_enable(dsi->hclk);
1265*4882a593Smuzhiyun 	clk_prepare_enable(dsi->pclk);
1266*4882a593Smuzhiyun 	clk_prepare_enable(dsi->grf_clk);
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	return 0;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun static const struct dev_pm_ops dw_mipi_dsi_rockchip_pm_ops = {
1272*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(dw_mipi_dsi_runtime_suspend,
1273*4882a593Smuzhiyun 			   dw_mipi_dsi_runtime_resume, NULL)
1274*4882a593Smuzhiyun };
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun static const struct rockchip_dw_dsi_chip_data px30_chip_data[] = {
1277*4882a593Smuzhiyun 	{
1278*4882a593Smuzhiyun 		.reg = 0xff450000,
1279*4882a593Smuzhiyun 		.lcdsel_grf_reg = PX30_GRF_PD_VO_CON1,
1280*4882a593Smuzhiyun 		.lcdsel_big = HIWORD_UPDATE(0, PX30_DSI_LCDC_SEL),
1281*4882a593Smuzhiyun 		.lcdsel_lit = HIWORD_UPDATE(PX30_DSI_LCDC_SEL,
1282*4882a593Smuzhiyun 					    PX30_DSI_LCDC_SEL),
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 		.lanecfg1_grf_reg = PX30_GRF_PD_VO_CON1,
1285*4882a593Smuzhiyun 		.lanecfg1 = HIWORD_UPDATE(0, PX30_DSI_TURNDISABLE |
1286*4882a593Smuzhiyun 					     PX30_DSI_FORCERXMODE |
1287*4882a593Smuzhiyun 					     PX30_DSI_FORCETXSTOPMODE),
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 		.max_data_lanes = 4,
1290*4882a593Smuzhiyun 		.max_bit_rate_per_lane = 1000000000UL,
1291*4882a593Smuzhiyun 		.soc_type = PX30,
1292*4882a593Smuzhiyun 	},
1293*4882a593Smuzhiyun 	{ /* sentinel */ }
1294*4882a593Smuzhiyun };
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun static const struct rockchip_dw_dsi_chip_data rk3128_chip_data[] = {
1297*4882a593Smuzhiyun 	{
1298*4882a593Smuzhiyun 		.reg = 0x10110000,
1299*4882a593Smuzhiyun 		.lanecfg1_grf_reg = RK3128_GRF_LVDS_CON0,
1300*4882a593Smuzhiyun 		.lanecfg1 = HIWORD_UPDATE(0, RK3128_DSI_TURNDISABLE |
1301*4882a593Smuzhiyun 					     RK3128_DSI_FORCETXSTOPMODE |
1302*4882a593Smuzhiyun 					     RK3128_DSI_FORCERXMODE),
1303*4882a593Smuzhiyun 		.flags = DW_MIPI_NEEDS_HCLK,
1304*4882a593Smuzhiyun 		.max_data_lanes = 4,
1305*4882a593Smuzhiyun 		.max_bit_rate_per_lane = 1000000000UL,
1306*4882a593Smuzhiyun 		.soc_type = RK3128,
1307*4882a593Smuzhiyun 	},
1308*4882a593Smuzhiyun 	{ /* sentinel */ }
1309*4882a593Smuzhiyun };
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun static const struct rockchip_dw_dsi_chip_data rk3288_chip_data[] = {
1312*4882a593Smuzhiyun 	{
1313*4882a593Smuzhiyun 		.reg = 0xff960000,
1314*4882a593Smuzhiyun 		.lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
1315*4882a593Smuzhiyun 		.lcdsel_big = HIWORD_UPDATE(0, RK3288_DSI0_LCDC_SEL),
1316*4882a593Smuzhiyun 		.lcdsel_lit = HIWORD_UPDATE(RK3288_DSI0_LCDC_SEL, RK3288_DSI0_LCDC_SEL),
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 		.max_data_lanes = 4,
1319*4882a593Smuzhiyun 		.max_bit_rate_per_lane = 1500000000UL,
1320*4882a593Smuzhiyun 		.soc_type = RK3288,
1321*4882a593Smuzhiyun 	},
1322*4882a593Smuzhiyun 	{
1323*4882a593Smuzhiyun 		.reg = 0xff964000,
1324*4882a593Smuzhiyun 		.lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
1325*4882a593Smuzhiyun 		.lcdsel_big = HIWORD_UPDATE(0, RK3288_DSI1_LCDC_SEL),
1326*4882a593Smuzhiyun 		.lcdsel_lit = HIWORD_UPDATE(RK3288_DSI1_LCDC_SEL, RK3288_DSI1_LCDC_SEL),
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 		.max_data_lanes = 4,
1329*4882a593Smuzhiyun 		.max_bit_rate_per_lane = 1500000000UL,
1330*4882a593Smuzhiyun 		.soc_type = RK3288,
1331*4882a593Smuzhiyun 	},
1332*4882a593Smuzhiyun 	{ /* sentinel */ }
1333*4882a593Smuzhiyun };
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun static const struct rockchip_dw_dsi_chip_data rk3399_chip_data[] = {
1336*4882a593Smuzhiyun 	{
1337*4882a593Smuzhiyun 		.reg = 0xff960000,
1338*4882a593Smuzhiyun 		.lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
1339*4882a593Smuzhiyun 		.lcdsel_big = HIWORD_UPDATE(0, RK3399_DSI0_LCDC_SEL),
1340*4882a593Smuzhiyun 		.lcdsel_lit = HIWORD_UPDATE(RK3399_DSI0_LCDC_SEL,
1341*4882a593Smuzhiyun 					    RK3399_DSI0_LCDC_SEL),
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 		.lanecfg1_grf_reg = RK3399_GRF_SOC_CON22,
1344*4882a593Smuzhiyun 		.lanecfg1 = HIWORD_UPDATE(0, RK3399_DSI0_TURNREQUEST |
1345*4882a593Smuzhiyun 					     RK3399_DSI0_TURNDISABLE |
1346*4882a593Smuzhiyun 					     RK3399_DSI0_FORCETXSTOPMODE |
1347*4882a593Smuzhiyun 					     RK3399_DSI0_FORCERXMODE),
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 		.flags = DW_MIPI_NEEDS_PHY_CFG_CLK | DW_MIPI_NEEDS_GRF_CLK,
1350*4882a593Smuzhiyun 		.max_data_lanes = 4,
1351*4882a593Smuzhiyun 		.max_bit_rate_per_lane = 1500000000UL,
1352*4882a593Smuzhiyun 		.soc_type = RK3399,
1353*4882a593Smuzhiyun 	},
1354*4882a593Smuzhiyun 	{
1355*4882a593Smuzhiyun 		.reg = 0xff968000,
1356*4882a593Smuzhiyun 		.lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
1357*4882a593Smuzhiyun 		.lcdsel_big = HIWORD_UPDATE(0, RK3399_DSI1_LCDC_SEL),
1358*4882a593Smuzhiyun 		.lcdsel_lit = HIWORD_UPDATE(RK3399_DSI1_LCDC_SEL,
1359*4882a593Smuzhiyun 					    RK3399_DSI1_LCDC_SEL),
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 		.lanecfg1_grf_reg = RK3399_GRF_SOC_CON23,
1362*4882a593Smuzhiyun 		.lanecfg1 = HIWORD_UPDATE(0, RK3399_DSI1_TURNDISABLE |
1363*4882a593Smuzhiyun 					     RK3399_DSI1_FORCETXSTOPMODE |
1364*4882a593Smuzhiyun 					     RK3399_DSI1_FORCERXMODE |
1365*4882a593Smuzhiyun 					     RK3399_DSI1_ENABLE),
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 		.lanecfg2_grf_reg = RK3399_GRF_SOC_CON24,
1368*4882a593Smuzhiyun 		.lanecfg2 = HIWORD_UPDATE(RK3399_TXRX_MASTERSLAVEZ |
1369*4882a593Smuzhiyun 					  RK3399_TXRX_ENABLECLK,
1370*4882a593Smuzhiyun 					  RK3399_TXRX_MASTERSLAVEZ |
1371*4882a593Smuzhiyun 					  RK3399_TXRX_ENABLECLK |
1372*4882a593Smuzhiyun 					  RK3399_TXRX_BASEDIR),
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 		.enable_grf_reg = RK3399_GRF_SOC_CON23,
1375*4882a593Smuzhiyun 		.enable = HIWORD_UPDATE(RK3399_DSI1_ENABLE, RK3399_DSI1_ENABLE),
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 		.flags = DW_MIPI_NEEDS_PHY_CFG_CLK | DW_MIPI_NEEDS_GRF_CLK,
1378*4882a593Smuzhiyun 		.max_data_lanes = 4,
1379*4882a593Smuzhiyun 		.max_bit_rate_per_lane = 1500000000UL,
1380*4882a593Smuzhiyun 		.soc_type = RK3399,
1381*4882a593Smuzhiyun 	},
1382*4882a593Smuzhiyun 	{ /* sentinel */ }
1383*4882a593Smuzhiyun };
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun static const struct rockchip_dw_dsi_chip_data rk3562_chip_data[] = {
1386*4882a593Smuzhiyun 	{
1387*4882a593Smuzhiyun 		.reg = 0xffb10000,
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 		.lanecfg1_grf_reg = RK3562_SYS_GRF_VO_CON1,
1390*4882a593Smuzhiyun 		.lanecfg1 = HIWORD_UPDATE(0, RK3562_DSI_TURNDISABLE |
1391*4882a593Smuzhiyun 					     RK3562_DSI_FORCERXMODE |
1392*4882a593Smuzhiyun 					     RK3562_DSI_FORCETXSTOPMODE),
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 		.max_data_lanes = 4,
1395*4882a593Smuzhiyun 		.max_bit_rate_per_lane = 1200000000UL,
1396*4882a593Smuzhiyun 		.soc_type = RK3562,
1397*4882a593Smuzhiyun 	},
1398*4882a593Smuzhiyun 	{ /* sentinel */ }
1399*4882a593Smuzhiyun };
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun static const struct rockchip_dw_dsi_chip_data rk3568_chip_data[] = {
1402*4882a593Smuzhiyun 	{
1403*4882a593Smuzhiyun 		.reg = 0xfe060000,
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 		.lanecfg1_grf_reg = RK3568_GRF_VO_CON2,
1406*4882a593Smuzhiyun 		.lanecfg1 = HIWORD_UPDATE(0, RK3568_DSI_TURNDISABLE |
1407*4882a593Smuzhiyun 					     RK3568_DSI_FORCERXMODE |
1408*4882a593Smuzhiyun 					     RK3568_DSI_FORCETXSTOPMODE),
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 		.flags = DW_MIPI_NEEDS_HCLK,
1411*4882a593Smuzhiyun 		.max_data_lanes = 4,
1412*4882a593Smuzhiyun 		.max_bit_rate_per_lane = 1200000000UL,
1413*4882a593Smuzhiyun 		.soc_type = RK3568,
1414*4882a593Smuzhiyun 	},
1415*4882a593Smuzhiyun 	{
1416*4882a593Smuzhiyun 		.reg = 0xfe070000,
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 		.lanecfg1_grf_reg = RK3568_GRF_VO_CON3,
1419*4882a593Smuzhiyun 		.lanecfg1 = HIWORD_UPDATE(0, RK3568_DSI_TURNDISABLE |
1420*4882a593Smuzhiyun 					     RK3568_DSI_FORCERXMODE |
1421*4882a593Smuzhiyun 					     RK3568_DSI_FORCETXSTOPMODE),
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 		.flags = DW_MIPI_NEEDS_HCLK,
1424*4882a593Smuzhiyun 		.max_data_lanes = 4,
1425*4882a593Smuzhiyun 		.max_bit_rate_per_lane = 1200000000UL,
1426*4882a593Smuzhiyun 		.soc_type = RK3568,
1427*4882a593Smuzhiyun 	},
1428*4882a593Smuzhiyun 	{ /* sentinel */ }
1429*4882a593Smuzhiyun };
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun static const struct rockchip_dw_dsi_chip_data rv1126_chip_data[] = {
1432*4882a593Smuzhiyun 	{
1433*4882a593Smuzhiyun 		.reg = 0xffb30000,
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 		.lanecfg1_grf_reg = RV1126_GRF_DSIPHY_CON,
1436*4882a593Smuzhiyun 		.lanecfg1 = HIWORD_UPDATE(0, RV1126_DSI_TURNDISABLE |
1437*4882a593Smuzhiyun 					     RV1126_DSI_FORCERXMODE |
1438*4882a593Smuzhiyun 					     RV1126_DSI_FORCETXSTOPMODE),
1439*4882a593Smuzhiyun 		.flags = DW_MIPI_NEEDS_HCLK,
1440*4882a593Smuzhiyun 		.max_data_lanes = 4,
1441*4882a593Smuzhiyun 		.max_bit_rate_per_lane = 1000000000UL,
1442*4882a593Smuzhiyun 		.soc_type = RV1126,
1443*4882a593Smuzhiyun 	},
1444*4882a593Smuzhiyun 	{ /* sentinel */ }
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun static const struct of_device_id dw_mipi_dsi_rockchip_dt_ids[] = {
1448*4882a593Smuzhiyun 	{
1449*4882a593Smuzhiyun 	 .compatible = "rockchip,px30-mipi-dsi",
1450*4882a593Smuzhiyun 	 .data = &px30_chip_data,
1451*4882a593Smuzhiyun 	}, {
1452*4882a593Smuzhiyun 	 .compatible = "rockchip,rk3128-mipi-dsi",
1453*4882a593Smuzhiyun 	 .data = &rk3128_chip_data,
1454*4882a593Smuzhiyun 	}, {
1455*4882a593Smuzhiyun 	 .compatible = "rockchip,rk3288-mipi-dsi",
1456*4882a593Smuzhiyun 	 .data = &rk3288_chip_data,
1457*4882a593Smuzhiyun 	}, {
1458*4882a593Smuzhiyun 	 .compatible = "rockchip,rk3399-mipi-dsi",
1459*4882a593Smuzhiyun 	 .data = &rk3399_chip_data,
1460*4882a593Smuzhiyun 	}, {
1461*4882a593Smuzhiyun 	 .compatible = "rockchip,rk3562-mipi-dsi",
1462*4882a593Smuzhiyun 	 .data = &rk3562_chip_data,
1463*4882a593Smuzhiyun 	}, {
1464*4882a593Smuzhiyun 	 .compatible = "rockchip,rk3568-mipi-dsi",
1465*4882a593Smuzhiyun 	 .data = &rk3568_chip_data,
1466*4882a593Smuzhiyun 	}, {
1467*4882a593Smuzhiyun 	 .compatible = "rockchip,rv1126-mipi-dsi",
1468*4882a593Smuzhiyun 	 .data = &rv1126_chip_data,
1469*4882a593Smuzhiyun 	},
1470*4882a593Smuzhiyun 	{ /* sentinel */ }
1471*4882a593Smuzhiyun };
1472*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dw_mipi_dsi_rockchip_dt_ids);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun struct platform_driver dw_mipi_dsi_rockchip_driver = {
1475*4882a593Smuzhiyun 	.probe		= dw_mipi_dsi_rockchip_probe,
1476*4882a593Smuzhiyun 	.remove		= dw_mipi_dsi_rockchip_remove,
1477*4882a593Smuzhiyun 	.driver		= {
1478*4882a593Smuzhiyun 		.of_match_table = dw_mipi_dsi_rockchip_dt_ids,
1479*4882a593Smuzhiyun 		.pm = &dw_mipi_dsi_rockchip_pm_ops,
1480*4882a593Smuzhiyun 		.name	= "dw-mipi-dsi-rockchip",
1481*4882a593Smuzhiyun 		/*
1482*4882a593Smuzhiyun 		 * For dual-DSI display, one DSI pokes at the other DSI's
1483*4882a593Smuzhiyun 		 * drvdata in dw_mipi_dsi_rockchip_find_second(). This is not
1484*4882a593Smuzhiyun 		 * safe for asynchronous probe.
1485*4882a593Smuzhiyun 		 */
1486*4882a593Smuzhiyun 		.probe_type = PROBE_FORCE_SYNCHRONOUS,
1487*4882a593Smuzhiyun 	},
1488*4882a593Smuzhiyun };
1489