xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/drm_edid.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2006 Luc Verhaegen (quirks list)
3*4882a593Smuzhiyun  * Copyright (c) 2007-2008 Intel Corporation
4*4882a593Smuzhiyun  *   Jesse Barnes <jesse.barnes@intel.com>
5*4882a593Smuzhiyun  * Copyright 2010 Red Hat, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8*4882a593Smuzhiyun  * FB layer.
9*4882a593Smuzhiyun  *   Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
12*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
13*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
14*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sub license,
15*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
16*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the
19*4882a593Smuzhiyun  * next paragraph) shall be included in all copies or substantial portions
20*4882a593Smuzhiyun  * of the Software.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27*4882a593Smuzhiyun  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28*4882a593Smuzhiyun  * DEALINGS IN THE SOFTWARE.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <linux/hdmi.h>
32*4882a593Smuzhiyun #include <linux/i2c.h>
33*4882a593Smuzhiyun #include <linux/kernel.h>
34*4882a593Smuzhiyun #include <linux/module.h>
35*4882a593Smuzhiyun #include <linux/slab.h>
36*4882a593Smuzhiyun #include <linux/vga_switcheroo.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include <drm/drm_displayid.h>
39*4882a593Smuzhiyun #include <drm/drm_drv.h>
40*4882a593Smuzhiyun #include <drm/drm_edid.h>
41*4882a593Smuzhiyun #include <drm/drm_encoder.h>
42*4882a593Smuzhiyun #include <drm/drm_print.h>
43*4882a593Smuzhiyun #include <drm/drm_scdc_helper.h>
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include "drm_crtc_internal.h"
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define version_greater(edid, maj, min) \
48*4882a593Smuzhiyun 	(((edid)->version > (maj)) || \
49*4882a593Smuzhiyun 	 ((edid)->version == (maj) && (edid)->revision > (min)))
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define EDID_EST_TIMINGS 16
52*4882a593Smuzhiyun #define EDID_STD_TIMINGS 8
53*4882a593Smuzhiyun #define EDID_DETAILED_TIMINGS 4
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * EDID blocks out in the wild have a variety of bugs, try to collect
57*4882a593Smuzhiyun  * them here (note that userspace may work around broken monitors first,
58*4882a593Smuzhiyun  * but fixes should make their way here so that the kernel "just works"
59*4882a593Smuzhiyun  * on as many displays as possible).
60*4882a593Smuzhiyun  */
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* First detailed mode wrong, use largest 60Hz mode */
63*4882a593Smuzhiyun #define EDID_QUIRK_PREFER_LARGE_60		(1 << 0)
64*4882a593Smuzhiyun /* Reported 135MHz pixel clock is too high, needs adjustment */
65*4882a593Smuzhiyun #define EDID_QUIRK_135_CLOCK_TOO_HIGH		(1 << 1)
66*4882a593Smuzhiyun /* Prefer the largest mode at 75 Hz */
67*4882a593Smuzhiyun #define EDID_QUIRK_PREFER_LARGE_75		(1 << 2)
68*4882a593Smuzhiyun /* Detail timing is in cm not mm */
69*4882a593Smuzhiyun #define EDID_QUIRK_DETAILED_IN_CM		(1 << 3)
70*4882a593Smuzhiyun /* Detailed timing descriptors have bogus size values, so just take the
71*4882a593Smuzhiyun  * maximum size and use that.
72*4882a593Smuzhiyun  */
73*4882a593Smuzhiyun #define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE	(1 << 4)
74*4882a593Smuzhiyun /* use +hsync +vsync for detailed mode */
75*4882a593Smuzhiyun #define EDID_QUIRK_DETAILED_SYNC_PP		(1 << 6)
76*4882a593Smuzhiyun /* Force reduced-blanking timings for detailed modes */
77*4882a593Smuzhiyun #define EDID_QUIRK_FORCE_REDUCED_BLANKING	(1 << 7)
78*4882a593Smuzhiyun /* Force 8bpc */
79*4882a593Smuzhiyun #define EDID_QUIRK_FORCE_8BPC			(1 << 8)
80*4882a593Smuzhiyun /* Force 12bpc */
81*4882a593Smuzhiyun #define EDID_QUIRK_FORCE_12BPC			(1 << 9)
82*4882a593Smuzhiyun /* Force 6bpc */
83*4882a593Smuzhiyun #define EDID_QUIRK_FORCE_6BPC			(1 << 10)
84*4882a593Smuzhiyun /* Force 10bpc */
85*4882a593Smuzhiyun #define EDID_QUIRK_FORCE_10BPC			(1 << 11)
86*4882a593Smuzhiyun /* Non desktop display (i.e. HMD) */
87*4882a593Smuzhiyun #define EDID_QUIRK_NON_DESKTOP			(1 << 12)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun struct detailed_mode_closure {
90*4882a593Smuzhiyun 	struct drm_connector *connector;
91*4882a593Smuzhiyun 	struct edid *edid;
92*4882a593Smuzhiyun 	bool preferred;
93*4882a593Smuzhiyun 	u32 quirks;
94*4882a593Smuzhiyun 	int modes;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define LEVEL_DMT	0
98*4882a593Smuzhiyun #define LEVEL_GTF	1
99*4882a593Smuzhiyun #define LEVEL_GTF2	2
100*4882a593Smuzhiyun #define LEVEL_CVT	3
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const struct edid_quirk {
103*4882a593Smuzhiyun 	char vendor[4];
104*4882a593Smuzhiyun 	int product_id;
105*4882a593Smuzhiyun 	u32 quirks;
106*4882a593Smuzhiyun } edid_quirk_list[] = {
107*4882a593Smuzhiyun 	/* Acer AL1706 */
108*4882a593Smuzhiyun 	{ "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
109*4882a593Smuzhiyun 	/* Acer F51 */
110*4882a593Smuzhiyun 	{ "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
113*4882a593Smuzhiyun 	{ "AEO", 0, EDID_QUIRK_FORCE_6BPC },
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* BOE model on HP Pavilion 15-n233sl reports 8 bpc, but is a 6 bpc panel */
116*4882a593Smuzhiyun 	{ "BOE", 0x78b, EDID_QUIRK_FORCE_6BPC },
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* CPT panel of Asus UX303LA reports 8 bpc, but is a 6 bpc panel */
119*4882a593Smuzhiyun 	{ "CPT", 0x17df, EDID_QUIRK_FORCE_6BPC },
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* SDC panel of Lenovo B50-80 reports 8 bpc, but is a 6 bpc panel */
122*4882a593Smuzhiyun 	{ "SDC", 0x3652, EDID_QUIRK_FORCE_6BPC },
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* BOE model 0x0771 reports 8 bpc, but is a 6 bpc panel */
125*4882a593Smuzhiyun 	{ "BOE", 0x0771, EDID_QUIRK_FORCE_6BPC },
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* Belinea 10 15 55 */
128*4882a593Smuzhiyun 	{ "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
129*4882a593Smuzhiyun 	{ "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* Envision Peripherals, Inc. EN-7100e */
132*4882a593Smuzhiyun 	{ "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
133*4882a593Smuzhiyun 	/* Envision EN2028 */
134*4882a593Smuzhiyun 	{ "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	/* Funai Electronics PM36B */
137*4882a593Smuzhiyun 	{ "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
138*4882a593Smuzhiyun 	  EDID_QUIRK_DETAILED_IN_CM },
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
141*4882a593Smuzhiyun 	{ "LGD", 764, EDID_QUIRK_FORCE_10BPC },
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* LG Philips LCD LP154W01-A5 */
144*4882a593Smuzhiyun 	{ "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
145*4882a593Smuzhiyun 	{ "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* Samsung SyncMaster 205BW.  Note: irony */
148*4882a593Smuzhiyun 	{ "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
149*4882a593Smuzhiyun 	/* Samsung SyncMaster 22[5-6]BW */
150*4882a593Smuzhiyun 	{ "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
151*4882a593Smuzhiyun 	{ "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
154*4882a593Smuzhiyun 	{ "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* ViewSonic VA2026w */
157*4882a593Smuzhiyun 	{ "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* Medion MD 30217 PG */
160*4882a593Smuzhiyun 	{ "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Lenovo G50 */
163*4882a593Smuzhiyun 	{ "SDC", 18514, EDID_QUIRK_FORCE_6BPC },
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
166*4882a593Smuzhiyun 	{ "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
169*4882a593Smuzhiyun 	{ "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/* Valve Index Headset */
172*4882a593Smuzhiyun 	{ "VLV", 0x91a8, EDID_QUIRK_NON_DESKTOP },
173*4882a593Smuzhiyun 	{ "VLV", 0x91b0, EDID_QUIRK_NON_DESKTOP },
174*4882a593Smuzhiyun 	{ "VLV", 0x91b1, EDID_QUIRK_NON_DESKTOP },
175*4882a593Smuzhiyun 	{ "VLV", 0x91b2, EDID_QUIRK_NON_DESKTOP },
176*4882a593Smuzhiyun 	{ "VLV", 0x91b3, EDID_QUIRK_NON_DESKTOP },
177*4882a593Smuzhiyun 	{ "VLV", 0x91b4, EDID_QUIRK_NON_DESKTOP },
178*4882a593Smuzhiyun 	{ "VLV", 0x91b5, EDID_QUIRK_NON_DESKTOP },
179*4882a593Smuzhiyun 	{ "VLV", 0x91b6, EDID_QUIRK_NON_DESKTOP },
180*4882a593Smuzhiyun 	{ "VLV", 0x91b7, EDID_QUIRK_NON_DESKTOP },
181*4882a593Smuzhiyun 	{ "VLV", 0x91b8, EDID_QUIRK_NON_DESKTOP },
182*4882a593Smuzhiyun 	{ "VLV", 0x91b9, EDID_QUIRK_NON_DESKTOP },
183*4882a593Smuzhiyun 	{ "VLV", 0x91ba, EDID_QUIRK_NON_DESKTOP },
184*4882a593Smuzhiyun 	{ "VLV", 0x91bb, EDID_QUIRK_NON_DESKTOP },
185*4882a593Smuzhiyun 	{ "VLV", 0x91bc, EDID_QUIRK_NON_DESKTOP },
186*4882a593Smuzhiyun 	{ "VLV", 0x91bd, EDID_QUIRK_NON_DESKTOP },
187*4882a593Smuzhiyun 	{ "VLV", 0x91be, EDID_QUIRK_NON_DESKTOP },
188*4882a593Smuzhiyun 	{ "VLV", 0x91bf, EDID_QUIRK_NON_DESKTOP },
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* HTC Vive and Vive Pro VR Headsets */
191*4882a593Smuzhiyun 	{ "HVR", 0xaa01, EDID_QUIRK_NON_DESKTOP },
192*4882a593Smuzhiyun 	{ "HVR", 0xaa02, EDID_QUIRK_NON_DESKTOP },
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* Oculus Rift DK1, DK2, CV1 and Rift S VR Headsets */
195*4882a593Smuzhiyun 	{ "OVR", 0x0001, EDID_QUIRK_NON_DESKTOP },
196*4882a593Smuzhiyun 	{ "OVR", 0x0003, EDID_QUIRK_NON_DESKTOP },
197*4882a593Smuzhiyun 	{ "OVR", 0x0004, EDID_QUIRK_NON_DESKTOP },
198*4882a593Smuzhiyun 	{ "OVR", 0x0012, EDID_QUIRK_NON_DESKTOP },
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* Windows Mixed Reality Headsets */
201*4882a593Smuzhiyun 	{ "ACR", 0x7fce, EDID_QUIRK_NON_DESKTOP },
202*4882a593Smuzhiyun 	{ "HPN", 0x3515, EDID_QUIRK_NON_DESKTOP },
203*4882a593Smuzhiyun 	{ "LEN", 0x0408, EDID_QUIRK_NON_DESKTOP },
204*4882a593Smuzhiyun 	{ "LEN", 0xb800, EDID_QUIRK_NON_DESKTOP },
205*4882a593Smuzhiyun 	{ "FUJ", 0x1970, EDID_QUIRK_NON_DESKTOP },
206*4882a593Smuzhiyun 	{ "DEL", 0x7fce, EDID_QUIRK_NON_DESKTOP },
207*4882a593Smuzhiyun 	{ "SEC", 0x144a, EDID_QUIRK_NON_DESKTOP },
208*4882a593Smuzhiyun 	{ "AUS", 0xc102, EDID_QUIRK_NON_DESKTOP },
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* Sony PlayStation VR Headset */
211*4882a593Smuzhiyun 	{ "SNY", 0x0704, EDID_QUIRK_NON_DESKTOP },
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* Sensics VR Headsets */
214*4882a593Smuzhiyun 	{ "SEN", 0x1019, EDID_QUIRK_NON_DESKTOP },
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* OSVR HDK and HDK2 VR Headsets */
217*4882a593Smuzhiyun 	{ "SVR", 0x1019, EDID_QUIRK_NON_DESKTOP },
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /*
221*4882a593Smuzhiyun  * Autogenerated from the DMT spec.
222*4882a593Smuzhiyun  * This table is copied from xfree86/modes/xf86EdidModes.c.
223*4882a593Smuzhiyun  */
224*4882a593Smuzhiyun static const struct drm_display_mode drm_dmt_modes[] = {
225*4882a593Smuzhiyun 	/* 0x01 - 640x350@85Hz */
226*4882a593Smuzhiyun 	{ DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
227*4882a593Smuzhiyun 		   736, 832, 0, 350, 382, 385, 445, 0,
228*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
229*4882a593Smuzhiyun 	/* 0x02 - 640x400@85Hz */
230*4882a593Smuzhiyun 	{ DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
231*4882a593Smuzhiyun 		   736, 832, 0, 400, 401, 404, 445, 0,
232*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
233*4882a593Smuzhiyun 	/* 0x03 - 720x400@85Hz */
234*4882a593Smuzhiyun 	{ DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
235*4882a593Smuzhiyun 		   828, 936, 0, 400, 401, 404, 446, 0,
236*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
237*4882a593Smuzhiyun 	/* 0x04 - 640x480@60Hz */
238*4882a593Smuzhiyun 	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
239*4882a593Smuzhiyun 		   752, 800, 0, 480, 490, 492, 525, 0,
240*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
241*4882a593Smuzhiyun 	/* 0x05 - 640x480@72Hz */
242*4882a593Smuzhiyun 	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
243*4882a593Smuzhiyun 		   704, 832, 0, 480, 489, 492, 520, 0,
244*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
245*4882a593Smuzhiyun 	/* 0x06 - 640x480@75Hz */
246*4882a593Smuzhiyun 	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
247*4882a593Smuzhiyun 		   720, 840, 0, 480, 481, 484, 500, 0,
248*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
249*4882a593Smuzhiyun 	/* 0x07 - 640x480@85Hz */
250*4882a593Smuzhiyun 	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
251*4882a593Smuzhiyun 		   752, 832, 0, 480, 481, 484, 509, 0,
252*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
253*4882a593Smuzhiyun 	/* 0x08 - 800x600@56Hz */
254*4882a593Smuzhiyun 	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
255*4882a593Smuzhiyun 		   896, 1024, 0, 600, 601, 603, 625, 0,
256*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
257*4882a593Smuzhiyun 	/* 0x09 - 800x600@60Hz */
258*4882a593Smuzhiyun 	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
259*4882a593Smuzhiyun 		   968, 1056, 0, 600, 601, 605, 628, 0,
260*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
261*4882a593Smuzhiyun 	/* 0x0a - 800x600@72Hz */
262*4882a593Smuzhiyun 	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
263*4882a593Smuzhiyun 		   976, 1040, 0, 600, 637, 643, 666, 0,
264*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
265*4882a593Smuzhiyun 	/* 0x0b - 800x600@75Hz */
266*4882a593Smuzhiyun 	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
267*4882a593Smuzhiyun 		   896, 1056, 0, 600, 601, 604, 625, 0,
268*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
269*4882a593Smuzhiyun 	/* 0x0c - 800x600@85Hz */
270*4882a593Smuzhiyun 	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
271*4882a593Smuzhiyun 		   896, 1048, 0, 600, 601, 604, 631, 0,
272*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
273*4882a593Smuzhiyun 	/* 0x0d - 800x600@120Hz RB */
274*4882a593Smuzhiyun 	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
275*4882a593Smuzhiyun 		   880, 960, 0, 600, 603, 607, 636, 0,
276*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
277*4882a593Smuzhiyun 	/* 0x0e - 848x480@60Hz */
278*4882a593Smuzhiyun 	{ DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
279*4882a593Smuzhiyun 		   976, 1088, 0, 480, 486, 494, 517, 0,
280*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
281*4882a593Smuzhiyun 	/* 0x0f - 1024x768@43Hz, interlace */
282*4882a593Smuzhiyun 	{ DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
283*4882a593Smuzhiyun 		   1208, 1264, 0, 768, 768, 776, 817, 0,
284*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
285*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE) },
286*4882a593Smuzhiyun 	/* 0x10 - 1024x768@60Hz */
287*4882a593Smuzhiyun 	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
288*4882a593Smuzhiyun 		   1184, 1344, 0, 768, 771, 777, 806, 0,
289*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
290*4882a593Smuzhiyun 	/* 0x11 - 1024x768@70Hz */
291*4882a593Smuzhiyun 	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
292*4882a593Smuzhiyun 		   1184, 1328, 0, 768, 771, 777, 806, 0,
293*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
294*4882a593Smuzhiyun 	/* 0x12 - 1024x768@75Hz */
295*4882a593Smuzhiyun 	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
296*4882a593Smuzhiyun 		   1136, 1312, 0, 768, 769, 772, 800, 0,
297*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
298*4882a593Smuzhiyun 	/* 0x13 - 1024x768@85Hz */
299*4882a593Smuzhiyun 	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
300*4882a593Smuzhiyun 		   1168, 1376, 0, 768, 769, 772, 808, 0,
301*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
302*4882a593Smuzhiyun 	/* 0x14 - 1024x768@120Hz RB */
303*4882a593Smuzhiyun 	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
304*4882a593Smuzhiyun 		   1104, 1184, 0, 768, 771, 775, 813, 0,
305*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
306*4882a593Smuzhiyun 	/* 0x15 - 1152x864@75Hz */
307*4882a593Smuzhiyun 	{ DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
308*4882a593Smuzhiyun 		   1344, 1600, 0, 864, 865, 868, 900, 0,
309*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
310*4882a593Smuzhiyun 	/* 0x55 - 1280x720@60Hz */
311*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
312*4882a593Smuzhiyun 		   1430, 1650, 0, 720, 725, 730, 750, 0,
313*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
314*4882a593Smuzhiyun 	/* 0x16 - 1280x768@60Hz RB */
315*4882a593Smuzhiyun 	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
316*4882a593Smuzhiyun 		   1360, 1440, 0, 768, 771, 778, 790, 0,
317*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
318*4882a593Smuzhiyun 	/* 0x17 - 1280x768@60Hz */
319*4882a593Smuzhiyun 	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
320*4882a593Smuzhiyun 		   1472, 1664, 0, 768, 771, 778, 798, 0,
321*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
322*4882a593Smuzhiyun 	/* 0x18 - 1280x768@75Hz */
323*4882a593Smuzhiyun 	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
324*4882a593Smuzhiyun 		   1488, 1696, 0, 768, 771, 778, 805, 0,
325*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
326*4882a593Smuzhiyun 	/* 0x19 - 1280x768@85Hz */
327*4882a593Smuzhiyun 	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
328*4882a593Smuzhiyun 		   1496, 1712, 0, 768, 771, 778, 809, 0,
329*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
330*4882a593Smuzhiyun 	/* 0x1a - 1280x768@120Hz RB */
331*4882a593Smuzhiyun 	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
332*4882a593Smuzhiyun 		   1360, 1440, 0, 768, 771, 778, 813, 0,
333*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
334*4882a593Smuzhiyun 	/* 0x1b - 1280x800@60Hz RB */
335*4882a593Smuzhiyun 	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
336*4882a593Smuzhiyun 		   1360, 1440, 0, 800, 803, 809, 823, 0,
337*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
338*4882a593Smuzhiyun 	/* 0x1c - 1280x800@60Hz */
339*4882a593Smuzhiyun 	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
340*4882a593Smuzhiyun 		   1480, 1680, 0, 800, 803, 809, 831, 0,
341*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
342*4882a593Smuzhiyun 	/* 0x1d - 1280x800@75Hz */
343*4882a593Smuzhiyun 	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
344*4882a593Smuzhiyun 		   1488, 1696, 0, 800, 803, 809, 838, 0,
345*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
346*4882a593Smuzhiyun 	/* 0x1e - 1280x800@85Hz */
347*4882a593Smuzhiyun 	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
348*4882a593Smuzhiyun 		   1496, 1712, 0, 800, 803, 809, 843, 0,
349*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
350*4882a593Smuzhiyun 	/* 0x1f - 1280x800@120Hz RB */
351*4882a593Smuzhiyun 	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
352*4882a593Smuzhiyun 		   1360, 1440, 0, 800, 803, 809, 847, 0,
353*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
354*4882a593Smuzhiyun 	/* 0x20 - 1280x960@60Hz */
355*4882a593Smuzhiyun 	{ DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
356*4882a593Smuzhiyun 		   1488, 1800, 0, 960, 961, 964, 1000, 0,
357*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
358*4882a593Smuzhiyun 	/* 0x21 - 1280x960@85Hz */
359*4882a593Smuzhiyun 	{ DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
360*4882a593Smuzhiyun 		   1504, 1728, 0, 960, 961, 964, 1011, 0,
361*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
362*4882a593Smuzhiyun 	/* 0x22 - 1280x960@120Hz RB */
363*4882a593Smuzhiyun 	{ DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
364*4882a593Smuzhiyun 		   1360, 1440, 0, 960, 963, 967, 1017, 0,
365*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
366*4882a593Smuzhiyun 	/* 0x23 - 1280x1024@60Hz */
367*4882a593Smuzhiyun 	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
368*4882a593Smuzhiyun 		   1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
369*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
370*4882a593Smuzhiyun 	/* 0x24 - 1280x1024@75Hz */
371*4882a593Smuzhiyun 	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
372*4882a593Smuzhiyun 		   1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
373*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
374*4882a593Smuzhiyun 	/* 0x25 - 1280x1024@85Hz */
375*4882a593Smuzhiyun 	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
376*4882a593Smuzhiyun 		   1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
377*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
378*4882a593Smuzhiyun 	/* 0x26 - 1280x1024@120Hz RB */
379*4882a593Smuzhiyun 	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
380*4882a593Smuzhiyun 		   1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
381*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
382*4882a593Smuzhiyun 	/* 0x27 - 1360x768@60Hz */
383*4882a593Smuzhiyun 	{ DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
384*4882a593Smuzhiyun 		   1536, 1792, 0, 768, 771, 777, 795, 0,
385*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
386*4882a593Smuzhiyun 	/* 0x28 - 1360x768@120Hz RB */
387*4882a593Smuzhiyun 	{ DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
388*4882a593Smuzhiyun 		   1440, 1520, 0, 768, 771, 776, 813, 0,
389*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
390*4882a593Smuzhiyun 	/* 0x51 - 1366x768@60Hz */
391*4882a593Smuzhiyun 	{ DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
392*4882a593Smuzhiyun 		   1579, 1792, 0, 768, 771, 774, 798, 0,
393*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
394*4882a593Smuzhiyun 	/* 0x56 - 1366x768@60Hz */
395*4882a593Smuzhiyun 	{ DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
396*4882a593Smuzhiyun 		   1436, 1500, 0, 768, 769, 772, 800, 0,
397*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
398*4882a593Smuzhiyun 	/* 0x29 - 1400x1050@60Hz RB */
399*4882a593Smuzhiyun 	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
400*4882a593Smuzhiyun 		   1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
401*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
402*4882a593Smuzhiyun 	/* 0x2a - 1400x1050@60Hz */
403*4882a593Smuzhiyun 	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
404*4882a593Smuzhiyun 		   1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
405*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
406*4882a593Smuzhiyun 	/* 0x2b - 1400x1050@75Hz */
407*4882a593Smuzhiyun 	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
408*4882a593Smuzhiyun 		   1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
409*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
410*4882a593Smuzhiyun 	/* 0x2c - 1400x1050@85Hz */
411*4882a593Smuzhiyun 	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
412*4882a593Smuzhiyun 		   1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
413*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
414*4882a593Smuzhiyun 	/* 0x2d - 1400x1050@120Hz RB */
415*4882a593Smuzhiyun 	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
416*4882a593Smuzhiyun 		   1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
417*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
418*4882a593Smuzhiyun 	/* 0x2e - 1440x900@60Hz RB */
419*4882a593Smuzhiyun 	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
420*4882a593Smuzhiyun 		   1520, 1600, 0, 900, 903, 909, 926, 0,
421*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
422*4882a593Smuzhiyun 	/* 0x2f - 1440x900@60Hz */
423*4882a593Smuzhiyun 	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
424*4882a593Smuzhiyun 		   1672, 1904, 0, 900, 903, 909, 934, 0,
425*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
426*4882a593Smuzhiyun 	/* 0x30 - 1440x900@75Hz */
427*4882a593Smuzhiyun 	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
428*4882a593Smuzhiyun 		   1688, 1936, 0, 900, 903, 909, 942, 0,
429*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
430*4882a593Smuzhiyun 	/* 0x31 - 1440x900@85Hz */
431*4882a593Smuzhiyun 	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
432*4882a593Smuzhiyun 		   1696, 1952, 0, 900, 903, 909, 948, 0,
433*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
434*4882a593Smuzhiyun 	/* 0x32 - 1440x900@120Hz RB */
435*4882a593Smuzhiyun 	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
436*4882a593Smuzhiyun 		   1520, 1600, 0, 900, 903, 909, 953, 0,
437*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
438*4882a593Smuzhiyun 	/* 0x53 - 1600x900@60Hz */
439*4882a593Smuzhiyun 	{ DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
440*4882a593Smuzhiyun 		   1704, 1800, 0, 900, 901, 904, 1000, 0,
441*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
442*4882a593Smuzhiyun 	/* 0x33 - 1600x1200@60Hz */
443*4882a593Smuzhiyun 	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
444*4882a593Smuzhiyun 		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
445*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
446*4882a593Smuzhiyun 	/* 0x34 - 1600x1200@65Hz */
447*4882a593Smuzhiyun 	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
448*4882a593Smuzhiyun 		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
449*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
450*4882a593Smuzhiyun 	/* 0x35 - 1600x1200@70Hz */
451*4882a593Smuzhiyun 	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
452*4882a593Smuzhiyun 		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
453*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
454*4882a593Smuzhiyun 	/* 0x36 - 1600x1200@75Hz */
455*4882a593Smuzhiyun 	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
456*4882a593Smuzhiyun 		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
457*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
458*4882a593Smuzhiyun 	/* 0x37 - 1600x1200@85Hz */
459*4882a593Smuzhiyun 	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
460*4882a593Smuzhiyun 		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
461*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
462*4882a593Smuzhiyun 	/* 0x38 - 1600x1200@120Hz RB */
463*4882a593Smuzhiyun 	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
464*4882a593Smuzhiyun 		   1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
465*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
466*4882a593Smuzhiyun 	/* 0x39 - 1680x1050@60Hz RB */
467*4882a593Smuzhiyun 	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
468*4882a593Smuzhiyun 		   1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
469*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
470*4882a593Smuzhiyun 	/* 0x3a - 1680x1050@60Hz */
471*4882a593Smuzhiyun 	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
472*4882a593Smuzhiyun 		   1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
473*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
474*4882a593Smuzhiyun 	/* 0x3b - 1680x1050@75Hz */
475*4882a593Smuzhiyun 	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
476*4882a593Smuzhiyun 		   1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
477*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
478*4882a593Smuzhiyun 	/* 0x3c - 1680x1050@85Hz */
479*4882a593Smuzhiyun 	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
480*4882a593Smuzhiyun 		   1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
481*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
482*4882a593Smuzhiyun 	/* 0x3d - 1680x1050@120Hz RB */
483*4882a593Smuzhiyun 	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
484*4882a593Smuzhiyun 		   1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
485*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
486*4882a593Smuzhiyun 	/* 0x3e - 1792x1344@60Hz */
487*4882a593Smuzhiyun 	{ DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
488*4882a593Smuzhiyun 		   2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
489*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
490*4882a593Smuzhiyun 	/* 0x3f - 1792x1344@75Hz */
491*4882a593Smuzhiyun 	{ DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
492*4882a593Smuzhiyun 		   2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
493*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
494*4882a593Smuzhiyun 	/* 0x40 - 1792x1344@120Hz RB */
495*4882a593Smuzhiyun 	{ DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
496*4882a593Smuzhiyun 		   1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
497*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
498*4882a593Smuzhiyun 	/* 0x41 - 1856x1392@60Hz */
499*4882a593Smuzhiyun 	{ DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
500*4882a593Smuzhiyun 		   2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
501*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
502*4882a593Smuzhiyun 	/* 0x42 - 1856x1392@75Hz */
503*4882a593Smuzhiyun 	{ DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
504*4882a593Smuzhiyun 		   2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
505*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
506*4882a593Smuzhiyun 	/* 0x43 - 1856x1392@120Hz RB */
507*4882a593Smuzhiyun 	{ DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
508*4882a593Smuzhiyun 		   1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
509*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
510*4882a593Smuzhiyun 	/* 0x52 - 1920x1080@60Hz */
511*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
512*4882a593Smuzhiyun 		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
513*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
514*4882a593Smuzhiyun 	/* 0x44 - 1920x1200@60Hz RB */
515*4882a593Smuzhiyun 	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
516*4882a593Smuzhiyun 		   2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
517*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
518*4882a593Smuzhiyun 	/* 0x45 - 1920x1200@60Hz */
519*4882a593Smuzhiyun 	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
520*4882a593Smuzhiyun 		   2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
521*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
522*4882a593Smuzhiyun 	/* 0x46 - 1920x1200@75Hz */
523*4882a593Smuzhiyun 	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
524*4882a593Smuzhiyun 		   2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
525*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
526*4882a593Smuzhiyun 	/* 0x47 - 1920x1200@85Hz */
527*4882a593Smuzhiyun 	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
528*4882a593Smuzhiyun 		   2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
529*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
530*4882a593Smuzhiyun 	/* 0x48 - 1920x1200@120Hz RB */
531*4882a593Smuzhiyun 	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
532*4882a593Smuzhiyun 		   2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
533*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
534*4882a593Smuzhiyun 	/* 0x49 - 1920x1440@60Hz */
535*4882a593Smuzhiyun 	{ DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
536*4882a593Smuzhiyun 		   2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
537*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
538*4882a593Smuzhiyun 	/* 0x4a - 1920x1440@75Hz */
539*4882a593Smuzhiyun 	{ DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
540*4882a593Smuzhiyun 		   2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
541*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
542*4882a593Smuzhiyun 	/* 0x4b - 1920x1440@120Hz RB */
543*4882a593Smuzhiyun 	{ DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
544*4882a593Smuzhiyun 		   2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
545*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
546*4882a593Smuzhiyun 	/* 0x54 - 2048x1152@60Hz */
547*4882a593Smuzhiyun 	{ DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
548*4882a593Smuzhiyun 		   2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
549*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
550*4882a593Smuzhiyun 	/* 0x4c - 2560x1600@60Hz RB */
551*4882a593Smuzhiyun 	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
552*4882a593Smuzhiyun 		   2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
553*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
554*4882a593Smuzhiyun 	/* 0x4d - 2560x1600@60Hz */
555*4882a593Smuzhiyun 	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
556*4882a593Smuzhiyun 		   3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
557*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
558*4882a593Smuzhiyun 	/* 0x4e - 2560x1600@75Hz */
559*4882a593Smuzhiyun 	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
560*4882a593Smuzhiyun 		   3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
561*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
562*4882a593Smuzhiyun 	/* 0x4f - 2560x1600@85Hz */
563*4882a593Smuzhiyun 	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
564*4882a593Smuzhiyun 		   3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
565*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
566*4882a593Smuzhiyun 	/* 0x50 - 2560x1600@120Hz RB */
567*4882a593Smuzhiyun 	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
568*4882a593Smuzhiyun 		   2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
569*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
570*4882a593Smuzhiyun 	/* 0x57 - 4096x2160@60Hz RB */
571*4882a593Smuzhiyun 	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
572*4882a593Smuzhiyun 		   4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
573*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
574*4882a593Smuzhiyun 	/* 0x58 - 4096x2160@59.94Hz RB */
575*4882a593Smuzhiyun 	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
576*4882a593Smuzhiyun 		   4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
577*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun /*
581*4882a593Smuzhiyun  * These more or less come from the DMT spec.  The 720x400 modes are
582*4882a593Smuzhiyun  * inferred from historical 80x25 practice.  The 640x480@67 and 832x624@75
583*4882a593Smuzhiyun  * modes are old-school Mac modes.  The EDID spec says the 1152x864@75 mode
584*4882a593Smuzhiyun  * should be 1152x870, again for the Mac, but instead we use the x864 DMT
585*4882a593Smuzhiyun  * mode.
586*4882a593Smuzhiyun  *
587*4882a593Smuzhiyun  * The DMT modes have been fact-checked; the rest are mild guesses.
588*4882a593Smuzhiyun  */
589*4882a593Smuzhiyun static const struct drm_display_mode edid_est_modes[] = {
590*4882a593Smuzhiyun 	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
591*4882a593Smuzhiyun 		   968, 1056, 0, 600, 601, 605, 628, 0,
592*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
593*4882a593Smuzhiyun 	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
594*4882a593Smuzhiyun 		   896, 1024, 0, 600, 601, 603,  625, 0,
595*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
596*4882a593Smuzhiyun 	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
597*4882a593Smuzhiyun 		   720, 840, 0, 480, 481, 484, 500, 0,
598*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
599*4882a593Smuzhiyun 	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
600*4882a593Smuzhiyun 		   704,  832, 0, 480, 489, 492, 520, 0,
601*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
602*4882a593Smuzhiyun 	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
603*4882a593Smuzhiyun 		   768,  864, 0, 480, 483, 486, 525, 0,
604*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
605*4882a593Smuzhiyun 	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
606*4882a593Smuzhiyun 		   752, 800, 0, 480, 490, 492, 525, 0,
607*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
608*4882a593Smuzhiyun 	{ DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
609*4882a593Smuzhiyun 		   846, 900, 0, 400, 421, 423,  449, 0,
610*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
611*4882a593Smuzhiyun 	{ DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
612*4882a593Smuzhiyun 		   846,  900, 0, 400, 412, 414, 449, 0,
613*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
614*4882a593Smuzhiyun 	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
615*4882a593Smuzhiyun 		   1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
616*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
617*4882a593Smuzhiyun 	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
618*4882a593Smuzhiyun 		   1136, 1312, 0,  768, 769, 772, 800, 0,
619*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
620*4882a593Smuzhiyun 	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
621*4882a593Smuzhiyun 		   1184, 1328, 0,  768, 771, 777, 806, 0,
622*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
623*4882a593Smuzhiyun 	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
624*4882a593Smuzhiyun 		   1184, 1344, 0,  768, 771, 777, 806, 0,
625*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
626*4882a593Smuzhiyun 	{ DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
627*4882a593Smuzhiyun 		   1208, 1264, 0, 768, 768, 776, 817, 0,
628*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
629*4882a593Smuzhiyun 	{ DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
630*4882a593Smuzhiyun 		   928, 1152, 0, 624, 625, 628, 667, 0,
631*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
632*4882a593Smuzhiyun 	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
633*4882a593Smuzhiyun 		   896, 1056, 0, 600, 601, 604,  625, 0,
634*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
635*4882a593Smuzhiyun 	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
636*4882a593Smuzhiyun 		   976, 1040, 0, 600, 637, 643, 666, 0,
637*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
638*4882a593Smuzhiyun 	{ DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
639*4882a593Smuzhiyun 		   1344, 1600, 0,  864, 865, 868, 900, 0,
640*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun struct minimode {
644*4882a593Smuzhiyun 	short w;
645*4882a593Smuzhiyun 	short h;
646*4882a593Smuzhiyun 	short r;
647*4882a593Smuzhiyun 	short rb;
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun static const struct minimode est3_modes[] = {
651*4882a593Smuzhiyun 	/* byte 6 */
652*4882a593Smuzhiyun 	{ 640, 350, 85, 0 },
653*4882a593Smuzhiyun 	{ 640, 400, 85, 0 },
654*4882a593Smuzhiyun 	{ 720, 400, 85, 0 },
655*4882a593Smuzhiyun 	{ 640, 480, 85, 0 },
656*4882a593Smuzhiyun 	{ 848, 480, 60, 0 },
657*4882a593Smuzhiyun 	{ 800, 600, 85, 0 },
658*4882a593Smuzhiyun 	{ 1024, 768, 85, 0 },
659*4882a593Smuzhiyun 	{ 1152, 864, 75, 0 },
660*4882a593Smuzhiyun 	/* byte 7 */
661*4882a593Smuzhiyun 	{ 1280, 768, 60, 1 },
662*4882a593Smuzhiyun 	{ 1280, 768, 60, 0 },
663*4882a593Smuzhiyun 	{ 1280, 768, 75, 0 },
664*4882a593Smuzhiyun 	{ 1280, 768, 85, 0 },
665*4882a593Smuzhiyun 	{ 1280, 960, 60, 0 },
666*4882a593Smuzhiyun 	{ 1280, 960, 85, 0 },
667*4882a593Smuzhiyun 	{ 1280, 1024, 60, 0 },
668*4882a593Smuzhiyun 	{ 1280, 1024, 85, 0 },
669*4882a593Smuzhiyun 	/* byte 8 */
670*4882a593Smuzhiyun 	{ 1360, 768, 60, 0 },
671*4882a593Smuzhiyun 	{ 1440, 900, 60, 1 },
672*4882a593Smuzhiyun 	{ 1440, 900, 60, 0 },
673*4882a593Smuzhiyun 	{ 1440, 900, 75, 0 },
674*4882a593Smuzhiyun 	{ 1440, 900, 85, 0 },
675*4882a593Smuzhiyun 	{ 1400, 1050, 60, 1 },
676*4882a593Smuzhiyun 	{ 1400, 1050, 60, 0 },
677*4882a593Smuzhiyun 	{ 1400, 1050, 75, 0 },
678*4882a593Smuzhiyun 	/* byte 9 */
679*4882a593Smuzhiyun 	{ 1400, 1050, 85, 0 },
680*4882a593Smuzhiyun 	{ 1680, 1050, 60, 1 },
681*4882a593Smuzhiyun 	{ 1680, 1050, 60, 0 },
682*4882a593Smuzhiyun 	{ 1680, 1050, 75, 0 },
683*4882a593Smuzhiyun 	{ 1680, 1050, 85, 0 },
684*4882a593Smuzhiyun 	{ 1600, 1200, 60, 0 },
685*4882a593Smuzhiyun 	{ 1600, 1200, 65, 0 },
686*4882a593Smuzhiyun 	{ 1600, 1200, 70, 0 },
687*4882a593Smuzhiyun 	/* byte 10 */
688*4882a593Smuzhiyun 	{ 1600, 1200, 75, 0 },
689*4882a593Smuzhiyun 	{ 1600, 1200, 85, 0 },
690*4882a593Smuzhiyun 	{ 1792, 1344, 60, 0 },
691*4882a593Smuzhiyun 	{ 1792, 1344, 75, 0 },
692*4882a593Smuzhiyun 	{ 1856, 1392, 60, 0 },
693*4882a593Smuzhiyun 	{ 1856, 1392, 75, 0 },
694*4882a593Smuzhiyun 	{ 1920, 1200, 60, 1 },
695*4882a593Smuzhiyun 	{ 1920, 1200, 60, 0 },
696*4882a593Smuzhiyun 	/* byte 11 */
697*4882a593Smuzhiyun 	{ 1920, 1200, 75, 0 },
698*4882a593Smuzhiyun 	{ 1920, 1200, 85, 0 },
699*4882a593Smuzhiyun 	{ 1920, 1440, 60, 0 },
700*4882a593Smuzhiyun 	{ 1920, 1440, 75, 0 },
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun static const struct minimode extra_modes[] = {
704*4882a593Smuzhiyun 	{ 1024, 576,  60, 0 },
705*4882a593Smuzhiyun 	{ 1366, 768,  60, 0 },
706*4882a593Smuzhiyun 	{ 1600, 900,  60, 0 },
707*4882a593Smuzhiyun 	{ 1680, 945,  60, 0 },
708*4882a593Smuzhiyun 	{ 1920, 1080, 60, 0 },
709*4882a593Smuzhiyun 	{ 2048, 1152, 60, 0 },
710*4882a593Smuzhiyun 	{ 2048, 1536, 60, 0 },
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun /*
714*4882a593Smuzhiyun  * From CEA/CTA-861 spec.
715*4882a593Smuzhiyun  *
716*4882a593Smuzhiyun  * Do not access directly, instead always use cea_mode_for_vic().
717*4882a593Smuzhiyun  */
718*4882a593Smuzhiyun static const struct drm_display_mode edid_cea_modes_1[] = {
719*4882a593Smuzhiyun 	/* 1 - 640x480@60Hz 4:3 */
720*4882a593Smuzhiyun 	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
721*4882a593Smuzhiyun 		   752, 800, 0, 480, 490, 492, 525, 0,
722*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
723*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
724*4882a593Smuzhiyun 	/* 2 - 720x480@60Hz 4:3 */
725*4882a593Smuzhiyun 	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
726*4882a593Smuzhiyun 		   798, 858, 0, 480, 489, 495, 525, 0,
727*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
728*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
729*4882a593Smuzhiyun 	/* 3 - 720x480@60Hz 16:9 */
730*4882a593Smuzhiyun 	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
731*4882a593Smuzhiyun 		   798, 858, 0, 480, 489, 495, 525, 0,
732*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
733*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
734*4882a593Smuzhiyun 	/* 4 - 1280x720@60Hz 16:9 */
735*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
736*4882a593Smuzhiyun 		   1430, 1650, 0, 720, 725, 730, 750, 0,
737*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
738*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
739*4882a593Smuzhiyun 	/* 5 - 1920x1080i@60Hz 16:9 */
740*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
741*4882a593Smuzhiyun 		   2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
742*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
743*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE),
744*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
745*4882a593Smuzhiyun 	/* 6 - 720(1440)x480i@60Hz 4:3 */
746*4882a593Smuzhiyun 	{ DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
747*4882a593Smuzhiyun 		   801, 858, 0, 480, 488, 494, 525, 0,
748*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
749*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
750*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
751*4882a593Smuzhiyun 	/* 7 - 720(1440)x480i@60Hz 16:9 */
752*4882a593Smuzhiyun 	{ DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
753*4882a593Smuzhiyun 		   801, 858, 0, 480, 488, 494, 525, 0,
754*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
755*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
756*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
757*4882a593Smuzhiyun 	/* 8 - 720(1440)x240@60Hz 4:3 */
758*4882a593Smuzhiyun 	{ DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
759*4882a593Smuzhiyun 		   801, 858, 0, 240, 244, 247, 262, 0,
760*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
761*4882a593Smuzhiyun 		   DRM_MODE_FLAG_DBLCLK),
762*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
763*4882a593Smuzhiyun 	/* 9 - 720(1440)x240@60Hz 16:9 */
764*4882a593Smuzhiyun 	{ DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
765*4882a593Smuzhiyun 		   801, 858, 0, 240, 244, 247, 262, 0,
766*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
767*4882a593Smuzhiyun 		   DRM_MODE_FLAG_DBLCLK),
768*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
769*4882a593Smuzhiyun 	/* 10 - 2880x480i@60Hz 4:3 */
770*4882a593Smuzhiyun 	{ DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
771*4882a593Smuzhiyun 		   3204, 3432, 0, 480, 488, 494, 525, 0,
772*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
773*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE),
774*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
775*4882a593Smuzhiyun 	/* 11 - 2880x480i@60Hz 16:9 */
776*4882a593Smuzhiyun 	{ DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
777*4882a593Smuzhiyun 		   3204, 3432, 0, 480, 488, 494, 525, 0,
778*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
779*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE),
780*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
781*4882a593Smuzhiyun 	/* 12 - 2880x240@60Hz 4:3 */
782*4882a593Smuzhiyun 	{ DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
783*4882a593Smuzhiyun 		   3204, 3432, 0, 240, 244, 247, 262, 0,
784*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
785*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
786*4882a593Smuzhiyun 	/* 13 - 2880x240@60Hz 16:9 */
787*4882a593Smuzhiyun 	{ DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
788*4882a593Smuzhiyun 		   3204, 3432, 0, 240, 244, 247, 262, 0,
789*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
790*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
791*4882a593Smuzhiyun 	/* 14 - 1440x480@60Hz 4:3 */
792*4882a593Smuzhiyun 	{ DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
793*4882a593Smuzhiyun 		   1596, 1716, 0, 480, 489, 495, 525, 0,
794*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
795*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
796*4882a593Smuzhiyun 	/* 15 - 1440x480@60Hz 16:9 */
797*4882a593Smuzhiyun 	{ DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
798*4882a593Smuzhiyun 		   1596, 1716, 0, 480, 489, 495, 525, 0,
799*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
800*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
801*4882a593Smuzhiyun 	/* 16 - 1920x1080@60Hz 16:9 */
802*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
803*4882a593Smuzhiyun 		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
804*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
805*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
806*4882a593Smuzhiyun 	/* 17 - 720x576@50Hz 4:3 */
807*4882a593Smuzhiyun 	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
808*4882a593Smuzhiyun 		   796, 864, 0, 576, 581, 586, 625, 0,
809*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
810*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
811*4882a593Smuzhiyun 	/* 18 - 720x576@50Hz 16:9 */
812*4882a593Smuzhiyun 	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
813*4882a593Smuzhiyun 		   796, 864, 0, 576, 581, 586, 625, 0,
814*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
815*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
816*4882a593Smuzhiyun 	/* 19 - 1280x720@50Hz 16:9 */
817*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
818*4882a593Smuzhiyun 		   1760, 1980, 0, 720, 725, 730, 750, 0,
819*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
820*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
821*4882a593Smuzhiyun 	/* 20 - 1920x1080i@50Hz 16:9 */
822*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
823*4882a593Smuzhiyun 		   2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
824*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
825*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE),
826*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
827*4882a593Smuzhiyun 	/* 21 - 720(1440)x576i@50Hz 4:3 */
828*4882a593Smuzhiyun 	{ DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
829*4882a593Smuzhiyun 		   795, 864, 0, 576, 580, 586, 625, 0,
830*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
831*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
832*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
833*4882a593Smuzhiyun 	/* 22 - 720(1440)x576i@50Hz 16:9 */
834*4882a593Smuzhiyun 	{ DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
835*4882a593Smuzhiyun 		   795, 864, 0, 576, 580, 586, 625, 0,
836*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
837*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
838*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
839*4882a593Smuzhiyun 	/* 23 - 720(1440)x288@50Hz 4:3 */
840*4882a593Smuzhiyun 	{ DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
841*4882a593Smuzhiyun 		   795, 864, 0, 288, 290, 293, 312, 0,
842*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
843*4882a593Smuzhiyun 		   DRM_MODE_FLAG_DBLCLK),
844*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
845*4882a593Smuzhiyun 	/* 24 - 720(1440)x288@50Hz 16:9 */
846*4882a593Smuzhiyun 	{ DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
847*4882a593Smuzhiyun 		   795, 864, 0, 288, 290, 293, 312, 0,
848*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
849*4882a593Smuzhiyun 		   DRM_MODE_FLAG_DBLCLK),
850*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
851*4882a593Smuzhiyun 	/* 25 - 2880x576i@50Hz 4:3 */
852*4882a593Smuzhiyun 	{ DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
853*4882a593Smuzhiyun 		   3180, 3456, 0, 576, 580, 586, 625, 0,
854*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
855*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE),
856*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
857*4882a593Smuzhiyun 	/* 26 - 2880x576i@50Hz 16:9 */
858*4882a593Smuzhiyun 	{ DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
859*4882a593Smuzhiyun 		   3180, 3456, 0, 576, 580, 586, 625, 0,
860*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
861*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE),
862*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
863*4882a593Smuzhiyun 	/* 27 - 2880x288@50Hz 4:3 */
864*4882a593Smuzhiyun 	{ DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
865*4882a593Smuzhiyun 		   3180, 3456, 0, 288, 290, 293, 312, 0,
866*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
867*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
868*4882a593Smuzhiyun 	/* 28 - 2880x288@50Hz 16:9 */
869*4882a593Smuzhiyun 	{ DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
870*4882a593Smuzhiyun 		   3180, 3456, 0, 288, 290, 293, 312, 0,
871*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
872*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
873*4882a593Smuzhiyun 	/* 29 - 1440x576@50Hz 4:3 */
874*4882a593Smuzhiyun 	{ DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
875*4882a593Smuzhiyun 		   1592, 1728, 0, 576, 581, 586, 625, 0,
876*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
877*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
878*4882a593Smuzhiyun 	/* 30 - 1440x576@50Hz 16:9 */
879*4882a593Smuzhiyun 	{ DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
880*4882a593Smuzhiyun 		   1592, 1728, 0, 576, 581, 586, 625, 0,
881*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
882*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
883*4882a593Smuzhiyun 	/* 31 - 1920x1080@50Hz 16:9 */
884*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
885*4882a593Smuzhiyun 		   2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
886*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
887*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
888*4882a593Smuzhiyun 	/* 32 - 1920x1080@24Hz 16:9 */
889*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
890*4882a593Smuzhiyun 		   2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
891*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
892*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
893*4882a593Smuzhiyun 	/* 33 - 1920x1080@25Hz 16:9 */
894*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
895*4882a593Smuzhiyun 		   2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
896*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
897*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
898*4882a593Smuzhiyun 	/* 34 - 1920x1080@30Hz 16:9 */
899*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
900*4882a593Smuzhiyun 		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
901*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
902*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
903*4882a593Smuzhiyun 	/* 35 - 2880x480@60Hz 4:3 */
904*4882a593Smuzhiyun 	{ DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
905*4882a593Smuzhiyun 		   3192, 3432, 0, 480, 489, 495, 525, 0,
906*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
907*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
908*4882a593Smuzhiyun 	/* 36 - 2880x480@60Hz 16:9 */
909*4882a593Smuzhiyun 	{ DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
910*4882a593Smuzhiyun 		   3192, 3432, 0, 480, 489, 495, 525, 0,
911*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
912*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
913*4882a593Smuzhiyun 	/* 37 - 2880x576@50Hz 4:3 */
914*4882a593Smuzhiyun 	{ DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
915*4882a593Smuzhiyun 		   3184, 3456, 0, 576, 581, 586, 625, 0,
916*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
917*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
918*4882a593Smuzhiyun 	/* 38 - 2880x576@50Hz 16:9 */
919*4882a593Smuzhiyun 	{ DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
920*4882a593Smuzhiyun 		   3184, 3456, 0, 576, 581, 586, 625, 0,
921*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
922*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
923*4882a593Smuzhiyun 	/* 39 - 1920x1080i@50Hz 16:9 */
924*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
925*4882a593Smuzhiyun 		   2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
926*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
927*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE),
928*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
929*4882a593Smuzhiyun 	/* 40 - 1920x1080i@100Hz 16:9 */
930*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
931*4882a593Smuzhiyun 		   2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
932*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
933*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE),
934*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
935*4882a593Smuzhiyun 	/* 41 - 1280x720@100Hz 16:9 */
936*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
937*4882a593Smuzhiyun 		   1760, 1980, 0, 720, 725, 730, 750, 0,
938*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
939*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
940*4882a593Smuzhiyun 	/* 42 - 720x576@100Hz 4:3 */
941*4882a593Smuzhiyun 	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
942*4882a593Smuzhiyun 		   796, 864, 0, 576, 581, 586, 625, 0,
943*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
944*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
945*4882a593Smuzhiyun 	/* 43 - 720x576@100Hz 16:9 */
946*4882a593Smuzhiyun 	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
947*4882a593Smuzhiyun 		   796, 864, 0, 576, 581, 586, 625, 0,
948*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
949*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
950*4882a593Smuzhiyun 	/* 44 - 720(1440)x576i@100Hz 4:3 */
951*4882a593Smuzhiyun 	{ DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
952*4882a593Smuzhiyun 		   795, 864, 0, 576, 580, 586, 625, 0,
953*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
954*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
955*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
956*4882a593Smuzhiyun 	/* 45 - 720(1440)x576i@100Hz 16:9 */
957*4882a593Smuzhiyun 	{ DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
958*4882a593Smuzhiyun 		   795, 864, 0, 576, 580, 586, 625, 0,
959*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
960*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
961*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
962*4882a593Smuzhiyun 	/* 46 - 1920x1080i@120Hz 16:9 */
963*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
964*4882a593Smuzhiyun 		   2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
965*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
966*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE),
967*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
968*4882a593Smuzhiyun 	/* 47 - 1280x720@120Hz 16:9 */
969*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
970*4882a593Smuzhiyun 		   1430, 1650, 0, 720, 725, 730, 750, 0,
971*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
972*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
973*4882a593Smuzhiyun 	/* 48 - 720x480@120Hz 4:3 */
974*4882a593Smuzhiyun 	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
975*4882a593Smuzhiyun 		   798, 858, 0, 480, 489, 495, 525, 0,
976*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
977*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
978*4882a593Smuzhiyun 	/* 49 - 720x480@120Hz 16:9 */
979*4882a593Smuzhiyun 	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
980*4882a593Smuzhiyun 		   798, 858, 0, 480, 489, 495, 525, 0,
981*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
982*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
983*4882a593Smuzhiyun 	/* 50 - 720(1440)x480i@120Hz 4:3 */
984*4882a593Smuzhiyun 	{ DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
985*4882a593Smuzhiyun 		   801, 858, 0, 480, 488, 494, 525, 0,
986*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
987*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
988*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
989*4882a593Smuzhiyun 	/* 51 - 720(1440)x480i@120Hz 16:9 */
990*4882a593Smuzhiyun 	{ DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
991*4882a593Smuzhiyun 		   801, 858, 0, 480, 488, 494, 525, 0,
992*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
993*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
994*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
995*4882a593Smuzhiyun 	/* 52 - 720x576@200Hz 4:3 */
996*4882a593Smuzhiyun 	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
997*4882a593Smuzhiyun 		   796, 864, 0, 576, 581, 586, 625, 0,
998*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
999*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
1000*4882a593Smuzhiyun 	/* 53 - 720x576@200Hz 16:9 */
1001*4882a593Smuzhiyun 	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
1002*4882a593Smuzhiyun 		   796, 864, 0, 576, 581, 586, 625, 0,
1003*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
1004*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1005*4882a593Smuzhiyun 	/* 54 - 720(1440)x576i@200Hz 4:3 */
1006*4882a593Smuzhiyun 	{ DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1007*4882a593Smuzhiyun 		   795, 864, 0, 576, 580, 586, 625, 0,
1008*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
1009*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
1010*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
1011*4882a593Smuzhiyun 	/* 55 - 720(1440)x576i@200Hz 16:9 */
1012*4882a593Smuzhiyun 	{ DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1013*4882a593Smuzhiyun 		   795, 864, 0, 576, 580, 586, 625, 0,
1014*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
1015*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
1016*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1017*4882a593Smuzhiyun 	/* 56 - 720x480@240Hz 4:3 */
1018*4882a593Smuzhiyun 	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1019*4882a593Smuzhiyun 		   798, 858, 0, 480, 489, 495, 525, 0,
1020*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
1021*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
1022*4882a593Smuzhiyun 	/* 57 - 720x480@240Hz 16:9 */
1023*4882a593Smuzhiyun 	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1024*4882a593Smuzhiyun 		   798, 858, 0, 480, 489, 495, 525, 0,
1025*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
1026*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1027*4882a593Smuzhiyun 	/* 58 - 720(1440)x480i@240Hz 4:3 */
1028*4882a593Smuzhiyun 	{ DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1029*4882a593Smuzhiyun 		   801, 858, 0, 480, 488, 494, 525, 0,
1030*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
1031*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
1032*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
1033*4882a593Smuzhiyun 	/* 59 - 720(1440)x480i@240Hz 16:9 */
1034*4882a593Smuzhiyun 	{ DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1035*4882a593Smuzhiyun 		   801, 858, 0, 480, 488, 494, 525, 0,
1036*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
1037*4882a593Smuzhiyun 		   DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
1038*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1039*4882a593Smuzhiyun 	/* 60 - 1280x720@24Hz 16:9 */
1040*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1041*4882a593Smuzhiyun 		   3080, 3300, 0, 720, 725, 730, 750, 0,
1042*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1043*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1044*4882a593Smuzhiyun 	/* 61 - 1280x720@25Hz 16:9 */
1045*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1046*4882a593Smuzhiyun 		   3740, 3960, 0, 720, 725, 730, 750, 0,
1047*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1048*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1049*4882a593Smuzhiyun 	/* 62 - 1280x720@30Hz 16:9 */
1050*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1051*4882a593Smuzhiyun 		   3080, 3300, 0, 720, 725, 730, 750, 0,
1052*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1053*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1054*4882a593Smuzhiyun 	/* 63 - 1920x1080@120Hz 16:9 */
1055*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1056*4882a593Smuzhiyun 		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1057*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1058*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1059*4882a593Smuzhiyun 	/* 64 - 1920x1080@100Hz 16:9 */
1060*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1061*4882a593Smuzhiyun 		   2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1062*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1063*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1064*4882a593Smuzhiyun 	/* 65 - 1280x720@24Hz 64:27 */
1065*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1066*4882a593Smuzhiyun 		   3080, 3300, 0, 720, 725, 730, 750, 0,
1067*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1068*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1069*4882a593Smuzhiyun 	/* 66 - 1280x720@25Hz 64:27 */
1070*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1071*4882a593Smuzhiyun 		   3740, 3960, 0, 720, 725, 730, 750, 0,
1072*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1073*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1074*4882a593Smuzhiyun 	/* 67 - 1280x720@30Hz 64:27 */
1075*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1076*4882a593Smuzhiyun 		   3080, 3300, 0, 720, 725, 730, 750, 0,
1077*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1078*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1079*4882a593Smuzhiyun 	/* 68 - 1280x720@50Hz 64:27 */
1080*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1081*4882a593Smuzhiyun 		   1760, 1980, 0, 720, 725, 730, 750, 0,
1082*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1083*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1084*4882a593Smuzhiyun 	/* 69 - 1280x720@60Hz 64:27 */
1085*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1086*4882a593Smuzhiyun 		   1430, 1650, 0, 720, 725, 730, 750, 0,
1087*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1088*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1089*4882a593Smuzhiyun 	/* 70 - 1280x720@100Hz 64:27 */
1090*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1091*4882a593Smuzhiyun 		   1760, 1980, 0, 720, 725, 730, 750, 0,
1092*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1093*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1094*4882a593Smuzhiyun 	/* 71 - 1280x720@120Hz 64:27 */
1095*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1096*4882a593Smuzhiyun 		   1430, 1650, 0, 720, 725, 730, 750, 0,
1097*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1098*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1099*4882a593Smuzhiyun 	/* 72 - 1920x1080@24Hz 64:27 */
1100*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1101*4882a593Smuzhiyun 		   2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1102*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1103*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1104*4882a593Smuzhiyun 	/* 73 - 1920x1080@25Hz 64:27 */
1105*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1106*4882a593Smuzhiyun 		   2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1107*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1108*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1109*4882a593Smuzhiyun 	/* 74 - 1920x1080@30Hz 64:27 */
1110*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1111*4882a593Smuzhiyun 		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1112*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1113*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1114*4882a593Smuzhiyun 	/* 75 - 1920x1080@50Hz 64:27 */
1115*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1116*4882a593Smuzhiyun 		   2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1117*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1118*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1119*4882a593Smuzhiyun 	/* 76 - 1920x1080@60Hz 64:27 */
1120*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1121*4882a593Smuzhiyun 		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1122*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1123*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1124*4882a593Smuzhiyun 	/* 77 - 1920x1080@100Hz 64:27 */
1125*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1126*4882a593Smuzhiyun 		   2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1127*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1128*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1129*4882a593Smuzhiyun 	/* 78 - 1920x1080@120Hz 64:27 */
1130*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1131*4882a593Smuzhiyun 		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1132*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1133*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1134*4882a593Smuzhiyun 	/* 79 - 1680x720@24Hz 64:27 */
1135*4882a593Smuzhiyun 	{ DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1136*4882a593Smuzhiyun 		   3080, 3300, 0, 720, 725, 730, 750, 0,
1137*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1138*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1139*4882a593Smuzhiyun 	/* 80 - 1680x720@25Hz 64:27 */
1140*4882a593Smuzhiyun 	{ DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1141*4882a593Smuzhiyun 		   2948, 3168, 0, 720, 725, 730, 750, 0,
1142*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1143*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1144*4882a593Smuzhiyun 	/* 81 - 1680x720@30Hz 64:27 */
1145*4882a593Smuzhiyun 	{ DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1146*4882a593Smuzhiyun 		   2420, 2640, 0, 720, 725, 730, 750, 0,
1147*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1148*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1149*4882a593Smuzhiyun 	/* 82 - 1680x720@50Hz 64:27 */
1150*4882a593Smuzhiyun 	{ DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1151*4882a593Smuzhiyun 		   1980, 2200, 0, 720, 725, 730, 750, 0,
1152*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1153*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1154*4882a593Smuzhiyun 	/* 83 - 1680x720@60Hz 64:27 */
1155*4882a593Smuzhiyun 	{ DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1156*4882a593Smuzhiyun 		   1980, 2200, 0, 720, 725, 730, 750, 0,
1157*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1158*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1159*4882a593Smuzhiyun 	/* 84 - 1680x720@100Hz 64:27 */
1160*4882a593Smuzhiyun 	{ DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1161*4882a593Smuzhiyun 		   1780, 2000, 0, 720, 725, 730, 825, 0,
1162*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1163*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1164*4882a593Smuzhiyun 	/* 85 - 1680x720@120Hz 64:27 */
1165*4882a593Smuzhiyun 	{ DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1166*4882a593Smuzhiyun 		   1780, 2000, 0, 720, 725, 730, 825, 0,
1167*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1168*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1169*4882a593Smuzhiyun 	/* 86 - 2560x1080@24Hz 64:27 */
1170*4882a593Smuzhiyun 	{ DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1171*4882a593Smuzhiyun 		   3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1172*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1173*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1174*4882a593Smuzhiyun 	/* 87 - 2560x1080@25Hz 64:27 */
1175*4882a593Smuzhiyun 	{ DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1176*4882a593Smuzhiyun 		   3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1177*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1178*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1179*4882a593Smuzhiyun 	/* 88 - 2560x1080@30Hz 64:27 */
1180*4882a593Smuzhiyun 	{ DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1181*4882a593Smuzhiyun 		   3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1182*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1183*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1184*4882a593Smuzhiyun 	/* 89 - 2560x1080@50Hz 64:27 */
1185*4882a593Smuzhiyun 	{ DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1186*4882a593Smuzhiyun 		   3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1187*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1188*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1189*4882a593Smuzhiyun 	/* 90 - 2560x1080@60Hz 64:27 */
1190*4882a593Smuzhiyun 	{ DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1191*4882a593Smuzhiyun 		   2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1192*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1193*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1194*4882a593Smuzhiyun 	/* 91 - 2560x1080@100Hz 64:27 */
1195*4882a593Smuzhiyun 	{ DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1196*4882a593Smuzhiyun 		   2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1197*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1198*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1199*4882a593Smuzhiyun 	/* 92 - 2560x1080@120Hz 64:27 */
1200*4882a593Smuzhiyun 	{ DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1201*4882a593Smuzhiyun 		   3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1202*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1203*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1204*4882a593Smuzhiyun 	/* 93 - 3840x2160@24Hz 16:9 */
1205*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1206*4882a593Smuzhiyun 		   5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1207*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1208*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1209*4882a593Smuzhiyun 	/* 94 - 3840x2160@25Hz 16:9 */
1210*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1211*4882a593Smuzhiyun 		   4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1212*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1213*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1214*4882a593Smuzhiyun 	/* 95 - 3840x2160@30Hz 16:9 */
1215*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1216*4882a593Smuzhiyun 		   4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1217*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1218*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1219*4882a593Smuzhiyun 	/* 96 - 3840x2160@50Hz 16:9 */
1220*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1221*4882a593Smuzhiyun 		   4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1222*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1223*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1224*4882a593Smuzhiyun 	/* 97 - 3840x2160@60Hz 16:9 */
1225*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1226*4882a593Smuzhiyun 		   4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1227*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1228*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1229*4882a593Smuzhiyun 	/* 98 - 4096x2160@24Hz 256:135 */
1230*4882a593Smuzhiyun 	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1231*4882a593Smuzhiyun 		   5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1232*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1233*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1234*4882a593Smuzhiyun 	/* 99 - 4096x2160@25Hz 256:135 */
1235*4882a593Smuzhiyun 	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1236*4882a593Smuzhiyun 		   5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1237*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1238*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1239*4882a593Smuzhiyun 	/* 100 - 4096x2160@30Hz 256:135 */
1240*4882a593Smuzhiyun 	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1241*4882a593Smuzhiyun 		   4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1242*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1243*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1244*4882a593Smuzhiyun 	/* 101 - 4096x2160@50Hz 256:135 */
1245*4882a593Smuzhiyun 	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1246*4882a593Smuzhiyun 		   5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1247*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1248*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1249*4882a593Smuzhiyun 	/* 102 - 4096x2160@60Hz 256:135 */
1250*4882a593Smuzhiyun 	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1251*4882a593Smuzhiyun 		   4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1252*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1253*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1254*4882a593Smuzhiyun 	/* 103 - 3840x2160@24Hz 64:27 */
1255*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1256*4882a593Smuzhiyun 		   5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1257*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1258*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1259*4882a593Smuzhiyun 	/* 104 - 3840x2160@25Hz 64:27 */
1260*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1261*4882a593Smuzhiyun 		   4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1262*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1263*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1264*4882a593Smuzhiyun 	/* 105 - 3840x2160@30Hz 64:27 */
1265*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1266*4882a593Smuzhiyun 		   4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1267*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1268*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1269*4882a593Smuzhiyun 	/* 106 - 3840x2160@50Hz 64:27 */
1270*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1271*4882a593Smuzhiyun 		   4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1272*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1273*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1274*4882a593Smuzhiyun 	/* 107 - 3840x2160@60Hz 64:27 */
1275*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1276*4882a593Smuzhiyun 		   4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1277*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1278*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1279*4882a593Smuzhiyun 	/* 108 - 1280x720@48Hz 16:9 */
1280*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 90000, 1280, 2240,
1281*4882a593Smuzhiyun 		   2280, 2500, 0, 720, 725, 730, 750, 0,
1282*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1283*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1284*4882a593Smuzhiyun 	/* 109 - 1280x720@48Hz 64:27 */
1285*4882a593Smuzhiyun 	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 90000, 1280, 2240,
1286*4882a593Smuzhiyun 		   2280, 2500, 0, 720, 725, 730, 750, 0,
1287*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1288*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1289*4882a593Smuzhiyun 	/* 110 - 1680x720@48Hz 64:27 */
1290*4882a593Smuzhiyun 	{ DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 2490,
1291*4882a593Smuzhiyun 		   2530, 2750, 0, 720, 725, 730, 750, 0,
1292*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1293*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1294*4882a593Smuzhiyun 	/* 111 - 1920x1080@48Hz 16:9 */
1295*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2558,
1296*4882a593Smuzhiyun 		   2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1297*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1298*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1299*4882a593Smuzhiyun 	/* 112 - 1920x1080@48Hz 64:27 */
1300*4882a593Smuzhiyun 	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2558,
1301*4882a593Smuzhiyun 		   2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1302*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1303*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1304*4882a593Smuzhiyun 	/* 113 - 2560x1080@48Hz 64:27 */
1305*4882a593Smuzhiyun 	{ DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 3558,
1306*4882a593Smuzhiyun 		   3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1307*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1308*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1309*4882a593Smuzhiyun 	/* 114 - 3840x2160@48Hz 16:9 */
1310*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 5116,
1311*4882a593Smuzhiyun 		   5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1312*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1313*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1314*4882a593Smuzhiyun 	/* 115 - 4096x2160@48Hz 256:135 */
1315*4882a593Smuzhiyun 	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5116,
1316*4882a593Smuzhiyun 		   5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1317*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1318*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1319*4882a593Smuzhiyun 	/* 116 - 3840x2160@48Hz 64:27 */
1320*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 5116,
1321*4882a593Smuzhiyun 		   5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1322*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1323*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1324*4882a593Smuzhiyun 	/* 117 - 3840x2160@100Hz 16:9 */
1325*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4896,
1326*4882a593Smuzhiyun 		   4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1327*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1328*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1329*4882a593Smuzhiyun 	/* 118 - 3840x2160@120Hz 16:9 */
1330*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4016,
1331*4882a593Smuzhiyun 		   4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1332*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1333*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1334*4882a593Smuzhiyun 	/* 119 - 3840x2160@100Hz 64:27 */
1335*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4896,
1336*4882a593Smuzhiyun 		   4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1337*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1338*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1339*4882a593Smuzhiyun 	/* 120 - 3840x2160@120Hz 64:27 */
1340*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4016,
1341*4882a593Smuzhiyun 		   4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1342*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1343*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1344*4882a593Smuzhiyun 	/* 121 - 5120x2160@24Hz 64:27 */
1345*4882a593Smuzhiyun 	{ DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 7116,
1346*4882a593Smuzhiyun 		   7204, 7500, 0, 2160, 2168, 2178, 2200, 0,
1347*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1348*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1349*4882a593Smuzhiyun 	/* 122 - 5120x2160@25Hz 64:27 */
1350*4882a593Smuzhiyun 	{ DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 6816,
1351*4882a593Smuzhiyun 		   6904, 7200, 0, 2160, 2168, 2178, 2200, 0,
1352*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1353*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1354*4882a593Smuzhiyun 	/* 123 - 5120x2160@30Hz 64:27 */
1355*4882a593Smuzhiyun 	{ DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 5784,
1356*4882a593Smuzhiyun 		   5872, 6000, 0, 2160, 2168, 2178, 2200, 0,
1357*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1358*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1359*4882a593Smuzhiyun 	/* 124 - 5120x2160@48Hz 64:27 */
1360*4882a593Smuzhiyun 	{ DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 5866,
1361*4882a593Smuzhiyun 		   5954, 6250, 0, 2160, 2168, 2178, 2475, 0,
1362*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1363*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1364*4882a593Smuzhiyun 	/* 125 - 5120x2160@50Hz 64:27 */
1365*4882a593Smuzhiyun 	{ DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 6216,
1366*4882a593Smuzhiyun 		   6304, 6600, 0, 2160, 2168, 2178, 2250, 0,
1367*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1368*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1369*4882a593Smuzhiyun 	/* 126 - 5120x2160@60Hz 64:27 */
1370*4882a593Smuzhiyun 	{ DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 5284,
1371*4882a593Smuzhiyun 		   5372, 5500, 0, 2160, 2168, 2178, 2250, 0,
1372*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1373*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1374*4882a593Smuzhiyun 	/* 127 - 5120x2160@100Hz 64:27 */
1375*4882a593Smuzhiyun 	{ DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 1485000, 5120, 6216,
1376*4882a593Smuzhiyun 		   6304, 6600, 0, 2160, 2168, 2178, 2250, 0,
1377*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1378*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1379*4882a593Smuzhiyun };
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun /*
1382*4882a593Smuzhiyun  * From CEA/CTA-861 spec.
1383*4882a593Smuzhiyun  *
1384*4882a593Smuzhiyun  * Do not access directly, instead always use cea_mode_for_vic().
1385*4882a593Smuzhiyun  */
1386*4882a593Smuzhiyun static const struct drm_display_mode edid_cea_modes_193[] = {
1387*4882a593Smuzhiyun 	/* 193 - 5120x2160@120Hz 64:27 */
1388*4882a593Smuzhiyun 	{ DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 1485000, 5120, 5284,
1389*4882a593Smuzhiyun 		   5372, 5500, 0, 2160, 2168, 2178, 2250, 0,
1390*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1391*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1392*4882a593Smuzhiyun 	/* 194 - 7680x4320@24Hz 16:9 */
1393*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10232,
1394*4882a593Smuzhiyun 		   10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1395*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1396*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1397*4882a593Smuzhiyun 	/* 195 - 7680x4320@25Hz 16:9 */
1398*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10032,
1399*4882a593Smuzhiyun 		   10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1400*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1401*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1402*4882a593Smuzhiyun 	/* 196 - 7680x4320@30Hz 16:9 */
1403*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 8232,
1404*4882a593Smuzhiyun 		   8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1405*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1406*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1407*4882a593Smuzhiyun 	/* 197 - 7680x4320@48Hz 16:9 */
1408*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10232,
1409*4882a593Smuzhiyun 		   10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1410*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1411*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1412*4882a593Smuzhiyun 	/* 198 - 7680x4320@50Hz 16:9 */
1413*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10032,
1414*4882a593Smuzhiyun 		   10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1415*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1416*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1417*4882a593Smuzhiyun 	/* 199 - 7680x4320@60Hz 16:9 */
1418*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 8232,
1419*4882a593Smuzhiyun 		   8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1420*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1421*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1422*4882a593Smuzhiyun 	/* 200 - 7680x4320@100Hz 16:9 */
1423*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 9792,
1424*4882a593Smuzhiyun 		   9968, 10560, 0, 4320, 4336, 4356, 4500, 0,
1425*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1426*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1427*4882a593Smuzhiyun 	/* 201 - 7680x4320@120Hz 16:9 */
1428*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 8032,
1429*4882a593Smuzhiyun 		   8208, 8800, 0, 4320, 4336, 4356, 4500, 0,
1430*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1431*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1432*4882a593Smuzhiyun 	/* 202 - 7680x4320@24Hz 64:27 */
1433*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10232,
1434*4882a593Smuzhiyun 		   10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1435*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1436*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1437*4882a593Smuzhiyun 	/* 203 - 7680x4320@25Hz 64:27 */
1438*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10032,
1439*4882a593Smuzhiyun 		   10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1440*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1441*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1442*4882a593Smuzhiyun 	/* 204 - 7680x4320@30Hz 64:27 */
1443*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 8232,
1444*4882a593Smuzhiyun 		   8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1445*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1446*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1447*4882a593Smuzhiyun 	/* 205 - 7680x4320@48Hz 64:27 */
1448*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10232,
1449*4882a593Smuzhiyun 		   10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1450*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1451*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1452*4882a593Smuzhiyun 	/* 206 - 7680x4320@50Hz 64:27 */
1453*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10032,
1454*4882a593Smuzhiyun 		   10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1455*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1456*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1457*4882a593Smuzhiyun 	/* 207 - 7680x4320@60Hz 64:27 */
1458*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 8232,
1459*4882a593Smuzhiyun 		   8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1460*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1461*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1462*4882a593Smuzhiyun 	/* 208 - 7680x4320@100Hz 64:27 */
1463*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 9792,
1464*4882a593Smuzhiyun 		   9968, 10560, 0, 4320, 4336, 4356, 4500, 0,
1465*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1466*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1467*4882a593Smuzhiyun 	/* 209 - 7680x4320@120Hz 64:27 */
1468*4882a593Smuzhiyun 	{ DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 8032,
1469*4882a593Smuzhiyun 		   8208, 8800, 0, 4320, 4336, 4356, 4500, 0,
1470*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1471*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1472*4882a593Smuzhiyun 	/* 210 - 10240x4320@24Hz 64:27 */
1473*4882a593Smuzhiyun 	{ DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 11732,
1474*4882a593Smuzhiyun 		   11908, 12500, 0, 4320, 4336, 4356, 4950, 0,
1475*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1476*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1477*4882a593Smuzhiyun 	/* 211 - 10240x4320@25Hz 64:27 */
1478*4882a593Smuzhiyun 	{ DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 12732,
1479*4882a593Smuzhiyun 		   12908, 13500, 0, 4320, 4336, 4356, 4400, 0,
1480*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1481*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1482*4882a593Smuzhiyun 	/* 212 - 10240x4320@30Hz 64:27 */
1483*4882a593Smuzhiyun 	{ DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 10528,
1484*4882a593Smuzhiyun 		   10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1485*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1486*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1487*4882a593Smuzhiyun 	/* 213 - 10240x4320@48Hz 64:27 */
1488*4882a593Smuzhiyun 	{ DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 11732,
1489*4882a593Smuzhiyun 		   11908, 12500, 0, 4320, 4336, 4356, 4950, 0,
1490*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1491*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1492*4882a593Smuzhiyun 	/* 214 - 10240x4320@50Hz 64:27 */
1493*4882a593Smuzhiyun 	{ DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 12732,
1494*4882a593Smuzhiyun 		   12908, 13500, 0, 4320, 4336, 4356, 4400, 0,
1495*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1496*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1497*4882a593Smuzhiyun 	/* 215 - 10240x4320@60Hz 64:27 */
1498*4882a593Smuzhiyun 	{ DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 10528,
1499*4882a593Smuzhiyun 		   10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1500*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1501*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1502*4882a593Smuzhiyun 	/* 216 - 10240x4320@100Hz 64:27 */
1503*4882a593Smuzhiyun 	{ DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 5940000, 10240, 12432,
1504*4882a593Smuzhiyun 		   12608, 13200, 0, 4320, 4336, 4356, 4500, 0,
1505*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1506*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1507*4882a593Smuzhiyun 	/* 217 - 10240x4320@120Hz 64:27 */
1508*4882a593Smuzhiyun 	{ DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 5940000, 10240, 10528,
1509*4882a593Smuzhiyun 		   10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1510*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1511*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1512*4882a593Smuzhiyun 	/* 218 - 4096x2160@100Hz 256:135 */
1513*4882a593Smuzhiyun 	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 1188000, 4096, 4896,
1514*4882a593Smuzhiyun 		   4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1515*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1516*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1517*4882a593Smuzhiyun 	/* 219 - 4096x2160@120Hz 256:135 */
1518*4882a593Smuzhiyun 	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 1188000, 4096, 4184,
1519*4882a593Smuzhiyun 		   4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1520*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1521*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1522*4882a593Smuzhiyun };
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun /*
1525*4882a593Smuzhiyun  * HDMI 1.4 4k modes. Index using the VIC.
1526*4882a593Smuzhiyun  */
1527*4882a593Smuzhiyun static const struct drm_display_mode edid_4k_modes[] = {
1528*4882a593Smuzhiyun 	/* 0 - dummy, VICs start at 1 */
1529*4882a593Smuzhiyun 	{ },
1530*4882a593Smuzhiyun 	/* 1 - 3840x2160@30Hz */
1531*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1532*4882a593Smuzhiyun 		   3840, 4016, 4104, 4400, 0,
1533*4882a593Smuzhiyun 		   2160, 2168, 2178, 2250, 0,
1534*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1535*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1536*4882a593Smuzhiyun 	/* 2 - 3840x2160@25Hz */
1537*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1538*4882a593Smuzhiyun 		   3840, 4896, 4984, 5280, 0,
1539*4882a593Smuzhiyun 		   2160, 2168, 2178, 2250, 0,
1540*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1541*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1542*4882a593Smuzhiyun 	/* 3 - 3840x2160@24Hz */
1543*4882a593Smuzhiyun 	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1544*4882a593Smuzhiyun 		   3840, 5116, 5204, 5500, 0,
1545*4882a593Smuzhiyun 		   2160, 2168, 2178, 2250, 0,
1546*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1547*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1548*4882a593Smuzhiyun 	/* 4 - 4096x2160@24Hz (SMPTE) */
1549*4882a593Smuzhiyun 	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1550*4882a593Smuzhiyun 		   4096, 5116, 5204, 5500, 0,
1551*4882a593Smuzhiyun 		   2160, 2168, 2178, 2250, 0,
1552*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1553*4882a593Smuzhiyun 	  .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1554*4882a593Smuzhiyun };
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun /*** DDC fetch and block validation ***/
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun static const u8 edid_header[] = {
1559*4882a593Smuzhiyun 	0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1560*4882a593Smuzhiyun };
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun /**
1563*4882a593Smuzhiyun  * drm_edid_header_is_valid - sanity check the header of the base EDID block
1564*4882a593Smuzhiyun  * @raw_edid: pointer to raw base EDID block
1565*4882a593Smuzhiyun  *
1566*4882a593Smuzhiyun  * Sanity check the header of the base EDID block.
1567*4882a593Smuzhiyun  *
1568*4882a593Smuzhiyun  * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
1569*4882a593Smuzhiyun  */
drm_edid_header_is_valid(const u8 * raw_edid)1570*4882a593Smuzhiyun int drm_edid_header_is_valid(const u8 *raw_edid)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun 	int i, score = 0;
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	for (i = 0; i < sizeof(edid_header); i++)
1575*4882a593Smuzhiyun 		if (raw_edid[i] == edid_header[i])
1576*4882a593Smuzhiyun 			score++;
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 	return score;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun EXPORT_SYMBOL(drm_edid_header_is_valid);
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun static int edid_fixup __read_mostly = 6;
1583*4882a593Smuzhiyun module_param_named(edid_fixup, edid_fixup, int, 0400);
1584*4882a593Smuzhiyun MODULE_PARM_DESC(edid_fixup,
1585*4882a593Smuzhiyun 		 "Minimum number of valid EDID header bytes (0-8, default 6)");
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun static int validate_displayid(u8 *displayid, int length, int idx);
1588*4882a593Smuzhiyun 
drm_edid_block_checksum(const u8 * raw_edid)1589*4882a593Smuzhiyun static int drm_edid_block_checksum(const u8 *raw_edid)
1590*4882a593Smuzhiyun {
1591*4882a593Smuzhiyun 	int i;
1592*4882a593Smuzhiyun 	u8 csum = 0, crc = 0;
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	for (i = 0; i < EDID_LENGTH - 1; i++)
1595*4882a593Smuzhiyun 		csum += raw_edid[i];
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	crc = 0x100 - csum;
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	return crc;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun 
drm_edid_block_checksum_diff(const u8 * raw_edid,u8 real_checksum)1602*4882a593Smuzhiyun static bool drm_edid_block_checksum_diff(const u8 *raw_edid, u8 real_checksum)
1603*4882a593Smuzhiyun {
1604*4882a593Smuzhiyun 	if (raw_edid[EDID_LENGTH - 1] != real_checksum)
1605*4882a593Smuzhiyun 		return true;
1606*4882a593Smuzhiyun 	else
1607*4882a593Smuzhiyun 		return false;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun 
drm_edid_is_zero(const u8 * in_edid,int length)1610*4882a593Smuzhiyun static bool drm_edid_is_zero(const u8 *in_edid, int length)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun 	if (memchr_inv(in_edid, 0, length))
1613*4882a593Smuzhiyun 		return false;
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	return true;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun /**
1619*4882a593Smuzhiyun  * drm_edid_are_equal - compare two edid blobs.
1620*4882a593Smuzhiyun  * @edid1: pointer to first blob
1621*4882a593Smuzhiyun  * @edid2: pointer to second blob
1622*4882a593Smuzhiyun  * This helper can be used during probing to determine if
1623*4882a593Smuzhiyun  * edid had changed.
1624*4882a593Smuzhiyun  */
drm_edid_are_equal(const struct edid * edid1,const struct edid * edid2)1625*4882a593Smuzhiyun bool drm_edid_are_equal(const struct edid *edid1, const struct edid *edid2)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun 	int edid1_len, edid2_len;
1628*4882a593Smuzhiyun 	bool edid1_present = edid1 != NULL;
1629*4882a593Smuzhiyun 	bool edid2_present = edid2 != NULL;
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	if (edid1_present != edid2_present)
1632*4882a593Smuzhiyun 		return false;
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	if (edid1) {
1635*4882a593Smuzhiyun 		edid1_len = EDID_LENGTH * (1 + edid1->extensions);
1636*4882a593Smuzhiyun 		edid2_len = EDID_LENGTH * (1 + edid2->extensions);
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 		if (edid1_len != edid2_len)
1639*4882a593Smuzhiyun 			return false;
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 		if (memcmp(edid1, edid2, edid1_len))
1642*4882a593Smuzhiyun 			return false;
1643*4882a593Smuzhiyun 	}
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	return true;
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun EXPORT_SYMBOL(drm_edid_are_equal);
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun /**
1650*4882a593Smuzhiyun  * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1651*4882a593Smuzhiyun  * @raw_edid: pointer to raw EDID block
1652*4882a593Smuzhiyun  * @block: type of block to validate (0 for base, extension otherwise)
1653*4882a593Smuzhiyun  * @print_bad_edid: if true, dump bad EDID blocks to the console
1654*4882a593Smuzhiyun  * @edid_corrupt: if true, the header or checksum is invalid
1655*4882a593Smuzhiyun  *
1656*4882a593Smuzhiyun  * Validate a base or extension EDID block and optionally dump bad blocks to
1657*4882a593Smuzhiyun  * the console.
1658*4882a593Smuzhiyun  *
1659*4882a593Smuzhiyun  * Return: True if the block is valid, false otherwise.
1660*4882a593Smuzhiyun  */
drm_edid_block_valid(u8 * raw_edid,int block,bool print_bad_edid,bool * edid_corrupt)1661*4882a593Smuzhiyun bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1662*4882a593Smuzhiyun 			  bool *edid_corrupt)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun 	u8 csum;
1665*4882a593Smuzhiyun 	struct edid *edid = (struct edid *)raw_edid;
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	if (WARN_ON(!raw_edid))
1668*4882a593Smuzhiyun 		return false;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	if (edid_fixup > 8 || edid_fixup < 0)
1671*4882a593Smuzhiyun 		edid_fixup = 6;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	if (block == 0) {
1674*4882a593Smuzhiyun 		int score = drm_edid_header_is_valid(raw_edid);
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 		if (score == 8) {
1677*4882a593Smuzhiyun 			if (edid_corrupt)
1678*4882a593Smuzhiyun 				*edid_corrupt = false;
1679*4882a593Smuzhiyun 		} else if (score >= edid_fixup) {
1680*4882a593Smuzhiyun 			/* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1681*4882a593Smuzhiyun 			 * The corrupt flag needs to be set here otherwise, the
1682*4882a593Smuzhiyun 			 * fix-up code here will correct the problem, the
1683*4882a593Smuzhiyun 			 * checksum is correct and the test fails
1684*4882a593Smuzhiyun 			 */
1685*4882a593Smuzhiyun 			if (edid_corrupt)
1686*4882a593Smuzhiyun 				*edid_corrupt = true;
1687*4882a593Smuzhiyun 			DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1688*4882a593Smuzhiyun 			memcpy(raw_edid, edid_header, sizeof(edid_header));
1689*4882a593Smuzhiyun 		} else {
1690*4882a593Smuzhiyun 			if (edid_corrupt)
1691*4882a593Smuzhiyun 				*edid_corrupt = true;
1692*4882a593Smuzhiyun 			goto bad;
1693*4882a593Smuzhiyun 		}
1694*4882a593Smuzhiyun 	}
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	csum = drm_edid_block_checksum(raw_edid);
1697*4882a593Smuzhiyun 	if (drm_edid_block_checksum_diff(raw_edid, csum)) {
1698*4882a593Smuzhiyun 		if (edid_corrupt)
1699*4882a593Smuzhiyun 			*edid_corrupt = true;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 		/* allow CEA to slide through, switches mangle this */
1702*4882a593Smuzhiyun 		if (raw_edid[0] == CEA_EXT) {
1703*4882a593Smuzhiyun 			DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum);
1704*4882a593Smuzhiyun 			DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n");
1705*4882a593Smuzhiyun 		} else {
1706*4882a593Smuzhiyun 			if (print_bad_edid)
1707*4882a593Smuzhiyun 				DRM_NOTE("EDID checksum is invalid, remainder is %d\n", csum);
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 			goto bad;
1710*4882a593Smuzhiyun 		}
1711*4882a593Smuzhiyun 	}
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	/* per-block-type checks */
1714*4882a593Smuzhiyun 	switch (raw_edid[0]) {
1715*4882a593Smuzhiyun 	case 0: /* base */
1716*4882a593Smuzhiyun 		if (edid->version != 1) {
1717*4882a593Smuzhiyun 			DRM_NOTE("EDID has major version %d, instead of 1\n", edid->version);
1718*4882a593Smuzhiyun 			goto bad;
1719*4882a593Smuzhiyun 		}
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 		if (edid->revision > 4)
1722*4882a593Smuzhiyun 			DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1723*4882a593Smuzhiyun 		break;
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	default:
1726*4882a593Smuzhiyun 		break;
1727*4882a593Smuzhiyun 	}
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	return true;
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun bad:
1732*4882a593Smuzhiyun 	if (print_bad_edid) {
1733*4882a593Smuzhiyun 		if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
1734*4882a593Smuzhiyun 			pr_notice("EDID block is all zeroes\n");
1735*4882a593Smuzhiyun 		} else {
1736*4882a593Smuzhiyun 			pr_notice("Raw EDID:\n");
1737*4882a593Smuzhiyun 			print_hex_dump(KERN_NOTICE,
1738*4882a593Smuzhiyun 				       " \t", DUMP_PREFIX_NONE, 16, 1,
1739*4882a593Smuzhiyun 				       raw_edid, EDID_LENGTH, false);
1740*4882a593Smuzhiyun 		}
1741*4882a593Smuzhiyun 	}
1742*4882a593Smuzhiyun 	return false;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun EXPORT_SYMBOL(drm_edid_block_valid);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun /**
1747*4882a593Smuzhiyun  * drm_edid_is_valid - sanity check EDID data
1748*4882a593Smuzhiyun  * @edid: EDID data
1749*4882a593Smuzhiyun  *
1750*4882a593Smuzhiyun  * Sanity-check an entire EDID record (including extensions)
1751*4882a593Smuzhiyun  *
1752*4882a593Smuzhiyun  * Return: True if the EDID data is valid, false otherwise.
1753*4882a593Smuzhiyun  */
drm_edid_is_valid(struct edid * edid)1754*4882a593Smuzhiyun bool drm_edid_is_valid(struct edid *edid)
1755*4882a593Smuzhiyun {
1756*4882a593Smuzhiyun 	int i;
1757*4882a593Smuzhiyun 	u8 *raw = (u8 *)edid;
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	if (!edid)
1760*4882a593Smuzhiyun 		return false;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	for (i = 0; i <= edid->extensions; i++)
1763*4882a593Smuzhiyun 		if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
1764*4882a593Smuzhiyun 			return false;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	return true;
1767*4882a593Smuzhiyun }
1768*4882a593Smuzhiyun EXPORT_SYMBOL(drm_edid_is_valid);
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun #define DDC_SEGMENT_ADDR 0x30
1771*4882a593Smuzhiyun /**
1772*4882a593Smuzhiyun  * drm_do_probe_ddc_edid() - get EDID information via I2C
1773*4882a593Smuzhiyun  * @data: I2C device adapter
1774*4882a593Smuzhiyun  * @buf: EDID data buffer to be filled
1775*4882a593Smuzhiyun  * @block: 128 byte EDID block to start fetching from
1776*4882a593Smuzhiyun  * @len: EDID data buffer length to fetch
1777*4882a593Smuzhiyun  *
1778*4882a593Smuzhiyun  * Try to fetch EDID information by calling I2C driver functions.
1779*4882a593Smuzhiyun  *
1780*4882a593Smuzhiyun  * Return: 0 on success or -1 on failure.
1781*4882a593Smuzhiyun  */
1782*4882a593Smuzhiyun static int
drm_do_probe_ddc_edid(void * data,u8 * buf,unsigned int block,size_t len)1783*4882a593Smuzhiyun drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
1784*4882a593Smuzhiyun {
1785*4882a593Smuzhiyun 	struct i2c_adapter *adapter = data;
1786*4882a593Smuzhiyun 	unsigned char start = block * EDID_LENGTH;
1787*4882a593Smuzhiyun 	unsigned char segment = block >> 1;
1788*4882a593Smuzhiyun 	unsigned char xfers = segment ? 3 : 2;
1789*4882a593Smuzhiyun 	int ret, retries = 5;
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	/*
1792*4882a593Smuzhiyun 	 * The core I2C driver will automatically retry the transfer if the
1793*4882a593Smuzhiyun 	 * adapter reports EAGAIN. However, we find that bit-banging transfers
1794*4882a593Smuzhiyun 	 * are susceptible to errors under a heavily loaded machine and
1795*4882a593Smuzhiyun 	 * generate spurious NAKs and timeouts. Retrying the transfer
1796*4882a593Smuzhiyun 	 * of the individual block a few times seems to overcome this.
1797*4882a593Smuzhiyun 	 */
1798*4882a593Smuzhiyun 	do {
1799*4882a593Smuzhiyun 		struct i2c_msg msgs[] = {
1800*4882a593Smuzhiyun 			{
1801*4882a593Smuzhiyun 				.addr	= DDC_SEGMENT_ADDR,
1802*4882a593Smuzhiyun 				.flags	= 0,
1803*4882a593Smuzhiyun 				.len	= 1,
1804*4882a593Smuzhiyun 				.buf	= &segment,
1805*4882a593Smuzhiyun 			}, {
1806*4882a593Smuzhiyun 				.addr	= DDC_ADDR,
1807*4882a593Smuzhiyun 				.flags	= 0,
1808*4882a593Smuzhiyun 				.len	= 1,
1809*4882a593Smuzhiyun 				.buf	= &start,
1810*4882a593Smuzhiyun 			}, {
1811*4882a593Smuzhiyun 				.addr	= DDC_ADDR,
1812*4882a593Smuzhiyun 				.flags	= I2C_M_RD,
1813*4882a593Smuzhiyun 				.len	= len,
1814*4882a593Smuzhiyun 				.buf	= buf,
1815*4882a593Smuzhiyun 			}
1816*4882a593Smuzhiyun 		};
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 		/*
1819*4882a593Smuzhiyun 		 * Avoid sending the segment addr to not upset non-compliant
1820*4882a593Smuzhiyun 		 * DDC monitors.
1821*4882a593Smuzhiyun 		 */
1822*4882a593Smuzhiyun 		ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 		if (ret == -ENXIO) {
1825*4882a593Smuzhiyun 			DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1826*4882a593Smuzhiyun 					adapter->name);
1827*4882a593Smuzhiyun 			break;
1828*4882a593Smuzhiyun 		}
1829*4882a593Smuzhiyun 	} while (ret != xfers && --retries);
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	return ret == xfers ? 0 : -1;
1832*4882a593Smuzhiyun }
1833*4882a593Smuzhiyun 
connector_bad_edid(struct drm_connector * connector,u8 * edid,int num_blocks)1834*4882a593Smuzhiyun static void connector_bad_edid(struct drm_connector *connector,
1835*4882a593Smuzhiyun 			       u8 *edid, int num_blocks)
1836*4882a593Smuzhiyun {
1837*4882a593Smuzhiyun 	int i;
1838*4882a593Smuzhiyun 	u8 last_block;
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun 	/*
1841*4882a593Smuzhiyun 	 * 0x7e in the EDID is the number of extension blocks. The EDID
1842*4882a593Smuzhiyun 	 * is 1 (base block) + num_ext_blocks big. That means we can think
1843*4882a593Smuzhiyun 	 * of 0x7e in the EDID of the _index_ of the last block in the
1844*4882a593Smuzhiyun 	 * combined chunk of memory.
1845*4882a593Smuzhiyun 	 */
1846*4882a593Smuzhiyun 	last_block = edid[0x7e];
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	/* Calculate real checksum for the last edid extension block data */
1849*4882a593Smuzhiyun 	if (last_block < num_blocks)
1850*4882a593Smuzhiyun 		connector->real_edid_checksum =
1851*4882a593Smuzhiyun 			drm_edid_block_checksum(edid + last_block * EDID_LENGTH);
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	if (connector->bad_edid_counter++ && !drm_debug_enabled(DRM_UT_KMS))
1854*4882a593Smuzhiyun 		return;
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	drm_warn(connector->dev, "%s: EDID is invalid:\n", connector->name);
1857*4882a593Smuzhiyun 	for (i = 0; i < num_blocks; i++) {
1858*4882a593Smuzhiyun 		u8 *block = edid + i * EDID_LENGTH;
1859*4882a593Smuzhiyun 		char prefix[20];
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 		if (drm_edid_is_zero(block, EDID_LENGTH))
1862*4882a593Smuzhiyun 			sprintf(prefix, "\t[%02x] ZERO ", i);
1863*4882a593Smuzhiyun 		else if (!drm_edid_block_valid(block, i, false, NULL))
1864*4882a593Smuzhiyun 			sprintf(prefix, "\t[%02x] BAD  ", i);
1865*4882a593Smuzhiyun 		else
1866*4882a593Smuzhiyun 			sprintf(prefix, "\t[%02x] GOOD ", i);
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 		print_hex_dump(KERN_WARNING,
1869*4882a593Smuzhiyun 			       prefix, DUMP_PREFIX_NONE, 16, 1,
1870*4882a593Smuzhiyun 			       block, EDID_LENGTH, false);
1871*4882a593Smuzhiyun 	}
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun /* Get override or firmware EDID */
drm_get_override_edid(struct drm_connector * connector)1875*4882a593Smuzhiyun static struct edid *drm_get_override_edid(struct drm_connector *connector)
1876*4882a593Smuzhiyun {
1877*4882a593Smuzhiyun 	struct edid *override = NULL;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	if (connector->override_edid)
1880*4882a593Smuzhiyun 		override = drm_edid_duplicate(connector->edid_blob_ptr->data);
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	if (!override)
1883*4882a593Smuzhiyun 		override = drm_load_edid_firmware(connector);
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	return IS_ERR(override) ? NULL : override;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun /**
1889*4882a593Smuzhiyun  * drm_add_override_edid_modes - add modes from override/firmware EDID
1890*4882a593Smuzhiyun  * @connector: connector we're probing
1891*4882a593Smuzhiyun  *
1892*4882a593Smuzhiyun  * Add modes from the override/firmware EDID, if available. Only to be used from
1893*4882a593Smuzhiyun  * drm_helper_probe_single_connector_modes() as a fallback for when DDC probe
1894*4882a593Smuzhiyun  * failed during drm_get_edid() and caused the override/firmware EDID to be
1895*4882a593Smuzhiyun  * skipped.
1896*4882a593Smuzhiyun  *
1897*4882a593Smuzhiyun  * Return: The number of modes added or 0 if we couldn't find any.
1898*4882a593Smuzhiyun  */
drm_add_override_edid_modes(struct drm_connector * connector)1899*4882a593Smuzhiyun int drm_add_override_edid_modes(struct drm_connector *connector)
1900*4882a593Smuzhiyun {
1901*4882a593Smuzhiyun 	struct edid *override;
1902*4882a593Smuzhiyun 	int num_modes = 0;
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	override = drm_get_override_edid(connector);
1905*4882a593Smuzhiyun 	if (override) {
1906*4882a593Smuzhiyun 		drm_connector_update_edid_property(connector, override);
1907*4882a593Smuzhiyun 		num_modes = drm_add_edid_modes(connector, override);
1908*4882a593Smuzhiyun 		kfree(override);
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun 		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] adding %d modes via fallback override/firmware EDID\n",
1911*4882a593Smuzhiyun 			      connector->base.id, connector->name, num_modes);
1912*4882a593Smuzhiyun 	}
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	return num_modes;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun EXPORT_SYMBOL(drm_add_override_edid_modes);
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
1919*4882a593Smuzhiyun /*
1920*4882a593Smuzhiyun  * References:
1921*4882a593Smuzhiyun  * - CTA-861-H section 7.3.3 CTA Extension Version 3
1922*4882a593Smuzhiyun  */
cea_db_collection_size(const u8 * cta)1923*4882a593Smuzhiyun static int cea_db_collection_size(const u8 *cta)
1924*4882a593Smuzhiyun {
1925*4882a593Smuzhiyun 	u8 d = cta[2];
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	if (d < 4 || d > 127)
1928*4882a593Smuzhiyun 		return 0;
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	return d - 4;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun #define CTA_EXT_DB_HF_EEODB		0x78
1934*4882a593Smuzhiyun #define CTA_DB_EXTENDED_TAG		7
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun static int cea_db_tag(const u8 *db);
1937*4882a593Smuzhiyun static int cea_db_payload_len(const u8 *db);
1938*4882a593Smuzhiyun static int cea_db_extended_tag(const u8 *db);
1939*4882a593Smuzhiyun 
cea_db_is_extended_tag(const void * db,int tag)1940*4882a593Smuzhiyun static bool cea_db_is_extended_tag(const void *db, int tag)
1941*4882a593Smuzhiyun {
1942*4882a593Smuzhiyun 	return cea_db_tag(db) == CTA_DB_EXTENDED_TAG &&
1943*4882a593Smuzhiyun 		cea_db_payload_len(db) >= 1 &&
1944*4882a593Smuzhiyun 		cea_db_extended_tag(db) == tag;
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun 
cea_db_is_hdmi_forum_eeodb(const void * db)1947*4882a593Smuzhiyun static bool cea_db_is_hdmi_forum_eeodb(const void *db)
1948*4882a593Smuzhiyun {
1949*4882a593Smuzhiyun 	return cea_db_is_extended_tag(db, CTA_EXT_DB_HF_EEODB) &&
1950*4882a593Smuzhiyun 		cea_db_payload_len(db) >= 2;
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun 
edid_hfeeodb_extension_block_count(const struct edid * edid)1953*4882a593Smuzhiyun static int edid_hfeeodb_extension_block_count(const struct edid *edid)
1954*4882a593Smuzhiyun {
1955*4882a593Smuzhiyun 	const u8 *cta;
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	/* No extensions according to base block, no HF-EEODB. */
1958*4882a593Smuzhiyun 	if (!edid->extensions)
1959*4882a593Smuzhiyun 		return 0;
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	/* HF-EEODB is always in the first EDID extension block only */
1962*4882a593Smuzhiyun 	cta = (u8 *)edid + EDID_LENGTH * 1;
1963*4882a593Smuzhiyun 	if (cta[0] != CEA_EXT || cta[1] < 3)
1964*4882a593Smuzhiyun 		return 0;
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 	/* Need to have the data block collection, and at least 3 bytes. */
1967*4882a593Smuzhiyun 	if (cea_db_collection_size(cta) < 3)
1968*4882a593Smuzhiyun 		return 0;
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	/*
1971*4882a593Smuzhiyun 	 * Sinks that include the HF-EEODB in their E-EDID shall include one and
1972*4882a593Smuzhiyun 	 * only one instance of the HF-EEODB in the E-EDID, occupying bytes 4
1973*4882a593Smuzhiyun 	 * through 6 of Block 1 of the E-EDID.
1974*4882a593Smuzhiyun 	 */
1975*4882a593Smuzhiyun 	if (!cea_db_is_hdmi_forum_eeodb(&cta[4]))
1976*4882a593Smuzhiyun 		return 0;
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 	return cta[4 + 2];
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun 
edid_hfeeodb_block_count(const struct edid * edid)1981*4882a593Smuzhiyun static int edid_hfeeodb_block_count(const struct edid *edid)
1982*4882a593Smuzhiyun {
1983*4882a593Smuzhiyun 	int eeodb = edid_hfeeodb_extension_block_count(edid);
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	return eeodb ? eeodb + 1 : 0;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun /**
1989*4882a593Smuzhiyun  * drm_do_get_edid - get EDID data using a custom EDID block read function
1990*4882a593Smuzhiyun  * @connector: connector we're probing
1991*4882a593Smuzhiyun  * @get_edid_block: EDID block read function
1992*4882a593Smuzhiyun  * @data: private data passed to the block read function
1993*4882a593Smuzhiyun  *
1994*4882a593Smuzhiyun  * When the I2C adapter connected to the DDC bus is hidden behind a device that
1995*4882a593Smuzhiyun  * exposes a different interface to read EDID blocks this function can be used
1996*4882a593Smuzhiyun  * to get EDID data using a custom block read function.
1997*4882a593Smuzhiyun  *
1998*4882a593Smuzhiyun  * As in the general case the DDC bus is accessible by the kernel at the I2C
1999*4882a593Smuzhiyun  * level, drivers must make all reasonable efforts to expose it as an I2C
2000*4882a593Smuzhiyun  * adapter and use drm_get_edid() instead of abusing this function.
2001*4882a593Smuzhiyun  *
2002*4882a593Smuzhiyun  * The EDID may be overridden using debugfs override_edid or firmare EDID
2003*4882a593Smuzhiyun  * (drm_load_edid_firmware() and drm.edid_firmware parameter), in this priority
2004*4882a593Smuzhiyun  * order. Having either of them bypasses actual EDID reads.
2005*4882a593Smuzhiyun  *
2006*4882a593Smuzhiyun  * Return: Pointer to valid EDID or NULL if we couldn't find any.
2007*4882a593Smuzhiyun  */
drm_do_get_edid(struct drm_connector * connector,int (* get_edid_block)(void * data,u8 * buf,unsigned int block,size_t len),void * data)2008*4882a593Smuzhiyun struct edid *drm_do_get_edid(struct drm_connector *connector,
2009*4882a593Smuzhiyun 	int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
2010*4882a593Smuzhiyun 			      size_t len),
2011*4882a593Smuzhiyun 	void *data)
2012*4882a593Smuzhiyun {
2013*4882a593Smuzhiyun 	int i, j = 0, valid_extensions = 0, num_blocks, invalid_blocks = 0;
2014*4882a593Smuzhiyun 	u8 *edid, *new;
2015*4882a593Smuzhiyun 	struct edid *override;
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	override = drm_get_override_edid(connector);
2018*4882a593Smuzhiyun 	if (override)
2019*4882a593Smuzhiyun 		return override;
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	edid = kmalloc(EDID_LENGTH, GFP_KERNEL);
2022*4882a593Smuzhiyun 	if (!edid)
2023*4882a593Smuzhiyun 		return NULL;
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	/* base block fetch */
2026*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
2027*4882a593Smuzhiyun 		if (get_edid_block(data, edid, 0, EDID_LENGTH))
2028*4882a593Smuzhiyun 			goto out;
2029*4882a593Smuzhiyun 		if (drm_edid_block_valid(edid, 0, false,
2030*4882a593Smuzhiyun 					 &connector->edid_corrupt))
2031*4882a593Smuzhiyun 			break;
2032*4882a593Smuzhiyun 		if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
2033*4882a593Smuzhiyun 			connector->null_edid_counter++;
2034*4882a593Smuzhiyun 			goto out;
2035*4882a593Smuzhiyun 		}
2036*4882a593Smuzhiyun 	}
2037*4882a593Smuzhiyun 	if (i == 4)
2038*4882a593Smuzhiyun 		goto out;
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 	/* if there's no extensions, we're done */
2041*4882a593Smuzhiyun 	valid_extensions = edid[0x7e];
2042*4882a593Smuzhiyun 	if (valid_extensions == 0)
2043*4882a593Smuzhiyun 		return (struct edid *)edid;
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
2046*4882a593Smuzhiyun 	if (!new)
2047*4882a593Smuzhiyun 		goto out;
2048*4882a593Smuzhiyun 	edid = new;
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 	num_blocks = edid[0x7e] + 1;
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	for (j = 1; j < num_blocks; j++) {
2053*4882a593Smuzhiyun 		u8 *block = edid + j * EDID_LENGTH;
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
2056*4882a593Smuzhiyun 			if (get_edid_block(data, block, j, EDID_LENGTH))
2057*4882a593Smuzhiyun 				goto out;
2058*4882a593Smuzhiyun 			if (drm_edid_block_valid(block, j, false, NULL))
2059*4882a593Smuzhiyun 				break;
2060*4882a593Smuzhiyun 		}
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 		if (i == 4)
2063*4882a593Smuzhiyun 			invalid_blocks++;
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 		if (j == 1) {
2066*4882a593Smuzhiyun 			/*
2067*4882a593Smuzhiyun 			 * If the first EDID extension is a CTA extension, and
2068*4882a593Smuzhiyun 			 * the first Data Block is HF-EEODB, override the
2069*4882a593Smuzhiyun 			 * extension block count.
2070*4882a593Smuzhiyun 			 *
2071*4882a593Smuzhiyun 			 * Note: HF-EEODB could specify a smaller extension
2072*4882a593Smuzhiyun 			 * count too, but we can't risk allocating a smaller
2073*4882a593Smuzhiyun 			 * amount.
2074*4882a593Smuzhiyun 			 */
2075*4882a593Smuzhiyun 			int eeodb = edid_hfeeodb_block_count((const struct edid *)edid);
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 			if (eeodb > num_blocks) {
2078*4882a593Smuzhiyun 				num_blocks = eeodb;
2079*4882a593Smuzhiyun 				new = krealloc(edid, num_blocks * EDID_LENGTH, GFP_KERNEL);
2080*4882a593Smuzhiyun 				if (!new)
2081*4882a593Smuzhiyun 					goto out;
2082*4882a593Smuzhiyun 				edid = new;
2083*4882a593Smuzhiyun 			}
2084*4882a593Smuzhiyun 		}
2085*4882a593Smuzhiyun 	}
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 	if (invalid_blocks) {
2088*4882a593Smuzhiyun 		u8 *base;
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 		connector_bad_edid(connector, edid, edid[0x7e] + 1);
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun 		new = kmalloc_array(valid_extensions + 1, EDID_LENGTH,
2093*4882a593Smuzhiyun 				    GFP_KERNEL);
2094*4882a593Smuzhiyun 		if (!new)
2095*4882a593Smuzhiyun 			goto out;
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 		base = new;
2098*4882a593Smuzhiyun 		for (i = 0; i <= edid[0x7e]; i++) {
2099*4882a593Smuzhiyun 			u8 *block = edid + i * EDID_LENGTH;
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 			if (!drm_edid_block_valid(block, i, false, NULL))
2102*4882a593Smuzhiyun 				continue;
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 			memcpy(base, block, EDID_LENGTH);
2105*4882a593Smuzhiyun 			base += EDID_LENGTH;
2106*4882a593Smuzhiyun 		}
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 		new[EDID_LENGTH - 1] += new[0x7e] - valid_extensions;
2109*4882a593Smuzhiyun 		new[0x7e] = valid_extensions;
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 		kfree(edid);
2112*4882a593Smuzhiyun 		edid = new;
2113*4882a593Smuzhiyun 	}
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun 	return (struct edid *)edid;
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun out:
2118*4882a593Smuzhiyun 	kfree(edid);
2119*4882a593Smuzhiyun 	return NULL;
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun #else
drm_do_get_edid(struct drm_connector * connector,int (* get_edid_block)(void * data,u8 * buf,unsigned int block,size_t len),void * data)2122*4882a593Smuzhiyun struct edid *drm_do_get_edid(struct drm_connector *connector,
2123*4882a593Smuzhiyun 	int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
2124*4882a593Smuzhiyun 			      size_t len),
2125*4882a593Smuzhiyun 	void *data)
2126*4882a593Smuzhiyun {
2127*4882a593Smuzhiyun 	int i, j = 0, valid_extensions = 0;
2128*4882a593Smuzhiyun 	u8 *edid, *new;
2129*4882a593Smuzhiyun 	struct edid *override;
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun 	override = drm_get_override_edid(connector);
2132*4882a593Smuzhiyun 	if (override)
2133*4882a593Smuzhiyun 		return override;
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 	if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
2136*4882a593Smuzhiyun 		return NULL;
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	/* base block fetch */
2139*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
2140*4882a593Smuzhiyun 		if (get_edid_block(data, edid, 0, EDID_LENGTH))
2141*4882a593Smuzhiyun 			goto out;
2142*4882a593Smuzhiyun 		if (drm_edid_block_valid(edid, 0, false,
2143*4882a593Smuzhiyun 					 &connector->edid_corrupt))
2144*4882a593Smuzhiyun 			break;
2145*4882a593Smuzhiyun 		if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
2146*4882a593Smuzhiyun 			connector->null_edid_counter++;
2147*4882a593Smuzhiyun 			goto carp;
2148*4882a593Smuzhiyun 		}
2149*4882a593Smuzhiyun 	}
2150*4882a593Smuzhiyun 	if (i == 4)
2151*4882a593Smuzhiyun 		goto carp;
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	/* if there's no extensions, we're done */
2154*4882a593Smuzhiyun 	valid_extensions = edid[0x7e];
2155*4882a593Smuzhiyun 	if (valid_extensions == 0)
2156*4882a593Smuzhiyun 		return (struct edid *)edid;
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
2159*4882a593Smuzhiyun 	if (!new)
2160*4882a593Smuzhiyun 		goto out;
2161*4882a593Smuzhiyun 	edid = new;
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 	for (j = 1; j <= edid[0x7e]; j++) {
2164*4882a593Smuzhiyun 		u8 *block = edid + j * EDID_LENGTH;
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
2167*4882a593Smuzhiyun 			if (get_edid_block(data, block, j, EDID_LENGTH))
2168*4882a593Smuzhiyun 				goto out;
2169*4882a593Smuzhiyun 			if (drm_edid_block_valid(block, j, false, NULL))
2170*4882a593Smuzhiyun 				break;
2171*4882a593Smuzhiyun 		}
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 		if (i == 4)
2174*4882a593Smuzhiyun 			valid_extensions--;
2175*4882a593Smuzhiyun 	}
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 	if (valid_extensions != edid[0x7e]) {
2178*4882a593Smuzhiyun 		u8 *base;
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 		connector_bad_edid(connector, edid, edid[0x7e] + 1);
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun 		new = kmalloc_array(valid_extensions + 1, EDID_LENGTH,
2183*4882a593Smuzhiyun 				    GFP_KERNEL);
2184*4882a593Smuzhiyun 		if (!new)
2185*4882a593Smuzhiyun 			goto out;
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun 		base = new;
2188*4882a593Smuzhiyun 		for (i = 0; i <= edid[0x7e]; i++) {
2189*4882a593Smuzhiyun 			u8 *block = edid + i * EDID_LENGTH;
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 			if (!drm_edid_block_valid(block, i, false, NULL))
2192*4882a593Smuzhiyun 				continue;
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 			memcpy(base, block, EDID_LENGTH);
2195*4882a593Smuzhiyun 			base += EDID_LENGTH;
2196*4882a593Smuzhiyun 		}
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 		new[EDID_LENGTH - 1] += new[0x7e] - valid_extensions;
2199*4882a593Smuzhiyun 		new[0x7e] = valid_extensions;
2200*4882a593Smuzhiyun 
2201*4882a593Smuzhiyun 		kfree(edid);
2202*4882a593Smuzhiyun 		edid = new;
2203*4882a593Smuzhiyun 	}
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun 	return (struct edid *)edid;
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun carp:
2208*4882a593Smuzhiyun 	connector_bad_edid(connector, edid, 1);
2209*4882a593Smuzhiyun out:
2210*4882a593Smuzhiyun 	kfree(edid);
2211*4882a593Smuzhiyun 	return NULL;
2212*4882a593Smuzhiyun }
2213*4882a593Smuzhiyun #endif
2214*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(drm_do_get_edid);
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun /**
2217*4882a593Smuzhiyun  * drm_probe_ddc() - probe DDC presence
2218*4882a593Smuzhiyun  * @adapter: I2C adapter to probe
2219*4882a593Smuzhiyun  *
2220*4882a593Smuzhiyun  * Return: True on success, false on failure.
2221*4882a593Smuzhiyun  */
2222*4882a593Smuzhiyun bool
drm_probe_ddc(struct i2c_adapter * adapter)2223*4882a593Smuzhiyun drm_probe_ddc(struct i2c_adapter *adapter)
2224*4882a593Smuzhiyun {
2225*4882a593Smuzhiyun 	unsigned char out;
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun 	return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
2228*4882a593Smuzhiyun }
2229*4882a593Smuzhiyun EXPORT_SYMBOL(drm_probe_ddc);
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun /**
2232*4882a593Smuzhiyun  * drm_get_edid - get EDID data, if available
2233*4882a593Smuzhiyun  * @connector: connector we're probing
2234*4882a593Smuzhiyun  * @adapter: I2C adapter to use for DDC
2235*4882a593Smuzhiyun  *
2236*4882a593Smuzhiyun  * Poke the given I2C channel to grab EDID data if possible.  If found,
2237*4882a593Smuzhiyun  * attach it to the connector.
2238*4882a593Smuzhiyun  *
2239*4882a593Smuzhiyun  * Return: Pointer to valid EDID or NULL if we couldn't find any.
2240*4882a593Smuzhiyun  */
drm_get_edid(struct drm_connector * connector,struct i2c_adapter * adapter)2241*4882a593Smuzhiyun struct edid *drm_get_edid(struct drm_connector *connector,
2242*4882a593Smuzhiyun 			  struct i2c_adapter *adapter)
2243*4882a593Smuzhiyun {
2244*4882a593Smuzhiyun 	struct edid *edid;
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun 	if (connector->force == DRM_FORCE_OFF)
2247*4882a593Smuzhiyun 		return NULL;
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 	if (connector->force == DRM_FORCE_UNSPECIFIED && !drm_probe_ddc(adapter))
2250*4882a593Smuzhiyun 		return NULL;
2251*4882a593Smuzhiyun 
2252*4882a593Smuzhiyun 	edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
2253*4882a593Smuzhiyun 	drm_connector_update_edid_property(connector, edid);
2254*4882a593Smuzhiyun 	return edid;
2255*4882a593Smuzhiyun }
2256*4882a593Smuzhiyun EXPORT_SYMBOL(drm_get_edid);
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun /**
2259*4882a593Smuzhiyun  * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
2260*4882a593Smuzhiyun  * @connector: connector we're probing
2261*4882a593Smuzhiyun  * @adapter: I2C adapter to use for DDC
2262*4882a593Smuzhiyun  *
2263*4882a593Smuzhiyun  * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
2264*4882a593Smuzhiyun  * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
2265*4882a593Smuzhiyun  * switch DDC to the GPU which is retrieving EDID.
2266*4882a593Smuzhiyun  *
2267*4882a593Smuzhiyun  * Return: Pointer to valid EDID or %NULL if we couldn't find any.
2268*4882a593Smuzhiyun  */
drm_get_edid_switcheroo(struct drm_connector * connector,struct i2c_adapter * adapter)2269*4882a593Smuzhiyun struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
2270*4882a593Smuzhiyun 				     struct i2c_adapter *adapter)
2271*4882a593Smuzhiyun {
2272*4882a593Smuzhiyun 	struct pci_dev *pdev = connector->dev->pdev;
2273*4882a593Smuzhiyun 	struct edid *edid;
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun 	vga_switcheroo_lock_ddc(pdev);
2276*4882a593Smuzhiyun 	edid = drm_get_edid(connector, adapter);
2277*4882a593Smuzhiyun 	vga_switcheroo_unlock_ddc(pdev);
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 	return edid;
2280*4882a593Smuzhiyun }
2281*4882a593Smuzhiyun EXPORT_SYMBOL(drm_get_edid_switcheroo);
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun /**
2284*4882a593Smuzhiyun  * drm_edid_duplicate - duplicate an EDID and the extensions
2285*4882a593Smuzhiyun  * @edid: EDID to duplicate
2286*4882a593Smuzhiyun  *
2287*4882a593Smuzhiyun  * Return: Pointer to duplicated EDID or NULL on allocation failure.
2288*4882a593Smuzhiyun  */
drm_edid_duplicate(const struct edid * edid)2289*4882a593Smuzhiyun struct edid *drm_edid_duplicate(const struct edid *edid)
2290*4882a593Smuzhiyun {
2291*4882a593Smuzhiyun 	return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun EXPORT_SYMBOL(drm_edid_duplicate);
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun /*** EDID parsing ***/
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun /**
2298*4882a593Smuzhiyun  * edid_vendor - match a string against EDID's obfuscated vendor field
2299*4882a593Smuzhiyun  * @edid: EDID to match
2300*4882a593Smuzhiyun  * @vendor: vendor string
2301*4882a593Smuzhiyun  *
2302*4882a593Smuzhiyun  * Returns true if @vendor is in @edid, false otherwise
2303*4882a593Smuzhiyun  */
edid_vendor(const struct edid * edid,const char * vendor)2304*4882a593Smuzhiyun static bool edid_vendor(const struct edid *edid, const char *vendor)
2305*4882a593Smuzhiyun {
2306*4882a593Smuzhiyun 	char edid_vendor[3];
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 	edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
2309*4882a593Smuzhiyun 	edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
2310*4882a593Smuzhiyun 			  ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
2311*4882a593Smuzhiyun 	edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun 	return !strncmp(edid_vendor, vendor, 3);
2314*4882a593Smuzhiyun }
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun /**
2317*4882a593Smuzhiyun  * edid_get_quirks - return quirk flags for a given EDID
2318*4882a593Smuzhiyun  * @edid: EDID to process
2319*4882a593Smuzhiyun  *
2320*4882a593Smuzhiyun  * This tells subsequent routines what fixes they need to apply.
2321*4882a593Smuzhiyun  */
edid_get_quirks(const struct edid * edid)2322*4882a593Smuzhiyun static u32 edid_get_quirks(const struct edid *edid)
2323*4882a593Smuzhiyun {
2324*4882a593Smuzhiyun 	const struct edid_quirk *quirk;
2325*4882a593Smuzhiyun 	int i;
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
2328*4882a593Smuzhiyun 		quirk = &edid_quirk_list[i];
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun 		if (edid_vendor(edid, quirk->vendor) &&
2331*4882a593Smuzhiyun 		    (EDID_PRODUCT_ID(edid) == quirk->product_id))
2332*4882a593Smuzhiyun 			return quirk->quirks;
2333*4882a593Smuzhiyun 	}
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun 	return 0;
2336*4882a593Smuzhiyun }
2337*4882a593Smuzhiyun 
2338*4882a593Smuzhiyun #define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
2339*4882a593Smuzhiyun #define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun /**
2342*4882a593Smuzhiyun  * edid_fixup_preferred - set preferred modes based on quirk list
2343*4882a593Smuzhiyun  * @connector: has mode list to fix up
2344*4882a593Smuzhiyun  * @quirks: quirks list
2345*4882a593Smuzhiyun  *
2346*4882a593Smuzhiyun  * Walk the mode list for @connector, clearing the preferred status
2347*4882a593Smuzhiyun  * on existing modes and setting it anew for the right mode ala @quirks.
2348*4882a593Smuzhiyun  */
edid_fixup_preferred(struct drm_connector * connector,u32 quirks)2349*4882a593Smuzhiyun static void edid_fixup_preferred(struct drm_connector *connector,
2350*4882a593Smuzhiyun 				 u32 quirks)
2351*4882a593Smuzhiyun {
2352*4882a593Smuzhiyun 	struct drm_display_mode *t, *cur_mode, *preferred_mode;
2353*4882a593Smuzhiyun 	int target_refresh = 0;
2354*4882a593Smuzhiyun 	int cur_vrefresh, preferred_vrefresh;
2355*4882a593Smuzhiyun 
2356*4882a593Smuzhiyun 	if (list_empty(&connector->probed_modes))
2357*4882a593Smuzhiyun 		return;
2358*4882a593Smuzhiyun 
2359*4882a593Smuzhiyun 	if (quirks & EDID_QUIRK_PREFER_LARGE_60)
2360*4882a593Smuzhiyun 		target_refresh = 60;
2361*4882a593Smuzhiyun 	if (quirks & EDID_QUIRK_PREFER_LARGE_75)
2362*4882a593Smuzhiyun 		target_refresh = 75;
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 	preferred_mode = list_first_entry(&connector->probed_modes,
2365*4882a593Smuzhiyun 					  struct drm_display_mode, head);
2366*4882a593Smuzhiyun 
2367*4882a593Smuzhiyun 	list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
2368*4882a593Smuzhiyun 		cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun 		if (cur_mode == preferred_mode)
2371*4882a593Smuzhiyun 			continue;
2372*4882a593Smuzhiyun 
2373*4882a593Smuzhiyun 		/* Largest mode is preferred */
2374*4882a593Smuzhiyun 		if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
2375*4882a593Smuzhiyun 			preferred_mode = cur_mode;
2376*4882a593Smuzhiyun 
2377*4882a593Smuzhiyun 		cur_vrefresh = drm_mode_vrefresh(cur_mode);
2378*4882a593Smuzhiyun 		preferred_vrefresh = drm_mode_vrefresh(preferred_mode);
2379*4882a593Smuzhiyun 		/* At a given size, try to get closest to target refresh */
2380*4882a593Smuzhiyun 		if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
2381*4882a593Smuzhiyun 		    MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
2382*4882a593Smuzhiyun 		    MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
2383*4882a593Smuzhiyun 			preferred_mode = cur_mode;
2384*4882a593Smuzhiyun 		}
2385*4882a593Smuzhiyun 	}
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun 	preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun static bool
mode_is_rb(const struct drm_display_mode * mode)2391*4882a593Smuzhiyun mode_is_rb(const struct drm_display_mode *mode)
2392*4882a593Smuzhiyun {
2393*4882a593Smuzhiyun 	return (mode->htotal - mode->hdisplay == 160) &&
2394*4882a593Smuzhiyun 	       (mode->hsync_end - mode->hdisplay == 80) &&
2395*4882a593Smuzhiyun 	       (mode->hsync_end - mode->hsync_start == 32) &&
2396*4882a593Smuzhiyun 	       (mode->vsync_start - mode->vdisplay == 3);
2397*4882a593Smuzhiyun }
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun /*
2400*4882a593Smuzhiyun  * drm_mode_find_dmt - Create a copy of a mode if present in DMT
2401*4882a593Smuzhiyun  * @dev: Device to duplicate against
2402*4882a593Smuzhiyun  * @hsize: Mode width
2403*4882a593Smuzhiyun  * @vsize: Mode height
2404*4882a593Smuzhiyun  * @fresh: Mode refresh rate
2405*4882a593Smuzhiyun  * @rb: Mode reduced-blanking-ness
2406*4882a593Smuzhiyun  *
2407*4882a593Smuzhiyun  * Walk the DMT mode list looking for a match for the given parameters.
2408*4882a593Smuzhiyun  *
2409*4882a593Smuzhiyun  * Return: A newly allocated copy of the mode, or NULL if not found.
2410*4882a593Smuzhiyun  */
drm_mode_find_dmt(struct drm_device * dev,int hsize,int vsize,int fresh,bool rb)2411*4882a593Smuzhiyun struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
2412*4882a593Smuzhiyun 					   int hsize, int vsize, int fresh,
2413*4882a593Smuzhiyun 					   bool rb)
2414*4882a593Smuzhiyun {
2415*4882a593Smuzhiyun 	int i;
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
2418*4882a593Smuzhiyun 		const struct drm_display_mode *ptr = &drm_dmt_modes[i];
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 		if (hsize != ptr->hdisplay)
2421*4882a593Smuzhiyun 			continue;
2422*4882a593Smuzhiyun 		if (vsize != ptr->vdisplay)
2423*4882a593Smuzhiyun 			continue;
2424*4882a593Smuzhiyun 		if (fresh != drm_mode_vrefresh(ptr))
2425*4882a593Smuzhiyun 			continue;
2426*4882a593Smuzhiyun 		if (rb != mode_is_rb(ptr))
2427*4882a593Smuzhiyun 			continue;
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 		return drm_mode_duplicate(dev, ptr);
2430*4882a593Smuzhiyun 	}
2431*4882a593Smuzhiyun 
2432*4882a593Smuzhiyun 	return NULL;
2433*4882a593Smuzhiyun }
2434*4882a593Smuzhiyun EXPORT_SYMBOL(drm_mode_find_dmt);
2435*4882a593Smuzhiyun 
is_display_descriptor(const u8 d[18],u8 tag)2436*4882a593Smuzhiyun static bool is_display_descriptor(const u8 d[18], u8 tag)
2437*4882a593Smuzhiyun {
2438*4882a593Smuzhiyun 	return d[0] == 0x00 && d[1] == 0x00 &&
2439*4882a593Smuzhiyun 		d[2] == 0x00 && d[3] == tag;
2440*4882a593Smuzhiyun }
2441*4882a593Smuzhiyun 
is_detailed_timing_descriptor(const u8 d[18])2442*4882a593Smuzhiyun static bool is_detailed_timing_descriptor(const u8 d[18])
2443*4882a593Smuzhiyun {
2444*4882a593Smuzhiyun 	return d[0] != 0x00 || d[1] != 0x00;
2445*4882a593Smuzhiyun }
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun typedef void detailed_cb(struct detailed_timing *timing, void *closure);
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun static void
cea_for_each_detailed_block(u8 * ext,detailed_cb * cb,void * closure)2450*4882a593Smuzhiyun cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
2451*4882a593Smuzhiyun {
2452*4882a593Smuzhiyun 	int i, n;
2453*4882a593Smuzhiyun 	u8 d = ext[0x02];
2454*4882a593Smuzhiyun 	u8 *det_base = ext + d;
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	if (d < 4 || d > 127)
2457*4882a593Smuzhiyun 		return;
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun 	n = (127 - d) / 18;
2460*4882a593Smuzhiyun 	for (i = 0; i < n; i++)
2461*4882a593Smuzhiyun 		cb((struct detailed_timing *)(det_base + 18 * i), closure);
2462*4882a593Smuzhiyun }
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun static void
vtb_for_each_detailed_block(u8 * ext,detailed_cb * cb,void * closure)2465*4882a593Smuzhiyun vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
2466*4882a593Smuzhiyun {
2467*4882a593Smuzhiyun 	unsigned int i, n = min((int)ext[0x02], 6);
2468*4882a593Smuzhiyun 	u8 *det_base = ext + 5;
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 	if (ext[0x01] != 1)
2471*4882a593Smuzhiyun 		return; /* unknown version */
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 	for (i = 0; i < n; i++)
2474*4882a593Smuzhiyun 		cb((struct detailed_timing *)(det_base + 18 * i), closure);
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun static void
drm_for_each_detailed_block(u8 * raw_edid,detailed_cb * cb,void * closure)2478*4882a593Smuzhiyun drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
2479*4882a593Smuzhiyun {
2480*4882a593Smuzhiyun 	int i;
2481*4882a593Smuzhiyun 	struct edid *edid = (struct edid *)raw_edid;
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 	if (edid == NULL)
2484*4882a593Smuzhiyun 		return;
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun 	for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
2487*4882a593Smuzhiyun 		cb(&(edid->detailed_timings[i]), closure);
2488*4882a593Smuzhiyun 
2489*4882a593Smuzhiyun 	for (i = 1; i <= raw_edid[0x7e]; i++) {
2490*4882a593Smuzhiyun 		u8 *ext = raw_edid + (i * EDID_LENGTH);
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun 		switch (*ext) {
2493*4882a593Smuzhiyun 		case CEA_EXT:
2494*4882a593Smuzhiyun 			cea_for_each_detailed_block(ext, cb, closure);
2495*4882a593Smuzhiyun 			break;
2496*4882a593Smuzhiyun 		case VTB_EXT:
2497*4882a593Smuzhiyun 			vtb_for_each_detailed_block(ext, cb, closure);
2498*4882a593Smuzhiyun 			break;
2499*4882a593Smuzhiyun 		default:
2500*4882a593Smuzhiyun 			break;
2501*4882a593Smuzhiyun 		}
2502*4882a593Smuzhiyun 	}
2503*4882a593Smuzhiyun }
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun static void
is_rb(struct detailed_timing * t,void * data)2506*4882a593Smuzhiyun is_rb(struct detailed_timing *t, void *data)
2507*4882a593Smuzhiyun {
2508*4882a593Smuzhiyun 	u8 *r = (u8 *)t;
2509*4882a593Smuzhiyun 
2510*4882a593Smuzhiyun 	if (!is_display_descriptor(r, EDID_DETAIL_MONITOR_RANGE))
2511*4882a593Smuzhiyun 		return;
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 	if (r[15] & 0x10)
2514*4882a593Smuzhiyun 		*(bool *)data = true;
2515*4882a593Smuzhiyun }
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun /* EDID 1.4 defines this explicitly.  For EDID 1.3, we guess, badly. */
2518*4882a593Smuzhiyun static bool
drm_monitor_supports_rb(struct edid * edid)2519*4882a593Smuzhiyun drm_monitor_supports_rb(struct edid *edid)
2520*4882a593Smuzhiyun {
2521*4882a593Smuzhiyun 	if (edid->revision >= 4) {
2522*4882a593Smuzhiyun 		bool ret = false;
2523*4882a593Smuzhiyun 
2524*4882a593Smuzhiyun 		drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
2525*4882a593Smuzhiyun 		return ret;
2526*4882a593Smuzhiyun 	}
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 	return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
2529*4882a593Smuzhiyun }
2530*4882a593Smuzhiyun 
2531*4882a593Smuzhiyun static void
find_gtf2(struct detailed_timing * t,void * data)2532*4882a593Smuzhiyun find_gtf2(struct detailed_timing *t, void *data)
2533*4882a593Smuzhiyun {
2534*4882a593Smuzhiyun 	u8 *r = (u8 *)t;
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun 	if (!is_display_descriptor(r, EDID_DETAIL_MONITOR_RANGE))
2537*4882a593Smuzhiyun 		return;
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun 	if (r[10] == 0x02)
2540*4882a593Smuzhiyun 		*(u8 **)data = r;
2541*4882a593Smuzhiyun }
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun /* Secondary GTF curve kicks in above some break frequency */
2544*4882a593Smuzhiyun static int
drm_gtf2_hbreak(struct edid * edid)2545*4882a593Smuzhiyun drm_gtf2_hbreak(struct edid *edid)
2546*4882a593Smuzhiyun {
2547*4882a593Smuzhiyun 	u8 *r = NULL;
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2550*4882a593Smuzhiyun 	return r ? (r[12] * 2) : 0;
2551*4882a593Smuzhiyun }
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun static int
drm_gtf2_2c(struct edid * edid)2554*4882a593Smuzhiyun drm_gtf2_2c(struct edid *edid)
2555*4882a593Smuzhiyun {
2556*4882a593Smuzhiyun 	u8 *r = NULL;
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun 	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2559*4882a593Smuzhiyun 	return r ? r[13] : 0;
2560*4882a593Smuzhiyun }
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun static int
drm_gtf2_m(struct edid * edid)2563*4882a593Smuzhiyun drm_gtf2_m(struct edid *edid)
2564*4882a593Smuzhiyun {
2565*4882a593Smuzhiyun 	u8 *r = NULL;
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2568*4882a593Smuzhiyun 	return r ? (r[15] << 8) + r[14] : 0;
2569*4882a593Smuzhiyun }
2570*4882a593Smuzhiyun 
2571*4882a593Smuzhiyun static int
drm_gtf2_k(struct edid * edid)2572*4882a593Smuzhiyun drm_gtf2_k(struct edid *edid)
2573*4882a593Smuzhiyun {
2574*4882a593Smuzhiyun 	u8 *r = NULL;
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun 	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2577*4882a593Smuzhiyun 	return r ? r[16] : 0;
2578*4882a593Smuzhiyun }
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun static int
drm_gtf2_2j(struct edid * edid)2581*4882a593Smuzhiyun drm_gtf2_2j(struct edid *edid)
2582*4882a593Smuzhiyun {
2583*4882a593Smuzhiyun 	u8 *r = NULL;
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun 	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2586*4882a593Smuzhiyun 	return r ? r[17] : 0;
2587*4882a593Smuzhiyun }
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun /**
2590*4882a593Smuzhiyun  * standard_timing_level - get std. timing level(CVT/GTF/DMT)
2591*4882a593Smuzhiyun  * @edid: EDID block to scan
2592*4882a593Smuzhiyun  */
standard_timing_level(struct edid * edid)2593*4882a593Smuzhiyun static int standard_timing_level(struct edid *edid)
2594*4882a593Smuzhiyun {
2595*4882a593Smuzhiyun 	if (edid->revision >= 2) {
2596*4882a593Smuzhiyun 		if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
2597*4882a593Smuzhiyun 			return LEVEL_CVT;
2598*4882a593Smuzhiyun 		if (drm_gtf2_hbreak(edid))
2599*4882a593Smuzhiyun 			return LEVEL_GTF2;
2600*4882a593Smuzhiyun 		if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
2601*4882a593Smuzhiyun 			return LEVEL_GTF;
2602*4882a593Smuzhiyun 	}
2603*4882a593Smuzhiyun 	return LEVEL_DMT;
2604*4882a593Smuzhiyun }
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun /*
2607*4882a593Smuzhiyun  * 0 is reserved.  The spec says 0x01 fill for unused timings.  Some old
2608*4882a593Smuzhiyun  * monitors fill with ascii space (0x20) instead.
2609*4882a593Smuzhiyun  */
2610*4882a593Smuzhiyun static int
bad_std_timing(u8 a,u8 b)2611*4882a593Smuzhiyun bad_std_timing(u8 a, u8 b)
2612*4882a593Smuzhiyun {
2613*4882a593Smuzhiyun 	return (a == 0x00 && b == 0x00) ||
2614*4882a593Smuzhiyun 	       (a == 0x01 && b == 0x01) ||
2615*4882a593Smuzhiyun 	       (a == 0x20 && b == 0x20);
2616*4882a593Smuzhiyun }
2617*4882a593Smuzhiyun 
drm_mode_hsync(const struct drm_display_mode * mode)2618*4882a593Smuzhiyun static int drm_mode_hsync(const struct drm_display_mode *mode)
2619*4882a593Smuzhiyun {
2620*4882a593Smuzhiyun 	if (mode->htotal <= 0)
2621*4882a593Smuzhiyun 		return 0;
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	return DIV_ROUND_CLOSEST(mode->clock, mode->htotal);
2624*4882a593Smuzhiyun }
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun /**
2627*4882a593Smuzhiyun  * drm_mode_std - convert standard mode info (width, height, refresh) into mode
2628*4882a593Smuzhiyun  * @connector: connector of for the EDID block
2629*4882a593Smuzhiyun  * @edid: EDID block to scan
2630*4882a593Smuzhiyun  * @t: standard timing params
2631*4882a593Smuzhiyun  *
2632*4882a593Smuzhiyun  * Take the standard timing params (in this case width, aspect, and refresh)
2633*4882a593Smuzhiyun  * and convert them into a real mode using CVT/GTF/DMT.
2634*4882a593Smuzhiyun  */
2635*4882a593Smuzhiyun static struct drm_display_mode *
drm_mode_std(struct drm_connector * connector,struct edid * edid,struct std_timing * t)2636*4882a593Smuzhiyun drm_mode_std(struct drm_connector *connector, struct edid *edid,
2637*4882a593Smuzhiyun 	     struct std_timing *t)
2638*4882a593Smuzhiyun {
2639*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
2640*4882a593Smuzhiyun 	struct drm_display_mode *m, *mode = NULL;
2641*4882a593Smuzhiyun 	int hsize, vsize;
2642*4882a593Smuzhiyun 	int vrefresh_rate;
2643*4882a593Smuzhiyun 	unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
2644*4882a593Smuzhiyun 		>> EDID_TIMING_ASPECT_SHIFT;
2645*4882a593Smuzhiyun 	unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
2646*4882a593Smuzhiyun 		>> EDID_TIMING_VFREQ_SHIFT;
2647*4882a593Smuzhiyun 	int timing_level = standard_timing_level(edid);
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun 	if (bad_std_timing(t->hsize, t->vfreq_aspect))
2650*4882a593Smuzhiyun 		return NULL;
2651*4882a593Smuzhiyun 
2652*4882a593Smuzhiyun 	/* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
2653*4882a593Smuzhiyun 	hsize = t->hsize * 8 + 248;
2654*4882a593Smuzhiyun 	/* vrefresh_rate = vfreq + 60 */
2655*4882a593Smuzhiyun 	vrefresh_rate = vfreq + 60;
2656*4882a593Smuzhiyun 	/* the vdisplay is calculated based on the aspect ratio */
2657*4882a593Smuzhiyun 	if (aspect_ratio == 0) {
2658*4882a593Smuzhiyun 		if (edid->revision < 3)
2659*4882a593Smuzhiyun 			vsize = hsize;
2660*4882a593Smuzhiyun 		else
2661*4882a593Smuzhiyun 			vsize = (hsize * 10) / 16;
2662*4882a593Smuzhiyun 	} else if (aspect_ratio == 1)
2663*4882a593Smuzhiyun 		vsize = (hsize * 3) / 4;
2664*4882a593Smuzhiyun 	else if (aspect_ratio == 2)
2665*4882a593Smuzhiyun 		vsize = (hsize * 4) / 5;
2666*4882a593Smuzhiyun 	else
2667*4882a593Smuzhiyun 		vsize = (hsize * 9) / 16;
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun 	/* HDTV hack, part 1 */
2670*4882a593Smuzhiyun 	if (vrefresh_rate == 60 &&
2671*4882a593Smuzhiyun 	    ((hsize == 1360 && vsize == 765) ||
2672*4882a593Smuzhiyun 	     (hsize == 1368 && vsize == 769))) {
2673*4882a593Smuzhiyun 		hsize = 1366;
2674*4882a593Smuzhiyun 		vsize = 768;
2675*4882a593Smuzhiyun 	}
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun 	/*
2678*4882a593Smuzhiyun 	 * If this connector already has a mode for this size and refresh
2679*4882a593Smuzhiyun 	 * rate (because it came from detailed or CVT info), use that
2680*4882a593Smuzhiyun 	 * instead.  This way we don't have to guess at interlace or
2681*4882a593Smuzhiyun 	 * reduced blanking.
2682*4882a593Smuzhiyun 	 */
2683*4882a593Smuzhiyun 	list_for_each_entry(m, &connector->probed_modes, head)
2684*4882a593Smuzhiyun 		if (m->hdisplay == hsize && m->vdisplay == vsize &&
2685*4882a593Smuzhiyun 		    drm_mode_vrefresh(m) == vrefresh_rate)
2686*4882a593Smuzhiyun 			return NULL;
2687*4882a593Smuzhiyun 
2688*4882a593Smuzhiyun 	/* HDTV hack, part 2 */
2689*4882a593Smuzhiyun 	if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2690*4882a593Smuzhiyun 		mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
2691*4882a593Smuzhiyun 				    false);
2692*4882a593Smuzhiyun 		if (!mode)
2693*4882a593Smuzhiyun 			return NULL;
2694*4882a593Smuzhiyun 		mode->hdisplay = 1366;
2695*4882a593Smuzhiyun 		mode->hsync_start = mode->hsync_start - 1;
2696*4882a593Smuzhiyun 		mode->hsync_end = mode->hsync_end - 1;
2697*4882a593Smuzhiyun 		return mode;
2698*4882a593Smuzhiyun 	}
2699*4882a593Smuzhiyun 
2700*4882a593Smuzhiyun 	/* check whether it can be found in default mode table */
2701*4882a593Smuzhiyun 	if (drm_monitor_supports_rb(edid)) {
2702*4882a593Smuzhiyun 		mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2703*4882a593Smuzhiyun 					 true);
2704*4882a593Smuzhiyun 		if (mode)
2705*4882a593Smuzhiyun 			return mode;
2706*4882a593Smuzhiyun 	}
2707*4882a593Smuzhiyun 	mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
2708*4882a593Smuzhiyun 	if (mode)
2709*4882a593Smuzhiyun 		return mode;
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun 	/* okay, generate it */
2712*4882a593Smuzhiyun 	switch (timing_level) {
2713*4882a593Smuzhiyun 	case LEVEL_DMT:
2714*4882a593Smuzhiyun 		break;
2715*4882a593Smuzhiyun 	case LEVEL_GTF:
2716*4882a593Smuzhiyun 		mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2717*4882a593Smuzhiyun 		break;
2718*4882a593Smuzhiyun 	case LEVEL_GTF2:
2719*4882a593Smuzhiyun 		/*
2720*4882a593Smuzhiyun 		 * This is potentially wrong if there's ever a monitor with
2721*4882a593Smuzhiyun 		 * more than one ranges section, each claiming a different
2722*4882a593Smuzhiyun 		 * secondary GTF curve.  Please don't do that.
2723*4882a593Smuzhiyun 		 */
2724*4882a593Smuzhiyun 		mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2725*4882a593Smuzhiyun 		if (!mode)
2726*4882a593Smuzhiyun 			return NULL;
2727*4882a593Smuzhiyun 		if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
2728*4882a593Smuzhiyun 			drm_mode_destroy(dev, mode);
2729*4882a593Smuzhiyun 			mode = drm_gtf_mode_complex(dev, hsize, vsize,
2730*4882a593Smuzhiyun 						    vrefresh_rate, 0, 0,
2731*4882a593Smuzhiyun 						    drm_gtf2_m(edid),
2732*4882a593Smuzhiyun 						    drm_gtf2_2c(edid),
2733*4882a593Smuzhiyun 						    drm_gtf2_k(edid),
2734*4882a593Smuzhiyun 						    drm_gtf2_2j(edid));
2735*4882a593Smuzhiyun 		}
2736*4882a593Smuzhiyun 		break;
2737*4882a593Smuzhiyun 	case LEVEL_CVT:
2738*4882a593Smuzhiyun 		mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2739*4882a593Smuzhiyun 				    false);
2740*4882a593Smuzhiyun 		break;
2741*4882a593Smuzhiyun 	}
2742*4882a593Smuzhiyun 	return mode;
2743*4882a593Smuzhiyun }
2744*4882a593Smuzhiyun 
2745*4882a593Smuzhiyun /*
2746*4882a593Smuzhiyun  * EDID is delightfully ambiguous about how interlaced modes are to be
2747*4882a593Smuzhiyun  * encoded.  Our internal representation is of frame height, but some
2748*4882a593Smuzhiyun  * HDTV detailed timings are encoded as field height.
2749*4882a593Smuzhiyun  *
2750*4882a593Smuzhiyun  * The format list here is from CEA, in frame size.  Technically we
2751*4882a593Smuzhiyun  * should be checking refresh rate too.  Whatever.
2752*4882a593Smuzhiyun  */
2753*4882a593Smuzhiyun static void
drm_mode_do_interlace_quirk(struct drm_display_mode * mode,struct detailed_pixel_timing * pt)2754*4882a593Smuzhiyun drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2755*4882a593Smuzhiyun 			    struct detailed_pixel_timing *pt)
2756*4882a593Smuzhiyun {
2757*4882a593Smuzhiyun 	int i;
2758*4882a593Smuzhiyun 	static const struct {
2759*4882a593Smuzhiyun 		int w, h;
2760*4882a593Smuzhiyun 	} cea_interlaced[] = {
2761*4882a593Smuzhiyun 		{ 1920, 1080 },
2762*4882a593Smuzhiyun 		{  720,  480 },
2763*4882a593Smuzhiyun 		{ 1440,  480 },
2764*4882a593Smuzhiyun 		{ 2880,  480 },
2765*4882a593Smuzhiyun 		{  720,  576 },
2766*4882a593Smuzhiyun 		{ 1440,  576 },
2767*4882a593Smuzhiyun 		{ 2880,  576 },
2768*4882a593Smuzhiyun 	};
2769*4882a593Smuzhiyun 
2770*4882a593Smuzhiyun 	if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2771*4882a593Smuzhiyun 		return;
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
2774*4882a593Smuzhiyun 		if ((mode->hdisplay == cea_interlaced[i].w) &&
2775*4882a593Smuzhiyun 		    (mode->vdisplay == cea_interlaced[i].h / 2)) {
2776*4882a593Smuzhiyun 			mode->vdisplay *= 2;
2777*4882a593Smuzhiyun 			mode->vsync_start *= 2;
2778*4882a593Smuzhiyun 			mode->vsync_end *= 2;
2779*4882a593Smuzhiyun 			mode->vtotal *= 2;
2780*4882a593Smuzhiyun 			mode->vtotal |= 1;
2781*4882a593Smuzhiyun 		}
2782*4882a593Smuzhiyun 	}
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 	mode->flags |= DRM_MODE_FLAG_INTERLACE;
2785*4882a593Smuzhiyun }
2786*4882a593Smuzhiyun 
2787*4882a593Smuzhiyun /**
2788*4882a593Smuzhiyun  * drm_mode_detailed - create a new mode from an EDID detailed timing section
2789*4882a593Smuzhiyun  * @dev: DRM device (needed to create new mode)
2790*4882a593Smuzhiyun  * @edid: EDID block
2791*4882a593Smuzhiyun  * @timing: EDID detailed timing info
2792*4882a593Smuzhiyun  * @quirks: quirks to apply
2793*4882a593Smuzhiyun  *
2794*4882a593Smuzhiyun  * An EDID detailed timing block contains enough info for us to create and
2795*4882a593Smuzhiyun  * return a new struct drm_display_mode.
2796*4882a593Smuzhiyun  */
drm_mode_detailed(struct drm_device * dev,struct edid * edid,struct detailed_timing * timing,u32 quirks)2797*4882a593Smuzhiyun static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2798*4882a593Smuzhiyun 						  struct edid *edid,
2799*4882a593Smuzhiyun 						  struct detailed_timing *timing,
2800*4882a593Smuzhiyun 						  u32 quirks)
2801*4882a593Smuzhiyun {
2802*4882a593Smuzhiyun 	struct drm_display_mode *mode;
2803*4882a593Smuzhiyun 	struct detailed_pixel_timing *pt = &timing->data.pixel_data;
2804*4882a593Smuzhiyun 	unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2805*4882a593Smuzhiyun 	unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2806*4882a593Smuzhiyun 	unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2807*4882a593Smuzhiyun 	unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
2808*4882a593Smuzhiyun 	unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2809*4882a593Smuzhiyun 	unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
2810*4882a593Smuzhiyun 	unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
2811*4882a593Smuzhiyun 	unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
2812*4882a593Smuzhiyun 
2813*4882a593Smuzhiyun 	/* ignore tiny modes */
2814*4882a593Smuzhiyun 	if (hactive < 64 || vactive < 64)
2815*4882a593Smuzhiyun 		return NULL;
2816*4882a593Smuzhiyun 
2817*4882a593Smuzhiyun 	if (pt->misc & DRM_EDID_PT_STEREO) {
2818*4882a593Smuzhiyun 		DRM_DEBUG_KMS("stereo mode not supported\n");
2819*4882a593Smuzhiyun 		return NULL;
2820*4882a593Smuzhiyun 	}
2821*4882a593Smuzhiyun 	if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
2822*4882a593Smuzhiyun 		DRM_DEBUG_KMS("composite sync not supported\n");
2823*4882a593Smuzhiyun 	}
2824*4882a593Smuzhiyun 
2825*4882a593Smuzhiyun 	/* it is incorrect if hsync/vsync width is zero */
2826*4882a593Smuzhiyun 	if (!hsync_pulse_width || !vsync_pulse_width) {
2827*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Incorrect Detailed timing. "
2828*4882a593Smuzhiyun 				"Wrong Hsync/Vsync pulse width\n");
2829*4882a593Smuzhiyun 		return NULL;
2830*4882a593Smuzhiyun 	}
2831*4882a593Smuzhiyun 
2832*4882a593Smuzhiyun 	if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2833*4882a593Smuzhiyun 		mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2834*4882a593Smuzhiyun 		if (!mode)
2835*4882a593Smuzhiyun 			return NULL;
2836*4882a593Smuzhiyun 
2837*4882a593Smuzhiyun 		goto set_size;
2838*4882a593Smuzhiyun 	}
2839*4882a593Smuzhiyun 
2840*4882a593Smuzhiyun 	mode = drm_mode_create(dev);
2841*4882a593Smuzhiyun 	if (!mode)
2842*4882a593Smuzhiyun 		return NULL;
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun 	if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
2845*4882a593Smuzhiyun 		timing->pixel_clock = cpu_to_le16(1088);
2846*4882a593Smuzhiyun 
2847*4882a593Smuzhiyun 	mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
2848*4882a593Smuzhiyun 
2849*4882a593Smuzhiyun 	mode->hdisplay = hactive;
2850*4882a593Smuzhiyun 	mode->hsync_start = mode->hdisplay + hsync_offset;
2851*4882a593Smuzhiyun 	mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2852*4882a593Smuzhiyun 	mode->htotal = mode->hdisplay + hblank;
2853*4882a593Smuzhiyun 
2854*4882a593Smuzhiyun 	mode->vdisplay = vactive;
2855*4882a593Smuzhiyun 	mode->vsync_start = mode->vdisplay + vsync_offset;
2856*4882a593Smuzhiyun 	mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2857*4882a593Smuzhiyun 	mode->vtotal = mode->vdisplay + vblank;
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun 	/* Some EDIDs have bogus h/vtotal values */
2860*4882a593Smuzhiyun 	if (mode->hsync_end > mode->htotal)
2861*4882a593Smuzhiyun 		mode->htotal = mode->hsync_end + 1;
2862*4882a593Smuzhiyun 	if (mode->vsync_end > mode->vtotal)
2863*4882a593Smuzhiyun 		mode->vtotal = mode->vsync_end + 1;
2864*4882a593Smuzhiyun 
2865*4882a593Smuzhiyun 	drm_mode_do_interlace_quirk(mode, pt);
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun 	if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
2868*4882a593Smuzhiyun 		pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
2869*4882a593Smuzhiyun 	}
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun 	mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2872*4882a593Smuzhiyun 		DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2873*4882a593Smuzhiyun 	mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2874*4882a593Smuzhiyun 		DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
2875*4882a593Smuzhiyun 
2876*4882a593Smuzhiyun set_size:
2877*4882a593Smuzhiyun 	mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2878*4882a593Smuzhiyun 	mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun 	if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2881*4882a593Smuzhiyun 		mode->width_mm *= 10;
2882*4882a593Smuzhiyun 		mode->height_mm *= 10;
2883*4882a593Smuzhiyun 	}
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun 	if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2886*4882a593Smuzhiyun 		mode->width_mm = edid->width_cm * 10;
2887*4882a593Smuzhiyun 		mode->height_mm = edid->height_cm * 10;
2888*4882a593Smuzhiyun 	}
2889*4882a593Smuzhiyun 
2890*4882a593Smuzhiyun 	mode->type = DRM_MODE_TYPE_DRIVER;
2891*4882a593Smuzhiyun 	drm_mode_set_name(mode);
2892*4882a593Smuzhiyun 
2893*4882a593Smuzhiyun 	return mode;
2894*4882a593Smuzhiyun }
2895*4882a593Smuzhiyun 
2896*4882a593Smuzhiyun static bool
mode_in_hsync_range(const struct drm_display_mode * mode,struct edid * edid,u8 * t)2897*4882a593Smuzhiyun mode_in_hsync_range(const struct drm_display_mode *mode,
2898*4882a593Smuzhiyun 		    struct edid *edid, u8 *t)
2899*4882a593Smuzhiyun {
2900*4882a593Smuzhiyun 	int hsync, hmin, hmax;
2901*4882a593Smuzhiyun 
2902*4882a593Smuzhiyun 	hmin = t[7];
2903*4882a593Smuzhiyun 	if (edid->revision >= 4)
2904*4882a593Smuzhiyun 	    hmin += ((t[4] & 0x04) ? 255 : 0);
2905*4882a593Smuzhiyun 	hmax = t[8];
2906*4882a593Smuzhiyun 	if (edid->revision >= 4)
2907*4882a593Smuzhiyun 	    hmax += ((t[4] & 0x08) ? 255 : 0);
2908*4882a593Smuzhiyun 	hsync = drm_mode_hsync(mode);
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun 	return (hsync <= hmax && hsync >= hmin);
2911*4882a593Smuzhiyun }
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun static bool
mode_in_vsync_range(const struct drm_display_mode * mode,struct edid * edid,u8 * t)2914*4882a593Smuzhiyun mode_in_vsync_range(const struct drm_display_mode *mode,
2915*4882a593Smuzhiyun 		    struct edid *edid, u8 *t)
2916*4882a593Smuzhiyun {
2917*4882a593Smuzhiyun 	int vsync, vmin, vmax;
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun 	vmin = t[5];
2920*4882a593Smuzhiyun 	if (edid->revision >= 4)
2921*4882a593Smuzhiyun 	    vmin += ((t[4] & 0x01) ? 255 : 0);
2922*4882a593Smuzhiyun 	vmax = t[6];
2923*4882a593Smuzhiyun 	if (edid->revision >= 4)
2924*4882a593Smuzhiyun 	    vmax += ((t[4] & 0x02) ? 255 : 0);
2925*4882a593Smuzhiyun 	vsync = drm_mode_vrefresh(mode);
2926*4882a593Smuzhiyun 
2927*4882a593Smuzhiyun 	return (vsync <= vmax && vsync >= vmin);
2928*4882a593Smuzhiyun }
2929*4882a593Smuzhiyun 
2930*4882a593Smuzhiyun static u32
range_pixel_clock(struct edid * edid,u8 * t)2931*4882a593Smuzhiyun range_pixel_clock(struct edid *edid, u8 *t)
2932*4882a593Smuzhiyun {
2933*4882a593Smuzhiyun 	/* unspecified */
2934*4882a593Smuzhiyun 	if (t[9] == 0 || t[9] == 255)
2935*4882a593Smuzhiyun 		return 0;
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun 	/* 1.4 with CVT support gives us real precision, yay */
2938*4882a593Smuzhiyun 	if (edid->revision >= 4 && t[10] == 0x04)
2939*4882a593Smuzhiyun 		return (t[9] * 10000) - ((t[12] >> 2) * 250);
2940*4882a593Smuzhiyun 
2941*4882a593Smuzhiyun 	/* 1.3 is pathetic, so fuzz up a bit */
2942*4882a593Smuzhiyun 	return t[9] * 10000 + 5001;
2943*4882a593Smuzhiyun }
2944*4882a593Smuzhiyun 
2945*4882a593Smuzhiyun static bool
mode_in_range(const struct drm_display_mode * mode,struct edid * edid,struct detailed_timing * timing)2946*4882a593Smuzhiyun mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
2947*4882a593Smuzhiyun 	      struct detailed_timing *timing)
2948*4882a593Smuzhiyun {
2949*4882a593Smuzhiyun 	u32 max_clock;
2950*4882a593Smuzhiyun 	u8 *t = (u8 *)timing;
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 	if (!mode_in_hsync_range(mode, edid, t))
2953*4882a593Smuzhiyun 		return false;
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun 	if (!mode_in_vsync_range(mode, edid, t))
2956*4882a593Smuzhiyun 		return false;
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun 	if ((max_clock = range_pixel_clock(edid, t)))
2959*4882a593Smuzhiyun 		if (mode->clock > max_clock)
2960*4882a593Smuzhiyun 			return false;
2961*4882a593Smuzhiyun 
2962*4882a593Smuzhiyun 	/* 1.4 max horizontal check */
2963*4882a593Smuzhiyun 	if (edid->revision >= 4 && t[10] == 0x04)
2964*4882a593Smuzhiyun 		if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2965*4882a593Smuzhiyun 			return false;
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun 	if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2968*4882a593Smuzhiyun 		return false;
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun 	return true;
2971*4882a593Smuzhiyun }
2972*4882a593Smuzhiyun 
valid_inferred_mode(const struct drm_connector * connector,const struct drm_display_mode * mode)2973*4882a593Smuzhiyun static bool valid_inferred_mode(const struct drm_connector *connector,
2974*4882a593Smuzhiyun 				const struct drm_display_mode *mode)
2975*4882a593Smuzhiyun {
2976*4882a593Smuzhiyun 	const struct drm_display_mode *m;
2977*4882a593Smuzhiyun 	bool ok = false;
2978*4882a593Smuzhiyun 
2979*4882a593Smuzhiyun 	list_for_each_entry(m, &connector->probed_modes, head) {
2980*4882a593Smuzhiyun 		if (mode->hdisplay == m->hdisplay &&
2981*4882a593Smuzhiyun 		    mode->vdisplay == m->vdisplay &&
2982*4882a593Smuzhiyun 		    drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2983*4882a593Smuzhiyun 			return false; /* duplicated */
2984*4882a593Smuzhiyun 		if (mode->hdisplay <= m->hdisplay &&
2985*4882a593Smuzhiyun 		    mode->vdisplay <= m->vdisplay)
2986*4882a593Smuzhiyun 			ok = true;
2987*4882a593Smuzhiyun 	}
2988*4882a593Smuzhiyun 	return ok;
2989*4882a593Smuzhiyun }
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun static int
drm_dmt_modes_for_range(struct drm_connector * connector,struct edid * edid,struct detailed_timing * timing)2992*4882a593Smuzhiyun drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2993*4882a593Smuzhiyun 			struct detailed_timing *timing)
2994*4882a593Smuzhiyun {
2995*4882a593Smuzhiyun 	int i, modes = 0;
2996*4882a593Smuzhiyun 	struct drm_display_mode *newmode;
2997*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
2998*4882a593Smuzhiyun 
2999*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
3000*4882a593Smuzhiyun 		if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
3001*4882a593Smuzhiyun 		    valid_inferred_mode(connector, drm_dmt_modes + i)) {
3002*4882a593Smuzhiyun 			newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
3003*4882a593Smuzhiyun 			if (newmode) {
3004*4882a593Smuzhiyun 				drm_mode_probed_add(connector, newmode);
3005*4882a593Smuzhiyun 				modes++;
3006*4882a593Smuzhiyun 			}
3007*4882a593Smuzhiyun 		}
3008*4882a593Smuzhiyun 	}
3009*4882a593Smuzhiyun 
3010*4882a593Smuzhiyun 	return modes;
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun 
3013*4882a593Smuzhiyun /* fix up 1366x768 mode from 1368x768;
3014*4882a593Smuzhiyun  * GFT/CVT can't express 1366 width which isn't dividable by 8
3015*4882a593Smuzhiyun  */
drm_mode_fixup_1366x768(struct drm_display_mode * mode)3016*4882a593Smuzhiyun void drm_mode_fixup_1366x768(struct drm_display_mode *mode)
3017*4882a593Smuzhiyun {
3018*4882a593Smuzhiyun 	if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
3019*4882a593Smuzhiyun 		mode->hdisplay = 1366;
3020*4882a593Smuzhiyun 		mode->hsync_start--;
3021*4882a593Smuzhiyun 		mode->hsync_end--;
3022*4882a593Smuzhiyun 		drm_mode_set_name(mode);
3023*4882a593Smuzhiyun 	}
3024*4882a593Smuzhiyun }
3025*4882a593Smuzhiyun 
3026*4882a593Smuzhiyun static int
drm_gtf_modes_for_range(struct drm_connector * connector,struct edid * edid,struct detailed_timing * timing)3027*4882a593Smuzhiyun drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
3028*4882a593Smuzhiyun 			struct detailed_timing *timing)
3029*4882a593Smuzhiyun {
3030*4882a593Smuzhiyun 	int i, modes = 0;
3031*4882a593Smuzhiyun 	struct drm_display_mode *newmode;
3032*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
3033*4882a593Smuzhiyun 
3034*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
3035*4882a593Smuzhiyun 		const struct minimode *m = &extra_modes[i];
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 		newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
3038*4882a593Smuzhiyun 		if (!newmode)
3039*4882a593Smuzhiyun 			return modes;
3040*4882a593Smuzhiyun 
3041*4882a593Smuzhiyun 		drm_mode_fixup_1366x768(newmode);
3042*4882a593Smuzhiyun 		if (!mode_in_range(newmode, edid, timing) ||
3043*4882a593Smuzhiyun 		    !valid_inferred_mode(connector, newmode)) {
3044*4882a593Smuzhiyun 			drm_mode_destroy(dev, newmode);
3045*4882a593Smuzhiyun 			continue;
3046*4882a593Smuzhiyun 		}
3047*4882a593Smuzhiyun 
3048*4882a593Smuzhiyun 		drm_mode_probed_add(connector, newmode);
3049*4882a593Smuzhiyun 		modes++;
3050*4882a593Smuzhiyun 	}
3051*4882a593Smuzhiyun 
3052*4882a593Smuzhiyun 	return modes;
3053*4882a593Smuzhiyun }
3054*4882a593Smuzhiyun 
3055*4882a593Smuzhiyun static int
drm_cvt_modes_for_range(struct drm_connector * connector,struct edid * edid,struct detailed_timing * timing)3056*4882a593Smuzhiyun drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
3057*4882a593Smuzhiyun 			struct detailed_timing *timing)
3058*4882a593Smuzhiyun {
3059*4882a593Smuzhiyun 	int i, modes = 0;
3060*4882a593Smuzhiyun 	struct drm_display_mode *newmode;
3061*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
3062*4882a593Smuzhiyun 	bool rb = drm_monitor_supports_rb(edid);
3063*4882a593Smuzhiyun 
3064*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
3065*4882a593Smuzhiyun 		const struct minimode *m = &extra_modes[i];
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun 		newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
3068*4882a593Smuzhiyun 		if (!newmode)
3069*4882a593Smuzhiyun 			return modes;
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun 		drm_mode_fixup_1366x768(newmode);
3072*4882a593Smuzhiyun 		if (!mode_in_range(newmode, edid, timing) ||
3073*4882a593Smuzhiyun 		    !valid_inferred_mode(connector, newmode)) {
3074*4882a593Smuzhiyun 			drm_mode_destroy(dev, newmode);
3075*4882a593Smuzhiyun 			continue;
3076*4882a593Smuzhiyun 		}
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun 		drm_mode_probed_add(connector, newmode);
3079*4882a593Smuzhiyun 		modes++;
3080*4882a593Smuzhiyun 	}
3081*4882a593Smuzhiyun 
3082*4882a593Smuzhiyun 	return modes;
3083*4882a593Smuzhiyun }
3084*4882a593Smuzhiyun 
3085*4882a593Smuzhiyun static void
do_inferred_modes(struct detailed_timing * timing,void * c)3086*4882a593Smuzhiyun do_inferred_modes(struct detailed_timing *timing, void *c)
3087*4882a593Smuzhiyun {
3088*4882a593Smuzhiyun 	struct detailed_mode_closure *closure = c;
3089*4882a593Smuzhiyun 	struct detailed_non_pixel *data = &timing->data.other_data;
3090*4882a593Smuzhiyun 	struct detailed_data_monitor_range *range = &data->data.range;
3091*4882a593Smuzhiyun 
3092*4882a593Smuzhiyun 	if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_MONITOR_RANGE))
3093*4882a593Smuzhiyun 		return;
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun 	closure->modes += drm_dmt_modes_for_range(closure->connector,
3096*4882a593Smuzhiyun 						  closure->edid,
3097*4882a593Smuzhiyun 						  timing);
3098*4882a593Smuzhiyun 
3099*4882a593Smuzhiyun 	if (!version_greater(closure->edid, 1, 1))
3100*4882a593Smuzhiyun 		return; /* GTF not defined yet */
3101*4882a593Smuzhiyun 
3102*4882a593Smuzhiyun 	switch (range->flags) {
3103*4882a593Smuzhiyun 	case 0x02: /* secondary gtf, XXX could do more */
3104*4882a593Smuzhiyun 	case 0x00: /* default gtf */
3105*4882a593Smuzhiyun 		closure->modes += drm_gtf_modes_for_range(closure->connector,
3106*4882a593Smuzhiyun 							  closure->edid,
3107*4882a593Smuzhiyun 							  timing);
3108*4882a593Smuzhiyun 		break;
3109*4882a593Smuzhiyun 	case 0x04: /* cvt, only in 1.4+ */
3110*4882a593Smuzhiyun 		if (!version_greater(closure->edid, 1, 3))
3111*4882a593Smuzhiyun 			break;
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun 		closure->modes += drm_cvt_modes_for_range(closure->connector,
3114*4882a593Smuzhiyun 							  closure->edid,
3115*4882a593Smuzhiyun 							  timing);
3116*4882a593Smuzhiyun 		break;
3117*4882a593Smuzhiyun 	case 0x01: /* just the ranges, no formula */
3118*4882a593Smuzhiyun 	default:
3119*4882a593Smuzhiyun 		break;
3120*4882a593Smuzhiyun 	}
3121*4882a593Smuzhiyun }
3122*4882a593Smuzhiyun 
3123*4882a593Smuzhiyun static int
add_inferred_modes(struct drm_connector * connector,struct edid * edid)3124*4882a593Smuzhiyun add_inferred_modes(struct drm_connector *connector, struct edid *edid)
3125*4882a593Smuzhiyun {
3126*4882a593Smuzhiyun 	struct detailed_mode_closure closure = {
3127*4882a593Smuzhiyun 		.connector = connector,
3128*4882a593Smuzhiyun 		.edid = edid,
3129*4882a593Smuzhiyun 	};
3130*4882a593Smuzhiyun 
3131*4882a593Smuzhiyun 	if (version_greater(edid, 1, 0))
3132*4882a593Smuzhiyun 		drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
3133*4882a593Smuzhiyun 					    &closure);
3134*4882a593Smuzhiyun 
3135*4882a593Smuzhiyun 	return closure.modes;
3136*4882a593Smuzhiyun }
3137*4882a593Smuzhiyun 
3138*4882a593Smuzhiyun static int
drm_est3_modes(struct drm_connector * connector,struct detailed_timing * timing)3139*4882a593Smuzhiyun drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
3140*4882a593Smuzhiyun {
3141*4882a593Smuzhiyun 	int i, j, m, modes = 0;
3142*4882a593Smuzhiyun 	struct drm_display_mode *mode;
3143*4882a593Smuzhiyun 	u8 *est = ((u8 *)timing) + 6;
3144*4882a593Smuzhiyun 
3145*4882a593Smuzhiyun 	for (i = 0; i < 6; i++) {
3146*4882a593Smuzhiyun 		for (j = 7; j >= 0; j--) {
3147*4882a593Smuzhiyun 			m = (i * 8) + (7 - j);
3148*4882a593Smuzhiyun 			if (m >= ARRAY_SIZE(est3_modes))
3149*4882a593Smuzhiyun 				break;
3150*4882a593Smuzhiyun 			if (est[i] & (1 << j)) {
3151*4882a593Smuzhiyun 				mode = drm_mode_find_dmt(connector->dev,
3152*4882a593Smuzhiyun 							 est3_modes[m].w,
3153*4882a593Smuzhiyun 							 est3_modes[m].h,
3154*4882a593Smuzhiyun 							 est3_modes[m].r,
3155*4882a593Smuzhiyun 							 est3_modes[m].rb);
3156*4882a593Smuzhiyun 				if (mode) {
3157*4882a593Smuzhiyun 					drm_mode_probed_add(connector, mode);
3158*4882a593Smuzhiyun 					modes++;
3159*4882a593Smuzhiyun 				}
3160*4882a593Smuzhiyun 			}
3161*4882a593Smuzhiyun 		}
3162*4882a593Smuzhiyun 	}
3163*4882a593Smuzhiyun 
3164*4882a593Smuzhiyun 	return modes;
3165*4882a593Smuzhiyun }
3166*4882a593Smuzhiyun 
3167*4882a593Smuzhiyun static void
do_established_modes(struct detailed_timing * timing,void * c)3168*4882a593Smuzhiyun do_established_modes(struct detailed_timing *timing, void *c)
3169*4882a593Smuzhiyun {
3170*4882a593Smuzhiyun 	struct detailed_mode_closure *closure = c;
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun 	if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_EST_TIMINGS))
3173*4882a593Smuzhiyun 		return;
3174*4882a593Smuzhiyun 
3175*4882a593Smuzhiyun 	closure->modes += drm_est3_modes(closure->connector, timing);
3176*4882a593Smuzhiyun }
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun /**
3179*4882a593Smuzhiyun  * add_established_modes - get est. modes from EDID and add them
3180*4882a593Smuzhiyun  * @connector: connector to add mode(s) to
3181*4882a593Smuzhiyun  * @edid: EDID block to scan
3182*4882a593Smuzhiyun  *
3183*4882a593Smuzhiyun  * Each EDID block contains a bitmap of the supported "established modes" list
3184*4882a593Smuzhiyun  * (defined above).  Tease them out and add them to the global modes list.
3185*4882a593Smuzhiyun  */
3186*4882a593Smuzhiyun static int
add_established_modes(struct drm_connector * connector,struct edid * edid)3187*4882a593Smuzhiyun add_established_modes(struct drm_connector *connector, struct edid *edid)
3188*4882a593Smuzhiyun {
3189*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
3190*4882a593Smuzhiyun 	unsigned long est_bits = edid->established_timings.t1 |
3191*4882a593Smuzhiyun 		(edid->established_timings.t2 << 8) |
3192*4882a593Smuzhiyun 		((edid->established_timings.mfg_rsvd & 0x80) << 9);
3193*4882a593Smuzhiyun 	int i, modes = 0;
3194*4882a593Smuzhiyun 	struct detailed_mode_closure closure = {
3195*4882a593Smuzhiyun 		.connector = connector,
3196*4882a593Smuzhiyun 		.edid = edid,
3197*4882a593Smuzhiyun 	};
3198*4882a593Smuzhiyun 
3199*4882a593Smuzhiyun 	for (i = 0; i <= EDID_EST_TIMINGS; i++) {
3200*4882a593Smuzhiyun 		if (est_bits & (1<<i)) {
3201*4882a593Smuzhiyun 			struct drm_display_mode *newmode;
3202*4882a593Smuzhiyun 
3203*4882a593Smuzhiyun 			newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
3204*4882a593Smuzhiyun 			if (newmode) {
3205*4882a593Smuzhiyun 				drm_mode_probed_add(connector, newmode);
3206*4882a593Smuzhiyun 				modes++;
3207*4882a593Smuzhiyun 			}
3208*4882a593Smuzhiyun 		}
3209*4882a593Smuzhiyun 	}
3210*4882a593Smuzhiyun 
3211*4882a593Smuzhiyun 	if (version_greater(edid, 1, 0))
3212*4882a593Smuzhiyun 		    drm_for_each_detailed_block((u8 *)edid,
3213*4882a593Smuzhiyun 						do_established_modes, &closure);
3214*4882a593Smuzhiyun 
3215*4882a593Smuzhiyun 	return modes + closure.modes;
3216*4882a593Smuzhiyun }
3217*4882a593Smuzhiyun 
3218*4882a593Smuzhiyun static void
do_standard_modes(struct detailed_timing * timing,void * c)3219*4882a593Smuzhiyun do_standard_modes(struct detailed_timing *timing, void *c)
3220*4882a593Smuzhiyun {
3221*4882a593Smuzhiyun 	struct detailed_mode_closure *closure = c;
3222*4882a593Smuzhiyun 	struct detailed_non_pixel *data = &timing->data.other_data;
3223*4882a593Smuzhiyun 	struct drm_connector *connector = closure->connector;
3224*4882a593Smuzhiyun 	struct edid *edid = closure->edid;
3225*4882a593Smuzhiyun 	int i;
3226*4882a593Smuzhiyun 
3227*4882a593Smuzhiyun 	if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_STD_MODES))
3228*4882a593Smuzhiyun 		return;
3229*4882a593Smuzhiyun 
3230*4882a593Smuzhiyun 	for (i = 0; i < 6; i++) {
3231*4882a593Smuzhiyun 		struct std_timing *std = &data->data.timings[i];
3232*4882a593Smuzhiyun 		struct drm_display_mode *newmode;
3233*4882a593Smuzhiyun 
3234*4882a593Smuzhiyun 		newmode = drm_mode_std(connector, edid, std);
3235*4882a593Smuzhiyun 		if (newmode) {
3236*4882a593Smuzhiyun 			drm_mode_probed_add(connector, newmode);
3237*4882a593Smuzhiyun 			closure->modes++;
3238*4882a593Smuzhiyun 		}
3239*4882a593Smuzhiyun 	}
3240*4882a593Smuzhiyun }
3241*4882a593Smuzhiyun 
3242*4882a593Smuzhiyun /**
3243*4882a593Smuzhiyun  * add_standard_modes - get std. modes from EDID and add them
3244*4882a593Smuzhiyun  * @connector: connector to add mode(s) to
3245*4882a593Smuzhiyun  * @edid: EDID block to scan
3246*4882a593Smuzhiyun  *
3247*4882a593Smuzhiyun  * Standard modes can be calculated using the appropriate standard (DMT,
3248*4882a593Smuzhiyun  * GTF or CVT. Grab them from @edid and add them to the list.
3249*4882a593Smuzhiyun  */
3250*4882a593Smuzhiyun static int
add_standard_modes(struct drm_connector * connector,struct edid * edid)3251*4882a593Smuzhiyun add_standard_modes(struct drm_connector *connector, struct edid *edid)
3252*4882a593Smuzhiyun {
3253*4882a593Smuzhiyun 	int i, modes = 0;
3254*4882a593Smuzhiyun 	struct detailed_mode_closure closure = {
3255*4882a593Smuzhiyun 		.connector = connector,
3256*4882a593Smuzhiyun 		.edid = edid,
3257*4882a593Smuzhiyun 	};
3258*4882a593Smuzhiyun 
3259*4882a593Smuzhiyun 	for (i = 0; i < EDID_STD_TIMINGS; i++) {
3260*4882a593Smuzhiyun 		struct drm_display_mode *newmode;
3261*4882a593Smuzhiyun 
3262*4882a593Smuzhiyun 		newmode = drm_mode_std(connector, edid,
3263*4882a593Smuzhiyun 				       &edid->standard_timings[i]);
3264*4882a593Smuzhiyun 		if (newmode) {
3265*4882a593Smuzhiyun 			drm_mode_probed_add(connector, newmode);
3266*4882a593Smuzhiyun 			modes++;
3267*4882a593Smuzhiyun 		}
3268*4882a593Smuzhiyun 	}
3269*4882a593Smuzhiyun 
3270*4882a593Smuzhiyun 	if (version_greater(edid, 1, 0))
3271*4882a593Smuzhiyun 		drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
3272*4882a593Smuzhiyun 					    &closure);
3273*4882a593Smuzhiyun 
3274*4882a593Smuzhiyun 	/* XXX should also look for standard codes in VTB blocks */
3275*4882a593Smuzhiyun 
3276*4882a593Smuzhiyun 	return modes + closure.modes;
3277*4882a593Smuzhiyun }
3278*4882a593Smuzhiyun 
drm_cvt_modes(struct drm_connector * connector,struct detailed_timing * timing)3279*4882a593Smuzhiyun static int drm_cvt_modes(struct drm_connector *connector,
3280*4882a593Smuzhiyun 			 struct detailed_timing *timing)
3281*4882a593Smuzhiyun {
3282*4882a593Smuzhiyun 	int i, j, modes = 0;
3283*4882a593Smuzhiyun 	struct drm_display_mode *newmode;
3284*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
3285*4882a593Smuzhiyun 	struct cvt_timing *cvt;
3286*4882a593Smuzhiyun 	const int rates[] = { 60, 85, 75, 60, 50 };
3287*4882a593Smuzhiyun 	const u8 empty[3] = { 0, 0, 0 };
3288*4882a593Smuzhiyun 
3289*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
3290*4882a593Smuzhiyun 		int width, height;
3291*4882a593Smuzhiyun 
3292*4882a593Smuzhiyun 		cvt = &(timing->data.other_data.data.cvt[i]);
3293*4882a593Smuzhiyun 
3294*4882a593Smuzhiyun 		if (!memcmp(cvt->code, empty, 3))
3295*4882a593Smuzhiyun 			continue;
3296*4882a593Smuzhiyun 
3297*4882a593Smuzhiyun 		height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
3298*4882a593Smuzhiyun 		switch (cvt->code[1] & 0x0c) {
3299*4882a593Smuzhiyun 		/* default - because compiler doesn't see that we've enumerated all cases */
3300*4882a593Smuzhiyun 		default:
3301*4882a593Smuzhiyun 		case 0x00:
3302*4882a593Smuzhiyun 			width = height * 4 / 3;
3303*4882a593Smuzhiyun 			break;
3304*4882a593Smuzhiyun 		case 0x04:
3305*4882a593Smuzhiyun 			width = height * 16 / 9;
3306*4882a593Smuzhiyun 			break;
3307*4882a593Smuzhiyun 		case 0x08:
3308*4882a593Smuzhiyun 			width = height * 16 / 10;
3309*4882a593Smuzhiyun 			break;
3310*4882a593Smuzhiyun 		case 0x0c:
3311*4882a593Smuzhiyun 			width = height * 15 / 9;
3312*4882a593Smuzhiyun 			break;
3313*4882a593Smuzhiyun 		}
3314*4882a593Smuzhiyun 
3315*4882a593Smuzhiyun 		for (j = 1; j < 5; j++) {
3316*4882a593Smuzhiyun 			if (cvt->code[2] & (1 << j)) {
3317*4882a593Smuzhiyun 				newmode = drm_cvt_mode(dev, width, height,
3318*4882a593Smuzhiyun 						       rates[j], j == 0,
3319*4882a593Smuzhiyun 						       false, false);
3320*4882a593Smuzhiyun 				if (newmode) {
3321*4882a593Smuzhiyun 					drm_mode_probed_add(connector, newmode);
3322*4882a593Smuzhiyun 					modes++;
3323*4882a593Smuzhiyun 				}
3324*4882a593Smuzhiyun 			}
3325*4882a593Smuzhiyun 		}
3326*4882a593Smuzhiyun 	}
3327*4882a593Smuzhiyun 
3328*4882a593Smuzhiyun 	return modes;
3329*4882a593Smuzhiyun }
3330*4882a593Smuzhiyun 
3331*4882a593Smuzhiyun static void
do_cvt_mode(struct detailed_timing * timing,void * c)3332*4882a593Smuzhiyun do_cvt_mode(struct detailed_timing *timing, void *c)
3333*4882a593Smuzhiyun {
3334*4882a593Smuzhiyun 	struct detailed_mode_closure *closure = c;
3335*4882a593Smuzhiyun 
3336*4882a593Smuzhiyun 	if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_CVT_3BYTE))
3337*4882a593Smuzhiyun 		return;
3338*4882a593Smuzhiyun 
3339*4882a593Smuzhiyun 	closure->modes += drm_cvt_modes(closure->connector, timing);
3340*4882a593Smuzhiyun }
3341*4882a593Smuzhiyun 
3342*4882a593Smuzhiyun static int
add_cvt_modes(struct drm_connector * connector,struct edid * edid)3343*4882a593Smuzhiyun add_cvt_modes(struct drm_connector *connector, struct edid *edid)
3344*4882a593Smuzhiyun {
3345*4882a593Smuzhiyun 	struct detailed_mode_closure closure = {
3346*4882a593Smuzhiyun 		.connector = connector,
3347*4882a593Smuzhiyun 		.edid = edid,
3348*4882a593Smuzhiyun 	};
3349*4882a593Smuzhiyun 
3350*4882a593Smuzhiyun 	if (version_greater(edid, 1, 2))
3351*4882a593Smuzhiyun 		drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
3352*4882a593Smuzhiyun 
3353*4882a593Smuzhiyun 	/* XXX should also look for CVT codes in VTB blocks */
3354*4882a593Smuzhiyun 
3355*4882a593Smuzhiyun 	return closure.modes;
3356*4882a593Smuzhiyun }
3357*4882a593Smuzhiyun 
3358*4882a593Smuzhiyun static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
3359*4882a593Smuzhiyun 
3360*4882a593Smuzhiyun static void
do_detailed_mode(struct detailed_timing * timing,void * c)3361*4882a593Smuzhiyun do_detailed_mode(struct detailed_timing *timing, void *c)
3362*4882a593Smuzhiyun {
3363*4882a593Smuzhiyun 	struct detailed_mode_closure *closure = c;
3364*4882a593Smuzhiyun 	struct drm_display_mode *newmode;
3365*4882a593Smuzhiyun 
3366*4882a593Smuzhiyun 	if (!is_detailed_timing_descriptor((const u8 *)timing))
3367*4882a593Smuzhiyun 		return;
3368*4882a593Smuzhiyun 
3369*4882a593Smuzhiyun 	newmode = drm_mode_detailed(closure->connector->dev,
3370*4882a593Smuzhiyun 				    closure->edid, timing,
3371*4882a593Smuzhiyun 				    closure->quirks);
3372*4882a593Smuzhiyun 	if (!newmode)
3373*4882a593Smuzhiyun 		return;
3374*4882a593Smuzhiyun 
3375*4882a593Smuzhiyun 	if (closure->preferred)
3376*4882a593Smuzhiyun 		newmode->type |= DRM_MODE_TYPE_PREFERRED;
3377*4882a593Smuzhiyun 
3378*4882a593Smuzhiyun 	/*
3379*4882a593Smuzhiyun 	 * Detailed modes are limited to 10kHz pixel clock resolution,
3380*4882a593Smuzhiyun 	 * so fix up anything that looks like CEA/HDMI mode, but the clock
3381*4882a593Smuzhiyun 	 * is just slightly off.
3382*4882a593Smuzhiyun 	 */
3383*4882a593Smuzhiyun 	fixup_detailed_cea_mode_clock(newmode);
3384*4882a593Smuzhiyun 
3385*4882a593Smuzhiyun 	drm_mode_probed_add(closure->connector, newmode);
3386*4882a593Smuzhiyun 	closure->modes++;
3387*4882a593Smuzhiyun 	closure->preferred = false;
3388*4882a593Smuzhiyun }
3389*4882a593Smuzhiyun 
3390*4882a593Smuzhiyun /*
3391*4882a593Smuzhiyun  * add_detailed_modes - Add modes from detailed timings
3392*4882a593Smuzhiyun  * @connector: attached connector
3393*4882a593Smuzhiyun  * @edid: EDID block to scan
3394*4882a593Smuzhiyun  * @quirks: quirks to apply
3395*4882a593Smuzhiyun  */
3396*4882a593Smuzhiyun static int
add_detailed_modes(struct drm_connector * connector,struct edid * edid,u32 quirks)3397*4882a593Smuzhiyun add_detailed_modes(struct drm_connector *connector, struct edid *edid,
3398*4882a593Smuzhiyun 		   u32 quirks)
3399*4882a593Smuzhiyun {
3400*4882a593Smuzhiyun 	struct detailed_mode_closure closure = {
3401*4882a593Smuzhiyun 		.connector = connector,
3402*4882a593Smuzhiyun 		.edid = edid,
3403*4882a593Smuzhiyun 		.preferred = true,
3404*4882a593Smuzhiyun 		.quirks = quirks,
3405*4882a593Smuzhiyun 	};
3406*4882a593Smuzhiyun 
3407*4882a593Smuzhiyun 	if (closure.preferred && !version_greater(edid, 1, 3))
3408*4882a593Smuzhiyun 		closure.preferred =
3409*4882a593Smuzhiyun 		    (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
3410*4882a593Smuzhiyun 
3411*4882a593Smuzhiyun 	drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun 	return closure.modes;
3414*4882a593Smuzhiyun }
3415*4882a593Smuzhiyun 
3416*4882a593Smuzhiyun #define AUDIO_BLOCK	0x01
3417*4882a593Smuzhiyun #define VIDEO_BLOCK     0x02
3418*4882a593Smuzhiyun #define VENDOR_BLOCK    0x03
3419*4882a593Smuzhiyun #define SPEAKER_BLOCK	0x04
3420*4882a593Smuzhiyun #define HDR_STATIC_METADATA_BLOCK	0x6
3421*4882a593Smuzhiyun #define USE_EXTENDED_TAG 0x07
3422*4882a593Smuzhiyun #define EXT_VIDEO_CAPABILITY_BLOCK 0x00
3423*4882a593Smuzhiyun #define EXT_VIDEO_DATA_BLOCK_420	0x0E
3424*4882a593Smuzhiyun #define EXT_VIDEO_CAP_BLOCK_Y420CMDB 0x0F
3425*4882a593Smuzhiyun #define EDID_BASIC_AUDIO	(1 << 6)
3426*4882a593Smuzhiyun #define EDID_CEA_YCRCB444	(1 << 5)
3427*4882a593Smuzhiyun #define EDID_CEA_YCRCB422	(1 << 4)
3428*4882a593Smuzhiyun #define EDID_CEA_VCDB_QS	(1 << 6)
3429*4882a593Smuzhiyun 
3430*4882a593Smuzhiyun /*
3431*4882a593Smuzhiyun  * Search EDID for CEA extension block.
3432*4882a593Smuzhiyun  */
3433*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
drm_find_edid_extension(const struct edid * edid,int ext_id,int * ext_index)3434*4882a593Smuzhiyun static u8 *drm_find_edid_extension(const struct edid *edid,
3435*4882a593Smuzhiyun 				   int ext_id, int *ext_index)
3436*4882a593Smuzhiyun {
3437*4882a593Smuzhiyun 	u8 *edid_ext = NULL;
3438*4882a593Smuzhiyun 	int i;
3439*4882a593Smuzhiyun 	int len;
3440*4882a593Smuzhiyun 
3441*4882a593Smuzhiyun 	/* No EDID or EDID extensions */
3442*4882a593Smuzhiyun 	if (edid == NULL || edid->extensions == 0)
3443*4882a593Smuzhiyun 		return NULL;
3444*4882a593Smuzhiyun 
3445*4882a593Smuzhiyun 	if (edid_hfeeodb_extension_block_count(edid))
3446*4882a593Smuzhiyun 		len = edid_hfeeodb_extension_block_count(edid);
3447*4882a593Smuzhiyun 	else
3448*4882a593Smuzhiyun 		len = edid->extensions;
3449*4882a593Smuzhiyun 
3450*4882a593Smuzhiyun 	/* Find CEA extension */
3451*4882a593Smuzhiyun 	for (i = *ext_index; i < len; i++) {
3452*4882a593Smuzhiyun 		edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
3453*4882a593Smuzhiyun 
3454*4882a593Smuzhiyun 		if (edid_ext[0] == ext_id)
3455*4882a593Smuzhiyun 			break;
3456*4882a593Smuzhiyun 	}
3457*4882a593Smuzhiyun 
3458*4882a593Smuzhiyun 	if (i >= len)
3459*4882a593Smuzhiyun 		return NULL;
3460*4882a593Smuzhiyun 
3461*4882a593Smuzhiyun 	*ext_index = i + 1;
3462*4882a593Smuzhiyun 
3463*4882a593Smuzhiyun 	return edid_ext;
3464*4882a593Smuzhiyun }
3465*4882a593Smuzhiyun #else
drm_find_edid_extension(const struct edid * edid,int ext_id,int * ext_index)3466*4882a593Smuzhiyun static u8 *drm_find_edid_extension(const struct edid *edid,
3467*4882a593Smuzhiyun 				   int ext_id, int *ext_index)
3468*4882a593Smuzhiyun {
3469*4882a593Smuzhiyun 	u8 *edid_ext = NULL;
3470*4882a593Smuzhiyun 	int i;
3471*4882a593Smuzhiyun 
3472*4882a593Smuzhiyun 	/* No EDID or EDID extensions */
3473*4882a593Smuzhiyun 	if (edid == NULL || edid->extensions == 0)
3474*4882a593Smuzhiyun 		return NULL;
3475*4882a593Smuzhiyun 
3476*4882a593Smuzhiyun 	/* Find CEA extension */
3477*4882a593Smuzhiyun 	for (i = *ext_index; i < edid->extensions; i++) {
3478*4882a593Smuzhiyun 		edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
3479*4882a593Smuzhiyun 		if (edid_ext[0] == ext_id)
3480*4882a593Smuzhiyun 			break;
3481*4882a593Smuzhiyun 	}
3482*4882a593Smuzhiyun 
3483*4882a593Smuzhiyun 	if (i >= edid->extensions)
3484*4882a593Smuzhiyun 		return NULL;
3485*4882a593Smuzhiyun 
3486*4882a593Smuzhiyun 	*ext_index = i + 1;
3487*4882a593Smuzhiyun 
3488*4882a593Smuzhiyun 	return edid_ext;
3489*4882a593Smuzhiyun }
3490*4882a593Smuzhiyun #endif
3491*4882a593Smuzhiyun 
drm_find_displayid_extension(const struct edid * edid,int * length,int * idx,int * ext_index)3492*4882a593Smuzhiyun static u8 *drm_find_displayid_extension(const struct edid *edid,
3493*4882a593Smuzhiyun 					int *length, int *idx,
3494*4882a593Smuzhiyun 					int *ext_index)
3495*4882a593Smuzhiyun {
3496*4882a593Smuzhiyun 	u8 *displayid = drm_find_edid_extension(edid, DISPLAYID_EXT, ext_index);
3497*4882a593Smuzhiyun 	struct displayid_hdr *base;
3498*4882a593Smuzhiyun 	int ret;
3499*4882a593Smuzhiyun 
3500*4882a593Smuzhiyun 	if (!displayid)
3501*4882a593Smuzhiyun 		return NULL;
3502*4882a593Smuzhiyun 
3503*4882a593Smuzhiyun 	/* EDID extensions block checksum isn't for us */
3504*4882a593Smuzhiyun 	*length = EDID_LENGTH - 1;
3505*4882a593Smuzhiyun 	*idx = 1;
3506*4882a593Smuzhiyun 
3507*4882a593Smuzhiyun 	ret = validate_displayid(displayid, *length, *idx);
3508*4882a593Smuzhiyun 	if (ret)
3509*4882a593Smuzhiyun 		return NULL;
3510*4882a593Smuzhiyun 
3511*4882a593Smuzhiyun 	base = (struct displayid_hdr *)&displayid[*idx];
3512*4882a593Smuzhiyun 	*length = *idx + sizeof(*base) + base->bytes;
3513*4882a593Smuzhiyun 
3514*4882a593Smuzhiyun 	return displayid;
3515*4882a593Smuzhiyun }
3516*4882a593Smuzhiyun 
drm_find_cea_extension(const struct edid * edid)3517*4882a593Smuzhiyun static u8 *drm_find_cea_extension(const struct edid *edid)
3518*4882a593Smuzhiyun {
3519*4882a593Smuzhiyun 	int length, idx;
3520*4882a593Smuzhiyun 	struct displayid_block *block;
3521*4882a593Smuzhiyun 	u8 *cea;
3522*4882a593Smuzhiyun 	u8 *displayid;
3523*4882a593Smuzhiyun 	int ext_index;
3524*4882a593Smuzhiyun 
3525*4882a593Smuzhiyun 	/* Look for a top level CEA extension block */
3526*4882a593Smuzhiyun 	/* FIXME: make callers iterate through multiple CEA ext blocks? */
3527*4882a593Smuzhiyun 	ext_index = 0;
3528*4882a593Smuzhiyun 	cea = drm_find_edid_extension(edid, CEA_EXT, &ext_index);
3529*4882a593Smuzhiyun 	if (cea)
3530*4882a593Smuzhiyun 		return cea;
3531*4882a593Smuzhiyun 
3532*4882a593Smuzhiyun 	/* CEA blocks can also be found embedded in a DisplayID block */
3533*4882a593Smuzhiyun 	ext_index = 0;
3534*4882a593Smuzhiyun 	for (;;) {
3535*4882a593Smuzhiyun 		displayid = drm_find_displayid_extension(edid, &length, &idx,
3536*4882a593Smuzhiyun 							 &ext_index);
3537*4882a593Smuzhiyun 		if (!displayid)
3538*4882a593Smuzhiyun 			return NULL;
3539*4882a593Smuzhiyun 
3540*4882a593Smuzhiyun 		idx += sizeof(struct displayid_hdr);
3541*4882a593Smuzhiyun 		for_each_displayid_db(displayid, block, idx, length) {
3542*4882a593Smuzhiyun 			if (block->tag == DATA_BLOCK_CTA)
3543*4882a593Smuzhiyun 				return (u8 *)block;
3544*4882a593Smuzhiyun 		}
3545*4882a593Smuzhiyun 	}
3546*4882a593Smuzhiyun 
3547*4882a593Smuzhiyun 	return NULL;
3548*4882a593Smuzhiyun }
3549*4882a593Smuzhiyun 
cea_mode_for_vic(u8 vic)3550*4882a593Smuzhiyun static __always_inline const struct drm_display_mode *cea_mode_for_vic(u8 vic)
3551*4882a593Smuzhiyun {
3552*4882a593Smuzhiyun 	BUILD_BUG_ON(1 + ARRAY_SIZE(edid_cea_modes_1) - 1 != 127);
3553*4882a593Smuzhiyun 	BUILD_BUG_ON(193 + ARRAY_SIZE(edid_cea_modes_193) - 1 != 219);
3554*4882a593Smuzhiyun 
3555*4882a593Smuzhiyun 	if (vic >= 1 && vic < 1 + ARRAY_SIZE(edid_cea_modes_1))
3556*4882a593Smuzhiyun 		return &edid_cea_modes_1[vic - 1];
3557*4882a593Smuzhiyun 	if (vic >= 193 && vic < 193 + ARRAY_SIZE(edid_cea_modes_193))
3558*4882a593Smuzhiyun 		return &edid_cea_modes_193[vic - 193];
3559*4882a593Smuzhiyun 	return NULL;
3560*4882a593Smuzhiyun }
3561*4882a593Smuzhiyun 
cea_num_vics(void)3562*4882a593Smuzhiyun static u8 cea_num_vics(void)
3563*4882a593Smuzhiyun {
3564*4882a593Smuzhiyun 	return 193 + ARRAY_SIZE(edid_cea_modes_193);
3565*4882a593Smuzhiyun }
3566*4882a593Smuzhiyun 
cea_next_vic(u8 vic)3567*4882a593Smuzhiyun static u8 cea_next_vic(u8 vic)
3568*4882a593Smuzhiyun {
3569*4882a593Smuzhiyun 	if (++vic == 1 + ARRAY_SIZE(edid_cea_modes_1))
3570*4882a593Smuzhiyun 		vic = 193;
3571*4882a593Smuzhiyun 	return vic;
3572*4882a593Smuzhiyun }
3573*4882a593Smuzhiyun 
3574*4882a593Smuzhiyun /*
3575*4882a593Smuzhiyun  * Calculate the alternate clock for the CEA mode
3576*4882a593Smuzhiyun  * (60Hz vs. 59.94Hz etc.)
3577*4882a593Smuzhiyun  */
3578*4882a593Smuzhiyun static unsigned int
cea_mode_alternate_clock(const struct drm_display_mode * cea_mode)3579*4882a593Smuzhiyun cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
3580*4882a593Smuzhiyun {
3581*4882a593Smuzhiyun 	unsigned int clock = cea_mode->clock;
3582*4882a593Smuzhiyun 
3583*4882a593Smuzhiyun 	if (drm_mode_vrefresh(cea_mode) % 6 != 0)
3584*4882a593Smuzhiyun 		return clock;
3585*4882a593Smuzhiyun 
3586*4882a593Smuzhiyun 	/*
3587*4882a593Smuzhiyun 	 * edid_cea_modes contains the 59.94Hz
3588*4882a593Smuzhiyun 	 * variant for 240 and 480 line modes,
3589*4882a593Smuzhiyun 	 * and the 60Hz variant otherwise.
3590*4882a593Smuzhiyun 	 */
3591*4882a593Smuzhiyun 	if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
3592*4882a593Smuzhiyun 		clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
3593*4882a593Smuzhiyun 	else
3594*4882a593Smuzhiyun 		clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
3595*4882a593Smuzhiyun 
3596*4882a593Smuzhiyun 	return clock;
3597*4882a593Smuzhiyun }
3598*4882a593Smuzhiyun 
3599*4882a593Smuzhiyun static bool
cea_mode_alternate_timings(u8 vic,struct drm_display_mode * mode)3600*4882a593Smuzhiyun cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode)
3601*4882a593Smuzhiyun {
3602*4882a593Smuzhiyun 	/*
3603*4882a593Smuzhiyun 	 * For certain VICs the spec allows the vertical
3604*4882a593Smuzhiyun 	 * front porch to vary by one or two lines.
3605*4882a593Smuzhiyun 	 *
3606*4882a593Smuzhiyun 	 * cea_modes[] stores the variant with the shortest
3607*4882a593Smuzhiyun 	 * vertical front porch. We can adjust the mode to
3608*4882a593Smuzhiyun 	 * get the other variants by simply increasing the
3609*4882a593Smuzhiyun 	 * vertical front porch length.
3610*4882a593Smuzhiyun 	 */
3611*4882a593Smuzhiyun 	BUILD_BUG_ON(cea_mode_for_vic(8)->vtotal != 262 ||
3612*4882a593Smuzhiyun 		     cea_mode_for_vic(9)->vtotal != 262 ||
3613*4882a593Smuzhiyun 		     cea_mode_for_vic(12)->vtotal != 262 ||
3614*4882a593Smuzhiyun 		     cea_mode_for_vic(13)->vtotal != 262 ||
3615*4882a593Smuzhiyun 		     cea_mode_for_vic(23)->vtotal != 312 ||
3616*4882a593Smuzhiyun 		     cea_mode_for_vic(24)->vtotal != 312 ||
3617*4882a593Smuzhiyun 		     cea_mode_for_vic(27)->vtotal != 312 ||
3618*4882a593Smuzhiyun 		     cea_mode_for_vic(28)->vtotal != 312);
3619*4882a593Smuzhiyun 
3620*4882a593Smuzhiyun 	if (((vic == 8 || vic == 9 ||
3621*4882a593Smuzhiyun 	      vic == 12 || vic == 13) && mode->vtotal < 263) ||
3622*4882a593Smuzhiyun 	    ((vic == 23 || vic == 24 ||
3623*4882a593Smuzhiyun 	      vic == 27 || vic == 28) && mode->vtotal < 314)) {
3624*4882a593Smuzhiyun 		mode->vsync_start++;
3625*4882a593Smuzhiyun 		mode->vsync_end++;
3626*4882a593Smuzhiyun 		mode->vtotal++;
3627*4882a593Smuzhiyun 
3628*4882a593Smuzhiyun 		return true;
3629*4882a593Smuzhiyun 	}
3630*4882a593Smuzhiyun 
3631*4882a593Smuzhiyun 	return false;
3632*4882a593Smuzhiyun }
3633*4882a593Smuzhiyun 
drm_match_cea_mode_clock_tolerance(const struct drm_display_mode * to_match,unsigned int clock_tolerance)3634*4882a593Smuzhiyun static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
3635*4882a593Smuzhiyun 					     unsigned int clock_tolerance)
3636*4882a593Smuzhiyun {
3637*4882a593Smuzhiyun 	unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
3638*4882a593Smuzhiyun 	u8 vic;
3639*4882a593Smuzhiyun 
3640*4882a593Smuzhiyun 	if (!to_match->clock)
3641*4882a593Smuzhiyun 		return 0;
3642*4882a593Smuzhiyun 
3643*4882a593Smuzhiyun 	if (to_match->picture_aspect_ratio)
3644*4882a593Smuzhiyun 		match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3645*4882a593Smuzhiyun 
3646*4882a593Smuzhiyun 	for (vic = 1; vic < cea_num_vics(); vic = cea_next_vic(vic)) {
3647*4882a593Smuzhiyun 		struct drm_display_mode cea_mode = *cea_mode_for_vic(vic);
3648*4882a593Smuzhiyun 		unsigned int clock1, clock2;
3649*4882a593Smuzhiyun 
3650*4882a593Smuzhiyun 		/* Check both 60Hz and 59.94Hz */
3651*4882a593Smuzhiyun 		clock1 = cea_mode.clock;
3652*4882a593Smuzhiyun 		clock2 = cea_mode_alternate_clock(&cea_mode);
3653*4882a593Smuzhiyun 
3654*4882a593Smuzhiyun 		if (abs(to_match->clock - clock1) > clock_tolerance &&
3655*4882a593Smuzhiyun 		    abs(to_match->clock - clock2) > clock_tolerance)
3656*4882a593Smuzhiyun 			continue;
3657*4882a593Smuzhiyun 
3658*4882a593Smuzhiyun 		do {
3659*4882a593Smuzhiyun 			if (drm_mode_match(to_match, &cea_mode, match_flags))
3660*4882a593Smuzhiyun 				return vic;
3661*4882a593Smuzhiyun 		} while (cea_mode_alternate_timings(vic, &cea_mode));
3662*4882a593Smuzhiyun 	}
3663*4882a593Smuzhiyun 
3664*4882a593Smuzhiyun 	return 0;
3665*4882a593Smuzhiyun }
3666*4882a593Smuzhiyun 
3667*4882a593Smuzhiyun /**
3668*4882a593Smuzhiyun  * drm_match_cea_mode - look for a CEA mode matching given mode
3669*4882a593Smuzhiyun  * @to_match: display mode
3670*4882a593Smuzhiyun  *
3671*4882a593Smuzhiyun  * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
3672*4882a593Smuzhiyun  * mode.
3673*4882a593Smuzhiyun  */
drm_match_cea_mode(const struct drm_display_mode * to_match)3674*4882a593Smuzhiyun u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
3675*4882a593Smuzhiyun {
3676*4882a593Smuzhiyun 	unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
3677*4882a593Smuzhiyun 	u8 vic;
3678*4882a593Smuzhiyun 
3679*4882a593Smuzhiyun 	if (!to_match->clock)
3680*4882a593Smuzhiyun 		return 0;
3681*4882a593Smuzhiyun 
3682*4882a593Smuzhiyun 	if (to_match->picture_aspect_ratio)
3683*4882a593Smuzhiyun 		match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3684*4882a593Smuzhiyun 
3685*4882a593Smuzhiyun 	for (vic = 1; vic < cea_num_vics(); vic = cea_next_vic(vic)) {
3686*4882a593Smuzhiyun 		struct drm_display_mode cea_mode = *cea_mode_for_vic(vic);
3687*4882a593Smuzhiyun 		unsigned int clock1, clock2;
3688*4882a593Smuzhiyun 
3689*4882a593Smuzhiyun 		/* Check both 60Hz and 59.94Hz */
3690*4882a593Smuzhiyun 		clock1 = cea_mode.clock;
3691*4882a593Smuzhiyun 		clock2 = cea_mode_alternate_clock(&cea_mode);
3692*4882a593Smuzhiyun 
3693*4882a593Smuzhiyun 		if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) &&
3694*4882a593Smuzhiyun 		    KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2))
3695*4882a593Smuzhiyun 			continue;
3696*4882a593Smuzhiyun 
3697*4882a593Smuzhiyun 		do {
3698*4882a593Smuzhiyun 			if (drm_mode_match(to_match, &cea_mode, match_flags))
3699*4882a593Smuzhiyun 				return vic;
3700*4882a593Smuzhiyun 		} while (cea_mode_alternate_timings(vic, &cea_mode));
3701*4882a593Smuzhiyun 	}
3702*4882a593Smuzhiyun 
3703*4882a593Smuzhiyun 	return 0;
3704*4882a593Smuzhiyun }
3705*4882a593Smuzhiyun EXPORT_SYMBOL(drm_match_cea_mode);
3706*4882a593Smuzhiyun 
drm_valid_cea_vic(u8 vic)3707*4882a593Smuzhiyun static bool drm_valid_cea_vic(u8 vic)
3708*4882a593Smuzhiyun {
3709*4882a593Smuzhiyun 	return cea_mode_for_vic(vic) != NULL;
3710*4882a593Smuzhiyun }
3711*4882a593Smuzhiyun 
drm_get_cea_aspect_ratio(const u8 video_code)3712*4882a593Smuzhiyun static enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
3713*4882a593Smuzhiyun {
3714*4882a593Smuzhiyun 	const struct drm_display_mode *mode = cea_mode_for_vic(video_code);
3715*4882a593Smuzhiyun 
3716*4882a593Smuzhiyun 	if (mode)
3717*4882a593Smuzhiyun 		return mode->picture_aspect_ratio;
3718*4882a593Smuzhiyun 
3719*4882a593Smuzhiyun 	return HDMI_PICTURE_ASPECT_NONE;
3720*4882a593Smuzhiyun }
3721*4882a593Smuzhiyun 
drm_get_hdmi_aspect_ratio(const u8 video_code)3722*4882a593Smuzhiyun static enum hdmi_picture_aspect drm_get_hdmi_aspect_ratio(const u8 video_code)
3723*4882a593Smuzhiyun {
3724*4882a593Smuzhiyun 	return edid_4k_modes[video_code].picture_aspect_ratio;
3725*4882a593Smuzhiyun }
3726*4882a593Smuzhiyun 
3727*4882a593Smuzhiyun /*
3728*4882a593Smuzhiyun  * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
3729*4882a593Smuzhiyun  * specific block).
3730*4882a593Smuzhiyun  */
3731*4882a593Smuzhiyun static unsigned int
hdmi_mode_alternate_clock(const struct drm_display_mode * hdmi_mode)3732*4882a593Smuzhiyun hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
3733*4882a593Smuzhiyun {
3734*4882a593Smuzhiyun 	return cea_mode_alternate_clock(hdmi_mode);
3735*4882a593Smuzhiyun }
3736*4882a593Smuzhiyun 
drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode * to_match,unsigned int clock_tolerance)3737*4882a593Smuzhiyun static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
3738*4882a593Smuzhiyun 					      unsigned int clock_tolerance)
3739*4882a593Smuzhiyun {
3740*4882a593Smuzhiyun 	unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
3741*4882a593Smuzhiyun 	u8 vic;
3742*4882a593Smuzhiyun 
3743*4882a593Smuzhiyun 	if (!to_match->clock)
3744*4882a593Smuzhiyun 		return 0;
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun 	if (to_match->picture_aspect_ratio)
3747*4882a593Smuzhiyun 		match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3748*4882a593Smuzhiyun 
3749*4882a593Smuzhiyun 	for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3750*4882a593Smuzhiyun 		const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
3751*4882a593Smuzhiyun 		unsigned int clock1, clock2;
3752*4882a593Smuzhiyun 
3753*4882a593Smuzhiyun 		/* Make sure to also match alternate clocks */
3754*4882a593Smuzhiyun 		clock1 = hdmi_mode->clock;
3755*4882a593Smuzhiyun 		clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3756*4882a593Smuzhiyun 
3757*4882a593Smuzhiyun 		if (abs(to_match->clock - clock1) > clock_tolerance &&
3758*4882a593Smuzhiyun 		    abs(to_match->clock - clock2) > clock_tolerance)
3759*4882a593Smuzhiyun 			continue;
3760*4882a593Smuzhiyun 
3761*4882a593Smuzhiyun 		if (drm_mode_match(to_match, hdmi_mode, match_flags))
3762*4882a593Smuzhiyun 			return vic;
3763*4882a593Smuzhiyun 	}
3764*4882a593Smuzhiyun 
3765*4882a593Smuzhiyun 	return 0;
3766*4882a593Smuzhiyun }
3767*4882a593Smuzhiyun 
3768*4882a593Smuzhiyun /*
3769*4882a593Smuzhiyun  * drm_match_hdmi_mode - look for a HDMI mode matching given mode
3770*4882a593Smuzhiyun  * @to_match: display mode
3771*4882a593Smuzhiyun  *
3772*4882a593Smuzhiyun  * An HDMI mode is one defined in the HDMI vendor specific block.
3773*4882a593Smuzhiyun  *
3774*4882a593Smuzhiyun  * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
3775*4882a593Smuzhiyun  */
drm_match_hdmi_mode(const struct drm_display_mode * to_match)3776*4882a593Smuzhiyun static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
3777*4882a593Smuzhiyun {
3778*4882a593Smuzhiyun 	unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
3779*4882a593Smuzhiyun 	u8 vic;
3780*4882a593Smuzhiyun 
3781*4882a593Smuzhiyun 	if (!to_match->clock)
3782*4882a593Smuzhiyun 		return 0;
3783*4882a593Smuzhiyun 
3784*4882a593Smuzhiyun 	if (to_match->picture_aspect_ratio)
3785*4882a593Smuzhiyun 		match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3786*4882a593Smuzhiyun 
3787*4882a593Smuzhiyun 	for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3788*4882a593Smuzhiyun 		const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
3789*4882a593Smuzhiyun 		unsigned int clock1, clock2;
3790*4882a593Smuzhiyun 
3791*4882a593Smuzhiyun 		/* Make sure to also match alternate clocks */
3792*4882a593Smuzhiyun 		clock1 = hdmi_mode->clock;
3793*4882a593Smuzhiyun 		clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3794*4882a593Smuzhiyun 
3795*4882a593Smuzhiyun 		if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
3796*4882a593Smuzhiyun 		     KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
3797*4882a593Smuzhiyun 		    drm_mode_match(to_match, hdmi_mode, match_flags))
3798*4882a593Smuzhiyun 			return vic;
3799*4882a593Smuzhiyun 	}
3800*4882a593Smuzhiyun 	return 0;
3801*4882a593Smuzhiyun }
3802*4882a593Smuzhiyun 
drm_valid_hdmi_vic(u8 vic)3803*4882a593Smuzhiyun static bool drm_valid_hdmi_vic(u8 vic)
3804*4882a593Smuzhiyun {
3805*4882a593Smuzhiyun 	return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
3806*4882a593Smuzhiyun }
3807*4882a593Smuzhiyun 
3808*4882a593Smuzhiyun static int
add_alternate_cea_modes(struct drm_connector * connector,struct edid * edid)3809*4882a593Smuzhiyun add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
3810*4882a593Smuzhiyun {
3811*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
3812*4882a593Smuzhiyun 	struct drm_display_mode *mode, *tmp;
3813*4882a593Smuzhiyun 	LIST_HEAD(list);
3814*4882a593Smuzhiyun 	int modes = 0;
3815*4882a593Smuzhiyun 
3816*4882a593Smuzhiyun 	/* Don't add CEA modes if the CEA extension block is missing */
3817*4882a593Smuzhiyun 	if (!drm_find_cea_extension(edid))
3818*4882a593Smuzhiyun 		return 0;
3819*4882a593Smuzhiyun 
3820*4882a593Smuzhiyun 	/*
3821*4882a593Smuzhiyun 	 * Go through all probed modes and create a new mode
3822*4882a593Smuzhiyun 	 * with the alternate clock for certain CEA modes.
3823*4882a593Smuzhiyun 	 */
3824*4882a593Smuzhiyun 	list_for_each_entry(mode, &connector->probed_modes, head) {
3825*4882a593Smuzhiyun 		const struct drm_display_mode *cea_mode = NULL;
3826*4882a593Smuzhiyun 		struct drm_display_mode *newmode;
3827*4882a593Smuzhiyun 		u8 vic = drm_match_cea_mode(mode);
3828*4882a593Smuzhiyun 		unsigned int clock1, clock2;
3829*4882a593Smuzhiyun 
3830*4882a593Smuzhiyun 		if (drm_valid_cea_vic(vic)) {
3831*4882a593Smuzhiyun 			cea_mode = cea_mode_for_vic(vic);
3832*4882a593Smuzhiyun 			clock2 = cea_mode_alternate_clock(cea_mode);
3833*4882a593Smuzhiyun 		} else {
3834*4882a593Smuzhiyun 			vic = drm_match_hdmi_mode(mode);
3835*4882a593Smuzhiyun 			if (drm_valid_hdmi_vic(vic)) {
3836*4882a593Smuzhiyun 				cea_mode = &edid_4k_modes[vic];
3837*4882a593Smuzhiyun 				clock2 = hdmi_mode_alternate_clock(cea_mode);
3838*4882a593Smuzhiyun 			}
3839*4882a593Smuzhiyun 		}
3840*4882a593Smuzhiyun 
3841*4882a593Smuzhiyun 		if (!cea_mode)
3842*4882a593Smuzhiyun 			continue;
3843*4882a593Smuzhiyun 
3844*4882a593Smuzhiyun 		clock1 = cea_mode->clock;
3845*4882a593Smuzhiyun 
3846*4882a593Smuzhiyun 		if (clock1 == clock2)
3847*4882a593Smuzhiyun 			continue;
3848*4882a593Smuzhiyun 
3849*4882a593Smuzhiyun 		if (mode->clock != clock1 && mode->clock != clock2)
3850*4882a593Smuzhiyun 			continue;
3851*4882a593Smuzhiyun 
3852*4882a593Smuzhiyun 		newmode = drm_mode_duplicate(dev, cea_mode);
3853*4882a593Smuzhiyun 		if (!newmode)
3854*4882a593Smuzhiyun 			continue;
3855*4882a593Smuzhiyun 
3856*4882a593Smuzhiyun 		/* Carry over the stereo flags */
3857*4882a593Smuzhiyun 		newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3858*4882a593Smuzhiyun 
3859*4882a593Smuzhiyun 		/*
3860*4882a593Smuzhiyun 		 * The current mode could be either variant. Make
3861*4882a593Smuzhiyun 		 * sure to pick the "other" clock for the new mode.
3862*4882a593Smuzhiyun 		 */
3863*4882a593Smuzhiyun 		if (mode->clock != clock1)
3864*4882a593Smuzhiyun 			newmode->clock = clock1;
3865*4882a593Smuzhiyun 		else
3866*4882a593Smuzhiyun 			newmode->clock = clock2;
3867*4882a593Smuzhiyun 
3868*4882a593Smuzhiyun 		list_add_tail(&newmode->head, &list);
3869*4882a593Smuzhiyun 	}
3870*4882a593Smuzhiyun 
3871*4882a593Smuzhiyun 	list_for_each_entry_safe(mode, tmp, &list, head) {
3872*4882a593Smuzhiyun 		list_del(&mode->head);
3873*4882a593Smuzhiyun 		drm_mode_probed_add(connector, mode);
3874*4882a593Smuzhiyun 		modes++;
3875*4882a593Smuzhiyun 	}
3876*4882a593Smuzhiyun 
3877*4882a593Smuzhiyun 	return modes;
3878*4882a593Smuzhiyun }
3879*4882a593Smuzhiyun 
svd_to_vic(u8 svd)3880*4882a593Smuzhiyun static u8 svd_to_vic(u8 svd)
3881*4882a593Smuzhiyun {
3882*4882a593Smuzhiyun 	/* 0-6 bit vic, 7th bit native mode indicator */
3883*4882a593Smuzhiyun 	if ((svd >= 1 &&  svd <= 64) || (svd >= 129 && svd <= 192))
3884*4882a593Smuzhiyun 		return svd & 127;
3885*4882a593Smuzhiyun 
3886*4882a593Smuzhiyun 	return svd;
3887*4882a593Smuzhiyun }
3888*4882a593Smuzhiyun 
3889*4882a593Smuzhiyun static struct drm_display_mode *
drm_display_mode_from_vic_index(struct drm_connector * connector,const u8 * video_db,u8 video_len,u8 video_index)3890*4882a593Smuzhiyun drm_display_mode_from_vic_index(struct drm_connector *connector,
3891*4882a593Smuzhiyun 				const u8 *video_db, u8 video_len,
3892*4882a593Smuzhiyun 				u8 video_index)
3893*4882a593Smuzhiyun {
3894*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
3895*4882a593Smuzhiyun 	struct drm_display_mode *newmode;
3896*4882a593Smuzhiyun 	u8 vic;
3897*4882a593Smuzhiyun 
3898*4882a593Smuzhiyun 	if (video_db == NULL || video_index >= video_len)
3899*4882a593Smuzhiyun 		return NULL;
3900*4882a593Smuzhiyun 
3901*4882a593Smuzhiyun 	/* CEA modes are numbered 1..127 */
3902*4882a593Smuzhiyun 	vic = svd_to_vic(video_db[video_index]);
3903*4882a593Smuzhiyun 	if (!drm_valid_cea_vic(vic))
3904*4882a593Smuzhiyun 		return NULL;
3905*4882a593Smuzhiyun 
3906*4882a593Smuzhiyun 	newmode = drm_mode_duplicate(dev, cea_mode_for_vic(vic));
3907*4882a593Smuzhiyun 	if (!newmode)
3908*4882a593Smuzhiyun 		return NULL;
3909*4882a593Smuzhiyun 
3910*4882a593Smuzhiyun 	return newmode;
3911*4882a593Smuzhiyun }
3912*4882a593Smuzhiyun 
3913*4882a593Smuzhiyun /*
3914*4882a593Smuzhiyun  * do_y420vdb_modes - Parse YCBCR 420 only modes
3915*4882a593Smuzhiyun  * @connector: connector corresponding to the HDMI sink
3916*4882a593Smuzhiyun  * @svds: start of the data block of CEA YCBCR 420 VDB
3917*4882a593Smuzhiyun  * @len: length of the CEA YCBCR 420 VDB
3918*4882a593Smuzhiyun  *
3919*4882a593Smuzhiyun  * Parse the CEA-861-F YCBCR 420 Video Data Block (Y420VDB)
3920*4882a593Smuzhiyun  * which contains modes which can be supported in YCBCR 420
3921*4882a593Smuzhiyun  * output format only.
3922*4882a593Smuzhiyun  */
do_y420vdb_modes(struct drm_connector * connector,const u8 * svds,u8 svds_len)3923*4882a593Smuzhiyun static int do_y420vdb_modes(struct drm_connector *connector,
3924*4882a593Smuzhiyun 			    const u8 *svds, u8 svds_len)
3925*4882a593Smuzhiyun {
3926*4882a593Smuzhiyun 	int modes = 0, i;
3927*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
3928*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
3929*4882a593Smuzhiyun 	struct drm_hdmi_info *hdmi = &info->hdmi;
3930*4882a593Smuzhiyun 
3931*4882a593Smuzhiyun 	for (i = 0; i < svds_len; i++) {
3932*4882a593Smuzhiyun 		u8 vic = svd_to_vic(svds[i]);
3933*4882a593Smuzhiyun 		struct drm_display_mode *newmode;
3934*4882a593Smuzhiyun 
3935*4882a593Smuzhiyun 		if (!drm_valid_cea_vic(vic))
3936*4882a593Smuzhiyun 			continue;
3937*4882a593Smuzhiyun 
3938*4882a593Smuzhiyun 		newmode = drm_mode_duplicate(dev, cea_mode_for_vic(vic));
3939*4882a593Smuzhiyun 		if (!newmode)
3940*4882a593Smuzhiyun 			break;
3941*4882a593Smuzhiyun 		bitmap_set(hdmi->y420_vdb_modes, vic, 1);
3942*4882a593Smuzhiyun 		drm_mode_probed_add(connector, newmode);
3943*4882a593Smuzhiyun 		modes++;
3944*4882a593Smuzhiyun 	}
3945*4882a593Smuzhiyun 
3946*4882a593Smuzhiyun 	if (modes > 0)
3947*4882a593Smuzhiyun 		info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3948*4882a593Smuzhiyun 	return modes;
3949*4882a593Smuzhiyun }
3950*4882a593Smuzhiyun 
3951*4882a593Smuzhiyun /*
3952*4882a593Smuzhiyun  * drm_add_cmdb_modes - Add a YCBCR 420 mode into bitmap
3953*4882a593Smuzhiyun  * @connector: connector corresponding to the HDMI sink
3954*4882a593Smuzhiyun  * @vic: CEA vic for the video mode to be added in the map
3955*4882a593Smuzhiyun  *
3956*4882a593Smuzhiyun  * Makes an entry for a videomode in the YCBCR 420 bitmap
3957*4882a593Smuzhiyun  */
3958*4882a593Smuzhiyun static void
drm_add_cmdb_modes(struct drm_connector * connector,u8 svd)3959*4882a593Smuzhiyun drm_add_cmdb_modes(struct drm_connector *connector, u8 svd)
3960*4882a593Smuzhiyun {
3961*4882a593Smuzhiyun 	u8 vic = svd_to_vic(svd);
3962*4882a593Smuzhiyun 	struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
3963*4882a593Smuzhiyun 
3964*4882a593Smuzhiyun 	if (!drm_valid_cea_vic(vic))
3965*4882a593Smuzhiyun 		return;
3966*4882a593Smuzhiyun 
3967*4882a593Smuzhiyun 	bitmap_set(hdmi->y420_cmdb_modes, vic, 1);
3968*4882a593Smuzhiyun }
3969*4882a593Smuzhiyun 
3970*4882a593Smuzhiyun /**
3971*4882a593Smuzhiyun  * drm_display_mode_from_cea_vic() - return a mode for CEA VIC
3972*4882a593Smuzhiyun  * @dev: DRM device
3973*4882a593Smuzhiyun  * @video_code: CEA VIC of the mode
3974*4882a593Smuzhiyun  *
3975*4882a593Smuzhiyun  * Creates a new mode matching the specified CEA VIC.
3976*4882a593Smuzhiyun  *
3977*4882a593Smuzhiyun  * Returns: A new drm_display_mode on success or NULL on failure
3978*4882a593Smuzhiyun  */
3979*4882a593Smuzhiyun struct drm_display_mode *
drm_display_mode_from_cea_vic(struct drm_device * dev,u8 video_code)3980*4882a593Smuzhiyun drm_display_mode_from_cea_vic(struct drm_device *dev,
3981*4882a593Smuzhiyun 			      u8 video_code)
3982*4882a593Smuzhiyun {
3983*4882a593Smuzhiyun 	const struct drm_display_mode *cea_mode;
3984*4882a593Smuzhiyun 	struct drm_display_mode *newmode;
3985*4882a593Smuzhiyun 
3986*4882a593Smuzhiyun 	cea_mode = cea_mode_for_vic(video_code);
3987*4882a593Smuzhiyun 	if (!cea_mode)
3988*4882a593Smuzhiyun 		return NULL;
3989*4882a593Smuzhiyun 
3990*4882a593Smuzhiyun 	newmode = drm_mode_duplicate(dev, cea_mode);
3991*4882a593Smuzhiyun 	if (!newmode)
3992*4882a593Smuzhiyun 		return NULL;
3993*4882a593Smuzhiyun 
3994*4882a593Smuzhiyun 	return newmode;
3995*4882a593Smuzhiyun }
3996*4882a593Smuzhiyun EXPORT_SYMBOL(drm_display_mode_from_cea_vic);
3997*4882a593Smuzhiyun 
3998*4882a593Smuzhiyun static int
do_cea_modes(struct drm_connector * connector,const u8 * db,u8 len)3999*4882a593Smuzhiyun do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
4000*4882a593Smuzhiyun {
4001*4882a593Smuzhiyun 	int i, modes = 0;
4002*4882a593Smuzhiyun 	struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
4003*4882a593Smuzhiyun 
4004*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
4005*4882a593Smuzhiyun 		struct drm_display_mode *mode;
4006*4882a593Smuzhiyun 
4007*4882a593Smuzhiyun 		mode = drm_display_mode_from_vic_index(connector, db, len, i);
4008*4882a593Smuzhiyun 		if (mode) {
4009*4882a593Smuzhiyun 			/*
4010*4882a593Smuzhiyun 			 * YCBCR420 capability block contains a bitmap which
4011*4882a593Smuzhiyun 			 * gives the index of CEA modes from CEA VDB, which
4012*4882a593Smuzhiyun 			 * can support YCBCR 420 sampling output also (apart
4013*4882a593Smuzhiyun 			 * from RGB/YCBCR444 etc).
4014*4882a593Smuzhiyun 			 * For example, if the bit 0 in bitmap is set,
4015*4882a593Smuzhiyun 			 * first mode in VDB can support YCBCR420 output too.
4016*4882a593Smuzhiyun 			 * Add YCBCR420 modes only if sink is HDMI 2.0 capable.
4017*4882a593Smuzhiyun 			 */
4018*4882a593Smuzhiyun 			if (i < 64 && hdmi->y420_cmdb_map & (1ULL << i))
4019*4882a593Smuzhiyun 				drm_add_cmdb_modes(connector, db[i]);
4020*4882a593Smuzhiyun 
4021*4882a593Smuzhiyun 			drm_mode_probed_add(connector, mode);
4022*4882a593Smuzhiyun 			modes++;
4023*4882a593Smuzhiyun 		}
4024*4882a593Smuzhiyun 	}
4025*4882a593Smuzhiyun 
4026*4882a593Smuzhiyun 	return modes;
4027*4882a593Smuzhiyun }
4028*4882a593Smuzhiyun 
4029*4882a593Smuzhiyun struct stereo_mandatory_mode {
4030*4882a593Smuzhiyun 	int width, height, vrefresh;
4031*4882a593Smuzhiyun 	unsigned int flags;
4032*4882a593Smuzhiyun };
4033*4882a593Smuzhiyun 
4034*4882a593Smuzhiyun static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
4035*4882a593Smuzhiyun 	{ 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
4036*4882a593Smuzhiyun 	{ 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
4037*4882a593Smuzhiyun 	{ 1920, 1080, 50,
4038*4882a593Smuzhiyun 	  DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
4039*4882a593Smuzhiyun 	{ 1920, 1080, 60,
4040*4882a593Smuzhiyun 	  DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
4041*4882a593Smuzhiyun 	{ 1280, 720,  50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
4042*4882a593Smuzhiyun 	{ 1280, 720,  50, DRM_MODE_FLAG_3D_FRAME_PACKING },
4043*4882a593Smuzhiyun 	{ 1280, 720,  60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
4044*4882a593Smuzhiyun 	{ 1280, 720,  60, DRM_MODE_FLAG_3D_FRAME_PACKING }
4045*4882a593Smuzhiyun };
4046*4882a593Smuzhiyun 
4047*4882a593Smuzhiyun static bool
stereo_match_mandatory(const struct drm_display_mode * mode,const struct stereo_mandatory_mode * stereo_mode)4048*4882a593Smuzhiyun stereo_match_mandatory(const struct drm_display_mode *mode,
4049*4882a593Smuzhiyun 		       const struct stereo_mandatory_mode *stereo_mode)
4050*4882a593Smuzhiyun {
4051*4882a593Smuzhiyun 	unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
4052*4882a593Smuzhiyun 
4053*4882a593Smuzhiyun 	return mode->hdisplay == stereo_mode->width &&
4054*4882a593Smuzhiyun 	       mode->vdisplay == stereo_mode->height &&
4055*4882a593Smuzhiyun 	       interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
4056*4882a593Smuzhiyun 	       drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
4057*4882a593Smuzhiyun }
4058*4882a593Smuzhiyun 
add_hdmi_mandatory_stereo_modes(struct drm_connector * connector)4059*4882a593Smuzhiyun static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
4060*4882a593Smuzhiyun {
4061*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
4062*4882a593Smuzhiyun 	const struct drm_display_mode *mode;
4063*4882a593Smuzhiyun 	struct list_head stereo_modes;
4064*4882a593Smuzhiyun 	int modes = 0, i;
4065*4882a593Smuzhiyun 
4066*4882a593Smuzhiyun 	INIT_LIST_HEAD(&stereo_modes);
4067*4882a593Smuzhiyun 
4068*4882a593Smuzhiyun 	list_for_each_entry(mode, &connector->probed_modes, head) {
4069*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
4070*4882a593Smuzhiyun 			const struct stereo_mandatory_mode *mandatory;
4071*4882a593Smuzhiyun 			struct drm_display_mode *new_mode;
4072*4882a593Smuzhiyun 
4073*4882a593Smuzhiyun 			if (!stereo_match_mandatory(mode,
4074*4882a593Smuzhiyun 						    &stereo_mandatory_modes[i]))
4075*4882a593Smuzhiyun 				continue;
4076*4882a593Smuzhiyun 
4077*4882a593Smuzhiyun 			mandatory = &stereo_mandatory_modes[i];
4078*4882a593Smuzhiyun 			new_mode = drm_mode_duplicate(dev, mode);
4079*4882a593Smuzhiyun 			if (!new_mode)
4080*4882a593Smuzhiyun 				continue;
4081*4882a593Smuzhiyun 
4082*4882a593Smuzhiyun 			new_mode->flags |= mandatory->flags;
4083*4882a593Smuzhiyun 			list_add_tail(&new_mode->head, &stereo_modes);
4084*4882a593Smuzhiyun 			modes++;
4085*4882a593Smuzhiyun 		}
4086*4882a593Smuzhiyun 	}
4087*4882a593Smuzhiyun 
4088*4882a593Smuzhiyun 	list_splice_tail(&stereo_modes, &connector->probed_modes);
4089*4882a593Smuzhiyun 
4090*4882a593Smuzhiyun 	return modes;
4091*4882a593Smuzhiyun }
4092*4882a593Smuzhiyun 
add_hdmi_mode(struct drm_connector * connector,u8 vic)4093*4882a593Smuzhiyun static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
4094*4882a593Smuzhiyun {
4095*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
4096*4882a593Smuzhiyun 	struct drm_display_mode *newmode;
4097*4882a593Smuzhiyun 
4098*4882a593Smuzhiyun 	if (!drm_valid_hdmi_vic(vic)) {
4099*4882a593Smuzhiyun 		DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
4100*4882a593Smuzhiyun 		return 0;
4101*4882a593Smuzhiyun 	}
4102*4882a593Smuzhiyun 
4103*4882a593Smuzhiyun 	newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
4104*4882a593Smuzhiyun 	if (!newmode)
4105*4882a593Smuzhiyun 		return 0;
4106*4882a593Smuzhiyun 
4107*4882a593Smuzhiyun 	drm_mode_probed_add(connector, newmode);
4108*4882a593Smuzhiyun 
4109*4882a593Smuzhiyun 	return 1;
4110*4882a593Smuzhiyun }
4111*4882a593Smuzhiyun 
add_3d_struct_modes(struct drm_connector * connector,u16 structure,const u8 * video_db,u8 video_len,u8 video_index)4112*4882a593Smuzhiyun static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
4113*4882a593Smuzhiyun 			       const u8 *video_db, u8 video_len, u8 video_index)
4114*4882a593Smuzhiyun {
4115*4882a593Smuzhiyun 	struct drm_display_mode *newmode;
4116*4882a593Smuzhiyun 	int modes = 0;
4117*4882a593Smuzhiyun 
4118*4882a593Smuzhiyun 	if (structure & (1 << 0)) {
4119*4882a593Smuzhiyun 		newmode = drm_display_mode_from_vic_index(connector, video_db,
4120*4882a593Smuzhiyun 							  video_len,
4121*4882a593Smuzhiyun 							  video_index);
4122*4882a593Smuzhiyun 		if (newmode) {
4123*4882a593Smuzhiyun 			newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
4124*4882a593Smuzhiyun 			drm_mode_probed_add(connector, newmode);
4125*4882a593Smuzhiyun 			modes++;
4126*4882a593Smuzhiyun 		}
4127*4882a593Smuzhiyun 	}
4128*4882a593Smuzhiyun 	if (structure & (1 << 6)) {
4129*4882a593Smuzhiyun 		newmode = drm_display_mode_from_vic_index(connector, video_db,
4130*4882a593Smuzhiyun 							  video_len,
4131*4882a593Smuzhiyun 							  video_index);
4132*4882a593Smuzhiyun 		if (newmode) {
4133*4882a593Smuzhiyun 			newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
4134*4882a593Smuzhiyun 			drm_mode_probed_add(connector, newmode);
4135*4882a593Smuzhiyun 			modes++;
4136*4882a593Smuzhiyun 		}
4137*4882a593Smuzhiyun 	}
4138*4882a593Smuzhiyun 	if (structure & (1 << 8)) {
4139*4882a593Smuzhiyun 		newmode = drm_display_mode_from_vic_index(connector, video_db,
4140*4882a593Smuzhiyun 							  video_len,
4141*4882a593Smuzhiyun 							  video_index);
4142*4882a593Smuzhiyun 		if (newmode) {
4143*4882a593Smuzhiyun 			newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
4144*4882a593Smuzhiyun 			drm_mode_probed_add(connector, newmode);
4145*4882a593Smuzhiyun 			modes++;
4146*4882a593Smuzhiyun 		}
4147*4882a593Smuzhiyun 	}
4148*4882a593Smuzhiyun 
4149*4882a593Smuzhiyun 	return modes;
4150*4882a593Smuzhiyun }
4151*4882a593Smuzhiyun 
4152*4882a593Smuzhiyun /*
4153*4882a593Smuzhiyun  * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
4154*4882a593Smuzhiyun  * @connector: connector corresponding to the HDMI sink
4155*4882a593Smuzhiyun  * @db: start of the CEA vendor specific block
4156*4882a593Smuzhiyun  * @len: length of the CEA block payload, ie. one can access up to db[len]
4157*4882a593Smuzhiyun  *
4158*4882a593Smuzhiyun  * Parses the HDMI VSDB looking for modes to add to @connector. This function
4159*4882a593Smuzhiyun  * also adds the stereo 3d modes when applicable.
4160*4882a593Smuzhiyun  */
4161*4882a593Smuzhiyun static int
do_hdmi_vsdb_modes(struct drm_connector * connector,const u8 * db,u8 len,const u8 * video_db,u8 video_len)4162*4882a593Smuzhiyun do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
4163*4882a593Smuzhiyun 		   const u8 *video_db, u8 video_len)
4164*4882a593Smuzhiyun {
4165*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
4166*4882a593Smuzhiyun 	int modes = 0, offset = 0, i, multi_present = 0, multi_len;
4167*4882a593Smuzhiyun 	u8 vic_len, hdmi_3d_len = 0;
4168*4882a593Smuzhiyun 	u16 mask;
4169*4882a593Smuzhiyun 	u16 structure_all;
4170*4882a593Smuzhiyun 
4171*4882a593Smuzhiyun 	if (len < 8)
4172*4882a593Smuzhiyun 		goto out;
4173*4882a593Smuzhiyun 
4174*4882a593Smuzhiyun 	/* no HDMI_Video_Present */
4175*4882a593Smuzhiyun 	if (!(db[8] & (1 << 5)))
4176*4882a593Smuzhiyun 		goto out;
4177*4882a593Smuzhiyun 
4178*4882a593Smuzhiyun 	/* Latency_Fields_Present */
4179*4882a593Smuzhiyun 	if (db[8] & (1 << 7))
4180*4882a593Smuzhiyun 		offset += 2;
4181*4882a593Smuzhiyun 
4182*4882a593Smuzhiyun 	/* I_Latency_Fields_Present */
4183*4882a593Smuzhiyun 	if (db[8] & (1 << 6))
4184*4882a593Smuzhiyun 		offset += 2;
4185*4882a593Smuzhiyun 
4186*4882a593Smuzhiyun 	/* the declared length is not long enough for the 2 first bytes
4187*4882a593Smuzhiyun 	 * of additional video format capabilities */
4188*4882a593Smuzhiyun 	if (len < (8 + offset + 2))
4189*4882a593Smuzhiyun 		goto out;
4190*4882a593Smuzhiyun 
4191*4882a593Smuzhiyun 	/* 3D_Present */
4192*4882a593Smuzhiyun 	offset++;
4193*4882a593Smuzhiyun 	if (db[8 + offset] & (1 << 7)) {
4194*4882a593Smuzhiyun 		modes += add_hdmi_mandatory_stereo_modes(connector);
4195*4882a593Smuzhiyun 
4196*4882a593Smuzhiyun 		/* 3D_Multi_present */
4197*4882a593Smuzhiyun 		multi_present = (db[8 + offset] & 0x60) >> 5;
4198*4882a593Smuzhiyun 	}
4199*4882a593Smuzhiyun 
4200*4882a593Smuzhiyun 	offset++;
4201*4882a593Smuzhiyun 	vic_len = db[8 + offset] >> 5;
4202*4882a593Smuzhiyun 	hdmi_3d_len = db[8 + offset] & 0x1f;
4203*4882a593Smuzhiyun 
4204*4882a593Smuzhiyun 	for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
4205*4882a593Smuzhiyun 		u8 vic;
4206*4882a593Smuzhiyun 
4207*4882a593Smuzhiyun 		vic = db[9 + offset + i];
4208*4882a593Smuzhiyun 		modes += add_hdmi_mode(connector, vic);
4209*4882a593Smuzhiyun 	}
4210*4882a593Smuzhiyun 	offset += 1 + vic_len;
4211*4882a593Smuzhiyun 
4212*4882a593Smuzhiyun 	if (multi_present == 1)
4213*4882a593Smuzhiyun 		multi_len = 2;
4214*4882a593Smuzhiyun 	else if (multi_present == 2)
4215*4882a593Smuzhiyun 		multi_len = 4;
4216*4882a593Smuzhiyun 	else
4217*4882a593Smuzhiyun 		multi_len = 0;
4218*4882a593Smuzhiyun 
4219*4882a593Smuzhiyun 	if (len < (8 + offset + hdmi_3d_len - 1))
4220*4882a593Smuzhiyun 		goto out;
4221*4882a593Smuzhiyun 
4222*4882a593Smuzhiyun 	if (hdmi_3d_len < multi_len)
4223*4882a593Smuzhiyun 		goto out;
4224*4882a593Smuzhiyun 
4225*4882a593Smuzhiyun 	if (multi_present == 1 || multi_present == 2) {
4226*4882a593Smuzhiyun 		/* 3D_Structure_ALL */
4227*4882a593Smuzhiyun 		structure_all = (db[8 + offset] << 8) | db[9 + offset];
4228*4882a593Smuzhiyun 
4229*4882a593Smuzhiyun 		/* check if 3D_MASK is present */
4230*4882a593Smuzhiyun 		if (multi_present == 2)
4231*4882a593Smuzhiyun 			mask = (db[10 + offset] << 8) | db[11 + offset];
4232*4882a593Smuzhiyun 		else
4233*4882a593Smuzhiyun 			mask = 0xffff;
4234*4882a593Smuzhiyun 
4235*4882a593Smuzhiyun 		for (i = 0; i < 16; i++) {
4236*4882a593Smuzhiyun 			if (mask & (1 << i))
4237*4882a593Smuzhiyun 				modes += add_3d_struct_modes(connector,
4238*4882a593Smuzhiyun 						structure_all,
4239*4882a593Smuzhiyun 						video_db,
4240*4882a593Smuzhiyun 						video_len, i);
4241*4882a593Smuzhiyun 		}
4242*4882a593Smuzhiyun 	}
4243*4882a593Smuzhiyun 
4244*4882a593Smuzhiyun 	offset += multi_len;
4245*4882a593Smuzhiyun 
4246*4882a593Smuzhiyun 	for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
4247*4882a593Smuzhiyun 		int vic_index;
4248*4882a593Smuzhiyun 		struct drm_display_mode *newmode = NULL;
4249*4882a593Smuzhiyun 		unsigned int newflag = 0;
4250*4882a593Smuzhiyun 		bool detail_present;
4251*4882a593Smuzhiyun 
4252*4882a593Smuzhiyun 		detail_present = ((db[8 + offset + i] & 0x0f) > 7);
4253*4882a593Smuzhiyun 
4254*4882a593Smuzhiyun 		if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
4255*4882a593Smuzhiyun 			break;
4256*4882a593Smuzhiyun 
4257*4882a593Smuzhiyun 		/* 2D_VIC_order_X */
4258*4882a593Smuzhiyun 		vic_index = db[8 + offset + i] >> 4;
4259*4882a593Smuzhiyun 
4260*4882a593Smuzhiyun 		/* 3D_Structure_X */
4261*4882a593Smuzhiyun 		switch (db[8 + offset + i] & 0x0f) {
4262*4882a593Smuzhiyun 		case 0:
4263*4882a593Smuzhiyun 			newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
4264*4882a593Smuzhiyun 			break;
4265*4882a593Smuzhiyun 		case 6:
4266*4882a593Smuzhiyun 			newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
4267*4882a593Smuzhiyun 			break;
4268*4882a593Smuzhiyun 		case 8:
4269*4882a593Smuzhiyun 			/* 3D_Detail_X */
4270*4882a593Smuzhiyun 			if ((db[9 + offset + i] >> 4) == 1)
4271*4882a593Smuzhiyun 				newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
4272*4882a593Smuzhiyun 			break;
4273*4882a593Smuzhiyun 		}
4274*4882a593Smuzhiyun 
4275*4882a593Smuzhiyun 		if (newflag != 0) {
4276*4882a593Smuzhiyun 			newmode = drm_display_mode_from_vic_index(connector,
4277*4882a593Smuzhiyun 								  video_db,
4278*4882a593Smuzhiyun 								  video_len,
4279*4882a593Smuzhiyun 								  vic_index);
4280*4882a593Smuzhiyun 
4281*4882a593Smuzhiyun 			if (newmode) {
4282*4882a593Smuzhiyun 				newmode->flags |= newflag;
4283*4882a593Smuzhiyun 				drm_mode_probed_add(connector, newmode);
4284*4882a593Smuzhiyun 				modes++;
4285*4882a593Smuzhiyun 			}
4286*4882a593Smuzhiyun 		}
4287*4882a593Smuzhiyun 
4288*4882a593Smuzhiyun 		if (detail_present)
4289*4882a593Smuzhiyun 			i++;
4290*4882a593Smuzhiyun 	}
4291*4882a593Smuzhiyun 
4292*4882a593Smuzhiyun out:
4293*4882a593Smuzhiyun 	if (modes > 0)
4294*4882a593Smuzhiyun 		info->has_hdmi_infoframe = true;
4295*4882a593Smuzhiyun 	return modes;
4296*4882a593Smuzhiyun }
4297*4882a593Smuzhiyun 
4298*4882a593Smuzhiyun static int
cea_db_payload_len(const u8 * db)4299*4882a593Smuzhiyun cea_db_payload_len(const u8 *db)
4300*4882a593Smuzhiyun {
4301*4882a593Smuzhiyun 	return db[0] & 0x1f;
4302*4882a593Smuzhiyun }
4303*4882a593Smuzhiyun 
4304*4882a593Smuzhiyun static int
cea_db_extended_tag(const u8 * db)4305*4882a593Smuzhiyun cea_db_extended_tag(const u8 *db)
4306*4882a593Smuzhiyun {
4307*4882a593Smuzhiyun 	return db[1];
4308*4882a593Smuzhiyun }
4309*4882a593Smuzhiyun 
4310*4882a593Smuzhiyun static int
cea_db_tag(const u8 * db)4311*4882a593Smuzhiyun cea_db_tag(const u8 *db)
4312*4882a593Smuzhiyun {
4313*4882a593Smuzhiyun 	return db[0] >> 5;
4314*4882a593Smuzhiyun }
4315*4882a593Smuzhiyun 
4316*4882a593Smuzhiyun static int
cea_revision(const u8 * cea)4317*4882a593Smuzhiyun cea_revision(const u8 *cea)
4318*4882a593Smuzhiyun {
4319*4882a593Smuzhiyun 	/*
4320*4882a593Smuzhiyun 	 * FIXME is this correct for the DispID variant?
4321*4882a593Smuzhiyun 	 * The DispID spec doesn't really specify whether
4322*4882a593Smuzhiyun 	 * this is the revision of the CEA extension or
4323*4882a593Smuzhiyun 	 * the DispID CEA data block. And the only value
4324*4882a593Smuzhiyun 	 * given as an example is 0.
4325*4882a593Smuzhiyun 	 */
4326*4882a593Smuzhiyun 	return cea[1];
4327*4882a593Smuzhiyun }
4328*4882a593Smuzhiyun 
4329*4882a593Smuzhiyun static int
cea_db_offsets(const u8 * cea,int * start,int * end)4330*4882a593Smuzhiyun cea_db_offsets(const u8 *cea, int *start, int *end)
4331*4882a593Smuzhiyun {
4332*4882a593Smuzhiyun 	/* DisplayID CTA extension blocks and top-level CEA EDID
4333*4882a593Smuzhiyun 	 * block header definitions differ in the following bytes:
4334*4882a593Smuzhiyun 	 *   1) Byte 2 of the header specifies length differently,
4335*4882a593Smuzhiyun 	 *   2) Byte 3 is only present in the CEA top level block.
4336*4882a593Smuzhiyun 	 *
4337*4882a593Smuzhiyun 	 * The different definitions for byte 2 follow.
4338*4882a593Smuzhiyun 	 *
4339*4882a593Smuzhiyun 	 * DisplayID CTA extension block defines byte 2 as:
4340*4882a593Smuzhiyun 	 *   Number of payload bytes
4341*4882a593Smuzhiyun 	 *
4342*4882a593Smuzhiyun 	 * CEA EDID block defines byte 2 as:
4343*4882a593Smuzhiyun 	 *   Byte number (decimal) within this block where the 18-byte
4344*4882a593Smuzhiyun 	 *   DTDs begin. If no non-DTD data is present in this extension
4345*4882a593Smuzhiyun 	 *   block, the value should be set to 04h (the byte after next).
4346*4882a593Smuzhiyun 	 *   If set to 00h, there are no DTDs present in this block and
4347*4882a593Smuzhiyun 	 *   no non-DTD data.
4348*4882a593Smuzhiyun 	 */
4349*4882a593Smuzhiyun 	if (cea[0] == DATA_BLOCK_CTA) {
4350*4882a593Smuzhiyun 		/*
4351*4882a593Smuzhiyun 		 * for_each_displayid_db() has already verified
4352*4882a593Smuzhiyun 		 * that these stay within expected bounds.
4353*4882a593Smuzhiyun 		 */
4354*4882a593Smuzhiyun 		*start = 3;
4355*4882a593Smuzhiyun 		*end = *start + cea[2];
4356*4882a593Smuzhiyun 	} else if (cea[0] == CEA_EXT) {
4357*4882a593Smuzhiyun 		/* Data block offset in CEA extension block */
4358*4882a593Smuzhiyun 		*start = 4;
4359*4882a593Smuzhiyun 		*end = cea[2];
4360*4882a593Smuzhiyun 		if (*end == 0)
4361*4882a593Smuzhiyun 			*end = 127;
4362*4882a593Smuzhiyun 		if (*end < 4 || *end > 127)
4363*4882a593Smuzhiyun 			return -ERANGE;
4364*4882a593Smuzhiyun 	} else {
4365*4882a593Smuzhiyun 		return -EOPNOTSUPP;
4366*4882a593Smuzhiyun 	}
4367*4882a593Smuzhiyun 
4368*4882a593Smuzhiyun 	return 0;
4369*4882a593Smuzhiyun }
4370*4882a593Smuzhiyun 
cea_db_is_hdmi_vsdb(const u8 * db)4371*4882a593Smuzhiyun static bool cea_db_is_hdmi_vsdb(const u8 *db)
4372*4882a593Smuzhiyun {
4373*4882a593Smuzhiyun 	int hdmi_id;
4374*4882a593Smuzhiyun 
4375*4882a593Smuzhiyun 	if (cea_db_tag(db) != VENDOR_BLOCK)
4376*4882a593Smuzhiyun 		return false;
4377*4882a593Smuzhiyun 
4378*4882a593Smuzhiyun 	if (cea_db_payload_len(db) < 5)
4379*4882a593Smuzhiyun 		return false;
4380*4882a593Smuzhiyun 
4381*4882a593Smuzhiyun 	hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
4382*4882a593Smuzhiyun 
4383*4882a593Smuzhiyun 	return hdmi_id == HDMI_IEEE_OUI;
4384*4882a593Smuzhiyun }
4385*4882a593Smuzhiyun 
cea_db_is_hdmi_forum_vsdb(const u8 * db)4386*4882a593Smuzhiyun static bool cea_db_is_hdmi_forum_vsdb(const u8 *db)
4387*4882a593Smuzhiyun {
4388*4882a593Smuzhiyun 	unsigned int oui;
4389*4882a593Smuzhiyun 
4390*4882a593Smuzhiyun 	if (cea_db_tag(db) != VENDOR_BLOCK)
4391*4882a593Smuzhiyun 		return false;
4392*4882a593Smuzhiyun 
4393*4882a593Smuzhiyun 	if (cea_db_payload_len(db) < 7)
4394*4882a593Smuzhiyun 		return false;
4395*4882a593Smuzhiyun 
4396*4882a593Smuzhiyun 	oui = db[3] << 16 | db[2] << 8 | db[1];
4397*4882a593Smuzhiyun 
4398*4882a593Smuzhiyun 	return oui == HDMI_FORUM_IEEE_OUI;
4399*4882a593Smuzhiyun }
4400*4882a593Smuzhiyun 
cea_db_is_vcdb(const u8 * db)4401*4882a593Smuzhiyun static bool cea_db_is_vcdb(const u8 *db)
4402*4882a593Smuzhiyun {
4403*4882a593Smuzhiyun 	if (cea_db_tag(db) != USE_EXTENDED_TAG)
4404*4882a593Smuzhiyun 		return false;
4405*4882a593Smuzhiyun 
4406*4882a593Smuzhiyun 	if (cea_db_payload_len(db) != 2)
4407*4882a593Smuzhiyun 		return false;
4408*4882a593Smuzhiyun 
4409*4882a593Smuzhiyun 	if (cea_db_extended_tag(db) != EXT_VIDEO_CAPABILITY_BLOCK)
4410*4882a593Smuzhiyun 		return false;
4411*4882a593Smuzhiyun 
4412*4882a593Smuzhiyun 	return true;
4413*4882a593Smuzhiyun }
4414*4882a593Smuzhiyun 
cea_db_is_y420cmdb(const u8 * db)4415*4882a593Smuzhiyun static bool cea_db_is_y420cmdb(const u8 *db)
4416*4882a593Smuzhiyun {
4417*4882a593Smuzhiyun 	if (cea_db_tag(db) != USE_EXTENDED_TAG)
4418*4882a593Smuzhiyun 		return false;
4419*4882a593Smuzhiyun 
4420*4882a593Smuzhiyun 	if (!cea_db_payload_len(db))
4421*4882a593Smuzhiyun 		return false;
4422*4882a593Smuzhiyun 
4423*4882a593Smuzhiyun 	if (cea_db_extended_tag(db) != EXT_VIDEO_CAP_BLOCK_Y420CMDB)
4424*4882a593Smuzhiyun 		return false;
4425*4882a593Smuzhiyun 
4426*4882a593Smuzhiyun 	return true;
4427*4882a593Smuzhiyun }
4428*4882a593Smuzhiyun 
cea_db_is_y420vdb(const u8 * db)4429*4882a593Smuzhiyun static bool cea_db_is_y420vdb(const u8 *db)
4430*4882a593Smuzhiyun {
4431*4882a593Smuzhiyun 	if (cea_db_tag(db) != USE_EXTENDED_TAG)
4432*4882a593Smuzhiyun 		return false;
4433*4882a593Smuzhiyun 
4434*4882a593Smuzhiyun 	if (!cea_db_payload_len(db))
4435*4882a593Smuzhiyun 		return false;
4436*4882a593Smuzhiyun 
4437*4882a593Smuzhiyun 	if (cea_db_extended_tag(db) != EXT_VIDEO_DATA_BLOCK_420)
4438*4882a593Smuzhiyun 		return false;
4439*4882a593Smuzhiyun 
4440*4882a593Smuzhiyun 	return true;
4441*4882a593Smuzhiyun }
4442*4882a593Smuzhiyun 
4443*4882a593Smuzhiyun #define for_each_cea_db(cea, i, start, end) \
4444*4882a593Smuzhiyun 	for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
4445*4882a593Smuzhiyun 
drm_parse_y420cmdb_bitmap(struct drm_connector * connector,const u8 * db)4446*4882a593Smuzhiyun static void drm_parse_y420cmdb_bitmap(struct drm_connector *connector,
4447*4882a593Smuzhiyun 				      const u8 *db)
4448*4882a593Smuzhiyun {
4449*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
4450*4882a593Smuzhiyun 	struct drm_hdmi_info *hdmi = &info->hdmi;
4451*4882a593Smuzhiyun 	u8 map_len = cea_db_payload_len(db) - 1;
4452*4882a593Smuzhiyun 	u8 count;
4453*4882a593Smuzhiyun 	u64 map = 0;
4454*4882a593Smuzhiyun 
4455*4882a593Smuzhiyun 	if (map_len == 0) {
4456*4882a593Smuzhiyun 		/* All CEA modes support ycbcr420 sampling also.*/
4457*4882a593Smuzhiyun 		hdmi->y420_cmdb_map = U64_MAX;
4458*4882a593Smuzhiyun 		info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
4459*4882a593Smuzhiyun 		return;
4460*4882a593Smuzhiyun 	}
4461*4882a593Smuzhiyun 
4462*4882a593Smuzhiyun 	/*
4463*4882a593Smuzhiyun 	 * This map indicates which of the existing CEA block modes
4464*4882a593Smuzhiyun 	 * from VDB can support YCBCR420 output too. So if bit=0 is
4465*4882a593Smuzhiyun 	 * set, first mode from VDB can support YCBCR420 output too.
4466*4882a593Smuzhiyun 	 * We will parse and keep this map, before parsing VDB itself
4467*4882a593Smuzhiyun 	 * to avoid going through the same block again and again.
4468*4882a593Smuzhiyun 	 *
4469*4882a593Smuzhiyun 	 * Spec is not clear about max possible size of this block.
4470*4882a593Smuzhiyun 	 * Clamping max bitmap block size at 8 bytes. Every byte can
4471*4882a593Smuzhiyun 	 * address 8 CEA modes, in this way this map can address
4472*4882a593Smuzhiyun 	 * 8*8 = first 64 SVDs.
4473*4882a593Smuzhiyun 	 */
4474*4882a593Smuzhiyun 	if (WARN_ON_ONCE(map_len > 8))
4475*4882a593Smuzhiyun 		map_len = 8;
4476*4882a593Smuzhiyun 
4477*4882a593Smuzhiyun 	for (count = 0; count < map_len; count++)
4478*4882a593Smuzhiyun 		map |= (u64)db[2 + count] << (8 * count);
4479*4882a593Smuzhiyun 
4480*4882a593Smuzhiyun 	if (map)
4481*4882a593Smuzhiyun 		info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
4482*4882a593Smuzhiyun 
4483*4882a593Smuzhiyun 	hdmi->y420_cmdb_map = map;
4484*4882a593Smuzhiyun }
4485*4882a593Smuzhiyun 
4486*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
4487*4882a593Smuzhiyun 
4488*4882a593Smuzhiyun static int
add_cea_modes(struct drm_connector * connector,struct edid * edid)4489*4882a593Smuzhiyun add_cea_modes(struct drm_connector *connector, struct edid *edid)
4490*4882a593Smuzhiyun {
4491*4882a593Smuzhiyun 	const u8 *cea;
4492*4882a593Smuzhiyun 	const u8 *db, *hdmi = NULL, *video = NULL;
4493*4882a593Smuzhiyun 	u8 dbl, hdmi_len, video_len = 0;
4494*4882a593Smuzhiyun 	int i, count = 0, modes = 0;
4495*4882a593Smuzhiyun 	int ext_index = 0;
4496*4882a593Smuzhiyun 
4497*4882a593Smuzhiyun 	if (edid_hfeeodb_extension_block_count(edid))
4498*4882a593Smuzhiyun 		count = edid_hfeeodb_extension_block_count(edid);
4499*4882a593Smuzhiyun 	else
4500*4882a593Smuzhiyun 		count = edid->extensions;
4501*4882a593Smuzhiyun 
4502*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
4503*4882a593Smuzhiyun 		ext_index = i;
4504*4882a593Smuzhiyun 
4505*4882a593Smuzhiyun 		cea = drm_find_edid_extension(edid, CEA_EXT, &ext_index);
4506*4882a593Smuzhiyun 		if (cea && cea_revision(cea) >= 3) {
4507*4882a593Smuzhiyun 			int i, start, end;
4508*4882a593Smuzhiyun 
4509*4882a593Smuzhiyun 			if (cea_db_offsets(cea, &start, &end))
4510*4882a593Smuzhiyun 				return 0;
4511*4882a593Smuzhiyun 
4512*4882a593Smuzhiyun 			for_each_cea_db(cea, i, start, end) {
4513*4882a593Smuzhiyun 				db = &cea[i];
4514*4882a593Smuzhiyun 				dbl = cea_db_payload_len(db);
4515*4882a593Smuzhiyun 
4516*4882a593Smuzhiyun 				if (cea_db_tag(db) == VIDEO_BLOCK) {
4517*4882a593Smuzhiyun 					video = db + 1;
4518*4882a593Smuzhiyun 					video_len = dbl;
4519*4882a593Smuzhiyun 					modes += do_cea_modes(connector, video, dbl);
4520*4882a593Smuzhiyun 				} else if (cea_db_is_hdmi_vsdb(db)) {
4521*4882a593Smuzhiyun 					hdmi = db;
4522*4882a593Smuzhiyun 					hdmi_len = dbl;
4523*4882a593Smuzhiyun 				} else if (cea_db_is_y420vdb(db)) {
4524*4882a593Smuzhiyun 					const u8 *vdb420 = &db[2];
4525*4882a593Smuzhiyun 
4526*4882a593Smuzhiyun 					/* Add 4:2:0(only) modes present in EDID */
4527*4882a593Smuzhiyun 					modes += do_y420vdb_modes(connector,
4528*4882a593Smuzhiyun 								  vdb420,
4529*4882a593Smuzhiyun 								  dbl - 1);
4530*4882a593Smuzhiyun 				}
4531*4882a593Smuzhiyun 			}
4532*4882a593Smuzhiyun 		}
4533*4882a593Smuzhiyun 
4534*4882a593Smuzhiyun 		/*
4535*4882a593Smuzhiyun 		 * We parse the HDMI VSDB after having added the cea modes as we will
4536*4882a593Smuzhiyun 		 * be patching their flags when the sink supports stereo 3D.
4537*4882a593Smuzhiyun 		 */
4538*4882a593Smuzhiyun 		if (hdmi)
4539*4882a593Smuzhiyun 			modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
4540*4882a593Smuzhiyun 						    video_len);
4541*4882a593Smuzhiyun 	}
4542*4882a593Smuzhiyun 
4543*4882a593Smuzhiyun 	return modes;
4544*4882a593Smuzhiyun }
4545*4882a593Smuzhiyun 
4546*4882a593Smuzhiyun #else
4547*4882a593Smuzhiyun 
4548*4882a593Smuzhiyun static int
add_cea_modes(struct drm_connector * connector,struct edid * edid)4549*4882a593Smuzhiyun add_cea_modes(struct drm_connector *connector, struct edid *edid)
4550*4882a593Smuzhiyun {
4551*4882a593Smuzhiyun 	const u8 *cea = drm_find_cea_extension(edid);
4552*4882a593Smuzhiyun 	const u8 *db, *hdmi = NULL, *video = NULL;
4553*4882a593Smuzhiyun 	u8 dbl, hdmi_len, video_len = 0;
4554*4882a593Smuzhiyun 	int modes = 0;
4555*4882a593Smuzhiyun 
4556*4882a593Smuzhiyun 	if (cea && cea_revision(cea) >= 3) {
4557*4882a593Smuzhiyun 		int i, start, end;
4558*4882a593Smuzhiyun 
4559*4882a593Smuzhiyun 		if (cea_db_offsets(cea, &start, &end))
4560*4882a593Smuzhiyun 			return 0;
4561*4882a593Smuzhiyun 
4562*4882a593Smuzhiyun 		for_each_cea_db(cea, i, start, end) {
4563*4882a593Smuzhiyun 			db = &cea[i];
4564*4882a593Smuzhiyun 			dbl = cea_db_payload_len(db);
4565*4882a593Smuzhiyun 
4566*4882a593Smuzhiyun 			if (cea_db_tag(db) == VIDEO_BLOCK) {
4567*4882a593Smuzhiyun 				video = db + 1;
4568*4882a593Smuzhiyun 				video_len = dbl;
4569*4882a593Smuzhiyun 				modes += do_cea_modes(connector, video, dbl);
4570*4882a593Smuzhiyun 			} else if (cea_db_is_hdmi_vsdb(db)) {
4571*4882a593Smuzhiyun 				hdmi = db;
4572*4882a593Smuzhiyun 				hdmi_len = dbl;
4573*4882a593Smuzhiyun 			} else if (cea_db_is_y420vdb(db)) {
4574*4882a593Smuzhiyun 				const u8 *vdb420 = &db[2];
4575*4882a593Smuzhiyun 
4576*4882a593Smuzhiyun 				/* Add 4:2:0(only) modes present in EDID */
4577*4882a593Smuzhiyun 				modes += do_y420vdb_modes(connector,
4578*4882a593Smuzhiyun 							  vdb420,
4579*4882a593Smuzhiyun 							  dbl - 1);
4580*4882a593Smuzhiyun 			}
4581*4882a593Smuzhiyun 		}
4582*4882a593Smuzhiyun 	}
4583*4882a593Smuzhiyun 
4584*4882a593Smuzhiyun 	/*
4585*4882a593Smuzhiyun 	 * We parse the HDMI VSDB after having added the cea modes as we will
4586*4882a593Smuzhiyun 	 * be patching their flags when the sink supports stereo 3D.
4587*4882a593Smuzhiyun 	 */
4588*4882a593Smuzhiyun 	if (hdmi)
4589*4882a593Smuzhiyun 		modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
4590*4882a593Smuzhiyun 					    video_len);
4591*4882a593Smuzhiyun 
4592*4882a593Smuzhiyun 	return modes;
4593*4882a593Smuzhiyun }
4594*4882a593Smuzhiyun #endif
4595*4882a593Smuzhiyun 
fixup_detailed_cea_mode_clock(struct drm_display_mode * mode)4596*4882a593Smuzhiyun static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
4597*4882a593Smuzhiyun {
4598*4882a593Smuzhiyun 	const struct drm_display_mode *cea_mode;
4599*4882a593Smuzhiyun 	int clock1, clock2, clock;
4600*4882a593Smuzhiyun 	u8 vic;
4601*4882a593Smuzhiyun 	const char *type;
4602*4882a593Smuzhiyun 
4603*4882a593Smuzhiyun 	/*
4604*4882a593Smuzhiyun 	 * allow 5kHz clock difference either way to account for
4605*4882a593Smuzhiyun 	 * the 10kHz clock resolution limit of detailed timings.
4606*4882a593Smuzhiyun 	 */
4607*4882a593Smuzhiyun 	vic = drm_match_cea_mode_clock_tolerance(mode, 5);
4608*4882a593Smuzhiyun 	if (drm_valid_cea_vic(vic)) {
4609*4882a593Smuzhiyun 		type = "CEA";
4610*4882a593Smuzhiyun 		cea_mode = cea_mode_for_vic(vic);
4611*4882a593Smuzhiyun 		clock1 = cea_mode->clock;
4612*4882a593Smuzhiyun 		clock2 = cea_mode_alternate_clock(cea_mode);
4613*4882a593Smuzhiyun 	} else {
4614*4882a593Smuzhiyun 		vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
4615*4882a593Smuzhiyun 		if (drm_valid_hdmi_vic(vic)) {
4616*4882a593Smuzhiyun 			type = "HDMI";
4617*4882a593Smuzhiyun 			cea_mode = &edid_4k_modes[vic];
4618*4882a593Smuzhiyun 			clock1 = cea_mode->clock;
4619*4882a593Smuzhiyun 			clock2 = hdmi_mode_alternate_clock(cea_mode);
4620*4882a593Smuzhiyun 		} else {
4621*4882a593Smuzhiyun 			return;
4622*4882a593Smuzhiyun 		}
4623*4882a593Smuzhiyun 	}
4624*4882a593Smuzhiyun 
4625*4882a593Smuzhiyun 	/* pick whichever is closest */
4626*4882a593Smuzhiyun 	if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
4627*4882a593Smuzhiyun 		clock = clock1;
4628*4882a593Smuzhiyun 	else
4629*4882a593Smuzhiyun 		clock = clock2;
4630*4882a593Smuzhiyun 
4631*4882a593Smuzhiyun 	if (mode->clock == clock)
4632*4882a593Smuzhiyun 		return;
4633*4882a593Smuzhiyun 
4634*4882a593Smuzhiyun 	DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
4635*4882a593Smuzhiyun 		  type, vic, mode->clock, clock);
4636*4882a593Smuzhiyun 	mode->clock = clock;
4637*4882a593Smuzhiyun }
4638*4882a593Smuzhiyun 
cea_db_is_hdmi_hdr_metadata_block(const u8 * db)4639*4882a593Smuzhiyun static bool cea_db_is_hdmi_hdr_metadata_block(const u8 *db)
4640*4882a593Smuzhiyun {
4641*4882a593Smuzhiyun 	if (cea_db_tag(db) != USE_EXTENDED_TAG)
4642*4882a593Smuzhiyun 		return false;
4643*4882a593Smuzhiyun 
4644*4882a593Smuzhiyun 	if (db[1] != HDR_STATIC_METADATA_BLOCK)
4645*4882a593Smuzhiyun 		return false;
4646*4882a593Smuzhiyun 
4647*4882a593Smuzhiyun 	if (cea_db_payload_len(db) < 3)
4648*4882a593Smuzhiyun 		return false;
4649*4882a593Smuzhiyun 
4650*4882a593Smuzhiyun 	return true;
4651*4882a593Smuzhiyun }
4652*4882a593Smuzhiyun 
eotf_supported(const u8 * edid_ext)4653*4882a593Smuzhiyun static uint8_t eotf_supported(const u8 *edid_ext)
4654*4882a593Smuzhiyun {
4655*4882a593Smuzhiyun 	return edid_ext[2] &
4656*4882a593Smuzhiyun 		(BIT(HDMI_EOTF_TRADITIONAL_GAMMA_SDR) |
4657*4882a593Smuzhiyun 		 BIT(HDMI_EOTF_TRADITIONAL_GAMMA_HDR) |
4658*4882a593Smuzhiyun 		 BIT(HDMI_EOTF_SMPTE_ST2084) |
4659*4882a593Smuzhiyun 		 BIT(HDMI_EOTF_BT_2100_HLG));
4660*4882a593Smuzhiyun }
4661*4882a593Smuzhiyun 
hdr_metadata_type(const u8 * edid_ext)4662*4882a593Smuzhiyun static uint8_t hdr_metadata_type(const u8 *edid_ext)
4663*4882a593Smuzhiyun {
4664*4882a593Smuzhiyun 	return edid_ext[3] &
4665*4882a593Smuzhiyun 		BIT(HDMI_STATIC_METADATA_TYPE1);
4666*4882a593Smuzhiyun }
4667*4882a593Smuzhiyun 
4668*4882a593Smuzhiyun static void
drm_parse_hdr_metadata_block(struct drm_connector * connector,const u8 * db)4669*4882a593Smuzhiyun drm_parse_hdr_metadata_block(struct drm_connector *connector, const u8 *db)
4670*4882a593Smuzhiyun {
4671*4882a593Smuzhiyun 	u16 len;
4672*4882a593Smuzhiyun 
4673*4882a593Smuzhiyun 	len = cea_db_payload_len(db);
4674*4882a593Smuzhiyun 
4675*4882a593Smuzhiyun 	connector->hdr_sink_metadata.hdmi_type1.eotf =
4676*4882a593Smuzhiyun 						eotf_supported(db);
4677*4882a593Smuzhiyun 	connector->hdr_sink_metadata.hdmi_type1.metadata_type =
4678*4882a593Smuzhiyun 						hdr_metadata_type(db);
4679*4882a593Smuzhiyun 
4680*4882a593Smuzhiyun 	if (len >= 4)
4681*4882a593Smuzhiyun 		connector->hdr_sink_metadata.hdmi_type1.max_cll = db[4];
4682*4882a593Smuzhiyun 	if (len >= 5)
4683*4882a593Smuzhiyun 		connector->hdr_sink_metadata.hdmi_type1.max_fall = db[5];
4684*4882a593Smuzhiyun 	if (len >= 6)
4685*4882a593Smuzhiyun 		connector->hdr_sink_metadata.hdmi_type1.min_cll = db[6];
4686*4882a593Smuzhiyun }
4687*4882a593Smuzhiyun 
4688*4882a593Smuzhiyun static void
drm_parse_hdmi_vsdb_audio(struct drm_connector * connector,const u8 * db)4689*4882a593Smuzhiyun drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
4690*4882a593Smuzhiyun {
4691*4882a593Smuzhiyun 	u8 len = cea_db_payload_len(db);
4692*4882a593Smuzhiyun 
4693*4882a593Smuzhiyun 	if (len >= 6 && (db[6] & (1 << 7)))
4694*4882a593Smuzhiyun 		connector->eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_SUPPORTS_AI;
4695*4882a593Smuzhiyun 	if (len >= 8) {
4696*4882a593Smuzhiyun 		connector->latency_present[0] = db[8] >> 7;
4697*4882a593Smuzhiyun 		connector->latency_present[1] = (db[8] >> 6) & 1;
4698*4882a593Smuzhiyun 	}
4699*4882a593Smuzhiyun 	if (len >= 9)
4700*4882a593Smuzhiyun 		connector->video_latency[0] = db[9];
4701*4882a593Smuzhiyun 	if (len >= 10)
4702*4882a593Smuzhiyun 		connector->audio_latency[0] = db[10];
4703*4882a593Smuzhiyun 	if (len >= 11)
4704*4882a593Smuzhiyun 		connector->video_latency[1] = db[11];
4705*4882a593Smuzhiyun 	if (len >= 12)
4706*4882a593Smuzhiyun 		connector->audio_latency[1] = db[12];
4707*4882a593Smuzhiyun 
4708*4882a593Smuzhiyun 	DRM_DEBUG_KMS("HDMI: latency present %d %d, "
4709*4882a593Smuzhiyun 		      "video latency %d %d, "
4710*4882a593Smuzhiyun 		      "audio latency %d %d\n",
4711*4882a593Smuzhiyun 		      connector->latency_present[0],
4712*4882a593Smuzhiyun 		      connector->latency_present[1],
4713*4882a593Smuzhiyun 		      connector->video_latency[0],
4714*4882a593Smuzhiyun 		      connector->video_latency[1],
4715*4882a593Smuzhiyun 		      connector->audio_latency[0],
4716*4882a593Smuzhiyun 		      connector->audio_latency[1]);
4717*4882a593Smuzhiyun }
4718*4882a593Smuzhiyun 
4719*4882a593Smuzhiyun static void
monitor_name(struct detailed_timing * t,void * data)4720*4882a593Smuzhiyun monitor_name(struct detailed_timing *t, void *data)
4721*4882a593Smuzhiyun {
4722*4882a593Smuzhiyun 	if (!is_display_descriptor((const u8 *)t, EDID_DETAIL_MONITOR_NAME))
4723*4882a593Smuzhiyun 		return;
4724*4882a593Smuzhiyun 
4725*4882a593Smuzhiyun 	*(u8 **)data = t->data.other_data.data.str.str;
4726*4882a593Smuzhiyun }
4727*4882a593Smuzhiyun 
get_monitor_name(struct edid * edid,char name[13])4728*4882a593Smuzhiyun static int get_monitor_name(struct edid *edid, char name[13])
4729*4882a593Smuzhiyun {
4730*4882a593Smuzhiyun 	char *edid_name = NULL;
4731*4882a593Smuzhiyun 	int mnl;
4732*4882a593Smuzhiyun 
4733*4882a593Smuzhiyun 	if (!edid || !name)
4734*4882a593Smuzhiyun 		return 0;
4735*4882a593Smuzhiyun 
4736*4882a593Smuzhiyun 	drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
4737*4882a593Smuzhiyun 	for (mnl = 0; edid_name && mnl < 13; mnl++) {
4738*4882a593Smuzhiyun 		if (edid_name[mnl] == 0x0a)
4739*4882a593Smuzhiyun 			break;
4740*4882a593Smuzhiyun 
4741*4882a593Smuzhiyun 		name[mnl] = edid_name[mnl];
4742*4882a593Smuzhiyun 	}
4743*4882a593Smuzhiyun 
4744*4882a593Smuzhiyun 	return mnl;
4745*4882a593Smuzhiyun }
4746*4882a593Smuzhiyun 
4747*4882a593Smuzhiyun /**
4748*4882a593Smuzhiyun  * drm_edid_get_monitor_name - fetch the monitor name from the edid
4749*4882a593Smuzhiyun  * @edid: monitor EDID information
4750*4882a593Smuzhiyun  * @name: pointer to a character array to hold the name of the monitor
4751*4882a593Smuzhiyun  * @bufsize: The size of the name buffer (should be at least 14 chars.)
4752*4882a593Smuzhiyun  *
4753*4882a593Smuzhiyun  */
drm_edid_get_monitor_name(struct edid * edid,char * name,int bufsize)4754*4882a593Smuzhiyun void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
4755*4882a593Smuzhiyun {
4756*4882a593Smuzhiyun 	int name_length;
4757*4882a593Smuzhiyun 	char buf[13];
4758*4882a593Smuzhiyun 
4759*4882a593Smuzhiyun 	if (bufsize <= 0)
4760*4882a593Smuzhiyun 		return;
4761*4882a593Smuzhiyun 
4762*4882a593Smuzhiyun 	name_length = min(get_monitor_name(edid, buf), bufsize - 1);
4763*4882a593Smuzhiyun 	memcpy(name, buf, name_length);
4764*4882a593Smuzhiyun 	name[name_length] = '\0';
4765*4882a593Smuzhiyun }
4766*4882a593Smuzhiyun EXPORT_SYMBOL(drm_edid_get_monitor_name);
4767*4882a593Smuzhiyun 
clear_eld(struct drm_connector * connector)4768*4882a593Smuzhiyun static void clear_eld(struct drm_connector *connector)
4769*4882a593Smuzhiyun {
4770*4882a593Smuzhiyun 	memset(connector->eld, 0, sizeof(connector->eld));
4771*4882a593Smuzhiyun 
4772*4882a593Smuzhiyun 	connector->latency_present[0] = false;
4773*4882a593Smuzhiyun 	connector->latency_present[1] = false;
4774*4882a593Smuzhiyun 	connector->video_latency[0] = 0;
4775*4882a593Smuzhiyun 	connector->audio_latency[0] = 0;
4776*4882a593Smuzhiyun 	connector->video_latency[1] = 0;
4777*4882a593Smuzhiyun 	connector->audio_latency[1] = 0;
4778*4882a593Smuzhiyun }
4779*4882a593Smuzhiyun 
4780*4882a593Smuzhiyun /*
4781*4882a593Smuzhiyun  * drm_edid_to_eld - build ELD from EDID
4782*4882a593Smuzhiyun  * @connector: connector corresponding to the HDMI/DP sink
4783*4882a593Smuzhiyun  * @edid: EDID to parse
4784*4882a593Smuzhiyun  *
4785*4882a593Smuzhiyun  * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
4786*4882a593Smuzhiyun  * HDCP and Port_ID ELD fields are left for the graphics driver to fill in.
4787*4882a593Smuzhiyun  */
drm_edid_to_eld(struct drm_connector * connector,struct edid * edid)4788*4882a593Smuzhiyun static void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
4789*4882a593Smuzhiyun {
4790*4882a593Smuzhiyun 	uint8_t *eld = connector->eld;
4791*4882a593Smuzhiyun 	u8 *cea;
4792*4882a593Smuzhiyun 	u8 *db;
4793*4882a593Smuzhiyun 	int total_sad_count = 0;
4794*4882a593Smuzhiyun 	int mnl;
4795*4882a593Smuzhiyun 	int dbl;
4796*4882a593Smuzhiyun 
4797*4882a593Smuzhiyun 	clear_eld(connector);
4798*4882a593Smuzhiyun 
4799*4882a593Smuzhiyun 	if (!edid)
4800*4882a593Smuzhiyun 		return;
4801*4882a593Smuzhiyun 
4802*4882a593Smuzhiyun 	cea = drm_find_cea_extension(edid);
4803*4882a593Smuzhiyun 	if (!cea) {
4804*4882a593Smuzhiyun 		DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
4805*4882a593Smuzhiyun 		return;
4806*4882a593Smuzhiyun 	}
4807*4882a593Smuzhiyun 
4808*4882a593Smuzhiyun 	mnl = get_monitor_name(edid, &eld[DRM_ELD_MONITOR_NAME_STRING]);
4809*4882a593Smuzhiyun 	DRM_DEBUG_KMS("ELD monitor %s\n", &eld[DRM_ELD_MONITOR_NAME_STRING]);
4810*4882a593Smuzhiyun 
4811*4882a593Smuzhiyun 	eld[DRM_ELD_CEA_EDID_VER_MNL] = cea[1] << DRM_ELD_CEA_EDID_VER_SHIFT;
4812*4882a593Smuzhiyun 	eld[DRM_ELD_CEA_EDID_VER_MNL] |= mnl;
4813*4882a593Smuzhiyun 
4814*4882a593Smuzhiyun 	eld[DRM_ELD_VER] = DRM_ELD_VER_CEA861D;
4815*4882a593Smuzhiyun 
4816*4882a593Smuzhiyun 	eld[DRM_ELD_MANUFACTURER_NAME0] = edid->mfg_id[0];
4817*4882a593Smuzhiyun 	eld[DRM_ELD_MANUFACTURER_NAME1] = edid->mfg_id[1];
4818*4882a593Smuzhiyun 	eld[DRM_ELD_PRODUCT_CODE0] = edid->prod_code[0];
4819*4882a593Smuzhiyun 	eld[DRM_ELD_PRODUCT_CODE1] = edid->prod_code[1];
4820*4882a593Smuzhiyun 
4821*4882a593Smuzhiyun 	if (cea_revision(cea) >= 3) {
4822*4882a593Smuzhiyun 		int i, start, end;
4823*4882a593Smuzhiyun 		int sad_count;
4824*4882a593Smuzhiyun 
4825*4882a593Smuzhiyun 		if (cea_db_offsets(cea, &start, &end)) {
4826*4882a593Smuzhiyun 			start = 0;
4827*4882a593Smuzhiyun 			end = 0;
4828*4882a593Smuzhiyun 		}
4829*4882a593Smuzhiyun 
4830*4882a593Smuzhiyun 		for_each_cea_db(cea, i, start, end) {
4831*4882a593Smuzhiyun 			db = &cea[i];
4832*4882a593Smuzhiyun 			dbl = cea_db_payload_len(db);
4833*4882a593Smuzhiyun 
4834*4882a593Smuzhiyun 			switch (cea_db_tag(db)) {
4835*4882a593Smuzhiyun 			case AUDIO_BLOCK:
4836*4882a593Smuzhiyun 				/* Audio Data Block, contains SADs */
4837*4882a593Smuzhiyun 				sad_count = min(dbl / 3, 15 - total_sad_count);
4838*4882a593Smuzhiyun 				if (sad_count >= 1)
4839*4882a593Smuzhiyun 					memcpy(&eld[DRM_ELD_CEA_SAD(mnl, total_sad_count)],
4840*4882a593Smuzhiyun 					       &db[1], sad_count * 3);
4841*4882a593Smuzhiyun 				total_sad_count += sad_count;
4842*4882a593Smuzhiyun 				break;
4843*4882a593Smuzhiyun 			case SPEAKER_BLOCK:
4844*4882a593Smuzhiyun 				/* Speaker Allocation Data Block */
4845*4882a593Smuzhiyun 				if (dbl >= 1)
4846*4882a593Smuzhiyun 					eld[DRM_ELD_SPEAKER] = db[1];
4847*4882a593Smuzhiyun 				break;
4848*4882a593Smuzhiyun 			case VENDOR_BLOCK:
4849*4882a593Smuzhiyun 				/* HDMI Vendor-Specific Data Block */
4850*4882a593Smuzhiyun 				if (cea_db_is_hdmi_vsdb(db))
4851*4882a593Smuzhiyun 					drm_parse_hdmi_vsdb_audio(connector, db);
4852*4882a593Smuzhiyun 				break;
4853*4882a593Smuzhiyun 			default:
4854*4882a593Smuzhiyun 				break;
4855*4882a593Smuzhiyun 			}
4856*4882a593Smuzhiyun 		}
4857*4882a593Smuzhiyun 	}
4858*4882a593Smuzhiyun 	eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= total_sad_count << DRM_ELD_SAD_COUNT_SHIFT;
4859*4882a593Smuzhiyun 
4860*4882a593Smuzhiyun 	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4861*4882a593Smuzhiyun 	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4862*4882a593Smuzhiyun 		eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP;
4863*4882a593Smuzhiyun 	else
4864*4882a593Smuzhiyun 		eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI;
4865*4882a593Smuzhiyun 
4866*4882a593Smuzhiyun 	eld[DRM_ELD_BASELINE_ELD_LEN] =
4867*4882a593Smuzhiyun 		DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
4868*4882a593Smuzhiyun 
4869*4882a593Smuzhiyun 	DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
4870*4882a593Smuzhiyun 		      drm_eld_size(eld), total_sad_count);
4871*4882a593Smuzhiyun }
4872*4882a593Smuzhiyun 
4873*4882a593Smuzhiyun /**
4874*4882a593Smuzhiyun  * drm_edid_to_sad - extracts SADs from EDID
4875*4882a593Smuzhiyun  * @edid: EDID to parse
4876*4882a593Smuzhiyun  * @sads: pointer that will be set to the extracted SADs
4877*4882a593Smuzhiyun  *
4878*4882a593Smuzhiyun  * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
4879*4882a593Smuzhiyun  *
4880*4882a593Smuzhiyun  * Note: The returned pointer needs to be freed using kfree().
4881*4882a593Smuzhiyun  *
4882*4882a593Smuzhiyun  * Return: The number of found SADs or negative number on error.
4883*4882a593Smuzhiyun  */
drm_edid_to_sad(struct edid * edid,struct cea_sad ** sads)4884*4882a593Smuzhiyun int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
4885*4882a593Smuzhiyun {
4886*4882a593Smuzhiyun 	int count = 0;
4887*4882a593Smuzhiyun 	int i, start, end, dbl;
4888*4882a593Smuzhiyun 	u8 *cea;
4889*4882a593Smuzhiyun 
4890*4882a593Smuzhiyun 	cea = drm_find_cea_extension(edid);
4891*4882a593Smuzhiyun 	if (!cea) {
4892*4882a593Smuzhiyun 		DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
4893*4882a593Smuzhiyun 		return 0;
4894*4882a593Smuzhiyun 	}
4895*4882a593Smuzhiyun 
4896*4882a593Smuzhiyun 	if (cea_revision(cea) < 3) {
4897*4882a593Smuzhiyun 		DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
4898*4882a593Smuzhiyun 		return 0;
4899*4882a593Smuzhiyun 	}
4900*4882a593Smuzhiyun 
4901*4882a593Smuzhiyun 	if (cea_db_offsets(cea, &start, &end)) {
4902*4882a593Smuzhiyun 		DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4903*4882a593Smuzhiyun 		return -EPROTO;
4904*4882a593Smuzhiyun 	}
4905*4882a593Smuzhiyun 
4906*4882a593Smuzhiyun 	for_each_cea_db(cea, i, start, end) {
4907*4882a593Smuzhiyun 		u8 *db = &cea[i];
4908*4882a593Smuzhiyun 
4909*4882a593Smuzhiyun 		if (cea_db_tag(db) == AUDIO_BLOCK) {
4910*4882a593Smuzhiyun 			int j;
4911*4882a593Smuzhiyun 
4912*4882a593Smuzhiyun 			dbl = cea_db_payload_len(db);
4913*4882a593Smuzhiyun 
4914*4882a593Smuzhiyun 			count = dbl / 3; /* SAD is 3B */
4915*4882a593Smuzhiyun 			*sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
4916*4882a593Smuzhiyun 			if (!*sads)
4917*4882a593Smuzhiyun 				return -ENOMEM;
4918*4882a593Smuzhiyun 			for (j = 0; j < count; j++) {
4919*4882a593Smuzhiyun 				u8 *sad = &db[1 + j * 3];
4920*4882a593Smuzhiyun 
4921*4882a593Smuzhiyun 				(*sads)[j].format = (sad[0] & 0x78) >> 3;
4922*4882a593Smuzhiyun 				(*sads)[j].channels = sad[0] & 0x7;
4923*4882a593Smuzhiyun 				(*sads)[j].freq = sad[1] & 0x7F;
4924*4882a593Smuzhiyun 				(*sads)[j].byte2 = sad[2];
4925*4882a593Smuzhiyun 			}
4926*4882a593Smuzhiyun 			break;
4927*4882a593Smuzhiyun 		}
4928*4882a593Smuzhiyun 	}
4929*4882a593Smuzhiyun 
4930*4882a593Smuzhiyun 	return count;
4931*4882a593Smuzhiyun }
4932*4882a593Smuzhiyun EXPORT_SYMBOL(drm_edid_to_sad);
4933*4882a593Smuzhiyun 
4934*4882a593Smuzhiyun /**
4935*4882a593Smuzhiyun  * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
4936*4882a593Smuzhiyun  * @edid: EDID to parse
4937*4882a593Smuzhiyun  * @sadb: pointer to the speaker block
4938*4882a593Smuzhiyun  *
4939*4882a593Smuzhiyun  * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
4940*4882a593Smuzhiyun  *
4941*4882a593Smuzhiyun  * Note: The returned pointer needs to be freed using kfree().
4942*4882a593Smuzhiyun  *
4943*4882a593Smuzhiyun  * Return: The number of found Speaker Allocation Blocks or negative number on
4944*4882a593Smuzhiyun  * error.
4945*4882a593Smuzhiyun  */
drm_edid_to_speaker_allocation(struct edid * edid,u8 ** sadb)4946*4882a593Smuzhiyun int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
4947*4882a593Smuzhiyun {
4948*4882a593Smuzhiyun 	int count = 0;
4949*4882a593Smuzhiyun 	int i, start, end, dbl;
4950*4882a593Smuzhiyun 	const u8 *cea;
4951*4882a593Smuzhiyun 
4952*4882a593Smuzhiyun 	cea = drm_find_cea_extension(edid);
4953*4882a593Smuzhiyun 	if (!cea) {
4954*4882a593Smuzhiyun 		DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
4955*4882a593Smuzhiyun 		return 0;
4956*4882a593Smuzhiyun 	}
4957*4882a593Smuzhiyun 
4958*4882a593Smuzhiyun 	if (cea_revision(cea) < 3) {
4959*4882a593Smuzhiyun 		DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
4960*4882a593Smuzhiyun 		return 0;
4961*4882a593Smuzhiyun 	}
4962*4882a593Smuzhiyun 
4963*4882a593Smuzhiyun 	if (cea_db_offsets(cea, &start, &end)) {
4964*4882a593Smuzhiyun 		DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4965*4882a593Smuzhiyun 		return -EPROTO;
4966*4882a593Smuzhiyun 	}
4967*4882a593Smuzhiyun 
4968*4882a593Smuzhiyun 	for_each_cea_db(cea, i, start, end) {
4969*4882a593Smuzhiyun 		const u8 *db = &cea[i];
4970*4882a593Smuzhiyun 
4971*4882a593Smuzhiyun 		if (cea_db_tag(db) == SPEAKER_BLOCK) {
4972*4882a593Smuzhiyun 			dbl = cea_db_payload_len(db);
4973*4882a593Smuzhiyun 
4974*4882a593Smuzhiyun 			/* Speaker Allocation Data Block */
4975*4882a593Smuzhiyun 			if (dbl == 3) {
4976*4882a593Smuzhiyun 				*sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
4977*4882a593Smuzhiyun 				if (!*sadb)
4978*4882a593Smuzhiyun 					return -ENOMEM;
4979*4882a593Smuzhiyun 				count = dbl;
4980*4882a593Smuzhiyun 				break;
4981*4882a593Smuzhiyun 			}
4982*4882a593Smuzhiyun 		}
4983*4882a593Smuzhiyun 	}
4984*4882a593Smuzhiyun 
4985*4882a593Smuzhiyun 	return count;
4986*4882a593Smuzhiyun }
4987*4882a593Smuzhiyun EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
4988*4882a593Smuzhiyun 
4989*4882a593Smuzhiyun /**
4990*4882a593Smuzhiyun  * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
4991*4882a593Smuzhiyun  * @connector: connector associated with the HDMI/DP sink
4992*4882a593Smuzhiyun  * @mode: the display mode
4993*4882a593Smuzhiyun  *
4994*4882a593Smuzhiyun  * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
4995*4882a593Smuzhiyun  * the sink doesn't support audio or video.
4996*4882a593Smuzhiyun  */
drm_av_sync_delay(struct drm_connector * connector,const struct drm_display_mode * mode)4997*4882a593Smuzhiyun int drm_av_sync_delay(struct drm_connector *connector,
4998*4882a593Smuzhiyun 		      const struct drm_display_mode *mode)
4999*4882a593Smuzhiyun {
5000*4882a593Smuzhiyun 	int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
5001*4882a593Smuzhiyun 	int a, v;
5002*4882a593Smuzhiyun 
5003*4882a593Smuzhiyun 	if (!connector->latency_present[0])
5004*4882a593Smuzhiyun 		return 0;
5005*4882a593Smuzhiyun 	if (!connector->latency_present[1])
5006*4882a593Smuzhiyun 		i = 0;
5007*4882a593Smuzhiyun 
5008*4882a593Smuzhiyun 	a = connector->audio_latency[i];
5009*4882a593Smuzhiyun 	v = connector->video_latency[i];
5010*4882a593Smuzhiyun 
5011*4882a593Smuzhiyun 	/*
5012*4882a593Smuzhiyun 	 * HDMI/DP sink doesn't support audio or video?
5013*4882a593Smuzhiyun 	 */
5014*4882a593Smuzhiyun 	if (a == 255 || v == 255)
5015*4882a593Smuzhiyun 		return 0;
5016*4882a593Smuzhiyun 
5017*4882a593Smuzhiyun 	/*
5018*4882a593Smuzhiyun 	 * Convert raw EDID values to millisecond.
5019*4882a593Smuzhiyun 	 * Treat unknown latency as 0ms.
5020*4882a593Smuzhiyun 	 */
5021*4882a593Smuzhiyun 	if (a)
5022*4882a593Smuzhiyun 		a = min(2 * (a - 1), 500);
5023*4882a593Smuzhiyun 	if (v)
5024*4882a593Smuzhiyun 		v = min(2 * (v - 1), 500);
5025*4882a593Smuzhiyun 
5026*4882a593Smuzhiyun 	return max(v - a, 0);
5027*4882a593Smuzhiyun }
5028*4882a593Smuzhiyun EXPORT_SYMBOL(drm_av_sync_delay);
5029*4882a593Smuzhiyun 
5030*4882a593Smuzhiyun /**
5031*4882a593Smuzhiyun  * drm_detect_hdmi_monitor - detect whether monitor is HDMI
5032*4882a593Smuzhiyun  * @edid: monitor EDID information
5033*4882a593Smuzhiyun  *
5034*4882a593Smuzhiyun  * Parse the CEA extension according to CEA-861-B.
5035*4882a593Smuzhiyun  *
5036*4882a593Smuzhiyun  * Drivers that have added the modes parsed from EDID to drm_display_info
5037*4882a593Smuzhiyun  * should use &drm_display_info.is_hdmi instead of calling this function.
5038*4882a593Smuzhiyun  *
5039*4882a593Smuzhiyun  * Return: True if the monitor is HDMI, false if not or unknown.
5040*4882a593Smuzhiyun  */
drm_detect_hdmi_monitor(struct edid * edid)5041*4882a593Smuzhiyun bool drm_detect_hdmi_monitor(struct edid *edid)
5042*4882a593Smuzhiyun {
5043*4882a593Smuzhiyun 	u8 *edid_ext;
5044*4882a593Smuzhiyun 	int i;
5045*4882a593Smuzhiyun 	int start_offset, end_offset;
5046*4882a593Smuzhiyun 
5047*4882a593Smuzhiyun 	edid_ext = drm_find_cea_extension(edid);
5048*4882a593Smuzhiyun 	if (!edid_ext)
5049*4882a593Smuzhiyun 		return false;
5050*4882a593Smuzhiyun 
5051*4882a593Smuzhiyun 	if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
5052*4882a593Smuzhiyun 		return false;
5053*4882a593Smuzhiyun 
5054*4882a593Smuzhiyun 	/*
5055*4882a593Smuzhiyun 	 * Because HDMI identifier is in Vendor Specific Block,
5056*4882a593Smuzhiyun 	 * search it from all data blocks of CEA extension.
5057*4882a593Smuzhiyun 	 */
5058*4882a593Smuzhiyun 	for_each_cea_db(edid_ext, i, start_offset, end_offset) {
5059*4882a593Smuzhiyun 		if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
5060*4882a593Smuzhiyun 			return true;
5061*4882a593Smuzhiyun 	}
5062*4882a593Smuzhiyun 
5063*4882a593Smuzhiyun 	return false;
5064*4882a593Smuzhiyun }
5065*4882a593Smuzhiyun EXPORT_SYMBOL(drm_detect_hdmi_monitor);
5066*4882a593Smuzhiyun 
5067*4882a593Smuzhiyun /**
5068*4882a593Smuzhiyun  * drm_detect_monitor_audio - check monitor audio capability
5069*4882a593Smuzhiyun  * @edid: EDID block to scan
5070*4882a593Smuzhiyun  *
5071*4882a593Smuzhiyun  * Monitor should have CEA extension block.
5072*4882a593Smuzhiyun  * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
5073*4882a593Smuzhiyun  * audio' only. If there is any audio extension block and supported
5074*4882a593Smuzhiyun  * audio format, assume at least 'basic audio' support, even if 'basic
5075*4882a593Smuzhiyun  * audio' is not defined in EDID.
5076*4882a593Smuzhiyun  *
5077*4882a593Smuzhiyun  * Return: True if the monitor supports audio, false otherwise.
5078*4882a593Smuzhiyun  */
drm_detect_monitor_audio(struct edid * edid)5079*4882a593Smuzhiyun bool drm_detect_monitor_audio(struct edid *edid)
5080*4882a593Smuzhiyun {
5081*4882a593Smuzhiyun 	u8 *edid_ext;
5082*4882a593Smuzhiyun 	int i, j;
5083*4882a593Smuzhiyun 	bool has_audio = false;
5084*4882a593Smuzhiyun 	int start_offset, end_offset;
5085*4882a593Smuzhiyun 
5086*4882a593Smuzhiyun 	edid_ext = drm_find_cea_extension(edid);
5087*4882a593Smuzhiyun 	if (!edid_ext)
5088*4882a593Smuzhiyun 		goto end;
5089*4882a593Smuzhiyun 
5090*4882a593Smuzhiyun 	has_audio = (edid_ext[0] == CEA_EXT &&
5091*4882a593Smuzhiyun 		    (edid_ext[3] & EDID_BASIC_AUDIO) != 0);
5092*4882a593Smuzhiyun 
5093*4882a593Smuzhiyun 	if (has_audio) {
5094*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Monitor has basic audio support\n");
5095*4882a593Smuzhiyun 		goto end;
5096*4882a593Smuzhiyun 	}
5097*4882a593Smuzhiyun 
5098*4882a593Smuzhiyun 	if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
5099*4882a593Smuzhiyun 		goto end;
5100*4882a593Smuzhiyun 
5101*4882a593Smuzhiyun 	for_each_cea_db(edid_ext, i, start_offset, end_offset) {
5102*4882a593Smuzhiyun 		if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
5103*4882a593Smuzhiyun 			has_audio = true;
5104*4882a593Smuzhiyun 			for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
5105*4882a593Smuzhiyun 				DRM_DEBUG_KMS("CEA audio format %d\n",
5106*4882a593Smuzhiyun 					      (edid_ext[i + j] >> 3) & 0xf);
5107*4882a593Smuzhiyun 			goto end;
5108*4882a593Smuzhiyun 		}
5109*4882a593Smuzhiyun 	}
5110*4882a593Smuzhiyun end:
5111*4882a593Smuzhiyun 	return has_audio;
5112*4882a593Smuzhiyun }
5113*4882a593Smuzhiyun EXPORT_SYMBOL(drm_detect_monitor_audio);
5114*4882a593Smuzhiyun 
5115*4882a593Smuzhiyun 
5116*4882a593Smuzhiyun /**
5117*4882a593Smuzhiyun  * drm_default_rgb_quant_range - default RGB quantization range
5118*4882a593Smuzhiyun  * @mode: display mode
5119*4882a593Smuzhiyun  *
5120*4882a593Smuzhiyun  * Determine the default RGB quantization range for the mode,
5121*4882a593Smuzhiyun  * as specified in CEA-861.
5122*4882a593Smuzhiyun  *
5123*4882a593Smuzhiyun  * Return: The default RGB quantization range for the mode
5124*4882a593Smuzhiyun  */
5125*4882a593Smuzhiyun enum hdmi_quantization_range
drm_default_rgb_quant_range(const struct drm_display_mode * mode)5126*4882a593Smuzhiyun drm_default_rgb_quant_range(const struct drm_display_mode *mode)
5127*4882a593Smuzhiyun {
5128*4882a593Smuzhiyun 	/* All CEA modes other than VIC 1 use limited quantization range. */
5129*4882a593Smuzhiyun 	return drm_match_cea_mode(mode) > 1 ?
5130*4882a593Smuzhiyun 		HDMI_QUANTIZATION_RANGE_LIMITED :
5131*4882a593Smuzhiyun 		HDMI_QUANTIZATION_RANGE_FULL;
5132*4882a593Smuzhiyun }
5133*4882a593Smuzhiyun EXPORT_SYMBOL(drm_default_rgb_quant_range);
5134*4882a593Smuzhiyun 
drm_parse_vcdb(struct drm_connector * connector,const u8 * db)5135*4882a593Smuzhiyun static void drm_parse_vcdb(struct drm_connector *connector, const u8 *db)
5136*4882a593Smuzhiyun {
5137*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
5138*4882a593Smuzhiyun 
5139*4882a593Smuzhiyun 	DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", db[2]);
5140*4882a593Smuzhiyun 
5141*4882a593Smuzhiyun 	if (db[2] & EDID_CEA_VCDB_QS)
5142*4882a593Smuzhiyun 		info->rgb_quant_range_selectable = true;
5143*4882a593Smuzhiyun }
5144*4882a593Smuzhiyun 
5145*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
5146*4882a593Smuzhiyun static
drm_get_max_frl_rate(int max_frl_rate,u8 * max_lanes,u8 * max_rate_per_lane)5147*4882a593Smuzhiyun void drm_get_max_frl_rate(int max_frl_rate, u8 *max_lanes, u8 *max_rate_per_lane)
5148*4882a593Smuzhiyun {
5149*4882a593Smuzhiyun 	switch (max_frl_rate) {
5150*4882a593Smuzhiyun 	case 1:
5151*4882a593Smuzhiyun 		*max_lanes = 3;
5152*4882a593Smuzhiyun 		*max_rate_per_lane = 3;
5153*4882a593Smuzhiyun 		break;
5154*4882a593Smuzhiyun 	case 2:
5155*4882a593Smuzhiyun 		*max_lanes = 3;
5156*4882a593Smuzhiyun 		*max_rate_per_lane = 6;
5157*4882a593Smuzhiyun 		break;
5158*4882a593Smuzhiyun 	case 3:
5159*4882a593Smuzhiyun 		*max_lanes = 4;
5160*4882a593Smuzhiyun 		*max_rate_per_lane = 6;
5161*4882a593Smuzhiyun 		break;
5162*4882a593Smuzhiyun 	case 4:
5163*4882a593Smuzhiyun 		*max_lanes = 4;
5164*4882a593Smuzhiyun 		*max_rate_per_lane = 8;
5165*4882a593Smuzhiyun 		break;
5166*4882a593Smuzhiyun 	case 5:
5167*4882a593Smuzhiyun 		*max_lanes = 4;
5168*4882a593Smuzhiyun 		*max_rate_per_lane = 10;
5169*4882a593Smuzhiyun 		break;
5170*4882a593Smuzhiyun 	case 6:
5171*4882a593Smuzhiyun 		*max_lanes = 4;
5172*4882a593Smuzhiyun 		*max_rate_per_lane = 12;
5173*4882a593Smuzhiyun 		break;
5174*4882a593Smuzhiyun 	case 0:
5175*4882a593Smuzhiyun 	default:
5176*4882a593Smuzhiyun 		*max_lanes = 0;
5177*4882a593Smuzhiyun 		*max_rate_per_lane = 0;
5178*4882a593Smuzhiyun 	}
5179*4882a593Smuzhiyun }
5180*4882a593Smuzhiyun #endif
5181*4882a593Smuzhiyun 
drm_parse_ycbcr420_deep_color_info(struct drm_connector * connector,const u8 * db)5182*4882a593Smuzhiyun static void drm_parse_ycbcr420_deep_color_info(struct drm_connector *connector,
5183*4882a593Smuzhiyun 					       const u8 *db)
5184*4882a593Smuzhiyun {
5185*4882a593Smuzhiyun 	u8 dc_mask;
5186*4882a593Smuzhiyun 	struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
5187*4882a593Smuzhiyun 
5188*4882a593Smuzhiyun 	dc_mask = db[7] & DRM_EDID_YCBCR420_DC_MASK;
5189*4882a593Smuzhiyun 	hdmi->y420_dc_modes = dc_mask;
5190*4882a593Smuzhiyun }
5191*4882a593Smuzhiyun 
drm_parse_hdmi_forum_vsdb(struct drm_connector * connector,const u8 * hf_vsdb)5192*4882a593Smuzhiyun static void drm_parse_hdmi_forum_vsdb(struct drm_connector *connector,
5193*4882a593Smuzhiyun 				 const u8 *hf_vsdb)
5194*4882a593Smuzhiyun {
5195*4882a593Smuzhiyun 	struct drm_display_info *display = &connector->display_info;
5196*4882a593Smuzhiyun 	struct drm_hdmi_info *hdmi = &display->hdmi;
5197*4882a593Smuzhiyun 
5198*4882a593Smuzhiyun 	display->has_hdmi_infoframe = true;
5199*4882a593Smuzhiyun 
5200*4882a593Smuzhiyun 	if (hf_vsdb[6] & 0x80) {
5201*4882a593Smuzhiyun 		hdmi->scdc.supported = true;
5202*4882a593Smuzhiyun 		if (hf_vsdb[6] & 0x40)
5203*4882a593Smuzhiyun 			hdmi->scdc.read_request = true;
5204*4882a593Smuzhiyun 	}
5205*4882a593Smuzhiyun 
5206*4882a593Smuzhiyun 	/*
5207*4882a593Smuzhiyun 	 * All HDMI 2.0 monitors must support scrambling at rates > 340 MHz.
5208*4882a593Smuzhiyun 	 * And as per the spec, three factors confirm this:
5209*4882a593Smuzhiyun 	 * * Availability of a HF-VSDB block in EDID (check)
5210*4882a593Smuzhiyun 	 * * Non zero Max_TMDS_Char_Rate filed in HF-VSDB (let's check)
5211*4882a593Smuzhiyun 	 * * SCDC support available (let's check)
5212*4882a593Smuzhiyun 	 * Lets check it out.
5213*4882a593Smuzhiyun 	 */
5214*4882a593Smuzhiyun 
5215*4882a593Smuzhiyun 	if (hf_vsdb[5]) {
5216*4882a593Smuzhiyun 		/* max clock is 5000 KHz times block value */
5217*4882a593Smuzhiyun 		u32 max_tmds_clock = hf_vsdb[5] * 5000;
5218*4882a593Smuzhiyun 		struct drm_scdc *scdc = &hdmi->scdc;
5219*4882a593Smuzhiyun 
5220*4882a593Smuzhiyun 		if (max_tmds_clock > 340000) {
5221*4882a593Smuzhiyun 			display->max_tmds_clock = max_tmds_clock;
5222*4882a593Smuzhiyun 			DRM_DEBUG_KMS("HF-VSDB: max TMDS clock %d kHz\n",
5223*4882a593Smuzhiyun 				display->max_tmds_clock);
5224*4882a593Smuzhiyun 		}
5225*4882a593Smuzhiyun 
5226*4882a593Smuzhiyun 		if (scdc->supported) {
5227*4882a593Smuzhiyun 			scdc->scrambling.supported = true;
5228*4882a593Smuzhiyun 
5229*4882a593Smuzhiyun 			/* Few sinks support scrambling for clocks < 340M */
5230*4882a593Smuzhiyun 			if ((hf_vsdb[6] & 0x8))
5231*4882a593Smuzhiyun 				scdc->scrambling.low_rates = true;
5232*4882a593Smuzhiyun 		}
5233*4882a593Smuzhiyun 	}
5234*4882a593Smuzhiyun 
5235*4882a593Smuzhiyun #ifdef CONFIG_NO_GKI
5236*4882a593Smuzhiyun 	if (hf_vsdb[7]) {
5237*4882a593Smuzhiyun 		u8 max_frl_rate;
5238*4882a593Smuzhiyun 		u8 dsc_max_frl_rate;
5239*4882a593Smuzhiyun 		u8 dsc_max_slices;
5240*4882a593Smuzhiyun 		struct drm_hdmi_dsc_cap *hdmi_dsc = &hdmi->dsc_cap;
5241*4882a593Smuzhiyun 
5242*4882a593Smuzhiyun 		DRM_DEBUG_KMS("hdmi_21 sink detected. parsing edid\n");
5243*4882a593Smuzhiyun 		max_frl_rate = (hf_vsdb[7] & DRM_EDID_MAX_FRL_RATE_MASK) >> 4;
5244*4882a593Smuzhiyun 		drm_get_max_frl_rate(max_frl_rate, &hdmi->max_lanes,
5245*4882a593Smuzhiyun 				&hdmi->max_frl_rate_per_lane);
5246*4882a593Smuzhiyun 		hdmi_dsc->v_1p2 = hf_vsdb[11] & DRM_EDID_DSC_1P2;
5247*4882a593Smuzhiyun 
5248*4882a593Smuzhiyun 		if (hdmi_dsc->v_1p2) {
5249*4882a593Smuzhiyun 			hdmi_dsc->native_420 = hf_vsdb[11] & DRM_EDID_DSC_NATIVE_420;
5250*4882a593Smuzhiyun 			hdmi_dsc->all_bpp = hf_vsdb[11] & DRM_EDID_DSC_ALL_BPP;
5251*4882a593Smuzhiyun 
5252*4882a593Smuzhiyun 			if (hf_vsdb[11] & DRM_EDID_DSC_16BPC)
5253*4882a593Smuzhiyun 				hdmi_dsc->bpc_supported = 16;
5254*4882a593Smuzhiyun 			else if (hf_vsdb[11] & DRM_EDID_DSC_12BPC)
5255*4882a593Smuzhiyun 				hdmi_dsc->bpc_supported = 12;
5256*4882a593Smuzhiyun 			else if (hf_vsdb[11] & DRM_EDID_DSC_10BPC)
5257*4882a593Smuzhiyun 				hdmi_dsc->bpc_supported = 10;
5258*4882a593Smuzhiyun 			else
5259*4882a593Smuzhiyun 				hdmi_dsc->bpc_supported = 0;
5260*4882a593Smuzhiyun 
5261*4882a593Smuzhiyun 			dsc_max_frl_rate = (hf_vsdb[12] & DRM_EDID_DSC_MAX_FRL_RATE_MASK) >> 4;
5262*4882a593Smuzhiyun 			drm_get_max_frl_rate(dsc_max_frl_rate, &hdmi_dsc->max_lanes,
5263*4882a593Smuzhiyun 					&hdmi_dsc->max_frl_rate_per_lane);
5264*4882a593Smuzhiyun 			hdmi_dsc->total_chunk_kbytes = hf_vsdb[13] & DRM_EDID_DSC_TOTAL_CHUNK_KBYTES;
5265*4882a593Smuzhiyun 
5266*4882a593Smuzhiyun 			dsc_max_slices = hf_vsdb[12] & DRM_EDID_DSC_MAX_SLICES;
5267*4882a593Smuzhiyun 			switch (dsc_max_slices) {
5268*4882a593Smuzhiyun 			case 1:
5269*4882a593Smuzhiyun 				hdmi_dsc->max_slices = 1;
5270*4882a593Smuzhiyun 				hdmi_dsc->clk_per_slice = 340;
5271*4882a593Smuzhiyun 				break;
5272*4882a593Smuzhiyun 			case 2:
5273*4882a593Smuzhiyun 				hdmi_dsc->max_slices = 2;
5274*4882a593Smuzhiyun 				hdmi_dsc->clk_per_slice = 340;
5275*4882a593Smuzhiyun 				break;
5276*4882a593Smuzhiyun 			case 3:
5277*4882a593Smuzhiyun 				hdmi_dsc->max_slices = 4;
5278*4882a593Smuzhiyun 				hdmi_dsc->clk_per_slice = 340;
5279*4882a593Smuzhiyun 				break;
5280*4882a593Smuzhiyun 			case 4:
5281*4882a593Smuzhiyun 				hdmi_dsc->max_slices = 8;
5282*4882a593Smuzhiyun 				hdmi_dsc->clk_per_slice = 340;
5283*4882a593Smuzhiyun 				break;
5284*4882a593Smuzhiyun 			case 5:
5285*4882a593Smuzhiyun 				hdmi_dsc->max_slices = 8;
5286*4882a593Smuzhiyun 				hdmi_dsc->clk_per_slice = 400;
5287*4882a593Smuzhiyun 				break;
5288*4882a593Smuzhiyun 			case 6:
5289*4882a593Smuzhiyun 				hdmi_dsc->max_slices = 12;
5290*4882a593Smuzhiyun 				hdmi_dsc->clk_per_slice = 400;
5291*4882a593Smuzhiyun 				break;
5292*4882a593Smuzhiyun 			case 7:
5293*4882a593Smuzhiyun 				hdmi_dsc->max_slices = 16;
5294*4882a593Smuzhiyun 				hdmi_dsc->clk_per_slice = 400;
5295*4882a593Smuzhiyun 				break;
5296*4882a593Smuzhiyun 			case 0:
5297*4882a593Smuzhiyun 			default:
5298*4882a593Smuzhiyun 				hdmi_dsc->max_slices = 0;
5299*4882a593Smuzhiyun 				hdmi_dsc->clk_per_slice = 0;
5300*4882a593Smuzhiyun 			}
5301*4882a593Smuzhiyun 		}
5302*4882a593Smuzhiyun 	}
5303*4882a593Smuzhiyun #endif
5304*4882a593Smuzhiyun 
5305*4882a593Smuzhiyun 	drm_parse_ycbcr420_deep_color_info(connector, hf_vsdb);
5306*4882a593Smuzhiyun }
5307*4882a593Smuzhiyun 
drm_parse_hdmi_deep_color_info(struct drm_connector * connector,const u8 * hdmi)5308*4882a593Smuzhiyun static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
5309*4882a593Smuzhiyun 					   const u8 *hdmi)
5310*4882a593Smuzhiyun {
5311*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
5312*4882a593Smuzhiyun 	unsigned int dc_bpc = 0;
5313*4882a593Smuzhiyun 
5314*4882a593Smuzhiyun 	/* HDMI supports at least 8 bpc */
5315*4882a593Smuzhiyun 	info->bpc = 8;
5316*4882a593Smuzhiyun 
5317*4882a593Smuzhiyun 	if (cea_db_payload_len(hdmi) < 6)
5318*4882a593Smuzhiyun 		return;
5319*4882a593Smuzhiyun 
5320*4882a593Smuzhiyun 	if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
5321*4882a593Smuzhiyun 		dc_bpc = 10;
5322*4882a593Smuzhiyun 		info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
5323*4882a593Smuzhiyun 		DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
5324*4882a593Smuzhiyun 			  connector->name);
5325*4882a593Smuzhiyun 	}
5326*4882a593Smuzhiyun 
5327*4882a593Smuzhiyun 	if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
5328*4882a593Smuzhiyun 		dc_bpc = 12;
5329*4882a593Smuzhiyun 		info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
5330*4882a593Smuzhiyun 		DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
5331*4882a593Smuzhiyun 			  connector->name);
5332*4882a593Smuzhiyun 	}
5333*4882a593Smuzhiyun 
5334*4882a593Smuzhiyun 	if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
5335*4882a593Smuzhiyun 		dc_bpc = 16;
5336*4882a593Smuzhiyun 		info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
5337*4882a593Smuzhiyun 		DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
5338*4882a593Smuzhiyun 			  connector->name);
5339*4882a593Smuzhiyun 	}
5340*4882a593Smuzhiyun 
5341*4882a593Smuzhiyun 	if (dc_bpc == 0) {
5342*4882a593Smuzhiyun 		DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
5343*4882a593Smuzhiyun 			  connector->name);
5344*4882a593Smuzhiyun 		return;
5345*4882a593Smuzhiyun 	}
5346*4882a593Smuzhiyun 
5347*4882a593Smuzhiyun 	DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
5348*4882a593Smuzhiyun 		  connector->name, dc_bpc);
5349*4882a593Smuzhiyun 	info->bpc = dc_bpc;
5350*4882a593Smuzhiyun 
5351*4882a593Smuzhiyun 	/* YCRCB444 is optional according to spec. */
5352*4882a593Smuzhiyun 	if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
5353*4882a593Smuzhiyun 		DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
5354*4882a593Smuzhiyun 			  connector->name);
5355*4882a593Smuzhiyun 	}
5356*4882a593Smuzhiyun 
5357*4882a593Smuzhiyun 	/*
5358*4882a593Smuzhiyun 	 * Spec says that if any deep color mode is supported at all,
5359*4882a593Smuzhiyun 	 * then deep color 36 bit must be supported.
5360*4882a593Smuzhiyun 	 */
5361*4882a593Smuzhiyun 	if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
5362*4882a593Smuzhiyun 		DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
5363*4882a593Smuzhiyun 			  connector->name);
5364*4882a593Smuzhiyun 	}
5365*4882a593Smuzhiyun }
5366*4882a593Smuzhiyun 
5367*4882a593Smuzhiyun static void
drm_parse_hdmi_vsdb_video(struct drm_connector * connector,const u8 * db)5368*4882a593Smuzhiyun drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
5369*4882a593Smuzhiyun {
5370*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
5371*4882a593Smuzhiyun 	u8 len = cea_db_payload_len(db);
5372*4882a593Smuzhiyun 
5373*4882a593Smuzhiyun 	info->is_hdmi = true;
5374*4882a593Smuzhiyun 
5375*4882a593Smuzhiyun 	if (len >= 6)
5376*4882a593Smuzhiyun 		info->dvi_dual = db[6] & 1;
5377*4882a593Smuzhiyun 	if (len >= 7)
5378*4882a593Smuzhiyun 		info->max_tmds_clock = db[7] * 5000;
5379*4882a593Smuzhiyun 
5380*4882a593Smuzhiyun 	DRM_DEBUG_KMS("HDMI: DVI dual %d, "
5381*4882a593Smuzhiyun 		      "max TMDS clock %d kHz\n",
5382*4882a593Smuzhiyun 		      info->dvi_dual,
5383*4882a593Smuzhiyun 		      info->max_tmds_clock);
5384*4882a593Smuzhiyun 
5385*4882a593Smuzhiyun 	drm_parse_hdmi_deep_color_info(connector, db);
5386*4882a593Smuzhiyun }
5387*4882a593Smuzhiyun 
drm_parse_cea_ext(struct drm_connector * connector,const struct edid * edid)5388*4882a593Smuzhiyun static void drm_parse_cea_ext(struct drm_connector *connector,
5389*4882a593Smuzhiyun 			      const struct edid *edid)
5390*4882a593Smuzhiyun {
5391*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
5392*4882a593Smuzhiyun 	const u8 *edid_ext;
5393*4882a593Smuzhiyun 	int i, start, end;
5394*4882a593Smuzhiyun 
5395*4882a593Smuzhiyun 	edid_ext = drm_find_cea_extension(edid);
5396*4882a593Smuzhiyun 	if (!edid_ext)
5397*4882a593Smuzhiyun 		return;
5398*4882a593Smuzhiyun 
5399*4882a593Smuzhiyun 	info->cea_rev = edid_ext[1];
5400*4882a593Smuzhiyun 
5401*4882a593Smuzhiyun 	/* The existence of a CEA block should imply RGB support */
5402*4882a593Smuzhiyun 	info->color_formats = DRM_COLOR_FORMAT_RGB444;
5403*4882a593Smuzhiyun 	if (edid_ext[3] & EDID_CEA_YCRCB444)
5404*4882a593Smuzhiyun 		info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
5405*4882a593Smuzhiyun 	if (edid_ext[3] & EDID_CEA_YCRCB422)
5406*4882a593Smuzhiyun 		info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
5407*4882a593Smuzhiyun 
5408*4882a593Smuzhiyun 	if (cea_db_offsets(edid_ext, &start, &end))
5409*4882a593Smuzhiyun 		return;
5410*4882a593Smuzhiyun 
5411*4882a593Smuzhiyun 	for_each_cea_db(edid_ext, i, start, end) {
5412*4882a593Smuzhiyun 		const u8 *db = &edid_ext[i];
5413*4882a593Smuzhiyun 
5414*4882a593Smuzhiyun 		if (cea_db_is_hdmi_vsdb(db))
5415*4882a593Smuzhiyun 			drm_parse_hdmi_vsdb_video(connector, db);
5416*4882a593Smuzhiyun 		if (cea_db_is_hdmi_forum_vsdb(db))
5417*4882a593Smuzhiyun 			drm_parse_hdmi_forum_vsdb(connector, db);
5418*4882a593Smuzhiyun 		if (cea_db_is_y420cmdb(db))
5419*4882a593Smuzhiyun 			drm_parse_y420cmdb_bitmap(connector, db);
5420*4882a593Smuzhiyun 		if (cea_db_is_vcdb(db))
5421*4882a593Smuzhiyun 			drm_parse_vcdb(connector, db);
5422*4882a593Smuzhiyun 		if (cea_db_is_hdmi_hdr_metadata_block(db))
5423*4882a593Smuzhiyun 			drm_parse_hdr_metadata_block(connector, db);
5424*4882a593Smuzhiyun 	}
5425*4882a593Smuzhiyun }
5426*4882a593Smuzhiyun 
5427*4882a593Smuzhiyun static
get_monitor_range(struct detailed_timing * timing,void * info_monitor_range)5428*4882a593Smuzhiyun void get_monitor_range(struct detailed_timing *timing,
5429*4882a593Smuzhiyun 		       void *info_monitor_range)
5430*4882a593Smuzhiyun {
5431*4882a593Smuzhiyun 	struct drm_monitor_range_info *monitor_range = info_monitor_range;
5432*4882a593Smuzhiyun 	const struct detailed_non_pixel *data = &timing->data.other_data;
5433*4882a593Smuzhiyun 	const struct detailed_data_monitor_range *range = &data->data.range;
5434*4882a593Smuzhiyun 
5435*4882a593Smuzhiyun 	if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_MONITOR_RANGE))
5436*4882a593Smuzhiyun 		return;
5437*4882a593Smuzhiyun 
5438*4882a593Smuzhiyun 	/*
5439*4882a593Smuzhiyun 	 * Check for flag range limits only. If flag == 1 then
5440*4882a593Smuzhiyun 	 * no additional timing information provided.
5441*4882a593Smuzhiyun 	 * Default GTF, GTF Secondary curve and CVT are not
5442*4882a593Smuzhiyun 	 * supported
5443*4882a593Smuzhiyun 	 */
5444*4882a593Smuzhiyun 	if (range->flags != DRM_EDID_RANGE_LIMITS_ONLY_FLAG)
5445*4882a593Smuzhiyun 		return;
5446*4882a593Smuzhiyun 
5447*4882a593Smuzhiyun 	monitor_range->min_vfreq = range->min_vfreq;
5448*4882a593Smuzhiyun 	monitor_range->max_vfreq = range->max_vfreq;
5449*4882a593Smuzhiyun }
5450*4882a593Smuzhiyun 
5451*4882a593Smuzhiyun static
drm_get_monitor_range(struct drm_connector * connector,const struct edid * edid)5452*4882a593Smuzhiyun void drm_get_monitor_range(struct drm_connector *connector,
5453*4882a593Smuzhiyun 			   const struct edid *edid)
5454*4882a593Smuzhiyun {
5455*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
5456*4882a593Smuzhiyun 
5457*4882a593Smuzhiyun 	if (!version_greater(edid, 1, 1))
5458*4882a593Smuzhiyun 		return;
5459*4882a593Smuzhiyun 
5460*4882a593Smuzhiyun 	drm_for_each_detailed_block((u8 *)edid, get_monitor_range,
5461*4882a593Smuzhiyun 				    &info->monitor_range);
5462*4882a593Smuzhiyun 
5463*4882a593Smuzhiyun 	DRM_DEBUG_KMS("Supported Monitor Refresh rate range is %d Hz - %d Hz\n",
5464*4882a593Smuzhiyun 		      info->monitor_range.min_vfreq,
5465*4882a593Smuzhiyun 		      info->monitor_range.max_vfreq);
5466*4882a593Smuzhiyun }
5467*4882a593Smuzhiyun 
5468*4882a593Smuzhiyun /* A connector has no EDID information, so we've got no EDID to compute quirks from. Reset
5469*4882a593Smuzhiyun  * all of the values which would have been set from EDID
5470*4882a593Smuzhiyun  */
5471*4882a593Smuzhiyun void
drm_reset_display_info(struct drm_connector * connector)5472*4882a593Smuzhiyun drm_reset_display_info(struct drm_connector *connector)
5473*4882a593Smuzhiyun {
5474*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
5475*4882a593Smuzhiyun 
5476*4882a593Smuzhiyun 	info->width_mm = 0;
5477*4882a593Smuzhiyun 	info->height_mm = 0;
5478*4882a593Smuzhiyun 
5479*4882a593Smuzhiyun 	info->bpc = 0;
5480*4882a593Smuzhiyun 	info->color_formats = 0;
5481*4882a593Smuzhiyun 	info->cea_rev = 0;
5482*4882a593Smuzhiyun 	info->max_tmds_clock = 0;
5483*4882a593Smuzhiyun 	info->dvi_dual = false;
5484*4882a593Smuzhiyun 	info->is_hdmi = false;
5485*4882a593Smuzhiyun 	info->has_hdmi_infoframe = false;
5486*4882a593Smuzhiyun 	info->rgb_quant_range_selectable = false;
5487*4882a593Smuzhiyun 	memset(&info->hdmi, 0, sizeof(info->hdmi));
5488*4882a593Smuzhiyun 
5489*4882a593Smuzhiyun 	info->non_desktop = 0;
5490*4882a593Smuzhiyun 	memset(&info->monitor_range, 0, sizeof(info->monitor_range));
5491*4882a593Smuzhiyun }
5492*4882a593Smuzhiyun 
drm_add_display_info(struct drm_connector * connector,const struct edid * edid)5493*4882a593Smuzhiyun u32 drm_add_display_info(struct drm_connector *connector, const struct edid *edid)
5494*4882a593Smuzhiyun {
5495*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
5496*4882a593Smuzhiyun 
5497*4882a593Smuzhiyun 	u32 quirks = edid_get_quirks(edid);
5498*4882a593Smuzhiyun 
5499*4882a593Smuzhiyun 	drm_reset_display_info(connector);
5500*4882a593Smuzhiyun 
5501*4882a593Smuzhiyun 	info->width_mm = edid->width_cm * 10;
5502*4882a593Smuzhiyun 	info->height_mm = edid->height_cm * 10;
5503*4882a593Smuzhiyun 
5504*4882a593Smuzhiyun 	info->non_desktop = !!(quirks & EDID_QUIRK_NON_DESKTOP);
5505*4882a593Smuzhiyun 
5506*4882a593Smuzhiyun 	drm_get_monitor_range(connector, edid);
5507*4882a593Smuzhiyun 
5508*4882a593Smuzhiyun 	DRM_DEBUG_KMS("non_desktop set to %d\n", info->non_desktop);
5509*4882a593Smuzhiyun 
5510*4882a593Smuzhiyun 	if (edid->revision < 3)
5511*4882a593Smuzhiyun 		return quirks;
5512*4882a593Smuzhiyun 
5513*4882a593Smuzhiyun 	if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
5514*4882a593Smuzhiyun 		return quirks;
5515*4882a593Smuzhiyun 
5516*4882a593Smuzhiyun 	info->color_formats |= DRM_COLOR_FORMAT_RGB444;
5517*4882a593Smuzhiyun 	drm_parse_cea_ext(connector, edid);
5518*4882a593Smuzhiyun 
5519*4882a593Smuzhiyun 	/*
5520*4882a593Smuzhiyun 	 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
5521*4882a593Smuzhiyun 	 *
5522*4882a593Smuzhiyun 	 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
5523*4882a593Smuzhiyun 	 * tells us to assume 8 bpc color depth if the EDID doesn't have
5524*4882a593Smuzhiyun 	 * extensions which tell otherwise.
5525*4882a593Smuzhiyun 	 */
5526*4882a593Smuzhiyun 	if (info->bpc == 0 && edid->revision == 3 &&
5527*4882a593Smuzhiyun 	    edid->input & DRM_EDID_DIGITAL_DFP_1_X) {
5528*4882a593Smuzhiyun 		info->bpc = 8;
5529*4882a593Smuzhiyun 		DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
5530*4882a593Smuzhiyun 			  connector->name, info->bpc);
5531*4882a593Smuzhiyun 	}
5532*4882a593Smuzhiyun 
5533*4882a593Smuzhiyun 	/* Only defined for 1.4 with digital displays */
5534*4882a593Smuzhiyun 	if (edid->revision < 4)
5535*4882a593Smuzhiyun 		return quirks;
5536*4882a593Smuzhiyun 
5537*4882a593Smuzhiyun 	switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
5538*4882a593Smuzhiyun 	case DRM_EDID_DIGITAL_DEPTH_6:
5539*4882a593Smuzhiyun 		info->bpc = 6;
5540*4882a593Smuzhiyun 		break;
5541*4882a593Smuzhiyun 	case DRM_EDID_DIGITAL_DEPTH_8:
5542*4882a593Smuzhiyun 		info->bpc = 8;
5543*4882a593Smuzhiyun 		break;
5544*4882a593Smuzhiyun 	case DRM_EDID_DIGITAL_DEPTH_10:
5545*4882a593Smuzhiyun 		info->bpc = 10;
5546*4882a593Smuzhiyun 		break;
5547*4882a593Smuzhiyun 	case DRM_EDID_DIGITAL_DEPTH_12:
5548*4882a593Smuzhiyun 		info->bpc = 12;
5549*4882a593Smuzhiyun 		break;
5550*4882a593Smuzhiyun 	case DRM_EDID_DIGITAL_DEPTH_14:
5551*4882a593Smuzhiyun 		info->bpc = 14;
5552*4882a593Smuzhiyun 		break;
5553*4882a593Smuzhiyun 	case DRM_EDID_DIGITAL_DEPTH_16:
5554*4882a593Smuzhiyun 		info->bpc = 16;
5555*4882a593Smuzhiyun 		break;
5556*4882a593Smuzhiyun 	case DRM_EDID_DIGITAL_DEPTH_UNDEF:
5557*4882a593Smuzhiyun 	default:
5558*4882a593Smuzhiyun 		info->bpc = 0;
5559*4882a593Smuzhiyun 		break;
5560*4882a593Smuzhiyun 	}
5561*4882a593Smuzhiyun 
5562*4882a593Smuzhiyun 	DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
5563*4882a593Smuzhiyun 			  connector->name, info->bpc);
5564*4882a593Smuzhiyun 
5565*4882a593Smuzhiyun 	if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
5566*4882a593Smuzhiyun 		info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
5567*4882a593Smuzhiyun 	if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
5568*4882a593Smuzhiyun 		info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
5569*4882a593Smuzhiyun 	return quirks;
5570*4882a593Smuzhiyun }
5571*4882a593Smuzhiyun 
validate_displayid(u8 * displayid,int length,int idx)5572*4882a593Smuzhiyun static int validate_displayid(u8 *displayid, int length, int idx)
5573*4882a593Smuzhiyun {
5574*4882a593Smuzhiyun 	int i, dispid_length;
5575*4882a593Smuzhiyun 	u8 csum = 0;
5576*4882a593Smuzhiyun 	struct displayid_hdr *base;
5577*4882a593Smuzhiyun 
5578*4882a593Smuzhiyun 	base = (struct displayid_hdr *)&displayid[idx];
5579*4882a593Smuzhiyun 
5580*4882a593Smuzhiyun 	DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
5581*4882a593Smuzhiyun 		      base->rev, base->bytes, base->prod_id, base->ext_count);
5582*4882a593Smuzhiyun 
5583*4882a593Smuzhiyun 	/* +1 for DispID checksum */
5584*4882a593Smuzhiyun 	dispid_length = sizeof(*base) + base->bytes + 1;
5585*4882a593Smuzhiyun 	if (dispid_length > length - idx)
5586*4882a593Smuzhiyun 		return -EINVAL;
5587*4882a593Smuzhiyun 
5588*4882a593Smuzhiyun 	for (i = 0; i < dispid_length; i++)
5589*4882a593Smuzhiyun 		csum += displayid[idx + i];
5590*4882a593Smuzhiyun 	if (csum) {
5591*4882a593Smuzhiyun 		DRM_NOTE("DisplayID checksum invalid, remainder is %d\n", csum);
5592*4882a593Smuzhiyun 		return -EINVAL;
5593*4882a593Smuzhiyun 	}
5594*4882a593Smuzhiyun 
5595*4882a593Smuzhiyun 	return 0;
5596*4882a593Smuzhiyun }
5597*4882a593Smuzhiyun 
drm_mode_displayid_detailed(struct drm_device * dev,struct displayid_detailed_timings_1 * timings)5598*4882a593Smuzhiyun static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
5599*4882a593Smuzhiyun 							    struct displayid_detailed_timings_1 *timings)
5600*4882a593Smuzhiyun {
5601*4882a593Smuzhiyun 	struct drm_display_mode *mode;
5602*4882a593Smuzhiyun 	unsigned pixel_clock = (timings->pixel_clock[0] |
5603*4882a593Smuzhiyun 				(timings->pixel_clock[1] << 8) |
5604*4882a593Smuzhiyun 				(timings->pixel_clock[2] << 16)) + 1;
5605*4882a593Smuzhiyun 	unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
5606*4882a593Smuzhiyun 	unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
5607*4882a593Smuzhiyun 	unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
5608*4882a593Smuzhiyun 	unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
5609*4882a593Smuzhiyun 	unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
5610*4882a593Smuzhiyun 	unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
5611*4882a593Smuzhiyun 	unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
5612*4882a593Smuzhiyun 	unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
5613*4882a593Smuzhiyun 	bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
5614*4882a593Smuzhiyun 	bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
5615*4882a593Smuzhiyun 
5616*4882a593Smuzhiyun 	mode = drm_mode_create(dev);
5617*4882a593Smuzhiyun 	if (!mode)
5618*4882a593Smuzhiyun 		return NULL;
5619*4882a593Smuzhiyun 
5620*4882a593Smuzhiyun 	mode->clock = pixel_clock * 10;
5621*4882a593Smuzhiyun 	mode->hdisplay = hactive;
5622*4882a593Smuzhiyun 	mode->hsync_start = mode->hdisplay + hsync;
5623*4882a593Smuzhiyun 	mode->hsync_end = mode->hsync_start + hsync_width;
5624*4882a593Smuzhiyun 	mode->htotal = mode->hdisplay + hblank;
5625*4882a593Smuzhiyun 
5626*4882a593Smuzhiyun 	mode->vdisplay = vactive;
5627*4882a593Smuzhiyun 	mode->vsync_start = mode->vdisplay + vsync;
5628*4882a593Smuzhiyun 	mode->vsync_end = mode->vsync_start + vsync_width;
5629*4882a593Smuzhiyun 	mode->vtotal = mode->vdisplay + vblank;
5630*4882a593Smuzhiyun 
5631*4882a593Smuzhiyun 	mode->flags = 0;
5632*4882a593Smuzhiyun 	mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
5633*4882a593Smuzhiyun 	mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
5634*4882a593Smuzhiyun 	mode->type = DRM_MODE_TYPE_DRIVER;
5635*4882a593Smuzhiyun 
5636*4882a593Smuzhiyun 	if (timings->flags & 0x80)
5637*4882a593Smuzhiyun 		mode->type |= DRM_MODE_TYPE_PREFERRED;
5638*4882a593Smuzhiyun 	drm_mode_set_name(mode);
5639*4882a593Smuzhiyun 
5640*4882a593Smuzhiyun 	return mode;
5641*4882a593Smuzhiyun }
5642*4882a593Smuzhiyun 
add_displayid_detailed_1_modes(struct drm_connector * connector,struct displayid_block * block)5643*4882a593Smuzhiyun static int add_displayid_detailed_1_modes(struct drm_connector *connector,
5644*4882a593Smuzhiyun 					  struct displayid_block *block)
5645*4882a593Smuzhiyun {
5646*4882a593Smuzhiyun 	struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
5647*4882a593Smuzhiyun 	int i;
5648*4882a593Smuzhiyun 	int num_timings;
5649*4882a593Smuzhiyun 	struct drm_display_mode *newmode;
5650*4882a593Smuzhiyun 	int num_modes = 0;
5651*4882a593Smuzhiyun 	/* blocks must be multiple of 20 bytes length */
5652*4882a593Smuzhiyun 	if (block->num_bytes % 20)
5653*4882a593Smuzhiyun 		return 0;
5654*4882a593Smuzhiyun 
5655*4882a593Smuzhiyun 	num_timings = block->num_bytes / 20;
5656*4882a593Smuzhiyun 	for (i = 0; i < num_timings; i++) {
5657*4882a593Smuzhiyun 		struct displayid_detailed_timings_1 *timings = &det->timings[i];
5658*4882a593Smuzhiyun 
5659*4882a593Smuzhiyun 		newmode = drm_mode_displayid_detailed(connector->dev, timings);
5660*4882a593Smuzhiyun 		if (!newmode)
5661*4882a593Smuzhiyun 			continue;
5662*4882a593Smuzhiyun 
5663*4882a593Smuzhiyun 		drm_mode_probed_add(connector, newmode);
5664*4882a593Smuzhiyun 		num_modes++;
5665*4882a593Smuzhiyun 	}
5666*4882a593Smuzhiyun 	return num_modes;
5667*4882a593Smuzhiyun }
5668*4882a593Smuzhiyun 
add_displayid_detailed_modes(struct drm_connector * connector,struct edid * edid)5669*4882a593Smuzhiyun static int add_displayid_detailed_modes(struct drm_connector *connector,
5670*4882a593Smuzhiyun 					struct edid *edid)
5671*4882a593Smuzhiyun {
5672*4882a593Smuzhiyun 	u8 *displayid;
5673*4882a593Smuzhiyun 	int length, idx;
5674*4882a593Smuzhiyun 	struct displayid_block *block;
5675*4882a593Smuzhiyun 	int num_modes = 0;
5676*4882a593Smuzhiyun 	int ext_index = 0;
5677*4882a593Smuzhiyun 
5678*4882a593Smuzhiyun 	for (;;) {
5679*4882a593Smuzhiyun 		displayid = drm_find_displayid_extension(edid, &length, &idx,
5680*4882a593Smuzhiyun 							 &ext_index);
5681*4882a593Smuzhiyun 		if (!displayid)
5682*4882a593Smuzhiyun 			break;
5683*4882a593Smuzhiyun 
5684*4882a593Smuzhiyun 		idx += sizeof(struct displayid_hdr);
5685*4882a593Smuzhiyun 		for_each_displayid_db(displayid, block, idx, length) {
5686*4882a593Smuzhiyun 			switch (block->tag) {
5687*4882a593Smuzhiyun 			case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
5688*4882a593Smuzhiyun 				num_modes += add_displayid_detailed_1_modes(connector, block);
5689*4882a593Smuzhiyun 				break;
5690*4882a593Smuzhiyun 			}
5691*4882a593Smuzhiyun 		}
5692*4882a593Smuzhiyun 	}
5693*4882a593Smuzhiyun 
5694*4882a593Smuzhiyun 	return num_modes;
5695*4882a593Smuzhiyun }
5696*4882a593Smuzhiyun 
5697*4882a593Smuzhiyun /**
5698*4882a593Smuzhiyun  * drm_add_edid_modes - add modes from EDID data, if available
5699*4882a593Smuzhiyun  * @connector: connector we're probing
5700*4882a593Smuzhiyun  * @edid: EDID data
5701*4882a593Smuzhiyun  *
5702*4882a593Smuzhiyun  * Add the specified modes to the connector's mode list. Also fills out the
5703*4882a593Smuzhiyun  * &drm_display_info structure and ELD in @connector with any information which
5704*4882a593Smuzhiyun  * can be derived from the edid.
5705*4882a593Smuzhiyun  *
5706*4882a593Smuzhiyun  * Return: The number of modes added or 0 if we couldn't find any.
5707*4882a593Smuzhiyun  */
drm_add_edid_modes(struct drm_connector * connector,struct edid * edid)5708*4882a593Smuzhiyun int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
5709*4882a593Smuzhiyun {
5710*4882a593Smuzhiyun 	int num_modes = 0;
5711*4882a593Smuzhiyun 	u32 quirks;
5712*4882a593Smuzhiyun 
5713*4882a593Smuzhiyun 	if (edid == NULL) {
5714*4882a593Smuzhiyun 		clear_eld(connector);
5715*4882a593Smuzhiyun 		return 0;
5716*4882a593Smuzhiyun 	}
5717*4882a593Smuzhiyun 	if (!drm_edid_is_valid(edid)) {
5718*4882a593Smuzhiyun 		clear_eld(connector);
5719*4882a593Smuzhiyun 		drm_warn(connector->dev, "%s: EDID invalid.\n",
5720*4882a593Smuzhiyun 			 connector->name);
5721*4882a593Smuzhiyun 		return 0;
5722*4882a593Smuzhiyun 	}
5723*4882a593Smuzhiyun 
5724*4882a593Smuzhiyun 	drm_edid_to_eld(connector, edid);
5725*4882a593Smuzhiyun 
5726*4882a593Smuzhiyun 	/*
5727*4882a593Smuzhiyun 	 * CEA-861-F adds ycbcr capability map block, for HDMI 2.0 sinks.
5728*4882a593Smuzhiyun 	 * To avoid multiple parsing of same block, lets parse that map
5729*4882a593Smuzhiyun 	 * from sink info, before parsing CEA modes.
5730*4882a593Smuzhiyun 	 */
5731*4882a593Smuzhiyun 	quirks = drm_add_display_info(connector, edid);
5732*4882a593Smuzhiyun 
5733*4882a593Smuzhiyun 	/*
5734*4882a593Smuzhiyun 	 * EDID spec says modes should be preferred in this order:
5735*4882a593Smuzhiyun 	 * - preferred detailed mode
5736*4882a593Smuzhiyun 	 * - other detailed modes from base block
5737*4882a593Smuzhiyun 	 * - detailed modes from extension blocks
5738*4882a593Smuzhiyun 	 * - CVT 3-byte code modes
5739*4882a593Smuzhiyun 	 * - standard timing codes
5740*4882a593Smuzhiyun 	 * - established timing codes
5741*4882a593Smuzhiyun 	 * - modes inferred from GTF or CVT range information
5742*4882a593Smuzhiyun 	 *
5743*4882a593Smuzhiyun 	 * We get this pretty much right.
5744*4882a593Smuzhiyun 	 *
5745*4882a593Smuzhiyun 	 * XXX order for additional mode types in extension blocks?
5746*4882a593Smuzhiyun 	 */
5747*4882a593Smuzhiyun 	num_modes += add_detailed_modes(connector, edid, quirks);
5748*4882a593Smuzhiyun 	num_modes += add_cvt_modes(connector, edid);
5749*4882a593Smuzhiyun 	num_modes += add_standard_modes(connector, edid);
5750*4882a593Smuzhiyun 	num_modes += add_established_modes(connector, edid);
5751*4882a593Smuzhiyun 	num_modes += add_cea_modes(connector, edid);
5752*4882a593Smuzhiyun 	num_modes += add_alternate_cea_modes(connector, edid);
5753*4882a593Smuzhiyun 	num_modes += add_displayid_detailed_modes(connector, edid);
5754*4882a593Smuzhiyun 	if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
5755*4882a593Smuzhiyun 		num_modes += add_inferred_modes(connector, edid);
5756*4882a593Smuzhiyun 
5757*4882a593Smuzhiyun 	if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
5758*4882a593Smuzhiyun 		edid_fixup_preferred(connector, quirks);
5759*4882a593Smuzhiyun 
5760*4882a593Smuzhiyun 	if (quirks & EDID_QUIRK_FORCE_6BPC)
5761*4882a593Smuzhiyun 		connector->display_info.bpc = 6;
5762*4882a593Smuzhiyun 
5763*4882a593Smuzhiyun 	if (quirks & EDID_QUIRK_FORCE_8BPC)
5764*4882a593Smuzhiyun 		connector->display_info.bpc = 8;
5765*4882a593Smuzhiyun 
5766*4882a593Smuzhiyun 	if (quirks & EDID_QUIRK_FORCE_10BPC)
5767*4882a593Smuzhiyun 		connector->display_info.bpc = 10;
5768*4882a593Smuzhiyun 
5769*4882a593Smuzhiyun 	if (quirks & EDID_QUIRK_FORCE_12BPC)
5770*4882a593Smuzhiyun 		connector->display_info.bpc = 12;
5771*4882a593Smuzhiyun 
5772*4882a593Smuzhiyun 	return num_modes;
5773*4882a593Smuzhiyun }
5774*4882a593Smuzhiyun EXPORT_SYMBOL(drm_add_edid_modes);
5775*4882a593Smuzhiyun 
5776*4882a593Smuzhiyun /**
5777*4882a593Smuzhiyun  * drm_add_modes_noedid - add modes for the connectors without EDID
5778*4882a593Smuzhiyun  * @connector: connector we're probing
5779*4882a593Smuzhiyun  * @hdisplay: the horizontal display limit
5780*4882a593Smuzhiyun  * @vdisplay: the vertical display limit
5781*4882a593Smuzhiyun  *
5782*4882a593Smuzhiyun  * Add the specified modes to the connector's mode list. Only when the
5783*4882a593Smuzhiyun  * hdisplay/vdisplay is not beyond the given limit, it will be added.
5784*4882a593Smuzhiyun  *
5785*4882a593Smuzhiyun  * Return: The number of modes added or 0 if we couldn't find any.
5786*4882a593Smuzhiyun  */
drm_add_modes_noedid(struct drm_connector * connector,int hdisplay,int vdisplay)5787*4882a593Smuzhiyun int drm_add_modes_noedid(struct drm_connector *connector,
5788*4882a593Smuzhiyun 			int hdisplay, int vdisplay)
5789*4882a593Smuzhiyun {
5790*4882a593Smuzhiyun 	int i, count, num_modes = 0;
5791*4882a593Smuzhiyun 	struct drm_display_mode *mode;
5792*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
5793*4882a593Smuzhiyun 
5794*4882a593Smuzhiyun 	count = ARRAY_SIZE(drm_dmt_modes);
5795*4882a593Smuzhiyun 	if (hdisplay < 0)
5796*4882a593Smuzhiyun 		hdisplay = 0;
5797*4882a593Smuzhiyun 	if (vdisplay < 0)
5798*4882a593Smuzhiyun 		vdisplay = 0;
5799*4882a593Smuzhiyun 
5800*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
5801*4882a593Smuzhiyun 		const struct drm_display_mode *ptr = &drm_dmt_modes[i];
5802*4882a593Smuzhiyun 
5803*4882a593Smuzhiyun 		if (hdisplay && vdisplay) {
5804*4882a593Smuzhiyun 			/*
5805*4882a593Smuzhiyun 			 * Only when two are valid, they will be used to check
5806*4882a593Smuzhiyun 			 * whether the mode should be added to the mode list of
5807*4882a593Smuzhiyun 			 * the connector.
5808*4882a593Smuzhiyun 			 */
5809*4882a593Smuzhiyun 			if (ptr->hdisplay > hdisplay ||
5810*4882a593Smuzhiyun 					ptr->vdisplay > vdisplay)
5811*4882a593Smuzhiyun 				continue;
5812*4882a593Smuzhiyun 		}
5813*4882a593Smuzhiyun 		if (drm_mode_vrefresh(ptr) > 61)
5814*4882a593Smuzhiyun 			continue;
5815*4882a593Smuzhiyun 		mode = drm_mode_duplicate(dev, ptr);
5816*4882a593Smuzhiyun 		if (mode) {
5817*4882a593Smuzhiyun 			drm_mode_probed_add(connector, mode);
5818*4882a593Smuzhiyun 			num_modes++;
5819*4882a593Smuzhiyun 		}
5820*4882a593Smuzhiyun 	}
5821*4882a593Smuzhiyun 	return num_modes;
5822*4882a593Smuzhiyun }
5823*4882a593Smuzhiyun EXPORT_SYMBOL(drm_add_modes_noedid);
5824*4882a593Smuzhiyun 
5825*4882a593Smuzhiyun /**
5826*4882a593Smuzhiyun  * drm_set_preferred_mode - Sets the preferred mode of a connector
5827*4882a593Smuzhiyun  * @connector: connector whose mode list should be processed
5828*4882a593Smuzhiyun  * @hpref: horizontal resolution of preferred mode
5829*4882a593Smuzhiyun  * @vpref: vertical resolution of preferred mode
5830*4882a593Smuzhiyun  *
5831*4882a593Smuzhiyun  * Marks a mode as preferred if it matches the resolution specified by @hpref
5832*4882a593Smuzhiyun  * and @vpref.
5833*4882a593Smuzhiyun  */
drm_set_preferred_mode(struct drm_connector * connector,int hpref,int vpref)5834*4882a593Smuzhiyun void drm_set_preferred_mode(struct drm_connector *connector,
5835*4882a593Smuzhiyun 			   int hpref, int vpref)
5836*4882a593Smuzhiyun {
5837*4882a593Smuzhiyun 	struct drm_display_mode *mode;
5838*4882a593Smuzhiyun 
5839*4882a593Smuzhiyun 	list_for_each_entry(mode, &connector->probed_modes, head) {
5840*4882a593Smuzhiyun 		if (mode->hdisplay == hpref &&
5841*4882a593Smuzhiyun 		    mode->vdisplay == vpref)
5842*4882a593Smuzhiyun 			mode->type |= DRM_MODE_TYPE_PREFERRED;
5843*4882a593Smuzhiyun 	}
5844*4882a593Smuzhiyun }
5845*4882a593Smuzhiyun EXPORT_SYMBOL(drm_set_preferred_mode);
5846*4882a593Smuzhiyun 
is_hdmi2_sink(const struct drm_connector * connector)5847*4882a593Smuzhiyun static bool is_hdmi2_sink(const struct drm_connector *connector)
5848*4882a593Smuzhiyun {
5849*4882a593Smuzhiyun 	/*
5850*4882a593Smuzhiyun 	 * FIXME: sil-sii8620 doesn't have a connector around when
5851*4882a593Smuzhiyun 	 * we need one, so we have to be prepared for a NULL connector.
5852*4882a593Smuzhiyun 	 */
5853*4882a593Smuzhiyun 	if (!connector)
5854*4882a593Smuzhiyun 		return true;
5855*4882a593Smuzhiyun 
5856*4882a593Smuzhiyun 	return connector->display_info.hdmi.scdc.supported ||
5857*4882a593Smuzhiyun 		connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB420;
5858*4882a593Smuzhiyun }
5859*4882a593Smuzhiyun 
is_eotf_supported(u8 output_eotf,u8 sink_eotf)5860*4882a593Smuzhiyun static inline bool is_eotf_supported(u8 output_eotf, u8 sink_eotf)
5861*4882a593Smuzhiyun {
5862*4882a593Smuzhiyun 	return sink_eotf & BIT(output_eotf);
5863*4882a593Smuzhiyun }
5864*4882a593Smuzhiyun 
5865*4882a593Smuzhiyun /**
5866*4882a593Smuzhiyun  * drm_hdmi_infoframe_set_hdr_metadata() - fill an HDMI DRM infoframe with
5867*4882a593Smuzhiyun  *                                         HDR metadata from userspace
5868*4882a593Smuzhiyun  * @frame: HDMI DRM infoframe
5869*4882a593Smuzhiyun  * @conn_state: Connector state containing HDR metadata
5870*4882a593Smuzhiyun  *
5871*4882a593Smuzhiyun  * Return: 0 on success or a negative error code on failure.
5872*4882a593Smuzhiyun  */
5873*4882a593Smuzhiyun int
drm_hdmi_infoframe_set_hdr_metadata(struct hdmi_drm_infoframe * frame,const struct drm_connector_state * conn_state)5874*4882a593Smuzhiyun drm_hdmi_infoframe_set_hdr_metadata(struct hdmi_drm_infoframe *frame,
5875*4882a593Smuzhiyun 				    const struct drm_connector_state *conn_state)
5876*4882a593Smuzhiyun {
5877*4882a593Smuzhiyun 	struct drm_connector *connector;
5878*4882a593Smuzhiyun 	struct hdr_output_metadata *hdr_metadata;
5879*4882a593Smuzhiyun 	int err;
5880*4882a593Smuzhiyun 
5881*4882a593Smuzhiyun 	if (!frame || !conn_state)
5882*4882a593Smuzhiyun 		return -EINVAL;
5883*4882a593Smuzhiyun 
5884*4882a593Smuzhiyun 	connector = conn_state->connector;
5885*4882a593Smuzhiyun 
5886*4882a593Smuzhiyun 	if (!conn_state->hdr_output_metadata)
5887*4882a593Smuzhiyun 		return -EINVAL;
5888*4882a593Smuzhiyun 
5889*4882a593Smuzhiyun 	hdr_metadata = conn_state->hdr_output_metadata->data;
5890*4882a593Smuzhiyun 
5891*4882a593Smuzhiyun 	if (!hdr_metadata || !connector)
5892*4882a593Smuzhiyun 		return -EINVAL;
5893*4882a593Smuzhiyun 
5894*4882a593Smuzhiyun 	/* Sink EOTF is Bit map while infoframe is absolute values */
5895*4882a593Smuzhiyun 	if (!is_eotf_supported(hdr_metadata->hdmi_metadata_type1.eotf,
5896*4882a593Smuzhiyun 	    connector->hdr_sink_metadata.hdmi_type1.eotf)) {
5897*4882a593Smuzhiyun 		DRM_DEBUG_KMS("EOTF Not Supported\n");
5898*4882a593Smuzhiyun 		return -EINVAL;
5899*4882a593Smuzhiyun 	}
5900*4882a593Smuzhiyun 
5901*4882a593Smuzhiyun 	err = hdmi_drm_infoframe_init(frame);
5902*4882a593Smuzhiyun 	if (err < 0)
5903*4882a593Smuzhiyun 		return err;
5904*4882a593Smuzhiyun 
5905*4882a593Smuzhiyun 	frame->eotf = hdr_metadata->hdmi_metadata_type1.eotf;
5906*4882a593Smuzhiyun 	frame->metadata_type = hdr_metadata->hdmi_metadata_type1.metadata_type;
5907*4882a593Smuzhiyun 
5908*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(frame->display_primaries) !=
5909*4882a593Smuzhiyun 		     sizeof(hdr_metadata->hdmi_metadata_type1.display_primaries));
5910*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(frame->white_point) !=
5911*4882a593Smuzhiyun 		     sizeof(hdr_metadata->hdmi_metadata_type1.white_point));
5912*4882a593Smuzhiyun 
5913*4882a593Smuzhiyun 	memcpy(&frame->display_primaries,
5914*4882a593Smuzhiyun 	       &hdr_metadata->hdmi_metadata_type1.display_primaries,
5915*4882a593Smuzhiyun 	       sizeof(frame->display_primaries));
5916*4882a593Smuzhiyun 
5917*4882a593Smuzhiyun 	memcpy(&frame->white_point,
5918*4882a593Smuzhiyun 	       &hdr_metadata->hdmi_metadata_type1.white_point,
5919*4882a593Smuzhiyun 	       sizeof(frame->white_point));
5920*4882a593Smuzhiyun 
5921*4882a593Smuzhiyun 	frame->max_display_mastering_luminance =
5922*4882a593Smuzhiyun 		hdr_metadata->hdmi_metadata_type1.max_display_mastering_luminance;
5923*4882a593Smuzhiyun 	frame->min_display_mastering_luminance =
5924*4882a593Smuzhiyun 		hdr_metadata->hdmi_metadata_type1.min_display_mastering_luminance;
5925*4882a593Smuzhiyun 	frame->max_fall = hdr_metadata->hdmi_metadata_type1.max_fall;
5926*4882a593Smuzhiyun 	frame->max_cll = hdr_metadata->hdmi_metadata_type1.max_cll;
5927*4882a593Smuzhiyun 
5928*4882a593Smuzhiyun 	return 0;
5929*4882a593Smuzhiyun }
5930*4882a593Smuzhiyun EXPORT_SYMBOL(drm_hdmi_infoframe_set_hdr_metadata);
5931*4882a593Smuzhiyun 
drm_mode_hdmi_vic(const struct drm_connector * connector,const struct drm_display_mode * mode)5932*4882a593Smuzhiyun static u8 drm_mode_hdmi_vic(const struct drm_connector *connector,
5933*4882a593Smuzhiyun 			    const struct drm_display_mode *mode)
5934*4882a593Smuzhiyun {
5935*4882a593Smuzhiyun 	bool has_hdmi_infoframe = connector ?
5936*4882a593Smuzhiyun 		connector->display_info.has_hdmi_infoframe : false;
5937*4882a593Smuzhiyun 
5938*4882a593Smuzhiyun 	if (!has_hdmi_infoframe)
5939*4882a593Smuzhiyun 		return 0;
5940*4882a593Smuzhiyun 
5941*4882a593Smuzhiyun 	/* No HDMI VIC when signalling 3D video format */
5942*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_3D_MASK)
5943*4882a593Smuzhiyun 		return 0;
5944*4882a593Smuzhiyun 
5945*4882a593Smuzhiyun 	return drm_match_hdmi_mode(mode);
5946*4882a593Smuzhiyun }
5947*4882a593Smuzhiyun 
drm_mode_cea_vic(const struct drm_connector * connector,const struct drm_display_mode * mode)5948*4882a593Smuzhiyun static u8 drm_mode_cea_vic(const struct drm_connector *connector,
5949*4882a593Smuzhiyun 			   const struct drm_display_mode *mode)
5950*4882a593Smuzhiyun {
5951*4882a593Smuzhiyun 	u8 vic;
5952*4882a593Smuzhiyun 
5953*4882a593Smuzhiyun 	/*
5954*4882a593Smuzhiyun 	 * HDMI spec says if a mode is found in HDMI 1.4b 4K modes
5955*4882a593Smuzhiyun 	 * we should send its VIC in vendor infoframes, else send the
5956*4882a593Smuzhiyun 	 * VIC in AVI infoframes. Lets check if this mode is present in
5957*4882a593Smuzhiyun 	 * HDMI 1.4b 4K modes
5958*4882a593Smuzhiyun 	 */
5959*4882a593Smuzhiyun 	if (drm_mode_hdmi_vic(connector, mode))
5960*4882a593Smuzhiyun 		return 0;
5961*4882a593Smuzhiyun 
5962*4882a593Smuzhiyun 	vic = drm_match_cea_mode(mode);
5963*4882a593Smuzhiyun 
5964*4882a593Smuzhiyun 	/*
5965*4882a593Smuzhiyun 	 * HDMI 1.4 VIC range: 1 <= VIC <= 64 (CEA-861-D) but
5966*4882a593Smuzhiyun 	 * HDMI 2.0 VIC range: 1 <= VIC <= 107 (CEA-861-F). So we
5967*4882a593Smuzhiyun 	 * have to make sure we dont break HDMI 1.4 sinks.
5968*4882a593Smuzhiyun 	 */
5969*4882a593Smuzhiyun 	if (!is_hdmi2_sink(connector) && vic > 64)
5970*4882a593Smuzhiyun 		return 0;
5971*4882a593Smuzhiyun 
5972*4882a593Smuzhiyun 	return vic;
5973*4882a593Smuzhiyun }
5974*4882a593Smuzhiyun 
5975*4882a593Smuzhiyun /**
5976*4882a593Smuzhiyun  * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
5977*4882a593Smuzhiyun  *                                              data from a DRM display mode
5978*4882a593Smuzhiyun  * @frame: HDMI AVI infoframe
5979*4882a593Smuzhiyun  * @connector: the connector
5980*4882a593Smuzhiyun  * @mode: DRM display mode
5981*4882a593Smuzhiyun  *
5982*4882a593Smuzhiyun  * Return: 0 on success or a negative error code on failure.
5983*4882a593Smuzhiyun  */
5984*4882a593Smuzhiyun int
drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe * frame,const struct drm_connector * connector,const struct drm_display_mode * mode)5985*4882a593Smuzhiyun drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
5986*4882a593Smuzhiyun 					 const struct drm_connector *connector,
5987*4882a593Smuzhiyun 					 const struct drm_display_mode *mode)
5988*4882a593Smuzhiyun {
5989*4882a593Smuzhiyun 	enum hdmi_picture_aspect picture_aspect;
5990*4882a593Smuzhiyun 	u8 vic, hdmi_vic;
5991*4882a593Smuzhiyun 
5992*4882a593Smuzhiyun 	if (!frame || !mode)
5993*4882a593Smuzhiyun 		return -EINVAL;
5994*4882a593Smuzhiyun 
5995*4882a593Smuzhiyun 	hdmi_avi_infoframe_init(frame);
5996*4882a593Smuzhiyun 
5997*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
5998*4882a593Smuzhiyun 		frame->pixel_repeat = 1;
5999*4882a593Smuzhiyun 
6000*4882a593Smuzhiyun 	vic = drm_mode_cea_vic(connector, mode);
6001*4882a593Smuzhiyun 	hdmi_vic = drm_mode_hdmi_vic(connector, mode);
6002*4882a593Smuzhiyun 
6003*4882a593Smuzhiyun 	frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
6004*4882a593Smuzhiyun 
6005*4882a593Smuzhiyun 	/*
6006*4882a593Smuzhiyun 	 * As some drivers don't support atomic, we can't use connector state.
6007*4882a593Smuzhiyun 	 * So just initialize the frame with default values, just the same way
6008*4882a593Smuzhiyun 	 * as it's done with other properties here.
6009*4882a593Smuzhiyun 	 */
6010*4882a593Smuzhiyun 	frame->content_type = HDMI_CONTENT_TYPE_GRAPHICS;
6011*4882a593Smuzhiyun 	frame->itc = 0;
6012*4882a593Smuzhiyun 
6013*4882a593Smuzhiyun 	/*
6014*4882a593Smuzhiyun 	 * Populate picture aspect ratio from either
6015*4882a593Smuzhiyun 	 * user input (if specified) or from the CEA/HDMI mode lists.
6016*4882a593Smuzhiyun 	 */
6017*4882a593Smuzhiyun 	picture_aspect = mode->picture_aspect_ratio;
6018*4882a593Smuzhiyun 	if (picture_aspect == HDMI_PICTURE_ASPECT_NONE) {
6019*4882a593Smuzhiyun 		if (vic)
6020*4882a593Smuzhiyun 			picture_aspect = drm_get_cea_aspect_ratio(vic);
6021*4882a593Smuzhiyun 		else if (hdmi_vic)
6022*4882a593Smuzhiyun 			picture_aspect = drm_get_hdmi_aspect_ratio(hdmi_vic);
6023*4882a593Smuzhiyun 	}
6024*4882a593Smuzhiyun 
6025*4882a593Smuzhiyun 	/*
6026*4882a593Smuzhiyun 	 * The infoframe can't convey anything but none, 4:3
6027*4882a593Smuzhiyun 	 * and 16:9, so if the user has asked for anything else
6028*4882a593Smuzhiyun 	 * we can only satisfy it by specifying the right VIC.
6029*4882a593Smuzhiyun 	 */
6030*4882a593Smuzhiyun 	if (picture_aspect > HDMI_PICTURE_ASPECT_16_9) {
6031*4882a593Smuzhiyun 		if (vic) {
6032*4882a593Smuzhiyun 			if (picture_aspect != drm_get_cea_aspect_ratio(vic))
6033*4882a593Smuzhiyun 				return -EINVAL;
6034*4882a593Smuzhiyun 		} else if (hdmi_vic) {
6035*4882a593Smuzhiyun 			if (picture_aspect != drm_get_hdmi_aspect_ratio(hdmi_vic))
6036*4882a593Smuzhiyun 				return -EINVAL;
6037*4882a593Smuzhiyun 		} else {
6038*4882a593Smuzhiyun 			return -EINVAL;
6039*4882a593Smuzhiyun 		}
6040*4882a593Smuzhiyun 
6041*4882a593Smuzhiyun 		picture_aspect = HDMI_PICTURE_ASPECT_NONE;
6042*4882a593Smuzhiyun 	}
6043*4882a593Smuzhiyun 
6044*4882a593Smuzhiyun 	frame->video_code = vic;
6045*4882a593Smuzhiyun 	frame->picture_aspect = picture_aspect;
6046*4882a593Smuzhiyun 	frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
6047*4882a593Smuzhiyun 	frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
6048*4882a593Smuzhiyun 
6049*4882a593Smuzhiyun 	return 0;
6050*4882a593Smuzhiyun }
6051*4882a593Smuzhiyun EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
6052*4882a593Smuzhiyun 
6053*4882a593Smuzhiyun /* HDMI Colorspace Spec Definitions */
6054*4882a593Smuzhiyun #define FULL_COLORIMETRY_MASK		0x1FF
6055*4882a593Smuzhiyun #define NORMAL_COLORIMETRY_MASK		0x3
6056*4882a593Smuzhiyun #define EXTENDED_COLORIMETRY_MASK	0x7
6057*4882a593Smuzhiyun #define EXTENDED_ACE_COLORIMETRY_MASK	0xF
6058*4882a593Smuzhiyun 
6059*4882a593Smuzhiyun #define C(x) ((x) << 0)
6060*4882a593Smuzhiyun #define EC(x) ((x) << 2)
6061*4882a593Smuzhiyun #define ACE(x) ((x) << 5)
6062*4882a593Smuzhiyun 
6063*4882a593Smuzhiyun #define HDMI_COLORIMETRY_NO_DATA		0x0
6064*4882a593Smuzhiyun #define HDMI_COLORIMETRY_SMPTE_170M_YCC		(C(1) | EC(0) | ACE(0))
6065*4882a593Smuzhiyun #define HDMI_COLORIMETRY_BT709_YCC		(C(2) | EC(0) | ACE(0))
6066*4882a593Smuzhiyun #define HDMI_COLORIMETRY_XVYCC_601		(C(3) | EC(0) | ACE(0))
6067*4882a593Smuzhiyun #define HDMI_COLORIMETRY_XVYCC_709		(C(3) | EC(1) | ACE(0))
6068*4882a593Smuzhiyun #define HDMI_COLORIMETRY_SYCC_601		(C(3) | EC(2) | ACE(0))
6069*4882a593Smuzhiyun #define HDMI_COLORIMETRY_OPYCC_601		(C(3) | EC(3) | ACE(0))
6070*4882a593Smuzhiyun #define HDMI_COLORIMETRY_OPRGB			(C(3) | EC(4) | ACE(0))
6071*4882a593Smuzhiyun #define HDMI_COLORIMETRY_BT2020_CYCC		(C(3) | EC(5) | ACE(0))
6072*4882a593Smuzhiyun #define HDMI_COLORIMETRY_BT2020_RGB		(C(3) | EC(6) | ACE(0))
6073*4882a593Smuzhiyun #define HDMI_COLORIMETRY_BT2020_YCC		(C(3) | EC(6) | ACE(0))
6074*4882a593Smuzhiyun #define HDMI_COLORIMETRY_DCI_P3_RGB_D65		(C(3) | EC(7) | ACE(0))
6075*4882a593Smuzhiyun #define HDMI_COLORIMETRY_DCI_P3_RGB_THEATER	(C(3) | EC(7) | ACE(1))
6076*4882a593Smuzhiyun 
6077*4882a593Smuzhiyun static const u32 hdmi_colorimetry_val[] = {
6078*4882a593Smuzhiyun 	[DRM_MODE_COLORIMETRY_NO_DATA] = HDMI_COLORIMETRY_NO_DATA,
6079*4882a593Smuzhiyun 	[DRM_MODE_COLORIMETRY_SMPTE_170M_YCC] = HDMI_COLORIMETRY_SMPTE_170M_YCC,
6080*4882a593Smuzhiyun 	[DRM_MODE_COLORIMETRY_BT709_YCC] = HDMI_COLORIMETRY_BT709_YCC,
6081*4882a593Smuzhiyun 	[DRM_MODE_COLORIMETRY_XVYCC_601] = HDMI_COLORIMETRY_XVYCC_601,
6082*4882a593Smuzhiyun 	[DRM_MODE_COLORIMETRY_XVYCC_709] = HDMI_COLORIMETRY_XVYCC_709,
6083*4882a593Smuzhiyun 	[DRM_MODE_COLORIMETRY_SYCC_601] = HDMI_COLORIMETRY_SYCC_601,
6084*4882a593Smuzhiyun 	[DRM_MODE_COLORIMETRY_OPYCC_601] = HDMI_COLORIMETRY_OPYCC_601,
6085*4882a593Smuzhiyun 	[DRM_MODE_COLORIMETRY_OPRGB] = HDMI_COLORIMETRY_OPRGB,
6086*4882a593Smuzhiyun 	[DRM_MODE_COLORIMETRY_BT2020_CYCC] = HDMI_COLORIMETRY_BT2020_CYCC,
6087*4882a593Smuzhiyun 	[DRM_MODE_COLORIMETRY_BT2020_RGB] = HDMI_COLORIMETRY_BT2020_RGB,
6088*4882a593Smuzhiyun 	[DRM_MODE_COLORIMETRY_BT2020_YCC] = HDMI_COLORIMETRY_BT2020_YCC,
6089*4882a593Smuzhiyun };
6090*4882a593Smuzhiyun 
6091*4882a593Smuzhiyun #undef C
6092*4882a593Smuzhiyun #undef EC
6093*4882a593Smuzhiyun #undef ACE
6094*4882a593Smuzhiyun 
6095*4882a593Smuzhiyun /**
6096*4882a593Smuzhiyun  * drm_hdmi_avi_infoframe_colorspace() - fill the HDMI AVI infoframe
6097*4882a593Smuzhiyun  *                                       colorspace information
6098*4882a593Smuzhiyun  * @frame: HDMI AVI infoframe
6099*4882a593Smuzhiyun  * @conn_state: connector state
6100*4882a593Smuzhiyun  */
6101*4882a593Smuzhiyun void
drm_hdmi_avi_infoframe_colorspace(struct hdmi_avi_infoframe * frame,const struct drm_connector_state * conn_state)6102*4882a593Smuzhiyun drm_hdmi_avi_infoframe_colorspace(struct hdmi_avi_infoframe *frame,
6103*4882a593Smuzhiyun 				  const struct drm_connector_state *conn_state)
6104*4882a593Smuzhiyun {
6105*4882a593Smuzhiyun 	u32 colorimetry_val;
6106*4882a593Smuzhiyun 	u32 colorimetry_index = conn_state->colorspace & FULL_COLORIMETRY_MASK;
6107*4882a593Smuzhiyun 
6108*4882a593Smuzhiyun 	if (colorimetry_index >= ARRAY_SIZE(hdmi_colorimetry_val))
6109*4882a593Smuzhiyun 		colorimetry_val = HDMI_COLORIMETRY_NO_DATA;
6110*4882a593Smuzhiyun 	else
6111*4882a593Smuzhiyun 		colorimetry_val = hdmi_colorimetry_val[colorimetry_index];
6112*4882a593Smuzhiyun 
6113*4882a593Smuzhiyun 	frame->colorimetry = colorimetry_val & NORMAL_COLORIMETRY_MASK;
6114*4882a593Smuzhiyun 	/*
6115*4882a593Smuzhiyun 	 * ToDo: Extend it for ACE formats as well. Modify the infoframe
6116*4882a593Smuzhiyun 	 * structure and extend it in drivers/video/hdmi
6117*4882a593Smuzhiyun 	 */
6118*4882a593Smuzhiyun 	frame->extended_colorimetry = (colorimetry_val >> 2) &
6119*4882a593Smuzhiyun 					EXTENDED_COLORIMETRY_MASK;
6120*4882a593Smuzhiyun }
6121*4882a593Smuzhiyun EXPORT_SYMBOL(drm_hdmi_avi_infoframe_colorspace);
6122*4882a593Smuzhiyun 
6123*4882a593Smuzhiyun /**
6124*4882a593Smuzhiyun  * drm_hdmi_avi_infoframe_quant_range() - fill the HDMI AVI infoframe
6125*4882a593Smuzhiyun  *                                        quantization range information
6126*4882a593Smuzhiyun  * @frame: HDMI AVI infoframe
6127*4882a593Smuzhiyun  * @connector: the connector
6128*4882a593Smuzhiyun  * @mode: DRM display mode
6129*4882a593Smuzhiyun  * @rgb_quant_range: RGB quantization range (Q)
6130*4882a593Smuzhiyun  */
6131*4882a593Smuzhiyun void
drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe * frame,const struct drm_connector * connector,const struct drm_display_mode * mode,enum hdmi_quantization_range rgb_quant_range)6132*4882a593Smuzhiyun drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
6133*4882a593Smuzhiyun 				   const struct drm_connector *connector,
6134*4882a593Smuzhiyun 				   const struct drm_display_mode *mode,
6135*4882a593Smuzhiyun 				   enum hdmi_quantization_range rgb_quant_range)
6136*4882a593Smuzhiyun {
6137*4882a593Smuzhiyun 	const struct drm_display_info *info = &connector->display_info;
6138*4882a593Smuzhiyun 
6139*4882a593Smuzhiyun 	/*
6140*4882a593Smuzhiyun 	 * CEA-861:
6141*4882a593Smuzhiyun 	 * "A Source shall not send a non-zero Q value that does not correspond
6142*4882a593Smuzhiyun 	 *  to the default RGB Quantization Range for the transmitted Picture
6143*4882a593Smuzhiyun 	 *  unless the Sink indicates support for the Q bit in a Video
6144*4882a593Smuzhiyun 	 *  Capabilities Data Block."
6145*4882a593Smuzhiyun 	 *
6146*4882a593Smuzhiyun 	 * HDMI 2.0 recommends sending non-zero Q when it does match the
6147*4882a593Smuzhiyun 	 * default RGB quantization range for the mode, even when QS=0.
6148*4882a593Smuzhiyun 	 */
6149*4882a593Smuzhiyun 	if (info->rgb_quant_range_selectable ||
6150*4882a593Smuzhiyun 	    rgb_quant_range == drm_default_rgb_quant_range(mode))
6151*4882a593Smuzhiyun 		frame->quantization_range = rgb_quant_range;
6152*4882a593Smuzhiyun 	else
6153*4882a593Smuzhiyun 		frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
6154*4882a593Smuzhiyun 
6155*4882a593Smuzhiyun 	/*
6156*4882a593Smuzhiyun 	 * CEA-861-F:
6157*4882a593Smuzhiyun 	 * "When transmitting any RGB colorimetry, the Source should set the
6158*4882a593Smuzhiyun 	 *  YQ-field to match the RGB Quantization Range being transmitted
6159*4882a593Smuzhiyun 	 *  (e.g., when Limited Range RGB, set YQ=0 or when Full Range RGB,
6160*4882a593Smuzhiyun 	 *  set YQ=1) and the Sink shall ignore the YQ-field."
6161*4882a593Smuzhiyun 	 *
6162*4882a593Smuzhiyun 	 * Unfortunate certain sinks (eg. VIZ Model 67/E261VA) get confused
6163*4882a593Smuzhiyun 	 * by non-zero YQ when receiving RGB. There doesn't seem to be any
6164*4882a593Smuzhiyun 	 * good way to tell which version of CEA-861 the sink supports, so
6165*4882a593Smuzhiyun 	 * we limit non-zero YQ to HDMI 2.0 sinks only as HDMI 2.0 is based
6166*4882a593Smuzhiyun 	 * on on CEA-861-F.
6167*4882a593Smuzhiyun 	 */
6168*4882a593Smuzhiyun 	if (!is_hdmi2_sink(connector) ||
6169*4882a593Smuzhiyun 	    rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED)
6170*4882a593Smuzhiyun 		frame->ycc_quantization_range =
6171*4882a593Smuzhiyun 			HDMI_YCC_QUANTIZATION_RANGE_LIMITED;
6172*4882a593Smuzhiyun 	else
6173*4882a593Smuzhiyun 		frame->ycc_quantization_range =
6174*4882a593Smuzhiyun 			HDMI_YCC_QUANTIZATION_RANGE_FULL;
6175*4882a593Smuzhiyun }
6176*4882a593Smuzhiyun EXPORT_SYMBOL(drm_hdmi_avi_infoframe_quant_range);
6177*4882a593Smuzhiyun 
6178*4882a593Smuzhiyun /**
6179*4882a593Smuzhiyun  * drm_hdmi_avi_infoframe_bars() - fill the HDMI AVI infoframe
6180*4882a593Smuzhiyun  *                                 bar information
6181*4882a593Smuzhiyun  * @frame: HDMI AVI infoframe
6182*4882a593Smuzhiyun  * @conn_state: connector state
6183*4882a593Smuzhiyun  */
6184*4882a593Smuzhiyun void
drm_hdmi_avi_infoframe_bars(struct hdmi_avi_infoframe * frame,const struct drm_connector_state * conn_state)6185*4882a593Smuzhiyun drm_hdmi_avi_infoframe_bars(struct hdmi_avi_infoframe *frame,
6186*4882a593Smuzhiyun 			    const struct drm_connector_state *conn_state)
6187*4882a593Smuzhiyun {
6188*4882a593Smuzhiyun 	frame->right_bar = conn_state->tv.margins.right;
6189*4882a593Smuzhiyun 	frame->left_bar = conn_state->tv.margins.left;
6190*4882a593Smuzhiyun 	frame->top_bar = conn_state->tv.margins.top;
6191*4882a593Smuzhiyun 	frame->bottom_bar = conn_state->tv.margins.bottom;
6192*4882a593Smuzhiyun }
6193*4882a593Smuzhiyun EXPORT_SYMBOL(drm_hdmi_avi_infoframe_bars);
6194*4882a593Smuzhiyun 
6195*4882a593Smuzhiyun static enum hdmi_3d_structure
s3d_structure_from_display_mode(const struct drm_display_mode * mode)6196*4882a593Smuzhiyun s3d_structure_from_display_mode(const struct drm_display_mode *mode)
6197*4882a593Smuzhiyun {
6198*4882a593Smuzhiyun 	u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
6199*4882a593Smuzhiyun 
6200*4882a593Smuzhiyun 	switch (layout) {
6201*4882a593Smuzhiyun 	case DRM_MODE_FLAG_3D_FRAME_PACKING:
6202*4882a593Smuzhiyun 		return HDMI_3D_STRUCTURE_FRAME_PACKING;
6203*4882a593Smuzhiyun 	case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
6204*4882a593Smuzhiyun 		return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
6205*4882a593Smuzhiyun 	case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
6206*4882a593Smuzhiyun 		return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
6207*4882a593Smuzhiyun 	case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
6208*4882a593Smuzhiyun 		return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
6209*4882a593Smuzhiyun 	case DRM_MODE_FLAG_3D_L_DEPTH:
6210*4882a593Smuzhiyun 		return HDMI_3D_STRUCTURE_L_DEPTH;
6211*4882a593Smuzhiyun 	case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
6212*4882a593Smuzhiyun 		return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
6213*4882a593Smuzhiyun 	case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
6214*4882a593Smuzhiyun 		return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
6215*4882a593Smuzhiyun 	case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
6216*4882a593Smuzhiyun 		return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
6217*4882a593Smuzhiyun 	default:
6218*4882a593Smuzhiyun 		return HDMI_3D_STRUCTURE_INVALID;
6219*4882a593Smuzhiyun 	}
6220*4882a593Smuzhiyun }
6221*4882a593Smuzhiyun 
6222*4882a593Smuzhiyun /**
6223*4882a593Smuzhiyun  * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
6224*4882a593Smuzhiyun  * data from a DRM display mode
6225*4882a593Smuzhiyun  * @frame: HDMI vendor infoframe
6226*4882a593Smuzhiyun  * @connector: the connector
6227*4882a593Smuzhiyun  * @mode: DRM display mode
6228*4882a593Smuzhiyun  *
6229*4882a593Smuzhiyun  * Note that there's is a need to send HDMI vendor infoframes only when using a
6230*4882a593Smuzhiyun  * 4k or stereoscopic 3D mode. So when giving any other mode as input this
6231*4882a593Smuzhiyun  * function will return -EINVAL, error that can be safely ignored.
6232*4882a593Smuzhiyun  *
6233*4882a593Smuzhiyun  * Return: 0 on success or a negative error code on failure.
6234*4882a593Smuzhiyun  */
6235*4882a593Smuzhiyun int
drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe * frame,const struct drm_connector * connector,const struct drm_display_mode * mode)6236*4882a593Smuzhiyun drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
6237*4882a593Smuzhiyun 					    const struct drm_connector *connector,
6238*4882a593Smuzhiyun 					    const struct drm_display_mode *mode)
6239*4882a593Smuzhiyun {
6240*4882a593Smuzhiyun 	/*
6241*4882a593Smuzhiyun 	 * FIXME: sil-sii8620 doesn't have a connector around when
6242*4882a593Smuzhiyun 	 * we need one, so we have to be prepared for a NULL connector.
6243*4882a593Smuzhiyun 	 */
6244*4882a593Smuzhiyun 	bool has_hdmi_infoframe = connector ?
6245*4882a593Smuzhiyun 		connector->display_info.has_hdmi_infoframe : false;
6246*4882a593Smuzhiyun 	int err;
6247*4882a593Smuzhiyun 
6248*4882a593Smuzhiyun 	if (!frame || !mode)
6249*4882a593Smuzhiyun 		return -EINVAL;
6250*4882a593Smuzhiyun 
6251*4882a593Smuzhiyun 	if (!has_hdmi_infoframe)
6252*4882a593Smuzhiyun 		return -EINVAL;
6253*4882a593Smuzhiyun 
6254*4882a593Smuzhiyun 	err = hdmi_vendor_infoframe_init(frame);
6255*4882a593Smuzhiyun 	if (err < 0)
6256*4882a593Smuzhiyun 		return err;
6257*4882a593Smuzhiyun 
6258*4882a593Smuzhiyun 	/*
6259*4882a593Smuzhiyun 	 * Even if it's not absolutely necessary to send the infoframe
6260*4882a593Smuzhiyun 	 * (ie.vic==0 and s3d_struct==0) we will still send it if we
6261*4882a593Smuzhiyun 	 * know that the sink can handle it. This is based on a
6262*4882a593Smuzhiyun 	 * suggestion in HDMI 2.0 Appendix F. Apparently some sinks
6263*4882a593Smuzhiyun 	 * have trouble realizing that they shuld switch from 3D to 2D
6264*4882a593Smuzhiyun 	 * mode if the source simply stops sending the infoframe when
6265*4882a593Smuzhiyun 	 * it wants to switch from 3D to 2D.
6266*4882a593Smuzhiyun 	 */
6267*4882a593Smuzhiyun 	frame->vic = drm_mode_hdmi_vic(connector, mode);
6268*4882a593Smuzhiyun 	frame->s3d_struct = s3d_structure_from_display_mode(mode);
6269*4882a593Smuzhiyun 
6270*4882a593Smuzhiyun 	return 0;
6271*4882a593Smuzhiyun }
6272*4882a593Smuzhiyun EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
6273*4882a593Smuzhiyun 
drm_parse_tiled_block(struct drm_connector * connector,const struct displayid_block * block)6274*4882a593Smuzhiyun static void drm_parse_tiled_block(struct drm_connector *connector,
6275*4882a593Smuzhiyun 				  const struct displayid_block *block)
6276*4882a593Smuzhiyun {
6277*4882a593Smuzhiyun 	const struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
6278*4882a593Smuzhiyun 	u16 w, h;
6279*4882a593Smuzhiyun 	u8 tile_v_loc, tile_h_loc;
6280*4882a593Smuzhiyun 	u8 num_v_tile, num_h_tile;
6281*4882a593Smuzhiyun 	struct drm_tile_group *tg;
6282*4882a593Smuzhiyun 
6283*4882a593Smuzhiyun 	w = tile->tile_size[0] | tile->tile_size[1] << 8;
6284*4882a593Smuzhiyun 	h = tile->tile_size[2] | tile->tile_size[3] << 8;
6285*4882a593Smuzhiyun 
6286*4882a593Smuzhiyun 	num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
6287*4882a593Smuzhiyun 	num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
6288*4882a593Smuzhiyun 	tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
6289*4882a593Smuzhiyun 	tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
6290*4882a593Smuzhiyun 
6291*4882a593Smuzhiyun 	connector->has_tile = true;
6292*4882a593Smuzhiyun 	if (tile->tile_cap & 0x80)
6293*4882a593Smuzhiyun 		connector->tile_is_single_monitor = true;
6294*4882a593Smuzhiyun 
6295*4882a593Smuzhiyun 	connector->num_h_tile = num_h_tile + 1;
6296*4882a593Smuzhiyun 	connector->num_v_tile = num_v_tile + 1;
6297*4882a593Smuzhiyun 	connector->tile_h_loc = tile_h_loc;
6298*4882a593Smuzhiyun 	connector->tile_v_loc = tile_v_loc;
6299*4882a593Smuzhiyun 	connector->tile_h_size = w + 1;
6300*4882a593Smuzhiyun 	connector->tile_v_size = h + 1;
6301*4882a593Smuzhiyun 
6302*4882a593Smuzhiyun 	DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
6303*4882a593Smuzhiyun 	DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
6304*4882a593Smuzhiyun 	DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
6305*4882a593Smuzhiyun 		      num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
6306*4882a593Smuzhiyun 	DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
6307*4882a593Smuzhiyun 
6308*4882a593Smuzhiyun 	tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
6309*4882a593Smuzhiyun 	if (!tg)
6310*4882a593Smuzhiyun 		tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
6311*4882a593Smuzhiyun 	if (!tg)
6312*4882a593Smuzhiyun 		return;
6313*4882a593Smuzhiyun 
6314*4882a593Smuzhiyun 	if (connector->tile_group != tg) {
6315*4882a593Smuzhiyun 		/* if we haven't got a pointer,
6316*4882a593Smuzhiyun 		   take the reference, drop ref to old tile group */
6317*4882a593Smuzhiyun 		if (connector->tile_group)
6318*4882a593Smuzhiyun 			drm_mode_put_tile_group(connector->dev, connector->tile_group);
6319*4882a593Smuzhiyun 		connector->tile_group = tg;
6320*4882a593Smuzhiyun 	} else {
6321*4882a593Smuzhiyun 		/* if same tile group, then release the ref we just took. */
6322*4882a593Smuzhiyun 		drm_mode_put_tile_group(connector->dev, tg);
6323*4882a593Smuzhiyun 	}
6324*4882a593Smuzhiyun }
6325*4882a593Smuzhiyun 
drm_displayid_parse_tiled(struct drm_connector * connector,const u8 * displayid,int length,int idx)6326*4882a593Smuzhiyun static void drm_displayid_parse_tiled(struct drm_connector *connector,
6327*4882a593Smuzhiyun 				      const u8 *displayid, int length, int idx)
6328*4882a593Smuzhiyun {
6329*4882a593Smuzhiyun 	const struct displayid_block *block;
6330*4882a593Smuzhiyun 
6331*4882a593Smuzhiyun 	idx += sizeof(struct displayid_hdr);
6332*4882a593Smuzhiyun 	for_each_displayid_db(displayid, block, idx, length) {
6333*4882a593Smuzhiyun 		DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
6334*4882a593Smuzhiyun 			      block->tag, block->rev, block->num_bytes);
6335*4882a593Smuzhiyun 
6336*4882a593Smuzhiyun 		switch (block->tag) {
6337*4882a593Smuzhiyun 		case DATA_BLOCK_TILED_DISPLAY:
6338*4882a593Smuzhiyun 			drm_parse_tiled_block(connector, block);
6339*4882a593Smuzhiyun 			break;
6340*4882a593Smuzhiyun 		default:
6341*4882a593Smuzhiyun 			DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
6342*4882a593Smuzhiyun 			break;
6343*4882a593Smuzhiyun 		}
6344*4882a593Smuzhiyun 	}
6345*4882a593Smuzhiyun }
6346*4882a593Smuzhiyun 
drm_update_tile_info(struct drm_connector * connector,const struct edid * edid)6347*4882a593Smuzhiyun void drm_update_tile_info(struct drm_connector *connector,
6348*4882a593Smuzhiyun 			  const struct edid *edid)
6349*4882a593Smuzhiyun {
6350*4882a593Smuzhiyun 	const void *displayid = NULL;
6351*4882a593Smuzhiyun 	int ext_index = 0;
6352*4882a593Smuzhiyun 	int length, idx;
6353*4882a593Smuzhiyun 
6354*4882a593Smuzhiyun 	connector->has_tile = false;
6355*4882a593Smuzhiyun 	for (;;) {
6356*4882a593Smuzhiyun 		displayid = drm_find_displayid_extension(edid, &length, &idx,
6357*4882a593Smuzhiyun 							 &ext_index);
6358*4882a593Smuzhiyun 		if (!displayid)
6359*4882a593Smuzhiyun 			break;
6360*4882a593Smuzhiyun 
6361*4882a593Smuzhiyun 		drm_displayid_parse_tiled(connector, displayid, length, idx);
6362*4882a593Smuzhiyun 	}
6363*4882a593Smuzhiyun 
6364*4882a593Smuzhiyun 	if (!connector->has_tile && connector->tile_group) {
6365*4882a593Smuzhiyun 		drm_mode_put_tile_group(connector->dev, connector->tile_group);
6366*4882a593Smuzhiyun 		connector->tile_group = NULL;
6367*4882a593Smuzhiyun 	}
6368*4882a593Smuzhiyun }
6369