1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Maxim max96755f GMSL2 Serializer with MIPI-DSI Input
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co. Ltd.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
9*4882a593Smuzhiyun #include <drm/drm_bridge.h>
10*4882a593Smuzhiyun #include <drm/drm_panel.h>
11*4882a593Smuzhiyun #include <drm/drm_print.h>
12*4882a593Smuzhiyun #include <drm/drm_of.h>
13*4882a593Smuzhiyun #include <drm/drm_connector.h>
14*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/err.h>
22*4882a593Smuzhiyun #include <linux/extcon-provider.h>
23*4882a593Smuzhiyun #include <linux/of.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
26*4882a593Smuzhiyun #include <linux/mfd/max96755f.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct max96755f_bridge {
29*4882a593Smuzhiyun struct drm_bridge bridge;
30*4882a593Smuzhiyun struct drm_bridge *next_bridge;
31*4882a593Smuzhiyun struct drm_connector connector;
32*4882a593Smuzhiyun struct drm_panel *panel;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct device *dev;
35*4882a593Smuzhiyun struct max96755f *parent;
36*4882a593Smuzhiyun struct regmap *regmap;
37*4882a593Smuzhiyun struct mipi_dsi_device *dsi;
38*4882a593Smuzhiyun struct device_node *dsi_node;
39*4882a593Smuzhiyun struct drm_display_mode mode;
40*4882a593Smuzhiyun u32 num_lanes;
41*4882a593Smuzhiyun bool dv_swp_ab;
42*4882a593Smuzhiyun bool dpi_deskew_en;
43*4882a593Smuzhiyun bool split_mode;
44*4882a593Smuzhiyun bool bridge_dual_link;
45*4882a593Smuzhiyun u32 dsi_lane_map[4];
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct {
48*4882a593Smuzhiyun struct gpio_desc *gpio;
49*4882a593Smuzhiyun int irq;
50*4882a593Smuzhiyun bool irq_enabled;
51*4882a593Smuzhiyun atomic_t triggered;
52*4882a593Smuzhiyun } lock;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define to_max96755f_bridge(x) container_of(x, struct max96755f_bridge, x)
56*4882a593Smuzhiyun
max96755f_bridge_connector_get_modes(struct drm_connector * connector)57*4882a593Smuzhiyun static int max96755f_bridge_connector_get_modes(struct drm_connector *connector)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct max96755f_bridge *ser = to_max96755f_bridge(connector);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (ser->next_bridge)
62*4882a593Smuzhiyun return drm_bridge_get_modes(ser->next_bridge, connector);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun return drm_panel_get_modes(ser->panel, connector);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static const struct drm_connector_helper_funcs
68*4882a593Smuzhiyun max96755f_bridge_connector_helper_funcs = {
69*4882a593Smuzhiyun .get_modes = max96755f_bridge_connector_get_modes,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static enum drm_connector_status
max96755f_bridge_connector_detect(struct drm_connector * connector,bool force)73*4882a593Smuzhiyun max96755f_bridge_connector_detect(struct drm_connector *connector, bool force)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct max96755f_bridge *ser = to_max96755f_bridge(connector);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun if (!drm_kms_helper_is_poll_worker())
78*4882a593Smuzhiyun return connector->status;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return drm_bridge_detect(&ser->bridge);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static const struct drm_connector_funcs max96755f_bridge_connector_funcs = {
84*4882a593Smuzhiyun .reset = drm_atomic_helper_connector_reset,
85*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
86*4882a593Smuzhiyun .detect = max96755f_bridge_connector_detect,
87*4882a593Smuzhiyun .destroy = drm_connector_cleanup,
88*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
89*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
max96755f_attach_dsi(struct max96755f_bridge * max96755f,struct device_node * dsi_node)92*4882a593Smuzhiyun static struct mipi_dsi_device *max96755f_attach_dsi(struct max96755f_bridge *max96755f,
93*4882a593Smuzhiyun struct device_node *dsi_node)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun const struct mipi_dsi_device_info info = { "max96755f", 0, NULL };
96*4882a593Smuzhiyun struct mipi_dsi_device *dsi;
97*4882a593Smuzhiyun struct mipi_dsi_host *host;
98*4882a593Smuzhiyun int ret;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun host = of_find_mipi_dsi_host_by_node(dsi_node);
101*4882a593Smuzhiyun if (!host) {
102*4882a593Smuzhiyun dev_err(max96755f->dev, "failed to find dsi host\n");
103*4882a593Smuzhiyun return ERR_PTR(-EPROBE_DEFER);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun dsi = mipi_dsi_device_register_full(host, &info);
107*4882a593Smuzhiyun if (IS_ERR(dsi)) {
108*4882a593Smuzhiyun dev_err(max96755f->dev, "failed to create dsi device\n");
109*4882a593Smuzhiyun return dsi;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun dsi->lanes = max96755f->num_lanes;
113*4882a593Smuzhiyun dsi->format = MIPI_DSI_FMT_RGB888;
114*4882a593Smuzhiyun dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun ret = mipi_dsi_attach(dsi);
117*4882a593Smuzhiyun if (ret < 0) {
118*4882a593Smuzhiyun dev_err(max96755f->dev, "failed to attach dsi to host\n");
119*4882a593Smuzhiyun mipi_dsi_device_unregister(dsi);
120*4882a593Smuzhiyun return ERR_PTR(ret);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return dsi;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
max96755f_bridge_link_locked(struct max96755f_bridge * ser)126*4882a593Smuzhiyun static bool max96755f_bridge_link_locked(struct max96755f_bridge *ser)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun u32 val;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (regmap_read(ser->regmap, 0x0013, &val))
131*4882a593Smuzhiyun return false;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (!FIELD_GET(LOCKED, val))
134*4882a593Smuzhiyun return false;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun return true;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
max96755f_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)139*4882a593Smuzhiyun static int max96755f_bridge_attach(struct drm_bridge *bridge,
140*4882a593Smuzhiyun enum drm_bridge_attach_flags flags)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct max96755f_bridge *ser = to_max96755f_bridge(bridge);
143*4882a593Smuzhiyun struct drm_connector *connector = &ser->connector;
144*4882a593Smuzhiyun int ret;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun ret = drm_of_find_panel_or_bridge(bridge->of_node, 1, -1, &ser->panel,
147*4882a593Smuzhiyun &ser->next_bridge);
148*4882a593Smuzhiyun if (ret)
149*4882a593Smuzhiyun return ret;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun if (ser->next_bridge) {
152*4882a593Smuzhiyun ret = drm_bridge_attach(bridge->encoder, ser->next_bridge,
153*4882a593Smuzhiyun bridge, DRM_BRIDGE_ATTACH_NO_CONNECTOR);
154*4882a593Smuzhiyun if (ret)
155*4882a593Smuzhiyun return ret;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun connector->polled = DRM_CONNECTOR_POLL_CONNECT |
159*4882a593Smuzhiyun DRM_CONNECTOR_POLL_DISCONNECT;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun drm_connector_helper_add(connector,
162*4882a593Smuzhiyun &max96755f_bridge_connector_helper_funcs);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun ret = drm_connector_init(bridge->dev, connector,
165*4882a593Smuzhiyun &max96755f_bridge_connector_funcs,
166*4882a593Smuzhiyun ser->next_bridge ? ser->next_bridge->type : bridge->type);
167*4882a593Smuzhiyun if (ret) {
168*4882a593Smuzhiyun DRM_ERROR("Failed to initialize connector\n");
169*4882a593Smuzhiyun return ret;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (max96755f_bridge_link_locked(ser)) {
173*4882a593Smuzhiyun connector->status = connector_status_connected;
174*4882a593Smuzhiyun enable_irq(ser->lock.irq);
175*4882a593Smuzhiyun ser->lock.irq_enabled = true;
176*4882a593Smuzhiyun } else {
177*4882a593Smuzhiyun connector->status = connector_status_disconnected;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun drm_connector_attach_encoder(connector, bridge->encoder);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun ser->dsi = max96755f_attach_dsi(ser, ser->dsi_node);
183*4882a593Smuzhiyun if (IS_ERR(ser->dsi))
184*4882a593Smuzhiyun return PTR_ERR(ser->dsi);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
max96755f_bridge_detach(struct drm_bridge * bridge)189*4882a593Smuzhiyun static void max96755f_bridge_detach(struct drm_bridge *bridge)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct max96755f_bridge *ser = to_max96755f_bridge(bridge);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (ser->dsi) {
194*4882a593Smuzhiyun mipi_dsi_detach(ser->dsi);
195*4882a593Smuzhiyun mipi_dsi_device_unregister(ser->dsi);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
max96755f_mipi_dsi_rx_config(struct max96755f_bridge * ser)199*4882a593Smuzhiyun static void max96755f_mipi_dsi_rx_config(struct max96755f_bridge *ser)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct drm_display_mode *mode = &ser->mode;
202*4882a593Smuzhiyun u32 hfp, hsa, hbp, hact;
203*4882a593Smuzhiyun u32 vact, vsa, vfp, vbp;
204*4882a593Smuzhiyun u8 lane_map;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x330, MIPI_RX_RESET,
207*4882a593Smuzhiyun FIELD_PREP(MIPI_RX_RESET, 1));
208*4882a593Smuzhiyun mdelay(10);
209*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x330, MIPI_RX_RESET,
210*4882a593Smuzhiyun FIELD_PREP(MIPI_RX_RESET, 0));
211*4882a593Smuzhiyun mdelay(10);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x331, NUM_LANES,
214*4882a593Smuzhiyun FIELD_PREP(NUM_LANES, ser->num_lanes - 1));
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun lane_map = (ser->dsi_lane_map[0] & 0xff) << 4 |
217*4882a593Smuzhiyun (ser->dsi_lane_map[1] & 0xff) << 6 |
218*4882a593Smuzhiyun (ser->dsi_lane_map[2] & 0xff) << 0 |
219*4882a593Smuzhiyun (ser->dsi_lane_map[3] & 0xff) << 2;
220*4882a593Smuzhiyun regmap_write(ser->regmap, 0x332, lane_map);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (!ser->dpi_deskew_en)
223*4882a593Smuzhiyun return;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun vact = mode->vdisplay;
226*4882a593Smuzhiyun vsa = mode->vsync_end - mode->vsync_start;
227*4882a593Smuzhiyun vfp = mode->vsync_start - mode->vdisplay;
228*4882a593Smuzhiyun vbp = mode->vtotal - mode->vsync_end;
229*4882a593Smuzhiyun hact = mode->hdisplay;
230*4882a593Smuzhiyun hsa = mode->hsync_end - mode->hsync_start;
231*4882a593Smuzhiyun hfp = mode->hsync_start - mode->hdisplay;
232*4882a593Smuzhiyun hbp = mode->htotal - mode->hsync_end;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun regmap_write(ser->regmap, 0x03A4, 0xc1);
235*4882a593Smuzhiyun regmap_write(ser->regmap, 0x0385, FIELD_PREP(DPI_HSYNC_WIDTH_L, hsa));
236*4882a593Smuzhiyun regmap_write(ser->regmap, 0x0386, FIELD_PREP(DPI_VYSNC_WIDTH_L, vsa));
237*4882a593Smuzhiyun regmap_write(ser->regmap, 0x0387,
238*4882a593Smuzhiyun FIELD_PREP(DPI_VSYNC_WIDTH_H, (vsa >> 8)) |
239*4882a593Smuzhiyun FIELD_PREP(DPI_HSYNC_WIDTH_H, (hsa >> 8)));
240*4882a593Smuzhiyun regmap_write(ser->regmap, 0x03a5, FIELD_PREP(DPI_VFP_L, vfp));
241*4882a593Smuzhiyun regmap_write(ser->regmap, 0x03a6,
242*4882a593Smuzhiyun FIELD_PREP(DPI_VBP_L, vbp) |
243*4882a593Smuzhiyun FIELD_PREP(DPI_VFP_H, (vfp >> 8)));
244*4882a593Smuzhiyun regmap_write(ser->regmap, 0x03a7, FIELD_PREP(DPI_VBP_H, (vbp >> 4)));
245*4882a593Smuzhiyun regmap_write(ser->regmap, 0x03a8, FIELD_PREP(DPI_VACT_L, vact));
246*4882a593Smuzhiyun regmap_write(ser->regmap, 0x03a9, FIELD_PREP(DPI_VACT_H, (vact >> 8)));
247*4882a593Smuzhiyun regmap_write(ser->regmap, 0x03aa, FIELD_PREP(DPI_HFP_L, hfp));
248*4882a593Smuzhiyun regmap_write(ser->regmap, 0x03ab,
249*4882a593Smuzhiyun FIELD_PREP(DPI_HBP_L, hbp) |
250*4882a593Smuzhiyun FIELD_PREP(DPI_HFP_H, (hfp >> 7)));
251*4882a593Smuzhiyun regmap_write(ser->regmap, 0x03ac, FIELD_PREP(DPI_HBP_H, (hbp >> 4)));
252*4882a593Smuzhiyun regmap_write(ser->regmap, 0x03ad, FIELD_PREP(DPI_HACT_L, hact));
253*4882a593Smuzhiyun regmap_write(ser->regmap, 0x03ae, FIELD_PREP(DPI_HACT_H, (hact >> 8)));
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
max96755f_bridge_pre_enable(struct drm_bridge * bridge)256*4882a593Smuzhiyun static void max96755f_bridge_pre_enable(struct drm_bridge *bridge)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun struct max96755f_bridge *ser = to_max96755f_bridge(bridge);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun max96755f_mipi_dsi_rx_config(ser);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (ser->split_mode) {
263*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x0053,
264*4882a593Smuzhiyun TX_SPLIT_MASK_B | TX_SPLIT_MASK_A | TX_STR_SEL,
265*4882a593Smuzhiyun FIELD_PREP(TX_SPLIT_MASK_B, 0) |
266*4882a593Smuzhiyun FIELD_PREP(TX_SPLIT_MASK_A, 1) |
267*4882a593Smuzhiyun FIELD_PREP(TX_STR_SEL, 0));
268*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x0057,
269*4882a593Smuzhiyun TX_SPLIT_MASK_B | TX_SPLIT_MASK_A | TX_STR_SEL,
270*4882a593Smuzhiyun FIELD_PREP(TX_SPLIT_MASK_B, 1) |
271*4882a593Smuzhiyun FIELD_PREP(TX_SPLIT_MASK_A, 0) |
272*4882a593Smuzhiyun FIELD_PREP(TX_STR_SEL, 1));
273*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x032a,
274*4882a593Smuzhiyun DV_SWP_AB | DV_CONV | DV_SPL | DV_EN,
275*4882a593Smuzhiyun FIELD_PREP(DV_SWP_AB, ser->dv_swp_ab) |
276*4882a593Smuzhiyun FIELD_PREP(DV_CONV, 1) |
277*4882a593Smuzhiyun FIELD_PREP(DV_SPL, 1) |
278*4882a593Smuzhiyun FIELD_PREP(DV_EN, 1));
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (ser->panel)
282*4882a593Smuzhiyun drm_panel_prepare(ser->panel);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
max96755f_bridge_reset_oneshot(struct max96755f_bridge * ser)285*4882a593Smuzhiyun static void max96755f_bridge_reset_oneshot(struct max96755f_bridge *ser)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x0010, RESET_ONESHOT,
288*4882a593Smuzhiyun FIELD_PREP(RESET_ONESHOT, 1));
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun mdelay(100);
291*4882a593Smuzhiyun /* One-Shot Link Reset will trigger lock interrupt */
292*4882a593Smuzhiyun atomic_set(&ser->lock.triggered, 0);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
max96755f_bridge_enable(struct drm_bridge * bridge)295*4882a593Smuzhiyun static void max96755f_bridge_enable(struct drm_bridge *bridge)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct max96755f_bridge *ser = to_max96755f_bridge(bridge);
298*4882a593Smuzhiyun struct max96755f *max96755f = ser->parent;
299*4882a593Smuzhiyun u32 val;
300*4882a593Smuzhiyun int ret;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if (ser->split_mode) {
303*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x0311,
304*4882a593Smuzhiyun START_PORTAX | START_PORTAY,
305*4882a593Smuzhiyun FIELD_PREP(START_PORTAX, 1) |
306*4882a593Smuzhiyun FIELD_PREP(START_PORTAY, 1));
307*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x0002,
308*4882a593Smuzhiyun VID_TX_EN_X | VID_TX_EN_Y,
309*4882a593Smuzhiyun FIELD_PREP(VID_TX_EN_X, 1) |
310*4882a593Smuzhiyun FIELD_PREP(VID_TX_EN_Y, 1));
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x0010,
313*4882a593Smuzhiyun AUTO_LINK | LINK_CFG,
314*4882a593Smuzhiyun FIELD_PREP(AUTO_LINK, 0) |
315*4882a593Smuzhiyun FIELD_PREP(LINK_CFG, SPLITTER_MODE));
316*4882a593Smuzhiyun ret = regmap_read_poll_timeout(ser->regmap, 0x0013, val,
317*4882a593Smuzhiyun val & LOCKED, 100,
318*4882a593Smuzhiyun 50 * USEC_PER_MSEC);
319*4882a593Smuzhiyun if (ret < 0)
320*4882a593Smuzhiyun dev_err(ser->dev, "GMSL2 link lock timeout\n");
321*4882a593Smuzhiyun } else {
322*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x0311,
323*4882a593Smuzhiyun START_PORTAX | START_PORTAY,
324*4882a593Smuzhiyun FIELD_PREP(START_PORTAX, 1) |
325*4882a593Smuzhiyun FIELD_PREP(START_PORTAY, 1));
326*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x02, VID_TX_EN_X,
327*4882a593Smuzhiyun FIELD_PREP(VID_TX_EN_X, 1));
328*4882a593Smuzhiyun if (ser->bridge_dual_link) {
329*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x0010,
330*4882a593Smuzhiyun AUTO_LINK | LINK_CFG,
331*4882a593Smuzhiyun FIELD_PREP(AUTO_LINK, 0) |
332*4882a593Smuzhiyun FIELD_PREP(LINK_CFG, DUAL_LINK));
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun max96755f_bridge_reset_oneshot(ser);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (ser->panel)
339*4882a593Smuzhiyun drm_panel_enable(ser->panel);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (!ser->lock.irq_enabled) {
342*4882a593Smuzhiyun enable_irq(ser->lock.irq);
343*4882a593Smuzhiyun ser->lock.irq_enabled = true;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun extcon_set_state_sync(max96755f->extcon, EXTCON_JACK_VIDEO_OUT, true);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
max96755f_bridge_disable(struct drm_bridge * bridge)349*4882a593Smuzhiyun static void max96755f_bridge_disable(struct drm_bridge *bridge)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun struct max96755f_bridge *ser = to_max96755f_bridge(bridge);
352*4882a593Smuzhiyun struct max96755f *max96755f = ser->parent;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun extcon_set_state_sync(max96755f->extcon, EXTCON_JACK_VIDEO_OUT, false);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if (ser->lock.irq_enabled) {
357*4882a593Smuzhiyun disable_irq(ser->lock.irq);
358*4882a593Smuzhiyun ser->lock.irq_enabled = false;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (ser->panel)
362*4882a593Smuzhiyun drm_panel_disable(ser->panel);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x02, VID_TX_EN_X | VID_TX_EN_Y,
365*4882a593Smuzhiyun FIELD_PREP(VID_TX_EN_X, 0) |
366*4882a593Smuzhiyun FIELD_PREP(VID_TX_EN_Y, 0));
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (ser->split_mode || ser->bridge_dual_link)
369*4882a593Smuzhiyun regmap_update_bits(ser->regmap, 0x0010,
370*4882a593Smuzhiyun AUTO_LINK | LINK_CFG,
371*4882a593Smuzhiyun FIELD_PREP(AUTO_LINK, 1) |
372*4882a593Smuzhiyun FIELD_PREP(LINK_CFG, LINKA));
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
max96755f_bridge_post_disable(struct drm_bridge * bridge)375*4882a593Smuzhiyun static void max96755f_bridge_post_disable(struct drm_bridge *bridge)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun struct max96755f_bridge *ser = to_max96755f_bridge(bridge);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun if (ser->panel)
380*4882a593Smuzhiyun drm_panel_unprepare(ser->panel);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun static enum drm_connector_status
max96755f_bridge_detect(struct drm_bridge * bridge)384*4882a593Smuzhiyun max96755f_bridge_detect(struct drm_bridge *bridge)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct max96755f_bridge *ser = to_max96755f_bridge(bridge);
387*4882a593Smuzhiyun struct max96755f *max96755f = ser->parent;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (!max96755f_bridge_link_locked(ser))
390*4882a593Smuzhiyun return connector_status_disconnected;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (extcon_get_state(max96755f->extcon, EXTCON_JACK_VIDEO_OUT)) {
393*4882a593Smuzhiyun if (atomic_cmpxchg(&ser->lock.triggered, 1, 0))
394*4882a593Smuzhiyun return connector_status_disconnected;
395*4882a593Smuzhiyun } else {
396*4882a593Smuzhiyun atomic_set(&ser->lock.triggered, 0);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (ser->next_bridge && (ser->next_bridge->ops & DRM_BRIDGE_OP_DETECT))
400*4882a593Smuzhiyun return drm_bridge_detect(ser->next_bridge);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun return connector_status_connected;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
max96755f_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adj_mode)405*4882a593Smuzhiyun static void max96755f_bridge_mode_set(struct drm_bridge *bridge,
406*4882a593Smuzhiyun const struct drm_display_mode *mode,
407*4882a593Smuzhiyun const struct drm_display_mode *adj_mode)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct max96755f_bridge *ser = to_max96755f_bridge(bridge);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun drm_mode_copy(&ser->mode, adj_mode);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun static const struct drm_bridge_funcs max96755f_bridge_funcs = {
415*4882a593Smuzhiyun .attach = max96755f_bridge_attach,
416*4882a593Smuzhiyun .detach = max96755f_bridge_detach,
417*4882a593Smuzhiyun .detect = max96755f_bridge_detect,
418*4882a593Smuzhiyun .pre_enable = max96755f_bridge_pre_enable,
419*4882a593Smuzhiyun .enable = max96755f_bridge_enable,
420*4882a593Smuzhiyun .disable = max96755f_bridge_disable,
421*4882a593Smuzhiyun .post_disable = max96755f_bridge_post_disable,
422*4882a593Smuzhiyun .mode_set = max96755f_bridge_mode_set,
423*4882a593Smuzhiyun .atomic_get_input_bus_fmts = drm_atomic_helper_bridge_propagate_bus_fmt,
424*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
425*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
426*4882a593Smuzhiyun .atomic_reset = drm_atomic_helper_bridge_reset,
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun
max96755f_link_parse(struct max96755f_bridge * ser)429*4882a593Smuzhiyun static int max96755f_link_parse(struct max96755f_bridge *ser)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun struct device *dev = ser->dev;
432*4882a593Smuzhiyun struct device_node *np = dev->of_node;
433*4882a593Smuzhiyun struct device *parent = dev->parent;
434*4882a593Smuzhiyun struct device_node *child;
435*4882a593Smuzhiyun u32 val;
436*4882a593Smuzhiyun int ret = 0;
437*4882a593Smuzhiyun unsigned int nr = 0;
438*4882a593Smuzhiyun int i, len;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun ser->dpi_deskew_en = of_property_read_bool(np, "dpi-deskew-en");
441*4882a593Smuzhiyun ser->dv_swp_ab = of_property_read_bool(np, "vd-swap-ab");
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (!of_property_read_u32(np, "dsi,lanes", &val))
444*4882a593Smuzhiyun ser->num_lanes = val;
445*4882a593Smuzhiyun else
446*4882a593Smuzhiyun ser->num_lanes = 4;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun for (i = 0; i < ser->num_lanes; i++)
449*4882a593Smuzhiyun ser->dsi_lane_map[i] = i;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun if (of_find_property(np, "maxim,dsi-lane-map", &len)) {
452*4882a593Smuzhiyun len /= sizeof(u32);
453*4882a593Smuzhiyun if (ser->num_lanes != len) {
454*4882a593Smuzhiyun dev_err(dev, "invalid number of lane map\n");
455*4882a593Smuzhiyun return -EINVAL;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun ret = of_property_read_u32_array(np, "maxim,dsi-lane-map",
459*4882a593Smuzhiyun ser->dsi_lane_map, len);
460*4882a593Smuzhiyun if (ret) {
461*4882a593Smuzhiyun dev_err(dev, "get dsi lane map failed\n");
462*4882a593Smuzhiyun return -EINVAL;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun for_each_available_child_of_node(parent->of_node, child) {
467*4882a593Smuzhiyun if (!of_find_property(child, "reg", NULL))
468*4882a593Smuzhiyun continue;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun nr++;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun switch (nr) {
474*4882a593Smuzhiyun case 2:
475*4882a593Smuzhiyun ser->split_mode = true;
476*4882a593Smuzhiyun case 1:
477*4882a593Smuzhiyun break;
478*4882a593Smuzhiyun default:
479*4882a593Smuzhiyun ret = -EINVAL;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun return ret;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
max96755f_bridge_lock_irq_handler(int irq,void * arg)485*4882a593Smuzhiyun static irqreturn_t max96755f_bridge_lock_irq_handler(int irq, void *arg)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct max96755f_bridge *ser = arg;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun atomic_set(&ser->lock.triggered, 1);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun return IRQ_HANDLED;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
max96755f_bridge_probe(struct platform_device * pdev)494*4882a593Smuzhiyun static int max96755f_bridge_probe(struct platform_device *pdev)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun struct device *dev = &pdev->dev;
497*4882a593Smuzhiyun struct device_node *np = dev->of_node;
498*4882a593Smuzhiyun struct max96755f_bridge *ser;
499*4882a593Smuzhiyun int ret;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun ser = devm_kzalloc(dev, sizeof(*ser), GFP_KERNEL);
502*4882a593Smuzhiyun if (!ser)
503*4882a593Smuzhiyun return -ENOMEM;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun ser->dev = dev;
506*4882a593Smuzhiyun ser->parent = dev_get_drvdata(dev->parent);
507*4882a593Smuzhiyun platform_set_drvdata(pdev, ser);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun ser->regmap = dev_get_regmap(dev->parent, NULL);
510*4882a593Smuzhiyun if (!ser->regmap)
511*4882a593Smuzhiyun return dev_err_probe(dev, -ENODEV, "failed to get regmap\n");
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun ser->dsi_node = of_graph_get_remote_node(dev->of_node, 0, -1);
514*4882a593Smuzhiyun if (!ser->dsi_node) {
515*4882a593Smuzhiyun dev_err(ser->dev, "failed to get remote node for primary dsi\n");
516*4882a593Smuzhiyun return -ENODEV;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun ret = max96755f_link_parse(ser);
520*4882a593Smuzhiyun if (ret)
521*4882a593Smuzhiyun dev_err_probe(dev, ret, "failed to parse link\n");
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun ser->lock.gpio = devm_gpiod_get(dev, "lock", GPIOD_IN);
524*4882a593Smuzhiyun if (IS_ERR(ser->lock.gpio))
525*4882a593Smuzhiyun return dev_err_probe(dev, PTR_ERR(ser->lock.gpio),
526*4882a593Smuzhiyun "failed to get lock GPIO\n");
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun ser->lock.irq = gpiod_to_irq(ser->lock.gpio);
529*4882a593Smuzhiyun if (ser->lock.irq < 0)
530*4882a593Smuzhiyun return ser->lock.irq;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun irq_set_status_flags(ser->lock.irq, IRQ_NOAUTOEN);
533*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, ser->lock.irq, NULL,
534*4882a593Smuzhiyun max96755f_bridge_lock_irq_handler,
535*4882a593Smuzhiyun IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
536*4882a593Smuzhiyun dev_name(dev), ser);
537*4882a593Smuzhiyun if (ret)
538*4882a593Smuzhiyun return dev_err_probe(dev, ret, "failed to request lock IRQ\n");
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun ser->bridge_dual_link = of_property_read_bool(np, "bridge_dual_link");
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun ser->bridge.funcs = &max96755f_bridge_funcs;
543*4882a593Smuzhiyun ser->bridge.of_node = dev->of_node;
544*4882a593Smuzhiyun ser->bridge.ops = DRM_BRIDGE_OP_DETECT;
545*4882a593Smuzhiyun ser->bridge.type = DRM_MODE_CONNECTOR_LVDS;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun drm_bridge_add(&ser->bridge);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
max96755f_bridge_remove(struct platform_device * pdev)552*4882a593Smuzhiyun static int max96755f_bridge_remove(struct platform_device *pdev)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun struct max96755f_bridge *ser = platform_get_drvdata(pdev);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun drm_bridge_remove(&ser->bridge);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun static const struct of_device_id max96755f_bridge_of_match[] = {
562*4882a593Smuzhiyun { .compatible = "maxim,max96755f-bridge", },
563*4882a593Smuzhiyun {}
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, max96755f_bridge_of_match);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun static struct platform_driver max96755f_bridge_driver = {
568*4882a593Smuzhiyun .driver = {
569*4882a593Smuzhiyun .name = "max96755f-bridge",
570*4882a593Smuzhiyun .of_match_table = of_match_ptr(max96755f_bridge_of_match),
571*4882a593Smuzhiyun },
572*4882a593Smuzhiyun .probe = max96755f_bridge_probe,
573*4882a593Smuzhiyun .remove = max96755f_bridge_remove,
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun module_platform_driver(max96755f_bridge_driver);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun MODULE_AUTHOR("Guochun Huang <hero.hunag@rock-chips.com>");
579*4882a593Smuzhiyun MODULE_DESCRIPTION("Maxim max96755f GMSL2 Serializer with MIPI-DSI Input");
580*4882a593Smuzhiyun MODULE_LICENSE("GPL");
581