1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 MundoReader S.L.
4*4882a593Smuzhiyun * Author: Heiko Stuebner <heiko@sntech.de>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <dt-bindings/clock/rk3188-cru-common.h>
15*4882a593Smuzhiyun #include "clk.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define RK3066_GRF_SOC_STATUS 0x15c
18*4882a593Smuzhiyun #define RK3188_GRF_SOC_STATUS 0xac
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun enum rk3188_plls {
21*4882a593Smuzhiyun apll, cpll, dpll, gpll,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static struct rockchip_pll_rate_table rk3188_pll_rates[] = {
25*4882a593Smuzhiyun RK3066_PLL_RATE(2208000000, 1, 92, 1),
26*4882a593Smuzhiyun RK3066_PLL_RATE(2184000000, 1, 91, 1),
27*4882a593Smuzhiyun RK3066_PLL_RATE(2160000000, 1, 90, 1),
28*4882a593Smuzhiyun RK3066_PLL_RATE(2136000000, 1, 89, 1),
29*4882a593Smuzhiyun RK3066_PLL_RATE(2112000000, 1, 88, 1),
30*4882a593Smuzhiyun RK3066_PLL_RATE(2088000000, 1, 87, 1),
31*4882a593Smuzhiyun RK3066_PLL_RATE(2064000000, 1, 86, 1),
32*4882a593Smuzhiyun RK3066_PLL_RATE(2040000000, 1, 85, 1),
33*4882a593Smuzhiyun RK3066_PLL_RATE(2016000000, 1, 84, 1),
34*4882a593Smuzhiyun RK3066_PLL_RATE(1992000000, 1, 83, 1),
35*4882a593Smuzhiyun RK3066_PLL_RATE(1968000000, 1, 82, 1),
36*4882a593Smuzhiyun RK3066_PLL_RATE(1944000000, 1, 81, 1),
37*4882a593Smuzhiyun RK3066_PLL_RATE(1920000000, 1, 80, 1),
38*4882a593Smuzhiyun RK3066_PLL_RATE(1896000000, 1, 79, 1),
39*4882a593Smuzhiyun RK3066_PLL_RATE(1872000000, 1, 78, 1),
40*4882a593Smuzhiyun RK3066_PLL_RATE(1848000000, 1, 77, 1),
41*4882a593Smuzhiyun RK3066_PLL_RATE(1824000000, 1, 76, 1),
42*4882a593Smuzhiyun RK3066_PLL_RATE(1800000000, 1, 75, 1),
43*4882a593Smuzhiyun RK3066_PLL_RATE(1776000000, 1, 74, 1),
44*4882a593Smuzhiyun RK3066_PLL_RATE(1752000000, 1, 73, 1),
45*4882a593Smuzhiyun RK3066_PLL_RATE(1728000000, 1, 72, 1),
46*4882a593Smuzhiyun RK3066_PLL_RATE(1704000000, 1, 71, 1),
47*4882a593Smuzhiyun RK3066_PLL_RATE(1680000000, 1, 70, 1),
48*4882a593Smuzhiyun RK3066_PLL_RATE(1656000000, 1, 69, 1),
49*4882a593Smuzhiyun RK3066_PLL_RATE(1632000000, 1, 68, 1),
50*4882a593Smuzhiyun RK3066_PLL_RATE(1608000000, 1, 67, 1),
51*4882a593Smuzhiyun RK3066_PLL_RATE(1560000000, 1, 65, 1),
52*4882a593Smuzhiyun RK3066_PLL_RATE(1512000000, 1, 63, 1),
53*4882a593Smuzhiyun RK3066_PLL_RATE(1488000000, 1, 62, 1),
54*4882a593Smuzhiyun RK3066_PLL_RATE(1464000000, 1, 61, 1),
55*4882a593Smuzhiyun RK3066_PLL_RATE(1440000000, 1, 60, 1),
56*4882a593Smuzhiyun RK3066_PLL_RATE(1416000000, 1, 59, 1),
57*4882a593Smuzhiyun RK3066_PLL_RATE(1392000000, 1, 58, 1),
58*4882a593Smuzhiyun RK3066_PLL_RATE(1368000000, 1, 57, 1),
59*4882a593Smuzhiyun RK3066_PLL_RATE(1344000000, 1, 56, 1),
60*4882a593Smuzhiyun RK3066_PLL_RATE(1320000000, 1, 55, 1),
61*4882a593Smuzhiyun RK3066_PLL_RATE(1296000000, 1, 54, 1),
62*4882a593Smuzhiyun RK3066_PLL_RATE(1272000000, 1, 53, 1),
63*4882a593Smuzhiyun RK3066_PLL_RATE(1248000000, 1, 52, 1),
64*4882a593Smuzhiyun RK3066_PLL_RATE(1224000000, 1, 51, 1),
65*4882a593Smuzhiyun RK3066_PLL_RATE(1200000000, 1, 50, 1),
66*4882a593Smuzhiyun RK3066_PLL_RATE(1188000000, 2, 99, 1),
67*4882a593Smuzhiyun RK3066_PLL_RATE(1176000000, 1, 49, 1),
68*4882a593Smuzhiyun RK3066_PLL_RATE(1128000000, 1, 47, 1),
69*4882a593Smuzhiyun RK3066_PLL_RATE(1104000000, 1, 46, 1),
70*4882a593Smuzhiyun RK3066_PLL_RATE(1008000000, 1, 84, 2),
71*4882a593Smuzhiyun RK3066_PLL_RATE( 912000000, 1, 76, 2),
72*4882a593Smuzhiyun RK3066_PLL_RATE( 891000000, 8, 594, 2),
73*4882a593Smuzhiyun RK3066_PLL_RATE( 888000000, 1, 74, 2),
74*4882a593Smuzhiyun RK3066_PLL_RATE( 816000000, 1, 68, 2),
75*4882a593Smuzhiyun RK3066_PLL_RATE( 798000000, 2, 133, 2),
76*4882a593Smuzhiyun RK3066_PLL_RATE( 792000000, 1, 66, 2),
77*4882a593Smuzhiyun RK3066_PLL_RATE( 768000000, 1, 64, 2),
78*4882a593Smuzhiyun RK3066_PLL_RATE( 742500000, 8, 495, 2),
79*4882a593Smuzhiyun RK3066_PLL_RATE( 696000000, 1, 58, 2),
80*4882a593Smuzhiyun RK3066_PLL_RATE( 600000000, 1, 50, 2),
81*4882a593Smuzhiyun RK3066_PLL_RATE( 594000000, 2, 198, 4),
82*4882a593Smuzhiyun RK3066_PLL_RATE( 552000000, 1, 46, 2),
83*4882a593Smuzhiyun RK3066_PLL_RATE( 504000000, 1, 84, 4),
84*4882a593Smuzhiyun RK3066_PLL_RATE( 456000000, 1, 76, 4),
85*4882a593Smuzhiyun RK3066_PLL_RATE( 408000000, 1, 68, 4),
86*4882a593Smuzhiyun RK3066_PLL_RATE( 400000000, 3, 100, 2),
87*4882a593Smuzhiyun RK3066_PLL_RATE( 384000000, 2, 128, 4),
88*4882a593Smuzhiyun RK3066_PLL_RATE( 360000000, 1, 60, 4),
89*4882a593Smuzhiyun RK3066_PLL_RATE( 312000000, 1, 52, 4),
90*4882a593Smuzhiyun RK3066_PLL_RATE( 300000000, 1, 50, 4),
91*4882a593Smuzhiyun RK3066_PLL_RATE( 297000000, 2, 198, 8),
92*4882a593Smuzhiyun RK3066_PLL_RATE( 252000000, 1, 84, 8),
93*4882a593Smuzhiyun RK3066_PLL_RATE( 216000000, 1, 72, 8),
94*4882a593Smuzhiyun RK3066_PLL_RATE( 148500000, 2, 99, 8),
95*4882a593Smuzhiyun RK3066_PLL_RATE( 126000000, 1, 84, 16),
96*4882a593Smuzhiyun RK3066_PLL_RATE( 48000000, 1, 64, 32),
97*4882a593Smuzhiyun { /* sentinel */ },
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define RK3066_DIV_CORE_PERIPH_MASK 0x3
101*4882a593Smuzhiyun #define RK3066_DIV_CORE_PERIPH_SHIFT 6
102*4882a593Smuzhiyun #define RK3066_DIV_ACLK_CORE_MASK 0x7
103*4882a593Smuzhiyun #define RK3066_DIV_ACLK_CORE_SHIFT 0
104*4882a593Smuzhiyun #define RK3066_DIV_ACLK_HCLK_MASK 0x3
105*4882a593Smuzhiyun #define RK3066_DIV_ACLK_HCLK_SHIFT 8
106*4882a593Smuzhiyun #define RK3066_DIV_ACLK_PCLK_MASK 0x3
107*4882a593Smuzhiyun #define RK3066_DIV_ACLK_PCLK_SHIFT 12
108*4882a593Smuzhiyun #define RK3066_DIV_AHB2APB_MASK 0x3
109*4882a593Smuzhiyun #define RK3066_DIV_AHB2APB_SHIFT 14
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define RK3066_CLKSEL0(_core_peri) \
112*4882a593Smuzhiyun { \
113*4882a593Smuzhiyun .reg = RK2928_CLKSEL_CON(0), \
114*4882a593Smuzhiyun .val = HIWORD_UPDATE(_core_peri, RK3066_DIV_CORE_PERIPH_MASK, \
115*4882a593Smuzhiyun RK3066_DIV_CORE_PERIPH_SHIFT) \
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun #define RK3066_CLKSEL1(_aclk_core, _aclk_hclk, _aclk_pclk, _ahb2apb) \
118*4882a593Smuzhiyun { \
119*4882a593Smuzhiyun .reg = RK2928_CLKSEL_CON(1), \
120*4882a593Smuzhiyun .val = HIWORD_UPDATE(_aclk_core, RK3066_DIV_ACLK_CORE_MASK, \
121*4882a593Smuzhiyun RK3066_DIV_ACLK_CORE_SHIFT) | \
122*4882a593Smuzhiyun HIWORD_UPDATE(_aclk_hclk, RK3066_DIV_ACLK_HCLK_MASK, \
123*4882a593Smuzhiyun RK3066_DIV_ACLK_HCLK_SHIFT) | \
124*4882a593Smuzhiyun HIWORD_UPDATE(_aclk_pclk, RK3066_DIV_ACLK_PCLK_MASK, \
125*4882a593Smuzhiyun RK3066_DIV_ACLK_PCLK_SHIFT) | \
126*4882a593Smuzhiyun HIWORD_UPDATE(_ahb2apb, RK3066_DIV_AHB2APB_MASK, \
127*4882a593Smuzhiyun RK3066_DIV_AHB2APB_SHIFT), \
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define RK3066_CPUCLK_RATE(_prate, _core_peri, _acore, _ahclk, _apclk, _h2p) \
131*4882a593Smuzhiyun { \
132*4882a593Smuzhiyun .prate = _prate, \
133*4882a593Smuzhiyun .divs = { \
134*4882a593Smuzhiyun RK3066_CLKSEL0(_core_peri), \
135*4882a593Smuzhiyun RK3066_CLKSEL1(_acore, _ahclk, _apclk, _h2p), \
136*4882a593Smuzhiyun }, \
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table rk3066_cpuclk_rates[] __initdata = {
140*4882a593Smuzhiyun RK3066_CPUCLK_RATE(1416000000, 2, 3, 1, 2, 1),
141*4882a593Smuzhiyun RK3066_CPUCLK_RATE(1200000000, 2, 3, 1, 2, 1),
142*4882a593Smuzhiyun RK3066_CPUCLK_RATE(1008000000, 2, 2, 1, 2, 1),
143*4882a593Smuzhiyun RK3066_CPUCLK_RATE( 816000000, 2, 2, 1, 2, 1),
144*4882a593Smuzhiyun RK3066_CPUCLK_RATE( 600000000, 1, 2, 1, 2, 1),
145*4882a593Smuzhiyun RK3066_CPUCLK_RATE( 504000000, 1, 1, 1, 2, 1),
146*4882a593Smuzhiyun RK3066_CPUCLK_RATE( 312000000, 0, 1, 1, 1, 0),
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data rk3066_cpuclk_data = {
150*4882a593Smuzhiyun .core_reg[0] = RK2928_CLKSEL_CON(0),
151*4882a593Smuzhiyun .div_core_shift[0] = 0,
152*4882a593Smuzhiyun .div_core_mask[0] = 0x1f,
153*4882a593Smuzhiyun .num_cores = 1,
154*4882a593Smuzhiyun .mux_core_alt = 1,
155*4882a593Smuzhiyun .mux_core_main = 0,
156*4882a593Smuzhiyun .mux_core_shift = 8,
157*4882a593Smuzhiyun .mux_core_mask = 0x1,
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define RK3188_DIV_ACLK_CORE_MASK 0x7
161*4882a593Smuzhiyun #define RK3188_DIV_ACLK_CORE_SHIFT 3
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #define RK3188_CLKSEL1(_aclk_core) \
164*4882a593Smuzhiyun { \
165*4882a593Smuzhiyun .reg = RK2928_CLKSEL_CON(1), \
166*4882a593Smuzhiyun .val = HIWORD_UPDATE(_aclk_core, RK3188_DIV_ACLK_CORE_MASK,\
167*4882a593Smuzhiyun RK3188_DIV_ACLK_CORE_SHIFT) \
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun #define RK3188_CPUCLK_RATE(_prate, _core_peri, _aclk_core) \
170*4882a593Smuzhiyun { \
171*4882a593Smuzhiyun .prate = _prate, \
172*4882a593Smuzhiyun .divs = { \
173*4882a593Smuzhiyun RK3066_CLKSEL0(_core_peri), \
174*4882a593Smuzhiyun RK3188_CLKSEL1(_aclk_core), \
175*4882a593Smuzhiyun }, \
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table rk3188_cpuclk_rates[] __initdata = {
179*4882a593Smuzhiyun RK3188_CPUCLK_RATE(1608000000, 2, 3),
180*4882a593Smuzhiyun RK3188_CPUCLK_RATE(1416000000, 2, 3),
181*4882a593Smuzhiyun RK3188_CPUCLK_RATE(1200000000, 2, 3),
182*4882a593Smuzhiyun RK3188_CPUCLK_RATE(1008000000, 2, 3),
183*4882a593Smuzhiyun RK3188_CPUCLK_RATE( 816000000, 2, 3),
184*4882a593Smuzhiyun RK3188_CPUCLK_RATE( 600000000, 1, 3),
185*4882a593Smuzhiyun RK3188_CPUCLK_RATE( 504000000, 1, 3),
186*4882a593Smuzhiyun RK3188_CPUCLK_RATE( 312000000, 0, 1),
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data rk3188_cpuclk_data = {
190*4882a593Smuzhiyun .core_reg[0] = RK2928_CLKSEL_CON(0),
191*4882a593Smuzhiyun .div_core_shift[0] = 9,
192*4882a593Smuzhiyun .div_core_mask[0] = 0x1f,
193*4882a593Smuzhiyun .num_cores = 1,
194*4882a593Smuzhiyun .mux_core_alt = 1,
195*4882a593Smuzhiyun .mux_core_main = 0,
196*4882a593Smuzhiyun .mux_core_shift = 8,
197*4882a593Smuzhiyun .mux_core_mask = 0x1,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun PNAME(mux_pll_p) = { "xin24m", "xin32k" };
201*4882a593Smuzhiyun PNAME(mux_ddrphy_p) = { "dpll", "gpll_ddr" };
202*4882a593Smuzhiyun PNAME(mux_pll_src_gpll_cpll_p) = { "gpll", "cpll" };
203*4882a593Smuzhiyun PNAME(mux_pll_src_cpll_gpll_p) = { "cpll", "gpll" };
204*4882a593Smuzhiyun PNAME(mux_aclk_cpu_p) = { "apll", "gpll" };
205*4882a593Smuzhiyun PNAME(mux_sclk_cif0_p) = { "cif0_pre", "xin24m" };
206*4882a593Smuzhiyun PNAME(mux_sclk_i2s0_p) = { "i2s0_pre", "i2s0_frac", "xin12m" };
207*4882a593Smuzhiyun PNAME(mux_sclk_spdif_p) = { "spdif_pre", "spdif_frac", "xin12m" };
208*4882a593Smuzhiyun PNAME(mux_sclk_uart0_p) = { "uart0_pre", "uart0_frac", "xin24m" };
209*4882a593Smuzhiyun PNAME(mux_sclk_uart1_p) = { "uart1_pre", "uart1_frac", "xin24m" };
210*4882a593Smuzhiyun PNAME(mux_sclk_uart2_p) = { "uart2_pre", "uart2_frac", "xin24m" };
211*4882a593Smuzhiyun PNAME(mux_sclk_uart3_p) = { "uart3_pre", "uart3_frac", "xin24m" };
212*4882a593Smuzhiyun PNAME(mux_sclk_hsadc_p) = { "hsadc_src", "hsadc_frac", "ext_hsadc" };
213*4882a593Smuzhiyun PNAME(mux_mac_p) = { "gpll", "dpll" };
214*4882a593Smuzhiyun PNAME(mux_sclk_macref_p) = { "mac_src", "ext_rmii" };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static struct rockchip_pll_clock rk3066_pll_clks[] __initdata = {
217*4882a593Smuzhiyun [apll] = PLL(pll_rk3066, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0),
218*4882a593Smuzhiyun RK2928_MODE_CON, 0, 5, 0, rk3188_pll_rates),
219*4882a593Smuzhiyun [dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4),
220*4882a593Smuzhiyun RK2928_MODE_CON, 4, 4, 0, NULL),
221*4882a593Smuzhiyun [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
222*4882a593Smuzhiyun RK2928_MODE_CON, 8, 6, ROCKCHIP_PLL_SYNC_RATE, rk3188_pll_rates),
223*4882a593Smuzhiyun [gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(12),
224*4882a593Smuzhiyun RK2928_MODE_CON, 12, 7, ROCKCHIP_PLL_SYNC_RATE, rk3188_pll_rates),
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static struct rockchip_pll_clock rk3188_pll_clks[] __initdata = {
228*4882a593Smuzhiyun [apll] = PLL(pll_rk3066, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0),
229*4882a593Smuzhiyun RK2928_MODE_CON, 0, 6, 0, rk3188_pll_rates),
230*4882a593Smuzhiyun [dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4),
231*4882a593Smuzhiyun RK2928_MODE_CON, 4, 5, 0, NULL),
232*4882a593Smuzhiyun [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
233*4882a593Smuzhiyun RK2928_MODE_CON, 8, 7, ROCKCHIP_PLL_SYNC_RATE, rk3188_pll_rates),
234*4882a593Smuzhiyun [gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(12),
235*4882a593Smuzhiyun RK2928_MODE_CON, 12, 8, ROCKCHIP_PLL_SYNC_RATE, rk3188_pll_rates),
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun #define MFLAGS CLK_MUX_HIWORD_MASK
239*4882a593Smuzhiyun #define DFLAGS CLK_DIVIDER_HIWORD_MASK
240*4882a593Smuzhiyun #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
241*4882a593Smuzhiyun #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* 2 ^ (val + 1) */
244*4882a593Smuzhiyun static struct clk_div_table div_core_peri_t[] = {
245*4882a593Smuzhiyun { .val = 0, .div = 2 },
246*4882a593Smuzhiyun { .val = 1, .div = 4 },
247*4882a593Smuzhiyun { .val = 2, .div = 8 },
248*4882a593Smuzhiyun { .val = 3, .div = 16 },
249*4882a593Smuzhiyun { /* sentinel */ },
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static struct rockchip_clk_branch common_hsadc_out_fracmux __initdata =
253*4882a593Smuzhiyun MUX(0, "sclk_hsadc_out", mux_sclk_hsadc_p, 0,
254*4882a593Smuzhiyun RK2928_CLKSEL_CON(22), 4, 2, MFLAGS);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static struct rockchip_clk_branch common_spdif_fracmux __initdata =
257*4882a593Smuzhiyun MUX(SCLK_SPDIF, "sclk_spdif", mux_sclk_spdif_p, CLK_SET_RATE_PARENT,
258*4882a593Smuzhiyun RK2928_CLKSEL_CON(5), 8, 2, MFLAGS);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun static struct rockchip_clk_branch common_uart0_fracmux __initdata =
261*4882a593Smuzhiyun MUX(SCLK_UART0, "sclk_uart0", mux_sclk_uart0_p, 0,
262*4882a593Smuzhiyun RK2928_CLKSEL_CON(13), 8, 2, MFLAGS);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static struct rockchip_clk_branch common_uart1_fracmux __initdata =
265*4882a593Smuzhiyun MUX(SCLK_UART1, "sclk_uart1", mux_sclk_uart1_p, 0,
266*4882a593Smuzhiyun RK2928_CLKSEL_CON(14), 8, 2, MFLAGS);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static struct rockchip_clk_branch common_uart2_fracmux __initdata =
269*4882a593Smuzhiyun MUX(SCLK_UART2, "sclk_uart2", mux_sclk_uart2_p, 0,
270*4882a593Smuzhiyun RK2928_CLKSEL_CON(15), 8, 2, MFLAGS);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static struct rockchip_clk_branch common_uart3_fracmux __initdata =
273*4882a593Smuzhiyun MUX(SCLK_UART3, "sclk_uart3", mux_sclk_uart3_p, 0,
274*4882a593Smuzhiyun RK2928_CLKSEL_CON(16), 8, 2, MFLAGS);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static struct rockchip_clk_branch common_clk_branches[] __initdata = {
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun * Clock-Architecture Diagram 2
279*4882a593Smuzhiyun */
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun GATE(0, "gpll_armclk", "gpll", 0, RK2928_CLKGATE_CON(0), 1, GFLAGS),
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* these two are set by the cpuclk and should not be changed */
284*4882a593Smuzhiyun COMPOSITE_NOMUX_DIVTBL(CORE_PERI, "core_peri", "armclk", 0,
285*4882a593Smuzhiyun RK2928_CLKSEL_CON(0), 6, 2, DFLAGS | CLK_DIVIDER_READ_ONLY,
286*4882a593Smuzhiyun div_core_peri_t, RK2928_CLKGATE_CON(0), 0, GFLAGS),
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun COMPOSITE(ACLK_VEPU, "aclk_vepu", mux_pll_src_cpll_gpll_p, 0,
289*4882a593Smuzhiyun RK2928_CLKSEL_CON(32), 7, 1, MFLAGS, 0, 5, DFLAGS,
290*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 9, GFLAGS),
291*4882a593Smuzhiyun GATE(HCLK_VEPU, "hclk_vepu", "aclk_vepu", 0,
292*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 10, GFLAGS),
293*4882a593Smuzhiyun COMPOSITE(ACLK_VDPU, "aclk_vdpu", mux_pll_src_cpll_gpll_p, 0,
294*4882a593Smuzhiyun RK2928_CLKSEL_CON(32), 15, 1, MFLAGS, 8, 5, DFLAGS,
295*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 11, GFLAGS),
296*4882a593Smuzhiyun GATE(HCLK_VDPU, "hclk_vdpu", "aclk_vdpu", 0,
297*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 12, GFLAGS),
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
300*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 7, GFLAGS),
301*4882a593Smuzhiyun COMPOSITE(0, "ddrphy", mux_ddrphy_p, CLK_IGNORE_UNUSED,
302*4882a593Smuzhiyun RK2928_CLKSEL_CON(26), 8, 1, MFLAGS, 0, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
303*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 2, GFLAGS),
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_pre", CLK_IS_CRITICAL,
306*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 3, GFLAGS),
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun GATE(0, "atclk_cpu", "pclk_cpu_pre", 0,
309*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 6, GFLAGS),
310*4882a593Smuzhiyun GATE(PCLK_CPU, "pclk_cpu", "pclk_cpu_pre", CLK_IS_CRITICAL,
311*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 5, GFLAGS),
312*4882a593Smuzhiyun GATE(HCLK_CPU, "hclk_cpu", "hclk_cpu_pre", CLK_IS_CRITICAL,
313*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 4, GFLAGS),
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun COMPOSITE(0, "aclk_lcdc0_pre", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
316*4882a593Smuzhiyun RK2928_CLKSEL_CON(31), 7, 1, MFLAGS, 0, 5, DFLAGS,
317*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 0, GFLAGS),
318*4882a593Smuzhiyun COMPOSITE(0, "aclk_lcdc1_pre", mux_pll_src_cpll_gpll_p, 0,
319*4882a593Smuzhiyun RK2928_CLKSEL_CON(31), 15, 1, MFLAGS, 8, 5, DFLAGS,
320*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 4, GFLAGS),
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun GATE(ACLK_PERI, "aclk_peri", "aclk_peri_pre", CLK_IS_CRITICAL,
323*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 1, GFLAGS),
324*4882a593Smuzhiyun COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_pre", CLK_IS_CRITICAL,
325*4882a593Smuzhiyun RK2928_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
326*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 2, GFLAGS),
327*4882a593Smuzhiyun COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_pre", CLK_IS_CRITICAL,
328*4882a593Smuzhiyun RK2928_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
329*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 3, GFLAGS),
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun MUX(0, "cif_src", mux_pll_src_cpll_gpll_p, 0,
332*4882a593Smuzhiyun RK2928_CLKSEL_CON(29), 0, 1, MFLAGS),
333*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "cif0_pre", "cif_src", 0,
334*4882a593Smuzhiyun RK2928_CLKSEL_CON(29), 1, 5, DFLAGS,
335*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 7, GFLAGS),
336*4882a593Smuzhiyun MUX(SCLK_CIF0, "sclk_cif0", mux_sclk_cif0_p, 0,
337*4882a593Smuzhiyun RK2928_CLKSEL_CON(29), 7, 1, MFLAGS),
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun GATE(0, "pclkin_cif0", "ext_cif0", 0,
340*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 3, GFLAGS),
341*4882a593Smuzhiyun INVERTER(0, "pclk_cif0", "pclkin_cif0",
342*4882a593Smuzhiyun RK2928_CLKSEL_CON(30), 8, IFLAGS),
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun * the 480m are generated inside the usb block from these clocks,
348*4882a593Smuzhiyun * but they are also a source for the hsicphy clock.
349*4882a593Smuzhiyun */
350*4882a593Smuzhiyun GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", CLK_IGNORE_UNUSED,
351*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 5, GFLAGS),
352*4882a593Smuzhiyun GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin24m", CLK_IGNORE_UNUSED,
353*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 6, GFLAGS),
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun COMPOSITE(0, "mac_src", mux_mac_p, 0,
356*4882a593Smuzhiyun RK2928_CLKSEL_CON(21), 0, 1, MFLAGS, 8, 5, DFLAGS,
357*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 5, GFLAGS),
358*4882a593Smuzhiyun MUX(SCLK_MAC, "sclk_macref", mux_sclk_macref_p, CLK_SET_RATE_PARENT,
359*4882a593Smuzhiyun RK2928_CLKSEL_CON(21), 4, 1, MFLAGS),
360*4882a593Smuzhiyun GATE(0, "sclk_mac_lbtest", "sclk_macref", CLK_IS_CRITICAL,
361*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 12, GFLAGS),
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun COMPOSITE(0, "hsadc_src", mux_pll_src_gpll_cpll_p, 0,
364*4882a593Smuzhiyun RK2928_CLKSEL_CON(22), 0, 1, MFLAGS, 8, 8, DFLAGS,
365*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 6, GFLAGS),
366*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "hsadc_frac", "hsadc_src", 0,
367*4882a593Smuzhiyun RK2928_CLKSEL_CON(23), 0,
368*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 7, GFLAGS,
369*4882a593Smuzhiyun &common_hsadc_out_fracmux),
370*4882a593Smuzhiyun INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out",
371*4882a593Smuzhiyun RK2928_CLKSEL_CON(22), 7, IFLAGS),
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0,
374*4882a593Smuzhiyun RK2928_CLKSEL_CON(24), 8, 8, DFLAGS,
375*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 8, GFLAGS),
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "spdif_pre", "i2s_src", 0,
378*4882a593Smuzhiyun RK2928_CLKSEL_CON(5), 0, 7, DFLAGS,
379*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 13, GFLAGS),
380*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "spdif_frac", "spdif_pre", CLK_SET_RATE_PARENT,
381*4882a593Smuzhiyun RK2928_CLKSEL_CON(9), 0,
382*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 14, GFLAGS,
383*4882a593Smuzhiyun &common_spdif_fracmux),
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /*
386*4882a593Smuzhiyun * Clock-Architecture Diagram 4
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun GATE(SCLK_SMC, "sclk_smc", "hclk_peri", 0,
390*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 4, GFLAGS),
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_SPI0, "sclk_spi0", "pclk_peri", 0,
393*4882a593Smuzhiyun RK2928_CLKSEL_CON(25), 0, 7, DFLAGS,
394*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 9, GFLAGS),
395*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_SPI1, "sclk_spi1", "pclk_peri", 0,
396*4882a593Smuzhiyun RK2928_CLKSEL_CON(25), 8, 7, DFLAGS,
397*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 10, GFLAGS),
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_SDMMC, "sclk_sdmmc", "hclk_peri", 0,
400*4882a593Smuzhiyun RK2928_CLKSEL_CON(11), 0, 6, DFLAGS,
401*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 11, GFLAGS),
402*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_SDIO, "sclk_sdio", "hclk_peri", 0,
403*4882a593Smuzhiyun RK2928_CLKSEL_CON(12), 0, 6, DFLAGS,
404*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 13, GFLAGS),
405*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_EMMC, "sclk_emmc", "hclk_peri", 0,
406*4882a593Smuzhiyun RK2928_CLKSEL_CON(12), 8, 6, DFLAGS,
407*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 14, GFLAGS),
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun MUX(0, "uart_src", mux_pll_src_gpll_cpll_p, 0,
410*4882a593Smuzhiyun RK2928_CLKSEL_CON(12), 15, 1, MFLAGS),
411*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "uart0_pre", "uart_src", 0,
412*4882a593Smuzhiyun RK2928_CLKSEL_CON(13), 0, 7, DFLAGS,
413*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 8, GFLAGS),
414*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_pre", 0,
415*4882a593Smuzhiyun RK2928_CLKSEL_CON(17), 0,
416*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 9, GFLAGS,
417*4882a593Smuzhiyun &common_uart0_fracmux),
418*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "uart1_pre", "uart_src", 0,
419*4882a593Smuzhiyun RK2928_CLKSEL_CON(14), 0, 7, DFLAGS,
420*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 10, GFLAGS),
421*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_pre", 0,
422*4882a593Smuzhiyun RK2928_CLKSEL_CON(18), 0,
423*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 11, GFLAGS,
424*4882a593Smuzhiyun &common_uart1_fracmux),
425*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "uart2_pre", "uart_src", 0,
426*4882a593Smuzhiyun RK2928_CLKSEL_CON(15), 0, 7, DFLAGS,
427*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 12, GFLAGS),
428*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_pre", 0,
429*4882a593Smuzhiyun RK2928_CLKSEL_CON(19), 0,
430*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 13, GFLAGS,
431*4882a593Smuzhiyun &common_uart2_fracmux),
432*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "uart3_pre", "uart_src", 0,
433*4882a593Smuzhiyun RK2928_CLKSEL_CON(16), 0, 7, DFLAGS,
434*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 14, GFLAGS),
435*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "uart3_frac", "uart3_pre", 0,
436*4882a593Smuzhiyun RK2928_CLKSEL_CON(20), 0,
437*4882a593Smuzhiyun RK2928_CLKGATE_CON(1), 15, GFLAGS,
438*4882a593Smuzhiyun &common_uart3_fracmux),
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun GATE(SCLK_JTAG, "jtag", "ext_jtag", 0, RK2928_CLKGATE_CON(1), 3, GFLAGS),
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun GATE(SCLK_TIMER0, "timer0", "xin24m", 0, RK2928_CLKGATE_CON(1), 0, GFLAGS),
443*4882a593Smuzhiyun GATE(SCLK_TIMER1, "timer1", "xin24m", 0, RK2928_CLKGATE_CON(1), 1, GFLAGS),
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* clk_core_pre gates */
446*4882a593Smuzhiyun GATE(0, "core_dbg", "armclk", 0, RK2928_CLKGATE_CON(9), 0, GFLAGS),
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* aclk_cpu gates */
449*4882a593Smuzhiyun GATE(ACLK_DMA1, "aclk_dma1", "aclk_cpu", 0, RK2928_CLKGATE_CON(5), 0, GFLAGS),
450*4882a593Smuzhiyun GATE(0, "aclk_intmem", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 12, GFLAGS),
451*4882a593Smuzhiyun GATE(0, "aclk_strc_sys", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 10, GFLAGS),
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* hclk_cpu gates */
454*4882a593Smuzhiyun GATE(HCLK_ROM, "hclk_rom", "hclk_cpu", 0, RK2928_CLKGATE_CON(5), 6, GFLAGS),
455*4882a593Smuzhiyun GATE(HCLK_I2S0_2CH, "hclk_i2s0_2ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(7), 2, GFLAGS),
456*4882a593Smuzhiyun GATE(HCLK_SPDIF, "hclk_spdif", "hclk_cpu", 0, RK2928_CLKGATE_CON(7), 1, GFLAGS),
457*4882a593Smuzhiyun GATE(0, "hclk_cpubus", "hclk_cpu", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(4), 8, GFLAGS),
458*4882a593Smuzhiyun /* hclk_ahb2apb is part of a clk branch */
459*4882a593Smuzhiyun GATE(0, "hclk_vio_bus", "hclk_cpu", CLK_IS_CRITICAL, RK2928_CLKGATE_CON(6), 12, GFLAGS),
460*4882a593Smuzhiyun GATE(HCLK_LCDC0, "hclk_lcdc0", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 1, GFLAGS),
461*4882a593Smuzhiyun GATE(HCLK_LCDC1, "hclk_lcdc1", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 2, GFLAGS),
462*4882a593Smuzhiyun GATE(HCLK_CIF0, "hclk_cif0", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 4, GFLAGS),
463*4882a593Smuzhiyun GATE(HCLK_IPP, "hclk_ipp", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 9, GFLAGS),
464*4882a593Smuzhiyun GATE(HCLK_RGA, "hclk_rga", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 10, GFLAGS),
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* hclk_peri gates */
467*4882a593Smuzhiyun GATE(0, "hclk_peri_axi_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 0, GFLAGS),
468*4882a593Smuzhiyun GATE(0, "hclk_peri_ahb_arbi", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 6, GFLAGS),
469*4882a593Smuzhiyun GATE(0, "hclk_emem_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 7, GFLAGS),
470*4882a593Smuzhiyun GATE(HCLK_EMAC, "hclk_emac", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 0, GFLAGS),
471*4882a593Smuzhiyun GATE(HCLK_NANDC0, "hclk_nandc0", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 9, GFLAGS),
472*4882a593Smuzhiyun GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 5, GFLAGS),
473*4882a593Smuzhiyun GATE(HCLK_OTG0, "hclk_usbotg0", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 13, GFLAGS),
474*4882a593Smuzhiyun GATE(HCLK_HSADC, "hclk_hsadc", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 5, GFLAGS),
475*4882a593Smuzhiyun GATE(HCLK_PIDF, "hclk_pidfilter", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 6, GFLAGS),
476*4882a593Smuzhiyun GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 10, GFLAGS),
477*4882a593Smuzhiyun GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 11, GFLAGS),
478*4882a593Smuzhiyun GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 12, GFLAGS),
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* aclk_lcdc0_pre gates */
481*4882a593Smuzhiyun GATE(0, "aclk_vio0", "aclk_lcdc0_pre", 0, RK2928_CLKGATE_CON(6), 13, GFLAGS),
482*4882a593Smuzhiyun GATE(ACLK_LCDC0, "aclk_lcdc0", "aclk_vio0", 0, RK2928_CLKGATE_CON(6), 0, GFLAGS),
483*4882a593Smuzhiyun GATE(ACLK_CIF0, "aclk_cif0", "aclk_vio0", 0, RK2928_CLKGATE_CON(6), 5, GFLAGS),
484*4882a593Smuzhiyun GATE(ACLK_IPP, "aclk_ipp", "aclk_vio0", 0, RK2928_CLKGATE_CON(6), 8, GFLAGS),
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* aclk_lcdc1_pre gates */
487*4882a593Smuzhiyun GATE(0, "aclk_vio1", "aclk_lcdc1_pre", 0, RK2928_CLKGATE_CON(9), 5, GFLAGS),
488*4882a593Smuzhiyun GATE(ACLK_LCDC1, "aclk_lcdc1", "aclk_vio1", 0, RK2928_CLKGATE_CON(6), 3, GFLAGS),
489*4882a593Smuzhiyun GATE(ACLK_RGA, "aclk_rga", "aclk_vio1", 0, RK2928_CLKGATE_CON(6), 11, GFLAGS),
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* atclk_cpu gates */
492*4882a593Smuzhiyun GATE(0, "atclk", "atclk_cpu", 0, RK2928_CLKGATE_CON(9), 3, GFLAGS),
493*4882a593Smuzhiyun GATE(0, "trace", "atclk_cpu", 0, RK2928_CLKGATE_CON(9), 2, GFLAGS),
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* pclk_cpu gates */
496*4882a593Smuzhiyun GATE(PCLK_PWM01, "pclk_pwm01", "pclk_cpu", 0, RK2928_CLKGATE_CON(7), 10, GFLAGS),
497*4882a593Smuzhiyun GATE(PCLK_TIMER0, "pclk_timer0", "pclk_cpu", 0, RK2928_CLKGATE_CON(7), 7, GFLAGS),
498*4882a593Smuzhiyun GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 4, GFLAGS),
499*4882a593Smuzhiyun GATE(PCLK_I2C1, "pclk_i2c1", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 5, GFLAGS),
500*4882a593Smuzhiyun GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 9, GFLAGS),
501*4882a593Smuzhiyun GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 10, GFLAGS),
502*4882a593Smuzhiyun GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 11, GFLAGS),
503*4882a593Smuzhiyun GATE(PCLK_EFUSE, "pclk_efuse", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 2, GFLAGS),
504*4882a593Smuzhiyun GATE(PCLK_TZPC, "pclk_tzpc", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 3, GFLAGS),
505*4882a593Smuzhiyun GATE(PCLK_DDRUPCTL, "pclk_ddrupctl", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 7, GFLAGS),
506*4882a593Smuzhiyun GATE(PCLK_PUBL, "pclk_ddrpubl", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 6, GFLAGS),
507*4882a593Smuzhiyun GATE(0, "pclk_dbg", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 1, GFLAGS),
508*4882a593Smuzhiyun GATE(PCLK_GRF, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 4, GFLAGS),
509*4882a593Smuzhiyun GATE(PCLK_PMU, "pclk_pmu", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 5, GFLAGS),
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* aclk_peri */
512*4882a593Smuzhiyun GATE(ACLK_DMA2, "aclk_dma2", "aclk_peri", 0, RK2928_CLKGATE_CON(5), 1, GFLAGS),
513*4882a593Smuzhiyun GATE(ACLK_SMC, "aclk_smc", "aclk_peri", 0, RK2928_CLKGATE_CON(5), 8, GFLAGS),
514*4882a593Smuzhiyun GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 4, GFLAGS),
515*4882a593Smuzhiyun GATE(0, "aclk_cpu_peri", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 2, GFLAGS),
516*4882a593Smuzhiyun GATE(0, "aclk_peri_axi_matrix", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 3, GFLAGS),
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* pclk_peri gates */
519*4882a593Smuzhiyun GATE(0, "pclk_peri_axi_matrix", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 1, GFLAGS),
520*4882a593Smuzhiyun GATE(PCLK_PWM23, "pclk_pwm23", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 11, GFLAGS),
521*4882a593Smuzhiyun GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS),
522*4882a593Smuzhiyun GATE(PCLK_SPI0, "pclk_spi0", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 12, GFLAGS),
523*4882a593Smuzhiyun GATE(PCLK_SPI1, "pclk_spi1", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 13, GFLAGS),
524*4882a593Smuzhiyun GATE(PCLK_UART2, "pclk_uart2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS),
525*4882a593Smuzhiyun GATE(PCLK_UART3, "pclk_uart3", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 3, GFLAGS),
526*4882a593Smuzhiyun GATE(PCLK_I2C2, "pclk_i2c2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 6, GFLAGS),
527*4882a593Smuzhiyun GATE(PCLK_I2C3, "pclk_i2c3", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 7, GFLAGS),
528*4882a593Smuzhiyun GATE(PCLK_I2C4, "pclk_i2c4", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 8, GFLAGS),
529*4882a593Smuzhiyun GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 12, GFLAGS),
530*4882a593Smuzhiyun GATE(PCLK_SARADC, "pclk_saradc", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 14, GFLAGS),
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun PNAME(mux_rk3066_lcdc0_p) = { "dclk_lcdc0_src", "xin27m" };
534*4882a593Smuzhiyun PNAME(mux_rk3066_lcdc1_p) = { "dclk_lcdc1_src", "xin27m" };
535*4882a593Smuzhiyun PNAME(mux_sclk_cif1_p) = { "cif1_pre", "xin24m" };
536*4882a593Smuzhiyun PNAME(mux_sclk_i2s1_p) = { "i2s1_pre", "i2s1_frac", "xin12m" };
537*4882a593Smuzhiyun PNAME(mux_sclk_i2s2_p) = { "i2s2_pre", "i2s2_frac", "xin12m" };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static struct clk_div_table div_aclk_cpu_t[] = {
540*4882a593Smuzhiyun { .val = 0, .div = 1 },
541*4882a593Smuzhiyun { .val = 1, .div = 2 },
542*4882a593Smuzhiyun { .val = 2, .div = 3 },
543*4882a593Smuzhiyun { .val = 3, .div = 4 },
544*4882a593Smuzhiyun { .val = 4, .div = 8 },
545*4882a593Smuzhiyun { /* sentinel */ },
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun static struct rockchip_clk_branch rk3066a_i2s0_fracmux __initdata =
549*4882a593Smuzhiyun MUX(SCLK_I2S0, "sclk_i2s0", mux_sclk_i2s0_p, 0,
550*4882a593Smuzhiyun RK2928_CLKSEL_CON(2), 8, 2, MFLAGS);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun static struct rockchip_clk_branch rk3066a_i2s1_fracmux __initdata =
553*4882a593Smuzhiyun MUX(SCLK_I2S1, "sclk_i2s1", mux_sclk_i2s1_p, 0,
554*4882a593Smuzhiyun RK2928_CLKSEL_CON(3), 8, 2, MFLAGS);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static struct rockchip_clk_branch rk3066a_i2s2_fracmux __initdata =
557*4882a593Smuzhiyun MUX(SCLK_I2S2, "sclk_i2s2", mux_sclk_i2s2_p, 0,
558*4882a593Smuzhiyun RK2928_CLKSEL_CON(4), 8, 2, MFLAGS);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun static struct rockchip_clk_branch rk3066a_clk_branches[] __initdata = {
561*4882a593Smuzhiyun DIVTBL(0, "aclk_cpu_pre", "armclk", 0,
562*4882a593Smuzhiyun RK2928_CLKSEL_CON(1), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, div_aclk_cpu_t),
563*4882a593Smuzhiyun DIV(0, "pclk_cpu_pre", "aclk_cpu_pre", 0,
564*4882a593Smuzhiyun RK2928_CLKSEL_CON(1), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO
565*4882a593Smuzhiyun | CLK_DIVIDER_READ_ONLY),
566*4882a593Smuzhiyun DIV(0, "hclk_cpu_pre", "aclk_cpu_pre", 0,
567*4882a593Smuzhiyun RK2928_CLKSEL_CON(1), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO
568*4882a593Smuzhiyun | CLK_DIVIDER_READ_ONLY),
569*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "hclk_ahb2apb", "hclk_cpu_pre", 0,
570*4882a593Smuzhiyun RK2928_CLKSEL_CON(1), 14, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO
571*4882a593Smuzhiyun | CLK_DIVIDER_READ_ONLY,
572*4882a593Smuzhiyun RK2928_CLKGATE_CON(4), 9, GFLAGS),
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun GATE(CORE_L2C, "core_l2c", "aclk_cpu", CLK_IGNORE_UNUSED,
575*4882a593Smuzhiyun RK2928_CLKGATE_CON(9), 4, GFLAGS),
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun COMPOSITE(0, "aclk_peri_pre", mux_pll_src_gpll_cpll_p, CLK_IS_CRITICAL,
578*4882a593Smuzhiyun RK2928_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 5, DFLAGS,
579*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 0, GFLAGS),
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun COMPOSITE(0, "dclk_lcdc0_src", mux_pll_src_cpll_gpll_p, 0,
582*4882a593Smuzhiyun RK2928_CLKSEL_CON(27), 0, 1, MFLAGS, 8, 8, DFLAGS,
583*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 1, GFLAGS),
584*4882a593Smuzhiyun MUX(DCLK_LCDC0, "dclk_lcdc0", mux_rk3066_lcdc0_p, CLK_SET_RATE_PARENT,
585*4882a593Smuzhiyun RK2928_CLKSEL_CON(27), 4, 1, MFLAGS),
586*4882a593Smuzhiyun COMPOSITE(0, "dclk_lcdc1_src", mux_pll_src_cpll_gpll_p, 0,
587*4882a593Smuzhiyun RK2928_CLKSEL_CON(28), 0, 1, MFLAGS, 8, 8, DFLAGS,
588*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 2, GFLAGS),
589*4882a593Smuzhiyun MUX(DCLK_LCDC1, "dclk_lcdc1", mux_rk3066_lcdc1_p, CLK_SET_RATE_PARENT,
590*4882a593Smuzhiyun RK2928_CLKSEL_CON(28), 4, 1, MFLAGS),
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "cif1_pre", "cif_src", 0,
593*4882a593Smuzhiyun RK2928_CLKSEL_CON(29), 8, 5, DFLAGS,
594*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 8, GFLAGS),
595*4882a593Smuzhiyun MUX(SCLK_CIF1, "sclk_cif1", mux_sclk_cif1_p, 0,
596*4882a593Smuzhiyun RK2928_CLKSEL_CON(29), 15, 1, MFLAGS),
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun GATE(0, "pclkin_cif1", "ext_cif1", 0,
599*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 4, GFLAGS),
600*4882a593Smuzhiyun INVERTER(0, "pclk_cif1", "pclkin_cif1",
601*4882a593Smuzhiyun RK2928_CLKSEL_CON(30), 12, IFLAGS),
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun COMPOSITE(0, "aclk_gpu_src", mux_pll_src_cpll_gpll_p, 0,
604*4882a593Smuzhiyun RK2928_CLKSEL_CON(33), 8, 1, MFLAGS, 0, 5, DFLAGS,
605*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 13, GFLAGS),
606*4882a593Smuzhiyun GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_src", 0,
607*4882a593Smuzhiyun RK2928_CLKGATE_CON(5), 15, GFLAGS),
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun GATE(SCLK_TIMER2, "timer2", "xin24m", 0,
610*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 2, GFLAGS),
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin24m", 0,
613*4882a593Smuzhiyun RK2928_CLKSEL_CON(34), 0, 16, DFLAGS,
614*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 15, GFLAGS),
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun MUX(0, "i2s_src", mux_pll_src_gpll_cpll_p, 0,
617*4882a593Smuzhiyun RK2928_CLKSEL_CON(2), 15, 1, MFLAGS),
618*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "i2s0_pre", "i2s_src", 0,
619*4882a593Smuzhiyun RK2928_CLKSEL_CON(2), 0, 7, DFLAGS,
620*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 7, GFLAGS),
621*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_pre", 0,
622*4882a593Smuzhiyun RK2928_CLKSEL_CON(6), 0,
623*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 8, GFLAGS,
624*4882a593Smuzhiyun &rk3066a_i2s0_fracmux),
625*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "i2s1_pre", "i2s_src", 0,
626*4882a593Smuzhiyun RK2928_CLKSEL_CON(3), 0, 7, DFLAGS,
627*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 9, GFLAGS),
628*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "i2s1_frac", "i2s1_pre", 0,
629*4882a593Smuzhiyun RK2928_CLKSEL_CON(7), 0,
630*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 10, GFLAGS,
631*4882a593Smuzhiyun &rk3066a_i2s1_fracmux),
632*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "i2s2_pre", "i2s_src", 0,
633*4882a593Smuzhiyun RK2928_CLKSEL_CON(4), 0, 7, DFLAGS,
634*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 11, GFLAGS),
635*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "i2s2_frac", "i2s2_pre", 0,
636*4882a593Smuzhiyun RK2928_CLKSEL_CON(8), 0,
637*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 12, GFLAGS,
638*4882a593Smuzhiyun &rk3066a_i2s2_fracmux),
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun GATE(HCLK_I2S1_2CH, "hclk_i2s1_2ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(7), 3, GFLAGS),
641*4882a593Smuzhiyun GATE(HCLK_I2S_8CH, "hclk_i2s_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(7), 4, GFLAGS),
642*4882a593Smuzhiyun GATE(HCLK_CIF1, "hclk_cif1", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 6, GFLAGS),
643*4882a593Smuzhiyun GATE(HCLK_HDMI, "hclk_hdmi", "hclk_cpu", 0, RK2928_CLKGATE_CON(4), 14, GFLAGS),
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun GATE(HCLK_OTG1, "hclk_usbotg1", "hclk_peri", CLK_IGNORE_UNUSED,
646*4882a593Smuzhiyun RK2928_CLKGATE_CON(5), 14, GFLAGS),
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun GATE(ACLK_CIF1, "aclk_cif1", "aclk_vio1", 0, RK2928_CLKGATE_CON(6), 7, GFLAGS),
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun GATE(PCLK_TIMER1, "pclk_timer1", "pclk_cpu", 0, RK2928_CLKGATE_CON(7), 8, GFLAGS),
651*4882a593Smuzhiyun GATE(PCLK_TIMER2, "pclk_timer2", "pclk_cpu", 0, RK2928_CLKGATE_CON(7), 9, GFLAGS),
652*4882a593Smuzhiyun GATE(PCLK_GPIO6, "pclk_gpio6", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 15, GFLAGS),
653*4882a593Smuzhiyun GATE(PCLK_UART0, "pclk_uart0", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS),
654*4882a593Smuzhiyun GATE(PCLK_UART1, "pclk_uart1", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 13, GFLAGS),
657*4882a593Smuzhiyun GATE(PCLK_TSADC, "pclk_tsadc", "pclk_peri", 0, RK2928_CLKGATE_CON(4), 13, GFLAGS),
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun static struct clk_div_table div_rk3188_aclk_core_t[] = {
661*4882a593Smuzhiyun { .val = 0, .div = 1 },
662*4882a593Smuzhiyun { .val = 1, .div = 2 },
663*4882a593Smuzhiyun { .val = 2, .div = 3 },
664*4882a593Smuzhiyun { .val = 3, .div = 4 },
665*4882a593Smuzhiyun { .val = 4, .div = 8 },
666*4882a593Smuzhiyun { /* sentinel */ },
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun PNAME(mux_hsicphy_p) = { "sclk_otgphy0_480m", "sclk_otgphy1_480m",
670*4882a593Smuzhiyun "gpll", "cpll" };
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun static struct rockchip_clk_branch rk3188_i2s0_fracmux __initdata =
673*4882a593Smuzhiyun MUX(SCLK_I2S0, "sclk_i2s0", mux_sclk_i2s0_p, CLK_SET_RATE_PARENT,
674*4882a593Smuzhiyun RK2928_CLKSEL_CON(3), 8, 2, MFLAGS);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun static struct rockchip_clk_branch rk3188_clk_branches[] __initdata = {
677*4882a593Smuzhiyun COMPOSITE_NOMUX_DIVTBL(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED,
678*4882a593Smuzhiyun RK2928_CLKSEL_CON(1), 3, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
679*4882a593Smuzhiyun div_rk3188_aclk_core_t, RK2928_CLKGATE_CON(0), 7, GFLAGS),
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* do not source aclk_cpu_pre from the apll, to keep complexity down */
682*4882a593Smuzhiyun COMPOSITE_NOGATE(ACLK_CPU_PRE, "aclk_cpu_pre", mux_aclk_cpu_p, CLK_SET_RATE_NO_REPARENT,
683*4882a593Smuzhiyun RK2928_CLKSEL_CON(0), 5, 1, MFLAGS, 0, 5, DFLAGS),
684*4882a593Smuzhiyun DIV(0, "pclk_cpu_pre", "aclk_cpu_pre", 0,
685*4882a593Smuzhiyun RK2928_CLKSEL_CON(1), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
686*4882a593Smuzhiyun DIV(0, "hclk_cpu_pre", "aclk_cpu_pre", 0,
687*4882a593Smuzhiyun RK2928_CLKSEL_CON(1), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
688*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "hclk_ahb2apb", "hclk_cpu_pre", 0,
689*4882a593Smuzhiyun RK2928_CLKSEL_CON(1), 14, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
690*4882a593Smuzhiyun RK2928_CLKGATE_CON(4), 9, GFLAGS),
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun GATE(CORE_L2C, "core_l2c", "armclk", CLK_IGNORE_UNUSED,
693*4882a593Smuzhiyun RK2928_CLKGATE_CON(9), 4, GFLAGS),
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun COMPOSITE(0, "aclk_peri_pre", mux_pll_src_cpll_gpll_p, CLK_IS_CRITICAL,
696*4882a593Smuzhiyun RK2928_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 5, DFLAGS,
697*4882a593Smuzhiyun RK2928_CLKGATE_CON(2), 0, GFLAGS),
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun COMPOSITE(DCLK_LCDC0, "dclk_lcdc0", mux_pll_src_cpll_gpll_p, 0,
700*4882a593Smuzhiyun RK2928_CLKSEL_CON(27), 0, 1, MFLAGS, 8, 8, DFLAGS,
701*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 1, GFLAGS),
702*4882a593Smuzhiyun COMPOSITE(DCLK_LCDC1, "dclk_lcdc1", mux_pll_src_cpll_gpll_p, 0,
703*4882a593Smuzhiyun RK2928_CLKSEL_CON(28), 0, 1, MFLAGS, 8, 8, DFLAGS,
704*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 2, GFLAGS),
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun COMPOSITE(0, "aclk_gpu_src", mux_pll_src_cpll_gpll_p, 0,
707*4882a593Smuzhiyun RK2928_CLKSEL_CON(34), 7, 1, MFLAGS, 0, 5, DFLAGS,
708*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 15, GFLAGS),
709*4882a593Smuzhiyun GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_src", 0,
710*4882a593Smuzhiyun RK2928_CLKGATE_CON(9), 7, GFLAGS),
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun GATE(SCLK_TIMER2, "timer2", "xin24m", 0, RK2928_CLKGATE_CON(3), 4, GFLAGS),
713*4882a593Smuzhiyun GATE(SCLK_TIMER3, "timer3", "xin24m", 0, RK2928_CLKGATE_CON(1), 2, GFLAGS),
714*4882a593Smuzhiyun GATE(SCLK_TIMER4, "timer4", "xin24m", 0, RK2928_CLKGATE_CON(3), 5, GFLAGS),
715*4882a593Smuzhiyun GATE(SCLK_TIMER5, "timer5", "xin24m", 0, RK2928_CLKGATE_CON(3), 8, GFLAGS),
716*4882a593Smuzhiyun GATE(SCLK_TIMER6, "timer6", "xin24m", 0, RK2928_CLKGATE_CON(3), 14, GFLAGS),
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun COMPOSITE_NODIV(0, "sclk_hsicphy_480m", mux_hsicphy_p, 0,
719*4882a593Smuzhiyun RK2928_CLKSEL_CON(30), 0, 2, DFLAGS,
720*4882a593Smuzhiyun RK2928_CLKGATE_CON(3), 6, GFLAGS),
721*4882a593Smuzhiyun DIV(0, "sclk_hsicphy_12m", "sclk_hsicphy_480m", 0,
722*4882a593Smuzhiyun RK2928_CLKSEL_CON(11), 8, 6, DFLAGS),
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun MUX(0, "i2s_src", mux_pll_src_gpll_cpll_p, 0,
725*4882a593Smuzhiyun RK2928_CLKSEL_CON(2), 15, 1, MFLAGS),
726*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "i2s0_pre", "i2s_src", 0,
727*4882a593Smuzhiyun RK2928_CLKSEL_CON(3), 0, 7, DFLAGS,
728*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 9, GFLAGS),
729*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_pre", CLK_SET_RATE_PARENT,
730*4882a593Smuzhiyun RK2928_CLKSEL_CON(7), 0,
731*4882a593Smuzhiyun RK2928_CLKGATE_CON(0), 10, GFLAGS,
732*4882a593Smuzhiyun &rk3188_i2s0_fracmux),
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun GATE(0, "hclk_imem0", "hclk_cpu", 0, RK2928_CLKGATE_CON(4), 14, GFLAGS),
735*4882a593Smuzhiyun GATE(0, "hclk_imem1", "hclk_cpu", 0, RK2928_CLKGATE_CON(4), 15, GFLAGS),
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun GATE(HCLK_OTG1, "hclk_usbotg1", "hclk_peri", CLK_IGNORE_UNUSED,
738*4882a593Smuzhiyun RK2928_CLKGATE_CON(7), 3, GFLAGS),
739*4882a593Smuzhiyun GATE(HCLK_HSIC, "hclk_hsic", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 4, GFLAGS),
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun GATE(PCLK_TIMER3, "pclk_timer3", "pclk_cpu", 0, RK2928_CLKGATE_CON(7), 9, GFLAGS),
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun GATE(PCLK_UART0, "pclk_uart0", "hclk_ahb2apb", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS),
744*4882a593Smuzhiyun GATE(PCLK_UART1, "pclk_uart1", "hclk_ahb2apb", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun GATE(ACLK_GPS, "aclk_gps", "aclk_peri", 0, RK2928_CLKGATE_CON(8), 13, GFLAGS),
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun
rk3188_common_clk_init(struct device_node * np)749*4882a593Smuzhiyun static struct rockchip_clk_provider *__init rk3188_common_clk_init(struct device_node *np)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun struct rockchip_clk_provider *ctx;
752*4882a593Smuzhiyun void __iomem *reg_base;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
755*4882a593Smuzhiyun if (!reg_base) {
756*4882a593Smuzhiyun pr_err("%s: could not map cru region\n", __func__);
757*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
761*4882a593Smuzhiyun if (IS_ERR(ctx)) {
762*4882a593Smuzhiyun pr_err("%s: rockchip clk init failed\n", __func__);
763*4882a593Smuzhiyun iounmap(reg_base);
764*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun rockchip_clk_register_branches(ctx, common_clk_branches,
768*4882a593Smuzhiyun ARRAY_SIZE(common_clk_branches));
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun rockchip_register_softrst(np, 9, reg_base + RK2928_SOFTRST_CON(0),
771*4882a593Smuzhiyun ROCKCHIP_SOFTRST_HIWORD_MASK);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun rockchip_register_restart_notifier(ctx, RK2928_GLB_SRST_FST, NULL);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun return ctx;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
rk3066a_clk_init(struct device_node * np)778*4882a593Smuzhiyun static void __init rk3066a_clk_init(struct device_node *np)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun struct rockchip_clk_provider *ctx;
781*4882a593Smuzhiyun struct clk **clks;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun ctx = rk3188_common_clk_init(np);
784*4882a593Smuzhiyun if (IS_ERR(ctx))
785*4882a593Smuzhiyun return;
786*4882a593Smuzhiyun clks = ctx->clk_data.clks;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun rockchip_clk_register_plls(ctx, rk3066_pll_clks,
789*4882a593Smuzhiyun ARRAY_SIZE(rk3066_pll_clks),
790*4882a593Smuzhiyun RK3066_GRF_SOC_STATUS);
791*4882a593Smuzhiyun rockchip_clk_register_branches(ctx, rk3066a_clk_branches,
792*4882a593Smuzhiyun ARRAY_SIZE(rk3066a_clk_branches));
793*4882a593Smuzhiyun rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
794*4882a593Smuzhiyun 2, clks[PLL_APLL], clks[PLL_GPLL],
795*4882a593Smuzhiyun &rk3066_cpuclk_data, rk3066_cpuclk_rates,
796*4882a593Smuzhiyun ARRAY_SIZE(rk3066_cpuclk_rates));
797*4882a593Smuzhiyun rockchip_clk_of_add_provider(np, ctx);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun CLK_OF_DECLARE(rk3066a_cru, "rockchip,rk3066a-cru", rk3066a_clk_init);
800*4882a593Smuzhiyun
rk3188a_clk_init(struct device_node * np)801*4882a593Smuzhiyun static void __init rk3188a_clk_init(struct device_node *np)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun struct rockchip_clk_provider *ctx;
804*4882a593Smuzhiyun struct clk **clks;
805*4882a593Smuzhiyun unsigned long rate;
806*4882a593Smuzhiyun int ret;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun ctx = rk3188_common_clk_init(np);
809*4882a593Smuzhiyun if (IS_ERR(ctx))
810*4882a593Smuzhiyun return;
811*4882a593Smuzhiyun clks = ctx->clk_data.clks;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun rockchip_clk_register_plls(ctx, rk3188_pll_clks,
814*4882a593Smuzhiyun ARRAY_SIZE(rk3188_pll_clks),
815*4882a593Smuzhiyun RK3188_GRF_SOC_STATUS);
816*4882a593Smuzhiyun rockchip_clk_register_branches(ctx, rk3188_clk_branches,
817*4882a593Smuzhiyun ARRAY_SIZE(rk3188_clk_branches));
818*4882a593Smuzhiyun rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
819*4882a593Smuzhiyun 2, clks[PLL_APLL], clks[PLL_GPLL],
820*4882a593Smuzhiyun &rk3188_cpuclk_data, rk3188_cpuclk_rates,
821*4882a593Smuzhiyun ARRAY_SIZE(rk3188_cpuclk_rates));
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun /* reparent aclk_cpu_pre from apll */
824*4882a593Smuzhiyun if (clks[ACLK_CPU_PRE] && clks[PLL_GPLL]) {
825*4882a593Smuzhiyun rate = clk_get_rate(clks[ACLK_CPU_PRE]);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun ret = clk_set_parent(clks[ACLK_CPU_PRE], clks[PLL_GPLL]);
828*4882a593Smuzhiyun if (ret < 0)
829*4882a593Smuzhiyun pr_warn("%s: could not reparent aclk_cpu_pre to gpll\n",
830*4882a593Smuzhiyun __func__);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun clk_set_rate(clks[ACLK_CPU_PRE], rate);
833*4882a593Smuzhiyun } else {
834*4882a593Smuzhiyun pr_warn("%s: missing clocks to reparent aclk_cpu_pre to gpll\n",
835*4882a593Smuzhiyun __func__);
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun rockchip_clk_of_add_provider(np, ctx);
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun CLK_OF_DECLARE(rk3188a_cru, "rockchip,rk3188a-cru", rk3188a_clk_init);
841*4882a593Smuzhiyun
rk3188_clk_init(struct device_node * np)842*4882a593Smuzhiyun static void __init rk3188_clk_init(struct device_node *np)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun int i;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rk3188_pll_clks); i++) {
847*4882a593Smuzhiyun struct rockchip_pll_clock *pll = &rk3188_pll_clks[i];
848*4882a593Smuzhiyun struct rockchip_pll_rate_table *rate;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (!pll->rate_table)
851*4882a593Smuzhiyun continue;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun rate = pll->rate_table;
854*4882a593Smuzhiyun while (rate->rate > 0) {
855*4882a593Smuzhiyun rate->nb = 1;
856*4882a593Smuzhiyun rate++;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun rk3188a_clk_init(np);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun CLK_OF_DECLARE(rk3188_cru, "rockchip,rk3188-cru", rk3188_clk_init);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun struct clk_rk3188_inits {
865*4882a593Smuzhiyun void (*inits)(struct device_node *np);
866*4882a593Smuzhiyun };
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun static const struct clk_rk3188_inits clk_rk3066a_init = {
869*4882a593Smuzhiyun .inits = rk3066a_clk_init,
870*4882a593Smuzhiyun };
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun static const struct clk_rk3188_inits clk_rk3188a_init = {
873*4882a593Smuzhiyun .inits = rk3188a_clk_init,
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun static const struct clk_rk3188_inits clk_rk3188_init = {
877*4882a593Smuzhiyun .inits = rk3188_clk_init,
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun static const struct of_device_id clk_rk3188_match_table[] = {
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun .compatible = "rockchip,rk3066a-cru",
883*4882a593Smuzhiyun .data = &clk_rk3066a_init,
884*4882a593Smuzhiyun }, {
885*4882a593Smuzhiyun .compatible = "rockchip,rk3188a-cru",
886*4882a593Smuzhiyun .data = &clk_rk3188a_init,
887*4882a593Smuzhiyun }, {
888*4882a593Smuzhiyun .compatible = "rockchip,rk3188-cru",
889*4882a593Smuzhiyun .data = &rk3188_clk_init,
890*4882a593Smuzhiyun },
891*4882a593Smuzhiyun { }
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_rk3188_match_table);
894*4882a593Smuzhiyun
clk_rk3188_probe(struct platform_device * pdev)895*4882a593Smuzhiyun static int __init clk_rk3188_probe(struct platform_device *pdev)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
898*4882a593Smuzhiyun const struct of_device_id *match;
899*4882a593Smuzhiyun const struct clk_rk3188_inits *init_data;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun match = of_match_device(clk_rk3188_match_table, &pdev->dev);
902*4882a593Smuzhiyun if (!match || !match->data)
903*4882a593Smuzhiyun return -EINVAL;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun init_data = match->data;
906*4882a593Smuzhiyun if (init_data->inits)
907*4882a593Smuzhiyun init_data->inits(np);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun return 0;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun static struct platform_driver clk_rk3188_driver = {
913*4882a593Smuzhiyun .driver = {
914*4882a593Smuzhiyun .name = "clk-rk3188",
915*4882a593Smuzhiyun .of_match_table = clk_rk3188_match_table,
916*4882a593Smuzhiyun },
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun builtin_platform_driver_probe(clk_rk3188_driver, clk_rk3188_probe);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RK3188 Clock Driver");
921*4882a593Smuzhiyun MODULE_LICENSE("GPL");
922