1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun * Author: Elaine Zhang<zhangqing@rock-chips.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/rockchip/cpu.h>
14*4882a593Smuzhiyun #include <linux/syscore_ops.h>
15*4882a593Smuzhiyun #include <dt-bindings/clock/px30-cru.h>
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define PX30_GRF_SOC_STATUS0 0x480
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun enum px30_plls {
21*4882a593Smuzhiyun apll, dpll, cpll, npll, apll_b_h, apll_b_l,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun enum px30_pmu_plls {
25*4882a593Smuzhiyun gpll,
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static struct rockchip_pll_rate_table px30_pll_rates[] = {
29*4882a593Smuzhiyun /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
30*4882a593Smuzhiyun RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
31*4882a593Smuzhiyun RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
32*4882a593Smuzhiyun RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
33*4882a593Smuzhiyun RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
34*4882a593Smuzhiyun RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
35*4882a593Smuzhiyun RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
36*4882a593Smuzhiyun RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
37*4882a593Smuzhiyun RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
38*4882a593Smuzhiyun RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
39*4882a593Smuzhiyun RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
40*4882a593Smuzhiyun RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
41*4882a593Smuzhiyun RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
42*4882a593Smuzhiyun RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
43*4882a593Smuzhiyun RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
44*4882a593Smuzhiyun RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
45*4882a593Smuzhiyun RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
46*4882a593Smuzhiyun RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
47*4882a593Smuzhiyun RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
48*4882a593Smuzhiyun RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
49*4882a593Smuzhiyun RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
50*4882a593Smuzhiyun RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
51*4882a593Smuzhiyun RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
52*4882a593Smuzhiyun RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
53*4882a593Smuzhiyun RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
54*4882a593Smuzhiyun RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
55*4882a593Smuzhiyun RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
56*4882a593Smuzhiyun RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0),
57*4882a593Smuzhiyun RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
58*4882a593Smuzhiyun RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
59*4882a593Smuzhiyun RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
60*4882a593Smuzhiyun RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
61*4882a593Smuzhiyun RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0),
62*4882a593Smuzhiyun RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0),
63*4882a593Smuzhiyun RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0),
64*4882a593Smuzhiyun RK3036_PLL_RATE(624000000, 1, 52, 2, 1, 1, 0),
65*4882a593Smuzhiyun RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0),
66*4882a593Smuzhiyun RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0),
67*4882a593Smuzhiyun RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0),
68*4882a593Smuzhiyun RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0),
69*4882a593Smuzhiyun RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
70*4882a593Smuzhiyun RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0),
71*4882a593Smuzhiyun RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
72*4882a593Smuzhiyun RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0),
73*4882a593Smuzhiyun { /* sentinel */ },
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define PX30_DIV_ACLKM_MASK 0x7
77*4882a593Smuzhiyun #define PX30_DIV_ACLKM_SHIFT 12
78*4882a593Smuzhiyun #define PX30_DIV_PCLK_DBG_MASK 0xf
79*4882a593Smuzhiyun #define PX30_DIV_PCLK_DBG_SHIFT 8
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define PX30_CLKSEL0(_aclk_core, _pclk_dbg) \
82*4882a593Smuzhiyun { \
83*4882a593Smuzhiyun .reg = PX30_CLKSEL_CON(0), \
84*4882a593Smuzhiyun .val = HIWORD_UPDATE(_aclk_core, PX30_DIV_ACLKM_MASK, \
85*4882a593Smuzhiyun PX30_DIV_ACLKM_SHIFT) | \
86*4882a593Smuzhiyun HIWORD_UPDATE(_pclk_dbg, PX30_DIV_PCLK_DBG_MASK, \
87*4882a593Smuzhiyun PX30_DIV_PCLK_DBG_SHIFT), \
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define PX30_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg) \
91*4882a593Smuzhiyun { \
92*4882a593Smuzhiyun .prate = _prate, \
93*4882a593Smuzhiyun .divs = { \
94*4882a593Smuzhiyun PX30_CLKSEL0(_aclk_core, _pclk_dbg), \
95*4882a593Smuzhiyun }, \
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table px30_cpuclk_rates[] __initdata = {
99*4882a593Smuzhiyun PX30_CPUCLK_RATE(1608000000, 1, 7),
100*4882a593Smuzhiyun PX30_CPUCLK_RATE(1584000000, 1, 7),
101*4882a593Smuzhiyun PX30_CPUCLK_RATE(1560000000, 1, 7),
102*4882a593Smuzhiyun PX30_CPUCLK_RATE(1536000000, 1, 7),
103*4882a593Smuzhiyun PX30_CPUCLK_RATE(1512000000, 1, 7),
104*4882a593Smuzhiyun PX30_CPUCLK_RATE(1488000000, 1, 5),
105*4882a593Smuzhiyun PX30_CPUCLK_RATE(1464000000, 1, 5),
106*4882a593Smuzhiyun PX30_CPUCLK_RATE(1440000000, 1, 5),
107*4882a593Smuzhiyun PX30_CPUCLK_RATE(1416000000, 1, 5),
108*4882a593Smuzhiyun PX30_CPUCLK_RATE(1392000000, 1, 5),
109*4882a593Smuzhiyun PX30_CPUCLK_RATE(1368000000, 1, 5),
110*4882a593Smuzhiyun PX30_CPUCLK_RATE(1344000000, 1, 5),
111*4882a593Smuzhiyun PX30_CPUCLK_RATE(1320000000, 1, 5),
112*4882a593Smuzhiyun PX30_CPUCLK_RATE(1296000000, 1, 5),
113*4882a593Smuzhiyun PX30_CPUCLK_RATE(1272000000, 1, 5),
114*4882a593Smuzhiyun PX30_CPUCLK_RATE(1248000000, 1, 5),
115*4882a593Smuzhiyun PX30_CPUCLK_RATE(1224000000, 1, 5),
116*4882a593Smuzhiyun PX30_CPUCLK_RATE(1200000000, 1, 5),
117*4882a593Smuzhiyun PX30_CPUCLK_RATE(1104000000, 1, 5),
118*4882a593Smuzhiyun PX30_CPUCLK_RATE(1008000000, 1, 5),
119*4882a593Smuzhiyun PX30_CPUCLK_RATE(912000000, 1, 5),
120*4882a593Smuzhiyun PX30_CPUCLK_RATE(816000000, 1, 3),
121*4882a593Smuzhiyun PX30_CPUCLK_RATE(696000000, 1, 3),
122*4882a593Smuzhiyun PX30_CPUCLK_RATE(600000000, 1, 3),
123*4882a593Smuzhiyun PX30_CPUCLK_RATE(408000000, 1, 1),
124*4882a593Smuzhiyun PX30_CPUCLK_RATE(312000000, 1, 1),
125*4882a593Smuzhiyun PX30_CPUCLK_RATE(216000000, 1, 1),
126*4882a593Smuzhiyun PX30_CPUCLK_RATE(96000000, 1, 1),
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data px30_cpuclk_data = {
130*4882a593Smuzhiyun .core_reg[0] = PX30_CLKSEL_CON(0),
131*4882a593Smuzhiyun .div_core_shift[0] = 0,
132*4882a593Smuzhiyun .div_core_mask[0] = 0xf,
133*4882a593Smuzhiyun .num_cores = 1,
134*4882a593Smuzhiyun .mux_core_alt = 1,
135*4882a593Smuzhiyun .mux_core_main = 0,
136*4882a593Smuzhiyun .mux_core_shift = 7,
137*4882a593Smuzhiyun .mux_core_mask = 0x1,
138*4882a593Smuzhiyun .pll_name = "pll_apll",
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun PNAME(mux_pll_p) = { "xin24m"};
142*4882a593Smuzhiyun PNAME(mux_usb480m_p) = { "xin24m", "usb480m_phy", "clk_rtc32k_pmu" };
143*4882a593Smuzhiyun PNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr" };
144*4882a593Smuzhiyun PNAME(mux_ddrstdby_p) = { "clk_ddrphy1x", "clk_stdby_2wrap" };
145*4882a593Smuzhiyun PNAME(mux_gpll_dmycpll_usb480m_npll_p) = { "gpll", "dummy_cpll", "usb480m", "npll" };
146*4882a593Smuzhiyun PNAME(mux_gpll_dmycpll_usb480m_dmynpll_p) = { "gpll", "dummy_cpll", "usb480m", "dummy_npll" };
147*4882a593Smuzhiyun PNAME(mux_cpll_npll_p) = { "cpll", "npll" };
148*4882a593Smuzhiyun PNAME(mux_npll_cpll_p) = { "npll", "cpll" };
149*4882a593Smuzhiyun PNAME(mux_gpll_cpll_p) = { "gpll", "dummy_cpll" };
150*4882a593Smuzhiyun PNAME(mux_gpll_npll_p) = { "gpll", "dummy_npll" };
151*4882a593Smuzhiyun PNAME(mux_gpll_xin24m_p) = { "gpll", "xin24m"};
152*4882a593Smuzhiyun PNAME(mux_xin24m_gpll_p) = { "xin24m", "gpll"};
153*4882a593Smuzhiyun PNAME(mux_gpll_cpll_npll_p) = { "gpll", "dummy_cpll", "dummy_npll" };
154*4882a593Smuzhiyun PNAME(mux_gpll_cpll_npll_xin24m_p) = { "gpll", "dummy_cpll", "dummy_npll", "xin24m" };
155*4882a593Smuzhiyun PNAME(mux_gpll_xin24m_npll_p) = { "gpll", "xin24m", "dummy_npll"};
156*4882a593Smuzhiyun PNAME(mux_pdm_p) = { "clk_pdm_src", "clk_pdm_frac" };
157*4882a593Smuzhiyun PNAME(mux_i2s0_tx_p) = { "clk_i2s0_tx_src", "clk_i2s0_tx_frac", "mclk_i2s0_tx_in", "xin12m"};
158*4882a593Smuzhiyun PNAME(mux_i2s0_rx_p) = { "clk_i2s0_rx_src", "clk_i2s0_rx_frac", "mclk_i2s0_rx_in", "xin12m"};
159*4882a593Smuzhiyun PNAME(mux_i2s1_p) = { "clk_i2s1_src", "clk_i2s1_frac", "i2s1_clkin", "xin12m"};
160*4882a593Smuzhiyun PNAME(mux_i2s2_p) = { "clk_i2s2_src", "clk_i2s2_frac", "i2s2_clkin", "xin12m"};
161*4882a593Smuzhiyun PNAME(mux_i2s0_tx_out_p) = { "clk_i2s0_tx", "xin12m", "clk_i2s0_rx"};
162*4882a593Smuzhiyun PNAME(mux_i2s0_rx_out_p) = { "clk_i2s0_rx", "xin12m", "clk_i2s0_tx"};
163*4882a593Smuzhiyun PNAME(mux_i2s1_out_p) = { "clk_i2s1", "xin12m"};
164*4882a593Smuzhiyun PNAME(mux_i2s2_out_p) = { "clk_i2s2", "xin12m"};
165*4882a593Smuzhiyun PNAME(mux_i2s0_tx_rx_p) = { "clk_i2s0_tx_mux", "clk_i2s0_rx_mux"};
166*4882a593Smuzhiyun PNAME(mux_i2s0_rx_tx_p) = { "clk_i2s0_rx_mux", "clk_i2s0_tx_mux"};
167*4882a593Smuzhiyun PNAME(mux_uart_src_p) = { "gpll", "xin24m", "usb480m", "dummy_npll" };
168*4882a593Smuzhiyun PNAME(mux_uart1_p) = { "clk_uart1_src", "clk_uart1_np5", "clk_uart1_frac" };
169*4882a593Smuzhiyun PNAME(mux_uart2_p) = { "clk_uart2_src", "clk_uart2_np5", "clk_uart2_frac" };
170*4882a593Smuzhiyun PNAME(mux_uart3_p) = { "clk_uart3_src", "clk_uart3_np5", "clk_uart3_frac" };
171*4882a593Smuzhiyun PNAME(mux_uart4_p) = { "clk_uart4_src", "clk_uart4_np5", "clk_uart4_frac" };
172*4882a593Smuzhiyun PNAME(mux_uart5_p) = { "clk_uart5_src", "clk_uart5_np5", "clk_uart5_frac" };
173*4882a593Smuzhiyun PNAME(mux_cif_out_p) = { "xin24m", "dummy_cpll", "dummy_npll", "usb480m" };
174*4882a593Smuzhiyun PNAME(mux_dclk_vopb_p) = { "dclk_vopb_src", "dclk_vopb_frac", "xin24m" };
175*4882a593Smuzhiyun PNAME(mux_dclk_vopl_p) = { "dclk_vopl_src", "dclk_vopl_frac", "xin24m" };
176*4882a593Smuzhiyun PNAME(mux_nandc_p) = { "clk_nandc_div", "clk_nandc_div50" };
177*4882a593Smuzhiyun PNAME(mux_sdio_p) = { "clk_sdio_div", "clk_sdio_div50" };
178*4882a593Smuzhiyun PNAME(mux_emmc_p) = { "clk_emmc_div", "clk_emmc_div50" };
179*4882a593Smuzhiyun PNAME(mux_sdmmc_p) = { "clk_sdmmc_div", "clk_sdmmc_div50" };
180*4882a593Smuzhiyun PNAME(mux_gmac_p) = { "clk_gmac_src", "gmac_clkin" };
181*4882a593Smuzhiyun PNAME(mux_gmac_rmii_sel_p) = { "clk_gmac_rx_tx_div20", "clk_gmac_rx_tx_div2" };
182*4882a593Smuzhiyun PNAME(mux_rtc32k_pmu_p) = { "xin32k", "pmu_pvtm_32k", "clk_rtc32k_frac", };
183*4882a593Smuzhiyun PNAME(mux_wifi_pmu_p) = { "xin24m", "clk_wifi_pmu_src" };
184*4882a593Smuzhiyun PNAME(mux_uart0_pmu_p) = { "clk_uart0_pmu_src", "clk_uart0_np5", "clk_uart0_frac" };
185*4882a593Smuzhiyun PNAME(mux_usbphy_ref_p) = { "xin24m", "clk_ref24m_pmu" };
186*4882a593Smuzhiyun PNAME(mux_mipidsiphy_ref_p) = { "xin24m", "clk_ref24m_pmu" };
187*4882a593Smuzhiyun PNAME(mux_gpu_p) = { "clk_gpu_div", "clk_gpu_np5" };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static struct rockchip_pll_clock px30_pll_clks[] __initdata = {
190*4882a593Smuzhiyun [apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
191*4882a593Smuzhiyun 0, PX30_PLL_CON(0),
192*4882a593Smuzhiyun PX30_MODE_CON, 0, 0, 0, px30_pll_rates),
193*4882a593Smuzhiyun [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
194*4882a593Smuzhiyun 0, PX30_PLL_CON(8),
195*4882a593Smuzhiyun PX30_MODE_CON, 4, 1, 0, NULL),
196*4882a593Smuzhiyun [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
197*4882a593Smuzhiyun 0, PX30_PLL_CON(16),
198*4882a593Smuzhiyun PX30_MODE_CON, 2, 2, 0, px30_pll_rates),
199*4882a593Smuzhiyun [npll] = PLL(pll_rk3328, PLL_NPLL, "npll", mux_pll_p,
200*4882a593Smuzhiyun CLK_IS_CRITICAL, PX30_PLL_CON(24),
201*4882a593Smuzhiyun PX30_MODE_CON, 6, 4, 0, px30_pll_rates),
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static struct rockchip_pll_clock px30_pmu_pll_clks[] __initdata = {
205*4882a593Smuzhiyun [gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll", mux_pll_p, 0, PX30_PMU_PLL_CON(0),
206*4882a593Smuzhiyun PX30_PMU_MODE, 0, 3, 0, px30_pll_rates),
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define MFLAGS CLK_MUX_HIWORD_MASK
210*4882a593Smuzhiyun #define DFLAGS CLK_DIVIDER_HIWORD_MASK
211*4882a593Smuzhiyun #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun static struct rockchip_clk_branch px30_pdm_fracmux __initdata =
214*4882a593Smuzhiyun MUX(0, "clk_pdm_mux", mux_pdm_p, CLK_SET_RATE_PARENT,
215*4882a593Smuzhiyun PX30_CLKSEL_CON(26), 15, 1, MFLAGS);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static struct rockchip_clk_branch px30_i2s0_tx_fracmux __initdata =
218*4882a593Smuzhiyun MUX(SCLK_I2S0_TX_MUX, "clk_i2s0_tx_mux", mux_i2s0_tx_p, CLK_SET_RATE_PARENT,
219*4882a593Smuzhiyun PX30_CLKSEL_CON(28), 10, 2, MFLAGS);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static struct rockchip_clk_branch px30_i2s0_rx_fracmux __initdata =
222*4882a593Smuzhiyun MUX(SCLK_I2S0_RX_MUX, "clk_i2s0_rx_mux", mux_i2s0_rx_p, CLK_SET_RATE_PARENT,
223*4882a593Smuzhiyun PX30_CLKSEL_CON(58), 10, 2, MFLAGS);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static struct rockchip_clk_branch px30_i2s1_fracmux __initdata =
226*4882a593Smuzhiyun MUX(0, "clk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
227*4882a593Smuzhiyun PX30_CLKSEL_CON(30), 10, 2, MFLAGS);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static struct rockchip_clk_branch px30_i2s2_fracmux __initdata =
230*4882a593Smuzhiyun MUX(0, "clk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
231*4882a593Smuzhiyun PX30_CLKSEL_CON(32), 10, 2, MFLAGS);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static struct rockchip_clk_branch px30_uart1_fracmux __initdata =
234*4882a593Smuzhiyun MUX(0, "clk_uart1_mux", mux_uart1_p, CLK_SET_RATE_PARENT,
235*4882a593Smuzhiyun PX30_CLKSEL_CON(35), 14, 2, MFLAGS);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static struct rockchip_clk_branch px30_uart2_fracmux __initdata =
238*4882a593Smuzhiyun MUX(0, "clk_uart2_mux", mux_uart2_p, CLK_SET_RATE_PARENT,
239*4882a593Smuzhiyun PX30_CLKSEL_CON(38), 14, 2, MFLAGS);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun static struct rockchip_clk_branch px30_uart3_fracmux __initdata =
242*4882a593Smuzhiyun MUX(0, "clk_uart3_mux", mux_uart3_p, CLK_SET_RATE_PARENT,
243*4882a593Smuzhiyun PX30_CLKSEL_CON(41), 14, 2, MFLAGS);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static struct rockchip_clk_branch px30_uart4_fracmux __initdata =
246*4882a593Smuzhiyun MUX(0, "clk_uart4_mux", mux_uart4_p, CLK_SET_RATE_PARENT,
247*4882a593Smuzhiyun PX30_CLKSEL_CON(44), 14, 2, MFLAGS);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun static struct rockchip_clk_branch px30_uart5_fracmux __initdata =
250*4882a593Smuzhiyun MUX(0, "clk_uart5_mux", mux_uart5_p, CLK_SET_RATE_PARENT,
251*4882a593Smuzhiyun PX30_CLKSEL_CON(47), 14, 2, MFLAGS);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static struct rockchip_clk_branch px30_dclk_vopb_fracmux __initdata =
254*4882a593Smuzhiyun MUX(0, "dclk_vopb_mux", mux_dclk_vopb_p, CLK_SET_RATE_PARENT,
255*4882a593Smuzhiyun PX30_CLKSEL_CON(5), 14, 2, MFLAGS);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static struct rockchip_clk_branch px30_dclk_vopl_fracmux __initdata =
258*4882a593Smuzhiyun MUX(0, "dclk_vopl_mux", mux_dclk_vopl_p, CLK_SET_RATE_PARENT,
259*4882a593Smuzhiyun PX30_CLKSEL_CON(8), 14, 2, MFLAGS);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static struct rockchip_clk_branch px30_rtc32k_pmu_fracmux __initdata =
262*4882a593Smuzhiyun MUX(SCLK_RTC32K_PMU, "clk_rtc32k_pmu", mux_rtc32k_pmu_p, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
263*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(0), 14, 2, MFLAGS);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static struct rockchip_clk_branch px30_uart0_pmu_fracmux __initdata =
266*4882a593Smuzhiyun MUX(0, "clk_uart0_pmu_mux", mux_uart0_pmu_p, CLK_SET_RATE_PARENT,
267*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(4), 14, 2, MFLAGS);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun static struct rockchip_clk_branch px30_clk_branches[] __initdata = {
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun * Clock-Architecture Diagram 1
272*4882a593Smuzhiyun */
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
275*4882a593Smuzhiyun PX30_MODE_CON, 8, 2, MFLAGS),
276*4882a593Smuzhiyun FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun * Clock-Architecture Diagram 3
280*4882a593Smuzhiyun */
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* PD_CORE */
283*4882a593Smuzhiyun GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
284*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 0, GFLAGS),
285*4882a593Smuzhiyun GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
286*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 0, GFLAGS),
287*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED,
288*4882a593Smuzhiyun PX30_CLKSEL_CON(0), 8, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
289*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 2, GFLAGS),
290*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED,
291*4882a593Smuzhiyun PX30_CLKSEL_CON(0), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
292*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 1, GFLAGS),
293*4882a593Smuzhiyun GATE(0, "aclk_core_niu", "aclk_core", CLK_IGNORE_UNUSED,
294*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 4, GFLAGS),
295*4882a593Smuzhiyun GATE(0, "aclk_core_prf", "aclk_core", CLK_IGNORE_UNUSED,
296*4882a593Smuzhiyun PX30_CLKGATE_CON(17), 5, GFLAGS),
297*4882a593Smuzhiyun GATE(0, "pclk_dbg_niu", "pclk_dbg", CLK_IGNORE_UNUSED,
298*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 5, GFLAGS),
299*4882a593Smuzhiyun GATE(0, "pclk_core_dbg", "pclk_dbg", CLK_IGNORE_UNUSED,
300*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 6, GFLAGS),
301*4882a593Smuzhiyun GATE(0, "pclk_core_grf", "pclk_dbg", CLK_IGNORE_UNUSED,
302*4882a593Smuzhiyun PX30_CLKGATE_CON(17), 6, GFLAGS),
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun GATE(0, "clk_jtag", "jtag_clkin", CLK_IGNORE_UNUSED,
305*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 3, GFLAGS),
306*4882a593Smuzhiyun GATE(SCLK_PVTM, "clk_pvtm", "xin24m", 0,
307*4882a593Smuzhiyun PX30_CLKGATE_CON(17), 4, GFLAGS),
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* PD_GPU */
310*4882a593Smuzhiyun GATE(SCLK_GPU, "clk_gpu", "clk_gpu_src", 0,
311*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 10, GFLAGS),
312*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "aclk_gpu", "clk_gpu", CLK_IGNORE_UNUSED,
313*4882a593Smuzhiyun PX30_CLKSEL_CON(1), 13, 2, DFLAGS,
314*4882a593Smuzhiyun PX30_CLKGATE_CON(17), 10, GFLAGS),
315*4882a593Smuzhiyun GATE(0, "aclk_gpu_niu", "aclk_gpu", CLK_IS_CRITICAL,
316*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 11, GFLAGS),
317*4882a593Smuzhiyun GATE(0, "aclk_gpu_prf", "aclk_gpu", CLK_IGNORE_UNUSED,
318*4882a593Smuzhiyun PX30_CLKGATE_CON(17), 8, GFLAGS),
319*4882a593Smuzhiyun GATE(0, "pclk_gpu_grf", "aclk_gpu", CLK_IGNORE_UNUSED,
320*4882a593Smuzhiyun PX30_CLKGATE_CON(17), 9, GFLAGS),
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /*
323*4882a593Smuzhiyun * Clock-Architecture Diagram 4
324*4882a593Smuzhiyun */
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* PD_DDR */
327*4882a593Smuzhiyun GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
328*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 7, GFLAGS),
329*4882a593Smuzhiyun GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
330*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 13, GFLAGS),
331*4882a593Smuzhiyun COMPOSITE_DDRCLK(SCLK_DDRCLK, "sclk_ddrc", mux_ddrphy_p,
332*4882a593Smuzhiyun CLK_IGNORE_UNUSED, PX30_CLKSEL_CON(2), 7, 1, 0, 3,
333*4882a593Smuzhiyun ROCKCHIP_DDRCLK_SIP_V2),
334*4882a593Smuzhiyun COMPOSITE_NODIV(0, "clk_ddrstdby", mux_ddrstdby_p, CLK_IGNORE_UNUSED,
335*4882a593Smuzhiyun PX30_CLKSEL_CON(2), 4, 1, MFLAGS,
336*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 13, GFLAGS),
337*4882a593Smuzhiyun GATE(0, "aclk_split", "clk_ddrphy1x", CLK_IGNORE_UNUSED,
338*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 15, GFLAGS),
339*4882a593Smuzhiyun GATE(0, "clk_msch", "clk_ddrphy1x", CLK_IGNORE_UNUSED,
340*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 8, GFLAGS),
341*4882a593Smuzhiyun GATE(0, "aclk_ddrc", "clk_ddrphy1x", CLK_IGNORE_UNUSED,
342*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 5, GFLAGS),
343*4882a593Smuzhiyun GATE(0, "clk_core_ddrc", "clk_ddrphy1x", CLK_IGNORE_UNUSED,
344*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 6, GFLAGS),
345*4882a593Smuzhiyun GATE(0, "aclk_cmd_buff", "clk_ddrphy1x", CLK_IGNORE_UNUSED,
346*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 6, GFLAGS),
347*4882a593Smuzhiyun GATE(0, "clk_ddrmon", "clk_ddrphy1x", CLK_IGNORE_UNUSED,
348*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 11, GFLAGS),
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun GATE(0, "clk_ddrmon_timer", "xin24m", CLK_IGNORE_UNUSED,
351*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 15, GFLAGS),
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun COMPOSITE_NOMUX(PCLK_DDR, "pclk_ddr", "gpll", CLK_IGNORE_UNUSED,
354*4882a593Smuzhiyun PX30_CLKSEL_CON(2), 8, 5, DFLAGS,
355*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 1, GFLAGS),
356*4882a593Smuzhiyun GATE(0, "pclk_ddrmon", "pclk_ddr", CLK_IGNORE_UNUSED,
357*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 10, GFLAGS),
358*4882a593Smuzhiyun GATE(0, "pclk_ddrc", "pclk_ddr", CLK_IGNORE_UNUSED,
359*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 7, GFLAGS),
360*4882a593Smuzhiyun GATE(0, "pclk_msch", "pclk_ddr", CLK_IGNORE_UNUSED,
361*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 9, GFLAGS),
362*4882a593Smuzhiyun GATE(0, "pclk_stdby", "pclk_ddr", CLK_IGNORE_UNUSED,
363*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 12, GFLAGS),
364*4882a593Smuzhiyun GATE(0, "pclk_ddr_grf", "pclk_ddr", CLK_IGNORE_UNUSED,
365*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 14, GFLAGS),
366*4882a593Smuzhiyun GATE(0, "pclk_cmdbuff", "pclk_ddr", CLK_IGNORE_UNUSED,
367*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 3, GFLAGS),
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /*
370*4882a593Smuzhiyun * Clock-Architecture Diagram 5
371*4882a593Smuzhiyun */
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* PD_VI */
374*4882a593Smuzhiyun COMPOSITE(ACLK_VI_PRE, "aclk_vi_pre", mux_gpll_cpll_npll_p, 0,
375*4882a593Smuzhiyun PX30_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 5, DFLAGS,
376*4882a593Smuzhiyun PX30_CLKGATE_CON(4), 8, GFLAGS),
377*4882a593Smuzhiyun COMPOSITE_NOMUX(HCLK_VI_PRE, "hclk_vi_pre", "aclk_vi_pre", 0,
378*4882a593Smuzhiyun PX30_CLKSEL_CON(11), 8, 4, DFLAGS,
379*4882a593Smuzhiyun PX30_CLKGATE_CON(4), 12, GFLAGS),
380*4882a593Smuzhiyun COMPOSITE(SCLK_ISP, "clk_isp", mux_gpll_cpll_npll_p, 0,
381*4882a593Smuzhiyun PX30_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 5, DFLAGS,
382*4882a593Smuzhiyun PX30_CLKGATE_CON(4), 9, GFLAGS),
383*4882a593Smuzhiyun COMPOSITE(SCLK_CIF_OUT, "clk_cif_out", mux_cif_out_p, 0,
384*4882a593Smuzhiyun PX30_CLKSEL_CON(13), 6, 2, MFLAGS, 0, 6, DFLAGS,
385*4882a593Smuzhiyun PX30_CLKGATE_CON(4), 11, GFLAGS),
386*4882a593Smuzhiyun GATE(PCLK_ISP, "pclkin_isp", "ext_pclkin", 0,
387*4882a593Smuzhiyun PX30_CLKGATE_CON(4), 13, GFLAGS),
388*4882a593Smuzhiyun GATE(PCLK_CIF, "pclkin_cif", "ext_pclkin", 0,
389*4882a593Smuzhiyun PX30_CLKGATE_CON(4), 14, GFLAGS),
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /*
392*4882a593Smuzhiyun * Clock-Architecture Diagram 6
393*4882a593Smuzhiyun */
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* PD_VO */
396*4882a593Smuzhiyun COMPOSITE(ACLK_VO_PRE, "aclk_vo_pre", mux_gpll_cpll_npll_p, 0,
397*4882a593Smuzhiyun PX30_CLKSEL_CON(3), 6, 2, MFLAGS, 0, 5, DFLAGS,
398*4882a593Smuzhiyun PX30_CLKGATE_CON(2), 0, GFLAGS),
399*4882a593Smuzhiyun COMPOSITE_NOMUX(HCLK_VO_PRE, "hclk_vo_pre", "aclk_vo_pre", 0,
400*4882a593Smuzhiyun PX30_CLKSEL_CON(3), 8, 4, DFLAGS,
401*4882a593Smuzhiyun PX30_CLKGATE_CON(2), 12, GFLAGS),
402*4882a593Smuzhiyun COMPOSITE_NOMUX(PCLK_VO_PRE, "pclk_vo_pre", "aclk_vo_pre", 0,
403*4882a593Smuzhiyun PX30_CLKSEL_CON(3), 12, 4, DFLAGS,
404*4882a593Smuzhiyun PX30_CLKGATE_CON(2), 13, GFLAGS),
405*4882a593Smuzhiyun COMPOSITE(SCLK_RGA_CORE, "clk_rga_core", mux_gpll_cpll_npll_p, 0,
406*4882a593Smuzhiyun PX30_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS,
407*4882a593Smuzhiyun PX30_CLKGATE_CON(2), 1, GFLAGS),
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun COMPOSITE(SCLK_VOPB_PWM, "clk_vopb_pwm", mux_gpll_xin24m_p, 0,
410*4882a593Smuzhiyun PX30_CLKSEL_CON(7), 7, 1, MFLAGS, 0, 7, DFLAGS,
411*4882a593Smuzhiyun PX30_CLKGATE_CON(2), 5, GFLAGS),
412*4882a593Smuzhiyun COMPOSITE(0, "dclk_vopb_src", mux_cpll_npll_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
413*4882a593Smuzhiyun PX30_CLKSEL_CON(5), 11, 1, MFLAGS, 0, 8, DFLAGS,
414*4882a593Smuzhiyun PX30_CLKGATE_CON(2), 2, GFLAGS),
415*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "dclk_vopb_frac", "dclk_vopb_src", CLK_SET_RATE_PARENT,
416*4882a593Smuzhiyun PX30_CLKSEL_CON(6), 0,
417*4882a593Smuzhiyun PX30_CLKGATE_CON(2), 3, GFLAGS,
418*4882a593Smuzhiyun &px30_dclk_vopb_fracmux),
419*4882a593Smuzhiyun GATE(DCLK_VOPB, "dclk_vopb", "dclk_vopb_mux", CLK_SET_RATE_PARENT,
420*4882a593Smuzhiyun PX30_CLKGATE_CON(2), 4, GFLAGS),
421*4882a593Smuzhiyun COMPOSITE(0, "dclk_vopl_src", mux_npll_cpll_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
422*4882a593Smuzhiyun PX30_CLKSEL_CON(8), 11, 1, MFLAGS, 0, 8, DFLAGS,
423*4882a593Smuzhiyun PX30_CLKGATE_CON(2), 6, GFLAGS),
424*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "dclk_vopl_frac", "dclk_vopl_src", CLK_SET_RATE_PARENT,
425*4882a593Smuzhiyun PX30_CLKSEL_CON(9), 0,
426*4882a593Smuzhiyun PX30_CLKGATE_CON(2), 7, GFLAGS,
427*4882a593Smuzhiyun &px30_dclk_vopl_fracmux),
428*4882a593Smuzhiyun GATE(DCLK_VOPL, "dclk_vopl", "dclk_vopl_mux", CLK_SET_RATE_PARENT,
429*4882a593Smuzhiyun PX30_CLKGATE_CON(2), 8, GFLAGS),
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* PD_VPU */
432*4882a593Smuzhiyun COMPOSITE(0, "aclk_vpu_pre", mux_gpll_cpll_npll_p, 0,
433*4882a593Smuzhiyun PX30_CLKSEL_CON(10), 6, 2, MFLAGS, 0, 5, DFLAGS,
434*4882a593Smuzhiyun PX30_CLKGATE_CON(4), 0, GFLAGS),
435*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "hclk_vpu_pre", "aclk_vpu_pre", 0,
436*4882a593Smuzhiyun PX30_CLKSEL_CON(10), 8, 4, DFLAGS,
437*4882a593Smuzhiyun PX30_CLKGATE_CON(4), 2, GFLAGS),
438*4882a593Smuzhiyun COMPOSITE(SCLK_CORE_VPU, "sclk_core_vpu", mux_gpll_cpll_npll_p, 0,
439*4882a593Smuzhiyun PX30_CLKSEL_CON(13), 14, 2, MFLAGS, 8, 5, DFLAGS,
440*4882a593Smuzhiyun PX30_CLKGATE_CON(4), 1, GFLAGS),
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /*
443*4882a593Smuzhiyun * Clock-Architecture Diagram 7
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun COMPOSITE_NODIV(ACLK_PERI_SRC, "aclk_peri_src", mux_gpll_cpll_p, CLK_IS_CRITICAL,
447*4882a593Smuzhiyun PX30_CLKSEL_CON(14), 15, 1, MFLAGS,
448*4882a593Smuzhiyun PX30_CLKGATE_CON(5), 7, GFLAGS),
449*4882a593Smuzhiyun COMPOSITE_NOMUX(ACLK_PERI_PRE, "aclk_peri_pre", "aclk_peri_src", CLK_IS_CRITICAL,
450*4882a593Smuzhiyun PX30_CLKSEL_CON(14), 0, 5, DFLAGS,
451*4882a593Smuzhiyun PX30_CLKGATE_CON(5), 8, GFLAGS),
452*4882a593Smuzhiyun DIV(HCLK_PERI_PRE, "hclk_peri_pre", "aclk_peri_src", CLK_IS_CRITICAL,
453*4882a593Smuzhiyun PX30_CLKSEL_CON(14), 8, 5, DFLAGS),
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* PD_MMC_NAND */
456*4882a593Smuzhiyun GATE(HCLK_MMC_NAND, "hclk_mmc_nand", "hclk_peri_pre", 0,
457*4882a593Smuzhiyun PX30_CLKGATE_CON(6), 0, GFLAGS),
458*4882a593Smuzhiyun COMPOSITE(SCLK_NANDC_DIV, "clk_nandc_div", mux_gpll_cpll_npll_p, 0,
459*4882a593Smuzhiyun PX30_CLKSEL_CON(15), 6, 2, MFLAGS, 0, 5, DFLAGS,
460*4882a593Smuzhiyun PX30_CLKGATE_CON(5), 11, GFLAGS),
461*4882a593Smuzhiyun COMPOSITE(SCLK_NANDC_DIV50, "clk_nandc_div50", mux_gpll_cpll_npll_p, 0,
462*4882a593Smuzhiyun PX30_CLKSEL_CON(15), 6, 2, MFLAGS, 8, 5, DFLAGS,
463*4882a593Smuzhiyun PX30_CLKGATE_CON(5), 12, GFLAGS),
464*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_NANDC, "clk_nandc", mux_nandc_p,
465*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
466*4882a593Smuzhiyun PX30_CLKSEL_CON(15), 15, 1, MFLAGS,
467*4882a593Smuzhiyun PX30_CLKGATE_CON(5), 13, GFLAGS),
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun COMPOSITE(SCLK_SDIO_DIV, "clk_sdio_div", mux_gpll_cpll_npll_xin24m_p, 0,
470*4882a593Smuzhiyun PX30_CLKSEL_CON(18), 14, 2, MFLAGS, 0, 8, DFLAGS,
471*4882a593Smuzhiyun PX30_CLKGATE_CON(6), 1, GFLAGS),
472*4882a593Smuzhiyun COMPOSITE_DIV_OFFSET(SCLK_SDIO_DIV50, "clk_sdio_div50",
473*4882a593Smuzhiyun mux_gpll_cpll_npll_xin24m_p, 0,
474*4882a593Smuzhiyun PX30_CLKSEL_CON(18), 14, 2, MFLAGS,
475*4882a593Smuzhiyun PX30_CLKSEL_CON(19), 0, 8, DFLAGS,
476*4882a593Smuzhiyun PX30_CLKGATE_CON(6), 2, GFLAGS),
477*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_SDIO, "clk_sdio", mux_sdio_p,
478*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
479*4882a593Smuzhiyun PX30_CLKSEL_CON(19), 15, 1, MFLAGS,
480*4882a593Smuzhiyun PX30_CLKGATE_CON(6), 3, GFLAGS),
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun COMPOSITE(SCLK_EMMC_DIV, "clk_emmc_div", mux_gpll_cpll_npll_xin24m_p, 0,
483*4882a593Smuzhiyun PX30_CLKSEL_CON(20), 14, 2, MFLAGS, 0, 8, DFLAGS,
484*4882a593Smuzhiyun PX30_CLKGATE_CON(6), 4, GFLAGS),
485*4882a593Smuzhiyun COMPOSITE_DIV_OFFSET(SCLK_EMMC_DIV50, "clk_emmc_div50", mux_gpll_cpll_npll_xin24m_p, 0,
486*4882a593Smuzhiyun PX30_CLKSEL_CON(20), 14, 2, MFLAGS,
487*4882a593Smuzhiyun PX30_CLKSEL_CON(21), 0, 8, DFLAGS,
488*4882a593Smuzhiyun PX30_CLKGATE_CON(6), 5, GFLAGS),
489*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_EMMC, "clk_emmc", mux_emmc_p,
490*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
491*4882a593Smuzhiyun PX30_CLKSEL_CON(21), 15, 1, MFLAGS,
492*4882a593Smuzhiyun PX30_CLKGATE_CON(6), 6, GFLAGS),
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun COMPOSITE(SCLK_SFC, "clk_sfc", mux_gpll_cpll_p, 0,
495*4882a593Smuzhiyun PX30_CLKSEL_CON(22), 7, 1, MFLAGS, 0, 7, DFLAGS,
496*4882a593Smuzhiyun PX30_CLKGATE_CON(6), 7, GFLAGS),
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc",
499*4882a593Smuzhiyun PX30_SDMMC_CON0, 1),
500*4882a593Smuzhiyun MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc",
501*4882a593Smuzhiyun PX30_SDMMC_CON1, 1),
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio",
504*4882a593Smuzhiyun PX30_SDIO_CON0, 1),
505*4882a593Smuzhiyun MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio",
506*4882a593Smuzhiyun PX30_SDIO_CON1, 1),
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc",
509*4882a593Smuzhiyun PX30_EMMC_CON0, 1),
510*4882a593Smuzhiyun MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc",
511*4882a593Smuzhiyun PX30_EMMC_CON1, 1),
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* PD_SDCARD */
514*4882a593Smuzhiyun GATE(0, "hclk_sdmmc_pre", "hclk_peri_pre", 0,
515*4882a593Smuzhiyun PX30_CLKGATE_CON(6), 12, GFLAGS),
516*4882a593Smuzhiyun COMPOSITE(SCLK_SDMMC_DIV, "clk_sdmmc_div", mux_gpll_cpll_npll_xin24m_p, 0,
517*4882a593Smuzhiyun PX30_CLKSEL_CON(16), 14, 2, MFLAGS, 0, 8, DFLAGS,
518*4882a593Smuzhiyun PX30_CLKGATE_CON(6), 13, GFLAGS),
519*4882a593Smuzhiyun COMPOSITE_DIV_OFFSET(SCLK_SDMMC_DIV50, "clk_sdmmc_div50", mux_gpll_cpll_npll_xin24m_p, 0,
520*4882a593Smuzhiyun PX30_CLKSEL_CON(16), 14, 2, MFLAGS,
521*4882a593Smuzhiyun PX30_CLKSEL_CON(17), 0, 8, DFLAGS,
522*4882a593Smuzhiyun PX30_CLKGATE_CON(6), 14, GFLAGS),
523*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_SDMMC, "clk_sdmmc", mux_sdmmc_p,
524*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
525*4882a593Smuzhiyun PX30_CLKSEL_CON(17), 15, 1, MFLAGS,
526*4882a593Smuzhiyun PX30_CLKGATE_CON(6), 15, GFLAGS),
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* PD_USB */
529*4882a593Smuzhiyun GATE(HCLK_USB, "hclk_usb", "hclk_peri_pre", CLK_IS_CRITICAL,
530*4882a593Smuzhiyun PX30_CLKGATE_CON(7), 2, GFLAGS),
531*4882a593Smuzhiyun GATE(SCLK_OTG_ADP, "clk_otg_adp", "clk_rtc32k_pmu", 0,
532*4882a593Smuzhiyun PX30_CLKGATE_CON(7), 3, GFLAGS),
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* PD_GMAC */
535*4882a593Smuzhiyun COMPOSITE(SCLK_GMAC_SRC, "clk_gmac_src", mux_gpll_cpll_npll_p, 0,
536*4882a593Smuzhiyun PX30_CLKSEL_CON(22), 14, 2, MFLAGS, 8, 5, DFLAGS,
537*4882a593Smuzhiyun PX30_CLKGATE_CON(7), 11, GFLAGS),
538*4882a593Smuzhiyun MUX(SCLK_GMAC, "clk_gmac", mux_gmac_p, CLK_SET_RATE_PARENT,
539*4882a593Smuzhiyun PX30_CLKSEL_CON(23), 6, 1, MFLAGS),
540*4882a593Smuzhiyun GATE(SCLK_MAC_REF, "clk_mac_ref", "clk_gmac", 0,
541*4882a593Smuzhiyun PX30_CLKGATE_CON(7), 15, GFLAGS),
542*4882a593Smuzhiyun GATE(SCLK_GMAC_RX_TX, "clk_gmac_rx_tx", "clk_gmac", 0,
543*4882a593Smuzhiyun PX30_CLKGATE_CON(7), 13, GFLAGS),
544*4882a593Smuzhiyun FACTOR(0, "clk_gmac_rx_tx_div2", "clk_gmac_rx_tx", 0, 1, 2),
545*4882a593Smuzhiyun FACTOR(0, "clk_gmac_rx_tx_div20", "clk_gmac_rx_tx", 0, 1, 20),
546*4882a593Smuzhiyun MUX(SCLK_GMAC_RMII, "clk_gmac_rmii_sel", mux_gmac_rmii_sel_p, CLK_SET_RATE_PARENT,
547*4882a593Smuzhiyun PX30_CLKSEL_CON(23), 7, 1, MFLAGS),
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun GATE(0, "aclk_gmac_pre", "aclk_peri_pre", 0,
550*4882a593Smuzhiyun PX30_CLKGATE_CON(7), 10, GFLAGS),
551*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "pclk_gmac_pre", "aclk_gmac_pre", 0,
552*4882a593Smuzhiyun PX30_CLKSEL_CON(23), 0, 4, DFLAGS,
553*4882a593Smuzhiyun PX30_CLKGATE_CON(7), 12, GFLAGS),
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun COMPOSITE(SCLK_MAC_OUT, "clk_mac_out", mux_gpll_cpll_npll_p, 0,
556*4882a593Smuzhiyun PX30_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 5, DFLAGS,
557*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 5, GFLAGS),
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /*
560*4882a593Smuzhiyun * Clock-Architecture Diagram 8
561*4882a593Smuzhiyun */
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* PD_BUS */
564*4882a593Smuzhiyun COMPOSITE_NODIV(ACLK_BUS_SRC, "aclk_bus_src", mux_gpll_cpll_p, CLK_IS_CRITICAL,
565*4882a593Smuzhiyun PX30_CLKSEL_CON(23), 15, 1, MFLAGS,
566*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 6, GFLAGS),
567*4882a593Smuzhiyun COMPOSITE_NOMUX(HCLK_BUS_PRE, "hclk_bus_pre", "aclk_bus_src", CLK_IS_CRITICAL,
568*4882a593Smuzhiyun PX30_CLKSEL_CON(24), 0, 5, DFLAGS,
569*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 8, GFLAGS),
570*4882a593Smuzhiyun COMPOSITE_NOMUX(ACLK_BUS_PRE, "aclk_bus_pre", "aclk_bus_src", CLK_IS_CRITICAL,
571*4882a593Smuzhiyun PX30_CLKSEL_CON(23), 8, 5, DFLAGS,
572*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 7, GFLAGS),
573*4882a593Smuzhiyun COMPOSITE_NOMUX(PCLK_BUS_PRE, "pclk_bus_pre", "aclk_bus_pre", CLK_IS_CRITICAL,
574*4882a593Smuzhiyun PX30_CLKSEL_CON(24), 8, 2, DFLAGS,
575*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 9, GFLAGS),
576*4882a593Smuzhiyun GATE(0, "pclk_top_pre", "pclk_bus_pre", CLK_IS_CRITICAL,
577*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 10, GFLAGS),
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun COMPOSITE(0, "clk_pdm_src", mux_gpll_xin24m_npll_p, 0,
580*4882a593Smuzhiyun PX30_CLKSEL_CON(26), 8, 2, MFLAGS, 0, 7, DFLAGS,
581*4882a593Smuzhiyun PX30_CLKGATE_CON(9), 9, GFLAGS),
582*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_pdm_frac", "clk_pdm_src", CLK_SET_RATE_PARENT,
583*4882a593Smuzhiyun PX30_CLKSEL_CON(27), 0,
584*4882a593Smuzhiyun PX30_CLKGATE_CON(9), 10, GFLAGS,
585*4882a593Smuzhiyun &px30_pdm_fracmux),
586*4882a593Smuzhiyun GATE(SCLK_PDM, "clk_pdm", "clk_pdm_mux", CLK_SET_RATE_PARENT,
587*4882a593Smuzhiyun PX30_CLKGATE_CON(9), 11, GFLAGS),
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun COMPOSITE(0, "clk_i2s0_tx_src", mux_gpll_npll_p, 0,
590*4882a593Smuzhiyun PX30_CLKSEL_CON(28), 8, 1, MFLAGS, 0, 7, DFLAGS,
591*4882a593Smuzhiyun PX30_CLKGATE_CON(9), 12, GFLAGS),
592*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_i2s0_tx_frac", "clk_i2s0_tx_src", CLK_SET_RATE_PARENT,
593*4882a593Smuzhiyun PX30_CLKSEL_CON(29), 0,
594*4882a593Smuzhiyun PX30_CLKGATE_CON(9), 13, GFLAGS,
595*4882a593Smuzhiyun &px30_i2s0_tx_fracmux),
596*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_I2S0_TX, "clk_i2s0_tx", mux_i2s0_tx_rx_p, CLK_SET_RATE_PARENT,
597*4882a593Smuzhiyun PX30_CLKSEL_CON(28), 12, 1, MFLAGS,
598*4882a593Smuzhiyun PX30_CLKGATE_CON(9), 14, GFLAGS),
599*4882a593Smuzhiyun COMPOSITE_NODIV(0, "clk_i2s0_tx_out_pre", mux_i2s0_tx_out_p, CLK_SET_RATE_PARENT,
600*4882a593Smuzhiyun PX30_CLKSEL_CON(28), 14, 2, MFLAGS,
601*4882a593Smuzhiyun PX30_CLKGATE_CON(9), 15, GFLAGS),
602*4882a593Smuzhiyun GATE(SCLK_I2S0_TX_OUT, "clk_i2s0_tx_out", "clk_i2s0_tx_out_pre", CLK_SET_RATE_PARENT,
603*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 8, CLK_GATE_HIWORD_MASK),
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun COMPOSITE(0, "clk_i2s0_rx_src", mux_gpll_npll_p, 0,
606*4882a593Smuzhiyun PX30_CLKSEL_CON(58), 8, 1, MFLAGS, 0, 7, DFLAGS,
607*4882a593Smuzhiyun PX30_CLKGATE_CON(17), 0, GFLAGS),
608*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_i2s0_rx_frac", "clk_i2s0_rx_src", CLK_SET_RATE_PARENT,
609*4882a593Smuzhiyun PX30_CLKSEL_CON(59), 0,
610*4882a593Smuzhiyun PX30_CLKGATE_CON(17), 1, GFLAGS,
611*4882a593Smuzhiyun &px30_i2s0_rx_fracmux),
612*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_I2S0_RX, "clk_i2s0_rx", mux_i2s0_rx_tx_p, CLK_SET_RATE_PARENT,
613*4882a593Smuzhiyun PX30_CLKSEL_CON(58), 12, 1, MFLAGS,
614*4882a593Smuzhiyun PX30_CLKGATE_CON(17), 2, GFLAGS),
615*4882a593Smuzhiyun COMPOSITE_NODIV(0, "clk_i2s0_rx_out_pre", mux_i2s0_rx_out_p, 0,
616*4882a593Smuzhiyun PX30_CLKSEL_CON(58), 14, 2, MFLAGS,
617*4882a593Smuzhiyun PX30_CLKGATE_CON(17), 3, GFLAGS),
618*4882a593Smuzhiyun GATE(SCLK_I2S0_RX_OUT, "clk_i2s0_rx_out", "clk_i2s0_rx_out_pre", CLK_SET_RATE_PARENT,
619*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 11, CLK_GATE_HIWORD_MASK),
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun COMPOSITE(0, "clk_i2s1_src", mux_gpll_npll_p, 0,
622*4882a593Smuzhiyun PX30_CLKSEL_CON(30), 8, 1, MFLAGS, 0, 7, DFLAGS,
623*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 0, GFLAGS),
624*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_src", CLK_SET_RATE_PARENT,
625*4882a593Smuzhiyun PX30_CLKSEL_CON(31), 0,
626*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 1, GFLAGS,
627*4882a593Smuzhiyun &px30_i2s1_fracmux),
628*4882a593Smuzhiyun GATE(SCLK_I2S1, "clk_i2s1", "clk_i2s1_mux", CLK_SET_RATE_PARENT,
629*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 2, GFLAGS),
630*4882a593Smuzhiyun COMPOSITE_NODIV(0, "clk_i2s1_out_pre", mux_i2s1_out_p, CLK_SET_RATE_PARENT,
631*4882a593Smuzhiyun PX30_CLKSEL_CON(30), 15, 1, MFLAGS,
632*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 3, GFLAGS),
633*4882a593Smuzhiyun GATE(SCLK_I2S1_OUT, "clk_i2s1_out", "clk_i2s1_out_pre", CLK_SET_RATE_PARENT,
634*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 9, CLK_GATE_HIWORD_MASK),
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun COMPOSITE(0, "clk_i2s2_src", mux_gpll_npll_p, 0,
637*4882a593Smuzhiyun PX30_CLKSEL_CON(32), 8, 1, MFLAGS, 0, 7, DFLAGS,
638*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 4, GFLAGS),
639*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_src", CLK_SET_RATE_PARENT,
640*4882a593Smuzhiyun PX30_CLKSEL_CON(33), 0,
641*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 5, GFLAGS,
642*4882a593Smuzhiyun &px30_i2s2_fracmux),
643*4882a593Smuzhiyun GATE(SCLK_I2S2, "clk_i2s2", "clk_i2s2_mux", CLK_SET_RATE_PARENT,
644*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 6, GFLAGS),
645*4882a593Smuzhiyun COMPOSITE_NODIV(0, "clk_i2s2_out_pre", mux_i2s2_out_p, 0,
646*4882a593Smuzhiyun PX30_CLKSEL_CON(32), 15, 1, MFLAGS,
647*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 7, GFLAGS),
648*4882a593Smuzhiyun GATE(SCLK_I2S2_OUT, "clk_i2s2_out", "clk_i2s2_out_pre", CLK_SET_RATE_PARENT,
649*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 10, CLK_GATE_HIWORD_MASK),
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun COMPOSITE(SCLK_UART1_SRC, "clk_uart1_src", mux_uart_src_p, CLK_SET_RATE_NO_REPARENT,
652*4882a593Smuzhiyun PX30_CLKSEL_CON(34), 14, 2, MFLAGS, 0, 5, DFLAGS,
653*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 12, GFLAGS),
654*4882a593Smuzhiyun COMPOSITE_NOMUX_HALFDIV(0, "clk_uart1_np5", "clk_uart1_src", 0,
655*4882a593Smuzhiyun PX30_CLKSEL_CON(35), 0, 5, DFLAGS,
656*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 13, GFLAGS),
657*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_src", CLK_SET_RATE_PARENT,
658*4882a593Smuzhiyun PX30_CLKSEL_CON(36), 0,
659*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 14, GFLAGS,
660*4882a593Smuzhiyun &px30_uart1_fracmux),
661*4882a593Smuzhiyun GATE(SCLK_UART1, "clk_uart1", "clk_uart1_mux", CLK_SET_RATE_PARENT,
662*4882a593Smuzhiyun PX30_CLKGATE_CON(10), 15, GFLAGS),
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun COMPOSITE(SCLK_UART2_SRC, "clk_uart2_src", mux_uart_src_p, 0,
665*4882a593Smuzhiyun PX30_CLKSEL_CON(37), 14, 2, MFLAGS, 0, 5, DFLAGS,
666*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 0, GFLAGS),
667*4882a593Smuzhiyun COMPOSITE_NOMUX_HALFDIV(0, "clk_uart2_np5", "clk_uart2_src", 0,
668*4882a593Smuzhiyun PX30_CLKSEL_CON(38), 0, 5, DFLAGS,
669*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 1, GFLAGS),
670*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_src", CLK_SET_RATE_PARENT,
671*4882a593Smuzhiyun PX30_CLKSEL_CON(39), 0,
672*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 2, GFLAGS,
673*4882a593Smuzhiyun &px30_uart2_fracmux),
674*4882a593Smuzhiyun GATE(SCLK_UART2, "clk_uart2", "clk_uart2_mux", CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
675*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 3, GFLAGS),
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun COMPOSITE(0, "clk_uart3_src", mux_uart_src_p, 0,
678*4882a593Smuzhiyun PX30_CLKSEL_CON(40), 14, 2, MFLAGS, 0, 5, DFLAGS,
679*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 4, GFLAGS),
680*4882a593Smuzhiyun COMPOSITE_NOMUX_HALFDIV(0, "clk_uart3_np5", "clk_uart3_src", 0,
681*4882a593Smuzhiyun PX30_CLKSEL_CON(41), 0, 5, DFLAGS,
682*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 5, GFLAGS),
683*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_src", CLK_SET_RATE_PARENT,
684*4882a593Smuzhiyun PX30_CLKSEL_CON(42), 0,
685*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 6, GFLAGS,
686*4882a593Smuzhiyun &px30_uart3_fracmux),
687*4882a593Smuzhiyun GATE(SCLK_UART3, "clk_uart3", "clk_uart3_mux", CLK_SET_RATE_PARENT,
688*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 7, GFLAGS),
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun COMPOSITE(0, "clk_uart4_src", mux_uart_src_p, 0,
691*4882a593Smuzhiyun PX30_CLKSEL_CON(43), 14, 2, MFLAGS, 0, 5, DFLAGS,
692*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 8, GFLAGS),
693*4882a593Smuzhiyun COMPOSITE_NOMUX_HALFDIV(0, "clk_uart4_np5", "clk_uart4_src", 0,
694*4882a593Smuzhiyun PX30_CLKSEL_CON(44), 0, 5, DFLAGS,
695*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 9, GFLAGS),
696*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_src", CLK_SET_RATE_PARENT,
697*4882a593Smuzhiyun PX30_CLKSEL_CON(45), 0,
698*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 10, GFLAGS,
699*4882a593Smuzhiyun &px30_uart4_fracmux),
700*4882a593Smuzhiyun GATE(SCLK_UART4, "clk_uart4", "clk_uart4_mux", CLK_SET_RATE_PARENT,
701*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 11, GFLAGS),
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun COMPOSITE(0, "clk_uart5_src", mux_uart_src_p, 0,
704*4882a593Smuzhiyun PX30_CLKSEL_CON(46), 14, 2, MFLAGS, 0, 5, DFLAGS,
705*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 12, GFLAGS),
706*4882a593Smuzhiyun COMPOSITE_NOMUX_HALFDIV(0, "clk_uart5_np5", "clk_uart5_src", 0,
707*4882a593Smuzhiyun PX30_CLKSEL_CON(47), 0, 5, DFLAGS,
708*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 13, GFLAGS),
709*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_uart5_frac", "clk_uart5_src", CLK_SET_RATE_PARENT,
710*4882a593Smuzhiyun PX30_CLKSEL_CON(48), 0,
711*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 14, GFLAGS,
712*4882a593Smuzhiyun &px30_uart5_fracmux),
713*4882a593Smuzhiyun GATE(SCLK_UART5, "clk_uart5", "clk_uart5_mux", CLK_SET_RATE_PARENT,
714*4882a593Smuzhiyun PX30_CLKGATE_CON(11), 15, GFLAGS),
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun COMPOSITE(SCLK_I2C0, "clk_i2c0", mux_gpll_xin24m_p, 0,
717*4882a593Smuzhiyun PX30_CLKSEL_CON(49), 7, 1, MFLAGS, 0, 7, DFLAGS,
718*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 0, GFLAGS),
719*4882a593Smuzhiyun COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_gpll_xin24m_p, 0,
720*4882a593Smuzhiyun PX30_CLKSEL_CON(49), 15, 1, MFLAGS, 8, 7, DFLAGS,
721*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 1, GFLAGS),
722*4882a593Smuzhiyun COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_gpll_xin24m_p, 0,
723*4882a593Smuzhiyun PX30_CLKSEL_CON(50), 7, 1, MFLAGS, 0, 7, DFLAGS,
724*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 2, GFLAGS),
725*4882a593Smuzhiyun COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_gpll_xin24m_p, 0,
726*4882a593Smuzhiyun PX30_CLKSEL_CON(50), 15, 1, MFLAGS, 8, 7, DFLAGS,
727*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 3, GFLAGS),
728*4882a593Smuzhiyun COMPOSITE(SCLK_PWM0, "clk_pwm0", mux_gpll_xin24m_p, 0,
729*4882a593Smuzhiyun PX30_CLKSEL_CON(52), 7, 1, MFLAGS, 0, 7, DFLAGS,
730*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 5, GFLAGS),
731*4882a593Smuzhiyun COMPOSITE(SCLK_PWM1, "clk_pwm1", mux_gpll_xin24m_p, 0,
732*4882a593Smuzhiyun PX30_CLKSEL_CON(52), 15, 1, MFLAGS, 8, 7, DFLAGS,
733*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 6, GFLAGS),
734*4882a593Smuzhiyun COMPOSITE(SCLK_SPI0, "clk_spi0", mux_gpll_xin24m_p, 0,
735*4882a593Smuzhiyun PX30_CLKSEL_CON(53), 7, 1, MFLAGS, 0, 7, DFLAGS,
736*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 7, GFLAGS),
737*4882a593Smuzhiyun COMPOSITE(SCLK_SPI1, "clk_spi1", mux_gpll_xin24m_p, 0,
738*4882a593Smuzhiyun PX30_CLKSEL_CON(53), 15, 1, MFLAGS, 8, 7, DFLAGS,
739*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 8, GFLAGS),
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
742*4882a593Smuzhiyun PX30_CLKGATE_CON(13), 0, GFLAGS),
743*4882a593Smuzhiyun GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
744*4882a593Smuzhiyun PX30_CLKGATE_CON(13), 1, GFLAGS),
745*4882a593Smuzhiyun GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
746*4882a593Smuzhiyun PX30_CLKGATE_CON(13), 2, GFLAGS),
747*4882a593Smuzhiyun GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
748*4882a593Smuzhiyun PX30_CLKGATE_CON(13), 3, GFLAGS),
749*4882a593Smuzhiyun GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
750*4882a593Smuzhiyun PX30_CLKGATE_CON(13), 4, GFLAGS),
751*4882a593Smuzhiyun GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
752*4882a593Smuzhiyun PX30_CLKGATE_CON(13), 5, GFLAGS),
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "xin24m", 0,
755*4882a593Smuzhiyun PX30_CLKSEL_CON(54), 0, 11, DFLAGS,
756*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 9, GFLAGS),
757*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
758*4882a593Smuzhiyun PX30_CLKSEL_CON(55), 0, 11, DFLAGS,
759*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 10, GFLAGS),
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun GATE(0, "clk_cpu_boost", "xin24m", CLK_IGNORE_UNUSED,
762*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 12, GFLAGS),
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* PD_CRYPTO */
765*4882a593Smuzhiyun GATE(0, "aclk_crypto_pre", "aclk_bus_pre", 0,
766*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 12, GFLAGS),
767*4882a593Smuzhiyun GATE(0, "hclk_crypto_pre", "hclk_bus_pre", 0,
768*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 13, GFLAGS),
769*4882a593Smuzhiyun COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_gpll_cpll_npll_p, 0,
770*4882a593Smuzhiyun PX30_CLKSEL_CON(25), 6, 2, MFLAGS, 0, 5, DFLAGS,
771*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 14, GFLAGS),
772*4882a593Smuzhiyun COMPOSITE(SCLK_CRYPTO_APK, "clk_crypto_apk", mux_gpll_cpll_npll_p, 0,
773*4882a593Smuzhiyun PX30_CLKSEL_CON(25), 14, 2, MFLAGS, 8, 5, DFLAGS,
774*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 15, GFLAGS),
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /*
777*4882a593Smuzhiyun * Clock-Architecture Diagram 9
778*4882a593Smuzhiyun */
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* PD_BUS_TOP */
781*4882a593Smuzhiyun GATE(0, "pclk_top_niu", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 0, GFLAGS),
782*4882a593Smuzhiyun GATE(0, "pclk_top_cru", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 1, GFLAGS),
783*4882a593Smuzhiyun GATE(PCLK_OTP_PHY, "pclk_otp_phy", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 2, GFLAGS),
784*4882a593Smuzhiyun GATE(0, "pclk_ddrphy", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 3, GFLAGS),
785*4882a593Smuzhiyun GATE(PCLK_MIPIDSIPHY, "pclk_mipidsiphy", "pclk_top_pre", 0, PX30_CLKGATE_CON(16), 4, GFLAGS),
786*4882a593Smuzhiyun GATE(PCLK_MIPICSIPHY, "pclk_mipicsiphy", "pclk_top_pre", 0, PX30_CLKGATE_CON(16), 5, GFLAGS),
787*4882a593Smuzhiyun GATE(PCLK_USB_GRF, "pclk_usb_grf", "pclk_top_pre", CLK_IS_CRITICAL, PX30_CLKGATE_CON(16), 6, GFLAGS),
788*4882a593Smuzhiyun GATE(0, "pclk_cpu_hoost", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 7, GFLAGS),
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* PD_VI */
791*4882a593Smuzhiyun GATE(0, "aclk_vi_niu", "aclk_vi_pre", CLK_IS_CRITICAL, PX30_CLKGATE_CON(4), 15, GFLAGS),
792*4882a593Smuzhiyun GATE(ACLK_CIF, "aclk_cif", "aclk_vi_pre", 0, PX30_CLKGATE_CON(5), 1, GFLAGS),
793*4882a593Smuzhiyun GATE(ACLK_ISP, "aclk_isp", "aclk_vi_pre", 0, PX30_CLKGATE_CON(5), 3, GFLAGS),
794*4882a593Smuzhiyun GATE(0, "hclk_vi_niu", "hclk_vi_pre", CLK_IS_CRITICAL, PX30_CLKGATE_CON(5), 0, GFLAGS),
795*4882a593Smuzhiyun GATE(HCLK_CIF, "hclk_cif", "hclk_vi_pre", 0, PX30_CLKGATE_CON(5), 2, GFLAGS),
796*4882a593Smuzhiyun GATE(HCLK_ISP, "hclk_isp", "hclk_vi_pre", 0, PX30_CLKGATE_CON(5), 4, GFLAGS),
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /* PD_VO */
799*4882a593Smuzhiyun GATE(0, "aclk_vo_niu", "aclk_vo_pre", CLK_IS_CRITICAL, PX30_CLKGATE_CON(3), 0, GFLAGS),
800*4882a593Smuzhiyun GATE(ACLK_VOPB, "aclk_vopb", "aclk_vo_pre", 0, PX30_CLKGATE_CON(3), 3, GFLAGS),
801*4882a593Smuzhiyun GATE(ACLK_RGA, "aclk_rga", "aclk_vo_pre", 0, PX30_CLKGATE_CON(3), 7, GFLAGS),
802*4882a593Smuzhiyun GATE(ACLK_VOPL, "aclk_vopl", "aclk_vo_pre", 0, PX30_CLKGATE_CON(3), 5, GFLAGS),
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun GATE(0, "hclk_vo_niu", "hclk_vo_pre", CLK_IS_CRITICAL, PX30_CLKGATE_CON(3), 1, GFLAGS),
805*4882a593Smuzhiyun GATE(HCLK_VOPB, "hclk_vopb", "hclk_vo_pre", 0, PX30_CLKGATE_CON(3), 4, GFLAGS),
806*4882a593Smuzhiyun GATE(HCLK_RGA, "hclk_rga", "hclk_vo_pre", 0, PX30_CLKGATE_CON(3), 8, GFLAGS),
807*4882a593Smuzhiyun GATE(HCLK_VOPL, "hclk_vopl", "hclk_vo_pre", 0, PX30_CLKGATE_CON(3), 6, GFLAGS),
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun GATE(0, "pclk_vo_niu", "pclk_vo_pre", CLK_IS_CRITICAL, PX30_CLKGATE_CON(3), 2, GFLAGS),
810*4882a593Smuzhiyun GATE(PCLK_MIPI_DSI, "pclk_mipi_dsi", "pclk_vo_pre", 0, PX30_CLKGATE_CON(3), 9, GFLAGS),
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* PD_BUS */
813*4882a593Smuzhiyun GATE(0, "aclk_bus_niu", "aclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 8, GFLAGS),
814*4882a593Smuzhiyun GATE(0, "aclk_intmem", "aclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 11, GFLAGS),
815*4882a593Smuzhiyun GATE(ACLK_GIC, "aclk_gic", "aclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 12, GFLAGS),
816*4882a593Smuzhiyun GATE(ACLK_DCF, "aclk_dcf", "aclk_bus_pre", 0, PX30_CLKGATE_CON(13), 15, GFLAGS),
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /* aclk_dmac is controlled by sgrf_soc_con1[11]. */
819*4882a593Smuzhiyun SGRF_GATE(ACLK_DMAC, "aclk_dmac", "aclk_bus_pre"),
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun GATE(0, "hclk_bus_niu", "hclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 9, GFLAGS),
822*4882a593Smuzhiyun GATE(0, "hclk_rom", "hclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 14, GFLAGS),
823*4882a593Smuzhiyun GATE(HCLK_PDM, "hclk_pdm", "hclk_bus_pre", 0, PX30_CLKGATE_CON(14), 1, GFLAGS),
824*4882a593Smuzhiyun GATE(HCLK_I2S0, "hclk_i2s0", "hclk_bus_pre", 0, PX30_CLKGATE_CON(14), 2, GFLAGS),
825*4882a593Smuzhiyun GATE(HCLK_I2S1, "hclk_i2s1", "hclk_bus_pre", 0, PX30_CLKGATE_CON(14), 3, GFLAGS),
826*4882a593Smuzhiyun GATE(HCLK_I2S2, "hclk_i2s2", "hclk_bus_pre", 0, PX30_CLKGATE_CON(14), 4, GFLAGS),
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun GATE(0, "pclk_bus_niu", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 10, GFLAGS),
829*4882a593Smuzhiyun GATE(PCLK_DCF, "pclk_dcf", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 0, GFLAGS),
830*4882a593Smuzhiyun GATE(PCLK_UART1, "pclk_uart1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 5, GFLAGS),
831*4882a593Smuzhiyun GATE(PCLK_UART2, "pclk_uart2", "pclk_bus_pre", CLK_IS_CRITICAL, PX30_CLKGATE_CON(14), 6, GFLAGS),
832*4882a593Smuzhiyun GATE(PCLK_UART3, "pclk_uart3", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 7, GFLAGS),
833*4882a593Smuzhiyun GATE(PCLK_UART4, "pclk_uart4", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 8, GFLAGS),
834*4882a593Smuzhiyun GATE(PCLK_UART5, "pclk_uart5", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 9, GFLAGS),
835*4882a593Smuzhiyun GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 10, GFLAGS),
836*4882a593Smuzhiyun GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 11, GFLAGS),
837*4882a593Smuzhiyun GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 12, GFLAGS),
838*4882a593Smuzhiyun GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 13, GFLAGS),
839*4882a593Smuzhiyun GATE(PCLK_I2C4, "pclk_i2c4", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 14, GFLAGS),
840*4882a593Smuzhiyun GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 15, GFLAGS),
841*4882a593Smuzhiyun GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 0, GFLAGS),
842*4882a593Smuzhiyun GATE(PCLK_SPI0, "pclk_spi0", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 1, GFLAGS),
843*4882a593Smuzhiyun GATE(PCLK_SPI1, "pclk_spi1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 2, GFLAGS),
844*4882a593Smuzhiyun GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 3, GFLAGS),
845*4882a593Smuzhiyun GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 4, GFLAGS),
846*4882a593Smuzhiyun GATE(PCLK_TIMER, "pclk_timer", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 5, GFLAGS),
847*4882a593Smuzhiyun GATE(PCLK_OTP_NS, "pclk_otp_ns", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(15), 6, GFLAGS),
848*4882a593Smuzhiyun GATE(PCLK_WDT_NS, "pclk_wdt_ns", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(15), 7, GFLAGS),
849*4882a593Smuzhiyun GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 8, GFLAGS),
850*4882a593Smuzhiyun GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 9, GFLAGS),
851*4882a593Smuzhiyun GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 10, GFLAGS),
852*4882a593Smuzhiyun GATE(0, "pclk_grf", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(15), 11, GFLAGS),
853*4882a593Smuzhiyun GATE(0, "pclk_sgrf", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(15), 12, GFLAGS),
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* PD_VPU */
856*4882a593Smuzhiyun GATE(0, "hclk_vpu_niu", "hclk_vpu_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(4), 7, GFLAGS),
857*4882a593Smuzhiyun GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0, PX30_CLKGATE_CON(4), 6, GFLAGS),
858*4882a593Smuzhiyun GATE(0, "aclk_vpu_niu", "aclk_vpu_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(4), 5, GFLAGS),
859*4882a593Smuzhiyun GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0, PX30_CLKGATE_CON(4), 4, GFLAGS),
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /* PD_CRYPTO */
862*4882a593Smuzhiyun GATE(0, "hclk_crypto_niu", "hclk_crypto_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(9), 3, GFLAGS),
863*4882a593Smuzhiyun GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_crypto_pre", 0, PX30_CLKGATE_CON(9), 5, GFLAGS),
864*4882a593Smuzhiyun GATE(0, "aclk_crypto_niu", "aclk_crypto_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(9), 2, GFLAGS),
865*4882a593Smuzhiyun GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_crypto_pre", 0, PX30_CLKGATE_CON(9), 4, GFLAGS),
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* PD_SDCARD */
868*4882a593Smuzhiyun GATE(0, "hclk_sdmmc_niu", "hclk_sdmmc_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(7), 0, GFLAGS),
869*4882a593Smuzhiyun GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sdmmc_pre", 0, PX30_CLKGATE_CON(7), 1, GFLAGS),
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun /* PD_PERI */
872*4882a593Smuzhiyun GATE(0, "aclk_peri_niu", "aclk_peri_pre", CLK_IS_CRITICAL, PX30_CLKGATE_CON(5), 9, GFLAGS),
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* PD_MMC_NAND */
875*4882a593Smuzhiyun GATE(HCLK_NANDC, "hclk_nandc", "hclk_mmc_nand", 0, PX30_CLKGATE_CON(5), 15, GFLAGS),
876*4882a593Smuzhiyun GATE(0, "hclk_mmc_nand_niu", "hclk_mmc_nand", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(6), 8, GFLAGS),
877*4882a593Smuzhiyun GATE(HCLK_SDIO, "hclk_sdio", "hclk_mmc_nand", 0, PX30_CLKGATE_CON(6), 9, GFLAGS),
878*4882a593Smuzhiyun GATE(HCLK_EMMC, "hclk_emmc", "hclk_mmc_nand", 0, PX30_CLKGATE_CON(6), 10, GFLAGS),
879*4882a593Smuzhiyun GATE(HCLK_SFC, "hclk_sfc", "hclk_mmc_nand", 0, PX30_CLKGATE_CON(6), 11, GFLAGS),
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /* PD_USB */
882*4882a593Smuzhiyun GATE(0, "hclk_usb_niu", "hclk_usb", CLK_IS_CRITICAL, PX30_CLKGATE_CON(7), 4, GFLAGS),
883*4882a593Smuzhiyun GATE(HCLK_OTG, "hclk_otg", "hclk_usb", 0, PX30_CLKGATE_CON(7), 5, GFLAGS),
884*4882a593Smuzhiyun GATE(HCLK_HOST, "hclk_host", "hclk_usb", 0, PX30_CLKGATE_CON(7), 6, GFLAGS),
885*4882a593Smuzhiyun GATE(HCLK_HOST_ARB, "hclk_host_arb", "hclk_usb", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(7), 8, GFLAGS),
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun /* PD_GMAC */
888*4882a593Smuzhiyun GATE(0, "aclk_gmac_niu", "aclk_gmac_pre", CLK_IGNORE_UNUSED,
889*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 0, GFLAGS),
890*4882a593Smuzhiyun GATE(ACLK_GMAC, "aclk_gmac", "aclk_gmac_pre", 0,
891*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 2, GFLAGS),
892*4882a593Smuzhiyun GATE(0, "pclk_gmac_niu", "pclk_gmac_pre", CLK_IGNORE_UNUSED,
893*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 1, GFLAGS),
894*4882a593Smuzhiyun GATE(PCLK_GMAC, "pclk_gmac", "pclk_gmac_pre", 0,
895*4882a593Smuzhiyun PX30_CLKGATE_CON(8), 3, GFLAGS),
896*4882a593Smuzhiyun };
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun static struct rockchip_clk_branch px30_gpu_src_clk[] __initdata = {
899*4882a593Smuzhiyun COMPOSITE(0, "clk_gpu_src", mux_gpll_dmycpll_usb480m_dmynpll_p, 0,
900*4882a593Smuzhiyun PX30_CLKSEL_CON(1), 6, 2, MFLAGS, 0, 4, DFLAGS,
901*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 8, GFLAGS),
902*4882a593Smuzhiyun };
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun static struct rockchip_clk_branch rk3326_gpu_src_clk[] __initdata = {
905*4882a593Smuzhiyun COMPOSITE(0, "clk_gpu_src", mux_gpll_dmycpll_usb480m_npll_p, 0,
906*4882a593Smuzhiyun PX30_CLKSEL_CON(1), 6, 2, MFLAGS, 0, 4, DFLAGS,
907*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 8, GFLAGS),
908*4882a593Smuzhiyun };
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun static struct rockchip_clk_branch px30_clk_pmu_branches[] __initdata = {
911*4882a593Smuzhiyun /*
912*4882a593Smuzhiyun * Clock-Architecture Diagram 2
913*4882a593Smuzhiyun */
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_rtc32k_frac", "xin24m", CLK_IGNORE_UNUSED,
916*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(1), 0,
917*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(0), 13, GFLAGS,
918*4882a593Smuzhiyun &px30_rtc32k_pmu_fracmux),
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun COMPOSITE_NOMUX(XIN24M_DIV, "xin24m_div", "xin24m", CLK_IGNORE_UNUSED,
921*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(0), 8, 5, DFLAGS,
922*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(0), 12, GFLAGS),
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun COMPOSITE_NOMUX(0, "clk_wifi_pmu_src", "gpll", 0,
925*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(2), 8, 6, DFLAGS,
926*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(0), 14, GFLAGS),
927*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_WIFI_PMU, "clk_wifi_pmu", mux_wifi_pmu_p, CLK_SET_RATE_PARENT,
928*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(2), 15, 1, MFLAGS,
929*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(0), 15, GFLAGS),
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun COMPOSITE(0, "clk_uart0_pmu_src", mux_uart_src_p, 0,
932*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(3), 14, 2, MFLAGS, 0, 5, DFLAGS,
933*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(1), 0, GFLAGS),
934*4882a593Smuzhiyun COMPOSITE_NOMUX_HALFDIV(0, "clk_uart0_np5", "clk_uart0_pmu_src", 0,
935*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(4), 0, 5, DFLAGS,
936*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(1), 1, GFLAGS),
937*4882a593Smuzhiyun COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_pmu_src", CLK_SET_RATE_PARENT,
938*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(5), 0,
939*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(1), 2, GFLAGS,
940*4882a593Smuzhiyun &px30_uart0_pmu_fracmux),
941*4882a593Smuzhiyun GATE(SCLK_UART0_PMU, "clk_uart0_pmu", "clk_uart0_pmu_mux", CLK_SET_RATE_PARENT,
942*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(1), 3, GFLAGS),
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", 0,
945*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(1), 4, GFLAGS),
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun COMPOSITE_NOMUX(PCLK_PMU_PRE, "pclk_pmu_pre", "gpll", CLK_IS_CRITICAL,
948*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(0), 0, 5, DFLAGS,
949*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(0), 0, GFLAGS),
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_REF24M_PMU, "clk_ref24m_pmu", "gpll", 0,
952*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(2), 0, 6, DFLAGS,
953*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(1), 8, GFLAGS),
954*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_USBPHY_REF, "clk_usbphy_ref", mux_usbphy_ref_p, CLK_SET_RATE_PARENT,
955*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(2), 6, 1, MFLAGS,
956*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(1), 9, GFLAGS),
957*4882a593Smuzhiyun COMPOSITE_NODIV(SCLK_MIPIDSIPHY_REF, "clk_mipidsiphy_ref", mux_mipidsiphy_ref_p, CLK_SET_RATE_PARENT,
958*4882a593Smuzhiyun PX30_PMU_CLKSEL_CON(2), 7, 1, MFLAGS,
959*4882a593Smuzhiyun PX30_PMU_CLKGATE_CON(1), 10, GFLAGS),
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /*
962*4882a593Smuzhiyun * Clock-Architecture Diagram 9
963*4882a593Smuzhiyun */
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* PD_PMU */
966*4882a593Smuzhiyun GATE(0, "pclk_pmu_niu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 1, GFLAGS),
967*4882a593Smuzhiyun GATE(0, "pclk_pmu_sgrf", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 2, GFLAGS),
968*4882a593Smuzhiyun GATE(0, "pclk_pmu_grf", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 3, GFLAGS),
969*4882a593Smuzhiyun GATE(0, "pclk_pmu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 4, GFLAGS),
970*4882a593Smuzhiyun GATE(0, "pclk_pmu_mem", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 5, GFLAGS),
971*4882a593Smuzhiyun GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pclk_pmu_pre", 0, PX30_PMU_CLKGATE_CON(0), 6, GFLAGS),
972*4882a593Smuzhiyun GATE(PCLK_UART0_PMU, "pclk_uart0_pmu", "pclk_pmu_pre", 0, PX30_PMU_CLKGATE_CON(0), 7, GFLAGS),
973*4882a593Smuzhiyun GATE(0, "pclk_cru_pmu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 8, GFLAGS),
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun static struct rockchip_clk_branch px30_clk_ddrphy_otp[] __initdata = {
977*4882a593Smuzhiyun COMPOSITE_NOGATE(0, "clk_ddrphy4x", mux_ddrphy_p, CLK_IGNORE_UNUSED,
978*4882a593Smuzhiyun PX30_CLKSEL_CON(2), 7, 1, MFLAGS, 0, 3, DFLAGS),
979*4882a593Smuzhiyun FACTOR_GATE(0, "clk_ddrphy1x", "clk_ddrphy4x", CLK_IGNORE_UNUSED, 1, 4,
980*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 14, GFLAGS),
981*4882a593Smuzhiyun FACTOR_GATE(0, "clk_stdby_2wrap", "clk_ddrphy4x",
982*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 1, 4,
983*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 0, GFLAGS),
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_OTP, "clk_otp", "xin24m", 0,
986*4882a593Smuzhiyun PX30_CLKSEL_CON(56), 0, 3, DFLAGS,
987*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 11, GFLAGS),
988*4882a593Smuzhiyun COMPOSITE_NOMUX(SCLK_OTP_USR, "clk_otp_usr", "clk_otp", 0,
989*4882a593Smuzhiyun PX30_CLKSEL_CON(56), 4, 2, DFLAGS,
990*4882a593Smuzhiyun PX30_CLKGATE_CON(13), 6, GFLAGS),
991*4882a593Smuzhiyun };
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun static struct rockchip_clk_branch px30s_clk_ddrphy_otp[] __initdata = {
994*4882a593Smuzhiyun COMPOSITE(0, "clk_ddrphy1x", mux_ddrphy_p, CLK_IGNORE_UNUSED,
995*4882a593Smuzhiyun PX30_CLKSEL_CON(2), 7, 1, MFLAGS, 0, 3, DFLAGS,
996*4882a593Smuzhiyun PX30_CLKGATE_CON(0), 14, GFLAGS),
997*4882a593Smuzhiyun FACTOR_GATE(0, "clk_stdby_2wrap", "clk_ddrphy1x",
998*4882a593Smuzhiyun CLK_IGNORE_UNUSED, 1, 4,
999*4882a593Smuzhiyun PX30_CLKGATE_CON(1), 0, GFLAGS),
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun COMPOSITE(SCLK_OTP_USR, "clk_otp_usr", mux_xin24m_gpll_p, 0,
1002*4882a593Smuzhiyun PX30_CLKSEL_CON(56), 8, 1, MFLAGS, 0, 8, DFLAGS,
1003*4882a593Smuzhiyun PX30_CLKGATE_CON(12), 11, GFLAGS),
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun static __initdata struct rockchip_clk_provider *cru_ctx, *pmucru_ctx;
px30_register_armclk(void)1007*4882a593Smuzhiyun static void __init px30_register_armclk(void)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun rockchip_clk_register_armclk(cru_ctx, ARMCLK, "armclk", 2,
1010*4882a593Smuzhiyun cru_ctx->clk_data.clks[PLL_APLL],
1011*4882a593Smuzhiyun pmucru_ctx->clk_data.clks[PLL_GPLL],
1012*4882a593Smuzhiyun &px30_cpuclk_data,
1013*4882a593Smuzhiyun px30_cpuclk_rates,
1014*4882a593Smuzhiyun ARRAY_SIZE(px30_cpuclk_rates));
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
px30_clk_init(struct device_node * np)1017*4882a593Smuzhiyun static void __init px30_clk_init(struct device_node *np)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun struct rockchip_clk_provider *ctx;
1020*4882a593Smuzhiyun void __iomem *reg_base;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
1023*4882a593Smuzhiyun if (!reg_base) {
1024*4882a593Smuzhiyun pr_err("%s: could not map cru region\n", __func__);
1025*4882a593Smuzhiyun return;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
1029*4882a593Smuzhiyun if (IS_ERR(ctx)) {
1030*4882a593Smuzhiyun pr_err("%s: rockchip clk init failed\n", __func__);
1031*4882a593Smuzhiyun iounmap(reg_base);
1032*4882a593Smuzhiyun return;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun cru_ctx = ctx;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun rockchip_clk_register_plls(ctx, px30_pll_clks,
1037*4882a593Smuzhiyun ARRAY_SIZE(px30_pll_clks),
1038*4882a593Smuzhiyun PX30_GRF_SOC_STATUS0);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun if (pmucru_ctx)
1041*4882a593Smuzhiyun px30_register_armclk();
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun rockchip_clk_register_branches(ctx, px30_clk_branches,
1044*4882a593Smuzhiyun ARRAY_SIZE(px30_clk_branches));
1045*4882a593Smuzhiyun if (of_machine_is_compatible("rockchip,px30"))
1046*4882a593Smuzhiyun rockchip_clk_register_branches(ctx, px30_gpu_src_clk,
1047*4882a593Smuzhiyun ARRAY_SIZE(px30_gpu_src_clk));
1048*4882a593Smuzhiyun else
1049*4882a593Smuzhiyun rockchip_clk_register_branches(ctx, rk3326_gpu_src_clk,
1050*4882a593Smuzhiyun ARRAY_SIZE(rk3326_gpu_src_clk));
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun rockchip_soc_id_init();
1053*4882a593Smuzhiyun if (soc_is_px30s())
1054*4882a593Smuzhiyun rockchip_clk_register_branches(ctx, px30s_clk_ddrphy_otp,
1055*4882a593Smuzhiyun ARRAY_SIZE(px30s_clk_ddrphy_otp));
1056*4882a593Smuzhiyun else
1057*4882a593Smuzhiyun rockchip_clk_register_branches(ctx, px30_clk_ddrphy_otp,
1058*4882a593Smuzhiyun ARRAY_SIZE(px30_clk_ddrphy_otp));
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun rockchip_register_softrst(np, 12, reg_base + PX30_SOFTRST_CON(0),
1061*4882a593Smuzhiyun ROCKCHIP_SOFTRST_HIWORD_MASK);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun rockchip_register_restart_notifier(ctx, PX30_GLB_SRST_FST, NULL);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun rockchip_clk_of_add_provider(np, ctx);
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun CLK_OF_DECLARE(px30_cru, "rockchip,px30-cru", px30_clk_init);
1068*4882a593Smuzhiyun
px30_pmu_clk_init(struct device_node * np)1069*4882a593Smuzhiyun static void __init px30_pmu_clk_init(struct device_node *np)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun struct rockchip_clk_provider *ctx;
1072*4882a593Smuzhiyun void __iomem *reg_base;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
1075*4882a593Smuzhiyun if (!reg_base) {
1076*4882a593Smuzhiyun pr_err("%s: could not map cru pmu region\n", __func__);
1077*4882a593Smuzhiyun return;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
1081*4882a593Smuzhiyun if (IS_ERR(ctx)) {
1082*4882a593Smuzhiyun pr_err("%s: rockchip pmu clk init failed\n", __func__);
1083*4882a593Smuzhiyun return;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun pmucru_ctx = ctx;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun rockchip_clk_register_plls(ctx, px30_pmu_pll_clks,
1088*4882a593Smuzhiyun ARRAY_SIZE(px30_pmu_pll_clks), PX30_GRF_SOC_STATUS0);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun if (cru_ctx)
1091*4882a593Smuzhiyun px30_register_armclk();
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun rockchip_clk_register_branches(ctx, px30_clk_pmu_branches,
1094*4882a593Smuzhiyun ARRAY_SIZE(px30_clk_pmu_branches));
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun rockchip_clk_of_add_provider(np, ctx);
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun CLK_OF_DECLARE(px30_cru_pmu, "rockchip,px30-pmucru", px30_pmu_clk_init);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun #ifdef MODULE
1101*4882a593Smuzhiyun struct clk_px30_inits {
1102*4882a593Smuzhiyun void (*inits)(struct device_node *np);
1103*4882a593Smuzhiyun };
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun static const struct clk_px30_inits clk_px30_init = {
1106*4882a593Smuzhiyun .inits = px30_clk_init,
1107*4882a593Smuzhiyun };
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun static const struct clk_px30_inits clk_px30_pmu_init = {
1110*4882a593Smuzhiyun .inits = px30_pmu_clk_init,
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun static const struct of_device_id clk_px30_match_table[] = {
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun .compatible = "rockchip,px30-cru",
1116*4882a593Smuzhiyun .data = &clk_px30_init,
1117*4882a593Smuzhiyun }, {
1118*4882a593Smuzhiyun .compatible = "rockchip,px30-pmucru",
1119*4882a593Smuzhiyun .data = &clk_px30_pmu_init,
1120*4882a593Smuzhiyun },
1121*4882a593Smuzhiyun { }
1122*4882a593Smuzhiyun };
1123*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_px30_match_table);
1124*4882a593Smuzhiyun
clk_px30_probe(struct platform_device * pdev)1125*4882a593Smuzhiyun static int clk_px30_probe(struct platform_device *pdev)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1128*4882a593Smuzhiyun const struct of_device_id *match;
1129*4882a593Smuzhiyun const struct clk_px30_inits *init_data;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun match = of_match_device(clk_px30_match_table, &pdev->dev);
1132*4882a593Smuzhiyun if (!match || !match->data)
1133*4882a593Smuzhiyun return -EINVAL;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun init_data = match->data;
1136*4882a593Smuzhiyun if (init_data->inits)
1137*4882a593Smuzhiyun init_data->inits(np);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun return 0;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun static struct platform_driver clk_px30_driver = {
1143*4882a593Smuzhiyun .probe = clk_px30_probe,
1144*4882a593Smuzhiyun .driver = {
1145*4882a593Smuzhiyun .name = "clk-px30",
1146*4882a593Smuzhiyun .of_match_table = clk_px30_match_table,
1147*4882a593Smuzhiyun },
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun module_platform_driver(clk_px30_driver);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip PX30 Clock Driver");
1152*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1153*4882a593Smuzhiyun #endif /* MODULE */
1154