1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2020 Rockchip Electronics Co., Ltd. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun/dts-v1/; 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include "rk3568.dtsi" 10*4882a593Smuzhiyun#include "rk3568-evb.dtsi" 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun model = "Rockchip RK3568 EVB6 DDR3 V10 Board"; 14*4882a593Smuzhiyun compatible = "rockchip,rk3568-evb6-ddr3-v10", "rockchip,rk3568"; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun rk_headset: rk-headset { 17*4882a593Smuzhiyun compatible = "rockchip_headset"; 18*4882a593Smuzhiyun headset_gpio = <&gpio3 RK_PC2 GPIO_ACTIVE_LOW>; 19*4882a593Smuzhiyun pinctrl-names = "default"; 20*4882a593Smuzhiyun pinctrl-0 = <&hp_det>; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun vcc3v3_pcie: gpio-regulator { 24*4882a593Smuzhiyun compatible = "regulator-fixed"; 25*4882a593Smuzhiyun regulator-name = "vcc3v3_pcie"; 26*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 27*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 28*4882a593Smuzhiyun enable-active-high; 29*4882a593Smuzhiyun gpio = <&gpio0 RK_PD4 GPIO_ACTIVE_HIGH>; 30*4882a593Smuzhiyun startup-delay-us = <5000>; 31*4882a593Smuzhiyun vin-supply = <&dc_12v>; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun vcc_camera: vcc-camera-regulator { 35*4882a593Smuzhiyun compatible = "regulator-fixed"; 36*4882a593Smuzhiyun gpio = <&gpio0 RK_PC1 GPIO_ACTIVE_HIGH>; 37*4882a593Smuzhiyun pinctrl-names = "default"; 38*4882a593Smuzhiyun pinctrl-0 = <&camera_pwr>; 39*4882a593Smuzhiyun regulator-name = "vcc_camera"; 40*4882a593Smuzhiyun enable-active-high; 41*4882a593Smuzhiyun regulator-always-on; 42*4882a593Smuzhiyun regulator-boot-on; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun}; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun&bt_sound { 47*4882a593Smuzhiyun status = "disabled"; 48*4882a593Smuzhiyun simple-audio-card,cpu { 49*4882a593Smuzhiyun sound-dai = <&i2s2_2ch>; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun}; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun&combphy0_us { 54*4882a593Smuzhiyun status = "okay"; 55*4882a593Smuzhiyun}; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun&combphy1_usq { 58*4882a593Smuzhiyun rockchip,dis-u3otg1-port; 59*4882a593Smuzhiyun status = "okay"; 60*4882a593Smuzhiyun}; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun&combphy2_psq { 63*4882a593Smuzhiyun status = "okay"; 64*4882a593Smuzhiyun}; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun/* 67*4882a593Smuzhiyun * video_phy0 needs to be enabled 68*4882a593Smuzhiyun * when dsi0 is enabled 69*4882a593Smuzhiyun */ 70*4882a593Smuzhiyun&dsi0 { 71*4882a593Smuzhiyun status = "okay"; 72*4882a593Smuzhiyun}; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun&dsi0_in_vp0 { 75*4882a593Smuzhiyun status = "disabled"; 76*4882a593Smuzhiyun}; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun&dsi0_in_vp1 { 79*4882a593Smuzhiyun status = "okay"; 80*4882a593Smuzhiyun}; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun&dsi0_panel { 83*4882a593Smuzhiyun power-supply = <&vcc3v3_lcd0_n>; 84*4882a593Smuzhiyun}; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun/* 87*4882a593Smuzhiyun * video_phy1 needs to be enabled 88*4882a593Smuzhiyun * when dsi1 is enabled 89*4882a593Smuzhiyun */ 90*4882a593Smuzhiyun&dsi1 { 91*4882a593Smuzhiyun status = "disabled"; 92*4882a593Smuzhiyun}; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun&dsi1_in_vp0 { 95*4882a593Smuzhiyun status = "disabled"; 96*4882a593Smuzhiyun}; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun&dsi1_in_vp1 { 99*4882a593Smuzhiyun status = "disabled"; 100*4882a593Smuzhiyun}; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun&dsi1_panel { 103*4882a593Smuzhiyun power-supply = <&vcc3v3_lcd1_n>; 104*4882a593Smuzhiyun}; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun/* 107*4882a593Smuzhiyun * power-supply should switche to vcc3v3_lcd1_n 108*4882a593Smuzhiyun * when mipi panel is connected to dsi1. 109*4882a593Smuzhiyun */ 110*4882a593Smuzhiyun>1x { 111*4882a593Smuzhiyun power-supply = <&vcc3v3_lcd0_n>; 112*4882a593Smuzhiyun}; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun&i2c2 { 115*4882a593Smuzhiyun status = "okay"; 116*4882a593Smuzhiyun pinctrl-names = "default"; 117*4882a593Smuzhiyun pinctrl-0 = <&i2c2m1_xfer>; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun mxc6655xa: mxc6655xa@15 { 120*4882a593Smuzhiyun status = "okay"; 121*4882a593Smuzhiyun compatible = "gs_mxc6655xa"; 122*4882a593Smuzhiyun pinctrl-names = "default"; 123*4882a593Smuzhiyun pinctrl-0 = <&mxc6655xa_irq_gpio>; 124*4882a593Smuzhiyun reg = <0x15>; 125*4882a593Smuzhiyun irq-gpio = <&gpio3 RK_PC1 IRQ_TYPE_LEVEL_LOW>; 126*4882a593Smuzhiyun irq_enable = <0>; 127*4882a593Smuzhiyun poll_delay_ms = <30>; 128*4882a593Smuzhiyun type = <SENSOR_TYPE_ACCEL>; 129*4882a593Smuzhiyun power-off-in-suspend = <1>; 130*4882a593Smuzhiyun layout = <4>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun}; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun&i2c4 { 135*4882a593Smuzhiyun status = "okay"; 136*4882a593Smuzhiyun os04a10: os04a10@36 { 137*4882a593Smuzhiyun compatible = "ovti,os04a10"; 138*4882a593Smuzhiyun reg = <0x36>; 139*4882a593Smuzhiyun clocks = <&cru CLK_CAM0_OUT>; 140*4882a593Smuzhiyun clock-names = "xvclk"; 141*4882a593Smuzhiyun power-domains = <&power RK3568_PD_VI>; 142*4882a593Smuzhiyun pinctrl-names = "default"; 143*4882a593Smuzhiyun pinctrl-0 = <&cam_clkout0>; 144*4882a593Smuzhiyun reset-gpios = <&gpio2 RK_PD5 GPIO_ACTIVE_LOW>; 145*4882a593Smuzhiyun pwdn-gpios = <&gpio4 RK_PA6 GPIO_ACTIVE_HIGH>; 146*4882a593Smuzhiyun /* power-gpios = <&gpio0 RK_PC1 GPIO_ACTIVE_HIGH>; */ 147*4882a593Smuzhiyun rockchip,camera-module-index = <0>; 148*4882a593Smuzhiyun rockchip,camera-module-facing = "back"; 149*4882a593Smuzhiyun rockchip,camera-module-name = "CMK-OT1607-FV1"; 150*4882a593Smuzhiyun /* rockchip,camera-module-lens-name = "M12-4IR-4MP-F16"; */ 151*4882a593Smuzhiyun rockchip,camera-module-lens-name = "M12-40IRC-4MP-F16"; 152*4882a593Smuzhiyun port { 153*4882a593Smuzhiyun ucam_out0: endpoint { 154*4882a593Smuzhiyun remote-endpoint = <&mipi_in_ucam0>; 155*4882a593Smuzhiyun data-lanes = <1 2 3 4>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun gc8034: gc8034@37 { 160*4882a593Smuzhiyun compatible = "galaxycore,gc8034"; 161*4882a593Smuzhiyun reg = <0x37>; 162*4882a593Smuzhiyun clocks = <&cru CLK_CAM0_OUT>; 163*4882a593Smuzhiyun clock-names = "xvclk"; 164*4882a593Smuzhiyun power-domains = <&power RK3568_PD_VI>; 165*4882a593Smuzhiyun pinctrl-names = "default"; 166*4882a593Smuzhiyun pinctrl-0 = <&cam_clkout0>; 167*4882a593Smuzhiyun reset-gpios = <&gpio2 RK_PD5 GPIO_ACTIVE_LOW>; 168*4882a593Smuzhiyun pwdn-gpios = <&gpio4 RK_PA6 GPIO_ACTIVE_LOW>; 169*4882a593Smuzhiyun rockchip,grf = <&grf>; 170*4882a593Smuzhiyun rockchip,camera-module-index = <0>; 171*4882a593Smuzhiyun rockchip,camera-module-facing = "back"; 172*4882a593Smuzhiyun rockchip,camera-module-name = "RK-CMK-8M-2-v1"; 173*4882a593Smuzhiyun rockchip,camera-module-lens-name = "CK8401"; 174*4882a593Smuzhiyun port { 175*4882a593Smuzhiyun gc8034_out: endpoint { 176*4882a593Smuzhiyun remote-endpoint = <&mipi_in_ucam1>; 177*4882a593Smuzhiyun data-lanes = <1 2 3 4>; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun ov5695: ov5695@36 { 182*4882a593Smuzhiyun status = "okay"; 183*4882a593Smuzhiyun compatible = "ovti,ov5695"; 184*4882a593Smuzhiyun reg = <0x36>; 185*4882a593Smuzhiyun clocks = <&cru CLK_CAM0_OUT>; 186*4882a593Smuzhiyun clock-names = "xvclk"; 187*4882a593Smuzhiyun power-domains = <&power RK3568_PD_VI>; 188*4882a593Smuzhiyun pinctrl-names = "default"; 189*4882a593Smuzhiyun pinctrl-0 = <&cam_clkout0>; 190*4882a593Smuzhiyun reset-gpios = <&gpio2 RK_PD5 GPIO_ACTIVE_LOW>; 191*4882a593Smuzhiyun pwdn-gpios = <&gpio4 RK_PA6 GPIO_ACTIVE_HIGH>; 192*4882a593Smuzhiyun rockchip,camera-module-index = <0>; 193*4882a593Smuzhiyun rockchip,camera-module-facing = "back"; 194*4882a593Smuzhiyun rockchip,camera-module-name = "TongJu"; 195*4882a593Smuzhiyun rockchip,camera-module-lens-name = "CHT842-MD"; 196*4882a593Smuzhiyun port { 197*4882a593Smuzhiyun ov5695_out: endpoint { 198*4882a593Smuzhiyun remote-endpoint = <&mipi_in_ucam2>; 199*4882a593Smuzhiyun data-lanes = <1 2>; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun}; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun&i2c5 { 206*4882a593Smuzhiyun status = "disabled"; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun /delete-node/ mxc6655xa@15; 209*4882a593Smuzhiyun}; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun&i2s2_2ch { 212*4882a593Smuzhiyun pinctrl-0 = <&i2s2m0_sclktx &i2s2m0_lrcktx &i2s2m0_sdi &i2s2m0_sdo>; 213*4882a593Smuzhiyun rockchip,bclk-fs = <32>; 214*4882a593Smuzhiyun status = "disabled"; 215*4882a593Smuzhiyun}; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun&csi2_dphy_hw { 218*4882a593Smuzhiyun status = "okay"; 219*4882a593Smuzhiyun}; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun&csi2_dphy0 { 222*4882a593Smuzhiyun status = "okay"; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun ports { 225*4882a593Smuzhiyun #address-cells = <1>; 226*4882a593Smuzhiyun #size-cells = <0>; 227*4882a593Smuzhiyun port@0 { 228*4882a593Smuzhiyun reg = <0>; 229*4882a593Smuzhiyun #address-cells = <1>; 230*4882a593Smuzhiyun #size-cells = <0>; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun mipi_in_ucam0: endpoint@1 { 233*4882a593Smuzhiyun reg = <1>; 234*4882a593Smuzhiyun remote-endpoint = <&ucam_out0>; 235*4882a593Smuzhiyun data-lanes = <1 2 3 4>; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun mipi_in_ucam1: endpoint@2 { 238*4882a593Smuzhiyun reg = <2>; 239*4882a593Smuzhiyun remote-endpoint = <&gc8034_out>; 240*4882a593Smuzhiyun data-lanes = <1 2 3 4>; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun mipi_in_ucam2: endpoint@3 { 243*4882a593Smuzhiyun reg = <3>; 244*4882a593Smuzhiyun remote-endpoint = <&ov5695_out>; 245*4882a593Smuzhiyun data-lanes = <1 2>; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun port@1 { 249*4882a593Smuzhiyun reg = <1>; 250*4882a593Smuzhiyun #address-cells = <1>; 251*4882a593Smuzhiyun #size-cells = <0>; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun csidphy_out: endpoint@0 { 254*4882a593Smuzhiyun reg = <0>; 255*4882a593Smuzhiyun remote-endpoint = <&isp0_in>; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun}; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun&rkisp { 262*4882a593Smuzhiyun status = "okay"; 263*4882a593Smuzhiyun}; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun&rkisp_mmu { 266*4882a593Smuzhiyun status = "okay"; 267*4882a593Smuzhiyun}; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun&rkisp_vir0 { 270*4882a593Smuzhiyun status = "okay"; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun port { 273*4882a593Smuzhiyun #address-cells = <1>; 274*4882a593Smuzhiyun #size-cells = <0>; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun isp0_in: endpoint@0 { 277*4882a593Smuzhiyun reg = <0>; 278*4882a593Smuzhiyun remote-endpoint = <&csidphy_out>; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun}; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun&video_phy0 { 284*4882a593Smuzhiyun status = "okay"; 285*4882a593Smuzhiyun}; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun&video_phy1 { 288*4882a593Smuzhiyun status = "disabled"; 289*4882a593Smuzhiyun}; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun&pcie30phy { 292*4882a593Smuzhiyun status = "okay"; 293*4882a593Smuzhiyun}; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun&pcie2x1 { 296*4882a593Smuzhiyun reset-gpios = <&gpio1 RK_PB2 GPIO_ACTIVE_HIGH>; 297*4882a593Smuzhiyun vpcie3v3-supply = <&vcc3v3_pcie>; 298*4882a593Smuzhiyun status = "okay"; 299*4882a593Smuzhiyun}; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun&pcie3x1 { 302*4882a593Smuzhiyun rockchip,bifurcation; 303*4882a593Smuzhiyun reset-gpios = <&gpio3 RK_PA1 GPIO_ACTIVE_HIGH>; 304*4882a593Smuzhiyun vpcie3v3-supply = <&vcc3v3_pcie>; 305*4882a593Smuzhiyun status = "okay"; 306*4882a593Smuzhiyun}; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun&pcie3x2 { 309*4882a593Smuzhiyun rockchip,bifurcation; 310*4882a593Smuzhiyun reset-gpios = <&gpio2 RK_PD6 GPIO_ACTIVE_HIGH>; 311*4882a593Smuzhiyun vpcie3v3-supply = <&vcc3v3_pcie>; 312*4882a593Smuzhiyun status = "okay"; 313*4882a593Smuzhiyun}; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun&pinctrl { 316*4882a593Smuzhiyun cam { 317*4882a593Smuzhiyun camera_pwr: camera-pwr { 318*4882a593Smuzhiyun rockchip,pins = 319*4882a593Smuzhiyun /* camera power en */ 320*4882a593Smuzhiyun <0 RK_PC1 RK_FUNC_GPIO &pcfg_pull_none>; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun headphone { 325*4882a593Smuzhiyun hp_det: hp-det { 326*4882a593Smuzhiyun rockchip,pins = <3 RK_PC2 RK_FUNC_GPIO &pcfg_pull_down>; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun sdio-pwrseq { 331*4882a593Smuzhiyun wifi_enable_h: wifi-enable-h { 332*4882a593Smuzhiyun rockchip,pins = <2 RK_PB1 RK_FUNC_GPIO &pcfg_pull_none>; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun wifi_32k: wifi-32k { 336*4882a593Smuzhiyun rockchip,pins = <2 RK_PC6 1 &pcfg_pull_none>; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun }; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun wireless-wlan { 341*4882a593Smuzhiyun wifi_host_wake_irq: wifi-host-wake-irq { 342*4882a593Smuzhiyun rockchip,pins = <2 RK_PB2 RK_FUNC_GPIO &pcfg_pull_down>; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun wireless-bluetooth { 347*4882a593Smuzhiyun uart1_gpios: uart1-gpios { 348*4882a593Smuzhiyun rockchip,pins = <2 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun }; 351*4882a593Smuzhiyun}; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun&route_dsi0 { 354*4882a593Smuzhiyun status = "okay"; 355*4882a593Smuzhiyun connect = <&vp1_out_dsi0>; 356*4882a593Smuzhiyun}; 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun&sdmmc1 { 359*4882a593Smuzhiyun max-frequency = <150000000>; 360*4882a593Smuzhiyun no-sd; 361*4882a593Smuzhiyun no-mmc; 362*4882a593Smuzhiyun bus-width = <4>; 363*4882a593Smuzhiyun disable-wp; 364*4882a593Smuzhiyun cap-sd-highspeed; 365*4882a593Smuzhiyun cap-sdio-irq; 366*4882a593Smuzhiyun keep-power-in-suspend; 367*4882a593Smuzhiyun mmc-pwrseq = <&sdio_pwrseq>; 368*4882a593Smuzhiyun non-removable; 369*4882a593Smuzhiyun pinctrl-names = "default"; 370*4882a593Smuzhiyun pinctrl-0 = <&sdmmc1_bus4 &sdmmc1_cmd &sdmmc1_clk>; 371*4882a593Smuzhiyun sd-uhs-sdr104; 372*4882a593Smuzhiyun status = "okay"; 373*4882a593Smuzhiyun}; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun&sdmmc2 { 376*4882a593Smuzhiyun status = "disabled"; 377*4882a593Smuzhiyun}; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun&sdio_pwrseq { 380*4882a593Smuzhiyun clocks = <&pmucru CLK_RTC_32K>; 381*4882a593Smuzhiyun pinctrl-0 = <&wifi_enable_h &wifi_32k>; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun /* 384*4882a593Smuzhiyun * On the module itself this is one of these (depending 385*4882a593Smuzhiyun * on the actual card populated): 386*4882a593Smuzhiyun * - SDIO_RESET_L_WL_REG_ON 387*4882a593Smuzhiyun * - PDN (power down when low) 388*4882a593Smuzhiyun */ 389*4882a593Smuzhiyun reset-gpios = <&gpio2 RK_PB1 GPIO_ACTIVE_LOW>; 390*4882a593Smuzhiyun}; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun&spdif_8ch { 393*4882a593Smuzhiyun status = "disabled"; 394*4882a593Smuzhiyun}; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun&uart1 { 397*4882a593Smuzhiyun status = "okay"; 398*4882a593Smuzhiyun pinctrl-names = "default"; 399*4882a593Smuzhiyun pinctrl-0 = <&uart1m0_xfer &uart1m0_ctsn>; 400*4882a593Smuzhiyun}; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun&usbhost_dwc3 { 403*4882a593Smuzhiyun phys = <&u2phy0_host>; 404*4882a593Smuzhiyun phy-names = "usb2-phy"; 405*4882a593Smuzhiyun maximum-speed = "high-speed"; 406*4882a593Smuzhiyun status = "okay"; 407*4882a593Smuzhiyun}; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun&vcc3v3_lcd0_n { 410*4882a593Smuzhiyun gpio = <&gpio0 RK_PC7 GPIO_ACTIVE_HIGH>; 411*4882a593Smuzhiyun enable-active-high; 412*4882a593Smuzhiyun}; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun&vcc3v3_lcd1_n { 415*4882a593Smuzhiyun gpio = <&gpio0 RK_PC5 GPIO_ACTIVE_HIGH>; 416*4882a593Smuzhiyun enable-active-high; 417*4882a593Smuzhiyun}; 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun&wireless_wlan { 420*4882a593Smuzhiyun pinctrl-names = "default"; 421*4882a593Smuzhiyun pinctrl-0 = <&wifi_host_wake_irq>; 422*4882a593Smuzhiyun WIFI,host_wake_irq = <&gpio2 RK_PB2 GPIO_ACTIVE_HIGH>; 423*4882a593Smuzhiyun WIFI,poweren_gpio = <&gpio2 RK_PB1 GPIO_ACTIVE_HIGH>; 424*4882a593Smuzhiyun}; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun&wireless_bluetooth { 427*4882a593Smuzhiyun compatible = "bluetooth-platdata"; 428*4882a593Smuzhiyun clocks = <&pmucru CLK_RTC_32K>; 429*4882a593Smuzhiyun clock-names = "ext_clock"; 430*4882a593Smuzhiyun //wifi-bt-power-toggle; 431*4882a593Smuzhiyun uart_rts_gpios = <&gpio2 RK_PB5 GPIO_ACTIVE_LOW>; 432*4882a593Smuzhiyun pinctrl-names = "default", "rts_gpio"; 433*4882a593Smuzhiyun pinctrl-0 = <&uart1m0_rtsn>; 434*4882a593Smuzhiyun pinctrl-1 = <&uart1_gpios>; 435*4882a593Smuzhiyun BT,reset_gpio = <&gpio2 RK_PB7 GPIO_ACTIVE_HIGH>; 436*4882a593Smuzhiyun BT,wake_gpio = <&gpio2 RK_PC1 GPIO_ACTIVE_HIGH>; 437*4882a593Smuzhiyun BT,wake_host_irq = <&gpio2 RK_PC0 GPIO_ACTIVE_HIGH>; 438*4882a593Smuzhiyun status = "okay"; 439*4882a593Smuzhiyun}; 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun&gmac1 { 442*4882a593Smuzhiyun phy-mode = "rgmii"; 443*4882a593Smuzhiyun clock_in_out = "output"; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun snps,reset-gpio = <&gpio2 RK_PD1 GPIO_ACTIVE_LOW>; 446*4882a593Smuzhiyun snps,reset-active-low; 447*4882a593Smuzhiyun /* Reset time is 20ms, 100ms for rtl8211f */ 448*4882a593Smuzhiyun snps,reset-delays-us = <0 20000 100000>; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_GMAC1_RX_TX>, <&cru SCLK_GMAC1>; 451*4882a593Smuzhiyun assigned-clock-parents = <&cru SCLK_GMAC1_RGMII_SPEED>, <&cru CLK_MAC1_2TOP>; 452*4882a593Smuzhiyun assigned-clock-rates = <0>, <125000000>; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun pinctrl-names = "default"; 455*4882a593Smuzhiyun pinctrl-0 = <&gmac1m0_miim 456*4882a593Smuzhiyun &gmac1m0_tx_bus2_level3 457*4882a593Smuzhiyun &gmac1m0_rx_bus2 458*4882a593Smuzhiyun &gmac1m0_rgmii_clk_level2 459*4882a593Smuzhiyun &gmac1m0_rgmii_bus_level3>; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun tx_delay = <0x46>; 462*4882a593Smuzhiyun rx_delay = <0x2f>; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun phy-handle = <&rgmii_phy1>; 465*4882a593Smuzhiyun status = "okay"; 466*4882a593Smuzhiyun}; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun&mdio1 { 469*4882a593Smuzhiyun rgmii_phy1: phy@0 { 470*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c22"; 471*4882a593Smuzhiyun reg = <0x0>; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun}; 474