xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/rockchip/rk3568-evb1-ddr4-v10.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2020 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun/dts-v1/;
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
10*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h>
11*4882a593Smuzhiyun#include "rk3568.dtsi"
12*4882a593Smuzhiyun#include "rk3568-evb.dtsi"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun/ {
15*4882a593Smuzhiyun	model = "Rockchip RK3568 EVB1 DDR4 V10 Board";
16*4882a593Smuzhiyun	compatible = "rockchip,rk3568-evb1-ddr4-v10", "rockchip,rk3568";
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	vcc2v5_sys: vcc2v5-ddr {
19*4882a593Smuzhiyun		compatible = "regulator-fixed";
20*4882a593Smuzhiyun		regulator-name = "vcc2v5-sys";
21*4882a593Smuzhiyun		regulator-always-on;
22*4882a593Smuzhiyun		regulator-boot-on;
23*4882a593Smuzhiyun		regulator-min-microvolt = <2500000>;
24*4882a593Smuzhiyun		regulator-max-microvolt = <2500000>;
25*4882a593Smuzhiyun		vin-supply = <&vcc3v3_sys>;
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	vcc3v3_vga: vcc3v3-vga {
29*4882a593Smuzhiyun		compatible = "regulator-fixed";
30*4882a593Smuzhiyun		regulator-name = "vcc3v3_vga";
31*4882a593Smuzhiyun		regulator-always-on;
32*4882a593Smuzhiyun		regulator-boot-on;
33*4882a593Smuzhiyun		gpio = <&gpio0 RK_PD5 GPIO_ACTIVE_HIGH>;
34*4882a593Smuzhiyun		enable-active-high;
35*4882a593Smuzhiyun		vin-supply = <&vcc3v3_sys>;
36*4882a593Smuzhiyun	};
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun	pcie30_avdd0v9: pcie30-avdd0v9 {
39*4882a593Smuzhiyun		compatible = "regulator-fixed";
40*4882a593Smuzhiyun		regulator-name = "pcie30_avdd0v9";
41*4882a593Smuzhiyun		regulator-always-on;
42*4882a593Smuzhiyun		regulator-boot-on;
43*4882a593Smuzhiyun		regulator-min-microvolt = <900000>;
44*4882a593Smuzhiyun		regulator-max-microvolt = <900000>;
45*4882a593Smuzhiyun		vin-supply = <&vcc3v3_sys>;
46*4882a593Smuzhiyun	};
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun	pcie30_avdd1v8: pcie30-avdd1v8 {
49*4882a593Smuzhiyun		compatible = "regulator-fixed";
50*4882a593Smuzhiyun		regulator-name = "pcie30_avdd1v8";
51*4882a593Smuzhiyun		regulator-always-on;
52*4882a593Smuzhiyun		regulator-boot-on;
53*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
54*4882a593Smuzhiyun		regulator-max-microvolt = <1800000>;
55*4882a593Smuzhiyun		vin-supply = <&vcc3v3_sys>;
56*4882a593Smuzhiyun	};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun	vcc3v3_pcie: gpio-regulator {
59*4882a593Smuzhiyun		compatible = "regulator-fixed";
60*4882a593Smuzhiyun		regulator-name = "vcc3v3_pcie";
61*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
62*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
63*4882a593Smuzhiyun		enable-active-high;
64*4882a593Smuzhiyun		gpio = <&gpio0 RK_PD4 GPIO_ACTIVE_HIGH>;
65*4882a593Smuzhiyun		startup-delay-us = <5000>;
66*4882a593Smuzhiyun		vin-supply = <&dc_12v>;
67*4882a593Smuzhiyun	};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun	vcc3v3_bu: vcc3v3-bu {
70*4882a593Smuzhiyun		compatible = "regulator-fixed";
71*4882a593Smuzhiyun		regulator-name = "vcc3v3_bu";
72*4882a593Smuzhiyun		regulator-always-on;
73*4882a593Smuzhiyun		regulator-boot-on;
74*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
75*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
76*4882a593Smuzhiyun		vin-supply = <&vcc5v0_sys>;
77*4882a593Smuzhiyun	};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun	vcc_camera: vcc-camera-regulator {
80*4882a593Smuzhiyun		compatible = "regulator-fixed";
81*4882a593Smuzhiyun		gpio = <&gpio0 RK_PC1 GPIO_ACTIVE_HIGH>;
82*4882a593Smuzhiyun		pinctrl-names = "default";
83*4882a593Smuzhiyun		pinctrl-0 = <&camera_pwr>;
84*4882a593Smuzhiyun		regulator-name = "vcc_camera";
85*4882a593Smuzhiyun		enable-active-high;
86*4882a593Smuzhiyun		regulator-always-on;
87*4882a593Smuzhiyun		regulator-boot-on;
88*4882a593Smuzhiyun	};
89*4882a593Smuzhiyun};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun&combphy0_us {
92*4882a593Smuzhiyun	status = "okay";
93*4882a593Smuzhiyun};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun&combphy1_usq {
96*4882a593Smuzhiyun	status = "okay";
97*4882a593Smuzhiyun};
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun&combphy2_psq {
100*4882a593Smuzhiyun	status = "okay";
101*4882a593Smuzhiyun};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun&csi2_dphy_hw {
104*4882a593Smuzhiyun	status = "okay";
105*4882a593Smuzhiyun};
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun&csi2_dphy0 {
108*4882a593Smuzhiyun	status = "okay";
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun	ports {
111*4882a593Smuzhiyun		#address-cells = <1>;
112*4882a593Smuzhiyun		#size-cells = <0>;
113*4882a593Smuzhiyun		port@0 {
114*4882a593Smuzhiyun			reg = <0>;
115*4882a593Smuzhiyun			#address-cells = <1>;
116*4882a593Smuzhiyun			#size-cells = <0>;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun			mipi_in_ucam0: endpoint@1 {
119*4882a593Smuzhiyun				reg = <1>;
120*4882a593Smuzhiyun				remote-endpoint = <&ucam_out0>;
121*4882a593Smuzhiyun				data-lanes = <1 2 3 4>;
122*4882a593Smuzhiyun			};
123*4882a593Smuzhiyun			mipi_in_ucam1: endpoint@2 {
124*4882a593Smuzhiyun				reg = <2>;
125*4882a593Smuzhiyun				remote-endpoint = <&gc8034_out>;
126*4882a593Smuzhiyun				data-lanes = <1 2 3 4>;
127*4882a593Smuzhiyun			};
128*4882a593Smuzhiyun			mipi_in_ucam2: endpoint@3 {
129*4882a593Smuzhiyun				reg = <3>;
130*4882a593Smuzhiyun				remote-endpoint = <&ov5695_out>;
131*4882a593Smuzhiyun				data-lanes = <1 2>;
132*4882a593Smuzhiyun			};
133*4882a593Smuzhiyun		};
134*4882a593Smuzhiyun		port@1 {
135*4882a593Smuzhiyun			reg = <1>;
136*4882a593Smuzhiyun			#address-cells = <1>;
137*4882a593Smuzhiyun			#size-cells = <0>;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun			csidphy_out: endpoint@0 {
140*4882a593Smuzhiyun				reg = <0>;
141*4882a593Smuzhiyun				remote-endpoint = <&isp0_in>;
142*4882a593Smuzhiyun			};
143*4882a593Smuzhiyun		};
144*4882a593Smuzhiyun	};
145*4882a593Smuzhiyun};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun/*
148*4882a593Smuzhiyun * video_phy0 needs to be enabled
149*4882a593Smuzhiyun * when dsi0 is enabled
150*4882a593Smuzhiyun */
151*4882a593Smuzhiyun&dsi0 {
152*4882a593Smuzhiyun	status = "okay";
153*4882a593Smuzhiyun};
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun&dsi0_in_vp0 {
156*4882a593Smuzhiyun	status = "disabled";
157*4882a593Smuzhiyun};
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun&dsi0_in_vp1 {
160*4882a593Smuzhiyun	status = "okay";
161*4882a593Smuzhiyun};
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun&dsi0_panel {
164*4882a593Smuzhiyun	power-supply = <&vcc3v3_lcd0_n>;
165*4882a593Smuzhiyun};
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun/*
168*4882a593Smuzhiyun * video_phy1 needs to be enabled
169*4882a593Smuzhiyun * when dsi1 is enabled
170*4882a593Smuzhiyun */
171*4882a593Smuzhiyun&dsi1 {
172*4882a593Smuzhiyun	status = "disabled";
173*4882a593Smuzhiyun};
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun&dsi1_in_vp0 {
176*4882a593Smuzhiyun	status = "disabled";
177*4882a593Smuzhiyun};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun&dsi1_in_vp1 {
180*4882a593Smuzhiyun	status = "disabled";
181*4882a593Smuzhiyun};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun&dsi1_panel {
184*4882a593Smuzhiyun	power-supply = <&vcc3v3_lcd1_n>;
185*4882a593Smuzhiyun};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun&edp {
188*4882a593Smuzhiyun	hpd-gpios = <&gpio0 RK_PC2 GPIO_ACTIVE_HIGH>;
189*4882a593Smuzhiyun	status = "okay";
190*4882a593Smuzhiyun};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun&edp_phy {
193*4882a593Smuzhiyun	status = "okay";
194*4882a593Smuzhiyun};
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun&edp_in_vp0 {
197*4882a593Smuzhiyun	status = "okay";
198*4882a593Smuzhiyun};
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun&edp_in_vp1 {
201*4882a593Smuzhiyun	status = "disabled";
202*4882a593Smuzhiyun};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun&gmac0 {
205*4882a593Smuzhiyun	phy-mode = "rgmii";
206*4882a593Smuzhiyun	clock_in_out = "output";
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun	snps,reset-gpio = <&gpio2 RK_PD3 GPIO_ACTIVE_LOW>;
209*4882a593Smuzhiyun	snps,reset-active-low;
210*4882a593Smuzhiyun	/* Reset time is 20ms, 100ms for rtl8211f */
211*4882a593Smuzhiyun	snps,reset-delays-us = <0 20000 100000>;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun	assigned-clocks = <&cru SCLK_GMAC0_RX_TX>, <&cru SCLK_GMAC0>;
214*4882a593Smuzhiyun	assigned-clock-parents = <&cru SCLK_GMAC0_RGMII_SPEED>, <&cru CLK_MAC0_2TOP>;
215*4882a593Smuzhiyun	assigned-clock-rates = <0>, <125000000>;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun	pinctrl-names = "default";
218*4882a593Smuzhiyun	pinctrl-0 = <&gmac0_miim
219*4882a593Smuzhiyun		     &gmac0_tx_bus2
220*4882a593Smuzhiyun		     &gmac0_rx_bus2
221*4882a593Smuzhiyun		     &gmac0_rgmii_clk
222*4882a593Smuzhiyun		     &gmac0_rgmii_bus>;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun	tx_delay = <0x3c>;
225*4882a593Smuzhiyun	rx_delay = <0x2f>;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun	phy-handle = <&rgmii_phy0>;
228*4882a593Smuzhiyun	status = "okay";
229*4882a593Smuzhiyun};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun&gmac1 {
232*4882a593Smuzhiyun	phy-mode = "rgmii";
233*4882a593Smuzhiyun	clock_in_out = "output";
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun	snps,reset-gpio = <&gpio2 RK_PD1 GPIO_ACTIVE_LOW>;
236*4882a593Smuzhiyun	snps,reset-active-low;
237*4882a593Smuzhiyun	/* Reset time is 20ms, 100ms for rtl8211f */
238*4882a593Smuzhiyun	snps,reset-delays-us = <0 20000 100000>;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun	assigned-clocks = <&cru SCLK_GMAC1_RX_TX>, <&cru SCLK_GMAC1>;
241*4882a593Smuzhiyun	assigned-clock-parents = <&cru SCLK_GMAC1_RGMII_SPEED>, <&cru CLK_MAC1_2TOP>;
242*4882a593Smuzhiyun	assigned-clock-rates = <0>, <125000000>;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun	pinctrl-names = "default";
245*4882a593Smuzhiyun	pinctrl-0 = <&gmac1m1_miim
246*4882a593Smuzhiyun		     &gmac1m1_tx_bus2
247*4882a593Smuzhiyun		     &gmac1m1_rx_bus2
248*4882a593Smuzhiyun		     &gmac1m1_rgmii_clk
249*4882a593Smuzhiyun		     &gmac1m1_rgmii_bus>;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun	tx_delay = <0x4f>;
252*4882a593Smuzhiyun	rx_delay = <0x26>;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun	phy-handle = <&rgmii_phy1>;
255*4882a593Smuzhiyun	status = "okay";
256*4882a593Smuzhiyun};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun/*
259*4882a593Smuzhiyun * power-supply should switche to vcc3v3_lcd1_n
260*4882a593Smuzhiyun * when mipi panel is connected to dsi1.
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun&gt1x {
263*4882a593Smuzhiyun	power-supply = <&vcc3v3_lcd0_n>;
264*4882a593Smuzhiyun};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun&i2c4 {
267*4882a593Smuzhiyun	status = "okay";
268*4882a593Smuzhiyun	gc8034: gc8034@37 {
269*4882a593Smuzhiyun		compatible = "galaxycore,gc8034";
270*4882a593Smuzhiyun		status = "okay";
271*4882a593Smuzhiyun		reg = <0x37>;
272*4882a593Smuzhiyun		clocks = <&cru CLK_CIF_OUT>;
273*4882a593Smuzhiyun		clock-names = "xvclk";
274*4882a593Smuzhiyun		pinctrl-names = "default";
275*4882a593Smuzhiyun		pinctrl-0 = <&cif_clk>;
276*4882a593Smuzhiyun		reset-gpios = <&gpio3 RK_PB6 GPIO_ACTIVE_LOW>;
277*4882a593Smuzhiyun		pwdn-gpios = <&gpio4 RK_PB4 GPIO_ACTIVE_LOW>;
278*4882a593Smuzhiyun		rockchip,grf = <&grf>;
279*4882a593Smuzhiyun		rockchip,camera-module-index = <0>;
280*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
281*4882a593Smuzhiyun		rockchip,camera-module-name = "RK-CMK-8M-2-v1";
282*4882a593Smuzhiyun		rockchip,camera-module-lens-name = "CK8401";
283*4882a593Smuzhiyun		port {
284*4882a593Smuzhiyun			gc8034_out: endpoint {
285*4882a593Smuzhiyun				remote-endpoint = <&mipi_in_ucam1>;
286*4882a593Smuzhiyun				data-lanes = <1 2 3 4>;
287*4882a593Smuzhiyun			};
288*4882a593Smuzhiyun		};
289*4882a593Smuzhiyun	};
290*4882a593Smuzhiyun	os04a10: os04a10@36 {
291*4882a593Smuzhiyun		compatible = "ovti,os04a10";
292*4882a593Smuzhiyun		reg = <0x36>;
293*4882a593Smuzhiyun		clocks = <&cru CLK_CIF_OUT>;
294*4882a593Smuzhiyun		clock-names = "xvclk";
295*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VI>;
296*4882a593Smuzhiyun		pinctrl-names = "default";
297*4882a593Smuzhiyun		pinctrl-0 = <&cif_clk>;
298*4882a593Smuzhiyun		reset-gpios = <&gpio3 RK_PB6 GPIO_ACTIVE_LOW>;
299*4882a593Smuzhiyun		pwdn-gpios = <&gpio4 RK_PB4 GPIO_ACTIVE_HIGH>;
300*4882a593Smuzhiyun		rockchip,camera-module-index = <0>;
301*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
302*4882a593Smuzhiyun		rockchip,camera-module-name = "CMK-OT1607-FV1";
303*4882a593Smuzhiyun		rockchip,camera-module-lens-name = "M12-40IRC-4MP-F16";
304*4882a593Smuzhiyun		port {
305*4882a593Smuzhiyun			ucam_out0: endpoint {
306*4882a593Smuzhiyun				remote-endpoint = <&mipi_in_ucam0>;
307*4882a593Smuzhiyun				data-lanes = <1 2 3 4>;
308*4882a593Smuzhiyun			};
309*4882a593Smuzhiyun		};
310*4882a593Smuzhiyun	};
311*4882a593Smuzhiyun	ov5695: ov5695@36 {
312*4882a593Smuzhiyun		status = "okay";
313*4882a593Smuzhiyun		compatible = "ovti,ov5695";
314*4882a593Smuzhiyun		reg = <0x36>;
315*4882a593Smuzhiyun		clocks = <&cru CLK_CIF_OUT>;
316*4882a593Smuzhiyun		clock-names = "xvclk";
317*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VI>;
318*4882a593Smuzhiyun		pinctrl-names = "default";
319*4882a593Smuzhiyun		pinctrl-0 = <&cif_clk>;
320*4882a593Smuzhiyun		reset-gpios = <&gpio3 RK_PB6 GPIO_ACTIVE_HIGH>;
321*4882a593Smuzhiyun		pwdn-gpios = <&gpio4 RK_PB4 GPIO_ACTIVE_HIGH>;
322*4882a593Smuzhiyun		rockchip,camera-module-index = <0>;
323*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
324*4882a593Smuzhiyun		rockchip,camera-module-name = "TongJu";
325*4882a593Smuzhiyun		rockchip,camera-module-lens-name = "CHT842-MD";
326*4882a593Smuzhiyun		port {
327*4882a593Smuzhiyun			ov5695_out: endpoint {
328*4882a593Smuzhiyun				remote-endpoint = <&mipi_in_ucam2>;
329*4882a593Smuzhiyun				data-lanes = <1 2>;
330*4882a593Smuzhiyun			};
331*4882a593Smuzhiyun		};
332*4882a593Smuzhiyun	};
333*4882a593Smuzhiyun};
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun&mdio0 {
336*4882a593Smuzhiyun	rgmii_phy0: phy@0 {
337*4882a593Smuzhiyun		compatible = "ethernet-phy-ieee802.3-c22";
338*4882a593Smuzhiyun		reg = <0x0>;
339*4882a593Smuzhiyun	};
340*4882a593Smuzhiyun};
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun&mdio1 {
343*4882a593Smuzhiyun	rgmii_phy1: phy@0 {
344*4882a593Smuzhiyun		compatible = "ethernet-phy-ieee802.3-c22";
345*4882a593Smuzhiyun		reg = <0x0>;
346*4882a593Smuzhiyun	};
347*4882a593Smuzhiyun};
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun&video_phy0 {
350*4882a593Smuzhiyun	status = "okay";
351*4882a593Smuzhiyun};
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun&video_phy1 {
354*4882a593Smuzhiyun	status = "disabled";
355*4882a593Smuzhiyun};
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun&pcie30phy {
358*4882a593Smuzhiyun	status = "okay";
359*4882a593Smuzhiyun};
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun&pcie3x2 {
362*4882a593Smuzhiyun	reset-gpios = <&gpio2 RK_PD6 GPIO_ACTIVE_HIGH>;
363*4882a593Smuzhiyun	vpcie3v3-supply = <&vcc3v3_pcie>;
364*4882a593Smuzhiyun	status = "okay";
365*4882a593Smuzhiyun};
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun&pinctrl {
368*4882a593Smuzhiyun	cam {
369*4882a593Smuzhiyun		camera_pwr: camera-pwr {
370*4882a593Smuzhiyun			rockchip,pins =
371*4882a593Smuzhiyun				/* camera power en */
372*4882a593Smuzhiyun				<0 RK_PC1 RK_FUNC_GPIO &pcfg_pull_none>;
373*4882a593Smuzhiyun		};
374*4882a593Smuzhiyun	};
375*4882a593Smuzhiyun	headphone {
376*4882a593Smuzhiyun		hp_det: hp-det {
377*4882a593Smuzhiyun			rockchip,pins = <3 RK_PC2 RK_FUNC_GPIO &pcfg_pull_down>;
378*4882a593Smuzhiyun		};
379*4882a593Smuzhiyun	};
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun	wireless-wlan {
382*4882a593Smuzhiyun		wifi_host_wake_irq: wifi-host-wake-irq {
383*4882a593Smuzhiyun			rockchip,pins = <3 RK_PD4 RK_FUNC_GPIO &pcfg_pull_down>;
384*4882a593Smuzhiyun		};
385*4882a593Smuzhiyun	};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun	wireless-bluetooth {
388*4882a593Smuzhiyun		uart8_gpios: uart8-gpios {
389*4882a593Smuzhiyun			rockchip,pins = <2 RK_PB1 RK_FUNC_GPIO &pcfg_pull_none>;
390*4882a593Smuzhiyun		};
391*4882a593Smuzhiyun	};
392*4882a593Smuzhiyun};
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun&rk809_sound {
395*4882a593Smuzhiyun	hp-det-gpio = <&gpio3 RK_PC2 GPIO_ACTIVE_LOW>;
396*4882a593Smuzhiyun};
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun&rkisp {
399*4882a593Smuzhiyun	status = "okay";
400*4882a593Smuzhiyun};
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun&rkisp_mmu {
403*4882a593Smuzhiyun	status = "okay";
404*4882a593Smuzhiyun};
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun&rkisp_vir0 {
407*4882a593Smuzhiyun	status = "okay";
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun	port {
410*4882a593Smuzhiyun		#address-cells = <1>;
411*4882a593Smuzhiyun		#size-cells = <0>;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun		isp0_in: endpoint@0 {
414*4882a593Smuzhiyun			reg = <0>;
415*4882a593Smuzhiyun			remote-endpoint = <&csidphy_out>;
416*4882a593Smuzhiyun		};
417*4882a593Smuzhiyun	};
418*4882a593Smuzhiyun};
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun&route_dsi0 {
421*4882a593Smuzhiyun	status = "okay";
422*4882a593Smuzhiyun	connect = <&vp1_out_dsi0>;
423*4882a593Smuzhiyun};
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun&route_edp {
426*4882a593Smuzhiyun	status = "okay";
427*4882a593Smuzhiyun	connect = <&vp0_out_edp>;
428*4882a593Smuzhiyun};
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun&sata2 {
431*4882a593Smuzhiyun	status = "okay";
432*4882a593Smuzhiyun};
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun&sdmmc2 {
435*4882a593Smuzhiyun	max-frequency = <150000000>;
436*4882a593Smuzhiyun	no-sd;
437*4882a593Smuzhiyun	no-mmc;
438*4882a593Smuzhiyun	bus-width = <4>;
439*4882a593Smuzhiyun	disable-wp;
440*4882a593Smuzhiyun	cap-sd-highspeed;
441*4882a593Smuzhiyun	cap-sdio-irq;
442*4882a593Smuzhiyun	keep-power-in-suspend;
443*4882a593Smuzhiyun	mmc-pwrseq = <&sdio_pwrseq>;
444*4882a593Smuzhiyun	non-removable;
445*4882a593Smuzhiyun	pinctrl-names = "default";
446*4882a593Smuzhiyun	pinctrl-0 = <&sdmmc2m0_bus4 &sdmmc2m0_cmd &sdmmc2m0_clk>;
447*4882a593Smuzhiyun	sd-uhs-sdr104;
448*4882a593Smuzhiyun	status = "okay";
449*4882a593Smuzhiyun};
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun&spdif_8ch {
452*4882a593Smuzhiyun	status = "okay";
453*4882a593Smuzhiyun	pinctrl-names = "default";
454*4882a593Smuzhiyun	pinctrl-0 = <&spdifm1_tx>;
455*4882a593Smuzhiyun};
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun&uart8 {
458*4882a593Smuzhiyun	status = "okay";
459*4882a593Smuzhiyun	pinctrl-names = "default";
460*4882a593Smuzhiyun	pinctrl-0 = <&uart8m0_xfer &uart8m0_ctsn>;
461*4882a593Smuzhiyun};
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun&vcc3v3_lcd0_n {
464*4882a593Smuzhiyun	gpio = <&gpio0 RK_PC7 GPIO_ACTIVE_HIGH>;
465*4882a593Smuzhiyun	enable-active-high;
466*4882a593Smuzhiyun};
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun&vcc3v3_lcd1_n {
469*4882a593Smuzhiyun	gpio = <&gpio0 RK_PC5 GPIO_ACTIVE_HIGH>;
470*4882a593Smuzhiyun	enable-active-high;
471*4882a593Smuzhiyun};
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun&wireless_wlan {
474*4882a593Smuzhiyun	pinctrl-names = "default";
475*4882a593Smuzhiyun	pinctrl-0 = <&wifi_host_wake_irq>;
476*4882a593Smuzhiyun	WIFI,host_wake_irq = <&gpio3 RK_PD4 GPIO_ACTIVE_HIGH>;
477*4882a593Smuzhiyun};
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun&wireless_bluetooth {
480*4882a593Smuzhiyun	compatible = "bluetooth-platdata";
481*4882a593Smuzhiyun	clocks = <&rk809 1>;
482*4882a593Smuzhiyun	clock-names = "ext_clock";
483*4882a593Smuzhiyun	//wifi-bt-power-toggle;
484*4882a593Smuzhiyun	uart_rts_gpios = <&gpio2 RK_PB1 GPIO_ACTIVE_LOW>;
485*4882a593Smuzhiyun	pinctrl-names = "default", "rts_gpio";
486*4882a593Smuzhiyun	pinctrl-0 = <&uart8m0_rtsn>;
487*4882a593Smuzhiyun	pinctrl-1 = <&uart8_gpios>;
488*4882a593Smuzhiyun	BT,reset_gpio    = <&gpio3 RK_PA0 GPIO_ACTIVE_HIGH>;
489*4882a593Smuzhiyun	BT,wake_gpio     = <&gpio3 RK_PA2 GPIO_ACTIVE_HIGH>;
490*4882a593Smuzhiyun	BT,wake_host_irq = <&gpio3 RK_PA1 GPIO_ACTIVE_HIGH>;
491*4882a593Smuzhiyun	status = "okay";
492*4882a593Smuzhiyun};
493