xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/rockchip/rk3562.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include <dt-bindings/clock/rk3562-cru.h>
7*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
9*4882a593Smuzhiyun#include <dt-bindings/phy/phy.h>
10*4882a593Smuzhiyun#include <dt-bindings/power/rk3562-power.h>
11*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h>
12*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h>
13*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip-system-status.h>
14*4882a593Smuzhiyun#include <dt-bindings/suspend/rockchip-rk3562.h>
15*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun/ {
18*4882a593Smuzhiyun	compatible = "rockchip,rk3562";
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	interrupt-parent = <&gic>;
21*4882a593Smuzhiyun	#address-cells = <2>;
22*4882a593Smuzhiyun	#size-cells = <2>;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	aliases {
25*4882a593Smuzhiyun		csi2dphy0 = &csi2_dphy0;
26*4882a593Smuzhiyun		csi2dphy1 = &csi2_dphy1;
27*4882a593Smuzhiyun		csi2dphy2 = &csi2_dphy2;
28*4882a593Smuzhiyun		csi2dphy3 = &csi2_dphy3;
29*4882a593Smuzhiyun		csi2dphy4 = &csi2_dphy4;
30*4882a593Smuzhiyun		csi2dphy5 = &csi2_dphy5;
31*4882a593Smuzhiyun		ethernet0 = &gmac0;
32*4882a593Smuzhiyun		ethernet1 = &gmac1;
33*4882a593Smuzhiyun		gpio0 = &gpio0;
34*4882a593Smuzhiyun		gpio1 = &gpio1;
35*4882a593Smuzhiyun		gpio2 = &gpio2;
36*4882a593Smuzhiyun		gpio3 = &gpio3;
37*4882a593Smuzhiyun		gpio4 = &gpio4;
38*4882a593Smuzhiyun		i2c0 = &i2c0;
39*4882a593Smuzhiyun		i2c1 = &i2c1;
40*4882a593Smuzhiyun		i2c2 = &i2c2;
41*4882a593Smuzhiyun		i2c3 = &i2c3;
42*4882a593Smuzhiyun		i2c4 = &i2c4;
43*4882a593Smuzhiyun		i2c5 = &i2c5;
44*4882a593Smuzhiyun		rkcif_mipi_lvds0= &rkcif_mipi_lvds;
45*4882a593Smuzhiyun		rkcif_mipi_lvds1= &rkcif_mipi_lvds1;
46*4882a593Smuzhiyun		rkcif_mipi_lvds2= &rkcif_mipi_lvds2;
47*4882a593Smuzhiyun		rkcif_mipi_lvds3= &rkcif_mipi_lvds3;
48*4882a593Smuzhiyun		serial0 = &uart0;
49*4882a593Smuzhiyun		serial1 = &uart1;
50*4882a593Smuzhiyun		serial2 = &uart2;
51*4882a593Smuzhiyun		serial3 = &uart3;
52*4882a593Smuzhiyun		serial4 = &uart4;
53*4882a593Smuzhiyun		serial5 = &uart5;
54*4882a593Smuzhiyun		serial6 = &uart6;
55*4882a593Smuzhiyun		serial7 = &uart7;
56*4882a593Smuzhiyun		serial8 = &uart8;
57*4882a593Smuzhiyun		serial9 = &uart9;
58*4882a593Smuzhiyun		spi0 = &spi0;
59*4882a593Smuzhiyun		spi1 = &spi1;
60*4882a593Smuzhiyun		spi2 = &spi2;
61*4882a593Smuzhiyun		spi3 = &sfc;
62*4882a593Smuzhiyun	};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun	clocks {
65*4882a593Smuzhiyun		compatible = "simple-bus";
66*4882a593Smuzhiyun		#address-cells = <2>;
67*4882a593Smuzhiyun		#size-cells = <2>;
68*4882a593Smuzhiyun		ranges;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun		xin32k: xin32k {
71*4882a593Smuzhiyun			compatible = "fixed-clock";
72*4882a593Smuzhiyun			#clock-cells = <0>;
73*4882a593Smuzhiyun			clock-frequency = <32768>;
74*4882a593Smuzhiyun			clock-output-names = "xin32k";
75*4882a593Smuzhiyun		};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun		xin24m: xin24m {
78*4882a593Smuzhiyun			compatible = "fixed-clock";
79*4882a593Smuzhiyun			#clock-cells = <0>;
80*4882a593Smuzhiyun			clock-frequency = <24000000>;
81*4882a593Smuzhiyun			clock-output-names = "xin24m";
82*4882a593Smuzhiyun		};
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun		hclk_vepu: hclk_vepu@ff100324 {
85*4882a593Smuzhiyun			compatible = "rockchip,rk3562-clock-gate-link";
86*4882a593Smuzhiyun			reg = <0 0xff100324 0 0x10>;
87*4882a593Smuzhiyun			clock-names = "link";
88*4882a593Smuzhiyun			clocks = <&cru HCLK_VI>;
89*4882a593Smuzhiyun			#power-domain-cells = <1>;
90*4882a593Smuzhiyun			#clock-cells = <0>;
91*4882a593Smuzhiyun		};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun		aclk_vdpu: aclk_vdpu@ff100328 {
94*4882a593Smuzhiyun			compatible = "rockchip,rk3562-clock-gate-link";
95*4882a593Smuzhiyun			reg = <0 0xff100328 0 0x10>;
96*4882a593Smuzhiyun			clock-names = "link";
97*4882a593Smuzhiyun			clocks = <&cru ACLK_TOP_VIO>;
98*4882a593Smuzhiyun			#power-domain-cells = <1>;
99*4882a593Smuzhiyun			#clock-cells = <0>;
100*4882a593Smuzhiyun		};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun		aclk_vi_isp: aclk_vi_isp@ff10032c {
103*4882a593Smuzhiyun			compatible = "rockchip,rk3562-clock-gate-link";
104*4882a593Smuzhiyun			reg = <0 0xff10032c 0 0x10>;
105*4882a593Smuzhiyun			clock-names = "link";
106*4882a593Smuzhiyun			clocks = <&cru ACLK_TOP_VIO>;
107*4882a593Smuzhiyun			#power-domain-cells = <1>;
108*4882a593Smuzhiyun			#clock-cells = <0>;
109*4882a593Smuzhiyun		};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun		aclk_vo: aclk_vo@ff100334 {
112*4882a593Smuzhiyun			compatible = "rockchip,rk3562-clock-gate-link";
113*4882a593Smuzhiyun			reg = <0 0xff100334 0 0x10>;
114*4882a593Smuzhiyun			clock-names = "link";
115*4882a593Smuzhiyun			clocks = <&cru ACLK_TOP_VIO>;
116*4882a593Smuzhiyun			#power-domain-cells = <1>;
117*4882a593Smuzhiyun			#clock-cells = <0>;
118*4882a593Smuzhiyun		};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun		aclk_vepu: aclk_vepu@ff100324 {
121*4882a593Smuzhiyun			compatible = "rockchip,rk3562-clock-gate-link";
122*4882a593Smuzhiyun			reg = <0 0xff100324 0 0x10>;
123*4882a593Smuzhiyun			clock-names = "link";
124*4882a593Smuzhiyun			clocks = <&aclk_vi_isp>;
125*4882a593Smuzhiyun			#power-domain-cells = <1>;
126*4882a593Smuzhiyun			#clock-cells = <0>;
127*4882a593Smuzhiyun		};
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun		aclk_rga_jdec: aclk_rga_jdec@ff100338 {
130*4882a593Smuzhiyun			compatible = "rockchip,rk3562-clock-gate-link";
131*4882a593Smuzhiyun			reg = <0 0xff100338 0 0x10>;
132*4882a593Smuzhiyun			clock-names = "link";
133*4882a593Smuzhiyun			clocks = <&aclk_vo>;
134*4882a593Smuzhiyun			#power-domain-cells = <1>;
135*4882a593Smuzhiyun			#clock-cells = <0>;
136*4882a593Smuzhiyun		};
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun		mclkin_sai0: mclkin-sai0 {
139*4882a593Smuzhiyun			compatible = "fixed-clock";
140*4882a593Smuzhiyun			#clock-cells = <0>;
141*4882a593Smuzhiyun			clock-frequency = <0>;
142*4882a593Smuzhiyun			clock-output-names = "mclk_sai0_from_io";
143*4882a593Smuzhiyun		};
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun		mclkin_sai1: mclkin-sai1 {
146*4882a593Smuzhiyun			compatible = "fixed-clock";
147*4882a593Smuzhiyun			#clock-cells = <0>;
148*4882a593Smuzhiyun			clock-frequency = <0>;
149*4882a593Smuzhiyun			clock-output-names = "mclk_sai1_from_io";
150*4882a593Smuzhiyun		};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun		mclkin_sai2: mclkin-sai2 {
153*4882a593Smuzhiyun			compatible = "fixed-clock";
154*4882a593Smuzhiyun			#clock-cells = <0>;
155*4882a593Smuzhiyun			clock-frequency = <0>;
156*4882a593Smuzhiyun			clock-output-names = "mclk_sai2_from_io";
157*4882a593Smuzhiyun		};
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun		mclkout_sai0: mclkout-sai0@ff040070 {
160*4882a593Smuzhiyun			compatible = "rockchip,clk-out";
161*4882a593Smuzhiyun			reg = <0 0xff040070 0 0x4>;
162*4882a593Smuzhiyun			clocks = <&cru MCLK_SAI0_OUT2IO>;
163*4882a593Smuzhiyun			#clock-cells = <0>;
164*4882a593Smuzhiyun			clock-output-names = "mclk_sai0_to_io";
165*4882a593Smuzhiyun			rockchip,bit-shift = <4>;
166*4882a593Smuzhiyun		};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun		mclkout_sai1: mclkout-sai1@ff040070 {
169*4882a593Smuzhiyun			compatible = "rockchip,clk-out";
170*4882a593Smuzhiyun			reg = <0 0xff040070 0 0x4>;
171*4882a593Smuzhiyun			clocks = <&cru MCLK_SAI1_OUT2IO>;
172*4882a593Smuzhiyun			#clock-cells = <0>;
173*4882a593Smuzhiyun			clock-output-names = "mclk_sai1_to_io";
174*4882a593Smuzhiyun			rockchip,bit-shift = <9>;
175*4882a593Smuzhiyun		};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun		mclkout_sai2: mclkout-sai2@ff040070 {
178*4882a593Smuzhiyun			compatible = "rockchip,clk-out";
179*4882a593Smuzhiyun			reg = <0 0xff040070 0 0x4>;
180*4882a593Smuzhiyun			clocks = <&cru MCLK_SAI2_OUT2IO>;
181*4882a593Smuzhiyun			#clock-cells = <0>;
182*4882a593Smuzhiyun			clock-output-names = "mclk_sai2_to_io";
183*4882a593Smuzhiyun			rockchip,bit-shift = <11>;
184*4882a593Smuzhiyun		};
185*4882a593Smuzhiyun	};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun	cpus {
188*4882a593Smuzhiyun		#address-cells = <2>;
189*4882a593Smuzhiyun		#size-cells = <0>;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun		cpu0: cpu@0 {
192*4882a593Smuzhiyun			device_type = "cpu";
193*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
194*4882a593Smuzhiyun			reg = <0x0 0x0>;
195*4882a593Smuzhiyun			enable-method = "psci";
196*4882a593Smuzhiyun			clocks = <&scmi_clk ARMCLK>;
197*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP>;
198*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
199*4882a593Smuzhiyun			#cooling-cells = <2>;
200*4882a593Smuzhiyun			dynamic-power-coefficient = <138>;
201*4882a593Smuzhiyun		};
202*4882a593Smuzhiyun		cpu1: cpu@1 {
203*4882a593Smuzhiyun			device_type = "cpu";
204*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
205*4882a593Smuzhiyun			reg = <0x0 0x1>;
206*4882a593Smuzhiyun			enable-method = "psci";
207*4882a593Smuzhiyun			clocks = <&scmi_clk ARMCLK>;
208*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP>;
209*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
210*4882a593Smuzhiyun			#cooling-cells = <2>;
211*4882a593Smuzhiyun			dynamic-power-coefficient = <138>;
212*4882a593Smuzhiyun		};
213*4882a593Smuzhiyun		cpu2: cpu@2 {
214*4882a593Smuzhiyun			device_type = "cpu";
215*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
216*4882a593Smuzhiyun			reg = <0x0 0x2>;
217*4882a593Smuzhiyun			enable-method = "psci";
218*4882a593Smuzhiyun			clocks = <&scmi_clk ARMCLK>;
219*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP>;
220*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
221*4882a593Smuzhiyun			#cooling-cells = <2>;
222*4882a593Smuzhiyun			dynamic-power-coefficient = <138>;
223*4882a593Smuzhiyun		};
224*4882a593Smuzhiyun		cpu3: cpu@3 {
225*4882a593Smuzhiyun			device_type = "cpu";
226*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
227*4882a593Smuzhiyun			reg = <0x0 0x3>;
228*4882a593Smuzhiyun			enable-method = "psci";
229*4882a593Smuzhiyun			clocks = <&scmi_clk ARMCLK>;
230*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP>;
231*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
232*4882a593Smuzhiyun			#cooling-cells = <2>;
233*4882a593Smuzhiyun			dynamic-power-coefficient = <138>;
234*4882a593Smuzhiyun		};
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun		idle-states {
237*4882a593Smuzhiyun			entry-method = "psci";
238*4882a593Smuzhiyun			CPU_SLEEP: cpu-sleep {
239*4882a593Smuzhiyun				compatible = "arm,idle-state";
240*4882a593Smuzhiyun				local-timer-stop;
241*4882a593Smuzhiyun				arm,psci-suspend-param = <0x0010000>;
242*4882a593Smuzhiyun				entry-latency-us = <120>;
243*4882a593Smuzhiyun				exit-latency-us = <250>;
244*4882a593Smuzhiyun				min-residency-us = <900>;
245*4882a593Smuzhiyun			};
246*4882a593Smuzhiyun		};
247*4882a593Smuzhiyun	};
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun	cpu0_opp_table: cpu0-opp-table {
250*4882a593Smuzhiyun		compatible = "operating-points-v2";
251*4882a593Smuzhiyun		opp-shared;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun		mbist-vmin = <825000 900000 975000>;
254*4882a593Smuzhiyun		nvmem-cells = <&cpu_leakage>, <&cpu_opp_info>, <&mbist_vmin>, <&cpu_pvtpll>;
255*4882a593Smuzhiyun		nvmem-cell-names = "leakage", "opp-info", "mbist-vmin", "pvtm";
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun		rockchip,pvtm-voltage-sel = <
258*4882a593Smuzhiyun			0	1280	0
259*4882a593Smuzhiyun			1281	1350	1
260*4882a593Smuzhiyun			1351	1420	2
261*4882a593Smuzhiyun			1421	1490	3
262*4882a593Smuzhiyun			1491	9999	4
263*4882a593Smuzhiyun		>;
264*4882a593Smuzhiyun		rockchip,pvtm-pvtpll;
265*4882a593Smuzhiyun		rockchip,pvtm-offset = <0x634>;
266*4882a593Smuzhiyun		rockchip,pvtm-sample-time = <1100>;
267*4882a593Smuzhiyun		rockchip,pvtm-freq = <1608000>;
268*4882a593Smuzhiyun		rockchip,pvtm-volt = <900000>;
269*4882a593Smuzhiyun		rockchip,pvtm-ref-temp = <40>;
270*4882a593Smuzhiyun		rockchip,pvtm-temp-prop = <0 0>;
271*4882a593Smuzhiyun		rockchip,pvtm-thermal-zone = "soc-thermal";
272*4882a593Smuzhiyun		rockchip,grf = <&sys_grf>;
273*4882a593Smuzhiyun		rockchip,temp-hysteresis = <5000>;
274*4882a593Smuzhiyun		rockchip,low-temp = <10000>;
275*4882a593Smuzhiyun		rockchip,low-temp-min-volt = <925000>;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun		opp-408000000 {
278*4882a593Smuzhiyun			opp-hz = /bits/ 64 <408000000>;
279*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1150000>;
280*4882a593Smuzhiyun			clock-latency-ns = <40000>;
281*4882a593Smuzhiyun			opp-suspend;
282*4882a593Smuzhiyun		};
283*4882a593Smuzhiyun		opp-600000000 {
284*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
285*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1150000>;
286*4882a593Smuzhiyun			clock-latency-ns = <40000>;
287*4882a593Smuzhiyun		};
288*4882a593Smuzhiyun		opp-816000000 {
289*4882a593Smuzhiyun			opp-hz = /bits/ 64 <816000000>;
290*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1150000>;
291*4882a593Smuzhiyun			clock-latency-ns = <40000>;
292*4882a593Smuzhiyun		};
293*4882a593Smuzhiyun		opp-1008000000 {
294*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1008000000>;
295*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1150000>;
296*4882a593Smuzhiyun			opp-microvolt-L0 = <850000 850000 1150000>;
297*4882a593Smuzhiyun			opp-microvolt-L1 = <825000 825000 1150000>;
298*4882a593Smuzhiyun			opp-microvolt-L2 = <825000 825000 1150000>;
299*4882a593Smuzhiyun			opp-microvolt-L3 = <825000 825000 1150000>;
300*4882a593Smuzhiyun			opp-microvolt-L4 = <825000 825000 1150000>;
301*4882a593Smuzhiyun			clock-latency-ns = <40000>;
302*4882a593Smuzhiyun		};
303*4882a593Smuzhiyun		opp-1200000000 {
304*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1200000000>;
305*4882a593Smuzhiyun			opp-microvolt = <925000 925000 1150000>;
306*4882a593Smuzhiyun			opp-microvolt-L0 = <925000 925000 1150000>;
307*4882a593Smuzhiyun			opp-microvolt-L1 = <900000 900000 1150000>;
308*4882a593Smuzhiyun			opp-microvolt-L2 = <875000 875000 1150000>;
309*4882a593Smuzhiyun			opp-microvolt-L3 = <850000 850000 1150000>;
310*4882a593Smuzhiyun			opp-microvolt-L4 = <825000 825000 1150000>;
311*4882a593Smuzhiyun			clock-latency-ns = <40000>;
312*4882a593Smuzhiyun		};
313*4882a593Smuzhiyun		opp-1416000000 {
314*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1416000000>;
315*4882a593Smuzhiyun			opp-microvolt = <1000000 1000000 1150000>;
316*4882a593Smuzhiyun			opp-microvolt-L0 = <1000000 1000000 1150000>;
317*4882a593Smuzhiyun			opp-microvolt-L1 = <975000 975000 1150000>;
318*4882a593Smuzhiyun			opp-microvolt-L2 = <950000 950000 1150000>;
319*4882a593Smuzhiyun			opp-microvolt-L3 = <925000 925000 1150000>;
320*4882a593Smuzhiyun			opp-microvolt-L4 = <900000 900000 1150000>;
321*4882a593Smuzhiyun			clock-latency-ns = <40000>;
322*4882a593Smuzhiyun		};
323*4882a593Smuzhiyun		opp-1608000000 {
324*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1608000000>;
325*4882a593Smuzhiyun			opp-microvolt = <1037500 1037500 1150000>;
326*4882a593Smuzhiyun			opp-microvolt-L0 = <1037500 1037500 1150000>;
327*4882a593Smuzhiyun			opp-microvolt-L1 = <1012500 1012500 1150000>;
328*4882a593Smuzhiyun			opp-microvolt-L2 = <987500 987500 1150000>;
329*4882a593Smuzhiyun			opp-microvolt-L3 = <962500 962500 1150000>;
330*4882a593Smuzhiyun			opp-microvolt-L4 = <937500 937500 1150000>;
331*4882a593Smuzhiyun			clock-latency-ns = <40000>;
332*4882a593Smuzhiyun		};
333*4882a593Smuzhiyun		opp-1800000000 {
334*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1800000000>;
335*4882a593Smuzhiyun			opp-microvolt = <1125000 1125000 1150000>;
336*4882a593Smuzhiyun			opp-microvolt-L0 = <1125000 1125000 1150000>;
337*4882a593Smuzhiyun			opp-microvolt-L1 = <1100000 1100000 1150000>;
338*4882a593Smuzhiyun			opp-microvolt-L2 = <1075000 1075000 1150000>;
339*4882a593Smuzhiyun			opp-microvolt-L3 = <1050000 1050000 1150000>;
340*4882a593Smuzhiyun			opp-microvolt-L4 = <1025000 1025000 1150000>;
341*4882a593Smuzhiyun			clock-latency-ns = <40000>;
342*4882a593Smuzhiyun		};
343*4882a593Smuzhiyun		opp-2016000000 {
344*4882a593Smuzhiyun			opp-hz = /bits/ 64 <2016000000>;
345*4882a593Smuzhiyun			opp-microvolt = <1150000 1150000 1150000>;
346*4882a593Smuzhiyun			opp-microvolt-L0 = <1150000 1150000 1150000>;
347*4882a593Smuzhiyun			opp-microvolt-L1 = <1150000 1150000 1150000>;
348*4882a593Smuzhiyun			opp-microvolt-L2 = <1125000 1125000 1150000>;
349*4882a593Smuzhiyun			opp-microvolt-L3 = <1100000 1100000 1150000>;
350*4882a593Smuzhiyun			opp-microvolt-L4 = <1075000 1075000 1150000>;
351*4882a593Smuzhiyun			clock-latency-ns = <40000>;
352*4882a593Smuzhiyun		};
353*4882a593Smuzhiyun	};
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun	arm-pmu {
356*4882a593Smuzhiyun		compatible = "arm,cortex-a53-pmu";
357*4882a593Smuzhiyun		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>,
358*4882a593Smuzhiyun			     <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
359*4882a593Smuzhiyun			     <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
360*4882a593Smuzhiyun			     <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
361*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
362*4882a593Smuzhiyun	};
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun	bus_soc: bus-soc {
365*4882a593Smuzhiyun		compatible = "rockchip,rk3562-bus";
366*4882a593Smuzhiyun		rockchip,busfreq-policy = "smc";
367*4882a593Smuzhiyun		rockchip,soc-bus-table = <0 0x00a000a8 0x7001>,
368*4882a593Smuzhiyun					 <1 0x00a000a8 0x7c39>,
369*4882a593Smuzhiyun					 <2 0x00a000a8 0x7c39>,
370*4882a593Smuzhiyun					 <3 0x00a000a8 0x7c39>,
371*4882a593Smuzhiyun					 <4 0x00a000a5 0xb007>,
372*4882a593Smuzhiyun					 <5 0x00a000a8 0x7034>,
373*4882a593Smuzhiyun					 <6 0x00a000a8 0x7034>,
374*4882a593Smuzhiyun					 <7 0x00a000a8 0x7034>,
375*4882a593Smuzhiyun					 <8 0x00a000a8 0x7001>;
376*4882a593Smuzhiyun	};
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun	cpuinfo {
379*4882a593Smuzhiyun		compatible = "rockchip,cpuinfo";
380*4882a593Smuzhiyun		nvmem-cells = <&otp_id>, <&otp_cpu_version>, <&cpu_code>;
381*4882a593Smuzhiyun		nvmem-cell-names = "id", "cpu-version", "cpu-code";
382*4882a593Smuzhiyun	};
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun	/* dphy0 full mode */
385*4882a593Smuzhiyun	csi2_dphy0: csi2-dphy0 {
386*4882a593Smuzhiyun		compatible = "rockchip,rk3562-csi2-dphy";
387*4882a593Smuzhiyun		rockchip,hw = <&csi2_dphy0_hw>, <&csi2_dphy1_hw>;
388*4882a593Smuzhiyun		status = "disabled";
389*4882a593Smuzhiyun	};
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun	/* dphy0 split mode 01 */
392*4882a593Smuzhiyun	csi2_dphy1: csi2-dphy1 {
393*4882a593Smuzhiyun		compatible = "rockchip,rk3562-csi2-dphy";
394*4882a593Smuzhiyun		rockchip,hw = <&csi2_dphy0_hw>, <&csi2_dphy1_hw>;
395*4882a593Smuzhiyun		status = "disabled";
396*4882a593Smuzhiyun	};
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun	/* dphy0 split mode 23 */
399*4882a593Smuzhiyun	csi2_dphy2: csi2-dphy2 {
400*4882a593Smuzhiyun		compatible = "rockchip,rk3562-csi2-dphy";
401*4882a593Smuzhiyun		rockchip,hw = <&csi2_dphy0_hw>, <&csi2_dphy1_hw>;
402*4882a593Smuzhiyun		status = "disabled";
403*4882a593Smuzhiyun	};
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun	/* dphy1 full mode */
406*4882a593Smuzhiyun	csi2_dphy3: csi2-dphy3 {
407*4882a593Smuzhiyun		compatible = "rockchip,rk3562-csi2-dphy";
408*4882a593Smuzhiyun		rockchip,hw = <&csi2_dphy0_hw>, <&csi2_dphy1_hw>;
409*4882a593Smuzhiyun		status = "disabled";
410*4882a593Smuzhiyun	};
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun	/* dphy1 split mode 01 */
413*4882a593Smuzhiyun	csi2_dphy4: csi2-dphy4 {
414*4882a593Smuzhiyun		compatible = "rockchip,rk3562-csi2-dphy";
415*4882a593Smuzhiyun		rockchip,hw = <&csi2_dphy0_hw>, <&csi2_dphy1_hw>;
416*4882a593Smuzhiyun		status = "disabled";
417*4882a593Smuzhiyun	};
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun	/* dphy1 split mode 23 */
420*4882a593Smuzhiyun	csi2_dphy5: csi2-dphy5 {
421*4882a593Smuzhiyun		compatible = "rockchip,rk3562-csi2-dphy";
422*4882a593Smuzhiyun		rockchip,hw = <&csi2_dphy0_hw>, <&csi2_dphy1_hw>;
423*4882a593Smuzhiyun		status = "disabled";
424*4882a593Smuzhiyun	};
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun	display_subsystem: display-subsystem {
427*4882a593Smuzhiyun		compatible = "rockchip,display-subsystem";
428*4882a593Smuzhiyun		ports = <&vop_out>;
429*4882a593Smuzhiyun		status = "disabled";
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun		memory-region = <&drm_logo>, <&drm_cubic_lut>;
432*4882a593Smuzhiyun		memory-region-names = "drm-logo", "drm-cubic-lut";
433*4882a593Smuzhiyun		/* devfreq = <&dmc>; */
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun		route {
436*4882a593Smuzhiyun			route_dsi: route-dsi {
437*4882a593Smuzhiyun				status = "disabled";
438*4882a593Smuzhiyun				logo,uboot = "logo.bmp";
439*4882a593Smuzhiyun				logo,kernel = "logo_kernel.bmp";
440*4882a593Smuzhiyun				logo,mode = "center";
441*4882a593Smuzhiyun				charge_logo,mode = "center";
442*4882a593Smuzhiyun				connect = <&vp0_out_dsi>;
443*4882a593Smuzhiyun			};
444*4882a593Smuzhiyun			route_lvds: route-lvds {
445*4882a593Smuzhiyun				status = "disabled";
446*4882a593Smuzhiyun				logo,uboot = "logo.bmp";
447*4882a593Smuzhiyun				logo,kernel = "logo_kernel.bmp";
448*4882a593Smuzhiyun				logo,mode = "center";
449*4882a593Smuzhiyun				charge_logo,mode = "center";
450*4882a593Smuzhiyun				connect = <&vp0_out_lvds>;
451*4882a593Smuzhiyun			};
452*4882a593Smuzhiyun			route_rgb: route-rgb {
453*4882a593Smuzhiyun				status = "disabled";
454*4882a593Smuzhiyun				logo,uboot = "logo.bmp";
455*4882a593Smuzhiyun				logo,kernel = "logo_kernel.bmp";
456*4882a593Smuzhiyun				logo,mode = "center";
457*4882a593Smuzhiyun				charge_logo,mode = "center";
458*4882a593Smuzhiyun				connect = <&vp0_out_rgb>;
459*4882a593Smuzhiyun			};
460*4882a593Smuzhiyun		};
461*4882a593Smuzhiyun	};
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun	dmc: dmc {
464*4882a593Smuzhiyun		compatible = "rockchip,rk3562-dmc";
465*4882a593Smuzhiyun		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
466*4882a593Smuzhiyun		interrupt-names = "complete";
467*4882a593Smuzhiyun		devfreq-events = <&dfi>;
468*4882a593Smuzhiyun		clocks = <&scmi_clk CLK_DDR>;
469*4882a593Smuzhiyun		clock-names = "dmc_clk";
470*4882a593Smuzhiyun		operating-points-v2 = <&dmc_opp_table>;
471*4882a593Smuzhiyun		upthreshold = <40>;
472*4882a593Smuzhiyun		downdifferential = <20>;
473*4882a593Smuzhiyun		system-status-level = <
474*4882a593Smuzhiyun			/*system status		freq level*/
475*4882a593Smuzhiyun			SYS_STATUS_NORMAL	DMC_FREQ_LEVEL_MID_HIGH
476*4882a593Smuzhiyun			SYS_STATUS_REBOOT	DMC_FREQ_LEVEL_HIGH
477*4882a593Smuzhiyun			SYS_STATUS_SUSPEND	DMC_FREQ_LEVEL_LOW
478*4882a593Smuzhiyun			SYS_STATUS_VIDEO_4K	DMC_FREQ_LEVEL_MID_HIGH
479*4882a593Smuzhiyun			SYS_STATUS_VIDEO_4K_10B	DMC_FREQ_LEVEL_MID_HIGH
480*4882a593Smuzhiyun			SYS_STATUS_BOOST	DMC_FREQ_LEVEL_HIGH
481*4882a593Smuzhiyun			SYS_STATUS_ISP		DMC_FREQ_LEVEL_HIGH
482*4882a593Smuzhiyun			SYS_STATUS_PERFORMANCE	DMC_FREQ_LEVEL_HIGH
483*4882a593Smuzhiyun			SYS_STATUS_DUALVIEW	DMC_FREQ_LEVEL_HIGH
484*4882a593Smuzhiyun		>;
485*4882a593Smuzhiyun		auto-min-freq = <324000>;
486*4882a593Smuzhiyun		auto-freq-en = <1>;
487*4882a593Smuzhiyun		#cooling-cells = <2>;
488*4882a593Smuzhiyun		status = "disabled";
489*4882a593Smuzhiyun	};
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun	dmc_opp_table: dmc-opp-table {
492*4882a593Smuzhiyun		compatible = "operating-points-v2";
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun		mbist-vmin = <850000 900000 925000>;
495*4882a593Smuzhiyun		nvmem-cells = <&log_leakage>, <&dmc_opp_info>, <&log_mbist_vmin>;
496*4882a593Smuzhiyun		nvmem-cell-names = "leakage", "opp-info", "mbist-vmin";
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun		rockchip,temp-hysteresis = <5000>;
499*4882a593Smuzhiyun		rockchip,low-temp = <10000>;
500*4882a593Smuzhiyun		rockchip,low-temp-min-volt = <900000>;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun		rockchip,leakage-voltage-sel = <
503*4882a593Smuzhiyun			1   15    0
504*4882a593Smuzhiyun			16  20    1
505*4882a593Smuzhiyun			21  254   2
506*4882a593Smuzhiyun		>;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun		opp-1560000000 {
509*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1560000000>;
510*4882a593Smuzhiyun			opp-microvolt = <900000 900000 950000>;
511*4882a593Smuzhiyun			opp-microvolt-L0 = <900000 900000 950000>;
512*4882a593Smuzhiyun			opp-microvolt-L1 = <875000 875000 950000>;
513*4882a593Smuzhiyun			opp-microvolt-L2 = <850000 850000 950000>;
514*4882a593Smuzhiyun		};
515*4882a593Smuzhiyun	};
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun	firmware {
518*4882a593Smuzhiyun		scmi: scmi {
519*4882a593Smuzhiyun			compatible = "arm,scmi-smc";
520*4882a593Smuzhiyun			shmem = <&scmi_shmem>;
521*4882a593Smuzhiyun			arm,smc-id = <0x82000010>;
522*4882a593Smuzhiyun			#address-cells = <1>;
523*4882a593Smuzhiyun			#size-cells = <0>;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun			scmi_clk: protocol@14 {
526*4882a593Smuzhiyun				reg = <0x14>;
527*4882a593Smuzhiyun				#clock-cells = <1>;
528*4882a593Smuzhiyun			};
529*4882a593Smuzhiyun		};
530*4882a593Smuzhiyun	};
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun	mpp_srv: mpp-srv {
533*4882a593Smuzhiyun		compatible = "rockchip,mpp-service";
534*4882a593Smuzhiyun		rockchip,taskqueue-count = <3>;
535*4882a593Smuzhiyun		rockchip,resetgroup-count = <3>;
536*4882a593Smuzhiyun		status = "disabled";
537*4882a593Smuzhiyun	};
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun	mipi0_csi2: mipi0-csi2 {
540*4882a593Smuzhiyun		compatible = "rockchip,rk3562-mipi-csi2";
541*4882a593Smuzhiyun		rockchip,hw = <&mipi0_csi2_hw>, <&mipi1_csi2_hw>,
542*4882a593Smuzhiyun			      <&mipi2_csi2_hw>, <&mipi3_csi2_hw>;
543*4882a593Smuzhiyun		status = "disabled";
544*4882a593Smuzhiyun	};
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun	mipi1_csi2: mipi1-csi2 {
547*4882a593Smuzhiyun		compatible = "rockchip,rk3562-mipi-csi2";
548*4882a593Smuzhiyun		rockchip,hw = <&mipi0_csi2_hw>, <&mipi1_csi2_hw>,
549*4882a593Smuzhiyun			      <&mipi2_csi2_hw>, <&mipi3_csi2_hw>;
550*4882a593Smuzhiyun		status = "disabled";
551*4882a593Smuzhiyun	};
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun	mipi2_csi2: mipi2-csi2 {
554*4882a593Smuzhiyun		compatible = "rockchip,rk3562-mipi-csi2";
555*4882a593Smuzhiyun		rockchip,hw = <&mipi0_csi2_hw>, <&mipi1_csi2_hw>,
556*4882a593Smuzhiyun			      <&mipi2_csi2_hw>, <&mipi3_csi2_hw>;
557*4882a593Smuzhiyun		status = "disabled";
558*4882a593Smuzhiyun	};
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun	mipi3_csi2: mipi3-csi2 {
561*4882a593Smuzhiyun		compatible = "rockchip,rk3562-mipi-csi2";
562*4882a593Smuzhiyun		rockchip,hw = <&mipi0_csi2_hw>, <&mipi1_csi2_hw>,
563*4882a593Smuzhiyun			      <&mipi2_csi2_hw>, <&mipi3_csi2_hw>;
564*4882a593Smuzhiyun		status = "disabled";
565*4882a593Smuzhiyun	};
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun	psci {
568*4882a593Smuzhiyun		compatible = "arm,psci-1.0";
569*4882a593Smuzhiyun		method = "smc";
570*4882a593Smuzhiyun	};
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun	reserved_memory: reserved-memory {
573*4882a593Smuzhiyun		#address-cells = <2>;
574*4882a593Smuzhiyun		#size-cells = <2>;
575*4882a593Smuzhiyun		ranges;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun		drm_logo: drm-logo@00000000 {
578*4882a593Smuzhiyun			compatible = "rockchip,drm-logo";
579*4882a593Smuzhiyun			reg = <0x0 0x0 0x0 0x0>;
580*4882a593Smuzhiyun		};
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun		vendor_storage_rm: vendor-storage-rm@00000000 {
583*4882a593Smuzhiyun			compatible = "rockchip,vendor-storage-rm";
584*4882a593Smuzhiyun			reg = <0x0 0x0 0x0 0x0>;
585*4882a593Smuzhiyun		};
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun		drm_cubic_lut: drm-cubic-lut@00000000 {
588*4882a593Smuzhiyun			compatible = "rockchip,drm-cubic-lut";
589*4882a593Smuzhiyun			reg = <0x0 0x0 0x0 0x0>;
590*4882a593Smuzhiyun		};
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun		ramoops: ramoops@110000 {
593*4882a593Smuzhiyun			compatible = "ramoops";
594*4882a593Smuzhiyun			/* 0x110000 to 0x1f0000 is for ramoops */
595*4882a593Smuzhiyun			reg = <0x0 0x110000 0x0 0xe0000>;
596*4882a593Smuzhiyun			boot-log-size = <0x8000>;	/* do not change */
597*4882a593Smuzhiyun			boot-log-count = <0x1>;		/* do not change */
598*4882a593Smuzhiyun			console-size = <0x80000>;
599*4882a593Smuzhiyun			pmsg-size = <0x30000>;
600*4882a593Smuzhiyun			ftrace-size = <0x00000>;
601*4882a593Smuzhiyun			record-size = <0x14000>;
602*4882a593Smuzhiyun		};
603*4882a593Smuzhiyun	};
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun	rkcif_mipi_lvds: rkcif-mipi-lvds {
606*4882a593Smuzhiyun		compatible = "rockchip,rkcif-mipi-lvds";
607*4882a593Smuzhiyun		rockchip,hw = <&rkcif>;
608*4882a593Smuzhiyun		iommus = <&rkcif_mmu>;
609*4882a593Smuzhiyun		status = "disabled";
610*4882a593Smuzhiyun	};
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun	rkcif_mipi_lvds_sditf: rkcif-mipi-lvds-sditf {
613*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
614*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds>;
615*4882a593Smuzhiyun		status = "disabled";
616*4882a593Smuzhiyun	};
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun	rkcif_mipi_lvds_sditf_vir1: rkcif-mipi-lvds-sditf-vir1 {
619*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
620*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds>;
621*4882a593Smuzhiyun		status = "disabled";
622*4882a593Smuzhiyun	};
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun	rkcif_mipi_lvds_sditf_vir2: rkcif-mipi-lvds-sditf-vir2 {
625*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
626*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds>;
627*4882a593Smuzhiyun		status = "disabled";
628*4882a593Smuzhiyun	};
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun	rkcif_mipi_lvds_sditf_vir3: rkcif-mipi-lvds-sditf-vir3 {
631*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
632*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds>;
633*4882a593Smuzhiyun		status = "disabled";
634*4882a593Smuzhiyun	};
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun	rkcif_mipi_lvds1: rkcif-mipi-lvds1 {
637*4882a593Smuzhiyun		compatible = "rockchip,rkcif-mipi-lvds";
638*4882a593Smuzhiyun		rockchip,hw = <&rkcif>;
639*4882a593Smuzhiyun		iommus = <&rkcif_mmu>;
640*4882a593Smuzhiyun		status = "disabled";
641*4882a593Smuzhiyun	};
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun	rkcif_mipi_lvds1_sditf: rkcif-mipi-lvds1-sditf {
644*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
645*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds1>;
646*4882a593Smuzhiyun		status = "disabled";
647*4882a593Smuzhiyun	};
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun	rkcif_mipi_lvds1_sditf_vir1: rkcif-mipi-lvds1-sditf-vir1 {
650*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
651*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds1>;
652*4882a593Smuzhiyun		status = "disabled";
653*4882a593Smuzhiyun	};
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun	rkcif_mipi_lvds1_sditf_vir2: rkcif-mipi-lvds1-sditf-vir2 {
656*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
657*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds1>;
658*4882a593Smuzhiyun		status = "disabled";
659*4882a593Smuzhiyun	};
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun	rkcif_mipi_lvds1_sditf_vir3: rkcif-mipi-lvds1-sditf-vir3 {
662*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
663*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds1>;
664*4882a593Smuzhiyun		status = "disabled";
665*4882a593Smuzhiyun	};
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun	rkcif_mipi_lvds2: rkcif-mipi-lvds2 {
668*4882a593Smuzhiyun		compatible = "rockchip,rkcif-mipi-lvds";
669*4882a593Smuzhiyun		rockchip,hw = <&rkcif>;
670*4882a593Smuzhiyun		iommus = <&rkcif_mmu>;
671*4882a593Smuzhiyun		status = "disabled";
672*4882a593Smuzhiyun	};
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun	rkcif_mipi_lvds2_sditf: rkcif-mipi-lvds2-sditf {
675*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
676*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds2>;
677*4882a593Smuzhiyun		status = "disabled";
678*4882a593Smuzhiyun	};
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun	rkcif_mipi_lvds2_sditf_vir1: rkcif-mipi-lvds2-sditf-vir1 {
681*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
682*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds2>;
683*4882a593Smuzhiyun		status = "disabled";
684*4882a593Smuzhiyun	};
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun	rkcif_mipi_lvds2_sditf_vir2: rkcif-mipi-lvds2-sditf-vir2 {
687*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
688*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds2>;
689*4882a593Smuzhiyun		status = "disabled";
690*4882a593Smuzhiyun	};
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun	rkcif_mipi_lvds2_sditf_vir3: rkcif-mipi-lvds2-sditf-vir3 {
693*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
694*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds2>;
695*4882a593Smuzhiyun		status = "disabled";
696*4882a593Smuzhiyun	};
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun	rkcif_mipi_lvds3: rkcif-mipi-lvds3 {
699*4882a593Smuzhiyun		compatible = "rockchip,rkcif-mipi-lvds";
700*4882a593Smuzhiyun		rockchip,hw = <&rkcif>;
701*4882a593Smuzhiyun		iommus = <&rkcif_mmu>;
702*4882a593Smuzhiyun		status = "disabled";
703*4882a593Smuzhiyun	};
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun	rkcif_mipi_lvds3_sditf: rkcif-mipi-lvds3-sditf {
706*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
707*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds3>;
708*4882a593Smuzhiyun		status = "disabled";
709*4882a593Smuzhiyun	};
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun	rkcif_mipi_lvds3_sditf_vir1: rkcif-mipi-lvds3-sditf-vir1 {
712*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
713*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds3>;
714*4882a593Smuzhiyun		status = "disabled";
715*4882a593Smuzhiyun	};
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun	rkcif_mipi_lvds3_sditf_vir2: rkcif-mipi-lvds3-sditf-vir2 {
718*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
719*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds3>;
720*4882a593Smuzhiyun		status = "disabled";
721*4882a593Smuzhiyun	};
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun	rkcif_mipi_lvds3_sditf_vir3: rkcif-mipi-lvds3-sditf-vir3 {
724*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
725*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds3>;
726*4882a593Smuzhiyun		status = "disabled";
727*4882a593Smuzhiyun	};
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun	rkisp_vir0: rkisp-vir0 {
730*4882a593Smuzhiyun		compatible = "rockchip,rkisp-vir";
731*4882a593Smuzhiyun		rockchip,hw = <&rkisp>;
732*4882a593Smuzhiyun		status = "disabled";
733*4882a593Smuzhiyun	};
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun	rkisp_vir1: rkisp-vir1 {
736*4882a593Smuzhiyun		compatible = "rockchip,rkisp-vir";
737*4882a593Smuzhiyun		rockchip,hw = <&rkisp>;
738*4882a593Smuzhiyun		status = "disabled";
739*4882a593Smuzhiyun	};
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun	rkisp_vir2: rkisp-vir2 {
742*4882a593Smuzhiyun		compatible = "rockchip,rkisp-vir";
743*4882a593Smuzhiyun		rockchip,hw = <&rkisp>;
744*4882a593Smuzhiyun		status = "disabled";
745*4882a593Smuzhiyun	};
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun	rkisp_vir3: rkisp-vir3 {
748*4882a593Smuzhiyun		compatible = "rockchip,rkisp-vir";
749*4882a593Smuzhiyun		rockchip,hw = <&rkisp>;
750*4882a593Smuzhiyun		status = "disabled";
751*4882a593Smuzhiyun	};
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun	rockchip_system_monitor: rockchip-system-monitor {
754*4882a593Smuzhiyun		compatible = "rockchip,system-monitor";
755*4882a593Smuzhiyun		rockchip,thermal-zone = "soc-thermal";
756*4882a593Smuzhiyun	};
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun	thermal_zones: thermal-zones {
759*4882a593Smuzhiyun		soc_thermal: soc-thermal {
760*4882a593Smuzhiyun			polling-delay-passive = <20>; /* milliseconds */
761*4882a593Smuzhiyun			polling-delay = <1000>; /* milliseconds */
762*4882a593Smuzhiyun			sustainable-power = <685>; /* milliwatts */
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun			thermal-sensors = <&tsadc 0>;
765*4882a593Smuzhiyun			trips {
766*4882a593Smuzhiyun				threshold: trip-point-0 {
767*4882a593Smuzhiyun					temperature = <75000>;
768*4882a593Smuzhiyun					hysteresis = <2000>;
769*4882a593Smuzhiyun					type = "passive";
770*4882a593Smuzhiyun				};
771*4882a593Smuzhiyun				target: trip-point-1 {
772*4882a593Smuzhiyun					temperature = <85000>;
773*4882a593Smuzhiyun					hysteresis = <2000>;
774*4882a593Smuzhiyun					type = "passive";
775*4882a593Smuzhiyun				};
776*4882a593Smuzhiyun				soc_crit: soc-crit {
777*4882a593Smuzhiyun					/* millicelsius */
778*4882a593Smuzhiyun					temperature = <115000>;
779*4882a593Smuzhiyun					/* millicelsius */
780*4882a593Smuzhiyun					hysteresis = <2000>;
781*4882a593Smuzhiyun					type = "critical";
782*4882a593Smuzhiyun				};
783*4882a593Smuzhiyun			};
784*4882a593Smuzhiyun			cooling-maps {
785*4882a593Smuzhiyun				map0 {
786*4882a593Smuzhiyun					trip = <&target>;
787*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
788*4882a593Smuzhiyun					contribution = <1024>;
789*4882a593Smuzhiyun				};
790*4882a593Smuzhiyun				map1 {
791*4882a593Smuzhiyun					trip = <&target>;
792*4882a593Smuzhiyun					cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
793*4882a593Smuzhiyun					contribution = <1024>;
794*4882a593Smuzhiyun				};
795*4882a593Smuzhiyun			};
796*4882a593Smuzhiyun		};
797*4882a593Smuzhiyun	};
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun	timer {
800*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
801*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
802*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
803*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
804*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
805*4882a593Smuzhiyun	};
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun	vendor_storage: vendor-storage {
808*4882a593Smuzhiyun		compatible = "rockchip,ram-vendor-storage";
809*4882a593Smuzhiyun		memory-region = <&vendor_storage_rm>;
810*4882a593Smuzhiyun		status = "okay";
811*4882a593Smuzhiyun	};
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun	scmi_shmem: scmi-shmem@10f000 {
814*4882a593Smuzhiyun		compatible = "arm,scmi-shmem";
815*4882a593Smuzhiyun		reg = <0x0 0x0010f000 0x0 0x100>;
816*4882a593Smuzhiyun	};
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun	usbdrd30: usbdrd {
819*4882a593Smuzhiyun		compatible = "rockchip,rk3562-dwc3", "rockchip,rk3399-dwc3";
820*4882a593Smuzhiyun		clocks = <&cru CLK_USB3OTG_REF>, <&cru CLK_USB3OTG_SUSPEND>,
821*4882a593Smuzhiyun			 <&cru ACLK_USB3OTG>, <&cru PCLK_PHP>;
822*4882a593Smuzhiyun		clock-names = "ref", "suspend", "bus", "pipe_clk";
823*4882a593Smuzhiyun		#address-cells = <2>;
824*4882a593Smuzhiyun		#size-cells = <2>;
825*4882a593Smuzhiyun		ranges;
826*4882a593Smuzhiyun		status = "disabled";
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun		usbdrd_dwc3: usb@fe500000 {
829*4882a593Smuzhiyun			compatible = "snps,dwc3";
830*4882a593Smuzhiyun			reg = <0x0 0xfe500000 0x0 0x400000>;
831*4882a593Smuzhiyun			interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
832*4882a593Smuzhiyun			dr_mode = "otg";
833*4882a593Smuzhiyun			phys = <&u2phy_otg>, <&combphy_pu PHY_TYPE_USB3>;
834*4882a593Smuzhiyun			phy-names = "usb2-phy", "usb3-phy";
835*4882a593Smuzhiyun			phy_type = "utmi_wide";
836*4882a593Smuzhiyun			power-domains = <&power RK3562_PD_PHP>;
837*4882a593Smuzhiyun			resets = <&cru SRST_USB3OTG>;
838*4882a593Smuzhiyun			reset-names = "usb3-otg";
839*4882a593Smuzhiyun			snps,dis_enblslpm_quirk;
840*4882a593Smuzhiyun			snps,dis-u1-entry-quirk;
841*4882a593Smuzhiyun			snps,dis-u2-entry-quirk;
842*4882a593Smuzhiyun			snps,dis-u2-freeclk-exists-quirk;
843*4882a593Smuzhiyun			snps,dis-del-phy-power-chg-quirk;
844*4882a593Smuzhiyun			snps,dis-tx-ipgap-linecheck-quirk;
845*4882a593Smuzhiyun			snps,dis_rxdet_inp3_quirk;
846*4882a593Smuzhiyun			quirk-skip-phy-init;
847*4882a593Smuzhiyun			status = "disabled";
848*4882a593Smuzhiyun		};
849*4882a593Smuzhiyun	};
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun	gic: interrupt-controller@fe901000 {
852*4882a593Smuzhiyun		compatible = "arm,gic-400";
853*4882a593Smuzhiyun		#interrupt-cells = <3>;
854*4882a593Smuzhiyun		#address-cells = <0>;
855*4882a593Smuzhiyun		interrupt-controller;
856*4882a593Smuzhiyun		reg = <0x0 0xfe901000 0 0x1000>,
857*4882a593Smuzhiyun		      <0x0 0xfe902000 0 0x2000>,
858*4882a593Smuzhiyun		      <0x0 0xfe904000 0 0x2000>,
859*4882a593Smuzhiyun		      <0x0 0xfe906000 0 0x2000>;
860*4882a593Smuzhiyun		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
861*4882a593Smuzhiyun	};
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun	usb_host0_ehci: usb@fed00000 {
864*4882a593Smuzhiyun		compatible = "generic-ehci";
865*4882a593Smuzhiyun		reg = <0x0 0xfed00000 0x0 0x40000>;
866*4882a593Smuzhiyun		interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
867*4882a593Smuzhiyun		clocks = <&cru HCLK_USB2HOST>, <&cru HCLK_USB2HOST_ARB>,
868*4882a593Smuzhiyun			 <&u2phy>;
869*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter", "utmi";
870*4882a593Smuzhiyun		phys = <&u2phy_host>;
871*4882a593Smuzhiyun		phy-names = "usb2-phy";
872*4882a593Smuzhiyun		status = "disabled";
873*4882a593Smuzhiyun	};
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun	usb_host0_ohci: usb@fed40000 {
876*4882a593Smuzhiyun		compatible = "generic-ohci";
877*4882a593Smuzhiyun		reg = <0x0 0xfed40000 0x0 0x40000>;
878*4882a593Smuzhiyun		interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
879*4882a593Smuzhiyun		clocks = <&cru HCLK_USB2HOST>, <&cru HCLK_USB2HOST_ARB>,
880*4882a593Smuzhiyun			 <&u2phy>;
881*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter", "utmi";
882*4882a593Smuzhiyun		phys = <&u2phy_host>;
883*4882a593Smuzhiyun		phy-names = "usb2-phy";
884*4882a593Smuzhiyun		status = "disabled";
885*4882a593Smuzhiyun	};
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun	debug: debug@fed90000 {
888*4882a593Smuzhiyun		compatible = "rockchip,debug";
889*4882a593Smuzhiyun		reg = <0x0 0xfed90000 0x0 0x2000>,
890*4882a593Smuzhiyun		      <0x0 0xfed92000 0x0 0x2000>,
891*4882a593Smuzhiyun		      <0x0 0xfed94000 0x0 0x2000>,
892*4882a593Smuzhiyun		      <0x0 0xfed96000 0x0 0x2000>;
893*4882a593Smuzhiyun	};
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun	qos_dma2ddr: qos@fee03800 {
896*4882a593Smuzhiyun		compatible = "syscon";
897*4882a593Smuzhiyun		reg = <0x0 0xfee03800 0x0 0x20>;
898*4882a593Smuzhiyun	};
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun	qos_mcu: qos@fee10000 {
901*4882a593Smuzhiyun		compatible = "syscon";
902*4882a593Smuzhiyun		reg = <0x0 0xfee10000 0x0 0x20>;
903*4882a593Smuzhiyun	};
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun	qos_dft_apb: qos@fee10100 {
906*4882a593Smuzhiyun		compatible = "syscon";
907*4882a593Smuzhiyun		reg = <0x0 0xfee10100 0x0 0x20>;
908*4882a593Smuzhiyun	};
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun	qos_gmac: qos@fee10200 {
911*4882a593Smuzhiyun		compatible = "syscon";
912*4882a593Smuzhiyun		reg = <0x0 0xfee10200 0x0 0x20>;
913*4882a593Smuzhiyun	};
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun	qos_mac100: qos@fee10300 {
916*4882a593Smuzhiyun		compatible = "syscon";
917*4882a593Smuzhiyun		reg = <0x0 0xfee10300 0x0 0x20>;
918*4882a593Smuzhiyun	};
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun	qos_dcf: qos@fee10400 {
921*4882a593Smuzhiyun		compatible = "syscon";
922*4882a593Smuzhiyun		reg = <0x0 0xfee10400 0x0 0x20>;
923*4882a593Smuzhiyun	};
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun	qos_cpu: qos@fee20000 {
926*4882a593Smuzhiyun		compatible = "syscon";
927*4882a593Smuzhiyun		reg = <0x0 0xfee20000 0x0 0x20>;
928*4882a593Smuzhiyun	};
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun	qos_daplite_apb: qos@fee20100 {
931*4882a593Smuzhiyun		compatible = "syscon";
932*4882a593Smuzhiyun		reg = <0x0 0xfee20100 0x0 0x20>;
933*4882a593Smuzhiyun	};
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun	qos_gpu: qos@fee30000 {
936*4882a593Smuzhiyun		compatible = "syscon";
937*4882a593Smuzhiyun		reg = <0x0 0xfee30000 0x0 0x20>;
938*4882a593Smuzhiyun		priority-init = <0x202>;
939*4882a593Smuzhiyun	};
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun	qos_npu: qos@fee40000 {
942*4882a593Smuzhiyun		compatible = "syscon";
943*4882a593Smuzhiyun		reg = <0x0 0xfee40000 0x0 0x20>;
944*4882a593Smuzhiyun	};
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun	qos_rkvdec: qos@fee50000 {
947*4882a593Smuzhiyun		compatible = "syscon";
948*4882a593Smuzhiyun		reg = <0x0 0xfee50000 0x0 0x20>;
949*4882a593Smuzhiyun	};
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun	qos_vepu: qos@fee60000 {
952*4882a593Smuzhiyun		compatible = "syscon";
953*4882a593Smuzhiyun		reg = <0x0 0xfee60000 0x0 0x20>;
954*4882a593Smuzhiyun	};
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun	qos_isp: qos@fee70000 {
957*4882a593Smuzhiyun		compatible = "syscon";
958*4882a593Smuzhiyun		reg = <0x0 0xfee70000 0x0 0x20>;
959*4882a593Smuzhiyun	};
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun	qos_vicap: qos@fee70100 {
962*4882a593Smuzhiyun		compatible = "syscon";
963*4882a593Smuzhiyun		reg = <0x0 0xfee70100 0x0 0x20>;
964*4882a593Smuzhiyun	};
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun	qos_vop: qos@fee80000 {
967*4882a593Smuzhiyun		compatible = "syscon";
968*4882a593Smuzhiyun		reg = <0x0 0xfee80000 0x0 0x20>;
969*4882a593Smuzhiyun	};
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun	qos_jpeg: qos@fee90000 {
972*4882a593Smuzhiyun		compatible = "syscon";
973*4882a593Smuzhiyun		reg = <0x0 0xfee90000 0x0 0x20>;
974*4882a593Smuzhiyun	};
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun	qos_rga_rd: qos@fee90100 {
977*4882a593Smuzhiyun		compatible = "syscon";
978*4882a593Smuzhiyun		reg = <0x0 0xfee90100 0x0 0x20>;
979*4882a593Smuzhiyun	};
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun	qos_rga_wr: qos@fee90200 {
982*4882a593Smuzhiyun		compatible = "syscon";
983*4882a593Smuzhiyun		reg = <0x0 0xfee90200 0x0 0x20>;
984*4882a593Smuzhiyun	};
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun	qos_pcie: qos@feea0000 {
987*4882a593Smuzhiyun		compatible = "syscon";
988*4882a593Smuzhiyun		reg = <0x0 0xfeea0000 0x0 0x20>;
989*4882a593Smuzhiyun	};
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun	qos_usb3: qos@feea0100 {
992*4882a593Smuzhiyun		compatible = "syscon";
993*4882a593Smuzhiyun		reg = <0x0 0xfeea0100 0x0 0x20>;
994*4882a593Smuzhiyun	};
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun	qos_crypto_apb: qos@feeb0000 {
997*4882a593Smuzhiyun		compatible = "syscon";
998*4882a593Smuzhiyun		reg = <0x0 0xfeeb0000 0x0 0x20>;
999*4882a593Smuzhiyun	};
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun	qos_crypto: qos@feeb0100 {
1002*4882a593Smuzhiyun		compatible = "syscon";
1003*4882a593Smuzhiyun		reg = <0x0 0xfeeb0100 0x0 0x20>;
1004*4882a593Smuzhiyun	};
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun	qos_dmac: qos@feeb0200 {
1007*4882a593Smuzhiyun		compatible = "syscon";
1008*4882a593Smuzhiyun		reg = <0x0 0xfeeb0200 0x0 0x20>;
1009*4882a593Smuzhiyun	};
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun	qos_emmc: qos@feeb0300 {
1012*4882a593Smuzhiyun		compatible = "syscon";
1013*4882a593Smuzhiyun		reg = <0x0 0xfeeb0300 0x0 0x20>;
1014*4882a593Smuzhiyun	};
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun	qos_fspi: qos@feeb0400 {
1017*4882a593Smuzhiyun		compatible = "syscon";
1018*4882a593Smuzhiyun		reg = <0x0 0xfeeb0400 0x0 0x20>;
1019*4882a593Smuzhiyun	};
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun	qos_rkdma: qos@feeb0500 {
1022*4882a593Smuzhiyun		compatible = "syscon";
1023*4882a593Smuzhiyun		reg = <0x0 0xfeeb0500 0x0 0x20>;
1024*4882a593Smuzhiyun	};
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun	qos_sdmmc0: qos@feeb0600 {
1027*4882a593Smuzhiyun		compatible = "syscon";
1028*4882a593Smuzhiyun		reg = <0x0 0xfeeb0600 0x0 0x20>;
1029*4882a593Smuzhiyun	};
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun	qos_sdmmc1: qos@feeb0700 {
1032*4882a593Smuzhiyun		compatible = "syscon";
1033*4882a593Smuzhiyun		reg = <0x0 0xfeeb0700 0x0 0x20>;
1034*4882a593Smuzhiyun	};
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun	qos_usb2: qos@feeb0800 {
1037*4882a593Smuzhiyun		compatible = "syscon";
1038*4882a593Smuzhiyun		reg = <0x0 0xfeeb0800 0x0 0x20>;
1039*4882a593Smuzhiyun	};
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun	pmu_grf: syscon@ff010000 {
1042*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pmu-grf", "syscon", "simple-mfd";
1043*4882a593Smuzhiyun		reg = <0x0 0xff010000 0x0 0x10000>;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun		reboot_mode: reboot-mode {
1046*4882a593Smuzhiyun			compatible = "syscon-reboot-mode";
1047*4882a593Smuzhiyun			offset = <0x220>;
1048*4882a593Smuzhiyun			mode-bootloader = <BOOT_BL_DOWNLOAD>;
1049*4882a593Smuzhiyun			mode-charge = <BOOT_CHARGING>;
1050*4882a593Smuzhiyun			mode-fastboot = <BOOT_FASTBOOT>;
1051*4882a593Smuzhiyun			mode-loader = <BOOT_BL_DOWNLOAD>;
1052*4882a593Smuzhiyun			mode-normal = <BOOT_NORMAL>;
1053*4882a593Smuzhiyun			mode-recovery = <BOOT_RECOVERY>;
1054*4882a593Smuzhiyun			mode-ums = <BOOT_UMS>;
1055*4882a593Smuzhiyun			mode-panic = <BOOT_PANIC>;
1056*4882a593Smuzhiyun			mode-watchdog = <BOOT_WATCHDOG>;
1057*4882a593Smuzhiyun		};
1058*4882a593Smuzhiyun	};
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun	sys_grf: syscon@ff030000 {
1061*4882a593Smuzhiyun		compatible = "rockchip,rk3562-sys-grf", "syscon", "simple-mfd";
1062*4882a593Smuzhiyun		reg = <0x0 0xff030000 0x0 0x10000>;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun		lvds: lvds {
1065*4882a593Smuzhiyun			compatible = "rockchip,rk3562-lvds";
1066*4882a593Smuzhiyun			phys = <&video_phy>;
1067*4882a593Smuzhiyun			phy-names = "phy";
1068*4882a593Smuzhiyun			status = "disabled";
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun			ports {
1071*4882a593Smuzhiyun				#address-cells = <1>;
1072*4882a593Smuzhiyun				#size-cells = <0>;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun				port@0 {
1075*4882a593Smuzhiyun					reg = <0>;
1076*4882a593Smuzhiyun					#address-cells = <1>;
1077*4882a593Smuzhiyun					#size-cells = <0>;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun					lvds_in_vp0: endpoint@0 {
1080*4882a593Smuzhiyun						reg = <0>;
1081*4882a593Smuzhiyun						remote-endpoint = <&vp0_out_lvds>;
1082*4882a593Smuzhiyun						status = "disabled";
1083*4882a593Smuzhiyun					};
1084*4882a593Smuzhiyun				};
1085*4882a593Smuzhiyun			};
1086*4882a593Smuzhiyun		};
1087*4882a593Smuzhiyun	};
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun	peri_grf: syscon@ff040000 {
1090*4882a593Smuzhiyun		compatible = "rockchip,rk3562-peri-grf", "syscon";
1091*4882a593Smuzhiyun		reg = <0x0 0xff040000 0x0 0x10000>;
1092*4882a593Smuzhiyun	};
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun	ioc_grf: syscon@ff060000 {
1095*4882a593Smuzhiyun		compatible = "rockchip,rk3562-ioc-grf", "syscon", "simple-mfd";
1096*4882a593Smuzhiyun		reg = <0x0 0xff060000 0x0 0x30000>;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun		rgb: rgb {
1099*4882a593Smuzhiyun			compatible = "rockchip,rk3562-rgb";
1100*4882a593Smuzhiyun			pinctrl-names = "default";
1101*4882a593Smuzhiyun			pinctrl-0 = <&vo_pins>;
1102*4882a593Smuzhiyun			status = "disabled";
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun			ports {
1105*4882a593Smuzhiyun				#address-cells = <1>;
1106*4882a593Smuzhiyun				#size-cells = <0>;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun				port@0 {
1109*4882a593Smuzhiyun					reg = <0>;
1110*4882a593Smuzhiyun					#address-cells = <1>;
1111*4882a593Smuzhiyun					#size-cells = <0>;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun					rgb_in_vp0: endpoint@0 {
1114*4882a593Smuzhiyun						reg = <0>;
1115*4882a593Smuzhiyun						remote-endpoint = <&vp0_out_rgb>;
1116*4882a593Smuzhiyun						status = "disabled";
1117*4882a593Smuzhiyun					};
1118*4882a593Smuzhiyun				};
1119*4882a593Smuzhiyun			};
1120*4882a593Smuzhiyun		};
1121*4882a593Smuzhiyun	};
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun	usbphy_grf: syscon@ff090000 {
1124*4882a593Smuzhiyun		compatible = "rockchip,rk3562-usbphy-grf", "syscon";
1125*4882a593Smuzhiyun		reg = <0x0 0xff090000 0x0 0x8000>;
1126*4882a593Smuzhiyun	};
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun	pipephy_grf: syscon@ff098000 {
1129*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pipephy-grf", "syscon";
1130*4882a593Smuzhiyun		reg = <0x0 0xff098000 0x0 0x8000>;
1131*4882a593Smuzhiyun	};
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun	cru: clock-controller@ff100000 {
1134*4882a593Smuzhiyun		compatible = "rockchip,rk3562-cru";
1135*4882a593Smuzhiyun		reg = <0x0 0xff100000 0x0 0x40000>;
1136*4882a593Smuzhiyun		rockchip,grf = <&sys_grf>;
1137*4882a593Smuzhiyun		#clock-cells = <1>;
1138*4882a593Smuzhiyun		#reset-cells = <1>;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun		assigned-clocks =
1141*4882a593Smuzhiyun			<&cru PLL_GPLL>, <&cru PLL_CPLL>, <&cru PLL_HPLL>;
1142*4882a593Smuzhiyun		assigned-clock-rates =
1143*4882a593Smuzhiyun			<1188000000>, <1000000000>, <983040000>;
1144*4882a593Smuzhiyun	};
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun	i2c0: i2c@ff200000 {
1147*4882a593Smuzhiyun		compatible = "rockchip,rk3562-i2c", "rockchip,rk3399-i2c";
1148*4882a593Smuzhiyun		reg = <0x0 0xff200000 0x0 0x1000>;
1149*4882a593Smuzhiyun		clocks = <&cru CLK_PMU0_I2C0>, <&cru PCLK_PMU0_I2C0>;
1150*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
1151*4882a593Smuzhiyun		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
1152*4882a593Smuzhiyun		pinctrl-names = "default";
1153*4882a593Smuzhiyun		pinctrl-0 = <&i2c0_xfer>;
1154*4882a593Smuzhiyun		#address-cells = <1>;
1155*4882a593Smuzhiyun		#size-cells = <0>;
1156*4882a593Smuzhiyun		status = "disabled";
1157*4882a593Smuzhiyun	};
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun	uart0: serial@ff210000 {
1160*4882a593Smuzhiyun		compatible = "rockchip,rk3562-uart", "snps,dw-apb-uart";
1161*4882a593Smuzhiyun		reg = <0x0 0xff210000 0x0 0x100>;
1162*4882a593Smuzhiyun		interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1163*4882a593Smuzhiyun		clocks = <&cru SCLK_PMU1_UART0>, <&cru PCLK_PMU1_UART0>;
1164*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1165*4882a593Smuzhiyun		reg-shift = <2>;
1166*4882a593Smuzhiyun		reg-io-width = <4>;
1167*4882a593Smuzhiyun		dmas = <&dmac 0>;
1168*4882a593Smuzhiyun		status = "disabled";
1169*4882a593Smuzhiyun	};
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun	spi0: spi@ff220000 {
1172*4882a593Smuzhiyun		compatible = "rockchip,rk3066-spi";
1173*4882a593Smuzhiyun		reg = <0x0 0xff220000 0x0 0x1000>;
1174*4882a593Smuzhiyun		interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
1175*4882a593Smuzhiyun		#address-cells = <1>;
1176*4882a593Smuzhiyun		#size-cells = <0>;
1177*4882a593Smuzhiyun		clocks = <&cru CLK_PMU1_SPI0>, <&cru PCLK_PMU1_SPI0>, <&cru SCLK_IN_PMU1_SPI0>;
1178*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk", "sclk_in";
1179*4882a593Smuzhiyun		dmas = <&dmac 13>, <&dmac 12>;
1180*4882a593Smuzhiyun		dma-names = "tx", "rx";
1181*4882a593Smuzhiyun		pinctrl-names = "default";
1182*4882a593Smuzhiyun		pinctrl-0 = <&spi0m0_csn0 &spi0m0_csn1 &spi0m0_pins>;
1183*4882a593Smuzhiyun		num-cs = <2>;
1184*4882a593Smuzhiyun		status = "disabled";
1185*4882a593Smuzhiyun	};
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun	pwm0: pwm@ff230000 {
1188*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
1189*4882a593Smuzhiyun		reg = <0x0 0xff230000 0x0 0x10>;
1190*4882a593Smuzhiyun		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
1191*4882a593Smuzhiyun		#pwm-cells = <3>;
1192*4882a593Smuzhiyun		pinctrl-names = "active";
1193*4882a593Smuzhiyun		pinctrl-0 = <&pwm0m0_pins>;
1194*4882a593Smuzhiyun		clocks = <&cru CLK_PMU1_PWM0>, <&cru PCLK_PMU1_PWM0>;
1195*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
1196*4882a593Smuzhiyun		status = "disabled";
1197*4882a593Smuzhiyun	};
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun	pwm1: pwm@ff230010 {
1200*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
1201*4882a593Smuzhiyun		reg = <0x0 0xff230010 0x0 0x10>;
1202*4882a593Smuzhiyun		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
1203*4882a593Smuzhiyun		#pwm-cells = <3>;
1204*4882a593Smuzhiyun		pinctrl-names = "active";
1205*4882a593Smuzhiyun		pinctrl-0 = <&pwm1m0_pins>;
1206*4882a593Smuzhiyun		clocks = <&cru CLK_PMU1_PWM0>, <&cru PCLK_PMU1_PWM0>;
1207*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
1208*4882a593Smuzhiyun		status = "disabled";
1209*4882a593Smuzhiyun	};
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun	pwm2: pwm@ff230020 {
1212*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
1213*4882a593Smuzhiyun		reg = <0x0 0xff230020 0x0 0x10>;
1214*4882a593Smuzhiyun		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
1215*4882a593Smuzhiyun		#pwm-cells = <3>;
1216*4882a593Smuzhiyun		pinctrl-names = "active";
1217*4882a593Smuzhiyun		pinctrl-0 = <&pwm2m0_pins>;
1218*4882a593Smuzhiyun		clocks = <&cru CLK_PMU1_PWM0>, <&cru PCLK_PMU1_PWM0>;
1219*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
1220*4882a593Smuzhiyun		status = "disabled";
1221*4882a593Smuzhiyun	};
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun	pwm3: pwm@ff230030 {
1224*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
1225*4882a593Smuzhiyun		reg = <0x0 0xff230030 0x0 0x10>;
1226*4882a593Smuzhiyun		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
1227*4882a593Smuzhiyun			     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
1228*4882a593Smuzhiyun		#pwm-cells = <3>;
1229*4882a593Smuzhiyun		pinctrl-names = "active";
1230*4882a593Smuzhiyun		pinctrl-0 = <&pwm3m0_pins>;
1231*4882a593Smuzhiyun		clocks = <&cru CLK_PMU1_PWM0>, <&cru PCLK_PMU1_PWM0>;
1232*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
1233*4882a593Smuzhiyun		status = "disabled";
1234*4882a593Smuzhiyun	};
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun	pmu: power-management@ff258000 {
1237*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pmu", "syscon", "simple-mfd";
1238*4882a593Smuzhiyun		reg = <0x0 0xff258000 0x0 0x1000>;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun		power: power-controller {
1241*4882a593Smuzhiyun			compatible = "rockchip,rk3562-power-controller";
1242*4882a593Smuzhiyun			#power-domain-cells = <1>;
1243*4882a593Smuzhiyun			#address-cells = <1>;
1244*4882a593Smuzhiyun			#size-cells = <0>;
1245*4882a593Smuzhiyun			status = "okay";
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun			/* These power domains are grouped by VD_GPU */
1248*4882a593Smuzhiyun			pd_gpu@RK3562_PD_GPU {
1249*4882a593Smuzhiyun				reg = <RK3562_PD_GPU>;
1250*4882a593Smuzhiyun				pm_qos = <&qos_gpu>;
1251*4882a593Smuzhiyun			};
1252*4882a593Smuzhiyun			/* These power domains are grouped by VD_NPU */
1253*4882a593Smuzhiyun			pd_npu@RK3562_PD_NPU {
1254*4882a593Smuzhiyun				reg = <RK3562_PD_NPU>;
1255*4882a593Smuzhiyun				pm_qos = <&qos_npu>;
1256*4882a593Smuzhiyun			};
1257*4882a593Smuzhiyun			/* These power domains are grouped by VD_LOGIC */
1258*4882a593Smuzhiyun			pd_vdpu@RK3562_PD_VDPU {
1259*4882a593Smuzhiyun				reg = <RK3562_PD_VDPU>;
1260*4882a593Smuzhiyun				pm_qos = <&qos_rkvdec>;
1261*4882a593Smuzhiyun			};
1262*4882a593Smuzhiyun			pd_vi@RK3562_PD_VI {
1263*4882a593Smuzhiyun				reg = <RK3562_PD_VI>;
1264*4882a593Smuzhiyun				#address-cells = <1>;
1265*4882a593Smuzhiyun				#size-cells = <0>;
1266*4882a593Smuzhiyun				pm_qos = <&qos_isp>,
1267*4882a593Smuzhiyun					 <&qos_vicap>;
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun				pd_vepu@RK3562_PD_VEPU {
1270*4882a593Smuzhiyun					reg = <RK3562_PD_VEPU>;
1271*4882a593Smuzhiyun					pm_qos = <&qos_vepu>;
1272*4882a593Smuzhiyun				};
1273*4882a593Smuzhiyun			};
1274*4882a593Smuzhiyun			pd_vo@RK3562_PD_VO {
1275*4882a593Smuzhiyun				reg = <RK3562_PD_VO>;
1276*4882a593Smuzhiyun				#address-cells = <1>;
1277*4882a593Smuzhiyun				#size-cells = <0>;
1278*4882a593Smuzhiyun				pm_qos = <&qos_vop>;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun				pd_rga@RK3562_PD_RGA {
1281*4882a593Smuzhiyun					reg = <RK3562_PD_RGA>;
1282*4882a593Smuzhiyun					pm_qos = <&qos_rga_rd>,
1283*4882a593Smuzhiyun						 <&qos_rga_wr>,
1284*4882a593Smuzhiyun						 <&qos_jpeg>;
1285*4882a593Smuzhiyun				};
1286*4882a593Smuzhiyun			};
1287*4882a593Smuzhiyun			pd_php@RK3562_PD_PHP {
1288*4882a593Smuzhiyun				reg = <RK3562_PD_PHP>;
1289*4882a593Smuzhiyun				pm_qos = <&qos_pcie>,
1290*4882a593Smuzhiyun					 <&qos_usb3>;
1291*4882a593Smuzhiyun			};
1292*4882a593Smuzhiyun		};
1293*4882a593Smuzhiyun	};
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun	pmu_mailbox: mailbox@ff290000 {
1296*4882a593Smuzhiyun		compatible = "rockchip,rk3562-mailbox",
1297*4882a593Smuzhiyun			     "rockchip,rk3368-mailbox";
1298*4882a593Smuzhiyun		reg = <0x0 0xff290000 0x0 0x200>;
1299*4882a593Smuzhiyun		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
1300*4882a593Smuzhiyun		clocks = <&cru PCLK_PMU1_MAILBOX>;
1301*4882a593Smuzhiyun		clock-names = "pclk_mailbox";
1302*4882a593Smuzhiyun		#mbox-cells = <1>;
1303*4882a593Smuzhiyun		status = "disabled";
1304*4882a593Smuzhiyun	};
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun	rknpu: npu@ff300000 {
1307*4882a593Smuzhiyun		compatible = "rockchip,rk3562-rknpu";
1308*4882a593Smuzhiyun		reg = <0x0 0xff300000 0x0 0x10000>;
1309*4882a593Smuzhiyun		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
1310*4882a593Smuzhiyun		clocks = <&scmi_clk ACLK_RKNN>, <&cru ACLK_RKNN>, <&cru HCLK_RKNN>;
1311*4882a593Smuzhiyun		clock-names = "scmi_clk", "aclk", "hclk";
1312*4882a593Smuzhiyun		assigned-clocks = <&cru ACLK_RKNN>;
1313*4882a593Smuzhiyun		assigned-clock-rates = <600000000>;
1314*4882a593Smuzhiyun		resets = <&cru SRST_A_RKNN>, <&cru SRST_H_RKNN>;
1315*4882a593Smuzhiyun		reset-names = "srst_a", "srst_h";
1316*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_NPU>;
1317*4882a593Smuzhiyun		operating-points-v2 = <&npu_opp_table>;
1318*4882a593Smuzhiyun		iommus = <&rknpu_mmu>;
1319*4882a593Smuzhiyun		status = "disabled";
1320*4882a593Smuzhiyun	};
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun	npu_opp_table: npu-opp-table {
1323*4882a593Smuzhiyun		compatible = "operating-points-v2";
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun		mbist-vmin = <825000 900000 975000>;
1326*4882a593Smuzhiyun		nvmem-cells = <&npu_leakage>, <&npu_opp_info>, <&mbist_vmin>, <&npu_pvtpll>;
1327*4882a593Smuzhiyun		nvmem-cell-names = "leakage", "opp-info", "mbist-vmin", "pvtm";
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun		rockchip,pvtm-voltage-sel = <
1330*4882a593Smuzhiyun			0	760	0
1331*4882a593Smuzhiyun			761	800	1
1332*4882a593Smuzhiyun			801	840	2
1333*4882a593Smuzhiyun			841	880	3
1334*4882a593Smuzhiyun			881	9999	4
1335*4882a593Smuzhiyun		>;
1336*4882a593Smuzhiyun		rockchip,pvtm-pvtpll;
1337*4882a593Smuzhiyun		rockchip,pvtm-offset = <0x674>;
1338*4882a593Smuzhiyun		rockchip,pvtm-sample-time = <1100>;
1339*4882a593Smuzhiyun		rockchip,pvtm-freq = <900000>;
1340*4882a593Smuzhiyun		rockchip,pvtm-volt = <900000>;
1341*4882a593Smuzhiyun		rockchip,pvtm-ref-temp = <40>;
1342*4882a593Smuzhiyun		rockchip,pvtm-temp-prop = <0 0>;
1343*4882a593Smuzhiyun		rockchip,pvtm-thermal-zone = "soc-thermal";
1344*4882a593Smuzhiyun		rockchip,grf = <&sys_grf>;
1345*4882a593Smuzhiyun		rockchip,temp-hysteresis = <5000>;
1346*4882a593Smuzhiyun		rockchip,low-temp = <10000>;
1347*4882a593Smuzhiyun		rockchip,low-temp-min-volt = <925000>;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun		opp-300000000 {
1350*4882a593Smuzhiyun			opp-hz = /bits/ 64 <300000000>;
1351*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1000000>;
1352*4882a593Smuzhiyun		};
1353*4882a593Smuzhiyun		opp-400000000 {
1354*4882a593Smuzhiyun			opp-hz = /bits/ 64 <400000000>;
1355*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1000000>;
1356*4882a593Smuzhiyun		};
1357*4882a593Smuzhiyun		opp-500000000 {
1358*4882a593Smuzhiyun			opp-hz = /bits/ 64 <500000000>;
1359*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1000000>;
1360*4882a593Smuzhiyun		};
1361*4882a593Smuzhiyun		opp-600000000 {
1362*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
1363*4882a593Smuzhiyun			opp-microvolt = <875000 875000 1000000>;
1364*4882a593Smuzhiyun			opp-microvolt-L0 = <875000 875000 1000000>;
1365*4882a593Smuzhiyun			opp-microvolt-L1 = <850000 850000 1000000>;
1366*4882a593Smuzhiyun			opp-microvolt-L2 = <825000 825000 1000000>;
1367*4882a593Smuzhiyun			opp-microvolt-L3 = <825000 825000 1000000>;
1368*4882a593Smuzhiyun			opp-microvolt-L4 = <825000 825000 1000000>;
1369*4882a593Smuzhiyun		};
1370*4882a593Smuzhiyun		opp-700000000 {
1371*4882a593Smuzhiyun			opp-hz = /bits/ 64 <700000000>;
1372*4882a593Smuzhiyun			opp-microvolt = <925000 925000 1000000>;
1373*4882a593Smuzhiyun			opp-microvolt-L0 = <925000 925000 1000000>;
1374*4882a593Smuzhiyun			opp-microvolt-L1 = <900000 900000 1000000>;
1375*4882a593Smuzhiyun			opp-microvolt-L2 = <875000 875000 1000000>;
1376*4882a593Smuzhiyun			opp-microvolt-L3 = <850000 850000 1000000>;
1377*4882a593Smuzhiyun			opp-microvolt-L4 = <825000 825000 1000000>;
1378*4882a593Smuzhiyun		};
1379*4882a593Smuzhiyun		opp-800000000 {
1380*4882a593Smuzhiyun			opp-hz = /bits/ 64 <800000000>;
1381*4882a593Smuzhiyun			opp-microvolt = <975000 975000 1000000>;
1382*4882a593Smuzhiyun			opp-microvolt-L0 = <975000 975000 1000000>;
1383*4882a593Smuzhiyun			opp-microvolt-L1 = <950000 950000 1000000>;
1384*4882a593Smuzhiyun			opp-microvolt-L2 = <925000 925000 1000000>;
1385*4882a593Smuzhiyun			opp-microvolt-L3 = <900000 900000 1000000>;
1386*4882a593Smuzhiyun			opp-microvolt-L4 = <875000 875000 1000000>;
1387*4882a593Smuzhiyun		};
1388*4882a593Smuzhiyun		opp-900000000 {
1389*4882a593Smuzhiyun			opp-hz = /bits/ 64 <900000000>;
1390*4882a593Smuzhiyun			opp-microvolt = <1000000 1000000 1000000>;
1391*4882a593Smuzhiyun			opp-microvolt-L0 = <1000000 1000000 1000000>;
1392*4882a593Smuzhiyun			opp-microvolt-L1 = <1000000 1000000 1000000>;
1393*4882a593Smuzhiyun			opp-microvolt-L2 = <975000 975000 1000000>;
1394*4882a593Smuzhiyun			opp-microvolt-L3 = <950000 950000 1000000>;
1395*4882a593Smuzhiyun			opp-microvolt-L4 = <925000 925000 1000000>;
1396*4882a593Smuzhiyun		};
1397*4882a593Smuzhiyun		opp-1000000000 {
1398*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1000000000>;
1399*4882a593Smuzhiyun			opp-microvolt = <1000000 1000000 1000000>;
1400*4882a593Smuzhiyun			opp-microvolt-L0 = <1000000 1000000 1000000>;
1401*4882a593Smuzhiyun			opp-microvolt-L1 = <1000000 1000000 1000000>;
1402*4882a593Smuzhiyun			opp-microvolt-L2 = <1000000 1000000 1000000>;
1403*4882a593Smuzhiyun			opp-microvolt-L3 = <975000 975000 1000000>;
1404*4882a593Smuzhiyun			opp-microvolt-L4 = <950000 950000 1000000>;
1405*4882a593Smuzhiyun		};
1406*4882a593Smuzhiyun	};
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun	rknpu_mmu: iommu@ff30a000 {
1409*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1410*4882a593Smuzhiyun		reg = <0x0 0xff30a000 0x0 0x40>;
1411*4882a593Smuzhiyun		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
1412*4882a593Smuzhiyun		interrupt-names = "rknpu_mmu";
1413*4882a593Smuzhiyun		clocks = <&cru ACLK_RKNN>, <&cru HCLK_RKNN>;
1414*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1415*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_NPU>;
1416*4882a593Smuzhiyun		#iommu-cells = <0>;
1417*4882a593Smuzhiyun		status = "disabled";
1418*4882a593Smuzhiyun	};
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun	gpu: gpu@ff320000 {
1421*4882a593Smuzhiyun		compatible = "arm,mali-bifrost";
1422*4882a593Smuzhiyun		reg = <0x0 0xff320000 0x0 0x4000>;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun		interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
1425*4882a593Smuzhiyun			     <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
1426*4882a593Smuzhiyun			     <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
1427*4882a593Smuzhiyun		interrupt-names = "GPU", "MMU", "JOB";
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun		upthreshold = <40>;
1430*4882a593Smuzhiyun		downdifferential = <10>;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun		clocks = <&scmi_clk CLK_GPU>, <&cru CLK_GPU>,
1433*4882a593Smuzhiyun			 <&cru CLK_GPU_BRG>, <&cru ACLK_GPU_PRE>;
1434*4882a593Smuzhiyun		clock-names = "clk_mali", "clk_gpu", "clk_gpu_brg", "aclk_gpu";
1435*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_GPU>;
1436*4882a593Smuzhiyun		operating-points-v2 = <&gpu_opp_table>;
1437*4882a593Smuzhiyun		#cooling-cells = <2>;
1438*4882a593Smuzhiyun		dynamic-power-coefficient = <820>;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun		status = "disabled";
1441*4882a593Smuzhiyun	};
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun	gpu_opp_table: gpu-opp-table {
1444*4882a593Smuzhiyun		compatible = "operating-points-v2";
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun		mbist-vmin = <825000 900000 975000>;
1447*4882a593Smuzhiyun		nvmem-cells = <&gpu_leakage>, <&gpu_opp_info>, <&mbist_vmin>, <&gpu_pvtpll>;
1448*4882a593Smuzhiyun		nvmem-cell-names = "leakage", "opp-info", "mbist-vmin", "pvtm";
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun		rockchip,pvtm-voltage-sel = <
1451*4882a593Smuzhiyun			0	780	0
1452*4882a593Smuzhiyun			781	820	1
1453*4882a593Smuzhiyun			821	860	2
1454*4882a593Smuzhiyun			861	900	3
1455*4882a593Smuzhiyun			901	9999	4
1456*4882a593Smuzhiyun		>;
1457*4882a593Smuzhiyun		rockchip,pvtm-pvtpll;
1458*4882a593Smuzhiyun		rockchip,pvtm-offset = <0x654>;
1459*4882a593Smuzhiyun		rockchip,pvtm-sample-time = <1100>;
1460*4882a593Smuzhiyun		rockchip,pvtm-freq = <900000>;
1461*4882a593Smuzhiyun		rockchip,pvtm-volt = <900000>;
1462*4882a593Smuzhiyun		rockchip,pvtm-ref-temp = <40>;
1463*4882a593Smuzhiyun		rockchip,pvtm-temp-prop = <0 0>;
1464*4882a593Smuzhiyun		rockchip,pvtm-thermal-zone = "soc-thermal";
1465*4882a593Smuzhiyun		rockchip,grf = <&sys_grf>;
1466*4882a593Smuzhiyun		rockchip,temp-hysteresis = <5000>;
1467*4882a593Smuzhiyun		rockchip,low-temp = <10000>;
1468*4882a593Smuzhiyun		rockchip,low-temp-min-volt = <925000>;
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun		opp-300000000 {
1471*4882a593Smuzhiyun			opp-hz = /bits/ 64 <300000000>;
1472*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1000000>;
1473*4882a593Smuzhiyun		};
1474*4882a593Smuzhiyun		opp-400000000 {
1475*4882a593Smuzhiyun			opp-hz = /bits/ 64 <400000000>;
1476*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1000000>;
1477*4882a593Smuzhiyun		};
1478*4882a593Smuzhiyun		opp-500000000 {
1479*4882a593Smuzhiyun			opp-hz = /bits/ 64 <500000000>;
1480*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1000000>;
1481*4882a593Smuzhiyun		};
1482*4882a593Smuzhiyun		opp-600000000 {
1483*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
1484*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1000000>;
1485*4882a593Smuzhiyun		};
1486*4882a593Smuzhiyun		opp-700000000 {
1487*4882a593Smuzhiyun			opp-hz = /bits/ 64 <700000000>;
1488*4882a593Smuzhiyun			opp-microvolt = <900000 900000 1000000>;
1489*4882a593Smuzhiyun			opp-microvolt-L0 = <900000 900000 1000000>;
1490*4882a593Smuzhiyun			opp-microvolt-L1 = <875000 875000 1000000>;
1491*4882a593Smuzhiyun			opp-microvolt-L2 = <850000 850000 1000000>;
1492*4882a593Smuzhiyun			opp-microvolt-L3 = <825000 825000 1000000>;
1493*4882a593Smuzhiyun			opp-microvolt-L4 = <825000 825000 1000000>;
1494*4882a593Smuzhiyun		};
1495*4882a593Smuzhiyun		opp-800000000 {
1496*4882a593Smuzhiyun			opp-hz = /bits/ 64 <800000000>;
1497*4882a593Smuzhiyun			opp-microvolt = <950000 950000 1000000>;
1498*4882a593Smuzhiyun			opp-microvolt-L0 = <950000 950000 1000000>;
1499*4882a593Smuzhiyun			opp-microvolt-L1 = <925000 925000 1000000>;
1500*4882a593Smuzhiyun			opp-microvolt-L2 = <900000 900000 1000000>;
1501*4882a593Smuzhiyun			opp-microvolt-L3 = <875000 875000 1000000>;
1502*4882a593Smuzhiyun			opp-microvolt-L4 = <850000 850000 1000000>;
1503*4882a593Smuzhiyun		};
1504*4882a593Smuzhiyun		opp-900000000 {
1505*4882a593Smuzhiyun			opp-hz = /bits/ 64 <900000000>;
1506*4882a593Smuzhiyun			opp-microvolt = <1000000 1000000 1000000>;
1507*4882a593Smuzhiyun			opp-microvolt-L0 = <1000000 1000000 1000000>;
1508*4882a593Smuzhiyun			opp-microvolt-L1 = <975000 975000 1000000>;
1509*4882a593Smuzhiyun			opp-microvolt-L2 = <950000 950000 1000000>;
1510*4882a593Smuzhiyun			opp-microvolt-L3 = <925000 925000 1000000>;
1511*4882a593Smuzhiyun			opp-microvolt-L4 = <900000 900000 1000000>;
1512*4882a593Smuzhiyun		};
1513*4882a593Smuzhiyun	};
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun	rkvdec: rkvdec@ff340100 {
1516*4882a593Smuzhiyun		compatible = "rockchip,rkv-decoder-rk3562", "rockchip,rkv-decoder-v2";
1517*4882a593Smuzhiyun		reg = <0x0 0xff340100 0x0 0x400>, <0x0 0xff340000 0x0 0x100>;
1518*4882a593Smuzhiyun		reg-names = "regs", "link";
1519*4882a593Smuzhiyun		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
1520*4882a593Smuzhiyun		interrupt-names = "irq_dec";
1521*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>, <&cru CLK_RKVDEC_HEVC_CA>;
1522*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec","clk_hevc_cabac";
1523*4882a593Smuzhiyun		rockchip,normal-rates = <198000000>, <0>, <396000000>;
1524*4882a593Smuzhiyun		assigned-clocks = <&cru ACLK_RKVDEC>, <&cru CLK_RKVDEC_HEVC_CA>;
1525*4882a593Smuzhiyun		assigned-clock-rates = <198000000>, <396000000>;
1526*4882a593Smuzhiyun		resets = <&cru SRST_A_RKVDEC>, <&cru SRST_H_RKVDEC>,
1527*4882a593Smuzhiyun			 <&cru SRST_RKVDEC_HEVC_CA>;
1528*4882a593Smuzhiyun		reset-names = "video_a", "video_h", "video_hevc_cabac";
1529*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_VDPU>;
1530*4882a593Smuzhiyun		iommus = <&rkvdec_mmu>;
1531*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1532*4882a593Smuzhiyun		rockchip,taskqueue-node = <0>;
1533*4882a593Smuzhiyun		rockchip,resetgroup-node = <0>;
1534*4882a593Smuzhiyun		rockchip,task-capacity = <16>;
1535*4882a593Smuzhiyun		status = "disabled";
1536*4882a593Smuzhiyun	};
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun	rkvdec_mmu: iommu@ff340800 {
1539*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1540*4882a593Smuzhiyun		reg = <0x0 0xff340800 0x0 0x40>, <0x0 0xff340900 0x0 0x40>;
1541*4882a593Smuzhiyun		interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
1542*4882a593Smuzhiyun		interrupt-names = "rkvdec_mmu";
1543*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>, <&cru CLK_RKVDEC_HEVC_CA>;
1544*4882a593Smuzhiyun		clock-names = "aclk", "iface", "clk_hevc_cabac";
1545*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_VDPU>;
1546*4882a593Smuzhiyun		rockchip,shootdown-entire;
1547*4882a593Smuzhiyun		#iommu-cells = <0>;
1548*4882a593Smuzhiyun		status = "disabled";
1549*4882a593Smuzhiyun	};
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun	rkvenc: rkvenc@ff360000 {
1552*4882a593Smuzhiyun		compatible = "rockchip,rkv-encoder-rk3562", "rockchip,rkv-encoder-v2";
1553*4882a593Smuzhiyun		reg = <0x0 0xff360000 0x0 0x6000>;
1554*4882a593Smuzhiyun		interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
1555*4882a593Smuzhiyun		interrupt-names = "irq_rkvenc";
1556*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVENC>, <&cru HCLK_RKVENC>, <&cru CLK_RKVENC_CORE>;
1557*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec", "clk_core";
1558*4882a593Smuzhiyun		rockchip,normal-rates = <297000000>, <0>, <297000000>;
1559*4882a593Smuzhiyun		resets = <&cru SRST_A_RKVENC>, <&cru SRST_H_RKVENC>,
1560*4882a593Smuzhiyun			 <&cru SRST_RKVENC_CORE>;
1561*4882a593Smuzhiyun		reset-names = "video_a", "video_h", "video_core";
1562*4882a593Smuzhiyun		assigned-clocks = <&cru ACLK_RKVENC>, <&cru CLK_RKVENC_CORE>;
1563*4882a593Smuzhiyun		assigned-clock-rates = <297000000>, <297000000>;
1564*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_VEPU>;
1565*4882a593Smuzhiyun		iommus = <&rkvenc_mmu>;
1566*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1567*4882a593Smuzhiyun		rockchip,taskqueue-node = <1>;
1568*4882a593Smuzhiyun		rockchip,resetgroup-node = <1>;
1569*4882a593Smuzhiyun		status = "disabled";
1570*4882a593Smuzhiyun	};
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun	rkvenc_mmu: iommu@ff36f000 {
1573*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1574*4882a593Smuzhiyun		reg = <0x0 0xff36f000 0x0 0x40>;
1575*4882a593Smuzhiyun		interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
1576*4882a593Smuzhiyun		interrupt-names = "rkvenc_mmu";
1577*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVENC>, <&cru HCLK_RKVENC>;
1578*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1579*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_VEPU>;
1580*4882a593Smuzhiyun		rockchip,shootdown-entire;
1581*4882a593Smuzhiyun		#iommu-cells = <0>;
1582*4882a593Smuzhiyun		status = "disabled";
1583*4882a593Smuzhiyun	};
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun	mipi0_csi2_hw: mipi0-csi2-hw@ff380000 {
1586*4882a593Smuzhiyun		compatible = "rockchip,rk3562-mipi-csi2-hw";
1587*4882a593Smuzhiyun		reg = <0x0 0xff380000 0x0 0x10000>;
1588*4882a593Smuzhiyun		reg-names = "csihost_regs";
1589*4882a593Smuzhiyun		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
1590*4882a593Smuzhiyun			     <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
1591*4882a593Smuzhiyun		interrupt-names = "csi-intr1", "csi-intr2";
1592*4882a593Smuzhiyun		clocks = <&cru PCLK_CSIHOST0>;
1593*4882a593Smuzhiyun		clock-names = "pclk_csi2host";
1594*4882a593Smuzhiyun		resets = <&cru SRST_P_CSIHOST0>;
1595*4882a593Smuzhiyun		reset-names = "srst_csihost_p";
1596*4882a593Smuzhiyun		status = "okay";
1597*4882a593Smuzhiyun	};
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun	mipi1_csi2_hw: mipi1-csi2-hw@ff390000 {
1600*4882a593Smuzhiyun		compatible = "rockchip,rk3562-mipi-csi2-hw";
1601*4882a593Smuzhiyun		reg = <0x0 0xff390000 0x0 0x10000>;
1602*4882a593Smuzhiyun		reg-names = "csihost_regs";
1603*4882a593Smuzhiyun		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
1604*4882a593Smuzhiyun			     <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
1605*4882a593Smuzhiyun		interrupt-names = "csi-intr1", "csi-intr2";
1606*4882a593Smuzhiyun		clocks = <&cru PCLK_CSIHOST1>;
1607*4882a593Smuzhiyun		clock-names = "pclk_csi2host";
1608*4882a593Smuzhiyun		resets = <&cru SRST_P_CSIHOST1>;
1609*4882a593Smuzhiyun		reset-names = "srst_csihost_p";
1610*4882a593Smuzhiyun		status = "okay";
1611*4882a593Smuzhiyun	};
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun	mipi2_csi2_hw: mipi2-csi2-hw@ff3a0000 {
1614*4882a593Smuzhiyun		compatible = "rockchip,rk3562-mipi-csi2-hw";
1615*4882a593Smuzhiyun		reg = <0x0 0xff3a0000 0x0 0x10000>;
1616*4882a593Smuzhiyun		reg-names = "csihost_regs";
1617*4882a593Smuzhiyun		interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
1618*4882a593Smuzhiyun			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
1619*4882a593Smuzhiyun		interrupt-names = "csi-intr1", "csi-intr2";
1620*4882a593Smuzhiyun		clocks = <&cru PCLK_CSIHOST2>;
1621*4882a593Smuzhiyun		clock-names = "pclk_csi2host";
1622*4882a593Smuzhiyun		resets = <&cru SRST_P_CSIHOST2>;
1623*4882a593Smuzhiyun		reset-names = "srst_csihost_p";
1624*4882a593Smuzhiyun		status = "okay";
1625*4882a593Smuzhiyun	};
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun	mipi3_csi2_hw: mipi3-csi2-hw@ff3b0000 {
1628*4882a593Smuzhiyun		compatible = "rockchip,rk3562-mipi-csi2-hw";
1629*4882a593Smuzhiyun		reg = <0x0 0xff3b0000 0x0 0x10000>;
1630*4882a593Smuzhiyun		reg-names = "csihost_regs";
1631*4882a593Smuzhiyun		interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
1632*4882a593Smuzhiyun			     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1633*4882a593Smuzhiyun		interrupt-names = "csi-intr1", "csi-intr2";
1634*4882a593Smuzhiyun		clocks = <&cru PCLK_CSIHOST3>;
1635*4882a593Smuzhiyun		clock-names = "pclk_csi2host";
1636*4882a593Smuzhiyun		resets = <&cru SRST_P_CSIHOST3>;
1637*4882a593Smuzhiyun		reset-names = "srst_csihost_p";
1638*4882a593Smuzhiyun		status = "okay";
1639*4882a593Smuzhiyun	};
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun	csi2_dphy0_hw: csi2-dphy0-hw@ff3c0000 {
1642*4882a593Smuzhiyun		compatible = "rockchip,rk3562-csi2-dphy-hw";
1643*4882a593Smuzhiyun		reg = <0x0 0xff3c0000 0x0 0x10000>;
1644*4882a593Smuzhiyun		clocks = <&cru PCLK_CSIPHY0>;
1645*4882a593Smuzhiyun		clock-names = "pclk";
1646*4882a593Smuzhiyun		resets = <&cru SRST_P_CSIPHY0>;
1647*4882a593Smuzhiyun		reset-names = "srst_p_csiphy0";
1648*4882a593Smuzhiyun		rockchip,grf = <&sys_grf>;
1649*4882a593Smuzhiyun		status = "okay";
1650*4882a593Smuzhiyun	};
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun	csi2_dphy1_hw: csi2-dphy1-hw@ff3d0000 {
1653*4882a593Smuzhiyun		compatible = "rockchip,rk3562-csi2-dphy-hw";
1654*4882a593Smuzhiyun		reg = <0x0 0xff3d0000 0x0 0x10000>;
1655*4882a593Smuzhiyun		clocks = <&cru PCLK_CSIPHY1>;
1656*4882a593Smuzhiyun		clock-names = "pclk";
1657*4882a593Smuzhiyun		resets = <&cru SRST_P_CSIPHY1>;
1658*4882a593Smuzhiyun		reset-names = "srst_p_csiphy1";
1659*4882a593Smuzhiyun		rockchip,grf = <&sys_grf>;
1660*4882a593Smuzhiyun		status = "okay";
1661*4882a593Smuzhiyun	};
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun	rkcif: rkcif@ff3e0000 {
1664*4882a593Smuzhiyun		compatible = "rockchip,rk3562-cif";
1665*4882a593Smuzhiyun		reg = <0x0 0xff3e0000 0x0 0x800>;
1666*4882a593Smuzhiyun		reg-names = "cif_regs";
1667*4882a593Smuzhiyun		interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
1668*4882a593Smuzhiyun		interrupt-names = "cif-intr";
1669*4882a593Smuzhiyun		clocks = <&cru ACLK_VICAP>, <&cru HCLK_VICAP>, <&cru DCLK_VICAP>,
1670*4882a593Smuzhiyun			 <&cru CSIRX0_CLK_DATA>, <&cru CSIRX1_CLK_DATA>,
1671*4882a593Smuzhiyun			 <&cru CSIRX2_CLK_DATA>, <&cru CSIRX3_CLK_DATA>;
1672*4882a593Smuzhiyun		clock-names = "aclk_cif", "hclk_cif", "dclk_cif",
1673*4882a593Smuzhiyun			      "csirx0_data", "csirx1_data", "csirx2_data",
1674*4882a593Smuzhiyun			      "csirx3_data";
1675*4882a593Smuzhiyun		resets = <&cru SRST_A_VICAP>, <&cru SRST_H_VICAP>, <&cru SRST_D_VICAP>,
1676*4882a593Smuzhiyun			 <&cru SRST_I0_VICAP>, <&cru SRST_I1_VICAP>, <&cru SRST_I2_VICAP>,
1677*4882a593Smuzhiyun			 <&cru SRST_I3_VICAP>;
1678*4882a593Smuzhiyun		reset-names = "rst_cif_a", "rst_cif_h", "rst_cif_d",
1679*4882a593Smuzhiyun			      "rst_cif_i0", "rst_cif_i1", "rst_cif_i2",
1680*4882a593Smuzhiyun			      "rst_cif_i3";
1681*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_VI>;
1682*4882a593Smuzhiyun		rockchip,grf = <&sys_grf>;
1683*4882a593Smuzhiyun		iommus = <&rkcif_mmu>;
1684*4882a593Smuzhiyun		status = "disabled";
1685*4882a593Smuzhiyun	};
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun	rkcif_mmu: iommu@ff3e0800 {
1688*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1689*4882a593Smuzhiyun		reg = <0x0 0xff3e0800 0x0 0x100>;
1690*4882a593Smuzhiyun		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
1691*4882a593Smuzhiyun		interrupt-names = "cif_mmu";
1692*4882a593Smuzhiyun		clocks = <&cru ACLK_VICAP>, <&cru HCLK_VICAP>;
1693*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1694*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_VI>;
1695*4882a593Smuzhiyun		rockchip,disable-mmu-reset;
1696*4882a593Smuzhiyun		#iommu-cells = <0>;
1697*4882a593Smuzhiyun		status = "disabled";
1698*4882a593Smuzhiyun	};
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun	rkisp: isp@ff3f0000 {
1701*4882a593Smuzhiyun		compatible = "rockchip,rk3562-rkisp";
1702*4882a593Smuzhiyun		reg = <0x0 0xff3f0000 0x0 0x7f00>;
1703*4882a593Smuzhiyun		interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
1704*4882a593Smuzhiyun			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
1705*4882a593Smuzhiyun			     <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
1706*4882a593Smuzhiyun		interrupt-names = "mipi_irq", "mi_irq", "isp_irq";
1707*4882a593Smuzhiyun		clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>, <&cru CLK_ISP>;
1708*4882a593Smuzhiyun		clock-names = "aclk_isp", "hclk_isp", "clk_isp_core";
1709*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_VI>;
1710*4882a593Smuzhiyun		iommus = <&rkisp_mmu>;
1711*4882a593Smuzhiyun		status = "disabled";
1712*4882a593Smuzhiyun	};
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun	rkisp_mmu: iommu@ff3f7f00 {
1715*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1716*4882a593Smuzhiyun		reg = <0x0 0xff3f7f00 0x0 0x100>;
1717*4882a593Smuzhiyun		interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
1718*4882a593Smuzhiyun		interrupt-names = "isp_mmu";
1719*4882a593Smuzhiyun		clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>;
1720*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1721*4882a593Smuzhiyun		rockchip,disable-mmu-reset;
1722*4882a593Smuzhiyun		#iommu-cells = <0>;
1723*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_VI>;
1724*4882a593Smuzhiyun		status = "disabled";
1725*4882a593Smuzhiyun	};
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun	vop: vop@ff400000 {
1728*4882a593Smuzhiyun		compatible = "rockchip,rk3562-vop";
1729*4882a593Smuzhiyun		reg = <0x0 0xff400000 0x0 0x2000>, <0x0 0xff405000 0x0 0x1000>;
1730*4882a593Smuzhiyun		reg-names = "regs", "gamma_lut";
1731*4882a593Smuzhiyun		interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
1732*4882a593Smuzhiyun		clocks = <&cru ACLK_VOP>,
1733*4882a593Smuzhiyun			 <&cru HCLK_VOP>,
1734*4882a593Smuzhiyun			 <&cru DCLK_VOP>;
1735*4882a593Smuzhiyun		clock-names = "aclk_vop",
1736*4882a593Smuzhiyun			      "hclk_vop",
1737*4882a593Smuzhiyun			      "dclk_vp0";
1738*4882a593Smuzhiyun		resets = <&cru SRST_A_VOP>,
1739*4882a593Smuzhiyun			 <&cru SRST_H_VOP>,
1740*4882a593Smuzhiyun			 <&cru SRST_D_VOP>;
1741*4882a593Smuzhiyun		reset-names = "axi",
1742*4882a593Smuzhiyun			      "ahb",
1743*4882a593Smuzhiyun			      "dclk_vp0";
1744*4882a593Smuzhiyun		iommus = <&vop_mmu>;
1745*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_VO>;
1746*4882a593Smuzhiyun		rockchip,grf = <&ioc_grf>;
1747*4882a593Smuzhiyun		assigned-clocks = <&cru DCLK_VOP>;
1748*4882a593Smuzhiyun		assigned-clock-parents = <&cru PLL_VPLL>;
1749*4882a593Smuzhiyun		status = "disabled";
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun		vop_out: ports {
1752*4882a593Smuzhiyun			#address-cells = <1>;
1753*4882a593Smuzhiyun			#size-cells = <0>;
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun			vp0: port@0 {
1756*4882a593Smuzhiyun				#address-cells = <1>;
1757*4882a593Smuzhiyun				#size-cells = <0>;
1758*4882a593Smuzhiyun				reg = <0>;
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun				vp0_out_rgb: endpoint@0 {
1761*4882a593Smuzhiyun					reg = <0>;
1762*4882a593Smuzhiyun					remote-endpoint = <&rgb_in_vp0>;
1763*4882a593Smuzhiyun				};
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun				vp0_out_dsi: endpoint@1 {
1766*4882a593Smuzhiyun					reg = <1>;
1767*4882a593Smuzhiyun					remote-endpoint = <&dsi_in_vp0>;
1768*4882a593Smuzhiyun				};
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun				vp0_out_lvds: endpoint@2 {
1771*4882a593Smuzhiyun					reg = <2>;
1772*4882a593Smuzhiyun					remote-endpoint = <&lvds_in_vp0>;
1773*4882a593Smuzhiyun				};
1774*4882a593Smuzhiyun			};
1775*4882a593Smuzhiyun		};
1776*4882a593Smuzhiyun	};
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun	vop_mmu: iommu@ff407e00 {
1779*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1780*4882a593Smuzhiyun		reg = <0x0 0xff407e00 0x0 0x100>;
1781*4882a593Smuzhiyun		interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
1782*4882a593Smuzhiyun		interrupt-names = "vop_mmu";
1783*4882a593Smuzhiyun		clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>;
1784*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1785*4882a593Smuzhiyun		#iommu-cells = <0>;
1786*4882a593Smuzhiyun		rockchip,disable-device-link-resume;
1787*4882a593Smuzhiyun		rockchip,shootdown-entire;
1788*4882a593Smuzhiyun		status = "disabled";
1789*4882a593Smuzhiyun	};
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun	rga2: rga@ff440000 {
1792*4882a593Smuzhiyun		compatible = "rockchip,rga2_core0";
1793*4882a593Smuzhiyun		reg = <0x0 0xff440000 0x0 0x1000>;
1794*4882a593Smuzhiyun		interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
1795*4882a593Smuzhiyun		interrupt-names = "rga2_irq";
1796*4882a593Smuzhiyun		clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru CLK_RGA_CORE>;
1797*4882a593Smuzhiyun		clock-names = "aclk_rga2", "hclk_rga2", "clk_rga2";
1798*4882a593Smuzhiyun		iommus = <&rga2_mmu>;
1799*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_RGA>;
1800*4882a593Smuzhiyun		status = "disabled";
1801*4882a593Smuzhiyun	};
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun	rga2_mmu: iommu@ff440f00 {
1804*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1805*4882a593Smuzhiyun		reg = <0x0 0xff440f00 0x0 0x100>;
1806*4882a593Smuzhiyun		interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
1807*4882a593Smuzhiyun		interrupt-names = "rga2_mmu";
1808*4882a593Smuzhiyun		clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>;
1809*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1810*4882a593Smuzhiyun		#iommu-cells = <0>;
1811*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_RGA>;
1812*4882a593Smuzhiyun		status = "disabled";
1813*4882a593Smuzhiyun	};
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun	jpegd: jpegd@ff450000 {
1816*4882a593Smuzhiyun		compatible = "rockchip,rkv-jpeg-decoder-v1";
1817*4882a593Smuzhiyun		reg = <0x0 0xff450000 0x0 0x400>;
1818*4882a593Smuzhiyun		interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
1819*4882a593Smuzhiyun		clocks = <&cru ACLK_JDEC>, <&cru HCLK_JDEC>;
1820*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec";
1821*4882a593Smuzhiyun		rockchip,disable-auto-freq;
1822*4882a593Smuzhiyun		resets = <&cru SRST_A_JDEC>, <&cru SRST_H_JDEC>;
1823*4882a593Smuzhiyun		reset-names = "video_a", "video_h";
1824*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_RGA>;
1825*4882a593Smuzhiyun		iommus = <&jpegd_mmu>;
1826*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1827*4882a593Smuzhiyun		rockchip,taskqueue-node = <2>;
1828*4882a593Smuzhiyun		rockchip,resetgroup-node = <2>;
1829*4882a593Smuzhiyun		status = "disabled";
1830*4882a593Smuzhiyun	};
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun	jpegd_mmu: iommu@ff450480 {
1833*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1834*4882a593Smuzhiyun		reg = <0x0 0xff450480 0x0 0x40>;
1835*4882a593Smuzhiyun		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
1836*4882a593Smuzhiyun		interrupt-names = "jpegd_mmu";
1837*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1838*4882a593Smuzhiyun		clocks = <&cru ACLK_JDEC>, <&cru HCLK_JDEC>;
1839*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_RGA>;
1840*4882a593Smuzhiyun		rockchip,shootdown-entire;
1841*4882a593Smuzhiyun		#iommu-cells = <0>;
1842*4882a593Smuzhiyun		status = "disabled";
1843*4882a593Smuzhiyun	};
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun	dfi: dfi@ff4c0000 {
1846*4882a593Smuzhiyun		reg = <0x00 0xff4c0000 0x00 0x400>;
1847*4882a593Smuzhiyun		compatible = "rockchip,rk3562-dfi";
1848*4882a593Smuzhiyun		rockchip,pmugrf = <&pmu_grf>;
1849*4882a593Smuzhiyun		status = "disabled";
1850*4882a593Smuzhiyun	};
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun	pcie2x1: pcie@ff500000 {
1853*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pcie", "snps,dw-pcie";
1854*4882a593Smuzhiyun		#address-cells = <3>;
1855*4882a593Smuzhiyun		#size-cells = <2>;
1856*4882a593Smuzhiyun		bus-range = <0x0 0xff>;
1857*4882a593Smuzhiyun		clocks = <&cru ACLK_PCIE20_MST>, <&cru ACLK_PCIE20_SLV>,
1858*4882a593Smuzhiyun			 <&cru ACLK_PCIE20_DBI>, <&cru PCLK_PCIE20>,
1859*4882a593Smuzhiyun			 <&cru CLK_PCIE20_AUX>;
1860*4882a593Smuzhiyun		clock-names = "aclk_mst", "aclk_slv",
1861*4882a593Smuzhiyun			      "aclk_dbi", "pclk", "aux";
1862*4882a593Smuzhiyun		device_type = "pci";
1863*4882a593Smuzhiyun		interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
1864*4882a593Smuzhiyun			     <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
1865*4882a593Smuzhiyun			     <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
1866*4882a593Smuzhiyun			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>,
1867*4882a593Smuzhiyun			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
1868*4882a593Smuzhiyun			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
1869*4882a593Smuzhiyun		interrupt-names = "msi", "pmc", "sys", "legacy", "msg", "err";
1870*4882a593Smuzhiyun		#interrupt-cells = <1>;
1871*4882a593Smuzhiyun		interrupt-map-mask = <0 0 0 7>;
1872*4882a593Smuzhiyun		interrupt-map = <0 0 0 1 &pcie2x1_intc 0>,
1873*4882a593Smuzhiyun				<0 0 0 2 &pcie2x1_intc 1>,
1874*4882a593Smuzhiyun				<0 0 0 3 &pcie2x1_intc 2>,
1875*4882a593Smuzhiyun				<0 0 0 4 &pcie2x1_intc 3>;
1876*4882a593Smuzhiyun		linux,pci-domain = <0>;
1877*4882a593Smuzhiyun		num-ib-windows = <8>;
1878*4882a593Smuzhiyun		num-viewport = <8>;
1879*4882a593Smuzhiyun		num-ob-windows = <2>;
1880*4882a593Smuzhiyun		max-link-speed = <2>;
1881*4882a593Smuzhiyun		num-lanes = <1>;
1882*4882a593Smuzhiyun		phys = <&combphy_pu PHY_TYPE_PCIE>;
1883*4882a593Smuzhiyun		phy-names = "pcie-phy";
1884*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_PHP>;
1885*4882a593Smuzhiyun		ranges = <0x00000800 0x0 0xfc000000 0x0 0xfc000000 0x0 0x100000
1886*4882a593Smuzhiyun			  0x81000000 0x0 0xfc100000 0x0 0xfc100000 0x0 0x100000
1887*4882a593Smuzhiyun			  0x82000000 0x0 0xfc200000 0x0 0xfc200000 0x0 0x1e00000
1888*4882a593Smuzhiyun			  0xc3000000 0x3 0x00000000 0x3 0x00000000 0x0 0x40000000>;
1889*4882a593Smuzhiyun		reg = <0x0 0xfe000000 0x0 0x400000>,
1890*4882a593Smuzhiyun		      <0x0 0xff500000 0x0 0x10000>;
1891*4882a593Smuzhiyun		reg-names = "pcie-dbi", "pcie-apb";
1892*4882a593Smuzhiyun		resets = <&cru SRST_PCIE20_POWERUP>;
1893*4882a593Smuzhiyun		reset-names = "pipe";
1894*4882a593Smuzhiyun		status = "disabled";
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun		pcie2x1_intc: legacy-interrupt-controller {
1897*4882a593Smuzhiyun			interrupt-controller;
1898*4882a593Smuzhiyun			#address-cells = <0>;
1899*4882a593Smuzhiyun			#interrupt-cells = <1>;
1900*4882a593Smuzhiyun			interrupt-parent = <&gic>;
1901*4882a593Smuzhiyun		};
1902*4882a593Smuzhiyun	};
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun	spi1: spi@ff640000 {
1905*4882a593Smuzhiyun		compatible = "rockchip,rk3066-spi";
1906*4882a593Smuzhiyun		reg = <0x0 0xff640000 0x0 0x1000>;
1907*4882a593Smuzhiyun		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
1908*4882a593Smuzhiyun		#address-cells = <1>;
1909*4882a593Smuzhiyun		#size-cells = <0>;
1910*4882a593Smuzhiyun		clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>, <&cru SCLK_IN_SPI1>;
1911*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk", "sclk_in";
1912*4882a593Smuzhiyun		dmas = <&dmac 15>, <&dmac 14>;
1913*4882a593Smuzhiyun		dma-names = "tx", "rx";
1914*4882a593Smuzhiyun		pinctrl-names = "default";
1915*4882a593Smuzhiyun		pinctrl-0 = <&spi1m0_csn0 &spi1m0_csn1 &spi1m0_pins>;
1916*4882a593Smuzhiyun		num-cs = <2>;
1917*4882a593Smuzhiyun		status = "disabled";
1918*4882a593Smuzhiyun	};
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun	spi2: spi@ff650000 {
1921*4882a593Smuzhiyun		compatible = "rockchip,rk3066-spi";
1922*4882a593Smuzhiyun		reg = <0x0 0xff650000 0x0 0x1000>;
1923*4882a593Smuzhiyun		interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
1924*4882a593Smuzhiyun		#address-cells = <1>;
1925*4882a593Smuzhiyun		#size-cells = <0>;
1926*4882a593Smuzhiyun		clocks = <&cru CLK_SPI2>, <&cru PCLK_SPI2>, <&cru SCLK_IN_SPI2>;
1927*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk", "sclk_in";
1928*4882a593Smuzhiyun		dmas = <&dmac 17>, <&dmac 16>;
1929*4882a593Smuzhiyun		dma-names = "tx", "rx";
1930*4882a593Smuzhiyun		pinctrl-names = "default";
1931*4882a593Smuzhiyun		pinctrl-0 = <&spi2m0_csn0 &spi2m0_csn1 &spi2m0_pins>;
1932*4882a593Smuzhiyun		num-cs = <2>;
1933*4882a593Smuzhiyun		status = "disabled";
1934*4882a593Smuzhiyun	};
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun	uart1: serial@ff670000 {
1937*4882a593Smuzhiyun		compatible = "rockchip,rk3562-uart", "snps,dw-apb-uart";
1938*4882a593Smuzhiyun		reg = <0x0 0xff670000 0x0 0x100>;
1939*4882a593Smuzhiyun		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
1940*4882a593Smuzhiyun		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
1941*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1942*4882a593Smuzhiyun		reg-shift = <2>;
1943*4882a593Smuzhiyun		reg-io-width = <4>;
1944*4882a593Smuzhiyun		dmas = <&dmac 10>, <&dmac 1>;	/* tx:10  rx:1 */
1945*4882a593Smuzhiyun		status = "disabled";
1946*4882a593Smuzhiyun	};
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun	uart2: serial@ff680000 {
1949*4882a593Smuzhiyun		compatible = "rockchip,rk3562-uart", "snps,dw-apb-uart";
1950*4882a593Smuzhiyun		reg = <0x0 0xff680000 0x0 0x100>;
1951*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1952*4882a593Smuzhiyun		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
1953*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1954*4882a593Smuzhiyun		reg-shift = <2>;
1955*4882a593Smuzhiyun		reg-io-width = <4>;
1956*4882a593Smuzhiyun		dmas = <&dmac 2>;	/* rx:2 */
1957*4882a593Smuzhiyun		status = "disabled";
1958*4882a593Smuzhiyun	};
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun	uart3: serial@ff690000 {
1961*4882a593Smuzhiyun		compatible = "rockchip,rk3562-uart", "snps,dw-apb-uart";
1962*4882a593Smuzhiyun		reg = <0x0 0xff690000 0x0 0x100>;
1963*4882a593Smuzhiyun		interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
1964*4882a593Smuzhiyun		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
1965*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1966*4882a593Smuzhiyun		reg-shift = <2>;
1967*4882a593Smuzhiyun		reg-io-width = <4>;
1968*4882a593Smuzhiyun		dmas = <&dmac 3>;	/* rx:3 */
1969*4882a593Smuzhiyun		status = "disabled";
1970*4882a593Smuzhiyun	};
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun	uart4: serial@ff6a0000 {
1973*4882a593Smuzhiyun		compatible = "rockchip,rk3562-uart", "snps,dw-apb-uart";
1974*4882a593Smuzhiyun		reg = <0x0 0xff6a0000 0x0 0x100>;
1975*4882a593Smuzhiyun		interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
1976*4882a593Smuzhiyun		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
1977*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1978*4882a593Smuzhiyun		reg-shift = <2>;
1979*4882a593Smuzhiyun		reg-io-width = <4>;
1980*4882a593Smuzhiyun		dmas = <&dmac 4>;	/* rx:4 */
1981*4882a593Smuzhiyun		status = "disabled";
1982*4882a593Smuzhiyun	};
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun	uart5: serial@ff6b0000 {
1985*4882a593Smuzhiyun		compatible = "rockchip,rk3562-uart", "snps,dw-apb-uart";
1986*4882a593Smuzhiyun		reg = <0x0 0xff6b0000 0x0 0x100>;
1987*4882a593Smuzhiyun		interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
1988*4882a593Smuzhiyun		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
1989*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1990*4882a593Smuzhiyun		reg-shift = <2>;
1991*4882a593Smuzhiyun		reg-io-width = <4>;
1992*4882a593Smuzhiyun		dmas = <&dmac 11>, <&dmac 5>;	/* tx:11  rx:5 */
1993*4882a593Smuzhiyun		status = "disabled";
1994*4882a593Smuzhiyun	};
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun	uart6: serial@ff6c0000 {
1997*4882a593Smuzhiyun		compatible = "rockchip,rk3562-uart", "snps,dw-apb-uart";
1998*4882a593Smuzhiyun		reg = <0x0 0xff6c0000 0x0 0x100>;
1999*4882a593Smuzhiyun		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
2000*4882a593Smuzhiyun		clocks = <&cru SCLK_UART6>, <&cru PCLK_UART6>;
2001*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
2002*4882a593Smuzhiyun		reg-shift = <2>;
2003*4882a593Smuzhiyun		reg-io-width = <4>;
2004*4882a593Smuzhiyun		dmas = <&dmac 6>;	/* rx:6 */
2005*4882a593Smuzhiyun		status = "disabled";
2006*4882a593Smuzhiyun	};
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun	uart7: serial@ff6d0000 {
2009*4882a593Smuzhiyun		compatible = "rockchip,rk3562-uart", "snps,dw-apb-uart";
2010*4882a593Smuzhiyun		reg = <0x0 0xff6d0000 0x0 0x100>;
2011*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
2012*4882a593Smuzhiyun		clocks = <&cru SCLK_UART7>, <&cru PCLK_UART7>;
2013*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
2014*4882a593Smuzhiyun		reg-shift = <2>;
2015*4882a593Smuzhiyun		reg-io-width = <4>;
2016*4882a593Smuzhiyun		dmas = <&dmac 7>;	/* rx:7 */
2017*4882a593Smuzhiyun		status = "disabled";
2018*4882a593Smuzhiyun	};
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun	uart8: serial@ff6e0000 {
2021*4882a593Smuzhiyun		compatible = "rockchip,rk3562-uart", "snps,dw-apb-uart";
2022*4882a593Smuzhiyun		reg = <0x0 0xff6e0000 0x0 0x100>;
2023*4882a593Smuzhiyun		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
2024*4882a593Smuzhiyun		clocks = <&cru SCLK_UART8>, <&cru PCLK_UART8>;
2025*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
2026*4882a593Smuzhiyun		reg-shift = <2>;
2027*4882a593Smuzhiyun		reg-io-width = <4>;
2028*4882a593Smuzhiyun		dmas = <&dmac 8>;	/* rx:8 */
2029*4882a593Smuzhiyun		status = "disabled";
2030*4882a593Smuzhiyun	};
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun	uart9: serial@ff6f0000 {
2033*4882a593Smuzhiyun		compatible = "rockchip,rk3562-uart", "snps,dw-apb-uart";
2034*4882a593Smuzhiyun		reg = <0x0 0xff6f0000 0x0 0x100>;
2035*4882a593Smuzhiyun		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
2036*4882a593Smuzhiyun		clocks = <&cru SCLK_UART9>, <&cru PCLK_UART9>;
2037*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
2038*4882a593Smuzhiyun		reg-shift = <2>;
2039*4882a593Smuzhiyun		reg-io-width = <4>;
2040*4882a593Smuzhiyun		dmas = <&dmac 9>;	/* rx:9 */
2041*4882a593Smuzhiyun		status = "disabled";
2042*4882a593Smuzhiyun	};
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun	pwm4: pwm@ff700000 {
2045*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
2046*4882a593Smuzhiyun		reg = <0x0 0xff700000 0x0 0x10>;
2047*4882a593Smuzhiyun		interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
2048*4882a593Smuzhiyun		#pwm-cells = <3>;
2049*4882a593Smuzhiyun		pinctrl-names = "active";
2050*4882a593Smuzhiyun		pinctrl-0 = <&pwm4m0_pins>;
2051*4882a593Smuzhiyun		clocks = <&cru CLK_PWM1_PERI>, <&cru PCLK_PWM1_PERI>;
2052*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
2053*4882a593Smuzhiyun		status = "disabled";
2054*4882a593Smuzhiyun	};
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun	pwm5: pwm@ff700010 {
2057*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
2058*4882a593Smuzhiyun		reg = <0x0 0xff700010 0x0 0x10>;
2059*4882a593Smuzhiyun		interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
2060*4882a593Smuzhiyun		#pwm-cells = <3>;
2061*4882a593Smuzhiyun		pinctrl-names = "active";
2062*4882a593Smuzhiyun		pinctrl-0 = <&pwm5m0_pins>;
2063*4882a593Smuzhiyun		clocks = <&cru CLK_PWM1_PERI>, <&cru PCLK_PWM1_PERI>;
2064*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
2065*4882a593Smuzhiyun		status = "disabled";
2066*4882a593Smuzhiyun	};
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun	pwm6: pwm@ff700020 {
2069*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
2070*4882a593Smuzhiyun		reg = <0x0 0xff700020 0x0 0x10>;
2071*4882a593Smuzhiyun		interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
2072*4882a593Smuzhiyun		#pwm-cells = <3>;
2073*4882a593Smuzhiyun		pinctrl-names = "active";
2074*4882a593Smuzhiyun		pinctrl-0 = <&pwm6m0_pins>;
2075*4882a593Smuzhiyun		clocks = <&cru CLK_PWM1_PERI>, <&cru PCLK_PWM1_PERI>;
2076*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
2077*4882a593Smuzhiyun		status = "disabled";
2078*4882a593Smuzhiyun	};
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun	pwm7: pwm@ff700030 {
2081*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
2082*4882a593Smuzhiyun		reg = <0x0 0xff700030 0x0 0x10>;
2083*4882a593Smuzhiyun		interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
2084*4882a593Smuzhiyun			     <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
2085*4882a593Smuzhiyun		#pwm-cells = <3>;
2086*4882a593Smuzhiyun		pinctrl-names = "active";
2087*4882a593Smuzhiyun		pinctrl-0 = <&pwm7m0_pins>;
2088*4882a593Smuzhiyun		clocks = <&cru CLK_PWM1_PERI>, <&cru PCLK_PWM1_PERI>;
2089*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
2090*4882a593Smuzhiyun		status = "disabled";
2091*4882a593Smuzhiyun	};
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun	pwm8: pwm@ff710000 {
2094*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
2095*4882a593Smuzhiyun		reg = <0x0 0xff710000 0x0 0x10>;
2096*4882a593Smuzhiyun		interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
2097*4882a593Smuzhiyun		#pwm-cells = <3>;
2098*4882a593Smuzhiyun		pinctrl-names = "active";
2099*4882a593Smuzhiyun		pinctrl-0 = <&pwm8m0_pins>;
2100*4882a593Smuzhiyun		clocks = <&cru CLK_PWM2_PERI>, <&cru PCLK_PWM2_PERI>;
2101*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
2102*4882a593Smuzhiyun		status = "disabled";
2103*4882a593Smuzhiyun	};
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun	pwm9: pwm@ff710010 {
2106*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
2107*4882a593Smuzhiyun		reg = <0x0 0xff710010 0x0 0x10>;
2108*4882a593Smuzhiyun		interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
2109*4882a593Smuzhiyun		#pwm-cells = <3>;
2110*4882a593Smuzhiyun		pinctrl-names = "active";
2111*4882a593Smuzhiyun		pinctrl-0 = <&pwm9m0_pins>;
2112*4882a593Smuzhiyun		clocks = <&cru CLK_PWM2_PERI>, <&cru PCLK_PWM2_PERI>;
2113*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
2114*4882a593Smuzhiyun		status = "disabled";
2115*4882a593Smuzhiyun	};
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun	pwm10: pwm@ff710020 {
2118*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
2119*4882a593Smuzhiyun		reg = <0x0 0xff710020 0x0 0x10>;
2120*4882a593Smuzhiyun		interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
2121*4882a593Smuzhiyun		#pwm-cells = <3>;
2122*4882a593Smuzhiyun		pinctrl-names = "active";
2123*4882a593Smuzhiyun		pinctrl-0 = <&pwm10m0_pins>;
2124*4882a593Smuzhiyun		clocks = <&cru CLK_PWM2_PERI>, <&cru PCLK_PWM2_PERI>;
2125*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
2126*4882a593Smuzhiyun		status = "disabled";
2127*4882a593Smuzhiyun	};
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun	pwm11: pwm@ff710030 {
2130*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
2131*4882a593Smuzhiyun		reg = <0x0 0xff710030 0x0 0x10>;
2132*4882a593Smuzhiyun		interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
2133*4882a593Smuzhiyun			     <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
2134*4882a593Smuzhiyun		#pwm-cells = <3>;
2135*4882a593Smuzhiyun		pinctrl-names = "active";
2136*4882a593Smuzhiyun		pinctrl-0 = <&pwm11m0_pins>;
2137*4882a593Smuzhiyun		clocks = <&cru CLK_PWM2_PERI>, <&cru PCLK_PWM2_PERI>;
2138*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
2139*4882a593Smuzhiyun		status = "disabled";
2140*4882a593Smuzhiyun	};
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun	pwm12: pwm@ff720000 {
2143*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
2144*4882a593Smuzhiyun		reg = <0x0 0xff720000 0x0 0x10>;
2145*4882a593Smuzhiyun		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
2146*4882a593Smuzhiyun		#pwm-cells = <3>;
2147*4882a593Smuzhiyun		pinctrl-names = "active";
2148*4882a593Smuzhiyun		pinctrl-0 = <&pwm12m0_pins>;
2149*4882a593Smuzhiyun		clocks = <&cru CLK_PWM3_PERI>, <&cru PCLK_PWM3_PERI>;
2150*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
2151*4882a593Smuzhiyun		status = "disabled";
2152*4882a593Smuzhiyun	};
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun	pwm13: pwm@ff720010 {
2155*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
2156*4882a593Smuzhiyun		reg = <0x0 0xff720010 0x0 0x10>;
2157*4882a593Smuzhiyun		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
2158*4882a593Smuzhiyun		#pwm-cells = <3>;
2159*4882a593Smuzhiyun		pinctrl-names = "active";
2160*4882a593Smuzhiyun		pinctrl-0 = <&pwm13m0_pins>;
2161*4882a593Smuzhiyun		clocks = <&cru CLK_PWM3_PERI>, <&cru PCLK_PWM3_PERI>;
2162*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
2163*4882a593Smuzhiyun		status = "disabled";
2164*4882a593Smuzhiyun	};
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun	pwm14: pwm@ff720020 {
2167*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
2168*4882a593Smuzhiyun		reg = <0x0 0xff720020 0x0 0x10>;
2169*4882a593Smuzhiyun		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
2170*4882a593Smuzhiyun		#pwm-cells = <3>;
2171*4882a593Smuzhiyun		pinctrl-names = "active";
2172*4882a593Smuzhiyun		pinctrl-0 = <&pwm14m0_pins>;
2173*4882a593Smuzhiyun		clocks = <&cru CLK_PWM3_PERI>, <&cru PCLK_PWM3_PERI>;
2174*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
2175*4882a593Smuzhiyun		status = "disabled";
2176*4882a593Smuzhiyun	};
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun	pwm15: pwm@ff720030 {
2179*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pwm", "rockchip,rk3328-pwm";
2180*4882a593Smuzhiyun		reg = <0x0 0xff720030 0x0 0x10>;
2181*4882a593Smuzhiyun		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
2182*4882a593Smuzhiyun			     <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
2183*4882a593Smuzhiyun		#pwm-cells = <3>;
2184*4882a593Smuzhiyun		pinctrl-names = "active";
2185*4882a593Smuzhiyun		pinctrl-0 = <&pwm15m0_pins>;
2186*4882a593Smuzhiyun		clocks = <&cru CLK_PWM3_PERI>, <&cru PCLK_PWM3_PERI>;
2187*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
2188*4882a593Smuzhiyun		status = "disabled";
2189*4882a593Smuzhiyun	};
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun	saradc0: saradc@ff730000 {
2192*4882a593Smuzhiyun		compatible = "rockchip,rk3562-saradc";
2193*4882a593Smuzhiyun		reg = <0x0 0xff730000 0x0 0x100>;
2194*4882a593Smuzhiyun		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
2195*4882a593Smuzhiyun		#io-channel-cells = <1>;
2196*4882a593Smuzhiyun		clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>;
2197*4882a593Smuzhiyun		clock-names = "saradc", "apb_pclk";
2198*4882a593Smuzhiyun		resets = <&cru SRST_P_SARADC>;
2199*4882a593Smuzhiyun		reset-names = "saradc-apb";
2200*4882a593Smuzhiyun		status = "disabled";
2201*4882a593Smuzhiyun	};
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun	u2phy: usb2-phy@ff740000 {
2204*4882a593Smuzhiyun		compatible = "rockchip,rk3562-usb2phy";
2205*4882a593Smuzhiyun		reg = <0x0 0xff740000 0x0 0x10000>;
2206*4882a593Smuzhiyun		clocks = <&cru CLK_USB2PHY_REF>, <&cru PCLK_USB2PHY>;
2207*4882a593Smuzhiyun		clock-names = "phyclk", "pclk";
2208*4882a593Smuzhiyun		#clock-cells = <0>;
2209*4882a593Smuzhiyun		clock-output-names = "usb480m_phy";
2210*4882a593Smuzhiyun		rockchip,usbgrf = <&usbphy_grf>;
2211*4882a593Smuzhiyun		status = "disabled";
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun		u2phy_otg: otg-port {
2214*4882a593Smuzhiyun			#phy-cells = <0>;
2215*4882a593Smuzhiyun			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
2216*4882a593Smuzhiyun				     <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>,
2217*4882a593Smuzhiyun				     <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
2218*4882a593Smuzhiyun			interrupt-names = "otg-bvalid", "otg-id", "linestate";
2219*4882a593Smuzhiyun			status = "disabled";
2220*4882a593Smuzhiyun		};
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun		u2phy_host: host-port {
2223*4882a593Smuzhiyun			#phy-cells = <0>;
2224*4882a593Smuzhiyun			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
2225*4882a593Smuzhiyun			interrupt-names = "linestate";
2226*4882a593Smuzhiyun			status = "disabled";
2227*4882a593Smuzhiyun		};
2228*4882a593Smuzhiyun	};
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun	combphy_pu: phy@ff750000 {
2231*4882a593Smuzhiyun		compatible = "rockchip,rk3562-naneng-combphy";
2232*4882a593Smuzhiyun		reg = <0x0 0xff750000 0x0 0x100>;
2233*4882a593Smuzhiyun		#phy-cells = <1>;
2234*4882a593Smuzhiyun		clocks = <&cru CLK_PIPEPHY_REF>, <&cru PCLK_PIPEPHY>,
2235*4882a593Smuzhiyun			 <&cru PCLK_PHP>;
2236*4882a593Smuzhiyun		clock-names = "refclk", "apbclk", "pipe_clk";
2237*4882a593Smuzhiyun		assigned-clocks = <&cru CLK_PIPEPHY_REF>;
2238*4882a593Smuzhiyun		assigned-clock-rates = <100000000>;
2239*4882a593Smuzhiyun		resets = <&cru SRST_P_PIPEPHY>, <&cru SRST_PIPEPHY>;
2240*4882a593Smuzhiyun		reset-names = "combphy-apb", "combphy";
2241*4882a593Smuzhiyun		rockchip,pipe-grf = <&peri_grf>;
2242*4882a593Smuzhiyun		rockchip,pipe-phy-grf = <&pipephy_grf>;
2243*4882a593Smuzhiyun		status = "disabled";
2244*4882a593Smuzhiyun	};
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun	sai0: sai@ff800000 {
2247*4882a593Smuzhiyun		compatible = "rockchip,rk3562-sai", "rockchip,sai-v1";
2248*4882a593Smuzhiyun		reg = <0x0 0xff800000 0x0 0x1000>;
2249*4882a593Smuzhiyun		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
2250*4882a593Smuzhiyun		clocks = <&cru MCLK_SAI0>, <&cru HCLK_SAI0>;
2251*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
2252*4882a593Smuzhiyun		assigned-clocks = <&cru CLK_SAI0_SRC>;
2253*4882a593Smuzhiyun		assigned-clock-parents = <&cru PLL_HPLL>;
2254*4882a593Smuzhiyun		dmas = <&dmac 19>, <&dmac 18>;
2255*4882a593Smuzhiyun		dma-names = "tx", "rx";
2256*4882a593Smuzhiyun		resets = <&cru SRST_M_SAI0_8CH>, <&cru SRST_H_SAI0_8CH>;
2257*4882a593Smuzhiyun		reset-names = "m", "h";
2258*4882a593Smuzhiyun		pinctrl-names = "default";
2259*4882a593Smuzhiyun		pinctrl-0 = <&i2s0m0_lrck
2260*4882a593Smuzhiyun			     &i2s0m0_sclk
2261*4882a593Smuzhiyun			     &i2s0m0_sdi0
2262*4882a593Smuzhiyun			     &i2s0m0_sdo0
2263*4882a593Smuzhiyun			     &i2s0m0_sdo1
2264*4882a593Smuzhiyun			     &i2s0m0_sdo2
2265*4882a593Smuzhiyun			     &i2s0m0_sdo3>;
2266*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2267*4882a593Smuzhiyun		status = "disabled";
2268*4882a593Smuzhiyun	};
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun	sai1: sai@ff810000 {
2271*4882a593Smuzhiyun		compatible = "rockchip,rk3562-sai", "rockchip,sai-v1";
2272*4882a593Smuzhiyun		reg = <0x0 0xff810000 0x0 0x1000>;
2273*4882a593Smuzhiyun		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
2274*4882a593Smuzhiyun		clocks = <&cru MCLK_SAI1>, <&cru HCLK_SAI1>;
2275*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
2276*4882a593Smuzhiyun		assigned-clocks = <&cru CLK_SAI1_SRC>;
2277*4882a593Smuzhiyun		assigned-clock-parents = <&cru PLL_HPLL>;
2278*4882a593Smuzhiyun		dmas = <&dmac 21>, <&dmac 20>;
2279*4882a593Smuzhiyun		dma-names = "tx", "rx";
2280*4882a593Smuzhiyun		resets = <&cru SRST_M_SAI1_8CH>, <&cru SRST_H_SAI1_8CH>;
2281*4882a593Smuzhiyun		reset-names = "m", "h";
2282*4882a593Smuzhiyun		pinctrl-names = "default";
2283*4882a593Smuzhiyun		pinctrl-0 = <&i2s1m0_lrck
2284*4882a593Smuzhiyun			     &i2s1m0_sclk
2285*4882a593Smuzhiyun			     &i2s1m0_sdi0
2286*4882a593Smuzhiyun			     &i2s1m0_sdi1
2287*4882a593Smuzhiyun			     &i2s1m0_sdi2
2288*4882a593Smuzhiyun			     &i2s1m0_sdi3
2289*4882a593Smuzhiyun			     &i2s1m0_sdo0
2290*4882a593Smuzhiyun			     &i2s1m0_sdo1
2291*4882a593Smuzhiyun			     &i2s1m0_sdo2
2292*4882a593Smuzhiyun			     &i2s1m0_sdo3>;
2293*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2294*4882a593Smuzhiyun		status = "disabled";
2295*4882a593Smuzhiyun	};
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun	sai2: sai@ff820000 {
2298*4882a593Smuzhiyun		compatible = "rockchip,rk3562-sai", "rockchip,sai-v1";
2299*4882a593Smuzhiyun		reg = <0x0 0xff820000 0x0 0x1000>;
2300*4882a593Smuzhiyun		interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
2301*4882a593Smuzhiyun		clocks = <&cru MCLK_SAI2>, <&cru HCLK_SAI2>;
2302*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
2303*4882a593Smuzhiyun		assigned-clocks = <&cru CLK_SAI2_SRC>;
2304*4882a593Smuzhiyun		assigned-clock-parents = <&cru PLL_HPLL>;
2305*4882a593Smuzhiyun		dmas = <&dmac 23>, <&dmac 22>;
2306*4882a593Smuzhiyun		dma-names = "tx", "rx";
2307*4882a593Smuzhiyun		resets = <&cru SRST_M_SAI2_2CH>, <&cru SRST_H_SAI2_2CH>;
2308*4882a593Smuzhiyun		reset-names = "m", "h";
2309*4882a593Smuzhiyun		pinctrl-names = "default";
2310*4882a593Smuzhiyun		pinctrl-0 = <&i2s2m0_lrck
2311*4882a593Smuzhiyun			     &i2s2m0_sclk
2312*4882a593Smuzhiyun			     &i2s2m0_sdi
2313*4882a593Smuzhiyun			     &i2s2m0_sdo>;
2314*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2315*4882a593Smuzhiyun		status = "disabled";
2316*4882a593Smuzhiyun	};
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun	pdm: pdm@ff830000 {
2319*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pdm", "rockchip,rv1126-pdm";
2320*4882a593Smuzhiyun		reg = <0x0 0xff830000 0x0 0x1000>;
2321*4882a593Smuzhiyun		clocks = <&cru MCLK_PDM>, <&cru HCLK_PDM>;
2322*4882a593Smuzhiyun		clock-names = "pdm_clk", "pdm_hclk";
2323*4882a593Smuzhiyun		assigned-clocks = <&cru MCLK_PDM>;
2324*4882a593Smuzhiyun		assigned-clock-parents = <&cru PLL_HPLL>;
2325*4882a593Smuzhiyun		dmas = <&dmac 31>;
2326*4882a593Smuzhiyun		dma-names = "rx";
2327*4882a593Smuzhiyun		pinctrl-names = "default";
2328*4882a593Smuzhiyun		pinctrl-0 = <&pdmm0_clk0
2329*4882a593Smuzhiyun			     &pdmm0_clk1
2330*4882a593Smuzhiyun			     &pdmm0_sdi0
2331*4882a593Smuzhiyun			     &pdmm0_sdi1
2332*4882a593Smuzhiyun			     &pdmm0_sdi2
2333*4882a593Smuzhiyun			     &pdmm0_sdi3>;
2334*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2335*4882a593Smuzhiyun		status = "disabled";
2336*4882a593Smuzhiyun	};
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun	spdif_8ch: spdif@ff840000 {
2339*4882a593Smuzhiyun		compatible = "rockchip,rk3562-spdif", "rockchip,rk3568-spdif";
2340*4882a593Smuzhiyun		reg = <0x0 0xff840000 0x0 0x1000>;
2341*4882a593Smuzhiyun		interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
2342*4882a593Smuzhiyun		dmas = <&dmac 30>;
2343*4882a593Smuzhiyun		dma-names = "tx";
2344*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
2345*4882a593Smuzhiyun		clocks = <&cru MCLK_SPDIF>, <&cru HCLK_SPDIF>;
2346*4882a593Smuzhiyun		assigned-clocks = <&cru CLK_SPDIF_SRC>;
2347*4882a593Smuzhiyun		assigned-clock-parents = <&cru PLL_HPLL>;
2348*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2349*4882a593Smuzhiyun		pinctrl-names = "default";
2350*4882a593Smuzhiyun		pinctrl-0 = <&spdifm0_pins>;
2351*4882a593Smuzhiyun		status = "disabled";
2352*4882a593Smuzhiyun	};
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun	dsm: dsm@ff850000 {
2355*4882a593Smuzhiyun		compatible = "rockchip,rk3562-dsm";
2356*4882a593Smuzhiyun		reg = <0x0 0xff850000 0x0 0x1000>;
2357*4882a593Smuzhiyun		clocks = <&cru CLK_DSM>, <&cru HCLK_DSM>;
2358*4882a593Smuzhiyun		clock-names = "dac", "pclk";
2359*4882a593Smuzhiyun		resets = <&cru SRST_DSM>;
2360*4882a593Smuzhiyun		reset-names = "reset" ;
2361*4882a593Smuzhiyun		rockchip,grf = <&peri_grf>;
2362*4882a593Smuzhiyun		pinctrl-names = "default";
2363*4882a593Smuzhiyun		pinctrl-0 = <&dsm_pins>;
2364*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2365*4882a593Smuzhiyun		status = "disabled";
2366*4882a593Smuzhiyun	};
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun	sfc: spi@ff860000 {
2369*4882a593Smuzhiyun		compatible = "rockchip,sfc";
2370*4882a593Smuzhiyun		reg = <0x0 0xff860000 0x0 0x10000>;
2371*4882a593Smuzhiyun		interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
2372*4882a593Smuzhiyun		clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>;
2373*4882a593Smuzhiyun		clock-names = "clk_sfc", "hclk_sfc";
2374*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_SFC>;
2375*4882a593Smuzhiyun		assigned-clock-rates = <100000000>;
2376*4882a593Smuzhiyun		#address-cells = <1>;
2377*4882a593Smuzhiyun		#size-cells = <0>;
2378*4882a593Smuzhiyun		status = "disabled";
2379*4882a593Smuzhiyun	};
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun	sdhci: mmc@ff870000 {
2382*4882a593Smuzhiyun		compatible = "rockchip,rk3562-dwcmshc", "rockchip,rk3528-dwcmshc";
2383*4882a593Smuzhiyun		reg = <0x0 0xff870000 0x0 0x10000>;
2384*4882a593Smuzhiyun		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
2385*4882a593Smuzhiyun		assigned-clocks = <&cru BCLK_EMMC>, <&cru CCLK_EMMC>;
2386*4882a593Smuzhiyun		assigned-clock-rates = <200000000>, <200000000>;
2387*4882a593Smuzhiyun		clocks = <&cru CCLK_EMMC>, <&cru HCLK_EMMC>,
2388*4882a593Smuzhiyun			 <&cru ACLK_EMMC>, <&cru BCLK_EMMC>,
2389*4882a593Smuzhiyun			 <&cru TMCLK_EMMC>;
2390*4882a593Smuzhiyun		clock-names = "core", "bus", "axi", "block", "timer";
2391*4882a593Smuzhiyun		resets = <&cru SRST_C_EMMC>, <&cru SRST_H_EMMC>,
2392*4882a593Smuzhiyun			 <&cru SRST_A_EMMC>, <&cru SRST_B_EMMC>,
2393*4882a593Smuzhiyun			 <&cru SRST_T_EMMC>;
2394*4882a593Smuzhiyun		reset-names = "core", "bus", "axi", "block", "timer";
2395*4882a593Smuzhiyun		max-frequency = <200000000>;
2396*4882a593Smuzhiyun		status = "disabled";
2397*4882a593Smuzhiyun	};
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun	sdmmc0: mmc@ff880000 {
2400*4882a593Smuzhiyun		compatible = "rockchip,rk3562-dw-mshc",
2401*4882a593Smuzhiyun			     "rockchip,rk3288-dw-mshc";
2402*4882a593Smuzhiyun		reg = <0x0 0xff880000 0x0 0x10000>;
2403*4882a593Smuzhiyun		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
2404*4882a593Smuzhiyun		max-frequency = <200000000>;
2405*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC0>, <&cru CCLK_SDMMC0>,
2406*4882a593Smuzhiyun			 <&cru SCLK_SDMMC0_DRV>, <&cru SCLK_SDMMC0_SAMPLE>;
2407*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
2408*4882a593Smuzhiyun		resets = <&cru SRST_H_SDMMC0>;
2409*4882a593Smuzhiyun		reset-names = "reset";
2410*4882a593Smuzhiyun		fifo-depth = <0x100>;
2411*4882a593Smuzhiyun		status = "disabled";
2412*4882a593Smuzhiyun	};
2413*4882a593Smuzhiyun
2414*4882a593Smuzhiyun	sdmmc1: mmc@ff890000 {
2415*4882a593Smuzhiyun		compatible = "rockchip,rk3562-dw-mshc",
2416*4882a593Smuzhiyun			     "rockchip,rk3288-dw-mshc";
2417*4882a593Smuzhiyun		reg = <0x0 0xff890000 0x0 0x10000>;
2418*4882a593Smuzhiyun		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
2419*4882a593Smuzhiyun		max-frequency = <200000000>;
2420*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC1>, <&cru CCLK_SDMMC1>,
2421*4882a593Smuzhiyun			 <&cru SCLK_SDMMC1_DRV>, <&cru SCLK_SDMMC1_SAMPLE>;
2422*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
2423*4882a593Smuzhiyun		resets = <&cru SRST_H_SDMMC1>;
2424*4882a593Smuzhiyun		reset-names = "reset";
2425*4882a593Smuzhiyun		fifo-depth = <0x100>;
2426*4882a593Smuzhiyun		status = "disabled";
2427*4882a593Smuzhiyun	};
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun	crypto: crypto@ff8a0000 {
2430*4882a593Smuzhiyun		compatible = "rockchip,crypto-v4";
2431*4882a593Smuzhiyun		reg = <0x0 0xff8a0000 0x0 0x2000>;
2432*4882a593Smuzhiyun		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
2433*4882a593Smuzhiyun		clocks = <&scmi_clk ACLK_CRYPTO>, <&scmi_clk HCLK_CRYPTO>,
2434*4882a593Smuzhiyun			 <&scmi_clk CLK_CORE_CRYPTO>, <&scmi_clk CLK_PKA_CRYPTO>,
2435*4882a593Smuzhiyun			 <&scmi_clk PCLK_CRYPTO>;
2436*4882a593Smuzhiyun		clock-names = "aclk", "hclk", "sclk", "pka", "pclk";
2437*4882a593Smuzhiyun		assigned-clocks = <&scmi_clk CLK_CORE_CRYPTO>, <&scmi_clk CLK_PKA_CRYPTO>;
2438*4882a593Smuzhiyun		assigned-clock-rates = <200000000>, <300000000>;
2439*4882a593Smuzhiyun		resets = <&cru SRST_CORE_CRYPTO>;
2440*4882a593Smuzhiyun		reset-names = "crypto-rst";
2441*4882a593Smuzhiyun		status = "disabled";
2442*4882a593Smuzhiyun	};
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun	rng: rng@ff8e0000 {
2445*4882a593Smuzhiyun		compatible = "rockchip,rkrng";
2446*4882a593Smuzhiyun		reg = <0x0 0xff8e0000 0x0 0x200>;
2447*4882a593Smuzhiyun		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
2448*4882a593Smuzhiyun		clocks = <&scmi_clk HCLK_RK_RNG_NS>;
2449*4882a593Smuzhiyun		clock-names = "hclk_trng";
2450*4882a593Smuzhiyun		resets = <&cru SRST_H_RK_RNG_NS>;
2451*4882a593Smuzhiyun		reset-names = "reset";
2452*4882a593Smuzhiyun		status = "disabled";
2453*4882a593Smuzhiyun	};
2454*4882a593Smuzhiyun
2455*4882a593Smuzhiyun	otp: otp@ff930000 {
2456*4882a593Smuzhiyun		compatible = "rockchip,rk3562-otp";
2457*4882a593Smuzhiyun		reg = <0x0 0xff930000 0x0 0x4000>;
2458*4882a593Smuzhiyun		#address-cells = <1>;
2459*4882a593Smuzhiyun		#size-cells = <1>;
2460*4882a593Smuzhiyun		clocks = <&cru CLK_USER_OTPC_NS>, <&cru CLK_SBPI_OTPC_NS>,
2461*4882a593Smuzhiyun			 <&cru PCLK_OTPC_NS>, <&cru CLK_OTPC_ARB>,
2462*4882a593Smuzhiyun			 <&cru PCLK_OTPPHY>;
2463*4882a593Smuzhiyun		clock-names = "usr", "sbpi", "apb", "arb", "phy";
2464*4882a593Smuzhiyun		resets = <&cru SRST_USER_OTPC_NS>, <&cru SRST_SBPI_OTPC_NS>,
2465*4882a593Smuzhiyun			 <&cru SRST_P_OTPC_NS>, <&cru SRST_OTPC_ARB>,
2466*4882a593Smuzhiyun			 <&cru SRST_P_OTPPHY>;
2467*4882a593Smuzhiyun		reset-names = "usr", "sbpi", "apb", "arb", "phy";
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun		/* Data cells */
2470*4882a593Smuzhiyun		cpu_code: cpu-code@2 {
2471*4882a593Smuzhiyun			reg = <0x02 0x2>;
2472*4882a593Smuzhiyun		};
2473*4882a593Smuzhiyun		otp_cpu_version: cpu-version@8 {
2474*4882a593Smuzhiyun			reg = <0x08 0x1>;
2475*4882a593Smuzhiyun			bits = <3 3>;
2476*4882a593Smuzhiyun		};
2477*4882a593Smuzhiyun		mbist_vmin: mbist-vmin@9 {
2478*4882a593Smuzhiyun			reg = <0x09 0x1>;
2479*4882a593Smuzhiyun			bits = <0 2>;
2480*4882a593Smuzhiyun		};
2481*4882a593Smuzhiyun		log_mbist_vmin: log-mbist-vmin@9 {
2482*4882a593Smuzhiyun			reg = <0x09 0x1>;
2483*4882a593Smuzhiyun			bits = <4 2>;
2484*4882a593Smuzhiyun		};
2485*4882a593Smuzhiyun		otp_id: id@a {
2486*4882a593Smuzhiyun			reg = <0x0a 0x10>;
2487*4882a593Smuzhiyun		};
2488*4882a593Smuzhiyun		cpu_leakage: cpu-leakage@1a {
2489*4882a593Smuzhiyun			reg = <0x1a 0x1>;
2490*4882a593Smuzhiyun		};
2491*4882a593Smuzhiyun		log_leakage: log-leakage@1b {
2492*4882a593Smuzhiyun			reg = <0x1b 0x1>;
2493*4882a593Smuzhiyun		};
2494*4882a593Smuzhiyun		npu_leakage: npu-leakage@1c {
2495*4882a593Smuzhiyun			reg = <0x1c 0x1>;
2496*4882a593Smuzhiyun		};
2497*4882a593Smuzhiyun		gpu_leakage: gpu-leakage@1d {
2498*4882a593Smuzhiyun			reg = <0x1d 0x1>;
2499*4882a593Smuzhiyun		};
2500*4882a593Smuzhiyun		cpu_tsadc_trim_l: cpu-tsadc-trim-l@2a {
2501*4882a593Smuzhiyun			reg = <0x2a 0x1>;
2502*4882a593Smuzhiyun		};
2503*4882a593Smuzhiyun		cpu_tsadc_trim_h: cpu-tsadc-trim-h@2b {
2504*4882a593Smuzhiyun			reg = <0x2b 0x1>;
2505*4882a593Smuzhiyun		};
2506*4882a593Smuzhiyun		tsadc_trim_base_frac: tsadc-trim-base-frac@2c {
2507*4882a593Smuzhiyun			reg = <0x2c 0x1>;
2508*4882a593Smuzhiyun			bits = <4 4>;
2509*4882a593Smuzhiyun		};
2510*4882a593Smuzhiyun		tsadc_trim_base: tsadc-trim-base@2d {
2511*4882a593Smuzhiyun			reg = <0x2d 0x1>;
2512*4882a593Smuzhiyun		};
2513*4882a593Smuzhiyun		cpu_opp_info: cpu-opp-info@2e {
2514*4882a593Smuzhiyun			reg = <0x2e 0x6>;
2515*4882a593Smuzhiyun		};
2516*4882a593Smuzhiyun		gpu_opp_info: gpu-opp-info@34 {
2517*4882a593Smuzhiyun			reg = <0x34 0x6>;
2518*4882a593Smuzhiyun		};
2519*4882a593Smuzhiyun		npu_opp_info: npu-opp-info@3a {
2520*4882a593Smuzhiyun			reg = <0x3a 0x6>;
2521*4882a593Smuzhiyun		};
2522*4882a593Smuzhiyun		dmc_opp_info: dmc-opp-info@40 {
2523*4882a593Smuzhiyun			reg = <0x40 0x6>;
2524*4882a593Smuzhiyun		};
2525*4882a593Smuzhiyun		cpu_pvtpll: cpu-pvtpll@46 {
2526*4882a593Smuzhiyun			reg = <0x46 0x2>;
2527*4882a593Smuzhiyun		};
2528*4882a593Smuzhiyun		gpu_pvtpll: gpu-pvtpll@48 {
2529*4882a593Smuzhiyun			reg = <0x48 0x2>;
2530*4882a593Smuzhiyun		};
2531*4882a593Smuzhiyun		npu_pvtpll: npu-pvtpll@4a {
2532*4882a593Smuzhiyun			reg = <0x4a 0x2>;
2533*4882a593Smuzhiyun		};
2534*4882a593Smuzhiyun	};
2535*4882a593Smuzhiyun
2536*4882a593Smuzhiyun	dmac: dma-controller@ff990000 {
2537*4882a593Smuzhiyun		compatible = "arm,pl330", "arm,primecell";
2538*4882a593Smuzhiyun		reg = <0x0 0xff990000 0x0 0x4000>;
2539*4882a593Smuzhiyun		interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
2540*4882a593Smuzhiyun			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
2541*4882a593Smuzhiyun		clocks = <&cru ACLK_DMAC>;
2542*4882a593Smuzhiyun		clock-names = "apb_pclk";
2543*4882a593Smuzhiyun		#dma-cells = <1>;
2544*4882a593Smuzhiyun		arm,pl330-periph-burst;
2545*4882a593Smuzhiyun	};
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun	rkdmac: dma-controller@ff9a0000 {
2548*4882a593Smuzhiyun		compatible = "rockchip,rk3562-dma", "rockchip,dma-v1";
2549*4882a593Smuzhiyun		reg = <0x0 0xff9a0000 0x0 0x4000>;
2550*4882a593Smuzhiyun		interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
2551*4882a593Smuzhiyun		clocks = <&cru ACLK_RKDMAC>;
2552*4882a593Smuzhiyun		clock-names = "aclk";
2553*4882a593Smuzhiyun		#dma-cells = <1>;
2554*4882a593Smuzhiyun		dma-channels = <42>;
2555*4882a593Smuzhiyun		dma-requests = <42>;
2556*4882a593Smuzhiyun		rockchip,grf = <&peri_grf>;
2557*4882a593Smuzhiyun	};
2558*4882a593Smuzhiyun
2559*4882a593Smuzhiyun	hwlock: hwspinlock@ff9e0000 {
2560*4882a593Smuzhiyun		compatible = "rockchip,hwspinlock";
2561*4882a593Smuzhiyun		reg = <0x0 0xff9e0000 0x0 0x100>;
2562*4882a593Smuzhiyun		#hwlock-cells = <1>;
2563*4882a593Smuzhiyun		status = "disabled";
2564*4882a593Smuzhiyun	};
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun	i2c1: i2c@ffa00000 {
2567*4882a593Smuzhiyun		compatible = "rockchip,rk3562-i2c", "rockchip,rk3399-i2c";
2568*4882a593Smuzhiyun		reg = <0x0 0xffa00000 0x0 0x1000>;
2569*4882a593Smuzhiyun		clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>;
2570*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
2571*4882a593Smuzhiyun		interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
2572*4882a593Smuzhiyun		pinctrl-names = "default";
2573*4882a593Smuzhiyun		pinctrl-0 = <&i2c1m0_xfer>;
2574*4882a593Smuzhiyun		#address-cells = <1>;
2575*4882a593Smuzhiyun		#size-cells = <0>;
2576*4882a593Smuzhiyun		status = "disabled";
2577*4882a593Smuzhiyun	};
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun	i2c2: i2c@ffa10000 {
2580*4882a593Smuzhiyun		compatible = "rockchip,rk3562-i2c", "rockchip,rk3399-i2c";
2581*4882a593Smuzhiyun		reg = <0x0 0xffa10000 0x0 0x1000>;
2582*4882a593Smuzhiyun		clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>;
2583*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
2584*4882a593Smuzhiyun		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
2585*4882a593Smuzhiyun		pinctrl-names = "default";
2586*4882a593Smuzhiyun		pinctrl-0 = <&i2c2m0_xfer>;
2587*4882a593Smuzhiyun		#address-cells = <1>;
2588*4882a593Smuzhiyun		#size-cells = <0>;
2589*4882a593Smuzhiyun		status = "disabled";
2590*4882a593Smuzhiyun	};
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun	i2c3: i2c@ffa20000 {
2593*4882a593Smuzhiyun		compatible = "rockchip,rk3562-i2c", "rockchip,rk3399-i2c";
2594*4882a593Smuzhiyun		reg = <0x0 0xffa20000 0x0 0x1000>;
2595*4882a593Smuzhiyun		clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>;
2596*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
2597*4882a593Smuzhiyun		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
2598*4882a593Smuzhiyun		pinctrl-names = "default";
2599*4882a593Smuzhiyun		pinctrl-0 = <&i2c3m0_xfer>;
2600*4882a593Smuzhiyun		#address-cells = <1>;
2601*4882a593Smuzhiyun		#size-cells = <0>;
2602*4882a593Smuzhiyun		status = "disabled";
2603*4882a593Smuzhiyun	};
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun	i2c4: i2c@ffa30000 {
2606*4882a593Smuzhiyun		compatible = "rockchip,rk3562-i2c", "rockchip,rk3399-i2c";
2607*4882a593Smuzhiyun		reg = <0x0 0xffa30000 0x0 0x1000>;
2608*4882a593Smuzhiyun		clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>;
2609*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
2610*4882a593Smuzhiyun		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
2611*4882a593Smuzhiyun		pinctrl-names = "default";
2612*4882a593Smuzhiyun		pinctrl-0 = <&i2c4m0_xfer>;
2613*4882a593Smuzhiyun		#address-cells = <1>;
2614*4882a593Smuzhiyun		#size-cells = <0>;
2615*4882a593Smuzhiyun		status = "disabled";
2616*4882a593Smuzhiyun	};
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun	i2c5: i2c@ffa40000 {
2619*4882a593Smuzhiyun		compatible = "rockchip,rk3562-i2c", "rockchip,rk3399-i2c";
2620*4882a593Smuzhiyun		reg = <0x0 0xffa40000 0x0 0x1000>;
2621*4882a593Smuzhiyun		clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>;
2622*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
2623*4882a593Smuzhiyun		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
2624*4882a593Smuzhiyun		pinctrl-names = "default";
2625*4882a593Smuzhiyun		pinctrl-0 = <&i2c5m0_xfer>;
2626*4882a593Smuzhiyun		#address-cells = <1>;
2627*4882a593Smuzhiyun		#size-cells = <0>;
2628*4882a593Smuzhiyun		status = "disabled";
2629*4882a593Smuzhiyun	};
2630*4882a593Smuzhiyun
2631*4882a593Smuzhiyun	rktimer: timer@ffa50000 {
2632*4882a593Smuzhiyun		compatible = "rockchip,rk3562-timer", "rockchip,rk3288-timer";
2633*4882a593Smuzhiyun		reg = <0x0 0xffa50000 0x0 0x20>;
2634*4882a593Smuzhiyun		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
2635*4882a593Smuzhiyun		clocks = <&cru PCLK_TIMER>, <&cru CLK_TIMER0>;
2636*4882a593Smuzhiyun		clock-names = "pclk", "timer";
2637*4882a593Smuzhiyun	};
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun	wdt: watchdog@ffa60000 {
2640*4882a593Smuzhiyun		compatible = "snps,dw-wdt";
2641*4882a593Smuzhiyun		reg = <0x0 0xffa60000 0x0 0x100>;
2642*4882a593Smuzhiyun		clocks = <&cru CLK_WDTNS>, <&cru PCLK_WDTNS>;
2643*4882a593Smuzhiyun		clock-names = "tclk", "pclk";
2644*4882a593Smuzhiyun		interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
2645*4882a593Smuzhiyun		status = "disabled";
2646*4882a593Smuzhiyun	};
2647*4882a593Smuzhiyun
2648*4882a593Smuzhiyun	tsadc: tsadc@ffa70000 {
2649*4882a593Smuzhiyun		compatible = "rockchip,rk3562-tsadc";
2650*4882a593Smuzhiyun		reg = <0x0 0xffa70000 0x0 0x400>;
2651*4882a593Smuzhiyun		rockchip,grf = <&sys_grf>;
2652*4882a593Smuzhiyun		interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
2653*4882a593Smuzhiyun		clocks = <&cru CLK_TSADC>, <&cru CLK_TSADC_TSEN>, <&cru PCLK_TSADC>;
2654*4882a593Smuzhiyun		clock-names = "tsadc", "tsadc_tsen", "apb_pclk";
2655*4882a593Smuzhiyun		assigned-clocks = <&cru CLK_TSADC>, <&cru CLK_TSADC_TSEN>;
2656*4882a593Smuzhiyun		assigned-clock-rates = <1200000>, <12000000>;
2657*4882a593Smuzhiyun		resets = <&cru SRST_TSADC>, <&cru SRST_P_TSADC>, <&cru SRST_TSADCPHY>;
2658*4882a593Smuzhiyun		reset-names = "tsadc", "tsadc-apb", "tsadc-phy";
2659*4882a593Smuzhiyun		#thermal-sensor-cells = <1>;
2660*4882a593Smuzhiyun		rockchip,hw-tshut-temp = <120000>;
2661*4882a593Smuzhiyun		rockchip,hw-tshut-mode = <0>; /* tshut mode 0:CRU 1:GPIO */
2662*4882a593Smuzhiyun		rockchip,hw-tshut-polarity = <0>; /* tshut polarity 0:LOW 1:HIGH */
2663*4882a593Smuzhiyun		nvmem-cells = <&cpu_tsadc_trim_l>, <&cpu_tsadc_trim_h>, <&tsadc_trim_base>, <&tsadc_trim_base_frac>;
2664*4882a593Smuzhiyun		nvmem-cell-names = "trim_l", "trim_h", "trim_base", "trim_base_frac";
2665*4882a593Smuzhiyun		status = "disabled";
2666*4882a593Smuzhiyun	};
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun	gmac0: ethernet@ffa80000 {
2669*4882a593Smuzhiyun		compatible = "rockchip,rk3562-gmac", "snps,dwmac-4.20a";
2670*4882a593Smuzhiyun		reg = <0x0 0xffa80000 0x0 0x10000>;
2671*4882a593Smuzhiyun		interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
2672*4882a593Smuzhiyun			     <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
2673*4882a593Smuzhiyun		interrupt-names = "macirq", "eth_wake_irq";
2674*4882a593Smuzhiyun		rockchip,grf = <&sys_grf>;
2675*4882a593Smuzhiyun		rockchip,php_grf = <&ioc_grf>;
2676*4882a593Smuzhiyun		clocks = <&cru CLK_GMAC_125M_CRU_I>, <&cru CLK_GMAC_50M_CRU_I>,
2677*4882a593Smuzhiyun			 <&cru PCLK_GMAC>, <&cru ACLK_GMAC>;
2678*4882a593Smuzhiyun		clock-names = "stmmaceth", "clk_mac_ref",
2679*4882a593Smuzhiyun			      "pclk_mac", "aclk_mac";
2680*4882a593Smuzhiyun		resets = <&cru SRST_A_GMAC>;
2681*4882a593Smuzhiyun		reset-names = "stmmaceth";
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun		snps,mixed-burst;
2684*4882a593Smuzhiyun		snps,tso;
2685*4882a593Smuzhiyun
2686*4882a593Smuzhiyun		snps,axi-config = <&gmac0_stmmac_axi_setup>;
2687*4882a593Smuzhiyun		snps,mtl-rx-config = <&gmac0_mtl_rx_setup>;
2688*4882a593Smuzhiyun		snps,mtl-tx-config = <&gmac0_mtl_tx_setup>;
2689*4882a593Smuzhiyun		status = "disabled";
2690*4882a593Smuzhiyun
2691*4882a593Smuzhiyun		mdio0: mdio {
2692*4882a593Smuzhiyun			compatible = "snps,dwmac-mdio";
2693*4882a593Smuzhiyun			#address-cells = <0x1>;
2694*4882a593Smuzhiyun			#size-cells = <0x0>;
2695*4882a593Smuzhiyun		};
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun		gmac0_stmmac_axi_setup: stmmac-axi-config {
2698*4882a593Smuzhiyun			snps,wr_osr_lmt = <4>;
2699*4882a593Smuzhiyun			snps,rd_osr_lmt = <8>;
2700*4882a593Smuzhiyun			snps,blen = <0 0 0 0 16 8 4>;
2701*4882a593Smuzhiyun		};
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun		gmac0_mtl_rx_setup: rx-queues-config {
2704*4882a593Smuzhiyun			snps,rx-queues-to-use = <1>;
2705*4882a593Smuzhiyun			queue0 {};
2706*4882a593Smuzhiyun		};
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun		gmac0_mtl_tx_setup: tx-queues-config {
2709*4882a593Smuzhiyun			snps,tx-queues-to-use = <1>;
2710*4882a593Smuzhiyun			queue0 {};
2711*4882a593Smuzhiyun		};
2712*4882a593Smuzhiyun	};
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun	saradc1: saradc@ffaa0000 {
2715*4882a593Smuzhiyun		compatible = "rockchip,rk3562-saradc";
2716*4882a593Smuzhiyun		reg = <0x0 0xffaa0000 0x0 0x100>;
2717*4882a593Smuzhiyun		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
2718*4882a593Smuzhiyun		#io-channel-cells = <1>;
2719*4882a593Smuzhiyun		clocks = <&cru CLK_SARADC_VCCIO156>, <&cru PCLK_SARADC_VCCIO156>;
2720*4882a593Smuzhiyun		clock-names = "saradc", "apb_pclk";
2721*4882a593Smuzhiyun		resets = <&cru SRST_P_SARADC_VCCIO156>;
2722*4882a593Smuzhiyun		reset-names = "saradc-apb";
2723*4882a593Smuzhiyun		status = "disabled";
2724*4882a593Smuzhiyun	};
2725*4882a593Smuzhiyun
2726*4882a593Smuzhiyun	mailbox: mailbox@ffae0000 {
2727*4882a593Smuzhiyun		compatible = "rockchip,rk3562-mailbox",
2728*4882a593Smuzhiyun			     "rockchip,rk3368-mailbox";
2729*4882a593Smuzhiyun		reg = <0x0 0xffae0000 0x0 0x200>;
2730*4882a593Smuzhiyun		interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
2731*4882a593Smuzhiyun		clocks = <&cru PCLK_MAILBOX>;
2732*4882a593Smuzhiyun		clock-names = "pclk_mailbox";
2733*4882a593Smuzhiyun		#mbox-cells = <1>;
2734*4882a593Smuzhiyun		status = "disabled";
2735*4882a593Smuzhiyun	};
2736*4882a593Smuzhiyun
2737*4882a593Smuzhiyun	dsi: dsi@ffb10000 {
2738*4882a593Smuzhiyun		compatible = "rockchip,rk3562-mipi-dsi";
2739*4882a593Smuzhiyun		reg = <0x0 0xffb10000 0x0 0x10000>;
2740*4882a593Smuzhiyun		interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
2741*4882a593Smuzhiyun		clocks = <&cru PCLK_DSITX>;
2742*4882a593Smuzhiyun		clock-names = "pclk";
2743*4882a593Smuzhiyun		resets = <&cru SRST_P_DSITX>;
2744*4882a593Smuzhiyun		reset-names = "apb";
2745*4882a593Smuzhiyun		phys = <&video_phy>;
2746*4882a593Smuzhiyun		phy-names = "dphy";
2747*4882a593Smuzhiyun		rockchip,grf = <&sys_grf>;
2748*4882a593Smuzhiyun		#address-cells = <1>;
2749*4882a593Smuzhiyun		#size-cells = <0>;
2750*4882a593Smuzhiyun		status = "disabled";
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun		ports {
2753*4882a593Smuzhiyun			#address-cells = <1>;
2754*4882a593Smuzhiyun			#size-cells = <0>;
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun			dsi_in: port@0 {
2757*4882a593Smuzhiyun				reg = <0>;
2758*4882a593Smuzhiyun				#address-cells = <1>;
2759*4882a593Smuzhiyun				#size-cells = <0>;
2760*4882a593Smuzhiyun
2761*4882a593Smuzhiyun				dsi_in_vp0: endpoint@0 {
2762*4882a593Smuzhiyun					reg = <0>;
2763*4882a593Smuzhiyun					remote-endpoint = <&vp0_out_dsi>;
2764*4882a593Smuzhiyun					status = "disabled";
2765*4882a593Smuzhiyun				};
2766*4882a593Smuzhiyun			};
2767*4882a593Smuzhiyun		};
2768*4882a593Smuzhiyun	};
2769*4882a593Smuzhiyun
2770*4882a593Smuzhiyun	video_phy: phy@ffb20000 {
2771*4882a593Smuzhiyun		compatible = "rockchip,rk3562-dsi-dphy", "rockchip,rk3562-video-phy",
2772*4882a593Smuzhiyun			     "rockchip,rk3568-dsi-dphy", "rockchip,rk3568-video-phy";
2773*4882a593Smuzhiyun		reg = <0x0 0xffb20000 0x0 0x10000>,
2774*4882a593Smuzhiyun		      <0x0 0xffb10000 0x0 0x10000>;
2775*4882a593Smuzhiyun		reg-names = "phy", "host";
2776*4882a593Smuzhiyun		clocks = <&cru CLK_MIPIDSIPHY_REF>,
2777*4882a593Smuzhiyun			 <&cru PCLK_DSIPHY>, <&cru PCLK_DSITX>;
2778*4882a593Smuzhiyun		clock-names = "ref", "pclk", "pclk_host";
2779*4882a593Smuzhiyun		#clock-cells = <0>;
2780*4882a593Smuzhiyun		resets = <&cru SRST_P_DSIPHY>;
2781*4882a593Smuzhiyun		reset-names = "apb";
2782*4882a593Smuzhiyun		#phy-cells = <0>;
2783*4882a593Smuzhiyun		status = "disabled";
2784*4882a593Smuzhiyun	};
2785*4882a593Smuzhiyun
2786*4882a593Smuzhiyun	gmac1: ethernet@ffb30000 {
2787*4882a593Smuzhiyun		compatible = "rockchip,rk3562-gmac";
2788*4882a593Smuzhiyun		reg = <0x0 0xffb30000 0x0 0x10000>;
2789*4882a593Smuzhiyun		interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
2790*4882a593Smuzhiyun			     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
2791*4882a593Smuzhiyun		interrupt-names = "macirq", "eth_wake_irq";
2792*4882a593Smuzhiyun		rockchip,grf = <&sys_grf>;
2793*4882a593Smuzhiyun		rockchip,php_grf = <&ioc_grf>;
2794*4882a593Smuzhiyun		clocks = <&cru CLK_MAC100_50M_MATRIX>, <&cru CLK_MAC100_50M_MATRIX>,
2795*4882a593Smuzhiyun			 <&cru PCLK_MAC100>, <&cru ACLK_MAC100>;
2796*4882a593Smuzhiyun		clock-names = "stmmaceth", "clk_mac_ref",
2797*4882a593Smuzhiyun			      "pclk_mac", "aclk_mac";
2798*4882a593Smuzhiyun		resets = <&cru SRST_A_MAC100>;
2799*4882a593Smuzhiyun		reset-names = "stmmaceth";
2800*4882a593Smuzhiyun		status = "disabled";
2801*4882a593Smuzhiyun
2802*4882a593Smuzhiyun		mdio1: mdio {
2803*4882a593Smuzhiyun			compatible = "snps,dwmac-mdio";
2804*4882a593Smuzhiyun			#address-cells = <0x1>;
2805*4882a593Smuzhiyun			#size-cells = <0x0>;
2806*4882a593Smuzhiyun		};
2807*4882a593Smuzhiyun	};
2808*4882a593Smuzhiyun
2809*4882a593Smuzhiyun	pinctrl: pinctrl {
2810*4882a593Smuzhiyun		compatible = "rockchip,rk3562-pinctrl";
2811*4882a593Smuzhiyun		rockchip,grf = <&ioc_grf>;
2812*4882a593Smuzhiyun		#address-cells = <2>;
2813*4882a593Smuzhiyun		#size-cells = <2>;
2814*4882a593Smuzhiyun		ranges;
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun		gpio0: gpio@ff260000 {
2817*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
2818*4882a593Smuzhiyun			reg = <0x0 0xff260000 0x0 0x100>;
2819*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
2820*4882a593Smuzhiyun			clocks = <&cru PCLK_PMU0_GPIO0>, <&cru DBCLK_PMU0_GPIO0>;
2821*4882a593Smuzhiyun
2822*4882a593Smuzhiyun			gpio-controller;
2823*4882a593Smuzhiyun			#gpio-cells = <2>;
2824*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 0 32>;
2825*4882a593Smuzhiyun			interrupt-controller;
2826*4882a593Smuzhiyun			#interrupt-cells = <2>;
2827*4882a593Smuzhiyun		};
2828*4882a593Smuzhiyun
2829*4882a593Smuzhiyun		gpio1: gpio@ff620000 {
2830*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
2831*4882a593Smuzhiyun			reg = <0x0 0xff620000 0x0 0x100>;
2832*4882a593Smuzhiyun			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
2833*4882a593Smuzhiyun			clocks = <&cru PCLK_PERI_GPIO1>, <&cru DCLK_PERI_GPIO1>;
2834*4882a593Smuzhiyun
2835*4882a593Smuzhiyun			gpio-controller;
2836*4882a593Smuzhiyun			#gpio-cells = <2>;
2837*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 32 32>;
2838*4882a593Smuzhiyun			interrupt-controller;
2839*4882a593Smuzhiyun			#interrupt-cells = <2>;
2840*4882a593Smuzhiyun		};
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun		gpio2: gpio@ff630000 {
2843*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
2844*4882a593Smuzhiyun			reg = <0x0 0xff630000 0x0 0x100>;
2845*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
2846*4882a593Smuzhiyun			clocks = <&cru PCLK_PERI_GPIO2>, <&cru DCLK_PERI_GPIO2>;
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun			gpio-controller;
2849*4882a593Smuzhiyun			#gpio-cells = <2>;
2850*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 64 32>;
2851*4882a593Smuzhiyun			interrupt-controller;
2852*4882a593Smuzhiyun			#interrupt-cells = <2>;
2853*4882a593Smuzhiyun		};
2854*4882a593Smuzhiyun
2855*4882a593Smuzhiyun		gpio3: gpio@ffac0000 {
2856*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
2857*4882a593Smuzhiyun			reg = <0x0 0xffac0000 0x0 0x100>;
2858*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
2859*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO3_VCCIO156>, <&cru DCLK_BUS_GPIO3>;
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun			gpio-controller;
2862*4882a593Smuzhiyun			#gpio-cells = <2>;
2863*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 96 32>;
2864*4882a593Smuzhiyun			interrupt-controller;
2865*4882a593Smuzhiyun			#interrupt-cells = <2>;
2866*4882a593Smuzhiyun		};
2867*4882a593Smuzhiyun
2868*4882a593Smuzhiyun		gpio4: gpio@ffad0000 {
2869*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
2870*4882a593Smuzhiyun			reg = <0x0 0xffad0000 0x0 0x100>;
2871*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
2872*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO4_VCCIO156>, <&cru DCLK_BUS_GPIO4>;
2873*4882a593Smuzhiyun
2874*4882a593Smuzhiyun			gpio-controller;
2875*4882a593Smuzhiyun			#gpio-cells = <2>;
2876*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 128 32>;
2877*4882a593Smuzhiyun			interrupt-controller;
2878*4882a593Smuzhiyun			#interrupt-cells = <2>;
2879*4882a593Smuzhiyun		};
2880*4882a593Smuzhiyun	};
2881*4882a593Smuzhiyun
2882*4882a593Smuzhiyun	rockchip_suspend: rockchip-suspend {
2883*4882a593Smuzhiyun		compatible = "rockchip,pm-rk3562";
2884*4882a593Smuzhiyun		status = "disabled";
2885*4882a593Smuzhiyun		rockchip,sleep-debug-en = <1>;
2886*4882a593Smuzhiyun		rockchip,sleep-mode-config = <
2887*4882a593Smuzhiyun			(0
2888*4882a593Smuzhiyun			| RKPM_SLP_DEEP1_MODE
2889*4882a593Smuzhiyun			| RKPM_SLP_PMIC_LP
2890*4882a593Smuzhiyun			| RKPM_SLP_HW_PLLS_OFF
2891*4882a593Smuzhiyun			| RKPM_SLP_PMUALIVE_32K
2892*4882a593Smuzhiyun			| RKPM_SLP_OSC_DIS
2893*4882a593Smuzhiyun			| RKPM_SLP_32K_PVTM
2894*4882a593Smuzhiyun			)
2895*4882a593Smuzhiyun		>;
2896*4882a593Smuzhiyun		rockchip,wakeup-config = <
2897*4882a593Smuzhiyun			(0
2898*4882a593Smuzhiyun			| RKPM_GPIO0_WKUP_EN
2899*4882a593Smuzhiyun			)
2900*4882a593Smuzhiyun		>;
2901*4882a593Smuzhiyun	};
2902*4882a593Smuzhiyun};
2903*4882a593Smuzhiyun
2904*4882a593Smuzhiyun#include "rk3562-pinctrl.dtsi"
2905