1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2017 Fuzhou Rockchip Electronics Co., Ltd 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/clock/rk3328-cru.h> 7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 10*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 11*4882a593Smuzhiyun#include <dt-bindings/power/rk3328-power.h> 12*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h> 13*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/ { 16*4882a593Smuzhiyun compatible = "rockchip,rk3328"; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun interrupt-parent = <&gic>; 19*4882a593Smuzhiyun #address-cells = <2>; 20*4882a593Smuzhiyun #size-cells = <2>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun aliases { 23*4882a593Smuzhiyun gpio0 = &gpio0; 24*4882a593Smuzhiyun gpio1 = &gpio1; 25*4882a593Smuzhiyun gpio2 = &gpio2; 26*4882a593Smuzhiyun gpio3 = &gpio3; 27*4882a593Smuzhiyun serial0 = &uart0; 28*4882a593Smuzhiyun serial1 = &uart1; 29*4882a593Smuzhiyun serial2 = &uart2; 30*4882a593Smuzhiyun i2c0 = &i2c0; 31*4882a593Smuzhiyun i2c1 = &i2c1; 32*4882a593Smuzhiyun i2c2 = &i2c2; 33*4882a593Smuzhiyun i2c3 = &i2c3; 34*4882a593Smuzhiyun ethernet0 = &gmac2io; 35*4882a593Smuzhiyun ethernet1 = &gmac2phy; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun cpus { 39*4882a593Smuzhiyun #address-cells = <2>; 40*4882a593Smuzhiyun #size-cells = <0>; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun cpu0: cpu@0 { 43*4882a593Smuzhiyun device_type = "cpu"; 44*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 45*4882a593Smuzhiyun reg = <0x0 0x0>; 46*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 47*4882a593Smuzhiyun #cooling-cells = <2>; 48*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP>; 49*4882a593Smuzhiyun dynamic-power-coefficient = <120>; 50*4882a593Smuzhiyun enable-method = "psci"; 51*4882a593Smuzhiyun next-level-cache = <&l2>; 52*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun cpu1: cpu@1 { 56*4882a593Smuzhiyun device_type = "cpu"; 57*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 58*4882a593Smuzhiyun reg = <0x0 0x1>; 59*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 60*4882a593Smuzhiyun #cooling-cells = <2>; 61*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP>; 62*4882a593Smuzhiyun dynamic-power-coefficient = <120>; 63*4882a593Smuzhiyun enable-method = "psci"; 64*4882a593Smuzhiyun next-level-cache = <&l2>; 65*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun cpu2: cpu@2 { 69*4882a593Smuzhiyun device_type = "cpu"; 70*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 71*4882a593Smuzhiyun reg = <0x0 0x2>; 72*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 73*4882a593Smuzhiyun #cooling-cells = <2>; 74*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP>; 75*4882a593Smuzhiyun dynamic-power-coefficient = <120>; 76*4882a593Smuzhiyun enable-method = "psci"; 77*4882a593Smuzhiyun next-level-cache = <&l2>; 78*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun cpu3: cpu@3 { 82*4882a593Smuzhiyun device_type = "cpu"; 83*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 84*4882a593Smuzhiyun reg = <0x0 0x3>; 85*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 86*4882a593Smuzhiyun #cooling-cells = <2>; 87*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP>; 88*4882a593Smuzhiyun dynamic-power-coefficient = <120>; 89*4882a593Smuzhiyun enable-method = "psci"; 90*4882a593Smuzhiyun next-level-cache = <&l2>; 91*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun idle-states { 95*4882a593Smuzhiyun entry-method = "psci"; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun CPU_SLEEP: cpu-sleep { 98*4882a593Smuzhiyun compatible = "arm,idle-state"; 99*4882a593Smuzhiyun local-timer-stop; 100*4882a593Smuzhiyun arm,psci-suspend-param = <0x0010000>; 101*4882a593Smuzhiyun entry-latency-us = <120>; 102*4882a593Smuzhiyun exit-latency-us = <250>; 103*4882a593Smuzhiyun min-residency-us = <900>; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun l2: l2-cache0 { 108*4882a593Smuzhiyun compatible = "cache"; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun cpu0_opp_table: opp_table0 { 113*4882a593Smuzhiyun compatible = "operating-points-v2"; 114*4882a593Smuzhiyun opp-shared; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun opp-408000000 { 117*4882a593Smuzhiyun opp-hz = /bits/ 64 <408000000>; 118*4882a593Smuzhiyun opp-microvolt = <950000>; 119*4882a593Smuzhiyun clock-latency-ns = <40000>; 120*4882a593Smuzhiyun opp-suspend; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun opp-600000000 { 123*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 124*4882a593Smuzhiyun opp-microvolt = <950000>; 125*4882a593Smuzhiyun clock-latency-ns = <40000>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun opp-816000000 { 128*4882a593Smuzhiyun opp-hz = /bits/ 64 <816000000>; 129*4882a593Smuzhiyun opp-microvolt = <1000000>; 130*4882a593Smuzhiyun clock-latency-ns = <40000>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun opp-1008000000 { 133*4882a593Smuzhiyun opp-hz = /bits/ 64 <1008000000>; 134*4882a593Smuzhiyun opp-microvolt = <1100000>; 135*4882a593Smuzhiyun clock-latency-ns = <40000>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun opp-1200000000 { 138*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 139*4882a593Smuzhiyun opp-microvolt = <1225000>; 140*4882a593Smuzhiyun clock-latency-ns = <40000>; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun opp-1296000000 { 143*4882a593Smuzhiyun opp-hz = /bits/ 64 <1296000000>; 144*4882a593Smuzhiyun opp-microvolt = <1300000>; 145*4882a593Smuzhiyun clock-latency-ns = <40000>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun amba: bus { 150*4882a593Smuzhiyun compatible = "simple-bus"; 151*4882a593Smuzhiyun #address-cells = <2>; 152*4882a593Smuzhiyun #size-cells = <2>; 153*4882a593Smuzhiyun ranges; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun dmac: dmac@ff1f0000 { 156*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 157*4882a593Smuzhiyun reg = <0x0 0xff1f0000 0x0 0x4000>; 158*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 159*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 160*4882a593Smuzhiyun arm,pl330-periph-burst; 161*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC>; 162*4882a593Smuzhiyun clock-names = "apb_pclk"; 163*4882a593Smuzhiyun #dma-cells = <1>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun analog_sound: analog-sound { 168*4882a593Smuzhiyun compatible = "simple-audio-card"; 169*4882a593Smuzhiyun simple-audio-card,format = "i2s"; 170*4882a593Smuzhiyun simple-audio-card,mclk-fs = <256>; 171*4882a593Smuzhiyun simple-audio-card,name = "Analog"; 172*4882a593Smuzhiyun status = "disabled"; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun simple-audio-card,cpu { 175*4882a593Smuzhiyun sound-dai = <&i2s1>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun simple-audio-card,codec { 179*4882a593Smuzhiyun sound-dai = <&codec>; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun arm-pmu { 184*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 185*4882a593Smuzhiyun interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 186*4882a593Smuzhiyun <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 187*4882a593Smuzhiyun <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 188*4882a593Smuzhiyun <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 189*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun display_subsystem: display-subsystem { 193*4882a593Smuzhiyun compatible = "rockchip,display-subsystem"; 194*4882a593Smuzhiyun ports = <&vop_out>; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun hdmi_sound: hdmi-sound { 198*4882a593Smuzhiyun compatible = "simple-audio-card"; 199*4882a593Smuzhiyun simple-audio-card,format = "i2s"; 200*4882a593Smuzhiyun simple-audio-card,mclk-fs = <128>; 201*4882a593Smuzhiyun simple-audio-card,name = "HDMI"; 202*4882a593Smuzhiyun status = "disabled"; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun simple-audio-card,cpu { 205*4882a593Smuzhiyun sound-dai = <&i2s0>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun simple-audio-card,codec { 209*4882a593Smuzhiyun sound-dai = <&hdmi>; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun psci { 214*4882a593Smuzhiyun compatible = "arm,psci-1.0", "arm,psci-0.2"; 215*4882a593Smuzhiyun method = "smc"; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun timer { 219*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 220*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 221*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 222*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 223*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun xin24m: xin24m { 227*4882a593Smuzhiyun compatible = "fixed-clock"; 228*4882a593Smuzhiyun #clock-cells = <0>; 229*4882a593Smuzhiyun clock-frequency = <24000000>; 230*4882a593Smuzhiyun clock-output-names = "xin24m"; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun i2s0: i2s@ff000000 { 234*4882a593Smuzhiyun compatible = "rockchip,rk3328-i2s", "rockchip,rk3066-i2s"; 235*4882a593Smuzhiyun reg = <0x0 0xff000000 0x0 0x1000>; 236*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 237*4882a593Smuzhiyun clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0_8CH>; 238*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 239*4882a593Smuzhiyun dmas = <&dmac 11>, <&dmac 12>; 240*4882a593Smuzhiyun dma-names = "tx", "rx"; 241*4882a593Smuzhiyun #sound-dai-cells = <0>; 242*4882a593Smuzhiyun status = "disabled"; 243*4882a593Smuzhiyun }; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun i2s1: i2s@ff010000 { 246*4882a593Smuzhiyun compatible = "rockchip,rk3328-i2s", "rockchip,rk3066-i2s"; 247*4882a593Smuzhiyun reg = <0x0 0xff010000 0x0 0x1000>; 248*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 249*4882a593Smuzhiyun clocks = <&cru SCLK_I2S1>, <&cru HCLK_I2S1_8CH>; 250*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 251*4882a593Smuzhiyun dmas = <&dmac 14>, <&dmac 15>; 252*4882a593Smuzhiyun dma-names = "tx", "rx"; 253*4882a593Smuzhiyun #sound-dai-cells = <0>; 254*4882a593Smuzhiyun status = "disabled"; 255*4882a593Smuzhiyun }; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun i2s2: i2s@ff020000 { 258*4882a593Smuzhiyun compatible = "rockchip,rk3328-i2s", "rockchip,rk3066-i2s"; 259*4882a593Smuzhiyun reg = <0x0 0xff020000 0x0 0x1000>; 260*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 261*4882a593Smuzhiyun clocks = <&cru SCLK_I2S2>, <&cru HCLK_I2S2_2CH>; 262*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 263*4882a593Smuzhiyun dmas = <&dmac 0>, <&dmac 1>; 264*4882a593Smuzhiyun dma-names = "tx", "rx"; 265*4882a593Smuzhiyun #sound-dai-cells = <0>; 266*4882a593Smuzhiyun status = "disabled"; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun spdif: spdif@ff030000 { 270*4882a593Smuzhiyun compatible = "rockchip,rk3328-spdif"; 271*4882a593Smuzhiyun reg = <0x0 0xff030000 0x0 0x1000>; 272*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 273*4882a593Smuzhiyun clocks = <&cru SCLK_SPDIF>, <&cru HCLK_SPDIF_8CH>; 274*4882a593Smuzhiyun clock-names = "mclk", "hclk"; 275*4882a593Smuzhiyun dmas = <&dmac 10>; 276*4882a593Smuzhiyun dma-names = "tx"; 277*4882a593Smuzhiyun pinctrl-names = "default"; 278*4882a593Smuzhiyun pinctrl-0 = <&spdifm2_tx>; 279*4882a593Smuzhiyun #sound-dai-cells = <0>; 280*4882a593Smuzhiyun status = "disabled"; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun pdm: pdm@ff040000 { 284*4882a593Smuzhiyun compatible = "rockchip,pdm"; 285*4882a593Smuzhiyun reg = <0x0 0xff040000 0x0 0x1000>; 286*4882a593Smuzhiyun clocks = <&cru SCLK_PDM>, <&cru HCLK_PDM>; 287*4882a593Smuzhiyun clock-names = "pdm_clk", "pdm_hclk"; 288*4882a593Smuzhiyun dmas = <&dmac 16>; 289*4882a593Smuzhiyun dma-names = "rx"; 290*4882a593Smuzhiyun pinctrl-names = "default", "sleep"; 291*4882a593Smuzhiyun pinctrl-0 = <&pdmm0_clk 292*4882a593Smuzhiyun &pdmm0_sdi0 293*4882a593Smuzhiyun &pdmm0_sdi1 294*4882a593Smuzhiyun &pdmm0_sdi2 295*4882a593Smuzhiyun &pdmm0_sdi3>; 296*4882a593Smuzhiyun pinctrl-1 = <&pdmm0_clk_sleep 297*4882a593Smuzhiyun &pdmm0_sdi0_sleep 298*4882a593Smuzhiyun &pdmm0_sdi1_sleep 299*4882a593Smuzhiyun &pdmm0_sdi2_sleep 300*4882a593Smuzhiyun &pdmm0_sdi3_sleep>; 301*4882a593Smuzhiyun status = "disabled"; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun grf: syscon@ff100000 { 305*4882a593Smuzhiyun compatible = "rockchip,rk3328-grf", "syscon", "simple-mfd"; 306*4882a593Smuzhiyun reg = <0x0 0xff100000 0x0 0x1000>; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun io_domains: io-domains { 309*4882a593Smuzhiyun compatible = "rockchip,rk3328-io-voltage-domain"; 310*4882a593Smuzhiyun status = "disabled"; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun grf_gpio: grf-gpio { 314*4882a593Smuzhiyun compatible = "rockchip,rk3328-grf-gpio"; 315*4882a593Smuzhiyun gpio-controller; 316*4882a593Smuzhiyun #gpio-cells = <2>; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun power: power-controller { 320*4882a593Smuzhiyun compatible = "rockchip,rk3328-power-controller"; 321*4882a593Smuzhiyun #power-domain-cells = <1>; 322*4882a593Smuzhiyun #address-cells = <1>; 323*4882a593Smuzhiyun #size-cells = <0>; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun power-domain@RK3328_PD_HEVC { 326*4882a593Smuzhiyun reg = <RK3328_PD_HEVC>; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun power-domain@RK3328_PD_VIDEO { 329*4882a593Smuzhiyun reg = <RK3328_PD_VIDEO>; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun power-domain@RK3328_PD_VPU { 332*4882a593Smuzhiyun reg = <RK3328_PD_VPU>; 333*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun reboot-mode { 338*4882a593Smuzhiyun compatible = "syscon-reboot-mode"; 339*4882a593Smuzhiyun offset = <0x5c8>; 340*4882a593Smuzhiyun mode-normal = <BOOT_NORMAL>; 341*4882a593Smuzhiyun mode-recovery = <BOOT_RECOVERY>; 342*4882a593Smuzhiyun mode-bootloader = <BOOT_FASTBOOT>; 343*4882a593Smuzhiyun mode-loader = <BOOT_BL_DOWNLOAD>; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun uart0: serial@ff110000 { 348*4882a593Smuzhiyun compatible = "rockchip,rk3328-uart", "snps,dw-apb-uart"; 349*4882a593Smuzhiyun reg = <0x0 0xff110000 0x0 0x100>; 350*4882a593Smuzhiyun interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 351*4882a593Smuzhiyun clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 352*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 353*4882a593Smuzhiyun dmas = <&dmac 2>, <&dmac 3>; 354*4882a593Smuzhiyun dma-names = "tx", "rx"; 355*4882a593Smuzhiyun pinctrl-names = "default"; 356*4882a593Smuzhiyun pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>; 357*4882a593Smuzhiyun reg-io-width = <4>; 358*4882a593Smuzhiyun reg-shift = <2>; 359*4882a593Smuzhiyun status = "disabled"; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun uart1: serial@ff120000 { 363*4882a593Smuzhiyun compatible = "rockchip,rk3328-uart", "snps,dw-apb-uart"; 364*4882a593Smuzhiyun reg = <0x0 0xff120000 0x0 0x100>; 365*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 366*4882a593Smuzhiyun clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 367*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 368*4882a593Smuzhiyun dmas = <&dmac 4>, <&dmac 5>; 369*4882a593Smuzhiyun dma-names = "tx", "rx"; 370*4882a593Smuzhiyun pinctrl-names = "default"; 371*4882a593Smuzhiyun pinctrl-0 = <&uart1_xfer &uart1_cts &uart1_rts>; 372*4882a593Smuzhiyun reg-io-width = <4>; 373*4882a593Smuzhiyun reg-shift = <2>; 374*4882a593Smuzhiyun status = "disabled"; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun uart2: serial@ff130000 { 378*4882a593Smuzhiyun compatible = "rockchip,rk3328-uart", "snps,dw-apb-uart"; 379*4882a593Smuzhiyun reg = <0x0 0xff130000 0x0 0x100>; 380*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 381*4882a593Smuzhiyun clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 382*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 383*4882a593Smuzhiyun dmas = <&dmac 6>, <&dmac 7>; 384*4882a593Smuzhiyun dma-names = "tx", "rx"; 385*4882a593Smuzhiyun pinctrl-names = "default"; 386*4882a593Smuzhiyun pinctrl-0 = <&uart2m1_xfer>; 387*4882a593Smuzhiyun reg-io-width = <4>; 388*4882a593Smuzhiyun reg-shift = <2>; 389*4882a593Smuzhiyun status = "disabled"; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun i2c0: i2c@ff150000 { 393*4882a593Smuzhiyun compatible = "rockchip,rk3328-i2c", "rockchip,rk3399-i2c"; 394*4882a593Smuzhiyun reg = <0x0 0xff150000 0x0 0x1000>; 395*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 396*4882a593Smuzhiyun #address-cells = <1>; 397*4882a593Smuzhiyun #size-cells = <0>; 398*4882a593Smuzhiyun clocks = <&cru SCLK_I2C0>, <&cru PCLK_I2C0>; 399*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 400*4882a593Smuzhiyun pinctrl-names = "default"; 401*4882a593Smuzhiyun pinctrl-0 = <&i2c0_xfer>; 402*4882a593Smuzhiyun status = "disabled"; 403*4882a593Smuzhiyun }; 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun i2c1: i2c@ff160000 { 406*4882a593Smuzhiyun compatible = "rockchip,rk3328-i2c", "rockchip,rk3399-i2c"; 407*4882a593Smuzhiyun reg = <0x0 0xff160000 0x0 0x1000>; 408*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 409*4882a593Smuzhiyun #address-cells = <1>; 410*4882a593Smuzhiyun #size-cells = <0>; 411*4882a593Smuzhiyun clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>; 412*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 413*4882a593Smuzhiyun pinctrl-names = "default"; 414*4882a593Smuzhiyun pinctrl-0 = <&i2c1_xfer>; 415*4882a593Smuzhiyun status = "disabled"; 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun i2c2: i2c@ff170000 { 419*4882a593Smuzhiyun compatible = "rockchip,rk3328-i2c", "rockchip,rk3399-i2c"; 420*4882a593Smuzhiyun reg = <0x0 0xff170000 0x0 0x1000>; 421*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 422*4882a593Smuzhiyun #address-cells = <1>; 423*4882a593Smuzhiyun #size-cells = <0>; 424*4882a593Smuzhiyun clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>; 425*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 426*4882a593Smuzhiyun pinctrl-names = "default"; 427*4882a593Smuzhiyun pinctrl-0 = <&i2c2_xfer>; 428*4882a593Smuzhiyun status = "disabled"; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun i2c3: i2c@ff180000 { 432*4882a593Smuzhiyun compatible = "rockchip,rk3328-i2c", "rockchip,rk3399-i2c"; 433*4882a593Smuzhiyun reg = <0x0 0xff180000 0x0 0x1000>; 434*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 435*4882a593Smuzhiyun #address-cells = <1>; 436*4882a593Smuzhiyun #size-cells = <0>; 437*4882a593Smuzhiyun clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>; 438*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 439*4882a593Smuzhiyun pinctrl-names = "default"; 440*4882a593Smuzhiyun pinctrl-0 = <&i2c3_xfer>; 441*4882a593Smuzhiyun status = "disabled"; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun spi0: spi@ff190000 { 445*4882a593Smuzhiyun compatible = "rockchip,rk3328-spi", "rockchip,rk3066-spi"; 446*4882a593Smuzhiyun reg = <0x0 0xff190000 0x0 0x1000>; 447*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 448*4882a593Smuzhiyun #address-cells = <1>; 449*4882a593Smuzhiyun #size-cells = <0>; 450*4882a593Smuzhiyun clocks = <&cru SCLK_SPI>, <&cru PCLK_SPI>; 451*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 452*4882a593Smuzhiyun dmas = <&dmac 8>, <&dmac 9>; 453*4882a593Smuzhiyun dma-names = "tx", "rx"; 454*4882a593Smuzhiyun pinctrl-names = "default"; 455*4882a593Smuzhiyun pinctrl-0 = <&spi0m2_clk &spi0m2_tx &spi0m2_rx &spi0m2_cs0>; 456*4882a593Smuzhiyun status = "disabled"; 457*4882a593Smuzhiyun }; 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun wdt: watchdog@ff1a0000 { 460*4882a593Smuzhiyun compatible = "snps,dw-wdt"; 461*4882a593Smuzhiyun reg = <0x0 0xff1a0000 0x0 0x100>; 462*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 463*4882a593Smuzhiyun clocks = <&cru PCLK_BUS_PRE>; 464*4882a593Smuzhiyun }; 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun pwm0: pwm@ff1b0000 { 467*4882a593Smuzhiyun compatible = "rockchip,rk3328-pwm"; 468*4882a593Smuzhiyun reg = <0x0 0xff1b0000 0x0 0x10>; 469*4882a593Smuzhiyun clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>; 470*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 471*4882a593Smuzhiyun pinctrl-names = "active"; 472*4882a593Smuzhiyun pinctrl-0 = <&pwm0_pin>; 473*4882a593Smuzhiyun #pwm-cells = <3>; 474*4882a593Smuzhiyun status = "disabled"; 475*4882a593Smuzhiyun }; 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun pwm1: pwm@ff1b0010 { 478*4882a593Smuzhiyun compatible = "rockchip,rk3328-pwm"; 479*4882a593Smuzhiyun reg = <0x0 0xff1b0010 0x0 0x10>; 480*4882a593Smuzhiyun clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>; 481*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 482*4882a593Smuzhiyun pinctrl-names = "active"; 483*4882a593Smuzhiyun pinctrl-0 = <&pwm1_pin>; 484*4882a593Smuzhiyun #pwm-cells = <3>; 485*4882a593Smuzhiyun status = "disabled"; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun pwm2: pwm@ff1b0020 { 489*4882a593Smuzhiyun compatible = "rockchip,rk3328-pwm"; 490*4882a593Smuzhiyun reg = <0x0 0xff1b0020 0x0 0x10>; 491*4882a593Smuzhiyun clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>; 492*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 493*4882a593Smuzhiyun pinctrl-names = "active"; 494*4882a593Smuzhiyun pinctrl-0 = <&pwm2_pin>; 495*4882a593Smuzhiyun #pwm-cells = <3>; 496*4882a593Smuzhiyun status = "disabled"; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun pwm3: pwm@ff1b0030 { 500*4882a593Smuzhiyun compatible = "rockchip,rk3328-pwm"; 501*4882a593Smuzhiyun reg = <0x0 0xff1b0030 0x0 0x10>; 502*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 503*4882a593Smuzhiyun clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>; 504*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 505*4882a593Smuzhiyun pinctrl-names = "active"; 506*4882a593Smuzhiyun pinctrl-0 = <&pwmir_pin>; 507*4882a593Smuzhiyun #pwm-cells = <3>; 508*4882a593Smuzhiyun status = "disabled"; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun thermal-zones { 512*4882a593Smuzhiyun soc_thermal: soc-thermal { 513*4882a593Smuzhiyun polling-delay-passive = <20>; 514*4882a593Smuzhiyun polling-delay = <1000>; 515*4882a593Smuzhiyun sustainable-power = <1000>; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun thermal-sensors = <&tsadc 0>; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun trips { 520*4882a593Smuzhiyun threshold: trip-point0 { 521*4882a593Smuzhiyun temperature = <70000>; 522*4882a593Smuzhiyun hysteresis = <2000>; 523*4882a593Smuzhiyun type = "passive"; 524*4882a593Smuzhiyun }; 525*4882a593Smuzhiyun target: trip-point1 { 526*4882a593Smuzhiyun temperature = <85000>; 527*4882a593Smuzhiyun hysteresis = <2000>; 528*4882a593Smuzhiyun type = "passive"; 529*4882a593Smuzhiyun }; 530*4882a593Smuzhiyun soc_crit: soc-crit { 531*4882a593Smuzhiyun temperature = <95000>; 532*4882a593Smuzhiyun hysteresis = <2000>; 533*4882a593Smuzhiyun type = "critical"; 534*4882a593Smuzhiyun }; 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun cooling-maps { 538*4882a593Smuzhiyun map0 { 539*4882a593Smuzhiyun trip = <&target>; 540*4882a593Smuzhiyun cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 541*4882a593Smuzhiyun <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 542*4882a593Smuzhiyun <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 543*4882a593Smuzhiyun <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 544*4882a593Smuzhiyun contribution = <4096>; 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun }; 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun tsadc: tsadc@ff250000 { 552*4882a593Smuzhiyun compatible = "rockchip,rk3328-tsadc"; 553*4882a593Smuzhiyun reg = <0x0 0xff250000 0x0 0x100>; 554*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 555*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_TSADC>; 556*4882a593Smuzhiyun assigned-clock-rates = <50000>; 557*4882a593Smuzhiyun clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>; 558*4882a593Smuzhiyun clock-names = "tsadc", "apb_pclk"; 559*4882a593Smuzhiyun pinctrl-names = "gpio", "otpout"; 560*4882a593Smuzhiyun pinctrl-0 = <&otp_pin>; 561*4882a593Smuzhiyun pinctrl-1 = <&otp_out>; 562*4882a593Smuzhiyun resets = <&cru SRST_TSADC>; 563*4882a593Smuzhiyun reset-names = "tsadc-apb"; 564*4882a593Smuzhiyun rockchip,grf = <&grf>; 565*4882a593Smuzhiyun rockchip,hw-tshut-temp = <100000>; 566*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 567*4882a593Smuzhiyun status = "disabled"; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun efuse: efuse@ff260000 { 571*4882a593Smuzhiyun compatible = "rockchip,rk3328-efuse"; 572*4882a593Smuzhiyun reg = <0x0 0xff260000 0x0 0x50>; 573*4882a593Smuzhiyun #address-cells = <1>; 574*4882a593Smuzhiyun #size-cells = <1>; 575*4882a593Smuzhiyun clocks = <&cru SCLK_EFUSE>; 576*4882a593Smuzhiyun clock-names = "pclk_efuse"; 577*4882a593Smuzhiyun rockchip,efuse-size = <0x20>; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun /* Data cells */ 580*4882a593Smuzhiyun efuse_id: id@7 { 581*4882a593Smuzhiyun reg = <0x07 0x10>; 582*4882a593Smuzhiyun }; 583*4882a593Smuzhiyun cpu_leakage: cpu-leakage@17 { 584*4882a593Smuzhiyun reg = <0x17 0x1>; 585*4882a593Smuzhiyun }; 586*4882a593Smuzhiyun logic_leakage: logic-leakage@19 { 587*4882a593Smuzhiyun reg = <0x19 0x1>; 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun efuse_cpu_version: cpu-version@1a { 590*4882a593Smuzhiyun reg = <0x1a 0x1>; 591*4882a593Smuzhiyun bits = <3 3>; 592*4882a593Smuzhiyun }; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun saradc: adc@ff280000 { 596*4882a593Smuzhiyun compatible = "rockchip,rk3328-saradc", "rockchip,rk3399-saradc"; 597*4882a593Smuzhiyun reg = <0x0 0xff280000 0x0 0x100>; 598*4882a593Smuzhiyun interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 599*4882a593Smuzhiyun #io-channel-cells = <1>; 600*4882a593Smuzhiyun clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>; 601*4882a593Smuzhiyun clock-names = "saradc", "apb_pclk"; 602*4882a593Smuzhiyun resets = <&cru SRST_SARADC_P>; 603*4882a593Smuzhiyun reset-names = "saradc-apb"; 604*4882a593Smuzhiyun status = "disabled"; 605*4882a593Smuzhiyun }; 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun gpu: gpu@ff300000 { 608*4882a593Smuzhiyun compatible = "rockchip,rk3328-mali", "arm,mali-450"; 609*4882a593Smuzhiyun reg = <0x0 0xff300000 0x0 0x30000>; 610*4882a593Smuzhiyun interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>, 611*4882a593Smuzhiyun <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 612*4882a593Smuzhiyun <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>, 613*4882a593Smuzhiyun <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>, 614*4882a593Smuzhiyun <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>, 615*4882a593Smuzhiyun <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>, 616*4882a593Smuzhiyun <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 617*4882a593Smuzhiyun interrupt-names = "gp", 618*4882a593Smuzhiyun "gpmmu", 619*4882a593Smuzhiyun "pp", 620*4882a593Smuzhiyun "pp0", 621*4882a593Smuzhiyun "ppmmu0", 622*4882a593Smuzhiyun "pp1", 623*4882a593Smuzhiyun "ppmmu1"; 624*4882a593Smuzhiyun clocks = <&cru ACLK_GPU>, <&cru ACLK_GPU>; 625*4882a593Smuzhiyun clock-names = "bus", "core"; 626*4882a593Smuzhiyun resets = <&cru SRST_GPU_A>; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun h265e_mmu: iommu@ff330200 { 630*4882a593Smuzhiyun compatible = "rockchip,iommu"; 631*4882a593Smuzhiyun reg = <0x0 0xff330200 0 0x100>; 632*4882a593Smuzhiyun interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 633*4882a593Smuzhiyun interrupt-names = "h265e_mmu"; 634*4882a593Smuzhiyun clocks = <&cru ACLK_H265>, <&cru PCLK_H265>; 635*4882a593Smuzhiyun clock-names = "aclk", "iface"; 636*4882a593Smuzhiyun #iommu-cells = <0>; 637*4882a593Smuzhiyun status = "disabled"; 638*4882a593Smuzhiyun }; 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun vepu_mmu: iommu@ff340800 { 641*4882a593Smuzhiyun compatible = "rockchip,iommu"; 642*4882a593Smuzhiyun reg = <0x0 0xff340800 0x0 0x40>; 643*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 644*4882a593Smuzhiyun interrupt-names = "vepu_mmu"; 645*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 646*4882a593Smuzhiyun clock-names = "aclk", "iface"; 647*4882a593Smuzhiyun #iommu-cells = <0>; 648*4882a593Smuzhiyun status = "disabled"; 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun vpu: video-codec@ff350000 { 652*4882a593Smuzhiyun compatible = "rockchip,rk3328-vpu"; 653*4882a593Smuzhiyun reg = <0x0 0xff350000 0x0 0x800>; 654*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 655*4882a593Smuzhiyun interrupt-names = "vdpu"; 656*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 657*4882a593Smuzhiyun clock-names = "aclk", "hclk"; 658*4882a593Smuzhiyun iommus = <&vpu_mmu>; 659*4882a593Smuzhiyun power-domains = <&power RK3328_PD_VPU>; 660*4882a593Smuzhiyun }; 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun vpu_mmu: iommu@ff350800 { 663*4882a593Smuzhiyun compatible = "rockchip,iommu"; 664*4882a593Smuzhiyun reg = <0x0 0xff350800 0x0 0x40>; 665*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 666*4882a593Smuzhiyun interrupt-names = "vpu_mmu"; 667*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 668*4882a593Smuzhiyun clock-names = "aclk", "iface"; 669*4882a593Smuzhiyun #iommu-cells = <0>; 670*4882a593Smuzhiyun power-domains = <&power RK3328_PD_VPU>; 671*4882a593Smuzhiyun }; 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun rkvdec_mmu: iommu@ff360480 { 674*4882a593Smuzhiyun compatible = "rockchip,iommu"; 675*4882a593Smuzhiyun reg = <0x0 0xff360480 0x0 0x40>, <0x0 0xff3604c0 0x0 0x40>; 676*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 677*4882a593Smuzhiyun interrupt-names = "rkvdec_mmu"; 678*4882a593Smuzhiyun clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>; 679*4882a593Smuzhiyun clock-names = "aclk", "iface"; 680*4882a593Smuzhiyun #iommu-cells = <0>; 681*4882a593Smuzhiyun status = "disabled"; 682*4882a593Smuzhiyun }; 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun vop: vop@ff370000 { 685*4882a593Smuzhiyun compatible = "rockchip,rk3328-vop"; 686*4882a593Smuzhiyun reg = <0x0 0xff370000 0x0 0x3efc>; 687*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 688*4882a593Smuzhiyun clocks = <&cru ACLK_VOP>, <&cru DCLK_LCDC>, <&cru HCLK_VOP>; 689*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 690*4882a593Smuzhiyun resets = <&cru SRST_VOP_A>, <&cru SRST_VOP_H>, <&cru SRST_VOP_D>; 691*4882a593Smuzhiyun reset-names = "axi", "ahb", "dclk"; 692*4882a593Smuzhiyun iommus = <&vop_mmu>; 693*4882a593Smuzhiyun status = "disabled"; 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun vop_out: port { 696*4882a593Smuzhiyun #address-cells = <1>; 697*4882a593Smuzhiyun #size-cells = <0>; 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun vop_out_hdmi: endpoint@0 { 700*4882a593Smuzhiyun reg = <0>; 701*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_vop>; 702*4882a593Smuzhiyun }; 703*4882a593Smuzhiyun }; 704*4882a593Smuzhiyun }; 705*4882a593Smuzhiyun 706*4882a593Smuzhiyun vop_mmu: iommu@ff373f00 { 707*4882a593Smuzhiyun compatible = "rockchip,iommu"; 708*4882a593Smuzhiyun reg = <0x0 0xff373f00 0x0 0x100>; 709*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 710*4882a593Smuzhiyun interrupt-names = "vop_mmu"; 711*4882a593Smuzhiyun clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>; 712*4882a593Smuzhiyun clock-names = "aclk", "iface"; 713*4882a593Smuzhiyun #iommu-cells = <0>; 714*4882a593Smuzhiyun status = "disabled"; 715*4882a593Smuzhiyun }; 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun hdmi: hdmi@ff3c0000 { 718*4882a593Smuzhiyun compatible = "rockchip,rk3328-dw-hdmi"; 719*4882a593Smuzhiyun reg = <0x0 0xff3c0000 0x0 0x20000>; 720*4882a593Smuzhiyun reg-io-width = <4>; 721*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 722*4882a593Smuzhiyun <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 723*4882a593Smuzhiyun clocks = <&cru PCLK_HDMI>, 724*4882a593Smuzhiyun <&cru SCLK_HDMI_SFC>, 725*4882a593Smuzhiyun <&cru SCLK_RTC32K>; 726*4882a593Smuzhiyun clock-names = "iahb", 727*4882a593Smuzhiyun "isfr", 728*4882a593Smuzhiyun "cec"; 729*4882a593Smuzhiyun phys = <&hdmiphy>; 730*4882a593Smuzhiyun phy-names = "hdmi"; 731*4882a593Smuzhiyun pinctrl-names = "default"; 732*4882a593Smuzhiyun pinctrl-0 = <&hdmi_cec &hdmii2c_xfer &hdmi_hpd>; 733*4882a593Smuzhiyun rockchip,grf = <&grf>; 734*4882a593Smuzhiyun #sound-dai-cells = <0>; 735*4882a593Smuzhiyun status = "disabled"; 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun ports { 738*4882a593Smuzhiyun hdmi_in: port { 739*4882a593Smuzhiyun hdmi_in_vop: endpoint { 740*4882a593Smuzhiyun remote-endpoint = <&vop_out_hdmi>; 741*4882a593Smuzhiyun }; 742*4882a593Smuzhiyun }; 743*4882a593Smuzhiyun }; 744*4882a593Smuzhiyun }; 745*4882a593Smuzhiyun 746*4882a593Smuzhiyun codec: codec@ff410000 { 747*4882a593Smuzhiyun compatible = "rockchip,rk3328-codec"; 748*4882a593Smuzhiyun reg = <0x0 0xff410000 0x0 0x1000>; 749*4882a593Smuzhiyun clocks = <&cru PCLK_ACODECPHY>, <&cru SCLK_I2S1>; 750*4882a593Smuzhiyun clock-names = "pclk", "mclk"; 751*4882a593Smuzhiyun rockchip,grf = <&grf>; 752*4882a593Smuzhiyun #sound-dai-cells = <0>; 753*4882a593Smuzhiyun status = "disabled"; 754*4882a593Smuzhiyun }; 755*4882a593Smuzhiyun 756*4882a593Smuzhiyun hdmiphy: phy@ff430000 { 757*4882a593Smuzhiyun compatible = "rockchip,rk3328-hdmi-phy"; 758*4882a593Smuzhiyun reg = <0x0 0xff430000 0x0 0x10000>; 759*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 760*4882a593Smuzhiyun clocks = <&cru PCLK_HDMIPHY>, <&xin24m>, <&cru DCLK_HDMIPHY>; 761*4882a593Smuzhiyun clock-names = "sysclk", "refoclk", "refpclk"; 762*4882a593Smuzhiyun clock-output-names = "hdmi_phy"; 763*4882a593Smuzhiyun #clock-cells = <0>; 764*4882a593Smuzhiyun nvmem-cells = <&efuse_cpu_version>; 765*4882a593Smuzhiyun nvmem-cell-names = "cpu-version"; 766*4882a593Smuzhiyun #phy-cells = <0>; 767*4882a593Smuzhiyun status = "disabled"; 768*4882a593Smuzhiyun }; 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun cru: clock-controller@ff440000 { 771*4882a593Smuzhiyun compatible = "rockchip,rk3328-cru", "rockchip,cru", "syscon"; 772*4882a593Smuzhiyun reg = <0x0 0xff440000 0x0 0x1000>; 773*4882a593Smuzhiyun rockchip,grf = <&grf>; 774*4882a593Smuzhiyun #clock-cells = <1>; 775*4882a593Smuzhiyun #reset-cells = <1>; 776*4882a593Smuzhiyun assigned-clocks = 777*4882a593Smuzhiyun /* 778*4882a593Smuzhiyun * CPLL should run at 1200, but that is to high for 779*4882a593Smuzhiyun * the initial dividers of most of its children. 780*4882a593Smuzhiyun * We need set cpll child clk div first, 781*4882a593Smuzhiyun * and then set the cpll frequency. 782*4882a593Smuzhiyun */ 783*4882a593Smuzhiyun <&cru DCLK_LCDC>, <&cru SCLK_PDM>, 784*4882a593Smuzhiyun <&cru SCLK_RTC32K>, <&cru SCLK_UART0>, 785*4882a593Smuzhiyun <&cru SCLK_UART1>, <&cru SCLK_UART2>, 786*4882a593Smuzhiyun <&cru ACLK_BUS_PRE>, <&cru ACLK_PERI_PRE>, 787*4882a593Smuzhiyun <&cru ACLK_VIO_PRE>, <&cru ACLK_RGA_PRE>, 788*4882a593Smuzhiyun <&cru ACLK_VOP_PRE>, <&cru ACLK_RKVDEC_PRE>, 789*4882a593Smuzhiyun <&cru ACLK_RKVENC>, <&cru ACLK_VPU_PRE>, 790*4882a593Smuzhiyun <&cru SCLK_VDEC_CABAC>, <&cru SCLK_VDEC_CORE>, 791*4882a593Smuzhiyun <&cru SCLK_VENC_CORE>, <&cru SCLK_VENC_DSP>, 792*4882a593Smuzhiyun <&cru SCLK_SDIO>, <&cru SCLK_TSP>, 793*4882a593Smuzhiyun <&cru SCLK_WIFI>, <&cru ARMCLK>, 794*4882a593Smuzhiyun <&cru PLL_GPLL>, <&cru PLL_CPLL>, 795*4882a593Smuzhiyun <&cru ACLK_BUS_PRE>, <&cru HCLK_BUS_PRE>, 796*4882a593Smuzhiyun <&cru PCLK_BUS_PRE>, <&cru ACLK_PERI_PRE>, 797*4882a593Smuzhiyun <&cru HCLK_PERI>, <&cru PCLK_PERI>, 798*4882a593Smuzhiyun <&cru SCLK_RTC32K>; 799*4882a593Smuzhiyun assigned-clock-parents = 800*4882a593Smuzhiyun <&cru HDMIPHY>, <&cru PLL_APLL>, 801*4882a593Smuzhiyun <&cru PLL_GPLL>, <&xin24m>, 802*4882a593Smuzhiyun <&xin24m>, <&xin24m>; 803*4882a593Smuzhiyun assigned-clock-rates = 804*4882a593Smuzhiyun <0>, <61440000>, 805*4882a593Smuzhiyun <0>, <24000000>, 806*4882a593Smuzhiyun <24000000>, <24000000>, 807*4882a593Smuzhiyun <15000000>, <15000000>, 808*4882a593Smuzhiyun <100000000>, <100000000>, 809*4882a593Smuzhiyun <100000000>, <100000000>, 810*4882a593Smuzhiyun <50000000>, <100000000>, 811*4882a593Smuzhiyun <100000000>, <100000000>, 812*4882a593Smuzhiyun <50000000>, <50000000>, 813*4882a593Smuzhiyun <50000000>, <50000000>, 814*4882a593Smuzhiyun <24000000>, <600000000>, 815*4882a593Smuzhiyun <491520000>, <1200000000>, 816*4882a593Smuzhiyun <150000000>, <75000000>, 817*4882a593Smuzhiyun <75000000>, <150000000>, 818*4882a593Smuzhiyun <75000000>, <75000000>, 819*4882a593Smuzhiyun <32768>; 820*4882a593Smuzhiyun }; 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun usb2phy_grf: syscon@ff450000 { 823*4882a593Smuzhiyun compatible = "rockchip,rk3328-usb2phy-grf", "syscon", 824*4882a593Smuzhiyun "simple-mfd"; 825*4882a593Smuzhiyun reg = <0x0 0xff450000 0x0 0x10000>; 826*4882a593Smuzhiyun #address-cells = <1>; 827*4882a593Smuzhiyun #size-cells = <1>; 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun u2phy: usb2-phy@100 { 830*4882a593Smuzhiyun compatible = "rockchip,rk3328-usb2phy"; 831*4882a593Smuzhiyun reg = <0x100 0x10>; 832*4882a593Smuzhiyun clocks = <&xin24m>; 833*4882a593Smuzhiyun clock-names = "phyclk"; 834*4882a593Smuzhiyun clock-output-names = "usb480m_phy"; 835*4882a593Smuzhiyun #clock-cells = <0>; 836*4882a593Smuzhiyun assigned-clocks = <&cru USB480M>; 837*4882a593Smuzhiyun assigned-clock-parents = <&u2phy>; 838*4882a593Smuzhiyun status = "disabled"; 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun u2phy_otg: otg-port { 841*4882a593Smuzhiyun #phy-cells = <0>; 842*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 843*4882a593Smuzhiyun <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 844*4882a593Smuzhiyun <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 845*4882a593Smuzhiyun interrupt-names = "otg-bvalid", "otg-id", 846*4882a593Smuzhiyun "linestate"; 847*4882a593Smuzhiyun status = "disabled"; 848*4882a593Smuzhiyun }; 849*4882a593Smuzhiyun 850*4882a593Smuzhiyun u2phy_host: host-port { 851*4882a593Smuzhiyun #phy-cells = <0>; 852*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 853*4882a593Smuzhiyun interrupt-names = "linestate"; 854*4882a593Smuzhiyun status = "disabled"; 855*4882a593Smuzhiyun }; 856*4882a593Smuzhiyun }; 857*4882a593Smuzhiyun }; 858*4882a593Smuzhiyun 859*4882a593Smuzhiyun sdmmc: mmc@ff500000 { 860*4882a593Smuzhiyun compatible = "rockchip,rk3328-dw-mshc", "rockchip,rk3288-dw-mshc"; 861*4882a593Smuzhiyun reg = <0x0 0xff500000 0x0 0x4000>; 862*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 863*4882a593Smuzhiyun clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>, 864*4882a593Smuzhiyun <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 865*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 866*4882a593Smuzhiyun fifo-depth = <0x100>; 867*4882a593Smuzhiyun max-frequency = <150000000>; 868*4882a593Smuzhiyun status = "disabled"; 869*4882a593Smuzhiyun }; 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun sdio: mmc@ff510000 { 872*4882a593Smuzhiyun compatible = "rockchip,rk3328-dw-mshc", "rockchip,rk3288-dw-mshc"; 873*4882a593Smuzhiyun reg = <0x0 0xff510000 0x0 0x4000>; 874*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 875*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>, 876*4882a593Smuzhiyun <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>; 877*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 878*4882a593Smuzhiyun fifo-depth = <0x100>; 879*4882a593Smuzhiyun max-frequency = <150000000>; 880*4882a593Smuzhiyun status = "disabled"; 881*4882a593Smuzhiyun }; 882*4882a593Smuzhiyun 883*4882a593Smuzhiyun emmc: mmc@ff520000 { 884*4882a593Smuzhiyun compatible = "rockchip,rk3328-dw-mshc", "rockchip,rk3288-dw-mshc"; 885*4882a593Smuzhiyun reg = <0x0 0xff520000 0x0 0x4000>; 886*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 887*4882a593Smuzhiyun clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>, 888*4882a593Smuzhiyun <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>; 889*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 890*4882a593Smuzhiyun fifo-depth = <0x100>; 891*4882a593Smuzhiyun max-frequency = <150000000>; 892*4882a593Smuzhiyun status = "disabled"; 893*4882a593Smuzhiyun }; 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun gmac2io: ethernet@ff540000 { 896*4882a593Smuzhiyun compatible = "rockchip,rk3328-gmac"; 897*4882a593Smuzhiyun reg = <0x0 0xff540000 0x0 0x10000>; 898*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 899*4882a593Smuzhiyun interrupt-names = "macirq"; 900*4882a593Smuzhiyun clocks = <&cru SCLK_MAC2IO>, <&cru SCLK_MAC2IO_RX>, 901*4882a593Smuzhiyun <&cru SCLK_MAC2IO_TX>, <&cru SCLK_MAC2IO_REF>, 902*4882a593Smuzhiyun <&cru SCLK_MAC2IO_REFOUT>, <&cru ACLK_MAC2IO>, 903*4882a593Smuzhiyun <&cru PCLK_MAC2IO>; 904*4882a593Smuzhiyun clock-names = "stmmaceth", "mac_clk_rx", 905*4882a593Smuzhiyun "mac_clk_tx", "clk_mac_ref", 906*4882a593Smuzhiyun "clk_mac_refout", "aclk_mac", 907*4882a593Smuzhiyun "pclk_mac"; 908*4882a593Smuzhiyun resets = <&cru SRST_GMAC2IO_A>; 909*4882a593Smuzhiyun reset-names = "stmmaceth"; 910*4882a593Smuzhiyun rockchip,grf = <&grf>; 911*4882a593Smuzhiyun snps,txpbl = <0x4>; 912*4882a593Smuzhiyun status = "disabled"; 913*4882a593Smuzhiyun }; 914*4882a593Smuzhiyun 915*4882a593Smuzhiyun gmac2phy: ethernet@ff550000 { 916*4882a593Smuzhiyun compatible = "rockchip,rk3328-gmac"; 917*4882a593Smuzhiyun reg = <0x0 0xff550000 0x0 0x10000>; 918*4882a593Smuzhiyun rockchip,grf = <&grf>; 919*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 920*4882a593Smuzhiyun interrupt-names = "macirq"; 921*4882a593Smuzhiyun clocks = <&cru SCLK_MAC2PHY_SRC>, <&cru SCLK_MAC2PHY_RXTX>, 922*4882a593Smuzhiyun <&cru SCLK_MAC2PHY_RXTX>, <&cru SCLK_MAC2PHY_REF>, 923*4882a593Smuzhiyun <&cru ACLK_MAC2PHY>, <&cru PCLK_MAC2PHY>, 924*4882a593Smuzhiyun <&cru SCLK_MAC2PHY_OUT>; 925*4882a593Smuzhiyun clock-names = "stmmaceth", "mac_clk_rx", 926*4882a593Smuzhiyun "mac_clk_tx", "clk_mac_ref", 927*4882a593Smuzhiyun "aclk_mac", "pclk_mac", 928*4882a593Smuzhiyun "clk_macphy"; 929*4882a593Smuzhiyun resets = <&cru SRST_GMAC2PHY_A>, <&cru SRST_MACPHY>; 930*4882a593Smuzhiyun reset-names = "stmmaceth", "mac-phy"; 931*4882a593Smuzhiyun phy-mode = "rmii"; 932*4882a593Smuzhiyun phy-handle = <&phy>; 933*4882a593Smuzhiyun snps,txpbl = <0x4>; 934*4882a593Smuzhiyun clock_in_out = "output"; 935*4882a593Smuzhiyun status = "disabled"; 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun mdio { 938*4882a593Smuzhiyun compatible = "snps,dwmac-mdio"; 939*4882a593Smuzhiyun #address-cells = <1>; 940*4882a593Smuzhiyun #size-cells = <0>; 941*4882a593Smuzhiyun 942*4882a593Smuzhiyun phy: ethernet-phy@0 { 943*4882a593Smuzhiyun compatible = "ethernet-phy-id1234.d400", "ethernet-phy-ieee802.3-c22"; 944*4882a593Smuzhiyun reg = <0>; 945*4882a593Smuzhiyun clocks = <&cru SCLK_MAC2PHY_OUT>; 946*4882a593Smuzhiyun resets = <&cru SRST_MACPHY>; 947*4882a593Smuzhiyun pinctrl-names = "default"; 948*4882a593Smuzhiyun pinctrl-0 = <&fephyled_rxm1 &fephyled_linkm1>; 949*4882a593Smuzhiyun phy-is-integrated; 950*4882a593Smuzhiyun }; 951*4882a593Smuzhiyun }; 952*4882a593Smuzhiyun }; 953*4882a593Smuzhiyun 954*4882a593Smuzhiyun usb20_otg: usb@ff580000 { 955*4882a593Smuzhiyun compatible = "rockchip,rk3328-usb", "rockchip,rk3066-usb", 956*4882a593Smuzhiyun "snps,dwc2"; 957*4882a593Smuzhiyun reg = <0x0 0xff580000 0x0 0x40000>; 958*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 959*4882a593Smuzhiyun clocks = <&cru HCLK_OTG>; 960*4882a593Smuzhiyun clock-names = "otg"; 961*4882a593Smuzhiyun dr_mode = "otg"; 962*4882a593Smuzhiyun g-np-tx-fifo-size = <16>; 963*4882a593Smuzhiyun g-rx-fifo-size = <280>; 964*4882a593Smuzhiyun g-tx-fifo-size = <256 128 128 64 32 16>; 965*4882a593Smuzhiyun phys = <&u2phy_otg>; 966*4882a593Smuzhiyun phy-names = "usb2-phy"; 967*4882a593Smuzhiyun status = "disabled"; 968*4882a593Smuzhiyun }; 969*4882a593Smuzhiyun 970*4882a593Smuzhiyun usb_host0_ehci: usb@ff5c0000 { 971*4882a593Smuzhiyun compatible = "generic-ehci"; 972*4882a593Smuzhiyun reg = <0x0 0xff5c0000 0x0 0x10000>; 973*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 974*4882a593Smuzhiyun clocks = <&cru HCLK_HOST0>, <&u2phy>; 975*4882a593Smuzhiyun phys = <&u2phy_host>; 976*4882a593Smuzhiyun phy-names = "usb"; 977*4882a593Smuzhiyun status = "disabled"; 978*4882a593Smuzhiyun }; 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun usb_host0_ohci: usb@ff5d0000 { 981*4882a593Smuzhiyun compatible = "generic-ohci"; 982*4882a593Smuzhiyun reg = <0x0 0xff5d0000 0x0 0x10000>; 983*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 984*4882a593Smuzhiyun clocks = <&cru HCLK_HOST0>, <&u2phy>; 985*4882a593Smuzhiyun phys = <&u2phy_host>; 986*4882a593Smuzhiyun phy-names = "usb"; 987*4882a593Smuzhiyun status = "disabled"; 988*4882a593Smuzhiyun }; 989*4882a593Smuzhiyun 990*4882a593Smuzhiyun usbdrd3: usb@ff600000 { 991*4882a593Smuzhiyun compatible = "rockchip,rk3328-dwc3", "snps,dwc3"; 992*4882a593Smuzhiyun reg = <0x0 0xff600000 0x0 0x100000>; 993*4882a593Smuzhiyun interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 994*4882a593Smuzhiyun clocks = <&cru SCLK_USB3OTG_REF>, <&cru SCLK_USB3OTG_SUSPEND>, 995*4882a593Smuzhiyun <&cru ACLK_USB3OTG>; 996*4882a593Smuzhiyun clock-names = "ref_clk", "suspend_clk", 997*4882a593Smuzhiyun "bus_clk"; 998*4882a593Smuzhiyun dr_mode = "otg"; 999*4882a593Smuzhiyun phy_type = "utmi_wide"; 1000*4882a593Smuzhiyun snps,dis-del-phy-power-chg-quirk; 1001*4882a593Smuzhiyun snps,dis_enblslpm_quirk; 1002*4882a593Smuzhiyun snps,dis-tx-ipgap-linecheck-quirk; 1003*4882a593Smuzhiyun snps,dis-u2-freeclk-exists-quirk; 1004*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 1005*4882a593Smuzhiyun snps,dis_u3_susphy_quirk; 1006*4882a593Smuzhiyun snps,parkmode-disable-ss-quirk; 1007*4882a593Smuzhiyun status = "disabled"; 1008*4882a593Smuzhiyun }; 1009*4882a593Smuzhiyun 1010*4882a593Smuzhiyun gic: interrupt-controller@ff811000 { 1011*4882a593Smuzhiyun compatible = "arm,gic-400"; 1012*4882a593Smuzhiyun #interrupt-cells = <3>; 1013*4882a593Smuzhiyun #address-cells = <0>; 1014*4882a593Smuzhiyun interrupt-controller; 1015*4882a593Smuzhiyun reg = <0x0 0xff811000 0 0x1000>, 1016*4882a593Smuzhiyun <0x0 0xff812000 0 0x2000>, 1017*4882a593Smuzhiyun <0x0 0xff814000 0 0x2000>, 1018*4882a593Smuzhiyun <0x0 0xff816000 0 0x2000>; 1019*4882a593Smuzhiyun interrupts = <GIC_PPI 9 1020*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 1021*4882a593Smuzhiyun }; 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun pinctrl: pinctrl { 1024*4882a593Smuzhiyun compatible = "rockchip,rk3328-pinctrl"; 1025*4882a593Smuzhiyun rockchip,grf = <&grf>; 1026*4882a593Smuzhiyun #address-cells = <2>; 1027*4882a593Smuzhiyun #size-cells = <2>; 1028*4882a593Smuzhiyun ranges; 1029*4882a593Smuzhiyun 1030*4882a593Smuzhiyun gpio0: gpio0@ff210000 { 1031*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1032*4882a593Smuzhiyun reg = <0x0 0xff210000 0x0 0x100>; 1033*4882a593Smuzhiyun interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 1034*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO0>; 1035*4882a593Smuzhiyun 1036*4882a593Smuzhiyun gpio-controller; 1037*4882a593Smuzhiyun #gpio-cells = <2>; 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun interrupt-controller; 1040*4882a593Smuzhiyun #interrupt-cells = <2>; 1041*4882a593Smuzhiyun }; 1042*4882a593Smuzhiyun 1043*4882a593Smuzhiyun gpio1: gpio1@ff220000 { 1044*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1045*4882a593Smuzhiyun reg = <0x0 0xff220000 0x0 0x100>; 1046*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 1047*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO1>; 1048*4882a593Smuzhiyun 1049*4882a593Smuzhiyun gpio-controller; 1050*4882a593Smuzhiyun #gpio-cells = <2>; 1051*4882a593Smuzhiyun 1052*4882a593Smuzhiyun interrupt-controller; 1053*4882a593Smuzhiyun #interrupt-cells = <2>; 1054*4882a593Smuzhiyun }; 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun gpio2: gpio2@ff230000 { 1057*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1058*4882a593Smuzhiyun reg = <0x0 0xff230000 0x0 0x100>; 1059*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 1060*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO2>; 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun gpio-controller; 1063*4882a593Smuzhiyun #gpio-cells = <2>; 1064*4882a593Smuzhiyun 1065*4882a593Smuzhiyun interrupt-controller; 1066*4882a593Smuzhiyun #interrupt-cells = <2>; 1067*4882a593Smuzhiyun }; 1068*4882a593Smuzhiyun 1069*4882a593Smuzhiyun gpio3: gpio3@ff240000 { 1070*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1071*4882a593Smuzhiyun reg = <0x0 0xff240000 0x0 0x100>; 1072*4882a593Smuzhiyun interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 1073*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO3>; 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun gpio-controller; 1076*4882a593Smuzhiyun #gpio-cells = <2>; 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun interrupt-controller; 1079*4882a593Smuzhiyun #interrupt-cells = <2>; 1080*4882a593Smuzhiyun }; 1081*4882a593Smuzhiyun 1082*4882a593Smuzhiyun pcfg_pull_up: pcfg-pull-up { 1083*4882a593Smuzhiyun bias-pull-up; 1084*4882a593Smuzhiyun }; 1085*4882a593Smuzhiyun 1086*4882a593Smuzhiyun pcfg_pull_down: pcfg-pull-down { 1087*4882a593Smuzhiyun bias-pull-down; 1088*4882a593Smuzhiyun }; 1089*4882a593Smuzhiyun 1090*4882a593Smuzhiyun pcfg_pull_none: pcfg-pull-none { 1091*4882a593Smuzhiyun bias-disable; 1092*4882a593Smuzhiyun }; 1093*4882a593Smuzhiyun 1094*4882a593Smuzhiyun pcfg_pull_none_2ma: pcfg-pull-none-2ma { 1095*4882a593Smuzhiyun bias-disable; 1096*4882a593Smuzhiyun drive-strength = <2>; 1097*4882a593Smuzhiyun }; 1098*4882a593Smuzhiyun 1099*4882a593Smuzhiyun pcfg_pull_up_2ma: pcfg-pull-up-2ma { 1100*4882a593Smuzhiyun bias-pull-up; 1101*4882a593Smuzhiyun drive-strength = <2>; 1102*4882a593Smuzhiyun }; 1103*4882a593Smuzhiyun 1104*4882a593Smuzhiyun pcfg_pull_up_4ma: pcfg-pull-up-4ma { 1105*4882a593Smuzhiyun bias-pull-up; 1106*4882a593Smuzhiyun drive-strength = <4>; 1107*4882a593Smuzhiyun }; 1108*4882a593Smuzhiyun 1109*4882a593Smuzhiyun pcfg_pull_none_4ma: pcfg-pull-none-4ma { 1110*4882a593Smuzhiyun bias-disable; 1111*4882a593Smuzhiyun drive-strength = <4>; 1112*4882a593Smuzhiyun }; 1113*4882a593Smuzhiyun 1114*4882a593Smuzhiyun pcfg_pull_down_4ma: pcfg-pull-down-4ma { 1115*4882a593Smuzhiyun bias-pull-down; 1116*4882a593Smuzhiyun drive-strength = <4>; 1117*4882a593Smuzhiyun }; 1118*4882a593Smuzhiyun 1119*4882a593Smuzhiyun pcfg_pull_none_8ma: pcfg-pull-none-8ma { 1120*4882a593Smuzhiyun bias-disable; 1121*4882a593Smuzhiyun drive-strength = <8>; 1122*4882a593Smuzhiyun }; 1123*4882a593Smuzhiyun 1124*4882a593Smuzhiyun pcfg_pull_up_8ma: pcfg-pull-up-8ma { 1125*4882a593Smuzhiyun bias-pull-up; 1126*4882a593Smuzhiyun drive-strength = <8>; 1127*4882a593Smuzhiyun }; 1128*4882a593Smuzhiyun 1129*4882a593Smuzhiyun pcfg_pull_none_12ma: pcfg-pull-none-12ma { 1130*4882a593Smuzhiyun bias-disable; 1131*4882a593Smuzhiyun drive-strength = <12>; 1132*4882a593Smuzhiyun }; 1133*4882a593Smuzhiyun 1134*4882a593Smuzhiyun pcfg_pull_up_12ma: pcfg-pull-up-12ma { 1135*4882a593Smuzhiyun bias-pull-up; 1136*4882a593Smuzhiyun drive-strength = <12>; 1137*4882a593Smuzhiyun }; 1138*4882a593Smuzhiyun 1139*4882a593Smuzhiyun pcfg_output_high: pcfg-output-high { 1140*4882a593Smuzhiyun output-high; 1141*4882a593Smuzhiyun }; 1142*4882a593Smuzhiyun 1143*4882a593Smuzhiyun pcfg_output_low: pcfg-output-low { 1144*4882a593Smuzhiyun output-low; 1145*4882a593Smuzhiyun }; 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun pcfg_input_high: pcfg-input-high { 1148*4882a593Smuzhiyun bias-pull-up; 1149*4882a593Smuzhiyun input-enable; 1150*4882a593Smuzhiyun }; 1151*4882a593Smuzhiyun 1152*4882a593Smuzhiyun pcfg_input: pcfg-input { 1153*4882a593Smuzhiyun input-enable; 1154*4882a593Smuzhiyun }; 1155*4882a593Smuzhiyun 1156*4882a593Smuzhiyun i2c0 { 1157*4882a593Smuzhiyun i2c0_xfer: i2c0-xfer { 1158*4882a593Smuzhiyun rockchip,pins = <2 RK_PD0 1 &pcfg_pull_none>, 1159*4882a593Smuzhiyun <2 RK_PD1 1 &pcfg_pull_none>; 1160*4882a593Smuzhiyun }; 1161*4882a593Smuzhiyun }; 1162*4882a593Smuzhiyun 1163*4882a593Smuzhiyun i2c1 { 1164*4882a593Smuzhiyun i2c1_xfer: i2c1-xfer { 1165*4882a593Smuzhiyun rockchip,pins = <2 RK_PA4 2 &pcfg_pull_none>, 1166*4882a593Smuzhiyun <2 RK_PA5 2 &pcfg_pull_none>; 1167*4882a593Smuzhiyun }; 1168*4882a593Smuzhiyun }; 1169*4882a593Smuzhiyun 1170*4882a593Smuzhiyun i2c2 { 1171*4882a593Smuzhiyun i2c2_xfer: i2c2-xfer { 1172*4882a593Smuzhiyun rockchip,pins = <2 RK_PB5 1 &pcfg_pull_none>, 1173*4882a593Smuzhiyun <2 RK_PB6 1 &pcfg_pull_none>; 1174*4882a593Smuzhiyun }; 1175*4882a593Smuzhiyun }; 1176*4882a593Smuzhiyun 1177*4882a593Smuzhiyun i2c3 { 1178*4882a593Smuzhiyun i2c3_xfer: i2c3-xfer { 1179*4882a593Smuzhiyun rockchip,pins = <0 RK_PA5 2 &pcfg_pull_none>, 1180*4882a593Smuzhiyun <0 RK_PA6 2 &pcfg_pull_none>; 1181*4882a593Smuzhiyun }; 1182*4882a593Smuzhiyun i2c3_pins: i2c3-pins { 1183*4882a593Smuzhiyun rockchip,pins = 1184*4882a593Smuzhiyun <0 RK_PA5 RK_FUNC_GPIO &pcfg_pull_none>, 1185*4882a593Smuzhiyun <0 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>; 1186*4882a593Smuzhiyun }; 1187*4882a593Smuzhiyun }; 1188*4882a593Smuzhiyun 1189*4882a593Smuzhiyun hdmi_i2c { 1190*4882a593Smuzhiyun hdmii2c_xfer: hdmii2c-xfer { 1191*4882a593Smuzhiyun rockchip,pins = <0 RK_PA5 1 &pcfg_pull_none>, 1192*4882a593Smuzhiyun <0 RK_PA6 1 &pcfg_pull_none>; 1193*4882a593Smuzhiyun }; 1194*4882a593Smuzhiyun }; 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun pdm-0 { 1197*4882a593Smuzhiyun pdmm0_clk: pdmm0-clk { 1198*4882a593Smuzhiyun rockchip,pins = <2 RK_PC2 2 &pcfg_pull_none>; 1199*4882a593Smuzhiyun }; 1200*4882a593Smuzhiyun 1201*4882a593Smuzhiyun pdmm0_fsync: pdmm0-fsync { 1202*4882a593Smuzhiyun rockchip,pins = <2 RK_PC7 2 &pcfg_pull_none>; 1203*4882a593Smuzhiyun }; 1204*4882a593Smuzhiyun 1205*4882a593Smuzhiyun pdmm0_sdi0: pdmm0-sdi0 { 1206*4882a593Smuzhiyun rockchip,pins = <2 RK_PC3 2 &pcfg_pull_none>; 1207*4882a593Smuzhiyun }; 1208*4882a593Smuzhiyun 1209*4882a593Smuzhiyun pdmm0_sdi1: pdmm0-sdi1 { 1210*4882a593Smuzhiyun rockchip,pins = <2 RK_PC4 2 &pcfg_pull_none>; 1211*4882a593Smuzhiyun }; 1212*4882a593Smuzhiyun 1213*4882a593Smuzhiyun pdmm0_sdi2: pdmm0-sdi2 { 1214*4882a593Smuzhiyun rockchip,pins = <2 RK_PC5 2 &pcfg_pull_none>; 1215*4882a593Smuzhiyun }; 1216*4882a593Smuzhiyun 1217*4882a593Smuzhiyun pdmm0_sdi3: pdmm0-sdi3 { 1218*4882a593Smuzhiyun rockchip,pins = <2 RK_PC6 2 &pcfg_pull_none>; 1219*4882a593Smuzhiyun }; 1220*4882a593Smuzhiyun 1221*4882a593Smuzhiyun pdmm0_clk_sleep: pdmm0-clk-sleep { 1222*4882a593Smuzhiyun rockchip,pins = 1223*4882a593Smuzhiyun <2 RK_PC2 RK_FUNC_GPIO &pcfg_input_high>; 1224*4882a593Smuzhiyun }; 1225*4882a593Smuzhiyun 1226*4882a593Smuzhiyun pdmm0_sdi0_sleep: pdmm0-sdi0-sleep { 1227*4882a593Smuzhiyun rockchip,pins = 1228*4882a593Smuzhiyun <2 RK_PC3 RK_FUNC_GPIO &pcfg_input_high>; 1229*4882a593Smuzhiyun }; 1230*4882a593Smuzhiyun 1231*4882a593Smuzhiyun pdmm0_sdi1_sleep: pdmm0-sdi1-sleep { 1232*4882a593Smuzhiyun rockchip,pins = 1233*4882a593Smuzhiyun <2 RK_PC4 RK_FUNC_GPIO &pcfg_input_high>; 1234*4882a593Smuzhiyun }; 1235*4882a593Smuzhiyun 1236*4882a593Smuzhiyun pdmm0_sdi2_sleep: pdmm0-sdi2-sleep { 1237*4882a593Smuzhiyun rockchip,pins = 1238*4882a593Smuzhiyun <2 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>; 1239*4882a593Smuzhiyun }; 1240*4882a593Smuzhiyun 1241*4882a593Smuzhiyun pdmm0_sdi3_sleep: pdmm0-sdi3-sleep { 1242*4882a593Smuzhiyun rockchip,pins = 1243*4882a593Smuzhiyun <2 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>; 1244*4882a593Smuzhiyun }; 1245*4882a593Smuzhiyun 1246*4882a593Smuzhiyun pdmm0_fsync_sleep: pdmm0-fsync-sleep { 1247*4882a593Smuzhiyun rockchip,pins = 1248*4882a593Smuzhiyun <2 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>; 1249*4882a593Smuzhiyun }; 1250*4882a593Smuzhiyun }; 1251*4882a593Smuzhiyun 1252*4882a593Smuzhiyun tsadc { 1253*4882a593Smuzhiyun otp_pin: otp-pin { 1254*4882a593Smuzhiyun rockchip,pins = <2 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>; 1255*4882a593Smuzhiyun }; 1256*4882a593Smuzhiyun 1257*4882a593Smuzhiyun otp_out: otp-out { 1258*4882a593Smuzhiyun rockchip,pins = <2 RK_PB5 1 &pcfg_pull_none>; 1259*4882a593Smuzhiyun }; 1260*4882a593Smuzhiyun }; 1261*4882a593Smuzhiyun 1262*4882a593Smuzhiyun uart0 { 1263*4882a593Smuzhiyun uart0_xfer: uart0-xfer { 1264*4882a593Smuzhiyun rockchip,pins = <1 RK_PB1 1 &pcfg_pull_none>, 1265*4882a593Smuzhiyun <1 RK_PB0 1 &pcfg_pull_up>; 1266*4882a593Smuzhiyun }; 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun uart0_cts: uart0-cts { 1269*4882a593Smuzhiyun rockchip,pins = <1 RK_PB3 1 &pcfg_pull_none>; 1270*4882a593Smuzhiyun }; 1271*4882a593Smuzhiyun 1272*4882a593Smuzhiyun uart0_rts: uart0-rts { 1273*4882a593Smuzhiyun rockchip,pins = <1 RK_PB2 1 &pcfg_pull_none>; 1274*4882a593Smuzhiyun }; 1275*4882a593Smuzhiyun 1276*4882a593Smuzhiyun uart0_rts_pin: uart0-rts-pin { 1277*4882a593Smuzhiyun rockchip,pins = <1 RK_PB2 RK_FUNC_GPIO &pcfg_pull_none>; 1278*4882a593Smuzhiyun }; 1279*4882a593Smuzhiyun }; 1280*4882a593Smuzhiyun 1281*4882a593Smuzhiyun uart1 { 1282*4882a593Smuzhiyun uart1_xfer: uart1-xfer { 1283*4882a593Smuzhiyun rockchip,pins = <3 RK_PA4 4 &pcfg_pull_none>, 1284*4882a593Smuzhiyun <3 RK_PA6 4 &pcfg_pull_up>; 1285*4882a593Smuzhiyun }; 1286*4882a593Smuzhiyun 1287*4882a593Smuzhiyun uart1_cts: uart1-cts { 1288*4882a593Smuzhiyun rockchip,pins = <3 RK_PA7 4 &pcfg_pull_none>; 1289*4882a593Smuzhiyun }; 1290*4882a593Smuzhiyun 1291*4882a593Smuzhiyun uart1_rts: uart1-rts { 1292*4882a593Smuzhiyun rockchip,pins = <3 RK_PA5 4 &pcfg_pull_none>; 1293*4882a593Smuzhiyun }; 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun uart1_rts_pin: uart1-rts-pin { 1296*4882a593Smuzhiyun rockchip,pins = <3 RK_PA5 RK_FUNC_GPIO &pcfg_pull_none>; 1297*4882a593Smuzhiyun }; 1298*4882a593Smuzhiyun }; 1299*4882a593Smuzhiyun 1300*4882a593Smuzhiyun uart2-0 { 1301*4882a593Smuzhiyun uart2m0_xfer: uart2m0-xfer { 1302*4882a593Smuzhiyun rockchip,pins = <1 RK_PA0 2 &pcfg_pull_none>, 1303*4882a593Smuzhiyun <1 RK_PA1 2 &pcfg_pull_up>; 1304*4882a593Smuzhiyun }; 1305*4882a593Smuzhiyun }; 1306*4882a593Smuzhiyun 1307*4882a593Smuzhiyun uart2-1 { 1308*4882a593Smuzhiyun uart2m1_xfer: uart2m1-xfer { 1309*4882a593Smuzhiyun rockchip,pins = <2 RK_PA0 1 &pcfg_pull_none>, 1310*4882a593Smuzhiyun <2 RK_PA1 1 &pcfg_pull_up>; 1311*4882a593Smuzhiyun }; 1312*4882a593Smuzhiyun }; 1313*4882a593Smuzhiyun 1314*4882a593Smuzhiyun spi0-0 { 1315*4882a593Smuzhiyun spi0m0_clk: spi0m0-clk { 1316*4882a593Smuzhiyun rockchip,pins = <2 RK_PB0 1 &pcfg_pull_up>; 1317*4882a593Smuzhiyun }; 1318*4882a593Smuzhiyun 1319*4882a593Smuzhiyun spi0m0_cs0: spi0m0-cs0 { 1320*4882a593Smuzhiyun rockchip,pins = <2 RK_PB3 1 &pcfg_pull_up>; 1321*4882a593Smuzhiyun }; 1322*4882a593Smuzhiyun 1323*4882a593Smuzhiyun spi0m0_tx: spi0m0-tx { 1324*4882a593Smuzhiyun rockchip,pins = <2 RK_PB1 1 &pcfg_pull_up>; 1325*4882a593Smuzhiyun }; 1326*4882a593Smuzhiyun 1327*4882a593Smuzhiyun spi0m0_rx: spi0m0-rx { 1328*4882a593Smuzhiyun rockchip,pins = <2 RK_PB2 1 &pcfg_pull_up>; 1329*4882a593Smuzhiyun }; 1330*4882a593Smuzhiyun 1331*4882a593Smuzhiyun spi0m0_cs1: spi0m0-cs1 { 1332*4882a593Smuzhiyun rockchip,pins = <2 RK_PB4 1 &pcfg_pull_up>; 1333*4882a593Smuzhiyun }; 1334*4882a593Smuzhiyun }; 1335*4882a593Smuzhiyun 1336*4882a593Smuzhiyun spi0-1 { 1337*4882a593Smuzhiyun spi0m1_clk: spi0m1-clk { 1338*4882a593Smuzhiyun rockchip,pins = <3 RK_PC7 2 &pcfg_pull_up>; 1339*4882a593Smuzhiyun }; 1340*4882a593Smuzhiyun 1341*4882a593Smuzhiyun spi0m1_cs0: spi0m1-cs0 { 1342*4882a593Smuzhiyun rockchip,pins = <3 RK_PD2 2 &pcfg_pull_up>; 1343*4882a593Smuzhiyun }; 1344*4882a593Smuzhiyun 1345*4882a593Smuzhiyun spi0m1_tx: spi0m1-tx { 1346*4882a593Smuzhiyun rockchip,pins = <3 RK_PD1 2 &pcfg_pull_up>; 1347*4882a593Smuzhiyun }; 1348*4882a593Smuzhiyun 1349*4882a593Smuzhiyun spi0m1_rx: spi0m1-rx { 1350*4882a593Smuzhiyun rockchip,pins = <3 RK_PD0 2 &pcfg_pull_up>; 1351*4882a593Smuzhiyun }; 1352*4882a593Smuzhiyun 1353*4882a593Smuzhiyun spi0m1_cs1: spi0m1-cs1 { 1354*4882a593Smuzhiyun rockchip,pins = <3 RK_PD3 2 &pcfg_pull_up>; 1355*4882a593Smuzhiyun }; 1356*4882a593Smuzhiyun }; 1357*4882a593Smuzhiyun 1358*4882a593Smuzhiyun spi0-2 { 1359*4882a593Smuzhiyun spi0m2_clk: spi0m2-clk { 1360*4882a593Smuzhiyun rockchip,pins = <3 RK_PA0 4 &pcfg_pull_up>; 1361*4882a593Smuzhiyun }; 1362*4882a593Smuzhiyun 1363*4882a593Smuzhiyun spi0m2_cs0: spi0m2-cs0 { 1364*4882a593Smuzhiyun rockchip,pins = <3 RK_PB0 3 &pcfg_pull_up>; 1365*4882a593Smuzhiyun }; 1366*4882a593Smuzhiyun 1367*4882a593Smuzhiyun spi0m2_tx: spi0m2-tx { 1368*4882a593Smuzhiyun rockchip,pins = <3 RK_PA1 4 &pcfg_pull_up>; 1369*4882a593Smuzhiyun }; 1370*4882a593Smuzhiyun 1371*4882a593Smuzhiyun spi0m2_rx: spi0m2-rx { 1372*4882a593Smuzhiyun rockchip,pins = <3 RK_PA2 4 &pcfg_pull_up>; 1373*4882a593Smuzhiyun }; 1374*4882a593Smuzhiyun }; 1375*4882a593Smuzhiyun 1376*4882a593Smuzhiyun i2s1 { 1377*4882a593Smuzhiyun i2s1_mclk: i2s1-mclk { 1378*4882a593Smuzhiyun rockchip,pins = <2 RK_PB7 1 &pcfg_pull_none>; 1379*4882a593Smuzhiyun }; 1380*4882a593Smuzhiyun 1381*4882a593Smuzhiyun i2s1_sclk: i2s1-sclk { 1382*4882a593Smuzhiyun rockchip,pins = <2 RK_PC2 1 &pcfg_pull_none>; 1383*4882a593Smuzhiyun }; 1384*4882a593Smuzhiyun 1385*4882a593Smuzhiyun i2s1_lrckrx: i2s1-lrckrx { 1386*4882a593Smuzhiyun rockchip,pins = <2 RK_PC0 1 &pcfg_pull_none>; 1387*4882a593Smuzhiyun }; 1388*4882a593Smuzhiyun 1389*4882a593Smuzhiyun i2s1_lrcktx: i2s1-lrcktx { 1390*4882a593Smuzhiyun rockchip,pins = <2 RK_PC1 1 &pcfg_pull_none>; 1391*4882a593Smuzhiyun }; 1392*4882a593Smuzhiyun 1393*4882a593Smuzhiyun i2s1_sdi: i2s1-sdi { 1394*4882a593Smuzhiyun rockchip,pins = <2 RK_PC3 1 &pcfg_pull_none>; 1395*4882a593Smuzhiyun }; 1396*4882a593Smuzhiyun 1397*4882a593Smuzhiyun i2s1_sdo: i2s1-sdo { 1398*4882a593Smuzhiyun rockchip,pins = <2 RK_PC7 1 &pcfg_pull_none>; 1399*4882a593Smuzhiyun }; 1400*4882a593Smuzhiyun 1401*4882a593Smuzhiyun i2s1_sdio1: i2s1-sdio1 { 1402*4882a593Smuzhiyun rockchip,pins = <2 RK_PC4 1 &pcfg_pull_none>; 1403*4882a593Smuzhiyun }; 1404*4882a593Smuzhiyun 1405*4882a593Smuzhiyun i2s1_sdio2: i2s1-sdio2 { 1406*4882a593Smuzhiyun rockchip,pins = <2 RK_PC5 1 &pcfg_pull_none>; 1407*4882a593Smuzhiyun }; 1408*4882a593Smuzhiyun 1409*4882a593Smuzhiyun i2s1_sdio3: i2s1-sdio3 { 1410*4882a593Smuzhiyun rockchip,pins = <2 RK_PC6 1 &pcfg_pull_none>; 1411*4882a593Smuzhiyun }; 1412*4882a593Smuzhiyun 1413*4882a593Smuzhiyun i2s1_sleep: i2s1-sleep { 1414*4882a593Smuzhiyun rockchip,pins = 1415*4882a593Smuzhiyun <2 RK_PB7 RK_FUNC_GPIO &pcfg_input_high>, 1416*4882a593Smuzhiyun <2 RK_PC0 RK_FUNC_GPIO &pcfg_input_high>, 1417*4882a593Smuzhiyun <2 RK_PC1 RK_FUNC_GPIO &pcfg_input_high>, 1418*4882a593Smuzhiyun <2 RK_PC2 RK_FUNC_GPIO &pcfg_input_high>, 1419*4882a593Smuzhiyun <2 RK_PC3 RK_FUNC_GPIO &pcfg_input_high>, 1420*4882a593Smuzhiyun <2 RK_PC4 RK_FUNC_GPIO &pcfg_input_high>, 1421*4882a593Smuzhiyun <2 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>, 1422*4882a593Smuzhiyun <2 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>, 1423*4882a593Smuzhiyun <2 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>; 1424*4882a593Smuzhiyun }; 1425*4882a593Smuzhiyun }; 1426*4882a593Smuzhiyun 1427*4882a593Smuzhiyun i2s2-0 { 1428*4882a593Smuzhiyun i2s2m0_mclk: i2s2m0-mclk { 1429*4882a593Smuzhiyun rockchip,pins = <1 RK_PC5 1 &pcfg_pull_none>; 1430*4882a593Smuzhiyun }; 1431*4882a593Smuzhiyun 1432*4882a593Smuzhiyun i2s2m0_sclk: i2s2m0-sclk { 1433*4882a593Smuzhiyun rockchip,pins = <1 RK_PC6 1 &pcfg_pull_none>; 1434*4882a593Smuzhiyun }; 1435*4882a593Smuzhiyun 1436*4882a593Smuzhiyun i2s2m0_lrckrx: i2s2m0-lrckrx { 1437*4882a593Smuzhiyun rockchip,pins = <1 RK_PD2 1 &pcfg_pull_none>; 1438*4882a593Smuzhiyun }; 1439*4882a593Smuzhiyun 1440*4882a593Smuzhiyun i2s2m0_lrcktx: i2s2m0-lrcktx { 1441*4882a593Smuzhiyun rockchip,pins = <1 RK_PC7 1 &pcfg_pull_none>; 1442*4882a593Smuzhiyun }; 1443*4882a593Smuzhiyun 1444*4882a593Smuzhiyun i2s2m0_sdi: i2s2m0-sdi { 1445*4882a593Smuzhiyun rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>; 1446*4882a593Smuzhiyun }; 1447*4882a593Smuzhiyun 1448*4882a593Smuzhiyun i2s2m0_sdo: i2s2m0-sdo { 1449*4882a593Smuzhiyun rockchip,pins = <1 RK_PD1 1 &pcfg_pull_none>; 1450*4882a593Smuzhiyun }; 1451*4882a593Smuzhiyun 1452*4882a593Smuzhiyun i2s2m0_sleep: i2s2m0-sleep { 1453*4882a593Smuzhiyun rockchip,pins = 1454*4882a593Smuzhiyun <1 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>, 1455*4882a593Smuzhiyun <1 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>, 1456*4882a593Smuzhiyun <1 RK_PD2 RK_FUNC_GPIO &pcfg_input_high>, 1457*4882a593Smuzhiyun <1 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>, 1458*4882a593Smuzhiyun <1 RK_PD0 RK_FUNC_GPIO &pcfg_input_high>, 1459*4882a593Smuzhiyun <1 RK_PD1 RK_FUNC_GPIO &pcfg_input_high>; 1460*4882a593Smuzhiyun }; 1461*4882a593Smuzhiyun }; 1462*4882a593Smuzhiyun 1463*4882a593Smuzhiyun i2s2-1 { 1464*4882a593Smuzhiyun i2s2m1_mclk: i2s2m1-mclk { 1465*4882a593Smuzhiyun rockchip,pins = <1 RK_PC5 1 &pcfg_pull_none>; 1466*4882a593Smuzhiyun }; 1467*4882a593Smuzhiyun 1468*4882a593Smuzhiyun i2s2m1_sclk: i2s2m1-sclk { 1469*4882a593Smuzhiyun rockchip,pins = <3 RK_PA0 6 &pcfg_pull_none>; 1470*4882a593Smuzhiyun }; 1471*4882a593Smuzhiyun 1472*4882a593Smuzhiyun i2s2m1_lrckrx: i2sm1-lrckrx { 1473*4882a593Smuzhiyun rockchip,pins = <3 RK_PB0 6 &pcfg_pull_none>; 1474*4882a593Smuzhiyun }; 1475*4882a593Smuzhiyun 1476*4882a593Smuzhiyun i2s2m1_lrcktx: i2s2m1-lrcktx { 1477*4882a593Smuzhiyun rockchip,pins = <3 RK_PB0 4 &pcfg_pull_none>; 1478*4882a593Smuzhiyun }; 1479*4882a593Smuzhiyun 1480*4882a593Smuzhiyun i2s2m1_sdi: i2s2m1-sdi { 1481*4882a593Smuzhiyun rockchip,pins = <3 RK_PA2 6 &pcfg_pull_none>; 1482*4882a593Smuzhiyun }; 1483*4882a593Smuzhiyun 1484*4882a593Smuzhiyun i2s2m1_sdo: i2s2m1-sdo { 1485*4882a593Smuzhiyun rockchip,pins = <3 RK_PA1 6 &pcfg_pull_none>; 1486*4882a593Smuzhiyun }; 1487*4882a593Smuzhiyun 1488*4882a593Smuzhiyun i2s2m1_sleep: i2s2m1-sleep { 1489*4882a593Smuzhiyun rockchip,pins = 1490*4882a593Smuzhiyun <1 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>, 1491*4882a593Smuzhiyun <3 RK_PA0 RK_FUNC_GPIO &pcfg_input_high>, 1492*4882a593Smuzhiyun <3 RK_PB0 RK_FUNC_GPIO &pcfg_input_high>, 1493*4882a593Smuzhiyun <3 RK_PA2 RK_FUNC_GPIO &pcfg_input_high>, 1494*4882a593Smuzhiyun <3 RK_PA1 RK_FUNC_GPIO &pcfg_input_high>; 1495*4882a593Smuzhiyun }; 1496*4882a593Smuzhiyun }; 1497*4882a593Smuzhiyun 1498*4882a593Smuzhiyun spdif-0 { 1499*4882a593Smuzhiyun spdifm0_tx: spdifm0-tx { 1500*4882a593Smuzhiyun rockchip,pins = <0 RK_PD3 1 &pcfg_pull_none>; 1501*4882a593Smuzhiyun }; 1502*4882a593Smuzhiyun }; 1503*4882a593Smuzhiyun 1504*4882a593Smuzhiyun spdif-1 { 1505*4882a593Smuzhiyun spdifm1_tx: spdifm1-tx { 1506*4882a593Smuzhiyun rockchip,pins = <2 RK_PC1 2 &pcfg_pull_none>; 1507*4882a593Smuzhiyun }; 1508*4882a593Smuzhiyun }; 1509*4882a593Smuzhiyun 1510*4882a593Smuzhiyun spdif-2 { 1511*4882a593Smuzhiyun spdifm2_tx: spdifm2-tx { 1512*4882a593Smuzhiyun rockchip,pins = <0 RK_PA2 2 &pcfg_pull_none>; 1513*4882a593Smuzhiyun }; 1514*4882a593Smuzhiyun }; 1515*4882a593Smuzhiyun 1516*4882a593Smuzhiyun sdmmc0-0 { 1517*4882a593Smuzhiyun sdmmc0m0_pwren: sdmmc0m0-pwren { 1518*4882a593Smuzhiyun rockchip,pins = <2 RK_PA7 1 &pcfg_pull_up_4ma>; 1519*4882a593Smuzhiyun }; 1520*4882a593Smuzhiyun 1521*4882a593Smuzhiyun sdmmc0m0_pin: sdmmc0m0-pin { 1522*4882a593Smuzhiyun rockchip,pins = <2 RK_PA7 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 1523*4882a593Smuzhiyun }; 1524*4882a593Smuzhiyun }; 1525*4882a593Smuzhiyun 1526*4882a593Smuzhiyun sdmmc0-1 { 1527*4882a593Smuzhiyun sdmmc0m1_pwren: sdmmc0m1-pwren { 1528*4882a593Smuzhiyun rockchip,pins = <0 RK_PD6 3 &pcfg_pull_up_4ma>; 1529*4882a593Smuzhiyun }; 1530*4882a593Smuzhiyun 1531*4882a593Smuzhiyun sdmmc0m1_pin: sdmmc0m1-pin { 1532*4882a593Smuzhiyun rockchip,pins = <0 RK_PD6 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 1533*4882a593Smuzhiyun }; 1534*4882a593Smuzhiyun }; 1535*4882a593Smuzhiyun 1536*4882a593Smuzhiyun sdmmc0 { 1537*4882a593Smuzhiyun sdmmc0_clk: sdmmc0-clk { 1538*4882a593Smuzhiyun rockchip,pins = <1 RK_PA6 1 &pcfg_pull_none_8ma>; 1539*4882a593Smuzhiyun }; 1540*4882a593Smuzhiyun 1541*4882a593Smuzhiyun sdmmc0_cmd: sdmmc0-cmd { 1542*4882a593Smuzhiyun rockchip,pins = <1 RK_PA4 1 &pcfg_pull_up_8ma>; 1543*4882a593Smuzhiyun }; 1544*4882a593Smuzhiyun 1545*4882a593Smuzhiyun sdmmc0_dectn: sdmmc0-dectn { 1546*4882a593Smuzhiyun rockchip,pins = <1 RK_PA5 1 &pcfg_pull_up_4ma>; 1547*4882a593Smuzhiyun }; 1548*4882a593Smuzhiyun 1549*4882a593Smuzhiyun sdmmc0_wrprt: sdmmc0-wrprt { 1550*4882a593Smuzhiyun rockchip,pins = <1 RK_PA7 1 &pcfg_pull_up_4ma>; 1551*4882a593Smuzhiyun }; 1552*4882a593Smuzhiyun 1553*4882a593Smuzhiyun sdmmc0_bus1: sdmmc0-bus1 { 1554*4882a593Smuzhiyun rockchip,pins = <1 RK_PA0 1 &pcfg_pull_up_8ma>; 1555*4882a593Smuzhiyun }; 1556*4882a593Smuzhiyun 1557*4882a593Smuzhiyun sdmmc0_bus4: sdmmc0-bus4 { 1558*4882a593Smuzhiyun rockchip,pins = <1 RK_PA0 1 &pcfg_pull_up_8ma>, 1559*4882a593Smuzhiyun <1 RK_PA1 1 &pcfg_pull_up_8ma>, 1560*4882a593Smuzhiyun <1 RK_PA2 1 &pcfg_pull_up_8ma>, 1561*4882a593Smuzhiyun <1 RK_PA3 1 &pcfg_pull_up_8ma>; 1562*4882a593Smuzhiyun }; 1563*4882a593Smuzhiyun 1564*4882a593Smuzhiyun sdmmc0_pins: sdmmc0-pins { 1565*4882a593Smuzhiyun rockchip,pins = 1566*4882a593Smuzhiyun <1 RK_PA6 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1567*4882a593Smuzhiyun <1 RK_PA4 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1568*4882a593Smuzhiyun <1 RK_PA5 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1569*4882a593Smuzhiyun <1 RK_PA7 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1570*4882a593Smuzhiyun <1 RK_PA3 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1571*4882a593Smuzhiyun <1 RK_PA2 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1572*4882a593Smuzhiyun <1 RK_PA1 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1573*4882a593Smuzhiyun <1 RK_PA0 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 1574*4882a593Smuzhiyun }; 1575*4882a593Smuzhiyun }; 1576*4882a593Smuzhiyun 1577*4882a593Smuzhiyun sdmmc0ext { 1578*4882a593Smuzhiyun sdmmc0ext_clk: sdmmc0ext-clk { 1579*4882a593Smuzhiyun rockchip,pins = <3 RK_PA2 3 &pcfg_pull_none_4ma>; 1580*4882a593Smuzhiyun }; 1581*4882a593Smuzhiyun 1582*4882a593Smuzhiyun sdmmc0ext_cmd: sdmmc0ext-cmd { 1583*4882a593Smuzhiyun rockchip,pins = <3 RK_PA0 3 &pcfg_pull_up_4ma>; 1584*4882a593Smuzhiyun }; 1585*4882a593Smuzhiyun 1586*4882a593Smuzhiyun sdmmc0ext_wrprt: sdmmc0ext-wrprt { 1587*4882a593Smuzhiyun rockchip,pins = <3 RK_PA3 3 &pcfg_pull_up_4ma>; 1588*4882a593Smuzhiyun }; 1589*4882a593Smuzhiyun 1590*4882a593Smuzhiyun sdmmc0ext_dectn: sdmmc0ext-dectn { 1591*4882a593Smuzhiyun rockchip,pins = <3 RK_PA1 3 &pcfg_pull_up_4ma>; 1592*4882a593Smuzhiyun }; 1593*4882a593Smuzhiyun 1594*4882a593Smuzhiyun sdmmc0ext_bus1: sdmmc0ext-bus1 { 1595*4882a593Smuzhiyun rockchip,pins = <3 RK_PA4 3 &pcfg_pull_up_4ma>; 1596*4882a593Smuzhiyun }; 1597*4882a593Smuzhiyun 1598*4882a593Smuzhiyun sdmmc0ext_bus4: sdmmc0ext-bus4 { 1599*4882a593Smuzhiyun rockchip,pins = 1600*4882a593Smuzhiyun <3 RK_PA4 3 &pcfg_pull_up_4ma>, 1601*4882a593Smuzhiyun <3 RK_PA5 3 &pcfg_pull_up_4ma>, 1602*4882a593Smuzhiyun <3 RK_PA6 3 &pcfg_pull_up_4ma>, 1603*4882a593Smuzhiyun <3 RK_PA7 3 &pcfg_pull_up_4ma>; 1604*4882a593Smuzhiyun }; 1605*4882a593Smuzhiyun 1606*4882a593Smuzhiyun sdmmc0ext_pins: sdmmc0ext-pins { 1607*4882a593Smuzhiyun rockchip,pins = 1608*4882a593Smuzhiyun <3 RK_PA0 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1609*4882a593Smuzhiyun <3 RK_PA1 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1610*4882a593Smuzhiyun <3 RK_PA2 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1611*4882a593Smuzhiyun <3 RK_PA3 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1612*4882a593Smuzhiyun <3 RK_PA4 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1613*4882a593Smuzhiyun <3 RK_PA5 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1614*4882a593Smuzhiyun <3 RK_PA6 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1615*4882a593Smuzhiyun <3 RK_PA7 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 1616*4882a593Smuzhiyun }; 1617*4882a593Smuzhiyun }; 1618*4882a593Smuzhiyun 1619*4882a593Smuzhiyun sdmmc1 { 1620*4882a593Smuzhiyun sdmmc1_clk: sdmmc1-clk { 1621*4882a593Smuzhiyun rockchip,pins = <1 RK_PB4 1 &pcfg_pull_none_8ma>; 1622*4882a593Smuzhiyun }; 1623*4882a593Smuzhiyun 1624*4882a593Smuzhiyun sdmmc1_cmd: sdmmc1-cmd { 1625*4882a593Smuzhiyun rockchip,pins = <1 RK_PB5 1 &pcfg_pull_up_8ma>; 1626*4882a593Smuzhiyun }; 1627*4882a593Smuzhiyun 1628*4882a593Smuzhiyun sdmmc1_pwren: sdmmc1-pwren { 1629*4882a593Smuzhiyun rockchip,pins = <1 RK_PC2 1 &pcfg_pull_up_8ma>; 1630*4882a593Smuzhiyun }; 1631*4882a593Smuzhiyun 1632*4882a593Smuzhiyun sdmmc1_wrprt: sdmmc1-wrprt { 1633*4882a593Smuzhiyun rockchip,pins = <1 RK_PC4 1 &pcfg_pull_up_8ma>; 1634*4882a593Smuzhiyun }; 1635*4882a593Smuzhiyun 1636*4882a593Smuzhiyun sdmmc1_dectn: sdmmc1-dectn { 1637*4882a593Smuzhiyun rockchip,pins = <1 RK_PC3 1 &pcfg_pull_up_8ma>; 1638*4882a593Smuzhiyun }; 1639*4882a593Smuzhiyun 1640*4882a593Smuzhiyun sdmmc1_bus1: sdmmc1-bus1 { 1641*4882a593Smuzhiyun rockchip,pins = <1 RK_PB6 1 &pcfg_pull_up_8ma>; 1642*4882a593Smuzhiyun }; 1643*4882a593Smuzhiyun 1644*4882a593Smuzhiyun sdmmc1_bus4: sdmmc1-bus4 { 1645*4882a593Smuzhiyun rockchip,pins = <1 RK_PB6 1 &pcfg_pull_up_8ma>, 1646*4882a593Smuzhiyun <1 RK_PB7 1 &pcfg_pull_up_8ma>, 1647*4882a593Smuzhiyun <1 RK_PC0 1 &pcfg_pull_up_8ma>, 1648*4882a593Smuzhiyun <1 RK_PC1 1 &pcfg_pull_up_8ma>; 1649*4882a593Smuzhiyun }; 1650*4882a593Smuzhiyun 1651*4882a593Smuzhiyun sdmmc1_pins: sdmmc1-pins { 1652*4882a593Smuzhiyun rockchip,pins = 1653*4882a593Smuzhiyun <1 RK_PB4 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1654*4882a593Smuzhiyun <1 RK_PB5 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1655*4882a593Smuzhiyun <1 RK_PB6 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1656*4882a593Smuzhiyun <1 RK_PB7 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1657*4882a593Smuzhiyun <1 RK_PC0 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1658*4882a593Smuzhiyun <1 RK_PC1 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1659*4882a593Smuzhiyun <1 RK_PC2 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1660*4882a593Smuzhiyun <1 RK_PC3 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 1661*4882a593Smuzhiyun <1 RK_PC4 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 1662*4882a593Smuzhiyun }; 1663*4882a593Smuzhiyun }; 1664*4882a593Smuzhiyun 1665*4882a593Smuzhiyun emmc { 1666*4882a593Smuzhiyun emmc_clk: emmc-clk { 1667*4882a593Smuzhiyun rockchip,pins = <3 RK_PC5 2 &pcfg_pull_none_12ma>; 1668*4882a593Smuzhiyun }; 1669*4882a593Smuzhiyun 1670*4882a593Smuzhiyun emmc_cmd: emmc-cmd { 1671*4882a593Smuzhiyun rockchip,pins = <3 RK_PC3 2 &pcfg_pull_up_12ma>; 1672*4882a593Smuzhiyun }; 1673*4882a593Smuzhiyun 1674*4882a593Smuzhiyun emmc_pwren: emmc-pwren { 1675*4882a593Smuzhiyun rockchip,pins = <3 RK_PC6 2 &pcfg_pull_none>; 1676*4882a593Smuzhiyun }; 1677*4882a593Smuzhiyun 1678*4882a593Smuzhiyun emmc_rstnout: emmc-rstnout { 1679*4882a593Smuzhiyun rockchip,pins = <3 RK_PC4 2 &pcfg_pull_none>; 1680*4882a593Smuzhiyun }; 1681*4882a593Smuzhiyun 1682*4882a593Smuzhiyun emmc_bus1: emmc-bus1 { 1683*4882a593Smuzhiyun rockchip,pins = <0 RK_PA7 2 &pcfg_pull_up_12ma>; 1684*4882a593Smuzhiyun }; 1685*4882a593Smuzhiyun 1686*4882a593Smuzhiyun emmc_bus4: emmc-bus4 { 1687*4882a593Smuzhiyun rockchip,pins = 1688*4882a593Smuzhiyun <0 RK_PA7 2 &pcfg_pull_up_12ma>, 1689*4882a593Smuzhiyun <2 RK_PD4 2 &pcfg_pull_up_12ma>, 1690*4882a593Smuzhiyun <2 RK_PD5 2 &pcfg_pull_up_12ma>, 1691*4882a593Smuzhiyun <2 RK_PD6 2 &pcfg_pull_up_12ma>; 1692*4882a593Smuzhiyun }; 1693*4882a593Smuzhiyun 1694*4882a593Smuzhiyun emmc_bus8: emmc-bus8 { 1695*4882a593Smuzhiyun rockchip,pins = 1696*4882a593Smuzhiyun <0 RK_PA7 2 &pcfg_pull_up_12ma>, 1697*4882a593Smuzhiyun <2 RK_PD4 2 &pcfg_pull_up_12ma>, 1698*4882a593Smuzhiyun <2 RK_PD5 2 &pcfg_pull_up_12ma>, 1699*4882a593Smuzhiyun <2 RK_PD6 2 &pcfg_pull_up_12ma>, 1700*4882a593Smuzhiyun <2 RK_PD7 2 &pcfg_pull_up_12ma>, 1701*4882a593Smuzhiyun <3 RK_PC0 2 &pcfg_pull_up_12ma>, 1702*4882a593Smuzhiyun <3 RK_PC1 2 &pcfg_pull_up_12ma>, 1703*4882a593Smuzhiyun <3 RK_PC2 2 &pcfg_pull_up_12ma>; 1704*4882a593Smuzhiyun }; 1705*4882a593Smuzhiyun }; 1706*4882a593Smuzhiyun 1707*4882a593Smuzhiyun pwm0 { 1708*4882a593Smuzhiyun pwm0_pin: pwm0-pin { 1709*4882a593Smuzhiyun rockchip,pins = <2 RK_PA4 1 &pcfg_pull_none>; 1710*4882a593Smuzhiyun }; 1711*4882a593Smuzhiyun }; 1712*4882a593Smuzhiyun 1713*4882a593Smuzhiyun pwm1 { 1714*4882a593Smuzhiyun pwm1_pin: pwm1-pin { 1715*4882a593Smuzhiyun rockchip,pins = <2 RK_PA5 1 &pcfg_pull_none>; 1716*4882a593Smuzhiyun }; 1717*4882a593Smuzhiyun }; 1718*4882a593Smuzhiyun 1719*4882a593Smuzhiyun pwm2 { 1720*4882a593Smuzhiyun pwm2_pin: pwm2-pin { 1721*4882a593Smuzhiyun rockchip,pins = <2 RK_PA6 1 &pcfg_pull_none>; 1722*4882a593Smuzhiyun }; 1723*4882a593Smuzhiyun }; 1724*4882a593Smuzhiyun 1725*4882a593Smuzhiyun pwmir { 1726*4882a593Smuzhiyun pwmir_pin: pwmir-pin { 1727*4882a593Smuzhiyun rockchip,pins = <2 RK_PA2 1 &pcfg_pull_none>; 1728*4882a593Smuzhiyun }; 1729*4882a593Smuzhiyun }; 1730*4882a593Smuzhiyun 1731*4882a593Smuzhiyun gmac-1 { 1732*4882a593Smuzhiyun rgmiim1_pins: rgmiim1-pins { 1733*4882a593Smuzhiyun rockchip,pins = 1734*4882a593Smuzhiyun /* mac_txclk */ 1735*4882a593Smuzhiyun <1 RK_PB4 2 &pcfg_pull_none_8ma>, 1736*4882a593Smuzhiyun /* mac_rxclk */ 1737*4882a593Smuzhiyun <1 RK_PB5 2 &pcfg_pull_none_4ma>, 1738*4882a593Smuzhiyun /* mac_mdio */ 1739*4882a593Smuzhiyun <1 RK_PC3 2 &pcfg_pull_none_4ma>, 1740*4882a593Smuzhiyun /* mac_txen */ 1741*4882a593Smuzhiyun <1 RK_PD1 2 &pcfg_pull_none_8ma>, 1742*4882a593Smuzhiyun /* mac_clk */ 1743*4882a593Smuzhiyun <1 RK_PC5 2 &pcfg_pull_none_4ma>, 1744*4882a593Smuzhiyun /* mac_rxdv */ 1745*4882a593Smuzhiyun <1 RK_PC6 2 &pcfg_pull_none_4ma>, 1746*4882a593Smuzhiyun /* mac_mdc */ 1747*4882a593Smuzhiyun <1 RK_PC7 2 &pcfg_pull_none_4ma>, 1748*4882a593Smuzhiyun /* mac_rxd1 */ 1749*4882a593Smuzhiyun <1 RK_PB2 2 &pcfg_pull_none_4ma>, 1750*4882a593Smuzhiyun /* mac_rxd0 */ 1751*4882a593Smuzhiyun <1 RK_PB3 2 &pcfg_pull_none_4ma>, 1752*4882a593Smuzhiyun /* mac_txd1 */ 1753*4882a593Smuzhiyun <1 RK_PB0 2 &pcfg_pull_none_8ma>, 1754*4882a593Smuzhiyun /* mac_txd0 */ 1755*4882a593Smuzhiyun <1 RK_PB1 2 &pcfg_pull_none_8ma>, 1756*4882a593Smuzhiyun /* mac_rxd3 */ 1757*4882a593Smuzhiyun <1 RK_PB6 2 &pcfg_pull_none_4ma>, 1758*4882a593Smuzhiyun /* mac_rxd2 */ 1759*4882a593Smuzhiyun <1 RK_PB7 2 &pcfg_pull_none_4ma>, 1760*4882a593Smuzhiyun /* mac_txd3 */ 1761*4882a593Smuzhiyun <1 RK_PC0 2 &pcfg_pull_none_8ma>, 1762*4882a593Smuzhiyun /* mac_txd2 */ 1763*4882a593Smuzhiyun <1 RK_PC1 2 &pcfg_pull_none_8ma>, 1764*4882a593Smuzhiyun 1765*4882a593Smuzhiyun /* mac_txclk */ 1766*4882a593Smuzhiyun <0 RK_PB0 1 &pcfg_pull_none_8ma>, 1767*4882a593Smuzhiyun /* mac_txen */ 1768*4882a593Smuzhiyun <0 RK_PB4 1 &pcfg_pull_none_8ma>, 1769*4882a593Smuzhiyun /* mac_clk */ 1770*4882a593Smuzhiyun <0 RK_PD0 1 &pcfg_pull_none_4ma>, 1771*4882a593Smuzhiyun /* mac_txd1 */ 1772*4882a593Smuzhiyun <0 RK_PC0 1 &pcfg_pull_none_8ma>, 1773*4882a593Smuzhiyun /* mac_txd0 */ 1774*4882a593Smuzhiyun <0 RK_PC1 1 &pcfg_pull_none_8ma>, 1775*4882a593Smuzhiyun /* mac_txd3 */ 1776*4882a593Smuzhiyun <0 RK_PC7 1 &pcfg_pull_none_8ma>, 1777*4882a593Smuzhiyun /* mac_txd2 */ 1778*4882a593Smuzhiyun <0 RK_PC6 1 &pcfg_pull_none_8ma>; 1779*4882a593Smuzhiyun }; 1780*4882a593Smuzhiyun 1781*4882a593Smuzhiyun rmiim1_pins: rmiim1-pins { 1782*4882a593Smuzhiyun rockchip,pins = 1783*4882a593Smuzhiyun /* mac_mdio */ 1784*4882a593Smuzhiyun <1 RK_PC3 2 &pcfg_pull_none_2ma>, 1785*4882a593Smuzhiyun /* mac_txen */ 1786*4882a593Smuzhiyun <1 RK_PD1 2 &pcfg_pull_none_12ma>, 1787*4882a593Smuzhiyun /* mac_clk */ 1788*4882a593Smuzhiyun <1 RK_PC5 2 &pcfg_pull_none_2ma>, 1789*4882a593Smuzhiyun /* mac_rxer */ 1790*4882a593Smuzhiyun <1 RK_PD0 2 &pcfg_pull_none_2ma>, 1791*4882a593Smuzhiyun /* mac_rxdv */ 1792*4882a593Smuzhiyun <1 RK_PC6 2 &pcfg_pull_none_2ma>, 1793*4882a593Smuzhiyun /* mac_mdc */ 1794*4882a593Smuzhiyun <1 RK_PC7 2 &pcfg_pull_none_2ma>, 1795*4882a593Smuzhiyun /* mac_rxd1 */ 1796*4882a593Smuzhiyun <1 RK_PB2 2 &pcfg_pull_none_2ma>, 1797*4882a593Smuzhiyun /* mac_rxd0 */ 1798*4882a593Smuzhiyun <1 RK_PB3 2 &pcfg_pull_none_2ma>, 1799*4882a593Smuzhiyun /* mac_txd1 */ 1800*4882a593Smuzhiyun <1 RK_PB0 2 &pcfg_pull_none_12ma>, 1801*4882a593Smuzhiyun /* mac_txd0 */ 1802*4882a593Smuzhiyun <1 RK_PB1 2 &pcfg_pull_none_12ma>, 1803*4882a593Smuzhiyun 1804*4882a593Smuzhiyun /* mac_mdio */ 1805*4882a593Smuzhiyun <0 RK_PB3 1 &pcfg_pull_none>, 1806*4882a593Smuzhiyun /* mac_txen */ 1807*4882a593Smuzhiyun <0 RK_PB4 1 &pcfg_pull_none>, 1808*4882a593Smuzhiyun /* mac_clk */ 1809*4882a593Smuzhiyun <0 RK_PD0 1 &pcfg_pull_none>, 1810*4882a593Smuzhiyun /* mac_mdc */ 1811*4882a593Smuzhiyun <0 RK_PC3 1 &pcfg_pull_none>, 1812*4882a593Smuzhiyun /* mac_txd1 */ 1813*4882a593Smuzhiyun <0 RK_PC0 1 &pcfg_pull_none>, 1814*4882a593Smuzhiyun /* mac_txd0 */ 1815*4882a593Smuzhiyun <0 RK_PC1 1 &pcfg_pull_none>; 1816*4882a593Smuzhiyun }; 1817*4882a593Smuzhiyun }; 1818*4882a593Smuzhiyun 1819*4882a593Smuzhiyun gmac2phy { 1820*4882a593Smuzhiyun fephyled_speed10: fephyled-speed10 { 1821*4882a593Smuzhiyun rockchip,pins = <0 RK_PD6 1 &pcfg_pull_none>; 1822*4882a593Smuzhiyun }; 1823*4882a593Smuzhiyun 1824*4882a593Smuzhiyun fephyled_duplex: fephyled-duplex { 1825*4882a593Smuzhiyun rockchip,pins = <0 RK_PD6 2 &pcfg_pull_none>; 1826*4882a593Smuzhiyun }; 1827*4882a593Smuzhiyun 1828*4882a593Smuzhiyun fephyled_rxm1: fephyled-rxm1 { 1829*4882a593Smuzhiyun rockchip,pins = <2 RK_PD1 2 &pcfg_pull_none>; 1830*4882a593Smuzhiyun }; 1831*4882a593Smuzhiyun 1832*4882a593Smuzhiyun fephyled_txm1: fephyled-txm1 { 1833*4882a593Smuzhiyun rockchip,pins = <2 RK_PD1 3 &pcfg_pull_none>; 1834*4882a593Smuzhiyun }; 1835*4882a593Smuzhiyun 1836*4882a593Smuzhiyun fephyled_linkm1: fephyled-linkm1 { 1837*4882a593Smuzhiyun rockchip,pins = <2 RK_PD0 2 &pcfg_pull_none>; 1838*4882a593Smuzhiyun }; 1839*4882a593Smuzhiyun }; 1840*4882a593Smuzhiyun 1841*4882a593Smuzhiyun tsadc_pin { 1842*4882a593Smuzhiyun tsadc_int: tsadc-int { 1843*4882a593Smuzhiyun rockchip,pins = <2 RK_PB5 2 &pcfg_pull_none>; 1844*4882a593Smuzhiyun }; 1845*4882a593Smuzhiyun tsadc_pin: tsadc-pin { 1846*4882a593Smuzhiyun rockchip,pins = <2 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>; 1847*4882a593Smuzhiyun }; 1848*4882a593Smuzhiyun }; 1849*4882a593Smuzhiyun 1850*4882a593Smuzhiyun hdmi_pin { 1851*4882a593Smuzhiyun hdmi_cec: hdmi-cec { 1852*4882a593Smuzhiyun rockchip,pins = <0 RK_PA3 1 &pcfg_pull_none>; 1853*4882a593Smuzhiyun }; 1854*4882a593Smuzhiyun 1855*4882a593Smuzhiyun hdmi_hpd: hdmi-hpd { 1856*4882a593Smuzhiyun rockchip,pins = <0 RK_PA4 1 &pcfg_pull_down>; 1857*4882a593Smuzhiyun }; 1858*4882a593Smuzhiyun }; 1859*4882a593Smuzhiyun 1860*4882a593Smuzhiyun cif-0 { 1861*4882a593Smuzhiyun dvp_d2d9_m0:dvp-d2d9-m0 { 1862*4882a593Smuzhiyun rockchip,pins = 1863*4882a593Smuzhiyun /* cif_d0 */ 1864*4882a593Smuzhiyun <3 RK_PA4 2 &pcfg_pull_none>, 1865*4882a593Smuzhiyun /* cif_d1 */ 1866*4882a593Smuzhiyun <3 RK_PA5 2 &pcfg_pull_none>, 1867*4882a593Smuzhiyun /* cif_d2 */ 1868*4882a593Smuzhiyun <3 RK_PA6 2 &pcfg_pull_none>, 1869*4882a593Smuzhiyun /* cif_d3 */ 1870*4882a593Smuzhiyun <3 RK_PA7 2 &pcfg_pull_none>, 1871*4882a593Smuzhiyun /* cif_d4 */ 1872*4882a593Smuzhiyun <3 RK_PB0 2 &pcfg_pull_none>, 1873*4882a593Smuzhiyun /* cif_d5m0 */ 1874*4882a593Smuzhiyun <3 RK_PB1 2 &pcfg_pull_none>, 1875*4882a593Smuzhiyun /* cif_d6m0 */ 1876*4882a593Smuzhiyun <3 RK_PB2 2 &pcfg_pull_none>, 1877*4882a593Smuzhiyun /* cif_d7m0 */ 1878*4882a593Smuzhiyun <3 RK_PB3 2 &pcfg_pull_none>, 1879*4882a593Smuzhiyun /* cif_href */ 1880*4882a593Smuzhiyun <3 RK_PA1 2 &pcfg_pull_none>, 1881*4882a593Smuzhiyun /* cif_vsync */ 1882*4882a593Smuzhiyun <3 RK_PA0 2 &pcfg_pull_none>, 1883*4882a593Smuzhiyun /* cif_clkoutm0 */ 1884*4882a593Smuzhiyun <3 RK_PA3 2 &pcfg_pull_none>, 1885*4882a593Smuzhiyun /* cif_clkin */ 1886*4882a593Smuzhiyun <3 RK_PA2 2 &pcfg_pull_none>; 1887*4882a593Smuzhiyun }; 1888*4882a593Smuzhiyun }; 1889*4882a593Smuzhiyun 1890*4882a593Smuzhiyun cif-1 { 1891*4882a593Smuzhiyun dvp_d2d9_m1:dvp-d2d9-m1 { 1892*4882a593Smuzhiyun rockchip,pins = 1893*4882a593Smuzhiyun /* cif_d0 */ 1894*4882a593Smuzhiyun <3 RK_PA4 2 &pcfg_pull_none>, 1895*4882a593Smuzhiyun /* cif_d1 */ 1896*4882a593Smuzhiyun <3 RK_PA5 2 &pcfg_pull_none>, 1897*4882a593Smuzhiyun /* cif_d2 */ 1898*4882a593Smuzhiyun <3 RK_PA6 2 &pcfg_pull_none>, 1899*4882a593Smuzhiyun /* cif_d3 */ 1900*4882a593Smuzhiyun <3 RK_PA7 2 &pcfg_pull_none>, 1901*4882a593Smuzhiyun /* cif_d4 */ 1902*4882a593Smuzhiyun <3 RK_PB0 2 &pcfg_pull_none>, 1903*4882a593Smuzhiyun /* cif_d5m1 */ 1904*4882a593Smuzhiyun <2 RK_PC0 4 &pcfg_pull_none>, 1905*4882a593Smuzhiyun /* cif_d6m1 */ 1906*4882a593Smuzhiyun <2 RK_PC1 4 &pcfg_pull_none>, 1907*4882a593Smuzhiyun /* cif_d7m1 */ 1908*4882a593Smuzhiyun <2 RK_PC2 4 &pcfg_pull_none>, 1909*4882a593Smuzhiyun /* cif_href */ 1910*4882a593Smuzhiyun <3 RK_PA1 2 &pcfg_pull_none>, 1911*4882a593Smuzhiyun /* cif_vsync */ 1912*4882a593Smuzhiyun <3 RK_PA0 2 &pcfg_pull_none>, 1913*4882a593Smuzhiyun /* cif_clkoutm1 */ 1914*4882a593Smuzhiyun <2 RK_PB7 4 &pcfg_pull_none>, 1915*4882a593Smuzhiyun /* cif_clkin */ 1916*4882a593Smuzhiyun <3 RK_PA2 2 &pcfg_pull_none>; 1917*4882a593Smuzhiyun }; 1918*4882a593Smuzhiyun }; 1919*4882a593Smuzhiyun }; 1920*4882a593Smuzhiyun}; 1921