xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/rv1109-fpga.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2019 Fuzhou Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun/dts-v1/;
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include "rv1109.dtsi"
9*4882a593Smuzhiyun#include <dt-bindings/display/media-bus-format.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	model = "Rockchip RV1109 FPGA Board";
13*4882a593Smuzhiyun	compatible = "rockchip,rv1109-fpga", "rockchip,rv1109";
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	memory@0 {
16*4882a593Smuzhiyun		device_type = "memory";
17*4882a593Smuzhiyun		reg = <0x00000000 0x10000000>;
18*4882a593Smuzhiyun	};
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	chosen {
21*4882a593Smuzhiyun		bootargs = "earlycon=uart8250,mmio32,0xff570000 console=ttyFIQ0 initrd=0x9000000,0xb05e7 init=/init";
22*4882a593Smuzhiyun	};
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	panel: panel {
25*4882a593Smuzhiyun		compatible = "simple-panel";
26*4882a593Smuzhiyun		bus-format = <MEDIA_BUS_FMT_RGB888_1X24>;
27*4882a593Smuzhiyun		status = "okay";
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun		display-timings {
30*4882a593Smuzhiyun			native-mode = <&kd050fwfba002_timing>;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun			kd050fwfba002_timing: timing0 {
33*4882a593Smuzhiyun				clock-frequency = <13500000>;
34*4882a593Smuzhiyun				hactive = <800>;
35*4882a593Smuzhiyun				vactive = <1280>;
36*4882a593Smuzhiyun				hback-porch = <24>;
37*4882a593Smuzhiyun				hfront-porch = <24>;
38*4882a593Smuzhiyun				vback-porch = <4>;
39*4882a593Smuzhiyun				vfront-porch = <2>;
40*4882a593Smuzhiyun				hsync-len = <16>;
41*4882a593Smuzhiyun				vsync-len = <2>;
42*4882a593Smuzhiyun				hsync-active = <0>;
43*4882a593Smuzhiyun				vsync-active = <0>;
44*4882a593Smuzhiyun				de-active = <0>;
45*4882a593Smuzhiyun				pixelclk-active = <0>;
46*4882a593Smuzhiyun			};
47*4882a593Smuzhiyun		};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun		port {
50*4882a593Smuzhiyun			panel_in_rgb: endpoint {
51*4882a593Smuzhiyun				remote-endpoint = <&rgb_out_panel>;
52*4882a593Smuzhiyun			};
53*4882a593Smuzhiyun		};
54*4882a593Smuzhiyun	};
55*4882a593Smuzhiyun};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun&display_subsystem {
58*4882a593Smuzhiyun	status = "okay";
59*4882a593Smuzhiyun};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun&fiq_debugger {
62*4882a593Smuzhiyun	rockchip,baudrate = <115200>;
63*4882a593Smuzhiyun	status = "okay";
64*4882a593Smuzhiyun};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun&mpp_srv {
67*4882a593Smuzhiyun	status = "okay";
68*4882a593Smuzhiyun};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun&rgb {
71*4882a593Smuzhiyun	status = "okay";
72*4882a593Smuzhiyun	ports {
73*4882a593Smuzhiyun		port@1 {
74*4882a593Smuzhiyun			reg = <1>;
75*4882a593Smuzhiyun			#address-cells = <1>;
76*4882a593Smuzhiyun			#size-cells = <0>;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun			rgb_out_panel: endpoint@0 {
79*4882a593Smuzhiyun				reg = <0>;
80*4882a593Smuzhiyun				remote-endpoint = <&panel_in_rgb>;
81*4882a593Smuzhiyun			};
82*4882a593Smuzhiyun		};
83*4882a593Smuzhiyun	};
84*4882a593Smuzhiyun};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun&rkvenc {
87*4882a593Smuzhiyun	status = "okay";
88*4882a593Smuzhiyun};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun&rkvenc_mmu {
91*4882a593Smuzhiyun	status = "okay";
92*4882a593Smuzhiyun};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun&uart2 {
95*4882a593Smuzhiyun	clocks = <&xin24m>, <&xin24m>;
96*4882a593Smuzhiyun};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun&vop {
99*4882a593Smuzhiyun	status = "okay";
100*4882a593Smuzhiyun};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun&vop_mmu {
103*4882a593Smuzhiyun	status = "okay";
104*4882a593Smuzhiyun};
105