1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun/dts-v1/; 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include "rv1106.dtsi" 9*4882a593Smuzhiyun#include "rv1106-evb-v10.dtsi" 10*4882a593Smuzhiyun#include "rv1106-thunder-boot-spi-nor.dtsi" 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun model = "Rockchip RV1106G EVB2 V10 Board"; 14*4882a593Smuzhiyun compatible = "rockchip,rv1106g-evb2-v10", "rockchip,rv1106"; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun chosen { 17*4882a593Smuzhiyun bootargs = "loglevel=0 rootfstype=erofs rootflags=dax console=ttyFIQ0 root=/dev/rd0 snd_soc_core.prealloc_buffer_size_kbytes=16 coherent_pool=0 driver_async_probe=dwmmc_rockchip"; 18*4882a593Smuzhiyun }; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun vcc_1v8: vcc-1v8 { 21*4882a593Smuzhiyun compatible = "regulator-fixed"; 22*4882a593Smuzhiyun regulator-name = "vcc_1v8"; 23*4882a593Smuzhiyun regulator-always-on; 24*4882a593Smuzhiyun regulator-boot-on; 25*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 26*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun vcc_3v3: vcc-3v3 { 30*4882a593Smuzhiyun compatible = "regulator-fixed"; 31*4882a593Smuzhiyun regulator-name = "vcc_3v3"; 32*4882a593Smuzhiyun regulator-always-on; 33*4882a593Smuzhiyun regulator-boot-on; 34*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 35*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun vcc3v3_sd: vcc3v3-sd { 39*4882a593Smuzhiyun compatible = "regulator-fixed"; 40*4882a593Smuzhiyun gpio = <&gpio2 RK_PA7 GPIO_ACTIVE_LOW>; 41*4882a593Smuzhiyun regulator-name = "vcc3v3_sd"; 42*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 43*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 44*4882a593Smuzhiyun pinctrl-names = "default"; 45*4882a593Smuzhiyun pinctrl-0 = <&sdmmc_pwren>; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun wireless_wlan: wireless-wlan { 49*4882a593Smuzhiyun compatible = "wlan-platdata"; 50*4882a593Smuzhiyun WIFI,host_wake_irq = <&gpio1 RK_PB0 GPIO_ACTIVE_HIGH>; 51*4882a593Smuzhiyun status = "okay"; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun}; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun&csi2_dphy_hw { 56*4882a593Smuzhiyun status = "okay"; 57*4882a593Smuzhiyun}; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun&csi2_dphy0 { 60*4882a593Smuzhiyun status = "okay"; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun ports { 63*4882a593Smuzhiyun #address-cells = <1>; 64*4882a593Smuzhiyun #size-cells = <0>; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun port@0 { 67*4882a593Smuzhiyun reg = <0>; 68*4882a593Smuzhiyun #address-cells = <1>; 69*4882a593Smuzhiyun #size-cells = <0>; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun csi_dphy_input0: endpoint@0 { 72*4882a593Smuzhiyun reg = <0>; 73*4882a593Smuzhiyun remote-endpoint = <&sc3338_out>; 74*4882a593Smuzhiyun data-lanes = <1 2>; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun port@1 { 79*4882a593Smuzhiyun reg = <1>; 80*4882a593Smuzhiyun #address-cells = <1>; 81*4882a593Smuzhiyun #size-cells = <0>; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun csi_dphy_output: endpoint@0 { 84*4882a593Smuzhiyun reg = <0>; 85*4882a593Smuzhiyun remote-endpoint = <&mipi_csi2_input>; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun}; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun&emmc { 92*4882a593Smuzhiyun status = "disabled"; 93*4882a593Smuzhiyun}; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun&fiq_debugger { 96*4882a593Smuzhiyun rockchip,baudrate = <1500000>; 97*4882a593Smuzhiyun pinctrl-names = "default"; 98*4882a593Smuzhiyun pinctrl-0 = <&uart2m1_xfer>; 99*4882a593Smuzhiyun}; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun&i2c4 { 102*4882a593Smuzhiyun rockchip,amp-shared; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun sc3338: sc3338@30 { 105*4882a593Smuzhiyun compatible = "smartsens,sc3338"; 106*4882a593Smuzhiyun status = "okay"; 107*4882a593Smuzhiyun reg = <0x30>; 108*4882a593Smuzhiyun clocks = <&cru MCLK_REF_MIPI0>; 109*4882a593Smuzhiyun clock-names = "xvclk"; 110*4882a593Smuzhiyun pwdn-gpios = <&gpio3 RK_PC5 GPIO_ACTIVE_HIGH>; 111*4882a593Smuzhiyun pinctrl-names = "default"; 112*4882a593Smuzhiyun pinctrl-0 = <&mipi_refclk_out0>; 113*4882a593Smuzhiyun rockchip,camera-module-index = <0>; 114*4882a593Smuzhiyun rockchip,camera-module-facing = "back"; 115*4882a593Smuzhiyun rockchip,camera-module-name = "FKO1"; 116*4882a593Smuzhiyun rockchip,camera-module-lens-name = "30IRC-F16"; 117*4882a593Smuzhiyun port { 118*4882a593Smuzhiyun sc3338_out: endpoint { 119*4882a593Smuzhiyun remote-endpoint = <&csi_dphy_input0>; 120*4882a593Smuzhiyun data-lanes = <1 2>; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun}; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun&mipi0_csi2 { 127*4882a593Smuzhiyun status = "okay"; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun ports { 130*4882a593Smuzhiyun #address-cells = <1>; 131*4882a593Smuzhiyun #size-cells = <0>; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun port@0 { 134*4882a593Smuzhiyun reg = <0>; 135*4882a593Smuzhiyun #address-cells = <1>; 136*4882a593Smuzhiyun #size-cells = <0>; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun mipi_csi2_input: endpoint@1 { 139*4882a593Smuzhiyun reg = <1>; 140*4882a593Smuzhiyun remote-endpoint = <&csi_dphy_output>; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun port@1 { 145*4882a593Smuzhiyun reg = <1>; 146*4882a593Smuzhiyun #address-cells = <1>; 147*4882a593Smuzhiyun #size-cells = <0>; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun mipi_csi2_output: endpoint@0 { 150*4882a593Smuzhiyun reg = <0>; 151*4882a593Smuzhiyun remote-endpoint = <&cif_mipi_in>; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun}; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun&mailbox { 158*4882a593Smuzhiyun status = "okay"; 159*4882a593Smuzhiyun}; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun&rkcif { 162*4882a593Smuzhiyun status = "okay"; 163*4882a593Smuzhiyun}; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun&rkcif_mipi_lvds { 166*4882a593Smuzhiyun status = "okay"; 167*4882a593Smuzhiyun memory-region-thunderboot = <&rkisp_thunderboot>; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun pinctrl-names = "default"; 170*4882a593Smuzhiyun pinctrl-0 = <&mipi_pins>; 171*4882a593Smuzhiyun port { 172*4882a593Smuzhiyun /* MIPI CSI-2 endpoint */ 173*4882a593Smuzhiyun cif_mipi_in: endpoint { 174*4882a593Smuzhiyun remote-endpoint = <&mipi_csi2_output>; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun}; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun&rkcif_mipi_lvds_sditf { 180*4882a593Smuzhiyun status = "okay"; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun port { 183*4882a593Smuzhiyun /* MIPI CSI-2 endpoint */ 184*4882a593Smuzhiyun mipi_lvds_sditf: endpoint { 185*4882a593Smuzhiyun remote-endpoint = <&isp_in>; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun}; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun&rkisp { 191*4882a593Smuzhiyun status = "okay"; 192*4882a593Smuzhiyun}; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun&rkisp_vir0 { 195*4882a593Smuzhiyun status = "okay"; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun port@0 { 198*4882a593Smuzhiyun isp_in: endpoint { 199*4882a593Smuzhiyun remote-endpoint = <&mipi_lvds_sditf>; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun}; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun&thunder_boot_service { 205*4882a593Smuzhiyun status = "okay"; 206*4882a593Smuzhiyun}; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun&rkisp_thunderboot { 209*4882a593Smuzhiyun /* reg's offset MUST match with RTOS */ 210*4882a593Smuzhiyun /* 211*4882a593Smuzhiyun * vicap, capture raw10, ceil(w*10/8/256)*256*h *4(buf num) 212*4882a593Smuzhiyun * e.g. 2304x1296: 0xf30000 213*4882a593Smuzhiyun */ 214*4882a593Smuzhiyun reg = <0x00860000 0xf30000>; 215*4882a593Smuzhiyun}; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun&ramdisk_r { 218*4882a593Smuzhiyun reg = <0x1790000 (20 * 0x00100000)>; 219*4882a593Smuzhiyun}; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun&ramdisk_c { 222*4882a593Smuzhiyun reg = <0x2b90000 (10 * 0x00100000)>; 223*4882a593Smuzhiyun}; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun&pinctrl { 226*4882a593Smuzhiyun sdmmc { 227*4882a593Smuzhiyun /omit-if-no-ref/ 228*4882a593Smuzhiyun sdmmc_pwren: sdmmc-pwren { 229*4882a593Smuzhiyun rockchip,pins = <2 RK_PA7 RK_FUNC_GPIO &pcfg_pull_none>; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun}; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun&pwm10 { 235*4882a593Smuzhiyun status = "okay"; 236*4882a593Smuzhiyun}; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun&pwm11 { 239*4882a593Smuzhiyun status = "okay"; 240*4882a593Smuzhiyun}; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun&sdio { 243*4882a593Smuzhiyun max-frequency = <50000000>; 244*4882a593Smuzhiyun bus-width = <1>; 245*4882a593Smuzhiyun cap-sd-highspeed; 246*4882a593Smuzhiyun cap-sdio-irq; 247*4882a593Smuzhiyun keep-power-in-suspend; 248*4882a593Smuzhiyun non-removable; 249*4882a593Smuzhiyun rockchip,default-sample-phase = <90>; 250*4882a593Smuzhiyun no-sd; 251*4882a593Smuzhiyun no-mmc; 252*4882a593Smuzhiyun supports-sdio; 253*4882a593Smuzhiyun pinctrl-names = "default"; 254*4882a593Smuzhiyun pinctrl-0 = <&sdmmc1m0_cmd &sdmmc1m0_clk &sdmmc1m0_bus4>; 255*4882a593Smuzhiyun status = "okay"; 256*4882a593Smuzhiyun}; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun&sdmmc { 259*4882a593Smuzhiyun max-frequency = <200000000>; 260*4882a593Smuzhiyun no-sdio; 261*4882a593Smuzhiyun no-mmc; 262*4882a593Smuzhiyun bus-width = <4>; 263*4882a593Smuzhiyun cap-mmc-highspeed; 264*4882a593Smuzhiyun cap-sd-highspeed; 265*4882a593Smuzhiyun disable-wp; 266*4882a593Smuzhiyun pinctrl-names = "normal", "idle"; 267*4882a593Smuzhiyun pinctrl-0 = <&sdmmc0_clk &sdmmc0_cmd &sdmmc0_det &sdmmc0_bus4>; 268*4882a593Smuzhiyun pinctrl-1 = <&sdmmc0_idle_pins &sdmmc0_det>; 269*4882a593Smuzhiyun vmmc-supply = <&vcc3v3_sd>; 270*4882a593Smuzhiyun status = "okay"; 271*4882a593Smuzhiyun}; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun&sfc { 274*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_SFC>; 275*4882a593Smuzhiyun assigned-clock-rates = <125000000>; 276*4882a593Smuzhiyun status = "okay"; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun flash@0 { 279*4882a593Smuzhiyun compatible = "jedec,spi-nor"; 280*4882a593Smuzhiyun reg = <0>; 281*4882a593Smuzhiyun spi-max-frequency = <125000000>; 282*4882a593Smuzhiyun spi-rx-bus-width = <4>; 283*4882a593Smuzhiyun spi-tx-bus-width = <1>; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun}; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun&usbdrd_dwc3 { 288*4882a593Smuzhiyun dr_mode = "peripheral"; 289*4882a593Smuzhiyun}; 290