1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun#include <dt-bindings/clock/rv1106-cru.h> 6*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 7*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 9*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 10*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h> 11*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip-system-status.h> 12*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun #address-cells = <1>; 16*4882a593Smuzhiyun #size-cells = <1>; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun compatible = "rockchip,rv1106"; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun interrupt-parent = <&gic>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun aliases { 23*4882a593Smuzhiyun csi2dphy0 = &csi2_dphy0; 24*4882a593Smuzhiyun csi2dphy1 = &csi2_dphy1; 25*4882a593Smuzhiyun csi2dphy2 = &csi2_dphy2; 26*4882a593Smuzhiyun ethernet0 = &gmac; 27*4882a593Smuzhiyun gpio0 = &gpio0; 28*4882a593Smuzhiyun gpio1 = &gpio1; 29*4882a593Smuzhiyun gpio2 = &gpio2; 30*4882a593Smuzhiyun gpio3 = &gpio3; 31*4882a593Smuzhiyun gpio4 = &gpio4; 32*4882a593Smuzhiyun i2c0 = &i2c0; 33*4882a593Smuzhiyun i2c1 = &i2c1; 34*4882a593Smuzhiyun i2c2 = &i2c2; 35*4882a593Smuzhiyun i2c3 = &i2c3; 36*4882a593Smuzhiyun i2c4 = &i2c4; 37*4882a593Smuzhiyun mmc0 = &emmc; 38*4882a593Smuzhiyun mmc1 = &sdmmc; 39*4882a593Smuzhiyun mmc2 = &sdio; 40*4882a593Smuzhiyun pwm0 = &pwm0; 41*4882a593Smuzhiyun pwm1 = &pwm1; 42*4882a593Smuzhiyun pwm2 = &pwm2; 43*4882a593Smuzhiyun pwm3 = &pwm3; 44*4882a593Smuzhiyun pwm4 = &pwm4; 45*4882a593Smuzhiyun pwm5 = &pwm5; 46*4882a593Smuzhiyun pwm6 = &pwm6; 47*4882a593Smuzhiyun pwm7 = &pwm7; 48*4882a593Smuzhiyun pwm8 = &pwm8; 49*4882a593Smuzhiyun pwm9 = &pwm9; 50*4882a593Smuzhiyun pwm10 = &pwm10; 51*4882a593Smuzhiyun pwm11 = &pwm11; 52*4882a593Smuzhiyun rkcif_mipi_lvds0 = &rkcif_mipi_lvds; 53*4882a593Smuzhiyun rkcif_mipi_lvds1 = &rkcif_mipi_lvds1; 54*4882a593Smuzhiyun serial0 = &uart0; 55*4882a593Smuzhiyun serial1 = &uart1; 56*4882a593Smuzhiyun serial2 = &uart2; 57*4882a593Smuzhiyun serial3 = &uart3; 58*4882a593Smuzhiyun serial4 = &uart4; 59*4882a593Smuzhiyun serial5 = &uart5; 60*4882a593Smuzhiyun spi0 = &spi0; 61*4882a593Smuzhiyun spi1 = &spi1; 62*4882a593Smuzhiyun spi2 = &sfc; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun clocks { 66*4882a593Smuzhiyun compatible = "simple-bus"; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun cpu_pvtpll: cpu-pvtpll { 69*4882a593Smuzhiyun compatible = "fixed-clock"; 70*4882a593Smuzhiyun clock-frequency = <1300000000>; 71*4882a593Smuzhiyun clock-output-names = "cpu_pvtpll"; 72*4882a593Smuzhiyun #clock-cells = <0>; 73*4882a593Smuzhiyun status = "disabled"; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun rkvenc_pvtpll: pvtpll-0 { 77*4882a593Smuzhiyun compatible = "fixed-clock"; 78*4882a593Smuzhiyun clock-frequency = <410000000>; 79*4882a593Smuzhiyun clock-output-names = "clk_pvtpll_0"; 80*4882a593Smuzhiyun #clock-cells = <0>; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun npu_pvtpll: pvtpll-1 { 84*4882a593Smuzhiyun compatible = "fixed-clock"; 85*4882a593Smuzhiyun clock-frequency = <420000000>; 86*4882a593Smuzhiyun clock-output-names = "clk_pvtpll_1"; 87*4882a593Smuzhiyun #clock-cells = <0>; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun xin24m: oscillator { 91*4882a593Smuzhiyun compatible = "fixed-clock"; 92*4882a593Smuzhiyun clock-frequency = <24000000>; 93*4882a593Smuzhiyun clock-output-names = "xin24m"; 94*4882a593Smuzhiyun #clock-cells = <0>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun cpus { 99*4882a593Smuzhiyun #address-cells = <1>; 100*4882a593Smuzhiyun #size-cells = <0>; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun cpu0: cpu@0 { 103*4882a593Smuzhiyun device_type = "cpu"; 104*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 105*4882a593Smuzhiyun reg = <0x0>; 106*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 107*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun cpu0_opp_table: cpu0-opp-table { 112*4882a593Smuzhiyun compatible = "operating-points-v2"; 113*4882a593Smuzhiyun opp-shared; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun nvmem-cells = <&cpu_leakage>; 116*4882a593Smuzhiyun nvmem-cell-names = "leakage"; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun rockchip,pvtpll-avg-offset = <0x4001c>; 119*4882a593Smuzhiyun rockchip,pvtpll-min-rate = <1104000>; 120*4882a593Smuzhiyun rockchip,pvtpll-volt-step = <12500>; 121*4882a593Smuzhiyun rockchip,grf = <&grf>; 122*4882a593Smuzhiyun rockchip,temp-hysteresis = <5000>; 123*4882a593Smuzhiyun rockchip,low-temp = <10000>; 124*4882a593Smuzhiyun rockchip,low-temp-min-volt = <900000>; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun opp-408000000 { 127*4882a593Smuzhiyun opp-hz = /bits/ 64 <408000000>; 128*4882a593Smuzhiyun opp-microvolt = <850000 850000 1000000>; 129*4882a593Smuzhiyun clock-latency-ns = <40000>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun opp-600000000 { 132*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 133*4882a593Smuzhiyun opp-microvolt = <850000 850000 1000000>; 134*4882a593Smuzhiyun clock-latency-ns = <40000>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun opp-816000000 { 137*4882a593Smuzhiyun opp-hz = /bits/ 64 <816000000>; 138*4882a593Smuzhiyun opp-microvolt = <850000 850000 1000000>; 139*4882a593Smuzhiyun clock-latency-ns = <40000>; 140*4882a593Smuzhiyun opp-suspend; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun opp-1104000000 { 143*4882a593Smuzhiyun opp-hz = /bits/ 64 <1104000000>; 144*4882a593Smuzhiyun opp-microvolt = <850000 850000 1000000>; 145*4882a593Smuzhiyun clock-latency-ns = <40000>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun opp-1200000000 { 148*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 149*4882a593Smuzhiyun opp-microvolt = <850000 850000 1000000>; 150*4882a593Smuzhiyun clock-latency-ns = <40000>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun opp-1296000000 { 153*4882a593Smuzhiyun opp-hz = /bits/ 64 <1296000000>; 154*4882a593Smuzhiyun opp-microvolt = <875000 850000 1000000>; 155*4882a593Smuzhiyun clock-latency-ns = <40000>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun opp-1416000000 { 158*4882a593Smuzhiyun opp-hz = /bits/ 64 <1416000000>; 159*4882a593Smuzhiyun opp-microvolt = <925000 850000 1000000>; 160*4882a593Smuzhiyun clock-latency-ns = <40000>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun opp-1512000000 { 163*4882a593Smuzhiyun opp-hz = /bits/ 64 <1512000000>; 164*4882a593Smuzhiyun opp-microvolt = <975000 850000 1000000>; 165*4882a593Smuzhiyun clock-latency-ns = <40000>; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun opp-1608000000 { 168*4882a593Smuzhiyun opp-hz = /bits/ 64 <1608000000>; 169*4882a593Smuzhiyun opp-microvolt = <1000000 850000 1000000>; 170*4882a593Smuzhiyun clock-latency-ns = <40000>; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun arm-pmu { 175*4882a593Smuzhiyun compatible = "arm,cortex-a7-pmu"; 176*4882a593Smuzhiyun interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; 177*4882a593Smuzhiyun interrupt-affinity = <&cpu0>; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun cpuinfo { 181*4882a593Smuzhiyun compatible = "rockchip,cpuinfo"; 182*4882a593Smuzhiyun nvmem-cells = <&otp_id>, <&otp_cpu_version>, <&cpu_code>; 183*4882a593Smuzhiyun nvmem-cell-names = "id", "cpu-version", "cpu-code"; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun /* dphy0 full mode */ 187*4882a593Smuzhiyun csi2_dphy0: csi2-dphy0 { 188*4882a593Smuzhiyun compatible = "rockchip,rv1106-csi2-dphy"; 189*4882a593Smuzhiyun rockchip,hw = <&csi2_dphy_hw>; 190*4882a593Smuzhiyun status = "disabled"; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* dphy1 split mode 01 */ 194*4882a593Smuzhiyun csi2_dphy1: csi2-dphy1 { 195*4882a593Smuzhiyun compatible = "rockchip,rv1106-csi2-dphy"; 196*4882a593Smuzhiyun rockchip,hw = <&csi2_dphy_hw>; 197*4882a593Smuzhiyun status = "disabled"; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun /* dphy2 split mode 23 */ 201*4882a593Smuzhiyun csi2_dphy2: csi2-dphy2 { 202*4882a593Smuzhiyun compatible = "rockchip,rv1106-csi2-dphy"; 203*4882a593Smuzhiyun rockchip,hw = <&csi2_dphy_hw>; 204*4882a593Smuzhiyun status = "disabled"; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun display_subsystem: display-subsystem { 208*4882a593Smuzhiyun compatible = "rockchip,display-subsystem"; 209*4882a593Smuzhiyun ports = <&vop_out>; 210*4882a593Smuzhiyun status = "disabled"; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun route { 213*4882a593Smuzhiyun route_rgb: route-rgb { 214*4882a593Smuzhiyun status = "disabled"; 215*4882a593Smuzhiyun logo,uboot = "logo.bmp"; 216*4882a593Smuzhiyun logo,kernel = "logo_kernel.bmp"; 217*4882a593Smuzhiyun logo,mode = "center"; 218*4882a593Smuzhiyun charge_logo,mode = "center"; 219*4882a593Smuzhiyun connect = <&vop_out_rgb>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun fiq_debugger: fiq-debugger { 225*4882a593Smuzhiyun compatible = "rockchip,fiq-debugger"; 226*4882a593Smuzhiyun rockchip,serial-id = <2>; 227*4882a593Smuzhiyun rockchip,wake-irq = <0>; 228*4882a593Smuzhiyun rockchip,irq-mode-enable = <0>; 229*4882a593Smuzhiyun rockchip,baudrate = <115200>; /* Only 115200 and 1500000 */ 230*4882a593Smuzhiyun interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 231*4882a593Smuzhiyun status = "disabled"; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun firmware { 235*4882a593Smuzhiyun optee: optee { 236*4882a593Smuzhiyun compatible = "linaro,optee-tz"; 237*4882a593Smuzhiyun method = "smc"; 238*4882a593Smuzhiyun status = "disabled"; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun mipi0_csi2: mipi0-csi2 { 243*4882a593Smuzhiyun compatible = "rockchip,rv1106-mipi-csi2"; 244*4882a593Smuzhiyun rockchip,hw = <&mipi0_csi2_hw>, <&mipi1_csi2_hw>; 245*4882a593Smuzhiyun status = "disabled"; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun mipi1_csi2: mipi1-csi2 { 249*4882a593Smuzhiyun compatible = "rockchip,rv1106-mipi-csi2"; 250*4882a593Smuzhiyun rockchip,hw = <&mipi0_csi2_hw>, <&mipi1_csi2_hw>; 251*4882a593Smuzhiyun status = "disabled"; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun mpp_srv: mpp-srv { 255*4882a593Smuzhiyun compatible = "rockchip,mpp-service"; 256*4882a593Smuzhiyun rockchip,taskqueue-count = <2>; 257*4882a593Smuzhiyun status = "disabled"; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun mpp_vcodec: mpp-vcodec { 261*4882a593Smuzhiyun compatible = "rockchip,vcodec"; 262*4882a593Smuzhiyun status = "disabled"; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun psci { 266*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 267*4882a593Smuzhiyun method = "smc"; 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun rkcif_dvp: rkcif-dvp { 271*4882a593Smuzhiyun compatible = "rockchip,rkcif-dvp"; 272*4882a593Smuzhiyun rockchip,hw = <&rkcif>; 273*4882a593Smuzhiyun status = "disabled"; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun rkcif_dvp_sditf: rkcif-dvp-sditf { 277*4882a593Smuzhiyun compatible = "rockchip,rkcif-sditf"; 278*4882a593Smuzhiyun rockchip,cif = <&rkcif_dvp>; 279*4882a593Smuzhiyun status = "disabled"; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun rkcif_mipi_lvds: rkcif-mipi-lvds { 283*4882a593Smuzhiyun compatible = "rockchip,rkcif-mipi-lvds"; 284*4882a593Smuzhiyun rockchip,hw = <&rkcif>; 285*4882a593Smuzhiyun status = "disabled"; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun rkcif_mipi_lvds_sditf: rkcif-mipi-lvds-sditf { 289*4882a593Smuzhiyun compatible = "rockchip,rkcif-sditf"; 290*4882a593Smuzhiyun rockchip,cif = <&rkcif_mipi_lvds>; 291*4882a593Smuzhiyun status = "disabled"; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun rkcif_mipi_lvds1: rkcif-mipi-lvds1 { 295*4882a593Smuzhiyun compatible = "rockchip,rkcif-mipi-lvds"; 296*4882a593Smuzhiyun rockchip,hw = <&rkcif>; 297*4882a593Smuzhiyun status = "disabled"; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun rkcif_mipi_lvds1_sditf: rkcif-mipi-lvds1-sditf { 301*4882a593Smuzhiyun compatible = "rockchip,rkcif-sditf"; 302*4882a593Smuzhiyun rockchip,cif = <&rkcif_mipi_lvds1>; 303*4882a593Smuzhiyun status = "disabled"; 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun rkisp_vir0: rkisp-vir0 { 307*4882a593Smuzhiyun compatible = "rockchip,rkisp-vir"; 308*4882a593Smuzhiyun rockchip,hw = <&rkisp>; 309*4882a593Smuzhiyun dvbm = <&rkdvbm>; 310*4882a593Smuzhiyun status = "disabled"; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun rkisp_vir1: rkisp-vir1 { 314*4882a593Smuzhiyun compatible = "rockchip,rkisp-vir"; 315*4882a593Smuzhiyun rockchip,hw = <&rkisp>; 316*4882a593Smuzhiyun status = "disabled"; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun rkisp_vir2: rkisp-vir2 { 320*4882a593Smuzhiyun compatible = "rockchip,rkisp-vir"; 321*4882a593Smuzhiyun rockchip,hw = <&rkisp>; 322*4882a593Smuzhiyun status = "disabled"; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun rkisp_vir3: rkisp-vir3 { 326*4882a593Smuzhiyun compatible = "rockchip,rkisp-vir"; 327*4882a593Smuzhiyun rockchip,hw = <&rkisp>; 328*4882a593Smuzhiyun status = "disabled"; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun rockchip_system_monitor: rockchip-system-monitor { 332*4882a593Smuzhiyun compatible = "rockchip,system-monitor"; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun rockchip,thermal-zone = "soc-thermal"; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun thermal_zones: thermal-zones { 338*4882a593Smuzhiyun soc_thermal: soc-thermal { 339*4882a593Smuzhiyun polling-delay-passive = <20>; /* milliseconds */ 340*4882a593Smuzhiyun polling-delay = <1000>; /* milliseconds */ 341*4882a593Smuzhiyun sustainable-power = <2100>; /* milliwatts */ 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun thermal-sensors = <&tsadc 0>; 344*4882a593Smuzhiyun trips { 345*4882a593Smuzhiyun threshold: trip-point-0 { 346*4882a593Smuzhiyun temperature = <75000>; 347*4882a593Smuzhiyun hysteresis = <2000>; 348*4882a593Smuzhiyun type = "passive"; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun target: trip-point-1 { 351*4882a593Smuzhiyun temperature = <85000>; 352*4882a593Smuzhiyun hysteresis = <2000>; 353*4882a593Smuzhiyun type = "passive"; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun soc_crit: soc-crit { 356*4882a593Smuzhiyun /* millicelsius */ 357*4882a593Smuzhiyun temperature = <115000>; 358*4882a593Smuzhiyun /* millicelsius */ 359*4882a593Smuzhiyun hysteresis = <2000>; 360*4882a593Smuzhiyun type = "critical"; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun timer { 367*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 368*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>, 369*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>; 370*4882a593Smuzhiyun clock-frequency = <24000000>; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun grf: syscon@ff000000 { 374*4882a593Smuzhiyun compatible = "rockchip,rv1106-grf", "syscon", "simple-mfd"; 375*4882a593Smuzhiyun reg = <0xff000000 0x68000>; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun grf_cru: grf-clock-controller { 378*4882a593Smuzhiyun compatible = "rockchip,rv1106-grf-cru"; 379*4882a593Smuzhiyun #clock-cells = <1>; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun reboot_mode: reboot-mode { 383*4882a593Smuzhiyun compatible = "syscon-reboot-mode"; 384*4882a593Smuzhiyun offset = <0x20200>; 385*4882a593Smuzhiyun mode-bootloader = <BOOT_BL_DOWNLOAD>; 386*4882a593Smuzhiyun mode-charge = <BOOT_CHARGING>; 387*4882a593Smuzhiyun mode-fastboot = <BOOT_FASTBOOT>; 388*4882a593Smuzhiyun mode-loader = <BOOT_BL_DOWNLOAD>; 389*4882a593Smuzhiyun mode-normal = <BOOT_NORMAL>; 390*4882a593Smuzhiyun mode-recovery = <BOOT_RECOVERY>; 391*4882a593Smuzhiyun mode-ums = <BOOT_UMS>; 392*4882a593Smuzhiyun mode-panic = <BOOT_PANIC>; 393*4882a593Smuzhiyun mode-watchdog = <BOOT_WATCHDOG>; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun rgb: rgb { 397*4882a593Smuzhiyun compatible = "rockchip,rv1106-rgb"; 398*4882a593Smuzhiyun status = "disabled"; 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun ports { 401*4882a593Smuzhiyun #address-cells = <1>; 402*4882a593Smuzhiyun #size-cells = <0>; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun port@0 { 405*4882a593Smuzhiyun reg = <0>; 406*4882a593Smuzhiyun #address-cells = <1>; 407*4882a593Smuzhiyun #size-cells = <0>; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun rgb_in_vop: endpoint@0 { 410*4882a593Smuzhiyun reg = <0>; 411*4882a593Smuzhiyun remote-endpoint = <&vop_out_rgb>; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun }; 414*4882a593Smuzhiyun }; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun rknpor_powergood: rknpor-powergood { 418*4882a593Smuzhiyun compatible = "rockchip,rv1106-npor-powergood"; 419*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 420*4882a593Smuzhiyun status = "okay"; 421*4882a593Smuzhiyun }; 422*4882a593Smuzhiyun }; 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun rtc: rtc@ff1c0000 { 425*4882a593Smuzhiyun compatible = "rockchip,rv1106-rtc"; 426*4882a593Smuzhiyun reg = <0xff1c0000 0x1000>; 427*4882a593Smuzhiyun rockchip,grf = <&grf>; 428*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 429*4882a593Smuzhiyun clocks = <&cru PCLK_VI_RTC_PHY>, <&cru PCLK_VI_RTC_TEST>; 430*4882a593Smuzhiyun clock-names = "pclk_phy", "pclk_test"; 431*4882a593Smuzhiyun assigned-clocks = <&cru PCLK_VI_RTC_PHY>; 432*4882a593Smuzhiyun assigned-clock-rates = <24000000>; 433*4882a593Smuzhiyun status = "disabled"; 434*4882a593Smuzhiyun }; 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun gic: interrupt-controller@ff1f0000 { 437*4882a593Smuzhiyun compatible = "arm,gic-400"; 438*4882a593Smuzhiyun interrupt-controller; 439*4882a593Smuzhiyun #interrupt-cells = <3>; 440*4882a593Smuzhiyun #address-cells = <0>; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun reg = <0xff1f1000 0x1000>, 443*4882a593Smuzhiyun <0xff1f2000 0x2000>, 444*4882a593Smuzhiyun <0xff1f4000 0x2000>, 445*4882a593Smuzhiyun <0xff1f6000 0x2000>; 446*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun arm-debug@ff200000 { 450*4882a593Smuzhiyun compatible = "rockchip,debug"; 451*4882a593Smuzhiyun reg = <0xff200000 0x1000>; 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun pvtm@ff240000 { 455*4882a593Smuzhiyun compatible = "rockchip,rv1106-core-pvtm"; 456*4882a593Smuzhiyun reg = <0xff240000 0x100>; 457*4882a593Smuzhiyun #address-cells = <1>; 458*4882a593Smuzhiyun #size-cells = <0>; 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun pvtm@0 { 461*4882a593Smuzhiyun reg = <0>; 462*4882a593Smuzhiyun clocks = <&cru CLK_PVTM_CORE>; 463*4882a593Smuzhiyun clock-names = "clk"; 464*4882a593Smuzhiyun resets = <&cru SRST_PVTM_CORE>, <&cru SRST_P_PVTM_CORE>; 465*4882a593Smuzhiyun reset-names = "rst", "rst-p"; 466*4882a593Smuzhiyun }; 467*4882a593Smuzhiyun }; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun pmu: power-management@ff300000 { 470*4882a593Smuzhiyun compatible = "rockchip,rv1106-pmu", "syscon"; 471*4882a593Smuzhiyun reg = <0xff300000 0x1000>; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun i2c0: i2c@ff310000 { 475*4882a593Smuzhiyun compatible = "rockchip,rv1106-i2c", "rockchip,rk3399-i2c"; 476*4882a593Smuzhiyun reg = <0xff310000 0x1000>; 477*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 478*4882a593Smuzhiyun #address-cells = <1>; 479*4882a593Smuzhiyun #size-cells = <0>; 480*4882a593Smuzhiyun clocks = <&cru CLK_I2C0>, <&cru PCLK_I2C0>; 481*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 482*4882a593Smuzhiyun pinctrl-names = "default"; 483*4882a593Smuzhiyun pinctrl-0 = <&i2c0m0_xfer>; 484*4882a593Smuzhiyun status = "disabled"; 485*4882a593Smuzhiyun }; 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun i2c1: i2c@ff320000 { 488*4882a593Smuzhiyun compatible = "rockchip,rv1106-i2c", "rockchip,rk3399-i2c"; 489*4882a593Smuzhiyun reg = <0xff320000 0x1000>; 490*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 491*4882a593Smuzhiyun #address-cells = <1>; 492*4882a593Smuzhiyun #size-cells = <0>; 493*4882a593Smuzhiyun clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>; 494*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 495*4882a593Smuzhiyun pinctrl-names = "default"; 496*4882a593Smuzhiyun pinctrl-0 = <&i2c1m0_xfer>; 497*4882a593Smuzhiyun status = "disabled"; 498*4882a593Smuzhiyun }; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun dsm: codec-digital@ff340000 { 501*4882a593Smuzhiyun compatible = "rockchip,rv1106-codec-digital", "rockchip,codec-digital-v1"; 502*4882a593Smuzhiyun reg = <0xff340000 0x1000>; 503*4882a593Smuzhiyun clocks = <&cru MCLK_DSM>, <&cru PCLK_DSM>; 504*4882a593Smuzhiyun clock-names = "dac", "pclk"; 505*4882a593Smuzhiyun resets = <&cru SRST_M_DSM>; 506*4882a593Smuzhiyun reset-names = "reset" ; 507*4882a593Smuzhiyun rockchip,grf = <&grf>; 508*4882a593Smuzhiyun rockchip,pwm-output-mode; 509*4882a593Smuzhiyun #sound-dai-cells = <0>; 510*4882a593Smuzhiyun pinctrl-names = "default"; 511*4882a593Smuzhiyun pinctrl-0 = <&dsmaudio_pins>; 512*4882a593Smuzhiyun status = "disabled"; 513*4882a593Smuzhiyun }; 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun pwm0: pwm@ff350000 { 516*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 517*4882a593Smuzhiyun reg = <0xff350000 0x10>; 518*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 519*4882a593Smuzhiyun #pwm-cells = <3>; 520*4882a593Smuzhiyun pinctrl-names = "active"; 521*4882a593Smuzhiyun pinctrl-0 = <&pwm0m0_pins>; 522*4882a593Smuzhiyun clocks = <&cru CLK_PWM0_PERI>, <&cru PCLK_PWM0_PERI>; 523*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 524*4882a593Smuzhiyun status = "disabled"; 525*4882a593Smuzhiyun }; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun pwm1: pwm@ff350010 { 528*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 529*4882a593Smuzhiyun reg = <0xff350010 0x10>; 530*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 531*4882a593Smuzhiyun #pwm-cells = <3>; 532*4882a593Smuzhiyun pinctrl-names = "active"; 533*4882a593Smuzhiyun pinctrl-0 = <&pwm1m0_pins>; 534*4882a593Smuzhiyun clocks = <&cru CLK_PWM0_PERI>, <&cru PCLK_PWM0_PERI>; 535*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 536*4882a593Smuzhiyun status = "disabled"; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun pwm2: pwm@ff350020 { 540*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 541*4882a593Smuzhiyun reg = <0xff350020 0x10>; 542*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 543*4882a593Smuzhiyun #pwm-cells = <3>; 544*4882a593Smuzhiyun pinctrl-names = "active"; 545*4882a593Smuzhiyun pinctrl-0 = <&pwm2m0_pins>; 546*4882a593Smuzhiyun clocks = <&cru CLK_PWM0_PERI>, <&cru PCLK_PWM0_PERI>; 547*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 548*4882a593Smuzhiyun status = "disabled"; 549*4882a593Smuzhiyun }; 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun pwm3: pwm@ff350030 { 552*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 553*4882a593Smuzhiyun reg = <0xff350030 0x10>; 554*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>, 555*4882a593Smuzhiyun <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 556*4882a593Smuzhiyun #pwm-cells = <3>; 557*4882a593Smuzhiyun pinctrl-names = "active"; 558*4882a593Smuzhiyun pinctrl-0 = <&pwm3m0_pins>; 559*4882a593Smuzhiyun clocks = <&cru CLK_PWM0_PERI>, <&cru PCLK_PWM0_PERI>; 560*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 561*4882a593Smuzhiyun status = "disabled"; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun pwm4: pwm@ff360000 { 565*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 566*4882a593Smuzhiyun reg = <0xff360000 0x10>; 567*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 568*4882a593Smuzhiyun #pwm-cells = <3>; 569*4882a593Smuzhiyun pinctrl-names = "active"; 570*4882a593Smuzhiyun pinctrl-0 = <&pwm4m0_pins>; 571*4882a593Smuzhiyun clocks = <&cru CLK_PWM1_PERI>, <&cru PCLK_PWM1_PERI>; 572*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 573*4882a593Smuzhiyun status = "disabled"; 574*4882a593Smuzhiyun }; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun pwm5: pwm@ff360010 { 577*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 578*4882a593Smuzhiyun reg = <0xff360010 0x10>; 579*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 580*4882a593Smuzhiyun #pwm-cells = <3>; 581*4882a593Smuzhiyun pinctrl-names = "active"; 582*4882a593Smuzhiyun pinctrl-0 = <&pwm5m0_pins>; 583*4882a593Smuzhiyun clocks = <&cru CLK_PWM1_PERI>, <&cru PCLK_PWM1_PERI>; 584*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 585*4882a593Smuzhiyun status = "disabled"; 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun pwm6: pwm@ff360020 { 589*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 590*4882a593Smuzhiyun reg = <0xff360020 0x10>; 591*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 592*4882a593Smuzhiyun #pwm-cells = <3>; 593*4882a593Smuzhiyun pinctrl-names = "active"; 594*4882a593Smuzhiyun pinctrl-0 = <&pwm6m0_pins>; 595*4882a593Smuzhiyun clocks = <&cru CLK_PWM1_PERI>, <&cru PCLK_PWM1_PERI>; 596*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 597*4882a593Smuzhiyun status = "disabled"; 598*4882a593Smuzhiyun }; 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun pwm7: pwm@ff360030 { 601*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 602*4882a593Smuzhiyun reg = <0xff360030 0x10>; 603*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 604*4882a593Smuzhiyun <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 605*4882a593Smuzhiyun #pwm-cells = <3>; 606*4882a593Smuzhiyun pinctrl-names = "active"; 607*4882a593Smuzhiyun pinctrl-0 = <&pwm7m0_pins>; 608*4882a593Smuzhiyun clocks = <&cru CLK_PWM1_PERI>, <&cru PCLK_PWM1_PERI>; 609*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 610*4882a593Smuzhiyun status = "disabled"; 611*4882a593Smuzhiyun }; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun pmu_mailbox: mailbox@ff378000 { 614*4882a593Smuzhiyun compatible = "rockchip,rv1106-mailbox", 615*4882a593Smuzhiyun "rockchip,rk3368-mailbox"; 616*4882a593Smuzhiyun reg = <0xff378000 0x200>; 617*4882a593Smuzhiyun interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 618*4882a593Smuzhiyun clocks = <&cru PCLK_PMU_MAILBOX>; 619*4882a593Smuzhiyun clock-names = "pclk_mailbox"; 620*4882a593Smuzhiyun #mbox-cells = <1>; 621*4882a593Smuzhiyun status = "disabled"; 622*4882a593Smuzhiyun }; 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun pmuioc: syscon@ff388000 { 625*4882a593Smuzhiyun compatible = "rockchip,rv1106-pmuioc", "syscon"; 626*4882a593Smuzhiyun reg = <0xff388000 0x1000>; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun pvtm@ff390000 { 630*4882a593Smuzhiyun compatible = "rockchip,rv1106-pmu-pvtm"; 631*4882a593Smuzhiyun reg = <0xff390000 0x100>; 632*4882a593Smuzhiyun #address-cells = <1>; 633*4882a593Smuzhiyun #size-cells = <0>; 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun pvtm@0 { 636*4882a593Smuzhiyun reg = <1>; 637*4882a593Smuzhiyun clocks = <&cru CLK_PVTM_PMU>, <&cru PCLK_PVTM_PMU>; 638*4882a593Smuzhiyun clock-names = "clk", "pclk"; 639*4882a593Smuzhiyun resets = <&cru SRST_PVTM_PMU>, <&cru SRST_P_PVTM_PMU>; 640*4882a593Smuzhiyun reset-names = "rst", "rst-p"; 641*4882a593Smuzhiyun }; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun cru: clock-controller@ff3a0000 { 645*4882a593Smuzhiyun compatible = "rockchip,rv1106-cru"; 646*4882a593Smuzhiyun reg = <0xff3a0000 0x20000>; 647*4882a593Smuzhiyun rockchip,grf = <&grf>; 648*4882a593Smuzhiyun #clock-cells = <1>; 649*4882a593Smuzhiyun #reset-cells = <1>; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun assigned-clocks = 652*4882a593Smuzhiyun <&cru PLL_GPLL>, <&cru PLL_CPLL>, 653*4882a593Smuzhiyun <&cru ARMCLK>, 654*4882a593Smuzhiyun <&cru ACLK_PERI_ROOT>, <&cru HCLK_PERI_ROOT>, 655*4882a593Smuzhiyun <&cru PCLK_PERI_ROOT>, <&cru ACLK_BUS_ROOT>, 656*4882a593Smuzhiyun <&cru PCLK_TOP_ROOT>, <&cru PCLK_PMU_ROOT>, 657*4882a593Smuzhiyun <&cru HCLK_PMU_ROOT>; 658*4882a593Smuzhiyun assigned-clock-rates = 659*4882a593Smuzhiyun <1188000000>, <1000000000>, 660*4882a593Smuzhiyun <1104000000>, 661*4882a593Smuzhiyun <400000000>, <200000000>, 662*4882a593Smuzhiyun <100000000>, <300000000>, 663*4882a593Smuzhiyun <100000000>, <100000000>, 664*4882a593Smuzhiyun <200000000>; 665*4882a593Smuzhiyun }; 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun saradc: saradc@ff3c0000 { 668*4882a593Smuzhiyun compatible = "rockchip,rv1106-saradc"; 669*4882a593Smuzhiyun reg = <0xff3c0000 0x200>; 670*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 671*4882a593Smuzhiyun #io-channel-cells = <1>; 672*4882a593Smuzhiyun clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>; 673*4882a593Smuzhiyun clock-names = "saradc", "apb_pclk"; 674*4882a593Smuzhiyun resets = <&cru SRST_P_SARADC>; 675*4882a593Smuzhiyun reset-names = "saradc-apb"; 676*4882a593Smuzhiyun status = "disabled"; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun tsadc: tsadc@ff3c8000 { 680*4882a593Smuzhiyun compatible = "rockchip,rv1106-tsadc"; 681*4882a593Smuzhiyun reg = <0xff3c8000 0x1000>; 682*4882a593Smuzhiyun rockchip,grf = <&grf>; 683*4882a593Smuzhiyun interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 684*4882a593Smuzhiyun clocks = <&cru CLK_TSADC>, <&cru PCLK_TSADC>, <&cru CLK_TSADC_TSEN>; 685*4882a593Smuzhiyun clock-names = "tsadc", "apb_pclk", "tsen"; 686*4882a593Smuzhiyun assigned-clocks = <&cru CLK_TSADC>, <&cru CLK_TSADC_TSEN>; 687*4882a593Smuzhiyun assigned-clock-rates = <1000000>, <12000000>; 688*4882a593Smuzhiyun resets = <&cru SRST_TSADC>, <&cru SRST_P_TSADC>; 689*4882a593Smuzhiyun reset-names = "tsadc", "tsadc-apb"; 690*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 691*4882a593Smuzhiyun rockchip,hw-tshut-temp = <120000>; 692*4882a593Smuzhiyun rockchip,hw-tshut-mode = <0>; /* tshut mode 0:CRU 1:GPIO */ 693*4882a593Smuzhiyun rockchip,hw-tshut-polarity = <0>; /* tshut polarity 0:LOW 1:HIGH */ 694*4882a593Smuzhiyun status = "disabled"; 695*4882a593Smuzhiyun }; 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun otp: otp@ff3d0000 { 698*4882a593Smuzhiyun compatible = "rockchip,rv1106-otp"; 699*4882a593Smuzhiyun reg = <0xff3d0000 0x4000>; 700*4882a593Smuzhiyun #address-cells = <1>; 701*4882a593Smuzhiyun #size-cells = <1>; 702*4882a593Smuzhiyun clocks = <&cru CLK_USER_OTPC_NS>, <&cru CLK_SBPI_OTPC_NS>, 703*4882a593Smuzhiyun <&cru PCLK_OTPC_NS>, <&cru PCLK_OTP_MASK>, 704*4882a593Smuzhiyun <&cru CLK_OTPC_ARB>, <&cru CLK_PMC_OTP>; 705*4882a593Smuzhiyun clock-names = "usr", "sbpi", "apb", "phy", "arb", "pmc"; 706*4882a593Smuzhiyun resets = <&cru SRST_USER_OTPC_NS>, <&cru SRST_SBPI_OTPC_NS>, 707*4882a593Smuzhiyun <&cru SRST_P_OTPC_NS>, <&cru SRST_P_OTP_MASK>, 708*4882a593Smuzhiyun <&cru SRST_OTPC_ARB>, <&cru SRST_PMC_OTP>; 709*4882a593Smuzhiyun reset-names = "usr", "sbpi", "apb", "phy", "arb", "pmc"; 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun /* Data cells */ 712*4882a593Smuzhiyun cpu_code: cpu-code@2 { 713*4882a593Smuzhiyun reg = <0x02 0x2>; 714*4882a593Smuzhiyun }; 715*4882a593Smuzhiyun otp_cpu_version: cpu-version@8 { 716*4882a593Smuzhiyun reg = <0x08 0x1>; 717*4882a593Smuzhiyun bits = <3 3>; 718*4882a593Smuzhiyun }; 719*4882a593Smuzhiyun otp_id: id@a { 720*4882a593Smuzhiyun reg = <0x0a 0x10>; 721*4882a593Smuzhiyun }; 722*4882a593Smuzhiyun cpu_leakage: cpu-leakage@1a { 723*4882a593Smuzhiyun reg = <0x1a 0x1>; 724*4882a593Smuzhiyun }; 725*4882a593Smuzhiyun log_leakage: log-leakage@1b { 726*4882a593Smuzhiyun reg = <0x1b 0x1>; 727*4882a593Smuzhiyun }; 728*4882a593Smuzhiyun macphy_bgs: macphy-bgs@2d { 729*4882a593Smuzhiyun reg = <0x2d 0x1>; 730*4882a593Smuzhiyun }; 731*4882a593Smuzhiyun macphy_txlevel: macphy-txlevel@2e { 732*4882a593Smuzhiyun reg = <0x2e 0x2>; 733*4882a593Smuzhiyun }; 734*4882a593Smuzhiyun }; 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun u2phy: usb2-phy@ff3e0000 { 737*4882a593Smuzhiyun compatible = "rockchip,rv1106-usb2phy"; 738*4882a593Smuzhiyun reg = <0xff3e0000 0x8000>; 739*4882a593Smuzhiyun rockchip,usbgrf = <&grf>; 740*4882a593Smuzhiyun clocks = <&cru CLK_REF_USBPHY>, <&cru PCLK_USBPHY>; 741*4882a593Smuzhiyun clock-names = "phyclk", "pclk"; 742*4882a593Smuzhiyun resets = <&cru SRST_USBPHY_POR>, <&cru SRST_P_USBPHY>; 743*4882a593Smuzhiyun reset-names = "u2phy", "u2phy-apb"; 744*4882a593Smuzhiyun #clock-cells = <0>; 745*4882a593Smuzhiyun status = "disabled"; 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun u2phy_otg: otg-port { 748*4882a593Smuzhiyun #phy-cells = <0>; 749*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 750*4882a593Smuzhiyun <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 751*4882a593Smuzhiyun <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 752*4882a593Smuzhiyun <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 753*4882a593Smuzhiyun interrupt-names = "otg-bvalid", "otg-id", 754*4882a593Smuzhiyun "linestate", "disconnect"; 755*4882a593Smuzhiyun status = "disabled"; 756*4882a593Smuzhiyun }; 757*4882a593Smuzhiyun }; 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun csi2_dphy_hw: csi2-dphy-hw@ff3e8000 { 760*4882a593Smuzhiyun compatible = "rockchip,rv1106-csi2-dphy-hw"; 761*4882a593Smuzhiyun reg = <0xff3e8000 0x8000>; 762*4882a593Smuzhiyun clocks = <&cru PCLK_MIPICSIPHY>; 763*4882a593Smuzhiyun clock-names = "pclk"; 764*4882a593Smuzhiyun resets = <&cru SRST_P_MIPICSIPHY>; 765*4882a593Smuzhiyun reset-names = "srst_p_csiphy"; 766*4882a593Smuzhiyun rockchip,grf = <&grf>; 767*4882a593Smuzhiyun status = "disabled"; 768*4882a593Smuzhiyun }; 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun dmac: dma-controller@ff420000 { 771*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 772*4882a593Smuzhiyun reg = <0xff420000 0x4000>; 773*4882a593Smuzhiyun interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>, 774*4882a593Smuzhiyun <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, 775*4882a593Smuzhiyun <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 776*4882a593Smuzhiyun <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 777*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 778*4882a593Smuzhiyun <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 779*4882a593Smuzhiyun <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>, 780*4882a593Smuzhiyun <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 781*4882a593Smuzhiyun <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 782*4882a593Smuzhiyun #dma-cells = <1>; 783*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC>; 784*4882a593Smuzhiyun clock-names = "apb_pclk"; 785*4882a593Smuzhiyun arm,pl330-periph-burst; 786*4882a593Smuzhiyun }; 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun crypto: crypto@ff440000 { 789*4882a593Smuzhiyun compatible = "rockchip,crypto-v3"; 790*4882a593Smuzhiyun reg = <0xff440000 0x2000>; 791*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 792*4882a593Smuzhiyun clocks = <&cru ACLK_CRYPTO>, <&cru HCLK_CRYPTO>, 793*4882a593Smuzhiyun <&cru CLK_CORE_CRYPTO>, <&cru CLK_PKA_CRYPTO>; 794*4882a593Smuzhiyun clock-names = "aclk", "hclk", "sclk", "pka"; 795*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CORE_CRYPTO>, <&cru CLK_PKA_CRYPTO>; 796*4882a593Smuzhiyun assigned-clock-rates = <200000000>, <200000000>; 797*4882a593Smuzhiyun resets = <&cru SRST_CORE_CRYPTO>; 798*4882a593Smuzhiyun reset-names = "crypto-rst"; 799*4882a593Smuzhiyun status = "disabled"; 800*4882a593Smuzhiyun }; 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun rng: rng@ff448000 { 803*4882a593Smuzhiyun compatible = "rockchip,trngv1"; 804*4882a593Smuzhiyun reg = <0xff448000 0x200>; 805*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 806*4882a593Smuzhiyun clocks = <&cru HCLK_TRNG_NS>; 807*4882a593Smuzhiyun clock-names = "hclk_trng"; 808*4882a593Smuzhiyun resets = <&cru SRST_H_TRNG_NS>; 809*4882a593Smuzhiyun reset-names = "reset"; 810*4882a593Smuzhiyun status = "disabled"; 811*4882a593Smuzhiyun }; 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun i2c2: i2c@ff450000 { 814*4882a593Smuzhiyun compatible = "rockchip,rv1106-i2c", "rockchip,rk3399-i2c"; 815*4882a593Smuzhiyun reg = <0xff450000 0x1000>; 816*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 817*4882a593Smuzhiyun #address-cells = <1>; 818*4882a593Smuzhiyun #size-cells = <0>; 819*4882a593Smuzhiyun clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>; 820*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 821*4882a593Smuzhiyun pinctrl-names = "default"; 822*4882a593Smuzhiyun pinctrl-0 = <&i2c2m0_xfer>; 823*4882a593Smuzhiyun status = "disabled"; 824*4882a593Smuzhiyun }; 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun i2c3: i2c@ff460000 { 827*4882a593Smuzhiyun compatible = "rockchip,rv1106-i2c", "rockchip,rk3399-i2c"; 828*4882a593Smuzhiyun reg = <0xff460000 0x1000>; 829*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 830*4882a593Smuzhiyun #address-cells = <1>; 831*4882a593Smuzhiyun #size-cells = <0>; 832*4882a593Smuzhiyun clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>; 833*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 834*4882a593Smuzhiyun pinctrl-names = "default"; 835*4882a593Smuzhiyun pinctrl-0 = <&i2c3m0_xfer>; 836*4882a593Smuzhiyun status = "disabled"; 837*4882a593Smuzhiyun }; 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun i2c4: i2c@ff470000 { 840*4882a593Smuzhiyun compatible = "rockchip,rv1106-i2c", "rockchip,rk3399-i2c"; 841*4882a593Smuzhiyun reg = <0xff470000 0x1000>; 842*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 843*4882a593Smuzhiyun #address-cells = <1>; 844*4882a593Smuzhiyun #size-cells = <0>; 845*4882a593Smuzhiyun clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>; 846*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 847*4882a593Smuzhiyun pinctrl-names = "default"; 848*4882a593Smuzhiyun pinctrl-0 = <&i2c4m0_xfer>; 849*4882a593Smuzhiyun status = "disabled"; 850*4882a593Smuzhiyun }; 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun acodec: acodec@ff480000 { 853*4882a593Smuzhiyun compatible = "rockchip,rv1106-codec"; 854*4882a593Smuzhiyun reg = <0xff480000 0x1000>; 855*4882a593Smuzhiyun rockchip,grf = <&grf>; 856*4882a593Smuzhiyun clocks = <&cru PCLK_ACODEC>, 857*4882a593Smuzhiyun <&cru MCLK_ACODEC_TX>, 858*4882a593Smuzhiyun <&cru MCLK_I2S0_8CH_TX>; 859*4882a593Smuzhiyun clock-names = "pclk_acodec", "mclk_acodec", "mclk_cpu"; 860*4882a593Smuzhiyun resets = <&cru SRST_P_ACODEC>; 861*4882a593Smuzhiyun reset-names = "acodec-reset"; 862*4882a593Smuzhiyun acodec,micbias; 863*4882a593Smuzhiyun init-mic-gain = <0x22>; /* Left:20dB Right:20dB */ 864*4882a593Smuzhiyun status = "disabled"; 865*4882a593Smuzhiyun }; 866*4882a593Smuzhiyun 867*4882a593Smuzhiyun pwm8: pwm@ff490000 { 868*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 869*4882a593Smuzhiyun reg = <0xff490000 0x10>; 870*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 871*4882a593Smuzhiyun #pwm-cells = <3>; 872*4882a593Smuzhiyun pinctrl-names = "active"; 873*4882a593Smuzhiyun pinctrl-0 = <&pwm8m0_pins>; 874*4882a593Smuzhiyun clocks = <&cru CLK_PWM2_PERI>, <&cru PCLK_PWM2_PERI>; 875*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 876*4882a593Smuzhiyun status = "disabled"; 877*4882a593Smuzhiyun }; 878*4882a593Smuzhiyun 879*4882a593Smuzhiyun pwm9: pwm@ff490010 { 880*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 881*4882a593Smuzhiyun reg = <0xff490010 0x10>; 882*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 883*4882a593Smuzhiyun #pwm-cells = <3>; 884*4882a593Smuzhiyun pinctrl-names = "active"; 885*4882a593Smuzhiyun pinctrl-0 = <&pwm9m0_pins>; 886*4882a593Smuzhiyun clocks = <&cru CLK_PWM2_PERI>, <&cru PCLK_PWM2_PERI>; 887*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 888*4882a593Smuzhiyun status = "disabled"; 889*4882a593Smuzhiyun }; 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun pwm10: pwm@ff490020 { 892*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 893*4882a593Smuzhiyun reg = <0xff490020 0x10>; 894*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 895*4882a593Smuzhiyun #pwm-cells = <3>; 896*4882a593Smuzhiyun pinctrl-names = "active"; 897*4882a593Smuzhiyun pinctrl-0 = <&pwm10m0_pins>; 898*4882a593Smuzhiyun clocks = <&cru CLK_PWM2_PERI>, <&cru PCLK_PWM2_PERI>; 899*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 900*4882a593Smuzhiyun status = "disabled"; 901*4882a593Smuzhiyun }; 902*4882a593Smuzhiyun 903*4882a593Smuzhiyun pwm11: pwm@ff490030 { 904*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 905*4882a593Smuzhiyun reg = <0xff490030 0x10>; 906*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 907*4882a593Smuzhiyun <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 908*4882a593Smuzhiyun #pwm-cells = <3>; 909*4882a593Smuzhiyun pinctrl-names = "active"; 910*4882a593Smuzhiyun pinctrl-0 = <&pwm11m0_pins>; 911*4882a593Smuzhiyun clocks = <&cru CLK_PWM2_PERI>, <&cru PCLK_PWM2_PERI>; 912*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 913*4882a593Smuzhiyun status = "disabled"; 914*4882a593Smuzhiyun }; 915*4882a593Smuzhiyun 916*4882a593Smuzhiyun uart0: serial@ff4a0000 { 917*4882a593Smuzhiyun compatible = "rockchip,rv1106-uart", "snps,dw-apb-uart"; 918*4882a593Smuzhiyun reg = <0xff4a0000 0x100>; 919*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 920*4882a593Smuzhiyun reg-shift = <2>; 921*4882a593Smuzhiyun reg-io-width = <4>; 922*4882a593Smuzhiyun dmas = <&dmac 7>, <&dmac 6>; 923*4882a593Smuzhiyun clock-frequency = <24000000>; 924*4882a593Smuzhiyun clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 925*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 926*4882a593Smuzhiyun pinctrl-names = "default"; 927*4882a593Smuzhiyun pinctrl-0 = <&uart0m0_xfer>; 928*4882a593Smuzhiyun status = "disabled"; 929*4882a593Smuzhiyun }; 930*4882a593Smuzhiyun 931*4882a593Smuzhiyun uart1: serial@ff4b0000 { 932*4882a593Smuzhiyun compatible = "rockchip,rv1106-uart", "snps,dw-apb-uart"; 933*4882a593Smuzhiyun reg = <0xff4b0000 0x100>; 934*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 935*4882a593Smuzhiyun reg-shift = <2>; 936*4882a593Smuzhiyun reg-io-width = <4>; 937*4882a593Smuzhiyun dmas = <&dmac 9>, <&dmac 8>; 938*4882a593Smuzhiyun clock-frequency = <24000000>; 939*4882a593Smuzhiyun clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 940*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 941*4882a593Smuzhiyun pinctrl-names = "default"; 942*4882a593Smuzhiyun pinctrl-0 = <&uart1m0_xfer &uart1m0_ctsn &uart1m0_rtsn>; 943*4882a593Smuzhiyun status = "disabled"; 944*4882a593Smuzhiyun }; 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun uart2: serial@ff4c0000 { 947*4882a593Smuzhiyun compatible = "rockchip,rv1106-uart", "snps,dw-apb-uart"; 948*4882a593Smuzhiyun reg = <0xff4c0000 0x100>; 949*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 950*4882a593Smuzhiyun reg-shift = <2>; 951*4882a593Smuzhiyun reg-io-width = <4>; 952*4882a593Smuzhiyun dmas = <&dmac 11>, <&dmac 10>; 953*4882a593Smuzhiyun clock-frequency = <24000000>; 954*4882a593Smuzhiyun clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 955*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 956*4882a593Smuzhiyun pinctrl-names = "default"; 957*4882a593Smuzhiyun pinctrl-0 = <&uart2m1_xfer>; 958*4882a593Smuzhiyun status = "disabled"; 959*4882a593Smuzhiyun }; 960*4882a593Smuzhiyun 961*4882a593Smuzhiyun uart3: serial@ff4d0000 { 962*4882a593Smuzhiyun compatible = "rockchip,rv1106-uart", "snps,dw-apb-uart"; 963*4882a593Smuzhiyun reg = <0xff4d0000 0x100>; 964*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 965*4882a593Smuzhiyun reg-shift = <2>; 966*4882a593Smuzhiyun reg-io-width = <4>; 967*4882a593Smuzhiyun dmas = <&dmac 13>, <&dmac 12>; 968*4882a593Smuzhiyun clock-frequency = <24000000>; 969*4882a593Smuzhiyun clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>; 970*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 971*4882a593Smuzhiyun pinctrl-names = "default"; 972*4882a593Smuzhiyun pinctrl-0 = <&uart3m0_xfer>; 973*4882a593Smuzhiyun status = "disabled"; 974*4882a593Smuzhiyun }; 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun uart4: serial@ff4e0000 { 977*4882a593Smuzhiyun compatible = "rockchip,rv1106-uart", "snps,dw-apb-uart"; 978*4882a593Smuzhiyun reg = <0xff4e0000 0x100>; 979*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 980*4882a593Smuzhiyun reg-shift = <2>; 981*4882a593Smuzhiyun reg-io-width = <4>; 982*4882a593Smuzhiyun dmas = <&dmac 15>, <&dmac 14>; 983*4882a593Smuzhiyun clock-frequency = <24000000>; 984*4882a593Smuzhiyun clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>; 985*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 986*4882a593Smuzhiyun pinctrl-names = "default"; 987*4882a593Smuzhiyun pinctrl-0 = <&uart4m0_xfer>; 988*4882a593Smuzhiyun status = "disabled"; 989*4882a593Smuzhiyun }; 990*4882a593Smuzhiyun 991*4882a593Smuzhiyun uart5: serial@ff4f0000 { 992*4882a593Smuzhiyun compatible = "rockchip,rv1106-uart", "snps,dw-apb-uart"; 993*4882a593Smuzhiyun reg = <0xff4f0000 0x100>; 994*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 995*4882a593Smuzhiyun reg-shift = <2>; 996*4882a593Smuzhiyun reg-io-width = <4>; 997*4882a593Smuzhiyun dmas = <&dmac 17>, <&dmac 16>; 998*4882a593Smuzhiyun clock-frequency = <24000000>; 999*4882a593Smuzhiyun clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>; 1000*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1001*4882a593Smuzhiyun pinctrl-names = "default"; 1002*4882a593Smuzhiyun pinctrl-0 = <&uart5m0_xfer &uart5m0_ctsn &uart5m0_rtsn>; 1003*4882a593Smuzhiyun status = "disabled"; 1004*4882a593Smuzhiyun }; 1005*4882a593Smuzhiyun 1006*4882a593Smuzhiyun spi0: spi@ff500000 { 1007*4882a593Smuzhiyun compatible = "rockchip,rv1106-spi", "rockchip,rk3066-spi"; 1008*4882a593Smuzhiyun reg = <0xff500000 0x1000>; 1009*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1010*4882a593Smuzhiyun #address-cells = <1>; 1011*4882a593Smuzhiyun #size-cells = <0>; 1012*4882a593Smuzhiyun clocks = <&cru CLK_SPI0>, <&cru PCLK_SPI0>, <&cru SCLK_IN_SPI0>; 1013*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk", "sclk_in"; 1014*4882a593Smuzhiyun dmas = <&dmac 1>, <&dmac 0>; 1015*4882a593Smuzhiyun dma-names = "tx", "rx"; 1016*4882a593Smuzhiyun pinctrl-names = "default"; 1017*4882a593Smuzhiyun pinctrl-0 = <&spi0m0_cs0 &spi0m0_cs1 &spi0m0_pins>; 1018*4882a593Smuzhiyun status = "disabled"; 1019*4882a593Smuzhiyun }; 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun spi1: spi@ff510000 { 1022*4882a593Smuzhiyun compatible = "rockchip,rv1106-spi", "rockchip,rk3066-spi"; 1023*4882a593Smuzhiyun reg = <0xff510000 0x1000>; 1024*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 1025*4882a593Smuzhiyun #address-cells = <1>; 1026*4882a593Smuzhiyun #size-cells = <0>; 1027*4882a593Smuzhiyun clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>; 1028*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 1029*4882a593Smuzhiyun assigned-clocks = <&cru CLK_SPI1>; 1030*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 1031*4882a593Smuzhiyun dmas = <&dmac 3>, <&dmac 2>; 1032*4882a593Smuzhiyun dma-names = "tx", "rx"; 1033*4882a593Smuzhiyun pinctrl-names = "default"; 1034*4882a593Smuzhiyun pinctrl-0 = <&spi1m0_cs0 &spi1m0_cs1 &spi1m0_pins>; 1035*4882a593Smuzhiyun status = "disabled"; 1036*4882a593Smuzhiyun }; 1037*4882a593Smuzhiyun 1038*4882a593Smuzhiyun hw_decompress: decompress@ff520000 { 1039*4882a593Smuzhiyun compatible = "rockchip,hw-decompress"; 1040*4882a593Smuzhiyun reg = <0xff520000 0x1000>; 1041*4882a593Smuzhiyun interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 1042*4882a593Smuzhiyun clocks = <&cru ACLK_DECOM>, <&cru DCLK_DECOM>, <&cru PCLK_DECOM>; 1043*4882a593Smuzhiyun clock-names = "aclk", "dclk", "pclk"; 1044*4882a593Smuzhiyun resets = <&cru SRST_D_DECOM>; 1045*4882a593Smuzhiyun reset-names = "dresetn"; 1046*4882a593Smuzhiyun status = "disabled"; 1047*4882a593Smuzhiyun }; 1048*4882a593Smuzhiyun 1049*4882a593Smuzhiyun ioc: syscon@ff538000 { 1050*4882a593Smuzhiyun compatible = "rockchip,rv1106-ioc", "syscon"; 1051*4882a593Smuzhiyun reg = <0xff538000 0x40000>; 1052*4882a593Smuzhiyun }; 1053*4882a593Smuzhiyun 1054*4882a593Smuzhiyun wdt: watchdog@ff5a0000 { 1055*4882a593Smuzhiyun compatible = "rockchip,rv1106-wdt", "snps,dw-wdt"; 1056*4882a593Smuzhiyun reg = <0xff5a0000 0x100>; 1057*4882a593Smuzhiyun clocks = <&cru TCLK_WDT_NS>, <&cru PCLK_WDT_NS>; 1058*4882a593Smuzhiyun clock-names = "tclk", "pclk"; 1059*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 1060*4882a593Smuzhiyun status = "disabled"; 1061*4882a593Smuzhiyun }; 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun mailbox: mailbox@ff5c0000 { 1064*4882a593Smuzhiyun compatible = "rockchip,rv1106-mailbox", 1065*4882a593Smuzhiyun "rockchip,rk3368-mailbox"; 1066*4882a593Smuzhiyun reg = <0xff5c0000 0x200>; 1067*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 1068*4882a593Smuzhiyun clocks = <&cru PCLK_MAILBOX>; 1069*4882a593Smuzhiyun clock-names = "pclk_mailbox"; 1070*4882a593Smuzhiyun #mbox-cells = <1>; 1071*4882a593Smuzhiyun status = "disabled"; 1072*4882a593Smuzhiyun }; 1073*4882a593Smuzhiyun 1074*4882a593Smuzhiyun npu: npu@ff660000 { 1075*4882a593Smuzhiyun compatible = "rockchip,rv1106-rknpu"; 1076*4882a593Smuzhiyun reg = <0xff660000 0x10000>; 1077*4882a593Smuzhiyun interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 1078*4882a593Smuzhiyun clocks = <&cru ACLK_RKNN>, <&cru HCLK_RKNN>; 1079*4882a593Smuzhiyun clock-names = "aclk", "hclk"; 1080*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_RKNN>; 1081*4882a593Smuzhiyun assigned-clock-rates = <420000000>; 1082*4882a593Smuzhiyun resets = <&cru SRST_A_RKNN>, <&cru SRST_H_RKNN>; 1083*4882a593Smuzhiyun reset-names = "srst_a", "srst_h"; 1084*4882a593Smuzhiyun status = "disabled"; 1085*4882a593Smuzhiyun }; 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun system_sram: sram@ff6c0000 { 1088*4882a593Smuzhiyun compatible = "mmio-sram"; 1089*4882a593Smuzhiyun reg = <0xff6c0000 0x40000>; 1090*4882a593Smuzhiyun #address-cells = <1>; 1091*4882a593Smuzhiyun #size-cells = <1>; 1092*4882a593Smuzhiyun ranges = <0 0xff6c0000 0x40000>; 1093*4882a593Smuzhiyun rkisp_sram: rkisp-sram@0 { 1094*4882a593Smuzhiyun reg = <0x0 0x3f000>; 1095*4882a593Smuzhiyun }; 1096*4882a593Smuzhiyun hpmcu_sram: hpmcu-sram@3f000 { 1097*4882a593Smuzhiyun reg = <0x3f000 0x1000>; 1098*4882a593Smuzhiyun }; 1099*4882a593Smuzhiyun }; 1100*4882a593Smuzhiyun 1101*4882a593Smuzhiyun rga2: rga@ff980000 { 1102*4882a593Smuzhiyun compatible = "rockchip,rga2_core0"; 1103*4882a593Smuzhiyun reg = <0xff980000 0x1000>; 1104*4882a593Smuzhiyun interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 1105*4882a593Smuzhiyun clocks = <&cru ACLK_RGA2E>, <&cru HCLK_RGA2E>, <&cru CLK_CORE_RGA2E>; 1106*4882a593Smuzhiyun clock-names = "aclk_rga2", "hclk_rga2", "clk_rga2"; 1107*4882a593Smuzhiyun status = "disabled"; 1108*4882a593Smuzhiyun }; 1109*4882a593Smuzhiyun 1110*4882a593Smuzhiyun vop: vop@ff990000 { 1111*4882a593Smuzhiyun compatible = "rockchip,rv1106-vop"; 1112*4882a593Smuzhiyun reg = <0xff990000 0x200>; 1113*4882a593Smuzhiyun reg-names = "regs"; 1114*4882a593Smuzhiyun rockchip,grf = <&grf>; 1115*4882a593Smuzhiyun interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 1116*4882a593Smuzhiyun clocks = <&cru ACLK_VOP>, <&cru DCLK_VOP>, <&cru HCLK_VOP>; 1117*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 1118*4882a593Smuzhiyun status = "disabled"; 1119*4882a593Smuzhiyun 1120*4882a593Smuzhiyun vop_out: port { 1121*4882a593Smuzhiyun #address-cells = <1>; 1122*4882a593Smuzhiyun #size-cells = <0>; 1123*4882a593Smuzhiyun 1124*4882a593Smuzhiyun vop_out_rgb: endpoint@0 { 1125*4882a593Smuzhiyun reg = <0>; 1126*4882a593Smuzhiyun remote-endpoint = <&rgb_in_vop>; 1127*4882a593Smuzhiyun }; 1128*4882a593Smuzhiyun }; 1129*4882a593Smuzhiyun }; 1130*4882a593Smuzhiyun 1131*4882a593Smuzhiyun sdio: mmc@ff9a0000 { 1132*4882a593Smuzhiyun compatible = "rockchip,rv1106-dw-mshc", "rockchip,rk3288-dw-mshc"; 1133*4882a593Smuzhiyun reg = <0xff9a0000 0x4000>; 1134*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 1135*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO>, <&cru CCLK_SRC_SDIO>, 1136*4882a593Smuzhiyun <&grf_cru SCLK_SDIO_DRV>, <&grf_cru SCLK_SDIO_SAMPLE>; 1137*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1138*4882a593Smuzhiyun fifo-depth = <0x100>; 1139*4882a593Smuzhiyun max-frequency = <200000000>; 1140*4882a593Smuzhiyun status = "disabled"; 1141*4882a593Smuzhiyun }; 1142*4882a593Smuzhiyun 1143*4882a593Smuzhiyun rkisp: rkisp@ffa00000 { 1144*4882a593Smuzhiyun compatible = "rockchip,rv1106-rkisp"; 1145*4882a593Smuzhiyun reg = <0xffa00000 0x7f00>; 1146*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 1147*4882a593Smuzhiyun <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 1148*4882a593Smuzhiyun <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 1149*4882a593Smuzhiyun interrupt-names = "isp_irq", "mi_irq", "mipi_irq"; 1150*4882a593Smuzhiyun clocks = <&cru ACLK_ISP3P2>, <&cru HCLK_ISP3P2>, 1151*4882a593Smuzhiyun <&cru CLK_CORE_ISP3P2>, <&cru ISP0CLK_VICAP>; 1152*4882a593Smuzhiyun clock-names = "aclk_isp", "hclk_isp", 1153*4882a593Smuzhiyun "clk_isp_core", "clk_isp_core_vicap"; 1154*4882a593Smuzhiyun rockchip,sram = <&rkisp_sram>; 1155*4882a593Smuzhiyun status = "disabled"; 1156*4882a593Smuzhiyun }; 1157*4882a593Smuzhiyun 1158*4882a593Smuzhiyun rkcif: rkcif@ffa10000 { 1159*4882a593Smuzhiyun compatible = "rockchip,rv1106-cif"; 1160*4882a593Smuzhiyun reg = <0xffa10000 0x10000>; 1161*4882a593Smuzhiyun reg-names = "cif_regs"; 1162*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 1163*4882a593Smuzhiyun interrupt-names = "cif-intr"; 1164*4882a593Smuzhiyun clocks = <&cru ACLK_VICAP>, <&cru HCLK_VICAP>, 1165*4882a593Smuzhiyun <&cru DCLK_VICAP>, <&cru PCLK_VICAP>, 1166*4882a593Smuzhiyun <&cru I0CLK_VICAP>, <&cru I1CLK_VICAP>, 1167*4882a593Smuzhiyun <&cru RX0PCLK_VICAP>, <&cru RX1PCLK_VICAP>, 1168*4882a593Smuzhiyun <&cru ISP0CLK_VICAP>, <&cru SCLK_VICAP_M0>, 1169*4882a593Smuzhiyun <&cru SCLK_VICAP_M1>, <&cru PCLK_VICAP_VEPU>; 1170*4882a593Smuzhiyun clock-names = "aclk_cif","hclk_cif", 1171*4882a593Smuzhiyun "dclk_cif", "pclk_cif", 1172*4882a593Smuzhiyun "i0clk_cif", "i1clk_cif", 1173*4882a593Smuzhiyun "rx0clk_cif", "rx1clk_cif", 1174*4882a593Smuzhiyun "isp0clk_cif", "sclk_m0_cif", 1175*4882a593Smuzhiyun "sclk_m1_cif", "pclk_vepu_cif"; 1176*4882a593Smuzhiyun resets = <&cru SRST_A_VICAP>, <&cru SRST_H_VICAP>, 1177*4882a593Smuzhiyun <&cru SRST_D_VICAP>, <&cru SRST_P_VICAP>, 1178*4882a593Smuzhiyun <&cru SRST_VICAP_I0>, <&cru SRST_VICAP_I1>, 1179*4882a593Smuzhiyun <&cru SRST_VICAP_RX0>, <&cru SRST_VICAP_RX1>, 1180*4882a593Smuzhiyun <&cru SRST_VICAP_ISP0>, <&cru SRST_P_VICAP_VEPU>; 1181*4882a593Smuzhiyun reset-names = "rst_cif_a","rst_cif_h", 1182*4882a593Smuzhiyun "rst_cif_d", "rst_cif_p", 1183*4882a593Smuzhiyun "rst_cif_i0", "rst_cif_i1", 1184*4882a593Smuzhiyun "rst_cif_rx0", "rst_cif_rx1", 1185*4882a593Smuzhiyun "rst_cif_isp0", "rst_cif_pclk_vepu"; 1186*4882a593Smuzhiyun rockchip,grf = <&grf>; 1187*4882a593Smuzhiyun status = "disabled"; 1188*4882a593Smuzhiyun }; 1189*4882a593Smuzhiyun 1190*4882a593Smuzhiyun mipi0_csi2_hw: mipi-csi2-hw@ffa20000 { 1191*4882a593Smuzhiyun compatible = "rockchip,rv1106-mipi-csi2-hw"; 1192*4882a593Smuzhiyun reg = <0xffa20000 0x10000>; 1193*4882a593Smuzhiyun reg-names = "csihost_regs"; 1194*4882a593Smuzhiyun interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 1195*4882a593Smuzhiyun <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 1196*4882a593Smuzhiyun interrupt-names = "csi-intr1", "csi-intr2"; 1197*4882a593Smuzhiyun clocks = <&cru PCLK_CSIHOST0>, <&cru CLK_RXBYTECLKHS_0>; 1198*4882a593Smuzhiyun clock-names = "pclk_csi2host", "clk_rxbyte_hs"; 1199*4882a593Smuzhiyun resets = <&cru SRST_P_CSIHOST0>; 1200*4882a593Smuzhiyun reset-names = "srst_csihost_p"; 1201*4882a593Smuzhiyun status = "okay"; 1202*4882a593Smuzhiyun }; 1203*4882a593Smuzhiyun 1204*4882a593Smuzhiyun mipi1_csi2_hw: mipi-csi2-hw@ffa30000 { 1205*4882a593Smuzhiyun compatible = "rockchip,rv1106-mipi-csi2-hw"; 1206*4882a593Smuzhiyun reg = <0xffa30000 0x10000>; 1207*4882a593Smuzhiyun reg-names = "csihost_regs"; 1208*4882a593Smuzhiyun interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 1209*4882a593Smuzhiyun <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 1210*4882a593Smuzhiyun interrupt-names = "csi-intr1", "csi-intr2"; 1211*4882a593Smuzhiyun clocks = <&cru PCLK_CSIHOST1>, <&cru CLK_RXBYTECLKHS_1>; 1212*4882a593Smuzhiyun clock-names = "pclk_csi2host", "clk_rxbyte_hs"; 1213*4882a593Smuzhiyun resets = <&cru SRST_P_CSIHOST1>; 1214*4882a593Smuzhiyun reset-names = "srst_csihost_p"; 1215*4882a593Smuzhiyun status = "okay"; 1216*4882a593Smuzhiyun }; 1217*4882a593Smuzhiyun 1218*4882a593Smuzhiyun rkvenc: rkvenc@ffa50000 { 1219*4882a593Smuzhiyun compatible = "rockchip,rkv-encoder-rv1106"; 1220*4882a593Smuzhiyun reg = <0xffa50000 0x6000>; 1221*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 1222*4882a593Smuzhiyun interrupt-names = "irq_rkvenc"; 1223*4882a593Smuzhiyun clocks = <&cru ACLK_VEPU>, <&cru HCLK_VEPU>, <&cru CLK_CORE_VEPU>; 1224*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec", "clk_core"; 1225*4882a593Smuzhiyun rockchip,normal-rates = <300000000>, <0>, <410000000>; 1226*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_VEPU>, <&cru CLK_CORE_VEPU>; 1227*4882a593Smuzhiyun assigned-clock-rates = <300000000>, <400000000>; 1228*4882a593Smuzhiyun resets = <&cru SRST_A_VEPU>, <&cru SRST_H_VEPU>, <&cru SRST_CORE_VEPU>; 1229*4882a593Smuzhiyun reset-names = "video_a", "video_h", "video_core"; 1230*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1231*4882a593Smuzhiyun rockchip,taskqueue-node = <0>; 1232*4882a593Smuzhiyun dvbm = <&rkdvbm>; 1233*4882a593Smuzhiyun status = "disabled"; 1234*4882a593Smuzhiyun }; 1235*4882a593Smuzhiyun 1236*4882a593Smuzhiyun rkvenc_pp: rkvenc-pp@ffa60000 { 1237*4882a593Smuzhiyun compatible = "rockchip,rkvenc-pp-rv1106"; 1238*4882a593Smuzhiyun reg = <0xffa60000 0x900>; 1239*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1240*4882a593Smuzhiyun interrupt-names = "irq_rkvenc_pp"; 1241*4882a593Smuzhiyun clocks = <&cru ACLK_VEPU_PP>, <&cru HCLK_VEPU_PP>; 1242*4882a593Smuzhiyun clock-names = "aclk_vepu_pp", "hclk_vepu_pp"; 1243*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_VEPU_PP>, <&cru HCLK_VEPU_PP>; 1244*4882a593Smuzhiyun resets = <&cru SRST_A_VEPU_PP>, <&cru SRST_H_VEPU_PP>; 1245*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1246*4882a593Smuzhiyun rockchip,taskqueue-node = <1>; 1247*4882a593Smuzhiyun status = "disabled"; 1248*4882a593Smuzhiyun }; 1249*4882a593Smuzhiyun 1250*4882a593Smuzhiyun rkdvbm: rkdvbm@ffa70000 { 1251*4882a593Smuzhiyun compatible = "rockchip,rk-dvbm"; 1252*4882a593Smuzhiyun reg = <0xffa70000 0x90>; 1253*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 1254*4882a593Smuzhiyun interrupt-names = "irq_rkdvbm"; 1255*4882a593Smuzhiyun clocks = <&cru CLK_CORE_VEPU_DVBM>; 1256*4882a593Smuzhiyun clock-names = "clk_core"; 1257*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CORE_VEPU_DVBM>; 1258*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 1259*4882a593Smuzhiyun resets = <&cru SRST_CORE_VEPU_DVBM>; 1260*4882a593Smuzhiyun reset-names = "dvbm_rst"; 1261*4882a593Smuzhiyun status = "disabled"; 1262*4882a593Smuzhiyun }; 1263*4882a593Smuzhiyun 1264*4882a593Smuzhiyun gmac: ethernet@ffa80000 { 1265*4882a593Smuzhiyun compatible = "rockchip,rv1106-gmac", "snps,dwmac-4.20a"; 1266*4882a593Smuzhiyun reg = <0xffa80000 0x10000>; 1267*4882a593Smuzhiyun interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>, 1268*4882a593Smuzhiyun <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 1269*4882a593Smuzhiyun interrupt-names = "macirq", "eth_wake_irq"; 1270*4882a593Smuzhiyun rockchip,grf = <&grf>; 1271*4882a593Smuzhiyun clocks = <&cru CLK_GMAC0_TX_50M_O>, <&cru CLK_GMAC0_REF_50M>, 1272*4882a593Smuzhiyun <&cru ACLK_MAC>, <&cru PCLK_MAC>; 1273*4882a593Smuzhiyun clock-names = "stmmaceth", "clk_mac_ref", 1274*4882a593Smuzhiyun "aclk_mac", "pclk_mac"; 1275*4882a593Smuzhiyun resets = <&cru SRST_A_MAC>; 1276*4882a593Smuzhiyun reset-names = "stmmaceth"; 1277*4882a593Smuzhiyun 1278*4882a593Smuzhiyun snps,mixed-burst; 1279*4882a593Smuzhiyun snps,tso; 1280*4882a593Smuzhiyun 1281*4882a593Smuzhiyun tx-dma-size = <256>; 1282*4882a593Smuzhiyun rx-dma-size = <128>; 1283*4882a593Smuzhiyun 1284*4882a593Smuzhiyun snps,axi-config = <&stmmac_axi_setup>; 1285*4882a593Smuzhiyun snps,mtl-rx-config = <&mtl_rx_setup>; 1286*4882a593Smuzhiyun snps,mtl-tx-config = <&mtl_tx_setup>; 1287*4882a593Smuzhiyun 1288*4882a593Smuzhiyun phy-mode = "rmii"; 1289*4882a593Smuzhiyun clock_in_out = "input"; 1290*4882a593Smuzhiyun phy-handle = <&rmii_phy>; 1291*4882a593Smuzhiyun 1292*4882a593Smuzhiyun /* FLOW_OFF: 0, FLOW_RX: 1, FLOW_TX: 2, FLOW_AUTO: 3 */ 1293*4882a593Smuzhiyun snps,flow-ctrl = <0>; 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun nvmem-cells = <&macphy_bgs>; 1296*4882a593Smuzhiyun nvmem-cell-names = "bgs"; 1297*4882a593Smuzhiyun status = "disabled"; 1298*4882a593Smuzhiyun 1299*4882a593Smuzhiyun mdio: mdio { 1300*4882a593Smuzhiyun compatible = "snps,dwmac-mdio"; 1301*4882a593Smuzhiyun #address-cells = <0x1>; 1302*4882a593Smuzhiyun #size-cells = <0x0>; 1303*4882a593Smuzhiyun rmii_phy: ethernet-phy@2 { 1304*4882a593Smuzhiyun compatible = "ethernet-phy-id0044.1400", "ethernet-phy-ieee802.3-c22"; 1305*4882a593Smuzhiyun reg = <2>; 1306*4882a593Smuzhiyun clocks = <&cru CLK_MACPHY>; 1307*4882a593Smuzhiyun resets = <&cru SRST_MACPHY>; 1308*4882a593Smuzhiyun phy-is-integrated; 1309*4882a593Smuzhiyun nvmem-cells = <&macphy_txlevel>; 1310*4882a593Smuzhiyun nvmem-cell-names = "txlevel"; 1311*4882a593Smuzhiyun bgs,increment = <2>; 1312*4882a593Smuzhiyun }; 1313*4882a593Smuzhiyun }; 1314*4882a593Smuzhiyun 1315*4882a593Smuzhiyun stmmac_axi_setup: stmmac-axi-config { 1316*4882a593Smuzhiyun snps,wr_osr_lmt = <4>; 1317*4882a593Smuzhiyun snps,rd_osr_lmt = <8>; 1318*4882a593Smuzhiyun snps,blen = <0 0 0 0 16 8 4>; 1319*4882a593Smuzhiyun }; 1320*4882a593Smuzhiyun 1321*4882a593Smuzhiyun mtl_rx_setup: rx-queues-config { 1322*4882a593Smuzhiyun snps,rx-queues-to-use = <1>; 1323*4882a593Smuzhiyun queue0 { 1324*4882a593Smuzhiyun status = "okay"; 1325*4882a593Smuzhiyun }; 1326*4882a593Smuzhiyun }; 1327*4882a593Smuzhiyun 1328*4882a593Smuzhiyun mtl_tx_setup: tx-queues-config { 1329*4882a593Smuzhiyun snps,tx-queues-to-use = <1>; 1330*4882a593Smuzhiyun queue0 { 1331*4882a593Smuzhiyun status = "okay"; 1332*4882a593Smuzhiyun }; 1333*4882a593Smuzhiyun }; 1334*4882a593Smuzhiyun }; 1335*4882a593Smuzhiyun 1336*4882a593Smuzhiyun emmc: mmc@ffa90000 { 1337*4882a593Smuzhiyun compatible = "rockchip,rv1106-dw-mshc", "rockchip,rk3288-dw-mshc"; 1338*4882a593Smuzhiyun reg = <0xffa90000 0x4000>; 1339*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 1340*4882a593Smuzhiyun clocks = <&cru HCLK_EMMC>, <&cru CCLK_SRC_EMMC>, 1341*4882a593Smuzhiyun <&grf_cru SCLK_EMMC_DRV>, <&grf_cru SCLK_EMMC_SAMPLE>; 1342*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1343*4882a593Smuzhiyun fifo-depth = <0x100>; 1344*4882a593Smuzhiyun max-frequency = <200000000>; 1345*4882a593Smuzhiyun rockchip,use-v2-tuning; 1346*4882a593Smuzhiyun status = "disabled"; 1347*4882a593Smuzhiyun }; 1348*4882a593Smuzhiyun 1349*4882a593Smuzhiyun sdmmc: mmc@ffaa0000 { 1350*4882a593Smuzhiyun compatible = "rockchip,rv1106-dw-mshc", "rockchip,rk3288-dw-mshc"; 1351*4882a593Smuzhiyun reg = <0xffaa0000 0x4000>; 1352*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 1353*4882a593Smuzhiyun clocks = <&cru HCLK_SDMMC>, <&cru CCLK_SRC_SDMMC>, 1354*4882a593Smuzhiyun <&grf_cru SCLK_SDMMC_DRV>, <&grf_cru SCLK_SDMMC_SAMPLE>; 1355*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1356*4882a593Smuzhiyun fifo-depth = <0x100>; 1357*4882a593Smuzhiyun max-frequency = <200000000>; 1358*4882a593Smuzhiyun status = "disabled"; 1359*4882a593Smuzhiyun }; 1360*4882a593Smuzhiyun 1361*4882a593Smuzhiyun sfc: spi@ffac0000 { 1362*4882a593Smuzhiyun compatible = "rockchip,sfc"; 1363*4882a593Smuzhiyun reg = <0xffac0000 0x4000>; 1364*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 1365*4882a593Smuzhiyun clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>; 1366*4882a593Smuzhiyun clock-names = "clk_sfc", "hclk_sfc"; 1367*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_SFC>; 1368*4882a593Smuzhiyun assigned-clock-rates = <75000000>; 1369*4882a593Smuzhiyun #address-cells = <1>; 1370*4882a593Smuzhiyun #size-cells = <0>; 1371*4882a593Smuzhiyun status = "disabled"; 1372*4882a593Smuzhiyun }; 1373*4882a593Smuzhiyun 1374*4882a593Smuzhiyun rve: rve@ffad0000 { 1375*4882a593Smuzhiyun compatible = "rockchip,rve"; 1376*4882a593Smuzhiyun reg = <0xffad0000 0x1000>; 1377*4882a593Smuzhiyun interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 1378*4882a593Smuzhiyun clocks = <&cru ACLK_IVE>, <&cru HCLK_IVE>; 1379*4882a593Smuzhiyun clock-names = "aclk_rve", "hclk_rve"; 1380*4882a593Smuzhiyun status = "disabled"; 1381*4882a593Smuzhiyun }; 1382*4882a593Smuzhiyun 1383*4882a593Smuzhiyun i2s0_8ch: i2s@ffae0000 { 1384*4882a593Smuzhiyun compatible = "rockchip,rv1106-i2s-tdm"; 1385*4882a593Smuzhiyun reg = <0xffae0000 0x1000>; 1386*4882a593Smuzhiyun interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 1387*4882a593Smuzhiyun clocks = <&cru MCLK_I2S0_8CH_TX>, <&cru MCLK_I2S0_8CH_RX>, <&cru HCLK_I2S0>; 1388*4882a593Smuzhiyun clock-names = "mclk_tx", "mclk_rx", "hclk"; 1389*4882a593Smuzhiyun dmas = <&dmac 22>, <&dmac 21>; 1390*4882a593Smuzhiyun dma-names = "tx", "rx"; 1391*4882a593Smuzhiyun resets = <&cru SRST_M_I2S0_8CH_TX>, <&cru SRST_M_I2S0_8CH_RX>; 1392*4882a593Smuzhiyun reset-names = "tx-m", "rx-m"; 1393*4882a593Smuzhiyun rockchip,clk-trcm = <1>; 1394*4882a593Smuzhiyun #sound-dai-cells = <0>; 1395*4882a593Smuzhiyun status = "disabled"; 1396*4882a593Smuzhiyun }; 1397*4882a593Smuzhiyun 1398*4882a593Smuzhiyun usbdrd: usbdrd { 1399*4882a593Smuzhiyun compatible = "rockchip,rv1106-dwc3", "rockchip,rk3399-dwc3"; 1400*4882a593Smuzhiyun clocks = <&cru CLK_REF_USBOTG>, <&cru CLK_UTMI_USBOTG>, 1401*4882a593Smuzhiyun <&cru ACLK_USBOTG>; 1402*4882a593Smuzhiyun clock-names = "ref", "utmi", "bus"; 1403*4882a593Smuzhiyun #address-cells = <1>; 1404*4882a593Smuzhiyun #size-cells = <1>; 1405*4882a593Smuzhiyun ranges; 1406*4882a593Smuzhiyun status = "disabled"; 1407*4882a593Smuzhiyun 1408*4882a593Smuzhiyun usbdrd_dwc3: usb@ffb00000 { 1409*4882a593Smuzhiyun compatible = "snps,dwc3"; 1410*4882a593Smuzhiyun reg = <0xffb00000 0x100000>; 1411*4882a593Smuzhiyun interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 1412*4882a593Smuzhiyun resets = <&cru SRST_A_USBOTG>; 1413*4882a593Smuzhiyun reset-names = "usb3-otg"; 1414*4882a593Smuzhiyun dr_mode = "otg"; 1415*4882a593Smuzhiyun maximum-speed = "high-speed"; 1416*4882a593Smuzhiyun phys = <&u2phy_otg>; 1417*4882a593Smuzhiyun phy-names = "usb2-phy"; 1418*4882a593Smuzhiyun phy_type = "utmi_wide"; 1419*4882a593Smuzhiyun snps,dis_enblslpm_quirk; 1420*4882a593Smuzhiyun snps,dis-u2-freeclk-exists-quirk; 1421*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 1422*4882a593Smuzhiyun snps,dis-del-phy-power-chg-quirk; 1423*4882a593Smuzhiyun snps,dis-tx-ipgap-linecheck-quirk; 1424*4882a593Smuzhiyun snps,usb2-gadget-lpm-disable; 1425*4882a593Smuzhiyun snps,usb2-lpm-disable; 1426*4882a593Smuzhiyun status = "disabled"; 1427*4882a593Smuzhiyun }; 1428*4882a593Smuzhiyun }; 1429*4882a593Smuzhiyun 1430*4882a593Smuzhiyun pinctrl: pinctrl { 1431*4882a593Smuzhiyun compatible = "rockchip,rv1106-pinctrl"; 1432*4882a593Smuzhiyun rockchip,grf = <&ioc>; 1433*4882a593Smuzhiyun rockchip,pmu = <&pmuioc>; 1434*4882a593Smuzhiyun #address-cells = <1>; 1435*4882a593Smuzhiyun #size-cells = <1>; 1436*4882a593Smuzhiyun ranges; 1437*4882a593Smuzhiyun 1438*4882a593Smuzhiyun gpio0: gpio@ff380000 { 1439*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1440*4882a593Smuzhiyun reg = <0xff380000 0x100>; 1441*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 1442*4882a593Smuzhiyun clocks = <&cru PCLK_PMU_GPIO0>, <&cru DBCLK_PMU_GPIO0>; 1443*4882a593Smuzhiyun 1444*4882a593Smuzhiyun gpio-controller; 1445*4882a593Smuzhiyun #gpio-cells = <2>; 1446*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 0 32>; 1447*4882a593Smuzhiyun interrupt-controller; 1448*4882a593Smuzhiyun #interrupt-cells = <2>; 1449*4882a593Smuzhiyun }; 1450*4882a593Smuzhiyun 1451*4882a593Smuzhiyun gpio1: gpio@ff530000 { 1452*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1453*4882a593Smuzhiyun reg = <0xff530000 0x100>; 1454*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 1455*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>; 1456*4882a593Smuzhiyun 1457*4882a593Smuzhiyun gpio-controller; 1458*4882a593Smuzhiyun #gpio-cells = <2>; 1459*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 32 32>; 1460*4882a593Smuzhiyun interrupt-controller; 1461*4882a593Smuzhiyun #interrupt-cells = <2>; 1462*4882a593Smuzhiyun }; 1463*4882a593Smuzhiyun 1464*4882a593Smuzhiyun gpio2: gpio@ff540000 { 1465*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1466*4882a593Smuzhiyun reg = <0xff540000 0x100>; 1467*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 1468*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>; 1469*4882a593Smuzhiyun 1470*4882a593Smuzhiyun gpio-controller; 1471*4882a593Smuzhiyun #gpio-cells = <2>; 1472*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 64 32>; 1473*4882a593Smuzhiyun interrupt-controller; 1474*4882a593Smuzhiyun #interrupt-cells = <2>; 1475*4882a593Smuzhiyun }; 1476*4882a593Smuzhiyun 1477*4882a593Smuzhiyun gpio3: gpio@ff550000 { 1478*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1479*4882a593Smuzhiyun reg = <0xff550000 0x100>; 1480*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 1481*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>; 1482*4882a593Smuzhiyun 1483*4882a593Smuzhiyun gpio-controller; 1484*4882a593Smuzhiyun #gpio-cells = <2>; 1485*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 96 32>; 1486*4882a593Smuzhiyun interrupt-controller; 1487*4882a593Smuzhiyun #interrupt-cells = <2>; 1488*4882a593Smuzhiyun }; 1489*4882a593Smuzhiyun 1490*4882a593Smuzhiyun gpio4: gpio@ff560000 { 1491*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1492*4882a593Smuzhiyun reg = <0xff560000 0x100>; 1493*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 1494*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>; 1495*4882a593Smuzhiyun 1496*4882a593Smuzhiyun gpio-controller; 1497*4882a593Smuzhiyun #gpio-cells = <2>; 1498*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 128 32>; 1499*4882a593Smuzhiyun interrupt-controller; 1500*4882a593Smuzhiyun #interrupt-cells = <2>; 1501*4882a593Smuzhiyun }; 1502*4882a593Smuzhiyun }; 1503*4882a593Smuzhiyun}; 1504*4882a593Smuzhiyun 1505*4882a593Smuzhiyun#include "rv1106-pinctrl.dtsi" 1506