xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/rv1106-uvc.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun/ {
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun};
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun&cru {
11*4882a593Smuzhiyun	assigned-clocks =
12*4882a593Smuzhiyun		<&cru PLL_GPLL>, <&cru PLL_CPLL>,
13*4882a593Smuzhiyun		<&cru ARMCLK>,
14*4882a593Smuzhiyun		<&cru CLK_50M_SRC>, <&cru CLK_100M_SRC>,
15*4882a593Smuzhiyun		<&cru CLK_150M_SRC>, <&cru CLK_200M_SRC>,
16*4882a593Smuzhiyun		<&cru CLK_250M_SRC>, <&cru CLK_300M_SRC>,
17*4882a593Smuzhiyun		<&cru CLK_339M_SRC>, <&cru CLK_400M_SRC>,
18*4882a593Smuzhiyun		<&cru CLK_450M_SRC>, <&cru CLK_500M_SRC>,
19*4882a593Smuzhiyun		<&cru ACLK_PERI_ROOT>, <&cru HCLK_PERI_ROOT>,
20*4882a593Smuzhiyun		<&cru PCLK_PERI_ROOT>, <&cru ACLK_BUS_ROOT>,
21*4882a593Smuzhiyun		<&cru PCLK_TOP_ROOT>, <&cru PCLK_PMU_ROOT>,
22*4882a593Smuzhiyun		<&cru HCLK_PMU_ROOT>;
23*4882a593Smuzhiyun	assigned-clock-rates =
24*4882a593Smuzhiyun		<983040000>, <1188000000>,
25*4882a593Smuzhiyun		<1104000000>,
26*4882a593Smuzhiyun		<50000000>, <100000000>,
27*4882a593Smuzhiyun		<150000000>, <200000000>,
28*4882a593Smuzhiyun		<250000000>, <300000000>,
29*4882a593Smuzhiyun		<340000000>, <400000000>,
30*4882a593Smuzhiyun		<450000000>, <500000000>,
31*4882a593Smuzhiyun		<400000000>, <200000000>,
32*4882a593Smuzhiyun		<100000000>, <300000000>,
33*4882a593Smuzhiyun		<100000000>, <100000000>,
34*4882a593Smuzhiyun		<200000000>;
35*4882a593Smuzhiyun};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun&fiq_debugger {
38*4882a593Smuzhiyun	rockchip,irq-mode-enable = <1>;
39*4882a593Smuzhiyun	status = "okay";
40*4882a593Smuzhiyun};
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun&i2s0_8ch {
43*4882a593Smuzhiyun	status = "okay";
44*4882a593Smuzhiyun	clocks = <&cru MCLK_I2S0_8CH_TX>, <&cru MCLK_I2S0_8CH_RX>, <&cru HCLK_I2S0>,
45*4882a593Smuzhiyun		 <&cru CLK_I2S0_8CH_TX_SRC>, <&cru CLK_I2S0_8CH_RX_SRC>,
46*4882a593Smuzhiyun		 <&cru PLL_GPLL>, <&cru PLL_GPLL>;
47*4882a593Smuzhiyun	clock-names = "mclk_tx", "mclk_rx", "hclk",
48*4882a593Smuzhiyun		      "mclk_tx_src", "mclk_rx_src",
49*4882a593Smuzhiyun		      "mclk_root0", "mclk_root1";
50*4882a593Smuzhiyun	rockchip,mclk-calibrate;
51*4882a593Smuzhiyun};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun&mpp_srv {
54*4882a593Smuzhiyun	status = "okay";
55*4882a593Smuzhiyun};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun&mpp_vcodec {
58*4882a593Smuzhiyun	status = "okay";
59*4882a593Smuzhiyun};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun&npu {
62*4882a593Smuzhiyun	status = "okay";
63*4882a593Smuzhiyun};
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun&rga2 {
66*4882a593Smuzhiyun	status = "okay";
67*4882a593Smuzhiyun};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun&rkvenc {
70*4882a593Smuzhiyun	status = "okay";
71*4882a593Smuzhiyun};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun&rkvenc_pp {
74*4882a593Smuzhiyun	status = "okay";
75*4882a593Smuzhiyun};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun&rng {
78*4882a593Smuzhiyun	status = "okay";
79*4882a593Smuzhiyun};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun&rve {
82*4882a593Smuzhiyun	status = "okay";
83*4882a593Smuzhiyun};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun&u2phy {
86*4882a593Smuzhiyun	status = "okay";
87*4882a593Smuzhiyun};
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun&u2phy_otg {
90*4882a593Smuzhiyun	status = "okay";
91*4882a593Smuzhiyun};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun&usbdrd {
94*4882a593Smuzhiyun	status = "okay";
95*4882a593Smuzhiyun};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun&usbdrd_dwc3 {
98*4882a593Smuzhiyun	dr_mode = "peripheral";
99*4882a593Smuzhiyun	status = "okay";
100*4882a593Smuzhiyun};
101