1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include "rv1106.dtsi" 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/ { 9*4882a593Smuzhiyun compatible = "rockchip,rv1103"; 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun aliases { 12*4882a593Smuzhiyun /delete-property/ gpio2; 13*4882a593Smuzhiyun }; 14*4882a593Smuzhiyun}; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun/delete-node/ &gpio2; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun&acodec { 19*4882a593Smuzhiyun compatible = "rockchip,rv1103-codec"; 20*4882a593Smuzhiyun}; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun&cpu0_opp_table { 23*4882a593Smuzhiyun /delete-node/ opp-1200000000; 24*4882a593Smuzhiyun /delete-node/ opp-1296000000; 25*4882a593Smuzhiyun /delete-node/ opp-1416000000; 26*4882a593Smuzhiyun /delete-node/ opp-1512000000; 27*4882a593Smuzhiyun /delete-node/ opp-1608000000; 28*4882a593Smuzhiyun}; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun&cru { 31*4882a593Smuzhiyun assigned-clocks = 32*4882a593Smuzhiyun <&cru PLL_GPLL>, <&cru PLL_CPLL>, 33*4882a593Smuzhiyun <&cru ARMCLK>, 34*4882a593Smuzhiyun <&cru ACLK_PERI_ROOT>, <&cru HCLK_PERI_ROOT>, 35*4882a593Smuzhiyun <&cru PCLK_PERI_ROOT>, <&cru ACLK_BUS_ROOT>, 36*4882a593Smuzhiyun <&cru PCLK_TOP_ROOT>, <&cru PCLK_PMU_ROOT>, 37*4882a593Smuzhiyun <&cru HCLK_PMU_ROOT>, <&cru CLK_339M_SRC>; 38*4882a593Smuzhiyun assigned-clock-rates = 39*4882a593Smuzhiyun <1188000000>, <1000000000>, 40*4882a593Smuzhiyun <1104000000>, 41*4882a593Smuzhiyun <400000000>, <200000000>, 42*4882a593Smuzhiyun <100000000>, <300000000>, 43*4882a593Smuzhiyun <100000000>, <100000000>, 44*4882a593Smuzhiyun <200000000>, <264000000>; 45*4882a593Smuzhiyun}; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun&i2c3 { 48*4882a593Smuzhiyun pinctrl-names = "default"; 49*4882a593Smuzhiyun pinctrl-0 = <&i2c3m1_xfer>; 50*4882a593Smuzhiyun}; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun&i2c4 { 53*4882a593Smuzhiyun pinctrl-names = "default"; 54*4882a593Smuzhiyun pinctrl-0 = <&i2c3m1_xfer>; 55*4882a593Smuzhiyun}; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun&u2phy_otg { 58*4882a593Smuzhiyun rockchip,vbus-always-on; 59*4882a593Smuzhiyun}; 60