xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/rk3288-evb-rk628-rgb2lvds-dual-avb.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun// Copyright (c) 2020 Fuzhou Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun/dts-v1/;
5*4882a593Smuzhiyun#include "rk3288-evb-rk628.dtsi"
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun/ {
8*4882a593Smuzhiyun	vcc33_lcd: vcc33-lcd {
9*4882a593Smuzhiyun		compatible = "regulator-fixed";
10*4882a593Smuzhiyun		regulator-name = "vcc33_lcd";
11*4882a593Smuzhiyun		regulator-boot-on;
12*4882a593Smuzhiyun		gpio = <&gpio7 RK_PA2 GPIO_ACTIVE_HIGH>;
13*4882a593Smuzhiyun		enable-active-high;
14*4882a593Smuzhiyun	};
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	panel {
17*4882a593Smuzhiyun		compatible = "simple-panel";
18*4882a593Smuzhiyun		backlight = <&backlight>;
19*4882a593Smuzhiyun		power-supply = <&vcc33_lcd>;
20*4882a593Smuzhiyun		enable-gpios = <&gpio5 RK_PC1 GPIO_ACTIVE_HIGH>;
21*4882a593Smuzhiyun		prepare-delay-ms = <20>;
22*4882a593Smuzhiyun		enable-delay-ms = <20>;
23*4882a593Smuzhiyun		disable-delay-ms = <20>;
24*4882a593Smuzhiyun		unprepare-delay-ms = <20>;
25*4882a593Smuzhiyun		bus-format = <MEDIA_BUS_FMT_RGB888_1X7X4_SPWG>;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun		display-timings {
28*4882a593Smuzhiyun			native-mode = <&timing0>;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun			timing0: timing0 {
31*4882a593Smuzhiyun				clock-frequency = <149000000>;
32*4882a593Smuzhiyun				hactive = <1920>;
33*4882a593Smuzhiyun				vactive = <1080>;
34*4882a593Smuzhiyun				hback-porch = <96>;
35*4882a593Smuzhiyun				hfront-porch = <120>;
36*4882a593Smuzhiyun				vback-porch = <8>;
37*4882a593Smuzhiyun				vfront-porch = <33>;
38*4882a593Smuzhiyun				hsync-len = <64>;
39*4882a593Smuzhiyun				vsync-len = <4>;
40*4882a593Smuzhiyun				hsync-active = <0>;
41*4882a593Smuzhiyun				vsync-active = <0>;
42*4882a593Smuzhiyun				de-active = <0>;
43*4882a593Smuzhiyun				pixelclk-active = <0>;
44*4882a593Smuzhiyun			};
45*4882a593Smuzhiyun		};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun		port {
48*4882a593Smuzhiyun			panel_in_lvds: endpoint {
49*4882a593Smuzhiyun				remote-endpoint = <&lvds_out_panel>;
50*4882a593Smuzhiyun			};
51*4882a593Smuzhiyun		};
52*4882a593Smuzhiyun	};
53*4882a593Smuzhiyun};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun&rk628_lvds {
56*4882a593Smuzhiyun	rockchip,link-type = "dual-link-even-odd-pixels";
57*4882a593Smuzhiyun	status = "okay";
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun	ports {
60*4882a593Smuzhiyun		#address-cells = <1>;
61*4882a593Smuzhiyun		#size-cells = <0>;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun		port@0 {
64*4882a593Smuzhiyun			reg = <0>;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun			lvds_in_post_process: endpoint {
67*4882a593Smuzhiyun				remote-endpoint = <&post_process_out_lvds>;
68*4882a593Smuzhiyun			};
69*4882a593Smuzhiyun		};
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun		port@1 {
72*4882a593Smuzhiyun			reg = <1>;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun			lvds_out_panel: endpoint {
75*4882a593Smuzhiyun				remote-endpoint = <&panel_in_lvds>;
76*4882a593Smuzhiyun			};
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun	};
79*4882a593Smuzhiyun};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun&rk628_combtxphy {
82*4882a593Smuzhiyun	status = "okay";
83*4882a593Smuzhiyun};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun&rk628_post_process {
86*4882a593Smuzhiyun	pinctrl-names = "default";
87*4882a593Smuzhiyun	pinctrl-0 = <&rk628_vop_pins>;
88*4882a593Smuzhiyun	status = "okay";
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun	ports {
91*4882a593Smuzhiyun		#address-cells = <1>;
92*4882a593Smuzhiyun		#size-cells = <0>;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun		port@0 {
95*4882a593Smuzhiyun			reg = <0>;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun			post_process_in_rgb: endpoint {
98*4882a593Smuzhiyun				remote-endpoint = <&rgb_out_post_process>;
99*4882a593Smuzhiyun			};
100*4882a593Smuzhiyun		};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun		port@1 {
103*4882a593Smuzhiyun			reg = <1>;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun			post_process_out_lvds: endpoint {
106*4882a593Smuzhiyun				remote-endpoint = <&lvds_in_post_process>;
107*4882a593Smuzhiyun			};
108*4882a593Smuzhiyun		};
109*4882a593Smuzhiyun	};
110*4882a593Smuzhiyun};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun&rgb {
113*4882a593Smuzhiyun	status = "okay";
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun	ports {
116*4882a593Smuzhiyun		port@1 {
117*4882a593Smuzhiyun			reg = <1>;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun			rgb_out_post_process: endpoint {
120*4882a593Smuzhiyun				remote-endpoint = <&post_process_in_rgb>;
121*4882a593Smuzhiyun			};
122*4882a593Smuzhiyun		};
123*4882a593Smuzhiyun	};
124*4882a593Smuzhiyun};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun&video_phy {
127*4882a593Smuzhiyun	status = "okay";
128*4882a593Smuzhiyun};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun&rgb_in_vopb {
131*4882a593Smuzhiyun	status = "disabled";
132*4882a593Smuzhiyun};
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun&rgb_in_vopl {
135*4882a593Smuzhiyun	status = "okay";
136*4882a593Smuzhiyun};
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun&route_rgb {
139*4882a593Smuzhiyun	connect = <&vopl_out_rgb>;
140*4882a593Smuzhiyun	status = "disabled";
141*4882a593Smuzhiyun};
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun&vopb {
144*4882a593Smuzhiyun	assigned-clocks = <&cru DCLK_VOP0>;
145*4882a593Smuzhiyun	assigned-clock-parents = <&cru PLL_GPLL>;
146*4882a593Smuzhiyun};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun&vopl {
149*4882a593Smuzhiyun	assigned-clocks = <&cru DCLK_VOP1>;
150*4882a593Smuzhiyun	assigned-clock-parents = <&cru PLL_CPLL>;
151*4882a593Smuzhiyun};
152