xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/rk322x.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
4*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
5*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
6*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h>
7*4882a593Smuzhiyun#include <dt-bindings/clock/rk3228-cru.h>
8*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/ {
11*4882a593Smuzhiyun	#address-cells = <1>;
12*4882a593Smuzhiyun	#size-cells = <1>;
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun	interrupt-parent = <&gic>;
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	aliases {
17*4882a593Smuzhiyun		ethernet0 = &gmac;
18*4882a593Smuzhiyun		gpio0 = &gpio0;
19*4882a593Smuzhiyun		gpio1 = &gpio1;
20*4882a593Smuzhiyun		gpio2 = &gpio2;
21*4882a593Smuzhiyun		gpio3 = &gpio3;
22*4882a593Smuzhiyun		serial0 = &uart0;
23*4882a593Smuzhiyun		serial1 = &uart1;
24*4882a593Smuzhiyun		serial2 = &uart2;
25*4882a593Smuzhiyun		spi0 = &spi0;
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	cpus {
29*4882a593Smuzhiyun		#address-cells = <1>;
30*4882a593Smuzhiyun		#size-cells = <0>;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		cpu0: cpu@f00 {
33*4882a593Smuzhiyun			device_type = "cpu";
34*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
35*4882a593Smuzhiyun			reg = <0xf00>;
36*4882a593Smuzhiyun			resets = <&cru SRST_CORE0>;
37*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
38*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
39*4882a593Smuzhiyun			clock-latency = <40000>;
40*4882a593Smuzhiyun			clocks = <&cru ARMCLK>;
41*4882a593Smuzhiyun			enable-method = "psci";
42*4882a593Smuzhiyun		};
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun		cpu1: cpu@f01 {
45*4882a593Smuzhiyun			device_type = "cpu";
46*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
47*4882a593Smuzhiyun			reg = <0xf01>;
48*4882a593Smuzhiyun			resets = <&cru SRST_CORE1>;
49*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
50*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
51*4882a593Smuzhiyun			enable-method = "psci";
52*4882a593Smuzhiyun		};
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun		cpu2: cpu@f02 {
55*4882a593Smuzhiyun			device_type = "cpu";
56*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
57*4882a593Smuzhiyun			reg = <0xf02>;
58*4882a593Smuzhiyun			resets = <&cru SRST_CORE2>;
59*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
60*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
61*4882a593Smuzhiyun			enable-method = "psci";
62*4882a593Smuzhiyun		};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun		cpu3: cpu@f03 {
65*4882a593Smuzhiyun			device_type = "cpu";
66*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
67*4882a593Smuzhiyun			reg = <0xf03>;
68*4882a593Smuzhiyun			resets = <&cru SRST_CORE3>;
69*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
70*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
71*4882a593Smuzhiyun			enable-method = "psci";
72*4882a593Smuzhiyun		};
73*4882a593Smuzhiyun	};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun	cpu0_opp_table: opp_table0 {
76*4882a593Smuzhiyun		compatible = "operating-points-v2";
77*4882a593Smuzhiyun		opp-shared;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		opp-408000000 {
80*4882a593Smuzhiyun			opp-hz = /bits/ 64 <408000000>;
81*4882a593Smuzhiyun			opp-microvolt = <950000>;
82*4882a593Smuzhiyun			clock-latency-ns = <40000>;
83*4882a593Smuzhiyun			opp-suspend;
84*4882a593Smuzhiyun		};
85*4882a593Smuzhiyun		opp-600000000 {
86*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
87*4882a593Smuzhiyun			opp-microvolt = <975000>;
88*4882a593Smuzhiyun		};
89*4882a593Smuzhiyun		opp-816000000 {
90*4882a593Smuzhiyun			opp-hz = /bits/ 64 <816000000>;
91*4882a593Smuzhiyun			opp-microvolt = <1000000>;
92*4882a593Smuzhiyun		};
93*4882a593Smuzhiyun		opp-1008000000 {
94*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1008000000>;
95*4882a593Smuzhiyun			opp-microvolt = <1175000>;
96*4882a593Smuzhiyun		};
97*4882a593Smuzhiyun		opp-1200000000 {
98*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1200000000>;
99*4882a593Smuzhiyun			opp-microvolt = <1275000>;
100*4882a593Smuzhiyun		};
101*4882a593Smuzhiyun	};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun	amba: bus {
104*4882a593Smuzhiyun		compatible = "simple-bus";
105*4882a593Smuzhiyun		#address-cells = <1>;
106*4882a593Smuzhiyun		#size-cells = <1>;
107*4882a593Smuzhiyun		ranges;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun		pdma: pdma@110f0000 {
110*4882a593Smuzhiyun			compatible = "arm,pl330", "arm,primecell";
111*4882a593Smuzhiyun			reg = <0x110f0000 0x4000>;
112*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
113*4882a593Smuzhiyun				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
114*4882a593Smuzhiyun			#dma-cells = <1>;
115*4882a593Smuzhiyun			arm,pl330-periph-burst;
116*4882a593Smuzhiyun			clocks = <&cru ACLK_DMAC>;
117*4882a593Smuzhiyun			clock-names = "apb_pclk";
118*4882a593Smuzhiyun		};
119*4882a593Smuzhiyun	};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun	arm-pmu {
122*4882a593Smuzhiyun		compatible = "arm,cortex-a7-pmu";
123*4882a593Smuzhiyun		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
124*4882a593Smuzhiyun			     <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
125*4882a593Smuzhiyun			     <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
126*4882a593Smuzhiyun			     <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
127*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
128*4882a593Smuzhiyun	};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun	psci {
131*4882a593Smuzhiyun		compatible = "arm,psci-1.0", "arm,psci-0.2";
132*4882a593Smuzhiyun		method = "smc";
133*4882a593Smuzhiyun	};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun	timer {
136*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
137*4882a593Smuzhiyun		arm,cpu-registers-not-fw-configured;
138*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
139*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
140*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
141*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
142*4882a593Smuzhiyun		clock-frequency = <24000000>;
143*4882a593Smuzhiyun	};
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun	xin24m: oscillator {
146*4882a593Smuzhiyun		compatible = "fixed-clock";
147*4882a593Smuzhiyun		clock-frequency = <24000000>;
148*4882a593Smuzhiyun		clock-output-names = "xin24m";
149*4882a593Smuzhiyun		#clock-cells = <0>;
150*4882a593Smuzhiyun	};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun	display_subsystem: display-subsystem {
153*4882a593Smuzhiyun		compatible = "rockchip,display-subsystem";
154*4882a593Smuzhiyun		ports = <&vop_out>;
155*4882a593Smuzhiyun	};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun	i2s1: i2s1@100b0000 {
158*4882a593Smuzhiyun		compatible = "rockchip,rk3228-i2s", "rockchip,rk3066-i2s";
159*4882a593Smuzhiyun		reg = <0x100b0000 0x4000>;
160*4882a593Smuzhiyun		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
161*4882a593Smuzhiyun		clock-names = "i2s_clk", "i2s_hclk";
162*4882a593Smuzhiyun		clocks = <&cru SCLK_I2S1>, <&cru HCLK_I2S1_8CH>;
163*4882a593Smuzhiyun		dmas = <&pdma 14>, <&pdma 15>;
164*4882a593Smuzhiyun		dma-names = "tx", "rx";
165*4882a593Smuzhiyun		resets = <&cru SRST_I2S1>;
166*4882a593Smuzhiyun		reset-names = "reset-m";
167*4882a593Smuzhiyun		pinctrl-names = "default";
168*4882a593Smuzhiyun		pinctrl-0 = <&i2s1_bus>;
169*4882a593Smuzhiyun		status = "disabled";
170*4882a593Smuzhiyun	};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun	i2s0: i2s0@100c0000 {
173*4882a593Smuzhiyun		compatible = "rockchip,rk3228-i2s", "rockchip,rk3066-i2s";
174*4882a593Smuzhiyun		reg = <0x100c0000 0x4000>;
175*4882a593Smuzhiyun		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
176*4882a593Smuzhiyun		clock-names = "i2s_clk", "i2s_hclk";
177*4882a593Smuzhiyun		clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0_8CH>;
178*4882a593Smuzhiyun		dmas = <&pdma 11>, <&pdma 12>;
179*4882a593Smuzhiyun		dma-names = "tx", "rx";
180*4882a593Smuzhiyun		resets = <&cru SRST_I2S0>;
181*4882a593Smuzhiyun		reset-names = "reset-m";
182*4882a593Smuzhiyun		status = "disabled";
183*4882a593Smuzhiyun	};
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun	spdif: spdif@100d0000 {
186*4882a593Smuzhiyun		compatible = "rockchip,rk3228-spdif";
187*4882a593Smuzhiyun		reg = <0x100d0000 0x1000>;
188*4882a593Smuzhiyun		interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
189*4882a593Smuzhiyun		clocks = <&cru SCLK_SPDIF>, <&cru HCLK_SPDIF_8CH>;
190*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
191*4882a593Smuzhiyun		dmas = <&pdma 10>;
192*4882a593Smuzhiyun		dma-names = "tx";
193*4882a593Smuzhiyun		pinctrl-names = "default";
194*4882a593Smuzhiyun		pinctrl-0 = <&spdif_tx>;
195*4882a593Smuzhiyun		status = "disabled";
196*4882a593Smuzhiyun	};
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun	i2s2: i2s2@100e0000 {
199*4882a593Smuzhiyun		compatible = "rockchip,rk3228-i2s", "rockchip,rk3066-i2s";
200*4882a593Smuzhiyun		reg = <0x100e0000 0x4000>;
201*4882a593Smuzhiyun		interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
202*4882a593Smuzhiyun		clock-names = "i2s_clk", "i2s_hclk";
203*4882a593Smuzhiyun		clocks = <&cru SCLK_I2S2>, <&cru HCLK_I2S2_2CH>;
204*4882a593Smuzhiyun		dmas = <&pdma 0>, <&pdma 1>;
205*4882a593Smuzhiyun		dma-names = "tx", "rx";
206*4882a593Smuzhiyun		resets = <&cru SRST_I2S2>;
207*4882a593Smuzhiyun		reset-names = "reset-m";
208*4882a593Smuzhiyun		status = "disabled";
209*4882a593Smuzhiyun	};
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun	grf: syscon@11000000 {
212*4882a593Smuzhiyun		compatible = "rockchip,rk3228-grf", "syscon", "simple-mfd";
213*4882a593Smuzhiyun		reg = <0x11000000 0x1000>;
214*4882a593Smuzhiyun		#address-cells = <1>;
215*4882a593Smuzhiyun		#size-cells = <1>;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun		io_domains: io-domains {
218*4882a593Smuzhiyun			compatible = "rockchip,rk3228-io-voltage-domain";
219*4882a593Smuzhiyun			status = "disabled";
220*4882a593Smuzhiyun		};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun		u2phy0: usb2-phy@760 {
223*4882a593Smuzhiyun			compatible = "rockchip,rk3228-usb2phy";
224*4882a593Smuzhiyun			reg = <0x0760 0x0c>;
225*4882a593Smuzhiyun			clocks = <&cru SCLK_OTGPHY0>;
226*4882a593Smuzhiyun			clock-names = "phyclk";
227*4882a593Smuzhiyun			clock-output-names = "usb480m_phy0";
228*4882a593Smuzhiyun			#clock-cells = <0>;
229*4882a593Smuzhiyun			status = "disabled";
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun			u2phy0_otg: otg-port {
232*4882a593Smuzhiyun				interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
233*4882a593Smuzhiyun					     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
234*4882a593Smuzhiyun					     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
235*4882a593Smuzhiyun				interrupt-names = "otg-bvalid", "otg-id",
236*4882a593Smuzhiyun						  "linestate";
237*4882a593Smuzhiyun				#phy-cells = <0>;
238*4882a593Smuzhiyun				status = "disabled";
239*4882a593Smuzhiyun			};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun			u2phy0_host: host-port {
242*4882a593Smuzhiyun				interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
243*4882a593Smuzhiyun				interrupt-names = "linestate";
244*4882a593Smuzhiyun				#phy-cells = <0>;
245*4882a593Smuzhiyun				status = "disabled";
246*4882a593Smuzhiyun			};
247*4882a593Smuzhiyun		};
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun		u2phy1: usb2-phy@800 {
250*4882a593Smuzhiyun			compatible = "rockchip,rk3228-usb2phy";
251*4882a593Smuzhiyun			reg = <0x0800 0x0c>;
252*4882a593Smuzhiyun			clocks = <&cru SCLK_OTGPHY1>;
253*4882a593Smuzhiyun			clock-names = "phyclk";
254*4882a593Smuzhiyun			clock-output-names = "usb480m_phy1";
255*4882a593Smuzhiyun			#clock-cells = <0>;
256*4882a593Smuzhiyun			status = "disabled";
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun			u2phy1_otg: otg-port {
259*4882a593Smuzhiyun				interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
260*4882a593Smuzhiyun				interrupt-names = "linestate";
261*4882a593Smuzhiyun				#phy-cells = <0>;
262*4882a593Smuzhiyun				status = "disabled";
263*4882a593Smuzhiyun			};
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun			u2phy1_host: host-port {
266*4882a593Smuzhiyun				interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
267*4882a593Smuzhiyun				interrupt-names = "linestate";
268*4882a593Smuzhiyun				#phy-cells = <0>;
269*4882a593Smuzhiyun				status = "disabled";
270*4882a593Smuzhiyun			};
271*4882a593Smuzhiyun		};
272*4882a593Smuzhiyun	};
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun	uart0: serial@11010000 {
275*4882a593Smuzhiyun		compatible = "snps,dw-apb-uart";
276*4882a593Smuzhiyun		reg = <0x11010000 0x100>;
277*4882a593Smuzhiyun		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
278*4882a593Smuzhiyun		clock-frequency = <24000000>;
279*4882a593Smuzhiyun		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
280*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
281*4882a593Smuzhiyun		pinctrl-names = "default";
282*4882a593Smuzhiyun		pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
283*4882a593Smuzhiyun		reg-shift = <2>;
284*4882a593Smuzhiyun		reg-io-width = <4>;
285*4882a593Smuzhiyun		status = "disabled";
286*4882a593Smuzhiyun	};
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun	uart1: serial@11020000 {
289*4882a593Smuzhiyun		compatible = "snps,dw-apb-uart";
290*4882a593Smuzhiyun		reg = <0x11020000 0x100>;
291*4882a593Smuzhiyun		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
292*4882a593Smuzhiyun		clock-frequency = <24000000>;
293*4882a593Smuzhiyun		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
294*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
295*4882a593Smuzhiyun		pinctrl-names = "default";
296*4882a593Smuzhiyun		pinctrl-0 = <&uart1_xfer>;
297*4882a593Smuzhiyun		reg-shift = <2>;
298*4882a593Smuzhiyun		reg-io-width = <4>;
299*4882a593Smuzhiyun		status = "disabled";
300*4882a593Smuzhiyun	};
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun	uart2: serial@11030000 {
303*4882a593Smuzhiyun		compatible = "snps,dw-apb-uart";
304*4882a593Smuzhiyun		reg = <0x11030000 0x100>;
305*4882a593Smuzhiyun		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
306*4882a593Smuzhiyun		clock-frequency = <24000000>;
307*4882a593Smuzhiyun		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
308*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
309*4882a593Smuzhiyun		pinctrl-names = "default";
310*4882a593Smuzhiyun		pinctrl-0 = <&uart2_xfer>;
311*4882a593Smuzhiyun		reg-shift = <2>;
312*4882a593Smuzhiyun		reg-io-width = <4>;
313*4882a593Smuzhiyun		status = "disabled";
314*4882a593Smuzhiyun	};
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun	efuse: efuse@11040000 {
317*4882a593Smuzhiyun		compatible = "rockchip,rk3228-efuse";
318*4882a593Smuzhiyun		reg = <0x11040000 0x20>;
319*4882a593Smuzhiyun		clocks = <&cru PCLK_EFUSE_256>;
320*4882a593Smuzhiyun		clock-names = "pclk_efuse";
321*4882a593Smuzhiyun		#address-cells = <1>;
322*4882a593Smuzhiyun		#size-cells = <1>;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun		/* Data cells */
325*4882a593Smuzhiyun		efuse_id: id@7 {
326*4882a593Smuzhiyun			reg = <0x7 0x10>;
327*4882a593Smuzhiyun		};
328*4882a593Smuzhiyun		cpu_leakage: cpu_leakage@17 {
329*4882a593Smuzhiyun			reg = <0x17 0x1>;
330*4882a593Smuzhiyun		};
331*4882a593Smuzhiyun	};
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun	i2c0: i2c@11050000 {
334*4882a593Smuzhiyun		compatible = "rockchip,rk3228-i2c";
335*4882a593Smuzhiyun		reg = <0x11050000 0x1000>;
336*4882a593Smuzhiyun		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
337*4882a593Smuzhiyun		#address-cells = <1>;
338*4882a593Smuzhiyun		#size-cells = <0>;
339*4882a593Smuzhiyun		clock-names = "i2c";
340*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C0>;
341*4882a593Smuzhiyun		pinctrl-names = "default";
342*4882a593Smuzhiyun		pinctrl-0 = <&i2c0_xfer>;
343*4882a593Smuzhiyun		status = "disabled";
344*4882a593Smuzhiyun	};
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun	i2c1: i2c@11060000 {
347*4882a593Smuzhiyun		compatible = "rockchip,rk3228-i2c";
348*4882a593Smuzhiyun		reg = <0x11060000 0x1000>;
349*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
350*4882a593Smuzhiyun		#address-cells = <1>;
351*4882a593Smuzhiyun		#size-cells = <0>;
352*4882a593Smuzhiyun		clock-names = "i2c";
353*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C1>;
354*4882a593Smuzhiyun		pinctrl-names = "default";
355*4882a593Smuzhiyun		pinctrl-0 = <&i2c1_xfer>;
356*4882a593Smuzhiyun		status = "disabled";
357*4882a593Smuzhiyun	};
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun	i2c2: i2c@11070000 {
360*4882a593Smuzhiyun		compatible = "rockchip,rk3228-i2c";
361*4882a593Smuzhiyun		reg = <0x11070000 0x1000>;
362*4882a593Smuzhiyun		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
363*4882a593Smuzhiyun		#address-cells = <1>;
364*4882a593Smuzhiyun		#size-cells = <0>;
365*4882a593Smuzhiyun		clock-names = "i2c";
366*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C2>;
367*4882a593Smuzhiyun		pinctrl-names = "default";
368*4882a593Smuzhiyun		pinctrl-0 = <&i2c2_xfer>;
369*4882a593Smuzhiyun		status = "disabled";
370*4882a593Smuzhiyun	};
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun	i2c3: i2c@11080000 {
373*4882a593Smuzhiyun		compatible = "rockchip,rk3228-i2c";
374*4882a593Smuzhiyun		reg = <0x11080000 0x1000>;
375*4882a593Smuzhiyun		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
376*4882a593Smuzhiyun		#address-cells = <1>;
377*4882a593Smuzhiyun		#size-cells = <0>;
378*4882a593Smuzhiyun		clock-names = "i2c";
379*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C3>;
380*4882a593Smuzhiyun		pinctrl-names = "default";
381*4882a593Smuzhiyun		pinctrl-0 = <&i2c3_xfer>;
382*4882a593Smuzhiyun		status = "disabled";
383*4882a593Smuzhiyun	};
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun	spi0: spi@11090000 {
386*4882a593Smuzhiyun		compatible = "rockchip,rk3228-spi";
387*4882a593Smuzhiyun		reg = <0x11090000 0x1000>;
388*4882a593Smuzhiyun		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
389*4882a593Smuzhiyun		#address-cells = <1>;
390*4882a593Smuzhiyun		#size-cells = <0>;
391*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
392*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
393*4882a593Smuzhiyun		pinctrl-names = "default";
394*4882a593Smuzhiyun		pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0 &spi0_cs1>;
395*4882a593Smuzhiyun		status = "disabled";
396*4882a593Smuzhiyun	};
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun	wdt: watchdog@110a0000 {
399*4882a593Smuzhiyun		compatible = "snps,dw-wdt";
400*4882a593Smuzhiyun		reg = <0x110a0000 0x100>;
401*4882a593Smuzhiyun		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
402*4882a593Smuzhiyun		clocks = <&cru PCLK_CPU>;
403*4882a593Smuzhiyun		status = "disabled";
404*4882a593Smuzhiyun	};
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun	pwm0: pwm@110b0000 {
407*4882a593Smuzhiyun		compatible = "rockchip,rk3288-pwm";
408*4882a593Smuzhiyun		reg = <0x110b0000 0x10>;
409*4882a593Smuzhiyun		#pwm-cells = <3>;
410*4882a593Smuzhiyun		clocks = <&cru PCLK_PWM>;
411*4882a593Smuzhiyun		clock-names = "pwm";
412*4882a593Smuzhiyun		pinctrl-names = "active";
413*4882a593Smuzhiyun		pinctrl-0 = <&pwm0_pin>;
414*4882a593Smuzhiyun		status = "disabled";
415*4882a593Smuzhiyun	};
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun	pwm1: pwm@110b0010 {
418*4882a593Smuzhiyun		compatible = "rockchip,rk3288-pwm";
419*4882a593Smuzhiyun		reg = <0x110b0010 0x10>;
420*4882a593Smuzhiyun		#pwm-cells = <3>;
421*4882a593Smuzhiyun		clocks = <&cru PCLK_PWM>;
422*4882a593Smuzhiyun		clock-names = "pwm";
423*4882a593Smuzhiyun		pinctrl-names = "active";
424*4882a593Smuzhiyun		pinctrl-0 = <&pwm1_pin>;
425*4882a593Smuzhiyun		status = "disabled";
426*4882a593Smuzhiyun	};
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun	pwm2: pwm@110b0020 {
429*4882a593Smuzhiyun		compatible = "rockchip,rk3288-pwm";
430*4882a593Smuzhiyun		reg = <0x110b0020 0x10>;
431*4882a593Smuzhiyun		#pwm-cells = <3>;
432*4882a593Smuzhiyun		clocks = <&cru PCLK_PWM>;
433*4882a593Smuzhiyun		clock-names = "pwm";
434*4882a593Smuzhiyun		pinctrl-names = "active";
435*4882a593Smuzhiyun		pinctrl-0 = <&pwm2_pin>;
436*4882a593Smuzhiyun		status = "disabled";
437*4882a593Smuzhiyun	};
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun	pwm3: pwm@110b0030 {
440*4882a593Smuzhiyun		compatible = "rockchip,rk3288-pwm";
441*4882a593Smuzhiyun		reg = <0x110b0030 0x10>;
442*4882a593Smuzhiyun		#pwm-cells = <2>;
443*4882a593Smuzhiyun		clocks = <&cru PCLK_PWM>;
444*4882a593Smuzhiyun		clock-names = "pwm";
445*4882a593Smuzhiyun		pinctrl-names = "active";
446*4882a593Smuzhiyun		pinctrl-0 = <&pwm3_pin>;
447*4882a593Smuzhiyun		status = "disabled";
448*4882a593Smuzhiyun	};
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun	timer: timer@110c0000 {
451*4882a593Smuzhiyun		compatible = "rockchip,rk3228-timer", "rockchip,rk3288-timer";
452*4882a593Smuzhiyun		reg = <0x110c0000 0x20>;
453*4882a593Smuzhiyun		interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
454*4882a593Smuzhiyun		clocks = <&xin24m>, <&cru PCLK_TIMER>;
455*4882a593Smuzhiyun		clock-names = "timer", "pclk";
456*4882a593Smuzhiyun	};
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun	cru: clock-controller@110e0000 {
459*4882a593Smuzhiyun		compatible = "rockchip,rk3228-cru";
460*4882a593Smuzhiyun		reg = <0x110e0000 0x1000>;
461*4882a593Smuzhiyun		rockchip,grf = <&grf>;
462*4882a593Smuzhiyun		#clock-cells = <1>;
463*4882a593Smuzhiyun		#reset-cells = <1>;
464*4882a593Smuzhiyun		assigned-clocks =
465*4882a593Smuzhiyun			<&cru PLL_GPLL>, <&cru ARMCLK>,
466*4882a593Smuzhiyun			<&cru PLL_CPLL>, <&cru ACLK_PERI>,
467*4882a593Smuzhiyun			<&cru HCLK_PERI>, <&cru PCLK_PERI>,
468*4882a593Smuzhiyun			<&cru ACLK_CPU>, <&cru HCLK_CPU>,
469*4882a593Smuzhiyun			<&cru PCLK_CPU>;
470*4882a593Smuzhiyun		assigned-clock-rates =
471*4882a593Smuzhiyun			<594000000>, <816000000>,
472*4882a593Smuzhiyun			<500000000>, <150000000>,
473*4882a593Smuzhiyun			<150000000>, <75000000>,
474*4882a593Smuzhiyun			<150000000>, <150000000>,
475*4882a593Smuzhiyun			<75000000>;
476*4882a593Smuzhiyun	};
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun	thermal-zones {
479*4882a593Smuzhiyun		cpu_thermal: cpu-thermal {
480*4882a593Smuzhiyun			polling-delay-passive = <100>; /* milliseconds */
481*4882a593Smuzhiyun			polling-delay = <5000>; /* milliseconds */
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun			thermal-sensors = <&tsadc 0>;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun			trips {
486*4882a593Smuzhiyun				cpu_alert0: cpu_alert0 {
487*4882a593Smuzhiyun					temperature = <70000>; /* millicelsius */
488*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
489*4882a593Smuzhiyun					type = "passive";
490*4882a593Smuzhiyun				};
491*4882a593Smuzhiyun				cpu_alert1: cpu_alert1 {
492*4882a593Smuzhiyun					temperature = <75000>; /* millicelsius */
493*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
494*4882a593Smuzhiyun					type = "passive";
495*4882a593Smuzhiyun				};
496*4882a593Smuzhiyun				cpu_crit: cpu_crit {
497*4882a593Smuzhiyun					temperature = <90000>; /* millicelsius */
498*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
499*4882a593Smuzhiyun					type = "critical";
500*4882a593Smuzhiyun				};
501*4882a593Smuzhiyun			};
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun			cooling-maps {
504*4882a593Smuzhiyun				map0 {
505*4882a593Smuzhiyun					trip = <&cpu_alert0>;
506*4882a593Smuzhiyun					cooling-device =
507*4882a593Smuzhiyun						<&cpu0 THERMAL_NO_LIMIT 6>,
508*4882a593Smuzhiyun						<&cpu1 THERMAL_NO_LIMIT 6>,
509*4882a593Smuzhiyun						<&cpu2 THERMAL_NO_LIMIT 6>,
510*4882a593Smuzhiyun						<&cpu3 THERMAL_NO_LIMIT 6>;
511*4882a593Smuzhiyun				};
512*4882a593Smuzhiyun				map1 {
513*4882a593Smuzhiyun					trip = <&cpu_alert1>;
514*4882a593Smuzhiyun					cooling-device =
515*4882a593Smuzhiyun						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
516*4882a593Smuzhiyun						<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
517*4882a593Smuzhiyun						<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
518*4882a593Smuzhiyun						<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
519*4882a593Smuzhiyun				};
520*4882a593Smuzhiyun			};
521*4882a593Smuzhiyun		};
522*4882a593Smuzhiyun	};
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun	tsadc: tsadc@11150000 {
525*4882a593Smuzhiyun		compatible = "rockchip,rk3228-tsadc";
526*4882a593Smuzhiyun		reg = <0x11150000 0x100>;
527*4882a593Smuzhiyun		interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
528*4882a593Smuzhiyun		clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
529*4882a593Smuzhiyun		clock-names = "tsadc", "apb_pclk";
530*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_TSADC>;
531*4882a593Smuzhiyun		assigned-clock-rates = <32768>;
532*4882a593Smuzhiyun		resets = <&cru SRST_TSADC>;
533*4882a593Smuzhiyun		reset-names = "tsadc-apb";
534*4882a593Smuzhiyun		pinctrl-names = "gpio", "otpout";
535*4882a593Smuzhiyun		pinctrl-0 = <&otp_pin>;
536*4882a593Smuzhiyun		pinctrl-1 = <&otp_out>;
537*4882a593Smuzhiyun		#thermal-sensor-cells = <1>;
538*4882a593Smuzhiyun		rockchip,hw-tshut-temp = <95000>;
539*4882a593Smuzhiyun		status = "disabled";
540*4882a593Smuzhiyun	};
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun	hdmi_phy: hdmi-phy@12030000 {
543*4882a593Smuzhiyun		compatible = "rockchip,rk3228-hdmi-phy";
544*4882a593Smuzhiyun		reg = <0x12030000 0x10000>;
545*4882a593Smuzhiyun		clocks = <&cru PCLK_HDMI_PHY>, <&xin24m>, <&cru DCLK_HDMI_PHY>;
546*4882a593Smuzhiyun		clock-names = "sysclk", "refoclk", "refpclk";
547*4882a593Smuzhiyun		#clock-cells = <0>;
548*4882a593Smuzhiyun		clock-output-names = "hdmiphy_phy";
549*4882a593Smuzhiyun		#phy-cells = <0>;
550*4882a593Smuzhiyun		status = "disabled";
551*4882a593Smuzhiyun	};
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun	gpu: gpu@20000000 {
554*4882a593Smuzhiyun		compatible = "rockchip,rk3228-mali", "arm,mali-400";
555*4882a593Smuzhiyun		reg = <0x20000000 0x10000>;
556*4882a593Smuzhiyun		interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
557*4882a593Smuzhiyun			     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
558*4882a593Smuzhiyun			     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
559*4882a593Smuzhiyun			     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
560*4882a593Smuzhiyun			     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
561*4882a593Smuzhiyun			     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
562*4882a593Smuzhiyun		interrupt-names = "gp",
563*4882a593Smuzhiyun				  "gpmmu",
564*4882a593Smuzhiyun				  "pp0",
565*4882a593Smuzhiyun				  "ppmmu0",
566*4882a593Smuzhiyun				  "pp1",
567*4882a593Smuzhiyun				  "ppmmu1";
568*4882a593Smuzhiyun		clocks = <&cru ACLK_GPU>, <&cru ACLK_GPU>;
569*4882a593Smuzhiyun		clock-names = "bus", "core";
570*4882a593Smuzhiyun		resets = <&cru SRST_GPU_A>;
571*4882a593Smuzhiyun		status = "disabled";
572*4882a593Smuzhiyun	};
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun	vpu_mmu: iommu@20020800 {
575*4882a593Smuzhiyun		compatible = "rockchip,iommu";
576*4882a593Smuzhiyun		reg = <0x20020800 0x100>;
577*4882a593Smuzhiyun		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
578*4882a593Smuzhiyun		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
579*4882a593Smuzhiyun		clock-names = "aclk", "iface";
580*4882a593Smuzhiyun		#iommu-cells = <0>;
581*4882a593Smuzhiyun		status = "disabled";
582*4882a593Smuzhiyun	};
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun	vdec_mmu: iommu@20030480 {
585*4882a593Smuzhiyun		compatible = "rockchip,iommu";
586*4882a593Smuzhiyun		reg = <0x20030480 0x40>, <0x200304c0 0x40>;
587*4882a593Smuzhiyun		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
588*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>;
589*4882a593Smuzhiyun		clock-names = "aclk", "iface";
590*4882a593Smuzhiyun		#iommu-cells = <0>;
591*4882a593Smuzhiyun		status = "disabled";
592*4882a593Smuzhiyun	};
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun	vop: vop@20050000 {
595*4882a593Smuzhiyun		compatible = "rockchip,rk3228-vop";
596*4882a593Smuzhiyun		reg = <0x20050000 0x1ffc>;
597*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
598*4882a593Smuzhiyun		clocks = <&cru ACLK_VOP>, <&cru DCLK_VOP>, <&cru HCLK_VOP>;
599*4882a593Smuzhiyun		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
600*4882a593Smuzhiyun		resets = <&cru SRST_VOP_A>, <&cru SRST_VOP_H>, <&cru SRST_VOP_D>;
601*4882a593Smuzhiyun		reset-names = "axi", "ahb", "dclk";
602*4882a593Smuzhiyun		iommus = <&vop_mmu>;
603*4882a593Smuzhiyun		status = "disabled";
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun		vop_out: port {
606*4882a593Smuzhiyun			#address-cells = <1>;
607*4882a593Smuzhiyun			#size-cells = <0>;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun			vop_out_hdmi: endpoint@0 {
610*4882a593Smuzhiyun				reg = <0>;
611*4882a593Smuzhiyun				remote-endpoint = <&hdmi_in_vop>;
612*4882a593Smuzhiyun			};
613*4882a593Smuzhiyun		};
614*4882a593Smuzhiyun	};
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun	vop_mmu: iommu@20053f00 {
617*4882a593Smuzhiyun		compatible = "rockchip,iommu";
618*4882a593Smuzhiyun		reg = <0x20053f00 0x100>;
619*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
620*4882a593Smuzhiyun		clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>;
621*4882a593Smuzhiyun		clock-names = "aclk", "iface";
622*4882a593Smuzhiyun		#iommu-cells = <0>;
623*4882a593Smuzhiyun		status = "disabled";
624*4882a593Smuzhiyun	};
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun	rga: rga@20060000 {
627*4882a593Smuzhiyun		compatible = "rockchip,rk3228-rga", "rockchip,rk3288-rga";
628*4882a593Smuzhiyun		reg = <0x20060000 0x1000>;
629*4882a593Smuzhiyun		interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
630*4882a593Smuzhiyun		clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru SCLK_RGA>;
631*4882a593Smuzhiyun		clock-names = "aclk", "hclk", "sclk";
632*4882a593Smuzhiyun		resets = <&cru SRST_RGA>, <&cru SRST_RGA_A>, <&cru SRST_RGA_H>;
633*4882a593Smuzhiyun		reset-names = "core", "axi", "ahb";
634*4882a593Smuzhiyun	};
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun	iep_mmu: iommu@20070800 {
637*4882a593Smuzhiyun		compatible = "rockchip,iommu";
638*4882a593Smuzhiyun		reg = <0x20070800 0x100>;
639*4882a593Smuzhiyun		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
640*4882a593Smuzhiyun		clocks = <&cru ACLK_IEP>, <&cru HCLK_IEP>;
641*4882a593Smuzhiyun		clock-names = "aclk", "iface";
642*4882a593Smuzhiyun		#iommu-cells = <0>;
643*4882a593Smuzhiyun		status = "disabled";
644*4882a593Smuzhiyun	};
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun	hdmi: hdmi@200a0000 {
647*4882a593Smuzhiyun		compatible = "rockchip,rk3228-dw-hdmi";
648*4882a593Smuzhiyun		reg = <0x200a0000 0x20000>;
649*4882a593Smuzhiyun		reg-io-width = <4>;
650*4882a593Smuzhiyun		interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
651*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_HDMI_PHY>;
652*4882a593Smuzhiyun		assigned-clock-parents = <&hdmi_phy>;
653*4882a593Smuzhiyun		clocks = <&cru PCLK_HDMI_CTRL>, <&cru SCLK_HDMI_HDCP>, <&cru SCLK_HDMI_CEC>;
654*4882a593Smuzhiyun		clock-names = "iahb", "isfr", "cec";
655*4882a593Smuzhiyun		pinctrl-names = "default";
656*4882a593Smuzhiyun		pinctrl-0 = <&hdmii2c_xfer &hdmi_hpd &hdmi_cec>;
657*4882a593Smuzhiyun		resets = <&cru SRST_HDMI_P>;
658*4882a593Smuzhiyun		reset-names = "hdmi";
659*4882a593Smuzhiyun		phys = <&hdmi_phy>;
660*4882a593Smuzhiyun		phy-names = "hdmi";
661*4882a593Smuzhiyun		rockchip,grf = <&grf>;
662*4882a593Smuzhiyun		status = "disabled";
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun		ports {
665*4882a593Smuzhiyun			hdmi_in: port {
666*4882a593Smuzhiyun				#address-cells = <1>;
667*4882a593Smuzhiyun				#size-cells = <0>;
668*4882a593Smuzhiyun				hdmi_in_vop: endpoint@0 {
669*4882a593Smuzhiyun					reg = <0>;
670*4882a593Smuzhiyun					remote-endpoint = <&vop_out_hdmi>;
671*4882a593Smuzhiyun				};
672*4882a593Smuzhiyun			};
673*4882a593Smuzhiyun		};
674*4882a593Smuzhiyun	};
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun	sdmmc: mmc@30000000 {
677*4882a593Smuzhiyun		compatible = "rockchip,rk3228-dw-mshc", "rockchip,rk3288-dw-mshc";
678*4882a593Smuzhiyun		reg = <0x30000000 0x4000>;
679*4882a593Smuzhiyun		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
680*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
681*4882a593Smuzhiyun			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
682*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
683*4882a593Smuzhiyun		fifo-depth = <0x100>;
684*4882a593Smuzhiyun		pinctrl-names = "default";
685*4882a593Smuzhiyun		pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_bus4>;
686*4882a593Smuzhiyun		status = "disabled";
687*4882a593Smuzhiyun	};
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun	sdio: mmc@30010000 {
690*4882a593Smuzhiyun		compatible = "rockchip,rk3228-dw-mshc", "rockchip,rk3288-dw-mshc";
691*4882a593Smuzhiyun		reg = <0x30010000 0x4000>;
692*4882a593Smuzhiyun		interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
693*4882a593Smuzhiyun		clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
694*4882a593Smuzhiyun			 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
695*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
696*4882a593Smuzhiyun		fifo-depth = <0x100>;
697*4882a593Smuzhiyun		pinctrl-names = "default";
698*4882a593Smuzhiyun		pinctrl-0 = <&sdio_clk &sdio_cmd &sdio_bus4>;
699*4882a593Smuzhiyun		status = "disabled";
700*4882a593Smuzhiyun	};
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun	emmc: mmc@30020000 {
703*4882a593Smuzhiyun		compatible = "rockchip,rk3228-dw-mshc", "rockchip,rk3288-dw-mshc";
704*4882a593Smuzhiyun		reg = <0x30020000 0x4000>;
705*4882a593Smuzhiyun		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
706*4882a593Smuzhiyun		clock-frequency = <37500000>;
707*4882a593Smuzhiyun		max-frequency = <37500000>;
708*4882a593Smuzhiyun		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
709*4882a593Smuzhiyun			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
710*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
711*4882a593Smuzhiyun		bus-width = <8>;
712*4882a593Smuzhiyun		rockchip,default-sample-phase = <158>;
713*4882a593Smuzhiyun		fifo-depth = <0x100>;
714*4882a593Smuzhiyun		pinctrl-names = "default";
715*4882a593Smuzhiyun		pinctrl-0 = <&emmc_clk &emmc_cmd &emmc_bus8>;
716*4882a593Smuzhiyun		resets = <&cru SRST_EMMC>;
717*4882a593Smuzhiyun		reset-names = "reset";
718*4882a593Smuzhiyun		status = "disabled";
719*4882a593Smuzhiyun	};
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun	usb_otg: usb@30040000 {
722*4882a593Smuzhiyun		compatible = "rockchip,rk3228-usb", "rockchip,rk3066-usb",
723*4882a593Smuzhiyun			     "snps,dwc2";
724*4882a593Smuzhiyun		reg = <0x30040000 0x40000>;
725*4882a593Smuzhiyun		interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
726*4882a593Smuzhiyun		clocks = <&cru HCLK_OTG>;
727*4882a593Smuzhiyun		clock-names = "otg";
728*4882a593Smuzhiyun		dr_mode = "otg";
729*4882a593Smuzhiyun		g-np-tx-fifo-size = <16>;
730*4882a593Smuzhiyun		g-rx-fifo-size = <280>;
731*4882a593Smuzhiyun		g-tx-fifo-size = <256 128 128 64 32 16>;
732*4882a593Smuzhiyun		phys = <&u2phy0_otg>;
733*4882a593Smuzhiyun		phy-names = "usb2-phy";
734*4882a593Smuzhiyun		status = "disabled";
735*4882a593Smuzhiyun	};
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun	usb_host0_ehci: usb@30080000 {
738*4882a593Smuzhiyun		compatible = "generic-ehci";
739*4882a593Smuzhiyun		reg = <0x30080000 0x20000>;
740*4882a593Smuzhiyun		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
741*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST0>, <&u2phy0>;
742*4882a593Smuzhiyun		phys = <&u2phy0_host>;
743*4882a593Smuzhiyun		phy-names = "usb";
744*4882a593Smuzhiyun		status = "disabled";
745*4882a593Smuzhiyun	};
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun	usb_host0_ohci: usb@300a0000 {
748*4882a593Smuzhiyun		compatible = "generic-ohci";
749*4882a593Smuzhiyun		reg = <0x300a0000 0x20000>;
750*4882a593Smuzhiyun		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
751*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST0>, <&u2phy0>;
752*4882a593Smuzhiyun		phys = <&u2phy0_host>;
753*4882a593Smuzhiyun		phy-names = "usb";
754*4882a593Smuzhiyun		status = "disabled";
755*4882a593Smuzhiyun	};
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun	usb_host1_ehci: usb@300c0000 {
758*4882a593Smuzhiyun		compatible = "generic-ehci";
759*4882a593Smuzhiyun		reg = <0x300c0000 0x20000>;
760*4882a593Smuzhiyun		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
761*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST1>, <&u2phy1>;
762*4882a593Smuzhiyun		phys = <&u2phy1_otg>;
763*4882a593Smuzhiyun		phy-names = "usb";
764*4882a593Smuzhiyun		status = "disabled";
765*4882a593Smuzhiyun	};
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun	usb_host1_ohci: usb@300e0000 {
768*4882a593Smuzhiyun		compatible = "generic-ohci";
769*4882a593Smuzhiyun		reg = <0x300e0000 0x20000>;
770*4882a593Smuzhiyun		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
771*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST1>, <&u2phy1>;
772*4882a593Smuzhiyun		phys = <&u2phy1_otg>;
773*4882a593Smuzhiyun		phy-names = "usb";
774*4882a593Smuzhiyun		status = "disabled";
775*4882a593Smuzhiyun	};
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun	usb_host2_ehci: usb@30100000 {
778*4882a593Smuzhiyun		compatible = "generic-ehci";
779*4882a593Smuzhiyun		reg = <0x30100000 0x20000>;
780*4882a593Smuzhiyun		interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
781*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST2>, <&u2phy1>;
782*4882a593Smuzhiyun		phys = <&u2phy1_host>;
783*4882a593Smuzhiyun		phy-names = "usb";
784*4882a593Smuzhiyun		status = "disabled";
785*4882a593Smuzhiyun	};
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun	usb_host2_ohci: usb@30120000 {
788*4882a593Smuzhiyun		compatible = "generic-ohci";
789*4882a593Smuzhiyun		reg = <0x30120000 0x20000>;
790*4882a593Smuzhiyun		interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
791*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST2>, <&u2phy1>;
792*4882a593Smuzhiyun		phys = <&u2phy1_host>;
793*4882a593Smuzhiyun		phy-names = "usb";
794*4882a593Smuzhiyun		status = "disabled";
795*4882a593Smuzhiyun	};
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun	gmac: ethernet@30200000 {
798*4882a593Smuzhiyun		compatible = "rockchip,rk3228-gmac";
799*4882a593Smuzhiyun		reg = <0x30200000 0x10000>;
800*4882a593Smuzhiyun		interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
801*4882a593Smuzhiyun		interrupt-names = "macirq";
802*4882a593Smuzhiyun		clocks = <&cru SCLK_MAC>, <&cru SCLK_MAC_RX>,
803*4882a593Smuzhiyun			<&cru SCLK_MAC_TX>, <&cru SCLK_MAC_REF>,
804*4882a593Smuzhiyun			<&cru SCLK_MAC_REFOUT>, <&cru ACLK_GMAC>,
805*4882a593Smuzhiyun			<&cru PCLK_GMAC>;
806*4882a593Smuzhiyun		clock-names = "stmmaceth", "mac_clk_rx",
807*4882a593Smuzhiyun			"mac_clk_tx", "clk_mac_ref",
808*4882a593Smuzhiyun			"clk_mac_refout", "aclk_mac",
809*4882a593Smuzhiyun			"pclk_mac";
810*4882a593Smuzhiyun		resets = <&cru SRST_GMAC>;
811*4882a593Smuzhiyun		reset-names = "stmmaceth";
812*4882a593Smuzhiyun		rockchip,grf = <&grf>;
813*4882a593Smuzhiyun		status = "disabled";
814*4882a593Smuzhiyun	};
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun	gic: interrupt-controller@32010000 {
817*4882a593Smuzhiyun		compatible = "arm,gic-400";
818*4882a593Smuzhiyun		interrupt-controller;
819*4882a593Smuzhiyun		#interrupt-cells = <3>;
820*4882a593Smuzhiyun		#address-cells = <0>;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun		reg = <0x32011000 0x1000>,
823*4882a593Smuzhiyun		      <0x32012000 0x2000>,
824*4882a593Smuzhiyun		      <0x32014000 0x2000>,
825*4882a593Smuzhiyun		      <0x32016000 0x2000>;
826*4882a593Smuzhiyun		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
827*4882a593Smuzhiyun	};
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun	pinctrl: pinctrl {
830*4882a593Smuzhiyun		compatible = "rockchip,rk3228-pinctrl";
831*4882a593Smuzhiyun		rockchip,grf = <&grf>;
832*4882a593Smuzhiyun		#address-cells = <1>;
833*4882a593Smuzhiyun		#size-cells = <1>;
834*4882a593Smuzhiyun		ranges;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun		gpio0: gpio0@11110000 {
837*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
838*4882a593Smuzhiyun			reg = <0x11110000 0x100>;
839*4882a593Smuzhiyun			interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
840*4882a593Smuzhiyun			clock-names = "bus";
841*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO0>;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun			gpio-controller;
844*4882a593Smuzhiyun			#gpio-cells = <2>;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun			interrupt-controller;
847*4882a593Smuzhiyun			#interrupt-cells = <2>;
848*4882a593Smuzhiyun		};
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun		gpio1: gpio1@11120000 {
851*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
852*4882a593Smuzhiyun			reg = <0x11120000 0x100>;
853*4882a593Smuzhiyun			interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
854*4882a593Smuzhiyun			clock-names = "bus";
855*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO1>;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun			gpio-controller;
858*4882a593Smuzhiyun			#gpio-cells = <2>;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun			interrupt-controller;
861*4882a593Smuzhiyun			#interrupt-cells = <2>;
862*4882a593Smuzhiyun		};
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun		gpio2: gpio2@11130000 {
865*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
866*4882a593Smuzhiyun			reg = <0x11130000 0x100>;
867*4882a593Smuzhiyun			interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
868*4882a593Smuzhiyun			clock-names = "bus";
869*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO2>;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun			gpio-controller;
872*4882a593Smuzhiyun			#gpio-cells = <2>;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun			interrupt-controller;
875*4882a593Smuzhiyun			#interrupt-cells = <2>;
876*4882a593Smuzhiyun		};
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun		gpio3: gpio3@11140000 {
879*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
880*4882a593Smuzhiyun			reg = <0x11140000 0x100>;
881*4882a593Smuzhiyun			interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
882*4882a593Smuzhiyun			clock-names = "bus";
883*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO3>;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun			gpio-controller;
886*4882a593Smuzhiyun			#gpio-cells = <2>;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun			interrupt-controller;
889*4882a593Smuzhiyun			#interrupt-cells = <2>;
890*4882a593Smuzhiyun		};
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun		pcfg_pull_up: pcfg-pull-up {
893*4882a593Smuzhiyun			bias-pull-up;
894*4882a593Smuzhiyun		};
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun		pcfg_pull_down: pcfg-pull-down {
897*4882a593Smuzhiyun			bias-pull-down;
898*4882a593Smuzhiyun		};
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun		pcfg_pull_none: pcfg-pull-none {
901*4882a593Smuzhiyun			bias-disable;
902*4882a593Smuzhiyun		};
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun		pcfg_pull_none_drv_12ma: pcfg-pull-none-drv-12ma {
905*4882a593Smuzhiyun			drive-strength = <12>;
906*4882a593Smuzhiyun		};
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun		sdmmc {
909*4882a593Smuzhiyun			sdmmc_clk: sdmmc-clk {
910*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none_drv_12ma>;
911*4882a593Smuzhiyun			};
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun			sdmmc_cmd: sdmmc-cmd {
914*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB7 1 &pcfg_pull_none_drv_12ma>;
915*4882a593Smuzhiyun			};
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun			sdmmc_bus4: sdmmc-bus4 {
918*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC2 1 &pcfg_pull_none_drv_12ma>,
919*4882a593Smuzhiyun						<1 RK_PC3 1 &pcfg_pull_none_drv_12ma>,
920*4882a593Smuzhiyun						<1 RK_PC4 1 &pcfg_pull_none_drv_12ma>,
921*4882a593Smuzhiyun						<1 RK_PC5 1 &pcfg_pull_none_drv_12ma>;
922*4882a593Smuzhiyun			};
923*4882a593Smuzhiyun		};
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun		sdio {
926*4882a593Smuzhiyun			sdio_clk: sdio-clk {
927*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA0 1 &pcfg_pull_none_drv_12ma>;
928*4882a593Smuzhiyun			};
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun			sdio_cmd: sdio-cmd {
931*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA1 1 &pcfg_pull_none_drv_12ma>;
932*4882a593Smuzhiyun			};
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun			sdio_bus4: sdio-bus4 {
935*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA2 1 &pcfg_pull_none_drv_12ma>,
936*4882a593Smuzhiyun						<3 RK_PA3 1 &pcfg_pull_none_drv_12ma>,
937*4882a593Smuzhiyun						<3 RK_PA4 1 &pcfg_pull_none_drv_12ma>,
938*4882a593Smuzhiyun						<3 RK_PA5 1 &pcfg_pull_none_drv_12ma>;
939*4882a593Smuzhiyun			};
940*4882a593Smuzhiyun		};
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun		emmc {
943*4882a593Smuzhiyun			emmc_clk: emmc-clk {
944*4882a593Smuzhiyun				rockchip,pins = <2 RK_PA7 2 &pcfg_pull_none>;
945*4882a593Smuzhiyun			};
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun			emmc_cmd: emmc-cmd {
948*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC6 2 &pcfg_pull_none>;
949*4882a593Smuzhiyun			};
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun			emmc_bus8: emmc-bus8 {
952*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD0 2 &pcfg_pull_none>,
953*4882a593Smuzhiyun						<1 RK_PD1 2 &pcfg_pull_none>,
954*4882a593Smuzhiyun						<1 RK_PD2 2 &pcfg_pull_none>,
955*4882a593Smuzhiyun						<1 RK_PD3 2 &pcfg_pull_none>,
956*4882a593Smuzhiyun						<1 RK_PD4 2 &pcfg_pull_none>,
957*4882a593Smuzhiyun						<1 RK_PD5 2 &pcfg_pull_none>,
958*4882a593Smuzhiyun						<1 RK_PD6 2 &pcfg_pull_none>,
959*4882a593Smuzhiyun						<1 RK_PD7 2 &pcfg_pull_none>;
960*4882a593Smuzhiyun			};
961*4882a593Smuzhiyun		};
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun		gmac {
964*4882a593Smuzhiyun			rgmii_pins: rgmii-pins {
965*4882a593Smuzhiyun				rockchip,pins = <2 RK_PB6 1 &pcfg_pull_none>,
966*4882a593Smuzhiyun						<2 RK_PB4 1 &pcfg_pull_none>,
967*4882a593Smuzhiyun						<2 RK_PD1 1 &pcfg_pull_none>,
968*4882a593Smuzhiyun						<2 RK_PC3 1 &pcfg_pull_none_drv_12ma>,
969*4882a593Smuzhiyun						<2 RK_PC2 1 &pcfg_pull_none_drv_12ma>,
970*4882a593Smuzhiyun						<2 RK_PC6 1 &pcfg_pull_none_drv_12ma>,
971*4882a593Smuzhiyun						<2 RK_PC7 1 &pcfg_pull_none_drv_12ma>,
972*4882a593Smuzhiyun						<2 RK_PB1 1 &pcfg_pull_none_drv_12ma>,
973*4882a593Smuzhiyun						<2 RK_PB5 1 &pcfg_pull_none_drv_12ma>,
974*4882a593Smuzhiyun						<2 RK_PC1 1 &pcfg_pull_none>,
975*4882a593Smuzhiyun						<2 RK_PC0 1 &pcfg_pull_none>,
976*4882a593Smuzhiyun						<2 RK_PC5 2 &pcfg_pull_none>,
977*4882a593Smuzhiyun						<2 RK_PC4 2 &pcfg_pull_none>,
978*4882a593Smuzhiyun						<2 RK_PB3 1 &pcfg_pull_none>,
979*4882a593Smuzhiyun						<2 RK_PB0 1 &pcfg_pull_none>;
980*4882a593Smuzhiyun			};
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun			rmii_pins: rmii-pins {
983*4882a593Smuzhiyun				rockchip,pins = <2 RK_PB6 1 &pcfg_pull_none>,
984*4882a593Smuzhiyun						<2 RK_PB4 1 &pcfg_pull_none>,
985*4882a593Smuzhiyun						<2 RK_PD1 1 &pcfg_pull_none>,
986*4882a593Smuzhiyun						<2 RK_PC3 1 &pcfg_pull_none_drv_12ma>,
987*4882a593Smuzhiyun						<2 RK_PC2 1 &pcfg_pull_none_drv_12ma>,
988*4882a593Smuzhiyun						<2 RK_PB5 1 &pcfg_pull_none_drv_12ma>,
989*4882a593Smuzhiyun						<2 RK_PC1 1 &pcfg_pull_none>,
990*4882a593Smuzhiyun						<2 RK_PC0 1 &pcfg_pull_none>,
991*4882a593Smuzhiyun						<2 RK_PB0 1 &pcfg_pull_none>,
992*4882a593Smuzhiyun						<2 RK_PB7 1 &pcfg_pull_none>;
993*4882a593Smuzhiyun			};
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun			phy_pins: phy-pins {
996*4882a593Smuzhiyun				rockchip,pins = <2 RK_PB6 2 &pcfg_pull_none>,
997*4882a593Smuzhiyun						<2 RK_PB0 2 &pcfg_pull_none>;
998*4882a593Smuzhiyun			};
999*4882a593Smuzhiyun		};
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun		hdmi {
1002*4882a593Smuzhiyun			hdmi_hpd: hdmi-hpd {
1003*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB7 1 &pcfg_pull_down>;
1004*4882a593Smuzhiyun			};
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun			hdmii2c_xfer: hdmii2c-xfer {
1007*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA6 2 &pcfg_pull_none>,
1008*4882a593Smuzhiyun						<0 RK_PA7 2 &pcfg_pull_none>;
1009*4882a593Smuzhiyun			};
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun			hdmi_cec: hdmi-cec {
1012*4882a593Smuzhiyun				rockchip,pins = <0 RK_PC4 1 &pcfg_pull_none>;
1013*4882a593Smuzhiyun			};
1014*4882a593Smuzhiyun		};
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun		i2c0 {
1017*4882a593Smuzhiyun			i2c0_xfer: i2c0-xfer {
1018*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA0 1 &pcfg_pull_none>,
1019*4882a593Smuzhiyun						<0 RK_PA1 1 &pcfg_pull_none>;
1020*4882a593Smuzhiyun			};
1021*4882a593Smuzhiyun		};
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun		i2c1 {
1024*4882a593Smuzhiyun			i2c1_xfer: i2c1-xfer {
1025*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA2 1 &pcfg_pull_none>,
1026*4882a593Smuzhiyun						<0 RK_PA3 1 &pcfg_pull_none>;
1027*4882a593Smuzhiyun			};
1028*4882a593Smuzhiyun		};
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun		i2c2 {
1031*4882a593Smuzhiyun			i2c2_xfer: i2c2-xfer {
1032*4882a593Smuzhiyun				rockchip,pins = <2 RK_PC4 1 &pcfg_pull_none>,
1033*4882a593Smuzhiyun						<2 RK_PC5 1 &pcfg_pull_none>;
1034*4882a593Smuzhiyun			};
1035*4882a593Smuzhiyun		};
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun		i2c3 {
1038*4882a593Smuzhiyun			i2c3_xfer: i2c3-xfer {
1039*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA6 1 &pcfg_pull_none>,
1040*4882a593Smuzhiyun						<0 RK_PA7 1 &pcfg_pull_none>;
1041*4882a593Smuzhiyun			};
1042*4882a593Smuzhiyun		};
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun		spi0 {
1045*4882a593Smuzhiyun			spi0_clk: spi0-clk {
1046*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB1 2 &pcfg_pull_up>;
1047*4882a593Smuzhiyun			};
1048*4882a593Smuzhiyun			spi0_cs0: spi0-cs0 {
1049*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB6 2 &pcfg_pull_up>;
1050*4882a593Smuzhiyun			};
1051*4882a593Smuzhiyun			spi0_tx: spi0-tx {
1052*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB3 2 &pcfg_pull_up>;
1053*4882a593Smuzhiyun			};
1054*4882a593Smuzhiyun			spi0_rx: spi0-rx {
1055*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB5 2 &pcfg_pull_up>;
1056*4882a593Smuzhiyun			};
1057*4882a593Smuzhiyun			spi0_cs1: spi0-cs1 {
1058*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB4 1 &pcfg_pull_up>;
1059*4882a593Smuzhiyun			};
1060*4882a593Smuzhiyun		};
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun		spi1 {
1063*4882a593Smuzhiyun			spi1_clk: spi1-clk {
1064*4882a593Smuzhiyun				rockchip,pins = <0 RK_PC7 2 &pcfg_pull_up>;
1065*4882a593Smuzhiyun			};
1066*4882a593Smuzhiyun			spi1_cs0: spi1-cs0 {
1067*4882a593Smuzhiyun				rockchip,pins = <2 RK_PA2 2 &pcfg_pull_up>;
1068*4882a593Smuzhiyun			};
1069*4882a593Smuzhiyun			spi1_rx: spi1-rx {
1070*4882a593Smuzhiyun				rockchip,pins = <2 RK_PA0 2 &pcfg_pull_up>;
1071*4882a593Smuzhiyun			};
1072*4882a593Smuzhiyun			spi1_tx: spi1-tx {
1073*4882a593Smuzhiyun				rockchip,pins = <2 RK_PA1 2 &pcfg_pull_up>;
1074*4882a593Smuzhiyun			};
1075*4882a593Smuzhiyun			spi1_cs1: spi1-cs1 {
1076*4882a593Smuzhiyun				rockchip,pins = <2 RK_PA3 2 &pcfg_pull_up>;
1077*4882a593Smuzhiyun			};
1078*4882a593Smuzhiyun		};
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun		i2s1 {
1081*4882a593Smuzhiyun			i2s1_bus: i2s1-bus {
1082*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB0 1 &pcfg_pull_none>,
1083*4882a593Smuzhiyun						<0 RK_PB1 1 &pcfg_pull_none>,
1084*4882a593Smuzhiyun						<0 RK_PB3 1 &pcfg_pull_none>,
1085*4882a593Smuzhiyun						<0 RK_PB4 1 &pcfg_pull_none>,
1086*4882a593Smuzhiyun						<0 RK_PB5 1 &pcfg_pull_none>,
1087*4882a593Smuzhiyun						<0 RK_PB6 1 &pcfg_pull_none>,
1088*4882a593Smuzhiyun						<1 RK_PA2 2 &pcfg_pull_none>,
1089*4882a593Smuzhiyun						<1 RK_PA4 2 &pcfg_pull_none>,
1090*4882a593Smuzhiyun						<1 RK_PA5 2 &pcfg_pull_none>;
1091*4882a593Smuzhiyun			};
1092*4882a593Smuzhiyun		};
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun		pwm0 {
1095*4882a593Smuzhiyun			pwm0_pin: pwm0-pin {
1096*4882a593Smuzhiyun				rockchip,pins = <3 RK_PC5 1 &pcfg_pull_none>;
1097*4882a593Smuzhiyun			};
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun			pwm0_pin_pull_down: pwm0-pin-pull-down {
1100*4882a593Smuzhiyun				rockchip,pins = <3 RK_PC5 1 &pcfg_pull_down>;
1101*4882a593Smuzhiyun			};
1102*4882a593Smuzhiyun		};
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun		pwm1 {
1105*4882a593Smuzhiyun			pwm1_pin: pwm1-pin {
1106*4882a593Smuzhiyun				rockchip,pins = <0 RK_PD6 2 &pcfg_pull_none>;
1107*4882a593Smuzhiyun			};
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun			pwm1_pin_pull_down: pwm1-pin-pull-down {
1110*4882a593Smuzhiyun				rockchip,pins = <0 RK_PD6 2 &pcfg_pull_down>;
1111*4882a593Smuzhiyun			};
1112*4882a593Smuzhiyun		};
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun		pwm2 {
1115*4882a593Smuzhiyun			pwm2_pin: pwm2-pin {
1116*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB4 2 &pcfg_pull_none>;
1117*4882a593Smuzhiyun			};
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun			pwm2_pin_pull_down: pwm2-pin-pull-down {
1120*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB4 2 &pcfg_pull_down>;
1121*4882a593Smuzhiyun			};
1122*4882a593Smuzhiyun		};
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun		pwm3 {
1125*4882a593Smuzhiyun			pwm3_pin: pwm3-pin {
1126*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB3 2 &pcfg_pull_none>;
1127*4882a593Smuzhiyun			};
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun			pwm3_pin_pull_down: pwm3-pin-pull-down {
1130*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB3 2 &pcfg_pull_down>;
1131*4882a593Smuzhiyun			};
1132*4882a593Smuzhiyun		};
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun		spdif {
1135*4882a593Smuzhiyun			spdif_tx: spdif-tx {
1136*4882a593Smuzhiyun				rockchip,pins = <3 RK_PD7 2 &pcfg_pull_none>;
1137*4882a593Smuzhiyun			};
1138*4882a593Smuzhiyun		};
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun		tsadc {
1141*4882a593Smuzhiyun			otp_pin: otp-pin {
1142*4882a593Smuzhiyun				rockchip,pins = <0 RK_PD0 RK_FUNC_GPIO &pcfg_pull_none>;
1143*4882a593Smuzhiyun			};
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun			otp_out: otp-out {
1146*4882a593Smuzhiyun				rockchip,pins = <0 RK_PD0 2 &pcfg_pull_none>;
1147*4882a593Smuzhiyun			};
1148*4882a593Smuzhiyun		};
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun		uart0 {
1151*4882a593Smuzhiyun			uart0_xfer: uart0-xfer {
1152*4882a593Smuzhiyun				rockchip,pins = <2 RK_PD2 1 &pcfg_pull_none>,
1153*4882a593Smuzhiyun						<2 RK_PD3 1 &pcfg_pull_none>;
1154*4882a593Smuzhiyun			};
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun			uart0_cts: uart0-cts {
1157*4882a593Smuzhiyun				rockchip,pins = <2 RK_PD5 1 &pcfg_pull_none>;
1158*4882a593Smuzhiyun			};
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun			uart0_rts: uart0-rts {
1161*4882a593Smuzhiyun				rockchip,pins = <0 RK_PC1 1 &pcfg_pull_none>;
1162*4882a593Smuzhiyun			};
1163*4882a593Smuzhiyun		};
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun		uart1 {
1166*4882a593Smuzhiyun			uart1_xfer: uart1-xfer {
1167*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB1 1 &pcfg_pull_none>,
1168*4882a593Smuzhiyun						<1 RK_PB2 1 &pcfg_pull_none>;
1169*4882a593Smuzhiyun			};
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun			uart1_cts: uart1-cts {
1172*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB0 1 &pcfg_pull_none>;
1173*4882a593Smuzhiyun			};
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun			uart1_rts: uart1-rts {
1176*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB3 1 &pcfg_pull_none>;
1177*4882a593Smuzhiyun			};
1178*4882a593Smuzhiyun		};
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun		uart2 {
1181*4882a593Smuzhiyun			uart2_xfer: uart2-xfer {
1182*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC2 2 &pcfg_pull_up>,
1183*4882a593Smuzhiyun						<1 RK_PC3 2 &pcfg_pull_none>;
1184*4882a593Smuzhiyun			};
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun			uart21_xfer: uart21-xfer {
1187*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB2 2 &pcfg_pull_up>,
1188*4882a593Smuzhiyun						<1 RK_PB1 2 &pcfg_pull_none>;
1189*4882a593Smuzhiyun			};
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun			uart2_cts: uart2-cts {
1192*4882a593Smuzhiyun				rockchip,pins = <0 RK_PD1 1 &pcfg_pull_none>;
1193*4882a593Smuzhiyun			};
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun			uart2_rts: uart2-rts {
1196*4882a593Smuzhiyun				rockchip,pins = <0 RK_PD0 1 &pcfg_pull_none>;
1197*4882a593Smuzhiyun			};
1198*4882a593Smuzhiyun		};
1199*4882a593Smuzhiyun	};
1200*4882a593Smuzhiyun};
1201