1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: (GPL-2.0+ OR MIT) 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 11*4882a593Smuzhiyun#include <dt-bindings/clock/rk3228-cru.h> 12*4882a593Smuzhiyun#include <dt-bindings/power/rk3228-power.h> 13*4882a593Smuzhiyun#include <dt-bindings/suspend/rockchip-rk322x.h> 14*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h> 15*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 16*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip-system-status.h> 17*4882a593Smuzhiyun#include "rk322x-dram-default-timing.dtsi" 18*4882a593Smuzhiyun#include "skeleton.dtsi" 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun/ { 21*4882a593Smuzhiyun interrupt-parent = <&gic>; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun aliases { 24*4882a593Smuzhiyun serial0 = &uart0; 25*4882a593Smuzhiyun serial1 = &uart1; 26*4882a593Smuzhiyun serial2 = &uart2; 27*4882a593Smuzhiyun spi0 = &spi0; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun cpus { 31*4882a593Smuzhiyun #address-cells = <1>; 32*4882a593Smuzhiyun #size-cells = <0>; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun cpu0: cpu@f00 { 35*4882a593Smuzhiyun device_type = "cpu"; 36*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 37*4882a593Smuzhiyun reg = <0xf00>; 38*4882a593Smuzhiyun enable-method = "psci"; 39*4882a593Smuzhiyun resets = <&cru SRST_CORE0>; 40*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 41*4882a593Smuzhiyun #cooling-cells = <2>; /* min followed by max */ 42*4882a593Smuzhiyun dynamic-power-coefficient = <122>; 43*4882a593Smuzhiyun clock-latency = <40000>; 44*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun cpu1: cpu@f01 { 48*4882a593Smuzhiyun device_type = "cpu"; 49*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 50*4882a593Smuzhiyun reg = <0xf01>; 51*4882a593Smuzhiyun enable-method = "psci"; 52*4882a593Smuzhiyun resets = <&cru SRST_CORE1>; 53*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun cpu2: cpu@f02 { 57*4882a593Smuzhiyun device_type = "cpu"; 58*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 59*4882a593Smuzhiyun reg = <0xf02>; 60*4882a593Smuzhiyun enable-method = "psci"; 61*4882a593Smuzhiyun resets = <&cru SRST_CORE2>; 62*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun cpu3: cpu@f03 { 66*4882a593Smuzhiyun device_type = "cpu"; 67*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 68*4882a593Smuzhiyun reg = <0xf03>; 69*4882a593Smuzhiyun enable-method = "psci"; 70*4882a593Smuzhiyun resets = <&cru SRST_CORE3>; 71*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun cpu0_opp_table: opp_table0 { 76*4882a593Smuzhiyun compatible = "operating-points-v2"; 77*4882a593Smuzhiyun opp-shared; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun rockchip,avs = <1>; 80*4882a593Smuzhiyun rockchip,leakage-scaling-sel = < 81*4882a593Smuzhiyun 0 254 20 82*4882a593Smuzhiyun >; 83*4882a593Smuzhiyun clocks = <&cru PLL_APLL>; 84*4882a593Smuzhiyun rockchip,max-volt = <1350000>; 85*4882a593Smuzhiyun rockchip,leakage-voltage-sel = < 86*4882a593Smuzhiyun 1 4 0 87*4882a593Smuzhiyun 5 254 1 88*4882a593Smuzhiyun >; 89*4882a593Smuzhiyun nvmem-cells = <&cpu_leakage>; 90*4882a593Smuzhiyun nvmem-cell-names = "cpu_leakage"; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun opp-408000000 { 93*4882a593Smuzhiyun opp-hz = /bits/ 64 <408000000>; 94*4882a593Smuzhiyun opp-microvolt = <950000 950000 1200000>; 95*4882a593Smuzhiyun opp-microvolt-L0 = <950000 950000 1200000>; 96*4882a593Smuzhiyun opp-microvolt-L1 = <950000 950000 1200000>; 97*4882a593Smuzhiyun clock-latency-ns = <40000>; 98*4882a593Smuzhiyun opp-suspend; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun opp-600000000 { 101*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 102*4882a593Smuzhiyun opp-microvolt = <975000 975000 1200000>; 103*4882a593Smuzhiyun opp-microvolt-L0 = <975000 975000 1200000>; 104*4882a593Smuzhiyun opp-microvolt-L1 = <975000 975000 1200000>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun opp-816000000 { 107*4882a593Smuzhiyun opp-hz = /bits/ 64 <816000000>; 108*4882a593Smuzhiyun opp-microvolt = <1000000 1000000 1200000>; 109*4882a593Smuzhiyun opp-microvolt-L0 = <1000000 1000000 1200000>; 110*4882a593Smuzhiyun opp-microvolt-L1 = <1000000 1000000 1200000>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun opp-1008000000 { 113*4882a593Smuzhiyun opp-hz = /bits/ 64 <1008000000>; 114*4882a593Smuzhiyun opp-microvolt = <1175000 1175000 1200000>; 115*4882a593Smuzhiyun opp-microvolt-L0 = <1175000 1175000 1200000>; 116*4882a593Smuzhiyun opp-microvolt-L1 = <1125000 1125000 1200000>; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun opp-1200000000 { 119*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 120*4882a593Smuzhiyun opp-microvolt = <1175000 1175000 1200000>; 121*4882a593Smuzhiyun opp-microvolt-L0 = <1175000 1175000 1200000>; 122*4882a593Smuzhiyun opp-microvolt-L1 = <1125000 1125000 1200000>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun amba { 127*4882a593Smuzhiyun compatible = "arm,amba-bus"; 128*4882a593Smuzhiyun #address-cells = <1>; 129*4882a593Smuzhiyun #size-cells = <1>; 130*4882a593Smuzhiyun ranges; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun pdma: pdma@110f0000 { 133*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 134*4882a593Smuzhiyun reg = <0x110f0000 0x4000>; 135*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 136*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 137*4882a593Smuzhiyun #dma-cells = <1>; 138*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC>; 139*4882a593Smuzhiyun clock-names = "apb_pclk"; 140*4882a593Smuzhiyun arm,pl330-periph-burst; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun arm-pmu { 145*4882a593Smuzhiyun compatible = "arm,cortex-a7-pmu"; 146*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>, 147*4882a593Smuzhiyun <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>, 148*4882a593Smuzhiyun <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>, 149*4882a593Smuzhiyun <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 150*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun dmc: dmc { 154*4882a593Smuzhiyun compatible = "rockchip,rk3228-dmc", "rockchip,rk322x-dram"; 155*4882a593Smuzhiyun clocks = <&cru SCLK_DDRC>; 156*4882a593Smuzhiyun clock-names = "dmc_clk"; 157*4882a593Smuzhiyun operating-points-v2 = <&dmc_opp_table>; 158*4882a593Smuzhiyun system-status-freq = < 159*4882a593Smuzhiyun /*system status freq(KHz)*/ 160*4882a593Smuzhiyun SYS_STATUS_NORMAL 330000 161*4882a593Smuzhiyun >; 162*4882a593Smuzhiyun dram_freq = <330000000>; 163*4882a593Smuzhiyun rockchip,dram_timing = <&dram_timing>; 164*4882a593Smuzhiyun #cooling-cells = <2>; 165*4882a593Smuzhiyun status = "disabled"; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun ddr_power_model: ddr_power_model { 168*4882a593Smuzhiyun compatible = "ddr_power_model"; 169*4882a593Smuzhiyun dynamic-power-coefficient = <120>; 170*4882a593Smuzhiyun static-power-coefficient = <200>; 171*4882a593Smuzhiyun ts = <32000 4700 (-80) 2>; 172*4882a593Smuzhiyun thermal-zone = "soc-thermal"; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun dmc_opp_table: dmc-opp-table { 177*4882a593Smuzhiyun compatible = "operating-points-v2"; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun rockchip,leakage-voltage-sel = < 180*4882a593Smuzhiyun 1 5 0 181*4882a593Smuzhiyun 6 254 1 182*4882a593Smuzhiyun >; 183*4882a593Smuzhiyun nvmem-cells = <&logic_leakage>; 184*4882a593Smuzhiyun nvmem-cell-names = "ddr_leakage"; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun opp-300000000 { 187*4882a593Smuzhiyun opp-hz = /bits/ 64 <300000000>; 188*4882a593Smuzhiyun opp-microvolt = <1050000>; 189*4882a593Smuzhiyun opp-microvolt-L0 = <1050000>; 190*4882a593Smuzhiyun opp-microvolt-L1 = <1000000>; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun opp-330000000 { 193*4882a593Smuzhiyun opp-hz = /bits/ 64 <330000000>; 194*4882a593Smuzhiyun opp-microvolt = <1050000>; 195*4882a593Smuzhiyun opp-microvolt-L0 = <1050000>; 196*4882a593Smuzhiyun opp-microvolt-L1 = <1000000>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun opp-400000000 { 199*4882a593Smuzhiyun opp-hz = /bits/ 64 <400000000>; 200*4882a593Smuzhiyun opp-microvolt = <1050000>; 201*4882a593Smuzhiyun opp-microvolt-L0 = <1050000>; 202*4882a593Smuzhiyun opp-microvolt-L1 = <1000000>; 203*4882a593Smuzhiyun status = "disabled"; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun opp-600000000 { 206*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 207*4882a593Smuzhiyun opp-microvolt = <1100000>; 208*4882a593Smuzhiyun opp-microvolt-L0 = <1100000>; 209*4882a593Smuzhiyun opp-microvolt-L1 = <1050000>; 210*4882a593Smuzhiyun status = "disabled"; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun opp-666000000 { 213*4882a593Smuzhiyun opp-hz = /bits/ 64 <666000000>; 214*4882a593Smuzhiyun opp-microvolt = <1150000>; 215*4882a593Smuzhiyun opp-microvolt-L0 = <1150000>; 216*4882a593Smuzhiyun opp-microvolt-L1 = <1100000>; 217*4882a593Smuzhiyun status = "disabled"; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun opp-700000000 { 220*4882a593Smuzhiyun opp-hz = /bits/ 64 <700000000>; 221*4882a593Smuzhiyun opp-microvolt = <1150000>; 222*4882a593Smuzhiyun opp-microvolt-L0 = <1150000>; 223*4882a593Smuzhiyun opp-microvolt-L1 = <1100000>; 224*4882a593Smuzhiyun status = "disabled"; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun opp-786000000 { 227*4882a593Smuzhiyun opp-hz = /bits/ 64 <786000000>; 228*4882a593Smuzhiyun opp-microvolt = <1150000>; 229*4882a593Smuzhiyun opp-microvolt-L0 = <1150000>; 230*4882a593Smuzhiyun opp-microvolt-L1 = <1100000>; 231*4882a593Smuzhiyun status = "disabled"; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun opp-800000000 { 234*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 235*4882a593Smuzhiyun opp-microvolt = <1150000>; 236*4882a593Smuzhiyun opp-microvolt-L0 = <1150000>; 237*4882a593Smuzhiyun opp-microvolt-L1 = <1100000>; 238*4882a593Smuzhiyun status = "disabled"; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun firmware { 243*4882a593Smuzhiyun optee: optee { 244*4882a593Smuzhiyun compatible = "linaro,optee-tz"; 245*4882a593Smuzhiyun method = "smc"; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun timer { 250*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 251*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 252*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 253*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 254*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 255*4882a593Smuzhiyun clock-frequency = <24000000>; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun xin24m: oscillator { 259*4882a593Smuzhiyun compatible = "fixed-clock"; 260*4882a593Smuzhiyun clock-frequency = <24000000>; 261*4882a593Smuzhiyun clock-output-names = "xin24m"; 262*4882a593Smuzhiyun #clock-cells = <0>; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun i2s1: i2s1@100b0000 { 266*4882a593Smuzhiyun compatible = "rockchip,rk3228-i2s", "rockchip,rk3066-i2s"; 267*4882a593Smuzhiyun reg = <0x100b0000 0x4000>; 268*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 269*4882a593Smuzhiyun #address-cells = <1>; 270*4882a593Smuzhiyun #size-cells = <0>; 271*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 272*4882a593Smuzhiyun clocks = <&cru SCLK_I2S1>, <&cru HCLK_I2S1_8CH>; 273*4882a593Smuzhiyun dmas = <&pdma 14>, <&pdma 15>; 274*4882a593Smuzhiyun dma-names = "tx", "rx"; 275*4882a593Smuzhiyun pinctrl-names = "default"; 276*4882a593Smuzhiyun pinctrl-0 = <&i2s1_bus>; 277*4882a593Smuzhiyun status = "disabled"; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun i2s0: i2s0@100c0000 { 281*4882a593Smuzhiyun compatible = "rockchip,rk3228-i2s", "rockchip,rk3066-i2s"; 282*4882a593Smuzhiyun reg = <0x100c0000 0x4000>; 283*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 284*4882a593Smuzhiyun #address-cells = <1>; 285*4882a593Smuzhiyun #size-cells = <0>; 286*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 287*4882a593Smuzhiyun clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0_8CH>; 288*4882a593Smuzhiyun dmas = <&pdma 11>, <&pdma 12>; 289*4882a593Smuzhiyun dma-names = "tx", "rx"; 290*4882a593Smuzhiyun status = "disabled"; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun spdif: spdif@100d0000 { 294*4882a593Smuzhiyun compatible = "rockchip,rk3228-spdif"; 295*4882a593Smuzhiyun reg = <0x100d0000 0x1000>; 296*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 297*4882a593Smuzhiyun clocks = <&cru SCLK_SPDIF>, <&cru HCLK_SPDIF_8CH>; 298*4882a593Smuzhiyun clock-names = "mclk", "hclk"; 299*4882a593Smuzhiyun dmas = <&pdma 10>; 300*4882a593Smuzhiyun #dma-cells = <1>; 301*4882a593Smuzhiyun dma-names = "tx"; 302*4882a593Smuzhiyun pinctrl-names = "default"; 303*4882a593Smuzhiyun pinctrl-0 = <&spdif_tx>; 304*4882a593Smuzhiyun status = "disabled"; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun i2s2: i2s2@100e0000 { 308*4882a593Smuzhiyun compatible = "rockchip,rk3228-i2s", "rockchip,rk3066-i2s"; 309*4882a593Smuzhiyun reg = <0x100e0000 0x4000>; 310*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 311*4882a593Smuzhiyun #address-cells = <1>; 312*4882a593Smuzhiyun #size-cells = <0>; 313*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 314*4882a593Smuzhiyun clocks = <&cru SCLK_I2S2>, <&cru HCLK_I2S2_2CH>; 315*4882a593Smuzhiyun dmas = <&pdma 0>, <&pdma 1>; 316*4882a593Smuzhiyun dma-names = "tx", "rx"; 317*4882a593Smuzhiyun status = "disabled"; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun tsp: tsp@100f0000 { 321*4882a593Smuzhiyun compatible = "rockchip,rk3228-tsp"; 322*4882a593Smuzhiyun reg = <0x100f0000 0x10000>; 323*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 324*4882a593Smuzhiyun interrupt-names = "irq_tsp"; 325*4882a593Smuzhiyun clocks = <&cru SCLK_TSP>, <&cru HCLK_TSP>, <&cru SCLK_HSADC>; 326*4882a593Smuzhiyun clock-names = "clk_tsp", "hclk_tsp", "aclk_tsp"; 327*4882a593Smuzhiyun pinctrl-names = "default"; 328*4882a593Smuzhiyun pinctrl-0 = <&tsp_d0 329*4882a593Smuzhiyun &tsp_d1 330*4882a593Smuzhiyun &tsp_d2 331*4882a593Smuzhiyun &tsp_d3 332*4882a593Smuzhiyun &tsp_d4 333*4882a593Smuzhiyun &tsp_d5 334*4882a593Smuzhiyun &tsp_d6 335*4882a593Smuzhiyun &tsp_d7 336*4882a593Smuzhiyun &tsp_sync 337*4882a593Smuzhiyun &tsp_clk 338*4882a593Smuzhiyun &tsp_fail 339*4882a593Smuzhiyun &tsp_valid>; 340*4882a593Smuzhiyun status = "disabled"; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun grf: syscon@11000000 { 344*4882a593Smuzhiyun compatible = "rockchip,rk3228-grf", "syscon", "simple-mfd"; 345*4882a593Smuzhiyun reg = <0x11000000 0x1000>; 346*4882a593Smuzhiyun #address-cells = <1>; 347*4882a593Smuzhiyun #size-cells = <1>; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun io_domains: io-domains { 350*4882a593Smuzhiyun compatible = "rockchip,rk322x-io-voltage-domain"; 351*4882a593Smuzhiyun status = "disabled"; 352*4882a593Smuzhiyun }; 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun reboot_mode: reboot-mode { 355*4882a593Smuzhiyun compatible = "syscon-reboot-mode"; 356*4882a593Smuzhiyun offset = <0x5c8>; 357*4882a593Smuzhiyun mode-normal = <BOOT_NORMAL>; 358*4882a593Smuzhiyun mode-recovery = <BOOT_RECOVERY>; 359*4882a593Smuzhiyun mode-bootloader = <BOOT_FASTBOOT>; 360*4882a593Smuzhiyun mode-loader = <BOOT_BL_DOWNLOAD>; 361*4882a593Smuzhiyun mode-ums = <BOOT_UMS>; 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun u2phy0: usb2-phy@760 { 365*4882a593Smuzhiyun compatible = "rockchip,rk3228-usb2phy"; 366*4882a593Smuzhiyun reg = <0x0760 0x0c>; 367*4882a593Smuzhiyun clocks = <&cru SCLK_OTGPHY0>; 368*4882a593Smuzhiyun clock-names = "phyclk"; 369*4882a593Smuzhiyun #clock-cells = <0>; 370*4882a593Smuzhiyun clock-output-names = "usb480m_phy0"; 371*4882a593Smuzhiyun status = "disabled"; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun u2phy0_otg: otg-port { 374*4882a593Smuzhiyun #phy-cells = <0>; 375*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 376*4882a593Smuzhiyun <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 377*4882a593Smuzhiyun <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 378*4882a593Smuzhiyun interrupt-names = "otg-bvalid", "otg-id", 379*4882a593Smuzhiyun "linestate"; 380*4882a593Smuzhiyun status = "disabled"; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun u2phy0_host: host-port { 384*4882a593Smuzhiyun #phy-cells = <0>; 385*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 386*4882a593Smuzhiyun interrupt-names = "linestate"; 387*4882a593Smuzhiyun status = "disabled"; 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun }; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun u2phy1: usb2-phy@800 { 392*4882a593Smuzhiyun compatible = "rockchip,rk3228-usb2phy"; 393*4882a593Smuzhiyun reg = <0x0800 0x0c>; 394*4882a593Smuzhiyun clocks = <&cru SCLK_OTGPHY1>; 395*4882a593Smuzhiyun clock-names = "phyclk"; 396*4882a593Smuzhiyun #clock-cells = <0>; 397*4882a593Smuzhiyun clock-output-names = "usb480m_phy1"; 398*4882a593Smuzhiyun status = "disabled"; 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun u2phy1_otg: otg-port { 401*4882a593Smuzhiyun #phy-cells = <0>; 402*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 403*4882a593Smuzhiyun interrupt-names = "linestate"; 404*4882a593Smuzhiyun status = "disabled"; 405*4882a593Smuzhiyun }; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun u2phy1_host: host-port { 408*4882a593Smuzhiyun #phy-cells = <0>; 409*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 410*4882a593Smuzhiyun interrupt-names = "linestate"; 411*4882a593Smuzhiyun status = "disabled"; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun }; 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun power: power-controller { 416*4882a593Smuzhiyun compatible = "rockchip,rk3228-power-controller"; 417*4882a593Smuzhiyun #power-domain-cells = <1>; 418*4882a593Smuzhiyun #address-cells = <1>; 419*4882a593Smuzhiyun #size-cells = <0>; 420*4882a593Smuzhiyun status = "okay"; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun pd_vpu@RK3228_PD_VPU { 423*4882a593Smuzhiyun reg = <RK3228_PD_VPU>; 424*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 425*4882a593Smuzhiyun pm_qos = <&qos_vpu>; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun pd_rkvdec@RK3228_PD_RKVDEC { 429*4882a593Smuzhiyun reg = <RK3228_PD_RKVDEC>; 430*4882a593Smuzhiyun clocks = <&cru ACLK_RKVDEC>, 431*4882a593Smuzhiyun <&cru HCLK_RKVDEC>, 432*4882a593Smuzhiyun <&cru SCLK_VDEC_CABAC>, 433*4882a593Smuzhiyun <&cru SCLK_VDEC_CORE>; 434*4882a593Smuzhiyun pm_qos = <&qos_rkvdec_r>, <&qos_rkvdec_w>; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun }; 437*4882a593Smuzhiyun }; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun uart0: serial@11010000 { 440*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 441*4882a593Smuzhiyun reg = <0x11010000 0x100>; 442*4882a593Smuzhiyun interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 443*4882a593Smuzhiyun clock-frequency = <24000000>; 444*4882a593Smuzhiyun clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 445*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 446*4882a593Smuzhiyun pinctrl-names = "default"; 447*4882a593Smuzhiyun pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>; 448*4882a593Smuzhiyun reg-shift = <2>; 449*4882a593Smuzhiyun reg-io-width = <4>; 450*4882a593Smuzhiyun status = "disabled"; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun uart1: serial@11020000 { 454*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 455*4882a593Smuzhiyun reg = <0x11020000 0x100>; 456*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 457*4882a593Smuzhiyun clock-frequency = <24000000>; 458*4882a593Smuzhiyun clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 459*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 460*4882a593Smuzhiyun pinctrl-names = "default"; 461*4882a593Smuzhiyun pinctrl-0 = <&uart1_xfer>; 462*4882a593Smuzhiyun reg-shift = <2>; 463*4882a593Smuzhiyun reg-io-width = <4>; 464*4882a593Smuzhiyun status = "disabled"; 465*4882a593Smuzhiyun }; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun uart2: serial@11030000 { 468*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 469*4882a593Smuzhiyun reg = <0x11030000 0x100>; 470*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 471*4882a593Smuzhiyun clock-frequency = <24000000>; 472*4882a593Smuzhiyun clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 473*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 474*4882a593Smuzhiyun pinctrl-names = "default"; 475*4882a593Smuzhiyun pinctrl-0 = <&uart21_xfer>; 476*4882a593Smuzhiyun reg-shift = <2>; 477*4882a593Smuzhiyun reg-io-width = <4>; 478*4882a593Smuzhiyun status = "disabled"; 479*4882a593Smuzhiyun }; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun efuse: efuse@11040000 { 482*4882a593Smuzhiyun compatible = "rockchip,rk322x-efuse"; 483*4882a593Smuzhiyun reg = <0x11040000 0x20>; 484*4882a593Smuzhiyun #address-cells = <1>; 485*4882a593Smuzhiyun #size-cells = <1>; 486*4882a593Smuzhiyun clocks = <&cru PCLK_EFUSE_256>; 487*4882a593Smuzhiyun clock-names = "pclk_efuse"; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun /* Data cells */ 490*4882a593Smuzhiyun efuse_id: id@7 { 491*4882a593Smuzhiyun reg = <0x7 0x10>; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun cpu_leakage: cpu_leakage@17 { 494*4882a593Smuzhiyun reg = <0x17 0x1>; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun logic_leakage: logic-leakage@19 { 497*4882a593Smuzhiyun reg = <0x19 0x1>; 498*4882a593Smuzhiyun }; 499*4882a593Smuzhiyun hdmi_phy_flag: hdmi_phy_flag@1d { 500*4882a593Smuzhiyun reg = <0x1d 0x1>; 501*4882a593Smuzhiyun bits = <1 1>; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun tve_dac: tve_dac@1d { 504*4882a593Smuzhiyun reg = <0x1d 0x1>; 505*4882a593Smuzhiyun bits = <3 5>; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun i2c0: i2c@11050000 { 510*4882a593Smuzhiyun compatible = "rockchip,rk3228-i2c"; 511*4882a593Smuzhiyun reg = <0x11050000 0x1000>; 512*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 513*4882a593Smuzhiyun #address-cells = <1>; 514*4882a593Smuzhiyun #size-cells = <0>; 515*4882a593Smuzhiyun clock-names = "i2c"; 516*4882a593Smuzhiyun clocks = <&cru PCLK_I2C0>; 517*4882a593Smuzhiyun pinctrl-names = "default"; 518*4882a593Smuzhiyun pinctrl-0 = <&i2c0_xfer>; 519*4882a593Smuzhiyun status = "disabled"; 520*4882a593Smuzhiyun }; 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun i2c1: i2c@11060000 { 523*4882a593Smuzhiyun compatible = "rockchip,rk3228-i2c"; 524*4882a593Smuzhiyun reg = <0x11060000 0x1000>; 525*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 526*4882a593Smuzhiyun #address-cells = <1>; 527*4882a593Smuzhiyun #size-cells = <0>; 528*4882a593Smuzhiyun clock-names = "i2c"; 529*4882a593Smuzhiyun clocks = <&cru PCLK_I2C1>; 530*4882a593Smuzhiyun pinctrl-names = "default"; 531*4882a593Smuzhiyun pinctrl-0 = <&i2c1_xfer>; 532*4882a593Smuzhiyun status = "disabled"; 533*4882a593Smuzhiyun }; 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun i2c2: i2c@11070000 { 536*4882a593Smuzhiyun compatible = "rockchip,rk3228-i2c"; 537*4882a593Smuzhiyun reg = <0x11070000 0x1000>; 538*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 539*4882a593Smuzhiyun #address-cells = <1>; 540*4882a593Smuzhiyun #size-cells = <0>; 541*4882a593Smuzhiyun clock-names = "i2c"; 542*4882a593Smuzhiyun clocks = <&cru PCLK_I2C2>; 543*4882a593Smuzhiyun pinctrl-names = "default"; 544*4882a593Smuzhiyun pinctrl-0 = <&i2c2_xfer>; 545*4882a593Smuzhiyun status = "disabled"; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun i2c3: i2c@11080000 { 549*4882a593Smuzhiyun compatible = "rockchip,rk3228-i2c"; 550*4882a593Smuzhiyun reg = <0x11080000 0x1000>; 551*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 552*4882a593Smuzhiyun #address-cells = <1>; 553*4882a593Smuzhiyun #size-cells = <0>; 554*4882a593Smuzhiyun clock-names = "i2c"; 555*4882a593Smuzhiyun clocks = <&cru PCLK_I2C3>; 556*4882a593Smuzhiyun pinctrl-names = "default"; 557*4882a593Smuzhiyun pinctrl-0 = <&i2c3_xfer>; 558*4882a593Smuzhiyun status = "disabled"; 559*4882a593Smuzhiyun }; 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun spi0: spi@11090000 { 562*4882a593Smuzhiyun compatible = "rockchip,rk3228-spi"; 563*4882a593Smuzhiyun reg = <0x11090000 0x1000>; 564*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 565*4882a593Smuzhiyun #address-cells = <1>; 566*4882a593Smuzhiyun #size-cells = <0>; 567*4882a593Smuzhiyun pinctrl-names = "default"; 568*4882a593Smuzhiyun pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0 &spi0_cs1>; 569*4882a593Smuzhiyun clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>; 570*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 571*4882a593Smuzhiyun status = "disabled"; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun wdt: watchdog@110a0000 { 575*4882a593Smuzhiyun compatible = "rockchip,rk322x-wdt", "snps,dw-wdt"; 576*4882a593Smuzhiyun reg = <0x110a0000 0x100>; 577*4882a593Smuzhiyun clocks = <&cru PCLK_CPU>; 578*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 579*4882a593Smuzhiyun status = "disabled"; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun pwm0: pwm@110b0000 { 583*4882a593Smuzhiyun compatible = "rockchip,rk3288-pwm"; 584*4882a593Smuzhiyun reg = <0x110b0000 0x10>; 585*4882a593Smuzhiyun #pwm-cells = <3>; 586*4882a593Smuzhiyun clocks = <&cru PCLK_PWM>; 587*4882a593Smuzhiyun clock-names = "pwm"; 588*4882a593Smuzhiyun pinctrl-names = "active"; 589*4882a593Smuzhiyun pinctrl-0 = <&pwm0_pin>; 590*4882a593Smuzhiyun status = "disabled"; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun pwm1: pwm@110b0010 { 594*4882a593Smuzhiyun compatible = "rockchip,rk3288-pwm"; 595*4882a593Smuzhiyun reg = <0x110b0010 0x10>; 596*4882a593Smuzhiyun #pwm-cells = <3>; 597*4882a593Smuzhiyun clocks = <&cru PCLK_PWM>; 598*4882a593Smuzhiyun clock-names = "pwm"; 599*4882a593Smuzhiyun pinctrl-names = "active"; 600*4882a593Smuzhiyun pinctrl-0 = <&pwm1_pin>; 601*4882a593Smuzhiyun status = "disabled"; 602*4882a593Smuzhiyun }; 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun pwm2: pwm@110b0020 { 605*4882a593Smuzhiyun compatible = "rockchip,rk3288-pwm"; 606*4882a593Smuzhiyun reg = <0x110b0020 0x10>; 607*4882a593Smuzhiyun #pwm-cells = <3>; 608*4882a593Smuzhiyun clocks = <&cru PCLK_PWM>; 609*4882a593Smuzhiyun clock-names = "pwm"; 610*4882a593Smuzhiyun pinctrl-names = "active"; 611*4882a593Smuzhiyun pinctrl-0 = <&pwm2_pin>; 612*4882a593Smuzhiyun status = "disabled"; 613*4882a593Smuzhiyun }; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun pwm3: pwm@110b0030 { 616*4882a593Smuzhiyun compatible = "rockchip,rk3288-pwm"; 617*4882a593Smuzhiyun reg = <0x110b0030 0x10>; 618*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 619*4882a593Smuzhiyun #pwm-cells = <3>; 620*4882a593Smuzhiyun clocks = <&cru PCLK_PWM>; 621*4882a593Smuzhiyun clock-names = "pwm"; 622*4882a593Smuzhiyun pinctrl-names = "active"; 623*4882a593Smuzhiyun pinctrl-0 = <&pwm3_pin>; 624*4882a593Smuzhiyun status = "disabled"; 625*4882a593Smuzhiyun }; 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun timer: timer@110c0000 { 628*4882a593Smuzhiyun compatible = "rockchip,rk3288-timer"; 629*4882a593Smuzhiyun reg = <0x110c0000 0x20>; 630*4882a593Smuzhiyun interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 631*4882a593Smuzhiyun clocks = <&xin24m>, <&cru PCLK_TIMER>; 632*4882a593Smuzhiyun clock-names = "timer", "pclk"; 633*4882a593Smuzhiyun }; 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun cru: clock-controller@110e0000 { 636*4882a593Smuzhiyun compatible = "rockchip,rk3228-cru"; 637*4882a593Smuzhiyun reg = <0x110e0000 0x1000>; 638*4882a593Smuzhiyun rockchip,grf = <&grf>; 639*4882a593Smuzhiyun #clock-cells = <1>; 640*4882a593Smuzhiyun #reset-cells = <1>; 641*4882a593Smuzhiyun assigned-clocks = 642*4882a593Smuzhiyun <&cru PLL_GPLL>, <&cru ARMCLK>, 643*4882a593Smuzhiyun <&cru PLL_CPLL>, <&cru ACLK_PERI>, 644*4882a593Smuzhiyun <&cru HCLK_PERI>, <&cru PCLK_PERI>, 645*4882a593Smuzhiyun <&cru ACLK_CPU>, <&cru HCLK_CPU>, 646*4882a593Smuzhiyun <&cru PCLK_CPU>, <&cru ACLK_VOP>; 647*4882a593Smuzhiyun assigned-clock-rates = 648*4882a593Smuzhiyun <1200000000>, <816000000>, 649*4882a593Smuzhiyun <500000000>, <150000000>, 650*4882a593Smuzhiyun <150000000>, <75000000>, 651*4882a593Smuzhiyun <150000000>, <150000000>, 652*4882a593Smuzhiyun <75000000>, <400000000>; 653*4882a593Smuzhiyun }; 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun thermal_zones: thermal-zones { 656*4882a593Smuzhiyun soc_thermal: soc-thermal { 657*4882a593Smuzhiyun polling-delay-passive = <100>; /* milliseconds */ 658*4882a593Smuzhiyun polling-delay = <5000>; /* milliseconds */ 659*4882a593Smuzhiyun sustainable-power = <1200>; /* milliwatts */ 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun thermal-sensors = <&tsadc 0>; 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun trips { 664*4882a593Smuzhiyun threshold: trip-point@0 { 665*4882a593Smuzhiyun temperature = <70000>; /* millicelsius */ 666*4882a593Smuzhiyun hysteresis = <2000>; /* millicelsius */ 667*4882a593Smuzhiyun type = "passive"; 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun target: trip-point@1 { 670*4882a593Smuzhiyun temperature = <85000>; /* millicelsius */ 671*4882a593Smuzhiyun hysteresis = <2000>; /* millicelsius */ 672*4882a593Smuzhiyun type = "passive"; 673*4882a593Smuzhiyun }; 674*4882a593Smuzhiyun soc_crit: soc-crit { 675*4882a593Smuzhiyun temperature = <115000>; /* millicelsius */ 676*4882a593Smuzhiyun hysteresis = <2000>; /* millicelsius */ 677*4882a593Smuzhiyun type = "critical"; 678*4882a593Smuzhiyun }; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun cooling-maps { 682*4882a593Smuzhiyun map0 { 683*4882a593Smuzhiyun trip = <&target>; 684*4882a593Smuzhiyun cooling-device = 685*4882a593Smuzhiyun <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 686*4882a593Smuzhiyun contribution = <1024>; 687*4882a593Smuzhiyun }; 688*4882a593Smuzhiyun map1 { 689*4882a593Smuzhiyun trip = <&target>; 690*4882a593Smuzhiyun cooling-device = 691*4882a593Smuzhiyun <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 692*4882a593Smuzhiyun contribution = <1024>; 693*4882a593Smuzhiyun }; 694*4882a593Smuzhiyun map2 { 695*4882a593Smuzhiyun trip = <&target>; 696*4882a593Smuzhiyun cooling-device = 697*4882a593Smuzhiyun <&dmc THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 698*4882a593Smuzhiyun contribution = <1024>; 699*4882a593Smuzhiyun }; 700*4882a593Smuzhiyun map3 { 701*4882a593Smuzhiyun trip = <&target>; 702*4882a593Smuzhiyun cooling-device = 703*4882a593Smuzhiyun <&rkvdec THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 704*4882a593Smuzhiyun contribution = <1024>; 705*4882a593Smuzhiyun }; 706*4882a593Smuzhiyun }; 707*4882a593Smuzhiyun }; 708*4882a593Smuzhiyun }; 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun tsadc: tsadc@11150000 { 711*4882a593Smuzhiyun compatible = "rockchip,rk3228-tsadc"; 712*4882a593Smuzhiyun reg = <0x11150000 0x100>; 713*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 714*4882a593Smuzhiyun clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>; 715*4882a593Smuzhiyun clock-names = "tsadc", "apb_pclk"; 716*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_TSADC>; 717*4882a593Smuzhiyun assigned-clock-rates = <32768>; 718*4882a593Smuzhiyun resets = <&cru SRST_TSADC>; 719*4882a593Smuzhiyun reset-names = "tsadc-apb"; 720*4882a593Smuzhiyun pinctrl-names = "gpio", "otpout"; 721*4882a593Smuzhiyun pinctrl-0 = <&otp_gpio>; 722*4882a593Smuzhiyun pinctrl-1 = <&otp_out>; 723*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 724*4882a593Smuzhiyun rockchip,hw-tshut-temp = <120000>; 725*4882a593Smuzhiyun status = "disabled"; 726*4882a593Smuzhiyun }; 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun codec: codec@12010000 { 729*4882a593Smuzhiyun compatible = "rockchip,rk3228-codec"; 730*4882a593Smuzhiyun reg = <0x12010000 0x1000>; 731*4882a593Smuzhiyun clocks = <&cru SCLK_I2S_OUT>, <&cru PCLK_ACODECPHY>, <&cru SCLK_I2S1>; 732*4882a593Smuzhiyun clock-names = "mclk", "pclk", "sclk"; 733*4882a593Smuzhiyun spk-en-gpio = <&gpio1 RK_PA3 GPIO_ACTIVE_HIGH>; 734*4882a593Smuzhiyun status = "disabled"; 735*4882a593Smuzhiyun }; 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun hdmi_phy: hdmi-phy@12030000 { 738*4882a593Smuzhiyun compatible = "rockchip,rk3228-hdmi-phy"; 739*4882a593Smuzhiyun reg = <0x12030000 0x10000>; 740*4882a593Smuzhiyun #phy-cells = <0>; 741*4882a593Smuzhiyun clocks = <&cru PCLK_HDMI_PHY>, <&xin24m>; 742*4882a593Smuzhiyun clock-names = "sysclk", "refclk"; 743*4882a593Smuzhiyun #clock-cells = <0>; 744*4882a593Smuzhiyun clock-output-names = "hdmiphy_phy"; 745*4882a593Smuzhiyun nvmem-cells = <&hdmi_phy_flag>; 746*4882a593Smuzhiyun nvmem-cell-names = "hdmi_phy_flag"; 747*4882a593Smuzhiyun rockchip,phy-table = 748*4882a593Smuzhiyun <190000000 0xaa 0x00 0x44 0x44 0x00 0x00 0x00 0x00 0x00 749*4882a593Smuzhiyun 0x00 0x00 0x00 0x00 0x00>; 750*4882a593Smuzhiyun status = "disabled"; 751*4882a593Smuzhiyun }; 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun gpu: gpu@0x20001000 { 754*4882a593Smuzhiyun compatible = "arm,mali400"; 755*4882a593Smuzhiyun reg = <0x20001000 0x200>, 756*4882a593Smuzhiyun <0x20000000 0x100>, 757*4882a593Smuzhiyun <0x20003000 0x100>, 758*4882a593Smuzhiyun <0x20008000 0x1100>, 759*4882a593Smuzhiyun <0x20004000 0x100>, 760*4882a593Smuzhiyun <0x2000A000 0x1100>, 761*4882a593Smuzhiyun <0x20005000 0x100>; 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun reg-names = "Mali_L2", 764*4882a593Smuzhiyun "Mali_GP", 765*4882a593Smuzhiyun "Mali_GP_MMU", 766*4882a593Smuzhiyun "Mali_PP0", 767*4882a593Smuzhiyun "Mali_PP0_MMU", 768*4882a593Smuzhiyun "Mali_PP1", 769*4882a593Smuzhiyun "Mali_PP1_MMU"; 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 772*4882a593Smuzhiyun <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 773*4882a593Smuzhiyun <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 774*4882a593Smuzhiyun <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 775*4882a593Smuzhiyun <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 776*4882a593Smuzhiyun <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun interrupt-names = "Mali_GP_IRQ", 779*4882a593Smuzhiyun "Mali_GP_MMU_IRQ", 780*4882a593Smuzhiyun "Mali_PP0_IRQ", 781*4882a593Smuzhiyun "Mali_PP0_MMU_IRQ", 782*4882a593Smuzhiyun "Mali_PP1_IRQ", 783*4882a593Smuzhiyun "Mali_PP1_MMU_IRQ"; 784*4882a593Smuzhiyun clocks = <&cru ACLK_GPU>; 785*4882a593Smuzhiyun #cooling-cells = <2>; /* min followed by max */ 786*4882a593Smuzhiyun clock-names = "clk_mali"; 787*4882a593Smuzhiyun operating-points-v2 = <&gpu_opp_table>; 788*4882a593Smuzhiyun status = "disabled"; 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun gpu_power_model: power_model { 791*4882a593Smuzhiyun compatible = "arm,mali-simple-power-model"; 792*4882a593Smuzhiyun voltage = <900>; 793*4882a593Smuzhiyun frequency = <500>; 794*4882a593Smuzhiyun static-power = <300>; 795*4882a593Smuzhiyun dynamic-power = <396>; 796*4882a593Smuzhiyun ts = <32000 4700 (-80) 2>; 797*4882a593Smuzhiyun thermal-zone = "soc-thermal"; 798*4882a593Smuzhiyun }; 799*4882a593Smuzhiyun }; 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun gpu_opp_table: opp-table2 { 802*4882a593Smuzhiyun compatible = "operating-points-v2"; 803*4882a593Smuzhiyun 804*4882a593Smuzhiyun rockchip,leakage-voltage-sel = < 805*4882a593Smuzhiyun 1 5 0 806*4882a593Smuzhiyun 6 254 1 807*4882a593Smuzhiyun >; 808*4882a593Smuzhiyun nvmem-cells = <&logic_leakage>; 809*4882a593Smuzhiyun nvmem-cell-names = "gpu_leakage"; 810*4882a593Smuzhiyun 811*4882a593Smuzhiyun opp-200000000 { 812*4882a593Smuzhiyun opp-hz = /bits/ 64 <200000000>; 813*4882a593Smuzhiyun opp-microvolt = <1050000>; 814*4882a593Smuzhiyun opp-microvolt-L0 = <1050000>; 815*4882a593Smuzhiyun opp-microvolt-L1 = <1000000>; 816*4882a593Smuzhiyun }; 817*4882a593Smuzhiyun opp-300000000 { 818*4882a593Smuzhiyun opp-hz = /bits/ 64 <300000000>; 819*4882a593Smuzhiyun opp-microvolt = <1050000>; 820*4882a593Smuzhiyun opp-microvolt-L0 = <1050000>; 821*4882a593Smuzhiyun opp-microvolt-L1 = <1000000>; 822*4882a593Smuzhiyun }; 823*4882a593Smuzhiyun opp-400000000 { 824*4882a593Smuzhiyun opp-hz = /bits/ 64 <400000000>; 825*4882a593Smuzhiyun opp-microvolt = <1125000>; 826*4882a593Smuzhiyun opp-microvolt-L0 = <1125000>; 827*4882a593Smuzhiyun opp-microvolt-L1 = <1100000>; 828*4882a593Smuzhiyun }; 829*4882a593Smuzhiyun }; 830*4882a593Smuzhiyun 831*4882a593Smuzhiyun vpu_service: vpu-service@20020000 { 832*4882a593Smuzhiyun compatible = "rockchip,vpu_service"; 833*4882a593Smuzhiyun reg = <0x20020000 0x800>; 834*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, 835*4882a593Smuzhiyun <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 836*4882a593Smuzhiyun interrupt-names = "irq_dec", "irq_enc"; 837*4882a593Smuzhiyun resets = <&cru SRST_VPU_A>, <&cru SRST_VPU_H>; 838*4882a593Smuzhiyun reset-names = "video_a", "video_h"; 839*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 840*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 841*4882a593Smuzhiyun power-domains = <&power RK3228_PD_VPU>; 842*4882a593Smuzhiyun rockchip,grf = <&grf>; 843*4882a593Smuzhiyun iommus = <&vpu_mmu>; 844*4882a593Smuzhiyun allocator = <1>; 845*4882a593Smuzhiyun status = "disabled"; 846*4882a593Smuzhiyun }; 847*4882a593Smuzhiyun 848*4882a593Smuzhiyun vpu_mmu: iommu@20020800 { 849*4882a593Smuzhiyun compatible = "rockchip,iommu"; 850*4882a593Smuzhiyun reg = <0x20020800 0x40>; 851*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 852*4882a593Smuzhiyun interrupt-names = "vpu_mmu"; 853*4882a593Smuzhiyun clock-names = "aclk", "iface"; 854*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 855*4882a593Smuzhiyun power-domains = <&power RK3228_PD_VPU>; 856*4882a593Smuzhiyun #iommu-cells = <0>; 857*4882a593Smuzhiyun status = "disabled"; 858*4882a593Smuzhiyun }; 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun rkvdec: rkvdec@20030000 { 861*4882a593Smuzhiyun compatible = "rockchip,rkvdec"; 862*4882a593Smuzhiyun reg = <0x20030000 0x400>; 863*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 864*4882a593Smuzhiyun interrupt-names = "irq_dec"; 865*4882a593Smuzhiyun clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>, 866*4882a593Smuzhiyun <&cru SCLK_VDEC_CABAC>, <&cru SCLK_VDEC_CORE>; 867*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec", "clk_cabac", 868*4882a593Smuzhiyun "clk_core"; 869*4882a593Smuzhiyun resets = <&cru SRST_RKVDEC_A>, <&cru SRST_RKVDEC_H>, 870*4882a593Smuzhiyun <&cru SRST_RKVDEC_NOC_A>, <&cru SRST_RKVDEC_NOC_H>, 871*4882a593Smuzhiyun <&cru SRST_RKVDEC_CABAC>, <&cru SRST_RKVDEC_CORE>; 872*4882a593Smuzhiyun reset-names = "video_a", "video_h", "niu_a", "niu_h", 873*4882a593Smuzhiyun "video_cabac", "video_core"; 874*4882a593Smuzhiyun power-domains = <&power RK3228_PD_RKVDEC>; 875*4882a593Smuzhiyun operating-points-v2 = <&rkvdec_opp_table>; 876*4882a593Smuzhiyun #cooling-cells = <2>; 877*4882a593Smuzhiyun rockchip,grf = <&grf>; 878*4882a593Smuzhiyun iommus = <&rkvdec_mmu>; 879*4882a593Smuzhiyun allocator = <1>; 880*4882a593Smuzhiyun status = "disabled"; 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun vcodec_power_model: vcodec_power_model { 883*4882a593Smuzhiyun compatible = "vcodec_power_model"; 884*4882a593Smuzhiyun dynamic-power-coefficient = <120>; 885*4882a593Smuzhiyun static-power-coefficient = <200>; 886*4882a593Smuzhiyun ts = <32000 4700 (-80) 2>; 887*4882a593Smuzhiyun thermal-zone = "soc-thermal"; 888*4882a593Smuzhiyun }; 889*4882a593Smuzhiyun }; 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun rkvdec_opp_table: rkvdec-opp-table { 892*4882a593Smuzhiyun compatible = "operating-points-v2"; 893*4882a593Smuzhiyun 894*4882a593Smuzhiyun rockchip,leakage-voltage-sel = < 895*4882a593Smuzhiyun 1 5 0 896*4882a593Smuzhiyun 6 254 1 897*4882a593Smuzhiyun >; 898*4882a593Smuzhiyun nvmem-cells = <&logic_leakage>; 899*4882a593Smuzhiyun nvmem-cell-names = "rkvdec_leakage"; 900*4882a593Smuzhiyun 901*4882a593Smuzhiyun opp-100000000 { 902*4882a593Smuzhiyun opp-hz = /bits/ 64 <100000000>; 903*4882a593Smuzhiyun opp-microvolt = <1050000>; 904*4882a593Smuzhiyun opp-microvolt-L0 = <1050000>; 905*4882a593Smuzhiyun opp-microvolt-L1 = <1000000>; 906*4882a593Smuzhiyun }; 907*4882a593Smuzhiyun opp-200000000 { 908*4882a593Smuzhiyun opp-hz = /bits/ 64 <200000000>; 909*4882a593Smuzhiyun opp-microvolt = <1050000>; 910*4882a593Smuzhiyun opp-microvolt-L0 = <1050000>; 911*4882a593Smuzhiyun opp-microvolt-L1 = <1000000>; 912*4882a593Smuzhiyun }; 913*4882a593Smuzhiyun opp-500000000 { 914*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 915*4882a593Smuzhiyun opp-microvolt = <1050000>; 916*4882a593Smuzhiyun opp-microvolt-L0 = <1050000>; 917*4882a593Smuzhiyun opp-microvolt-L1 = <1000000>; 918*4882a593Smuzhiyun }; 919*4882a593Smuzhiyun }; 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun rkvdec_mmu: iommu@20030480 { 922*4882a593Smuzhiyun compatible = "rockchip,iommu"; 923*4882a593Smuzhiyun reg = <0x20030480 0x40>, <0x200304c0 0x40>; 924*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 925*4882a593Smuzhiyun interrupt-names = "rkvdec_mmu"; 926*4882a593Smuzhiyun clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>; 927*4882a593Smuzhiyun clock-names = "aclk", "iface"; 928*4882a593Smuzhiyun power-domains = <&power RK3228_PD_RKVDEC>; 929*4882a593Smuzhiyun #iommu-cells = <0>; 930*4882a593Smuzhiyun status = "disabled"; 931*4882a593Smuzhiyun }; 932*4882a593Smuzhiyun 933*4882a593Smuzhiyun vop: vop@20050000 { 934*4882a593Smuzhiyun compatible = "rockchip,rk322x-vop"; 935*4882a593Smuzhiyun reg = <0x20050000 0x1ffc>; 936*4882a593Smuzhiyun reg-names = "regs"; 937*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 938*4882a593Smuzhiyun clocks = <&cru ACLK_VOP>, <&cru DCLK_VOP>, <&cru HCLK_VOP>; 939*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 940*4882a593Smuzhiyun resets = <&cru SRST_VOP_A>, <&cru SRST_VOP_H>, <&cru SRST_VOP_D>; 941*4882a593Smuzhiyun reset-names = "axi", "ahb", "dclk"; 942*4882a593Smuzhiyun iommus = <&vop_mmu>; 943*4882a593Smuzhiyun status = "disabled"; 944*4882a593Smuzhiyun 945*4882a593Smuzhiyun vop_out: port { 946*4882a593Smuzhiyun #address-cells = <1>; 947*4882a593Smuzhiyun #size-cells = <0>; 948*4882a593Smuzhiyun 949*4882a593Smuzhiyun vop_out_hdmi: endpoint@0 { 950*4882a593Smuzhiyun reg = <0>; 951*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_vop>; 952*4882a593Smuzhiyun }; 953*4882a593Smuzhiyun 954*4882a593Smuzhiyun vop_out_tve: endpoint@1 { 955*4882a593Smuzhiyun reg = <1>; 956*4882a593Smuzhiyun remote-endpoint = <&tve_in_vop>; 957*4882a593Smuzhiyun }; 958*4882a593Smuzhiyun }; 959*4882a593Smuzhiyun }; 960*4882a593Smuzhiyun 961*4882a593Smuzhiyun vop_mmu: iommu@20050300 { 962*4882a593Smuzhiyun compatible = "rockchip,iommu"; 963*4882a593Smuzhiyun reg = <0x20053f00 0x100>; 964*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 965*4882a593Smuzhiyun interrupt-names = "vop_mmu"; 966*4882a593Smuzhiyun clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>; 967*4882a593Smuzhiyun clock-names = "aclk", "iface"; 968*4882a593Smuzhiyun #iommu-cells = <0>; 969*4882a593Smuzhiyun status = "disabled"; 970*4882a593Smuzhiyun }; 971*4882a593Smuzhiyun 972*4882a593Smuzhiyun rk_rga: rk_rga@20060000 { 973*4882a593Smuzhiyun compatible = "rockchip,rga2"; 974*4882a593Smuzhiyun reg = <0x20060000 0x1000>; 975*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 976*4882a593Smuzhiyun clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru SCLK_RGA>; 977*4882a593Smuzhiyun clock-names = "aclk_rga", "hclk_rga", "clk_rga"; 978*4882a593Smuzhiyun dma-coherent; 979*4882a593Smuzhiyun status = "disabled"; 980*4882a593Smuzhiyun }; 981*4882a593Smuzhiyun 982*4882a593Smuzhiyun iep: iep@20070000 { 983*4882a593Smuzhiyun compatible = "rockchip,iep"; 984*4882a593Smuzhiyun iommu_enabled = <1>; 985*4882a593Smuzhiyun iommus = <&iep_mmu>; 986*4882a593Smuzhiyun reg = <0x20070000 0x800>; 987*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 988*4882a593Smuzhiyun clocks = <&cru ACLK_IEP>, <&cru HCLK_IEP>; 989*4882a593Smuzhiyun clock-names = "aclk_iep", "hclk_iep"; 990*4882a593Smuzhiyun version = <3>; 991*4882a593Smuzhiyun allocator = <1>; 992*4882a593Smuzhiyun status = "disabled"; 993*4882a593Smuzhiyun }; 994*4882a593Smuzhiyun 995*4882a593Smuzhiyun iep_mmu: iommu@20070800 { 996*4882a593Smuzhiyun compatible = "rockchip,iommu"; 997*4882a593Smuzhiyun reg = <0x20070800 0x40>; 998*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 999*4882a593Smuzhiyun interrupt-names = "iep_mmu"; 1000*4882a593Smuzhiyun #iommu-cells = <0>; 1001*4882a593Smuzhiyun status = "disabled"; 1002*4882a593Smuzhiyun }; 1003*4882a593Smuzhiyun 1004*4882a593Smuzhiyun display_subsystem: display-subsystem { 1005*4882a593Smuzhiyun compatible = "rockchip,display-subsystem"; 1006*4882a593Smuzhiyun ports = <&vop_out>; 1007*4882a593Smuzhiyun }; 1008*4882a593Smuzhiyun 1009*4882a593Smuzhiyun hdmi: hdmi@200a0000 { 1010*4882a593Smuzhiyun compatible = "rockchip,rk3228-dw-hdmi"; 1011*4882a593Smuzhiyun reg = <0x200a0000 0x20000>; 1012*4882a593Smuzhiyun reg-io-width = <4>; 1013*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 1014*4882a593Smuzhiyun <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 1015*4882a593Smuzhiyun clocks = <&cru SCLK_HDMI_HDCP>, <&cru PCLK_HDMI_CTRL>, 1016*4882a593Smuzhiyun <&cru SCLK_HDMI_CEC>; 1017*4882a593Smuzhiyun clock-names = "isfr", "iahb", "cec"; 1018*4882a593Smuzhiyun pinctrl-names = "default"; 1019*4882a593Smuzhiyun pinctrl-0 = <&hdmii2c_xfer &hdmi_hpd &hdmi_cec>; 1020*4882a593Smuzhiyun resets = <&cru SRST_HDMI_P>; 1021*4882a593Smuzhiyun reset-names = "hdmi"; 1022*4882a593Smuzhiyun phys = <&hdmi_phy>; 1023*4882a593Smuzhiyun phy-names = "hdmi_phy"; 1024*4882a593Smuzhiyun rockchip,grf = <&grf>; 1025*4882a593Smuzhiyun status = "disabled"; 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun ports { 1028*4882a593Smuzhiyun hdmi_in: port { 1029*4882a593Smuzhiyun #address-cells = <1>; 1030*4882a593Smuzhiyun #size-cells = <0>; 1031*4882a593Smuzhiyun hdmi_in_vop: endpoint@0 { 1032*4882a593Smuzhiyun reg = <0>; 1033*4882a593Smuzhiyun remote-endpoint = <&vop_out_hdmi>; 1034*4882a593Smuzhiyun }; 1035*4882a593Smuzhiyun }; 1036*4882a593Smuzhiyun }; 1037*4882a593Smuzhiyun }; 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun tve: tve@20053e00 { 1040*4882a593Smuzhiyun compatible = "rockchip,rk3328-tve"; 1041*4882a593Smuzhiyun reg = <0x20053e00 0x100>, 1042*4882a593Smuzhiyun <0x12020000 0x10000>; 1043*4882a593Smuzhiyun rockchip,saturation = <0x00305b46>; 1044*4882a593Smuzhiyun rockchip,brightcontrast = <0x00009900>; 1045*4882a593Smuzhiyun rockchip,adjtiming = <0xd6c00880>; 1046*4882a593Smuzhiyun rockchip,lumafilter0 = <0x02ff0001>; 1047*4882a593Smuzhiyun rockchip,lumafilter1 = <0xf40200fe>; 1048*4882a593Smuzhiyun rockchip,lumafilter2 = <0xf332d910>; 1049*4882a593Smuzhiyun rockchip,daclevel = <0x15>; 1050*4882a593Smuzhiyun rockchip,dac1level = <0x7>; 1051*4882a593Smuzhiyun nvmem-cells = <&tve_dac>; 1052*4882a593Smuzhiyun nvmem-cell-names = "tve_dac_adj"; 1053*4882a593Smuzhiyun status = "disabled"; 1054*4882a593Smuzhiyun 1055*4882a593Smuzhiyun ports { 1056*4882a593Smuzhiyun tve_in: port { 1057*4882a593Smuzhiyun #address-cells = <1>; 1058*4882a593Smuzhiyun #size-cells = <0>; 1059*4882a593Smuzhiyun tve_in_vop: endpoint@0 { 1060*4882a593Smuzhiyun reg = <0>; 1061*4882a593Smuzhiyun remote-endpoint = <&vop_out_tve>; 1062*4882a593Smuzhiyun }; 1063*4882a593Smuzhiyun }; 1064*4882a593Smuzhiyun }; 1065*4882a593Smuzhiyun }; 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun sdmmc: dwmmc@30000000 { 1068*4882a593Smuzhiyun compatible = "rockchip,rk3228-dw-mshc", "rockchip,rk3288-dw-mshc"; 1069*4882a593Smuzhiyun reg = <0x30000000 0x4000>; 1070*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 1071*4882a593Smuzhiyun clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>, 1072*4882a593Smuzhiyun <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 1073*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1074*4882a593Smuzhiyun fifo-depth = <0x100>; 1075*4882a593Smuzhiyun pinctrl-names = "default"; 1076*4882a593Smuzhiyun pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_bus4>; 1077*4882a593Smuzhiyun status = "disabled"; 1078*4882a593Smuzhiyun }; 1079*4882a593Smuzhiyun 1080*4882a593Smuzhiyun sdio: dwmmc@30010000 { 1081*4882a593Smuzhiyun compatible = "rockchip,rk3228-dw-mshc", "rockchip,rk3288-dw-mshc"; 1082*4882a593Smuzhiyun reg = <0x30010000 0x4000>; 1083*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 1084*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>, 1085*4882a593Smuzhiyun <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>; 1086*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1087*4882a593Smuzhiyun fifo-depth = <0x100>; 1088*4882a593Smuzhiyun pinctrl-names = "default"; 1089*4882a593Smuzhiyun pinctrl-0 = <&sdio_clk &sdio_cmd &sdio_bus4>; 1090*4882a593Smuzhiyun status = "disabled"; 1091*4882a593Smuzhiyun }; 1092*4882a593Smuzhiyun 1093*4882a593Smuzhiyun emmc: dwmmc@30020000 { 1094*4882a593Smuzhiyun compatible = "rockchip,rk3228-dw-mshc", "rockchip,rk3288-dw-mshc"; 1095*4882a593Smuzhiyun reg = <0x30020000 0x4000>; 1096*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 1097*4882a593Smuzhiyun clock-frequency = <37500000>; 1098*4882a593Smuzhiyun clock-freq-min-max = <400000 37500000>; 1099*4882a593Smuzhiyun clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>, 1100*4882a593Smuzhiyun <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>; 1101*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1102*4882a593Smuzhiyun bus-width = <8>; 1103*4882a593Smuzhiyun default-sample-phase = <158>; 1104*4882a593Smuzhiyun num-slots = <1>; 1105*4882a593Smuzhiyun fifo-depth = <0x100>; 1106*4882a593Smuzhiyun pinctrl-names = "default"; 1107*4882a593Smuzhiyun pinctrl-0 = <&emmc_clk &emmc_cmd &emmc_bus8>; 1108*4882a593Smuzhiyun status = "disabled"; 1109*4882a593Smuzhiyun }; 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun nandc: nandc@30030000 { 1112*4882a593Smuzhiyun compatible = "rockchip,rk-nandc"; 1113*4882a593Smuzhiyun reg = <0x30030000 0x4000>; 1114*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 1115*4882a593Smuzhiyun nandc_id = <0>; 1116*4882a593Smuzhiyun clocks = <&cru SCLK_NANDC>, <&cru HCLK_NANDC>; 1117*4882a593Smuzhiyun clock-names = "clk_nandc", "hclk_nandc"; 1118*4882a593Smuzhiyun status = "disabled"; 1119*4882a593Smuzhiyun }; 1120*4882a593Smuzhiyun 1121*4882a593Smuzhiyun usb_otg: usb@30040000 { 1122*4882a593Smuzhiyun compatible = "rockchip,rk322x-usb", "rockchip,rk3066-usb", 1123*4882a593Smuzhiyun "snps,dwc2"; 1124*4882a593Smuzhiyun reg = <0x30040000 0x40000>; 1125*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1126*4882a593Smuzhiyun clocks = <&cru HCLK_OTG>; 1127*4882a593Smuzhiyun clock-names = "otg"; 1128*4882a593Smuzhiyun dr_mode = "otg"; 1129*4882a593Smuzhiyun g-np-tx-fifo-size = <16>; 1130*4882a593Smuzhiyun g-rx-fifo-size = <280>; 1131*4882a593Smuzhiyun g-tx-fifo-size = <256 128 128 64 32 16>; 1132*4882a593Smuzhiyun g-use-dma; 1133*4882a593Smuzhiyun phys = <&u2phy0_otg>; 1134*4882a593Smuzhiyun phy-names = "usb2-phy"; 1135*4882a593Smuzhiyun status = "disabled"; 1136*4882a593Smuzhiyun }; 1137*4882a593Smuzhiyun 1138*4882a593Smuzhiyun usb_host0_ehci: usb@30080000 { 1139*4882a593Smuzhiyun compatible = "generic-ehci"; 1140*4882a593Smuzhiyun reg = <0x30080000 0x20000>; 1141*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1142*4882a593Smuzhiyun clocks = <&cru HCLK_HOST0>, <&u2phy0>; 1143*4882a593Smuzhiyun clock-names = "usbhost", "utmi"; 1144*4882a593Smuzhiyun phys = <&u2phy0_host>; 1145*4882a593Smuzhiyun phy-names = "usb"; 1146*4882a593Smuzhiyun status = "disabled"; 1147*4882a593Smuzhiyun }; 1148*4882a593Smuzhiyun 1149*4882a593Smuzhiyun usb_host0_ohci: usb@300a0000 { 1150*4882a593Smuzhiyun compatible = "generic-ohci"; 1151*4882a593Smuzhiyun reg = <0x300a0000 0x20000>; 1152*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1153*4882a593Smuzhiyun clocks = <&cru HCLK_HOST0>, <&u2phy0>; 1154*4882a593Smuzhiyun clock-names = "usbhost", "utmi"; 1155*4882a593Smuzhiyun phys = <&u2phy0_host>; 1156*4882a593Smuzhiyun phy-names = "usb"; 1157*4882a593Smuzhiyun status = "disabled"; 1158*4882a593Smuzhiyun }; 1159*4882a593Smuzhiyun 1160*4882a593Smuzhiyun usb_host1_ehci: usb@300c0000 { 1161*4882a593Smuzhiyun compatible = "generic-ehci"; 1162*4882a593Smuzhiyun reg = <0x300c0000 0x20000>; 1163*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 1164*4882a593Smuzhiyun clocks = <&cru HCLK_HOST1>, <&u2phy1>; 1165*4882a593Smuzhiyun clock-names = "usbhost", "utmi"; 1166*4882a593Smuzhiyun phys = <&u2phy1_host>; 1167*4882a593Smuzhiyun phy-names = "usb"; 1168*4882a593Smuzhiyun status = "disabled"; 1169*4882a593Smuzhiyun }; 1170*4882a593Smuzhiyun 1171*4882a593Smuzhiyun usb_host1_ohci: usb@300e0000 { 1172*4882a593Smuzhiyun compatible = "generic-ohci"; 1173*4882a593Smuzhiyun reg = <0x300e0000 0x20000>; 1174*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 1175*4882a593Smuzhiyun clocks = <&cru HCLK_HOST1>, <&u2phy1>; 1176*4882a593Smuzhiyun clock-names = "usbhost", "utmi"; 1177*4882a593Smuzhiyun phys = <&u2phy1_host>; 1178*4882a593Smuzhiyun phy-names = "usb"; 1179*4882a593Smuzhiyun status = "disabled"; 1180*4882a593Smuzhiyun }; 1181*4882a593Smuzhiyun 1182*4882a593Smuzhiyun usb_host2_ehci: usb@30100000 { 1183*4882a593Smuzhiyun compatible = "generic-ehci"; 1184*4882a593Smuzhiyun reg = <0x30100000 0x20000>; 1185*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 1186*4882a593Smuzhiyun clocks = <&cru HCLK_HOST2>, <&u2phy1>; 1187*4882a593Smuzhiyun phys = <&u2phy1_otg>; 1188*4882a593Smuzhiyun phy-names = "usb"; 1189*4882a593Smuzhiyun clock-names = "usbhost", "utmi"; 1190*4882a593Smuzhiyun status = "disabled"; 1191*4882a593Smuzhiyun }; 1192*4882a593Smuzhiyun 1193*4882a593Smuzhiyun usb_host2_ohci: usb@30120000 { 1194*4882a593Smuzhiyun compatible = "generic-ohci"; 1195*4882a593Smuzhiyun reg = <0x30120000 0x20000>; 1196*4882a593Smuzhiyun interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 1197*4882a593Smuzhiyun clocks = <&cru HCLK_HOST2>, <&u2phy1>; 1198*4882a593Smuzhiyun clock-names = "usbhost", "utmi"; 1199*4882a593Smuzhiyun phys = <&u2phy1_otg>; 1200*4882a593Smuzhiyun phy-names = "usb"; 1201*4882a593Smuzhiyun status = "disabled"; 1202*4882a593Smuzhiyun }; 1203*4882a593Smuzhiyun 1204*4882a593Smuzhiyun gmac: ethernet@30200000 { 1205*4882a593Smuzhiyun compatible = "rockchip,rk3228-gmac"; 1206*4882a593Smuzhiyun reg = <0x30200000 0x10000>; 1207*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 1208*4882a593Smuzhiyun interrupt-names = "macirq"; 1209*4882a593Smuzhiyun clocks = <&cru SCLK_MAC>, <&cru SCLK_MAC_RX>, 1210*4882a593Smuzhiyun <&cru SCLK_MAC_TX>, <&cru SCLK_MAC_REF>, 1211*4882a593Smuzhiyun <&cru SCLK_MAC_REFOUT>, <&cru ACLK_GMAC>, 1212*4882a593Smuzhiyun <&cru PCLK_GMAC>, <&cru SCLK_MAC_PHY>; 1213*4882a593Smuzhiyun clock-names = "stmmaceth", "mac_clk_rx", 1214*4882a593Smuzhiyun "mac_clk_tx", "clk_mac_ref", 1215*4882a593Smuzhiyun "clk_mac_refout", "aclk_mac", 1216*4882a593Smuzhiyun "pclk_mac", "clk_macphy"; 1217*4882a593Smuzhiyun resets = <&cru SRST_GMAC>, <&cru SRST_MACPHY>; 1218*4882a593Smuzhiyun reset-names = "stmmaceth", "mac-phy"; 1219*4882a593Smuzhiyun rockchip,grf = <&grf>; 1220*4882a593Smuzhiyun status = "disabled"; 1221*4882a593Smuzhiyun }; 1222*4882a593Smuzhiyun 1223*4882a593Smuzhiyun qos_vpu: qos@31040000 { 1224*4882a593Smuzhiyun compatible = "syscon"; 1225*4882a593Smuzhiyun reg = <0x31040000 0x20>; 1226*4882a593Smuzhiyun }; 1227*4882a593Smuzhiyun 1228*4882a593Smuzhiyun qos_rkvdec_r: qos@31070000 { 1229*4882a593Smuzhiyun compatible = "syscon"; 1230*4882a593Smuzhiyun reg = <0x31070000 0x20>; 1231*4882a593Smuzhiyun }; 1232*4882a593Smuzhiyun 1233*4882a593Smuzhiyun qos_rkvdec_w: qos@31070080 { 1234*4882a593Smuzhiyun compatible = "syscon"; 1235*4882a593Smuzhiyun reg = <0x31070080 0x20>; 1236*4882a593Smuzhiyun }; 1237*4882a593Smuzhiyun 1238*4882a593Smuzhiyun gic: interrupt-controller@32010000 { 1239*4882a593Smuzhiyun compatible = "arm,gic-400"; 1240*4882a593Smuzhiyun interrupt-controller; 1241*4882a593Smuzhiyun #interrupt-cells = <3>; 1242*4882a593Smuzhiyun #address-cells = <0>; 1243*4882a593Smuzhiyun 1244*4882a593Smuzhiyun reg = <0x32011000 0x1000>, 1245*4882a593Smuzhiyun <0x32012000 0x2000>, 1246*4882a593Smuzhiyun <0x32014000 0x2000>, 1247*4882a593Smuzhiyun <0x32016000 0x2000>; 1248*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 1249*4882a593Smuzhiyun }; 1250*4882a593Smuzhiyun 1251*4882a593Smuzhiyun pinctrl: pinctrl { 1252*4882a593Smuzhiyun compatible = "rockchip,rk3228-pinctrl"; 1253*4882a593Smuzhiyun rockchip,grf = <&grf>; 1254*4882a593Smuzhiyun #address-cells = <1>; 1255*4882a593Smuzhiyun #size-cells = <1>; 1256*4882a593Smuzhiyun ranges; 1257*4882a593Smuzhiyun 1258*4882a593Smuzhiyun gpio0: gpio0@11110000 { 1259*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1260*4882a593Smuzhiyun reg = <0x11110000 0x100>; 1261*4882a593Smuzhiyun interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 1262*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO0>; 1263*4882a593Smuzhiyun 1264*4882a593Smuzhiyun gpio-controller; 1265*4882a593Smuzhiyun #gpio-cells = <2>; 1266*4882a593Smuzhiyun 1267*4882a593Smuzhiyun interrupt-controller; 1268*4882a593Smuzhiyun #interrupt-cells = <2>; 1269*4882a593Smuzhiyun }; 1270*4882a593Smuzhiyun 1271*4882a593Smuzhiyun gpio1: gpio1@11120000 { 1272*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1273*4882a593Smuzhiyun reg = <0x11120000 0x100>; 1274*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 1275*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO1>; 1276*4882a593Smuzhiyun 1277*4882a593Smuzhiyun gpio-controller; 1278*4882a593Smuzhiyun #gpio-cells = <2>; 1279*4882a593Smuzhiyun 1280*4882a593Smuzhiyun interrupt-controller; 1281*4882a593Smuzhiyun #interrupt-cells = <2>; 1282*4882a593Smuzhiyun }; 1283*4882a593Smuzhiyun 1284*4882a593Smuzhiyun gpio2: gpio2@11130000 { 1285*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1286*4882a593Smuzhiyun reg = <0x11130000 0x100>; 1287*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 1288*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO2>; 1289*4882a593Smuzhiyun 1290*4882a593Smuzhiyun gpio-controller; 1291*4882a593Smuzhiyun #gpio-cells = <2>; 1292*4882a593Smuzhiyun 1293*4882a593Smuzhiyun interrupt-controller; 1294*4882a593Smuzhiyun #interrupt-cells = <2>; 1295*4882a593Smuzhiyun }; 1296*4882a593Smuzhiyun 1297*4882a593Smuzhiyun gpio3: gpio3@11140000 { 1298*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1299*4882a593Smuzhiyun reg = <0x11140000 0x100>; 1300*4882a593Smuzhiyun interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 1301*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO3>; 1302*4882a593Smuzhiyun 1303*4882a593Smuzhiyun gpio-controller; 1304*4882a593Smuzhiyun #gpio-cells = <2>; 1305*4882a593Smuzhiyun 1306*4882a593Smuzhiyun interrupt-controller; 1307*4882a593Smuzhiyun #interrupt-cells = <2>; 1308*4882a593Smuzhiyun }; 1309*4882a593Smuzhiyun 1310*4882a593Smuzhiyun pcfg_pull_up: pcfg-pull-up { 1311*4882a593Smuzhiyun bias-pull-up; 1312*4882a593Smuzhiyun }; 1313*4882a593Smuzhiyun 1314*4882a593Smuzhiyun pcfg_pull_down: pcfg-pull-down { 1315*4882a593Smuzhiyun bias-pull-down; 1316*4882a593Smuzhiyun }; 1317*4882a593Smuzhiyun 1318*4882a593Smuzhiyun pcfg_pull_none: pcfg-pull-none { 1319*4882a593Smuzhiyun bias-disable; 1320*4882a593Smuzhiyun }; 1321*4882a593Smuzhiyun 1322*4882a593Smuzhiyun pcfg_pull_none_drv_12ma: pcfg-pull-none-drv-12ma { 1323*4882a593Smuzhiyun drive-strength = <12>; 1324*4882a593Smuzhiyun }; 1325*4882a593Smuzhiyun 1326*4882a593Smuzhiyun sdmmc { 1327*4882a593Smuzhiyun sdmmc_clk: sdmmc-clk { 1328*4882a593Smuzhiyun rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none_drv_12ma>; 1329*4882a593Smuzhiyun }; 1330*4882a593Smuzhiyun 1331*4882a593Smuzhiyun sdmmc_cmd: sdmmc-cmd { 1332*4882a593Smuzhiyun rockchip,pins = <1 RK_PB7 1 &pcfg_pull_none_drv_12ma>; 1333*4882a593Smuzhiyun }; 1334*4882a593Smuzhiyun 1335*4882a593Smuzhiyun sdmmc_bus4: sdmmc-bus4 { 1336*4882a593Smuzhiyun rockchip,pins = <1 RK_PC2 1 &pcfg_pull_none_drv_12ma>, 1337*4882a593Smuzhiyun <1 RK_PC3 1 &pcfg_pull_none_drv_12ma>, 1338*4882a593Smuzhiyun <1 RK_PC4 1 &pcfg_pull_none_drv_12ma>, 1339*4882a593Smuzhiyun <1 RK_PC5 1 &pcfg_pull_none_drv_12ma>; 1340*4882a593Smuzhiyun }; 1341*4882a593Smuzhiyun }; 1342*4882a593Smuzhiyun 1343*4882a593Smuzhiyun sdio { 1344*4882a593Smuzhiyun sdio_clk: sdio-clk { 1345*4882a593Smuzhiyun rockchip,pins = <3 RK_PA0 1 &pcfg_pull_none_drv_12ma>; 1346*4882a593Smuzhiyun }; 1347*4882a593Smuzhiyun 1348*4882a593Smuzhiyun sdio_cmd: sdio-cmd { 1349*4882a593Smuzhiyun rockchip,pins = <3 RK_PA1 1 &pcfg_pull_none_drv_12ma>; 1350*4882a593Smuzhiyun }; 1351*4882a593Smuzhiyun 1352*4882a593Smuzhiyun sdio_bus4: sdio-bus4 { 1353*4882a593Smuzhiyun rockchip,pins = <3 RK_PA2 1 &pcfg_pull_none_drv_12ma>, 1354*4882a593Smuzhiyun <3 RK_PA3 1 &pcfg_pull_none_drv_12ma>, 1355*4882a593Smuzhiyun <3 RK_PA4 1 &pcfg_pull_none_drv_12ma>, 1356*4882a593Smuzhiyun <3 RK_PA5 1 &pcfg_pull_none_drv_12ma>; 1357*4882a593Smuzhiyun }; 1358*4882a593Smuzhiyun }; 1359*4882a593Smuzhiyun 1360*4882a593Smuzhiyun emmc { 1361*4882a593Smuzhiyun emmc_clk: emmc-clk { 1362*4882a593Smuzhiyun rockchip,pins = <2 RK_PA7 2 &pcfg_pull_none>; 1363*4882a593Smuzhiyun }; 1364*4882a593Smuzhiyun 1365*4882a593Smuzhiyun emmc_cmd: emmc-cmd { 1366*4882a593Smuzhiyun rockchip,pins = <1 RK_PC6 2 &pcfg_pull_none>; 1367*4882a593Smuzhiyun }; 1368*4882a593Smuzhiyun 1369*4882a593Smuzhiyun emmc_bus8: emmc-bus8 { 1370*4882a593Smuzhiyun rockchip,pins = <1 RK_PD0 2 &pcfg_pull_none>, 1371*4882a593Smuzhiyun <1 RK_PD1 2 &pcfg_pull_none>, 1372*4882a593Smuzhiyun <1 RK_PD2 2 &pcfg_pull_none>, 1373*4882a593Smuzhiyun <1 RK_PD3 2 &pcfg_pull_none>, 1374*4882a593Smuzhiyun <1 RK_PD4 2 &pcfg_pull_none>, 1375*4882a593Smuzhiyun <1 RK_PD5 2 &pcfg_pull_none>, 1376*4882a593Smuzhiyun <1 RK_PD6 2 &pcfg_pull_none>, 1377*4882a593Smuzhiyun <1 RK_PD7 2 &pcfg_pull_none>; 1378*4882a593Smuzhiyun }; 1379*4882a593Smuzhiyun }; 1380*4882a593Smuzhiyun 1381*4882a593Smuzhiyun gmac { 1382*4882a593Smuzhiyun rgmii_pins: rgmii-pins { 1383*4882a593Smuzhiyun rockchip,pins = <2 RK_PB6 1 &pcfg_pull_none>, 1384*4882a593Smuzhiyun <2 RK_PB4 1 &pcfg_pull_none>, 1385*4882a593Smuzhiyun <2 RK_PD1 1 &pcfg_pull_none>, 1386*4882a593Smuzhiyun <2 RK_PC3 1 &pcfg_pull_none_drv_12ma>, 1387*4882a593Smuzhiyun <2 RK_PC2 1 &pcfg_pull_none_drv_12ma>, 1388*4882a593Smuzhiyun <2 RK_PC6 1 &pcfg_pull_none_drv_12ma>, 1389*4882a593Smuzhiyun <2 RK_PC7 1 &pcfg_pull_none_drv_12ma>, 1390*4882a593Smuzhiyun <2 RK_PB1 1 &pcfg_pull_none_drv_12ma>, 1391*4882a593Smuzhiyun <2 RK_PB5 1 &pcfg_pull_none_drv_12ma>, 1392*4882a593Smuzhiyun <2 RK_PC1 1 &pcfg_pull_none>, 1393*4882a593Smuzhiyun <2 RK_PC0 1 &pcfg_pull_none>, 1394*4882a593Smuzhiyun <2 RK_PC5 2 &pcfg_pull_none>, 1395*4882a593Smuzhiyun <2 RK_PC4 2 &pcfg_pull_none>, 1396*4882a593Smuzhiyun <2 RK_PB3 1 &pcfg_pull_none>, 1397*4882a593Smuzhiyun <2 RK_PB0 1 &pcfg_pull_none>; 1398*4882a593Smuzhiyun }; 1399*4882a593Smuzhiyun 1400*4882a593Smuzhiyun rmii_pins: rmii-pins { 1401*4882a593Smuzhiyun rockchip,pins = <2 RK_PB6 1 &pcfg_pull_none>, 1402*4882a593Smuzhiyun <2 RK_PB4 1 &pcfg_pull_none>, 1403*4882a593Smuzhiyun <2 RK_PD1 1 &pcfg_pull_none>, 1404*4882a593Smuzhiyun <2 RK_PC3 1 &pcfg_pull_none_drv_12ma>, 1405*4882a593Smuzhiyun <2 RK_PC2 1 &pcfg_pull_none_drv_12ma>, 1406*4882a593Smuzhiyun <2 RK_PB5 1 &pcfg_pull_none_drv_12ma>, 1407*4882a593Smuzhiyun <2 RK_PC1 1 &pcfg_pull_none>, 1408*4882a593Smuzhiyun <2 RK_PC0 1 &pcfg_pull_none>, 1409*4882a593Smuzhiyun <2 RK_PB0 1 &pcfg_pull_none>, 1410*4882a593Smuzhiyun <2 RK_PB7 1 &pcfg_pull_none>; 1411*4882a593Smuzhiyun }; 1412*4882a593Smuzhiyun 1413*4882a593Smuzhiyun phy_pins: phy-pins { 1414*4882a593Smuzhiyun rockchip,pins = <2 RK_PB6 2 &pcfg_pull_none>, 1415*4882a593Smuzhiyun <2 RK_PB0 2 &pcfg_pull_none>; 1416*4882a593Smuzhiyun }; 1417*4882a593Smuzhiyun }; 1418*4882a593Smuzhiyun 1419*4882a593Smuzhiyun hdmi { 1420*4882a593Smuzhiyun hdmi_hpd: hdmi-hpd { 1421*4882a593Smuzhiyun rockchip,pins = <0 RK_PB7 1 &pcfg_pull_down>; 1422*4882a593Smuzhiyun }; 1423*4882a593Smuzhiyun 1424*4882a593Smuzhiyun hdmii2c_xfer: hdmii2c-xfer { 1425*4882a593Smuzhiyun rockchip,pins = <0 RK_PA6 2 &pcfg_pull_none>, 1426*4882a593Smuzhiyun <0 RK_PA7 2 &pcfg_pull_none>; 1427*4882a593Smuzhiyun }; 1428*4882a593Smuzhiyun 1429*4882a593Smuzhiyun hdmi_cec: hdmi-cec { 1430*4882a593Smuzhiyun rockchip,pins = <0 RK_PC4 1 &pcfg_pull_none>; 1431*4882a593Smuzhiyun }; 1432*4882a593Smuzhiyun }; 1433*4882a593Smuzhiyun 1434*4882a593Smuzhiyun i2c0 { 1435*4882a593Smuzhiyun i2c0_xfer: i2c0-xfer { 1436*4882a593Smuzhiyun rockchip,pins = <0 RK_PA0 1 &pcfg_pull_none>, 1437*4882a593Smuzhiyun <0 RK_PA1 1 &pcfg_pull_none>; 1438*4882a593Smuzhiyun }; 1439*4882a593Smuzhiyun }; 1440*4882a593Smuzhiyun 1441*4882a593Smuzhiyun i2c1 { 1442*4882a593Smuzhiyun i2c1_xfer: i2c1-xfer { 1443*4882a593Smuzhiyun rockchip,pins = <0 RK_PA2 1 &pcfg_pull_none>, 1444*4882a593Smuzhiyun <0 RK_PA3 1 &pcfg_pull_none>; 1445*4882a593Smuzhiyun }; 1446*4882a593Smuzhiyun }; 1447*4882a593Smuzhiyun 1448*4882a593Smuzhiyun i2c2 { 1449*4882a593Smuzhiyun i2c2_xfer: i2c2-xfer { 1450*4882a593Smuzhiyun rockchip,pins = <2 RK_PC4 1 &pcfg_pull_none>, 1451*4882a593Smuzhiyun <2 RK_PC5 1 &pcfg_pull_none>; 1452*4882a593Smuzhiyun }; 1453*4882a593Smuzhiyun }; 1454*4882a593Smuzhiyun 1455*4882a593Smuzhiyun i2c3 { 1456*4882a593Smuzhiyun i2c3_xfer: i2c3-xfer { 1457*4882a593Smuzhiyun rockchip,pins = <0 RK_PA6 1 &pcfg_pull_none>, 1458*4882a593Smuzhiyun <0 RK_PA7 1 &pcfg_pull_none>; 1459*4882a593Smuzhiyun }; 1460*4882a593Smuzhiyun }; 1461*4882a593Smuzhiyun 1462*4882a593Smuzhiyun tsp { 1463*4882a593Smuzhiyun tsp_d0: tsp-d0 { 1464*4882a593Smuzhiyun rockchip,pins = <2 RK_PC3 2 &pcfg_pull_none>; 1465*4882a593Smuzhiyun }; 1466*4882a593Smuzhiyun tsp_d1: tsp-d1 { 1467*4882a593Smuzhiyun rockchip,pins = <2 RK_PC2 2 &pcfg_pull_none>; 1468*4882a593Smuzhiyun }; 1469*4882a593Smuzhiyun tsp_d2: tsp-d2 { 1470*4882a593Smuzhiyun rockchip,pins = <2 RK_PC1 2 &pcfg_pull_none>; 1471*4882a593Smuzhiyun }; 1472*4882a593Smuzhiyun tsp_d3: tsp-d3 { 1473*4882a593Smuzhiyun rockchip,pins = <2 RK_PC0 2 &pcfg_pull_none>; 1474*4882a593Smuzhiyun }; 1475*4882a593Smuzhiyun tsp_d4: tsp-d4 { 1476*4882a593Smuzhiyun rockchip,pins = <2 RK_PD1 2 &pcfg_pull_none>; 1477*4882a593Smuzhiyun }; 1478*4882a593Smuzhiyun tsp_d5: tsp-d5 { 1479*4882a593Smuzhiyun rockchip,pins = <2 RK_PD0 2 &pcfg_pull_none>; 1480*4882a593Smuzhiyun }; 1481*4882a593Smuzhiyun tsp_d6: tsp-d6 { 1482*4882a593Smuzhiyun rockchip,pins = <2 RK_PB7 2 &pcfg_pull_none>; 1483*4882a593Smuzhiyun }; 1484*4882a593Smuzhiyun tsp_d7: tsp-d7 { 1485*4882a593Smuzhiyun rockchip,pins = <2 RK_PB5 2 &pcfg_pull_none>; 1486*4882a593Smuzhiyun }; 1487*4882a593Smuzhiyun tsp_sync: tsp-sync { 1488*4882a593Smuzhiyun rockchip,pins = <2 RK_PB4 2 &pcfg_pull_none>; 1489*4882a593Smuzhiyun }; 1490*4882a593Smuzhiyun tsp_clk: tsp-clk { 1491*4882a593Smuzhiyun rockchip,pins = <2 RK_PB3 2 &pcfg_pull_none>; 1492*4882a593Smuzhiyun }; 1493*4882a593Smuzhiyun tsp_fail: tsp-fail { 1494*4882a593Smuzhiyun rockchip,pins = <2 RK_PB2 2 &pcfg_pull_none>; 1495*4882a593Smuzhiyun }; 1496*4882a593Smuzhiyun tsp_valid: tsp-valid { 1497*4882a593Smuzhiyun rockchip,pins = <2 RK_PB1 2 &pcfg_pull_none>; 1498*4882a593Smuzhiyun }; 1499*4882a593Smuzhiyun }; 1500*4882a593Smuzhiyun 1501*4882a593Smuzhiyun spi-0 { 1502*4882a593Smuzhiyun spi0_clk: spi0-clk { 1503*4882a593Smuzhiyun rockchip,pins = <0 RK_PB1 2 &pcfg_pull_up>; 1504*4882a593Smuzhiyun }; 1505*4882a593Smuzhiyun spi0_cs0: spi0-cs0 { 1506*4882a593Smuzhiyun rockchip,pins = <0 RK_PB6 2 &pcfg_pull_up>; 1507*4882a593Smuzhiyun }; 1508*4882a593Smuzhiyun spi0_tx: spi0-tx { 1509*4882a593Smuzhiyun rockchip,pins = <0 RK_PB3 2 &pcfg_pull_up>; 1510*4882a593Smuzhiyun }; 1511*4882a593Smuzhiyun spi0_rx: spi0-rx { 1512*4882a593Smuzhiyun rockchip,pins = <0 RK_PB5 2 &pcfg_pull_up>; 1513*4882a593Smuzhiyun }; 1514*4882a593Smuzhiyun spi0_cs1: spi0-cs1 { 1515*4882a593Smuzhiyun rockchip,pins = <1 RK_PB4 1 &pcfg_pull_up>; 1516*4882a593Smuzhiyun }; 1517*4882a593Smuzhiyun }; 1518*4882a593Smuzhiyun 1519*4882a593Smuzhiyun spi-1 { 1520*4882a593Smuzhiyun spi1_clk: spi1-clk { 1521*4882a593Smuzhiyun rockchip,pins = <0 RK_PC7 2 &pcfg_pull_up>; 1522*4882a593Smuzhiyun }; 1523*4882a593Smuzhiyun spi1_cs0: spi1-cs0 { 1524*4882a593Smuzhiyun rockchip,pins = <2 RK_PA2 2 &pcfg_pull_up>; 1525*4882a593Smuzhiyun }; 1526*4882a593Smuzhiyun spi1_rx: spi1-rx { 1527*4882a593Smuzhiyun rockchip,pins = <2 RK_PA0 2 &pcfg_pull_up>; 1528*4882a593Smuzhiyun }; 1529*4882a593Smuzhiyun spi1_tx: spi1-tx { 1530*4882a593Smuzhiyun rockchip,pins = <2 RK_PA1 2 &pcfg_pull_up>; 1531*4882a593Smuzhiyun }; 1532*4882a593Smuzhiyun spi1_cs1: spi1-cs1 { 1533*4882a593Smuzhiyun rockchip,pins = <2 RK_PA3 2 &pcfg_pull_up>; 1534*4882a593Smuzhiyun }; 1535*4882a593Smuzhiyun }; 1536*4882a593Smuzhiyun 1537*4882a593Smuzhiyun i2s1 { 1538*4882a593Smuzhiyun i2s1_bus: i2s1-bus { 1539*4882a593Smuzhiyun rockchip,pins = <0 RK_PB0 1 &pcfg_pull_none>, 1540*4882a593Smuzhiyun <0 RK_PB1 1 &pcfg_pull_none>, 1541*4882a593Smuzhiyun <0 RK_PB3 1 &pcfg_pull_none>, 1542*4882a593Smuzhiyun <0 RK_PB4 1 &pcfg_pull_none>, 1543*4882a593Smuzhiyun <0 RK_PB5 1 &pcfg_pull_none>, 1544*4882a593Smuzhiyun <0 RK_PB6 1 &pcfg_pull_none>, 1545*4882a593Smuzhiyun <1 RK_PA2 2 &pcfg_pull_none>, 1546*4882a593Smuzhiyun <1 RK_PA4 2 &pcfg_pull_none>, 1547*4882a593Smuzhiyun <1 RK_PA5 2 &pcfg_pull_none>; 1548*4882a593Smuzhiyun }; 1549*4882a593Smuzhiyun }; 1550*4882a593Smuzhiyun 1551*4882a593Smuzhiyun pwm0 { 1552*4882a593Smuzhiyun pwm0_pin: pwm0-pin { 1553*4882a593Smuzhiyun rockchip,pins = <3 RK_PC5 1 &pcfg_pull_none>; 1554*4882a593Smuzhiyun }; 1555*4882a593Smuzhiyun 1556*4882a593Smuzhiyun pwm0_pin_pull_down: pwm0-pin-pull-down { 1557*4882a593Smuzhiyun rockchip,pins = <3 RK_PC5 1 &pcfg_pull_down>; 1558*4882a593Smuzhiyun }; 1559*4882a593Smuzhiyun 1560*4882a593Smuzhiyun pwm0_pin_pull_down: pwm0-pin-pull-down { 1561*4882a593Smuzhiyun rockchip,pins = <3 RK_PC5 1 &pcfg_pull_down>; 1562*4882a593Smuzhiyun }; 1563*4882a593Smuzhiyun }; 1564*4882a593Smuzhiyun 1565*4882a593Smuzhiyun pwm1 { 1566*4882a593Smuzhiyun pwm1_pin: pwm1-pin { 1567*4882a593Smuzhiyun rockchip,pins = <0 RK_PD6 2 &pcfg_pull_none>; 1568*4882a593Smuzhiyun }; 1569*4882a593Smuzhiyun 1570*4882a593Smuzhiyun pwm1_pin_pull_down: pwm1-pin-pull-down { 1571*4882a593Smuzhiyun rockchip,pins = <0 RK_PD6 2 &pcfg_pull_down>; 1572*4882a593Smuzhiyun }; 1573*4882a593Smuzhiyun 1574*4882a593Smuzhiyun pwm1_pin_pull_down: pwm1-pin-pull-down { 1575*4882a593Smuzhiyun rockchip,pins = <0 RK_PD6 2 &pcfg_pull_down>; 1576*4882a593Smuzhiyun }; 1577*4882a593Smuzhiyun }; 1578*4882a593Smuzhiyun 1579*4882a593Smuzhiyun pwm2 { 1580*4882a593Smuzhiyun pwm2_pin: pwm2-pin { 1581*4882a593Smuzhiyun rockchip,pins = <1 RK_PB4 2 &pcfg_pull_none>; 1582*4882a593Smuzhiyun }; 1583*4882a593Smuzhiyun 1584*4882a593Smuzhiyun pwm2_pin_pull_down: pwm2-pin-pull-down { 1585*4882a593Smuzhiyun rockchip,pins = <1 RK_PB4 2 &pcfg_pull_down>; 1586*4882a593Smuzhiyun }; 1587*4882a593Smuzhiyun 1588*4882a593Smuzhiyun pwm2_pin_pull_down: pwm2-pin-pull-down { 1589*4882a593Smuzhiyun rockchip,pins = <1 RK_PB4 2 &pcfg_pull_down>; 1590*4882a593Smuzhiyun }; 1591*4882a593Smuzhiyun }; 1592*4882a593Smuzhiyun 1593*4882a593Smuzhiyun pwm3 { 1594*4882a593Smuzhiyun pwm3_pin: pwm3-pin { 1595*4882a593Smuzhiyun rockchip,pins = <1 RK_PB3 2 &pcfg_pull_none>; 1596*4882a593Smuzhiyun }; 1597*4882a593Smuzhiyun 1598*4882a593Smuzhiyun pwm3_pin_pull_down: pwm3-pin-pull-down { 1599*4882a593Smuzhiyun rockchip,pins = <1 RK_PB3 2 &pcfg_pull_down>; 1600*4882a593Smuzhiyun }; 1601*4882a593Smuzhiyun 1602*4882a593Smuzhiyun pwm3_pin_pull_down: pwm3-pin-pull-down { 1603*4882a593Smuzhiyun rockchip,pins = <1 RK_PB3 2 &pcfg_pull_down>; 1604*4882a593Smuzhiyun }; 1605*4882a593Smuzhiyun }; 1606*4882a593Smuzhiyun 1607*4882a593Smuzhiyun spdif { 1608*4882a593Smuzhiyun spdif_tx: spdif-tx { 1609*4882a593Smuzhiyun rockchip,pins = <3 RK_PD7 2 &pcfg_pull_none>; 1610*4882a593Smuzhiyun }; 1611*4882a593Smuzhiyun }; 1612*4882a593Smuzhiyun 1613*4882a593Smuzhiyun tsadc { 1614*4882a593Smuzhiyun otp_gpio: otp-gpio { 1615*4882a593Smuzhiyun rockchip,pins = <0 RK_PD0 RK_FUNC_GPIO &pcfg_pull_none>; 1616*4882a593Smuzhiyun }; 1617*4882a593Smuzhiyun 1618*4882a593Smuzhiyun otp_out: otp-out { 1619*4882a593Smuzhiyun rockchip,pins = <0 RK_PD0 2 &pcfg_pull_none>; 1620*4882a593Smuzhiyun }; 1621*4882a593Smuzhiyun }; 1622*4882a593Smuzhiyun 1623*4882a593Smuzhiyun uart0 { 1624*4882a593Smuzhiyun uart0_xfer: uart0-xfer { 1625*4882a593Smuzhiyun rockchip,pins = <2 RK_PD2 1 &pcfg_pull_none>, 1626*4882a593Smuzhiyun <2 RK_PD3 1 &pcfg_pull_none>; 1627*4882a593Smuzhiyun }; 1628*4882a593Smuzhiyun 1629*4882a593Smuzhiyun uart0_cts: uart0-cts { 1630*4882a593Smuzhiyun rockchip,pins = <2 RK_PD5 1 &pcfg_pull_none>; 1631*4882a593Smuzhiyun }; 1632*4882a593Smuzhiyun 1633*4882a593Smuzhiyun uart0_rts: uart0-rts { 1634*4882a593Smuzhiyun rockchip,pins = <0 RK_PC1 1 &pcfg_pull_none>; 1635*4882a593Smuzhiyun }; 1636*4882a593Smuzhiyun }; 1637*4882a593Smuzhiyun 1638*4882a593Smuzhiyun uart1 { 1639*4882a593Smuzhiyun uart1_xfer: uart1-xfer { 1640*4882a593Smuzhiyun rockchip,pins = <1 RK_PB1 1 &pcfg_pull_none>, 1641*4882a593Smuzhiyun <1 RK_PB2 1 &pcfg_pull_none>; 1642*4882a593Smuzhiyun }; 1643*4882a593Smuzhiyun 1644*4882a593Smuzhiyun uart1_cts: uart1-cts { 1645*4882a593Smuzhiyun rockchip,pins = <1 RK_PB0 1 &pcfg_pull_none>; 1646*4882a593Smuzhiyun }; 1647*4882a593Smuzhiyun 1648*4882a593Smuzhiyun uart1_rts: uart1-rts { 1649*4882a593Smuzhiyun rockchip,pins = <1 RK_PB3 1 &pcfg_pull_none>; 1650*4882a593Smuzhiyun }; 1651*4882a593Smuzhiyun }; 1652*4882a593Smuzhiyun 1653*4882a593Smuzhiyun uart1-1 { 1654*4882a593Smuzhiyun uart11_xfer: uart11-xfer { 1655*4882a593Smuzhiyun rockchip,pins = <3 RK_PB6 1 &pcfg_pull_up>, 1656*4882a593Smuzhiyun <3 RK_PB5 1 &pcfg_pull_none>; 1657*4882a593Smuzhiyun }; 1658*4882a593Smuzhiyun 1659*4882a593Smuzhiyun uart11_cts: uart11-cts { 1660*4882a593Smuzhiyun rockchip,pins = <3 RK_PA7 1 &pcfg_pull_none>; 1661*4882a593Smuzhiyun }; 1662*4882a593Smuzhiyun 1663*4882a593Smuzhiyun uart11_rts: uart11-rts { 1664*4882a593Smuzhiyun rockchip,pins = <3 RK_PA6 1 &pcfg_pull_none>; 1665*4882a593Smuzhiyun }; 1666*4882a593Smuzhiyun 1667*4882a593Smuzhiyun uart11_rts_gpio: uart11-rts-gpio { 1668*4882a593Smuzhiyun rockchip,pins = <3 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>; 1669*4882a593Smuzhiyun }; 1670*4882a593Smuzhiyun }; 1671*4882a593Smuzhiyun 1672*4882a593Smuzhiyun uart2 { 1673*4882a593Smuzhiyun uart2_xfer: uart2-xfer { 1674*4882a593Smuzhiyun rockchip,pins = <1 RK_PC2 2 &pcfg_pull_up>, 1675*4882a593Smuzhiyun <1 RK_PC3 2 &pcfg_pull_none>; 1676*4882a593Smuzhiyun }; 1677*4882a593Smuzhiyun 1678*4882a593Smuzhiyun uart2_cts: uart2-cts { 1679*4882a593Smuzhiyun rockchip,pins = <0 RK_PD1 1 &pcfg_pull_none>; 1680*4882a593Smuzhiyun }; 1681*4882a593Smuzhiyun 1682*4882a593Smuzhiyun uart2_rts: uart2-rts { 1683*4882a593Smuzhiyun rockchip,pins = <0 RK_PD0 1 &pcfg_pull_none>; 1684*4882a593Smuzhiyun }; 1685*4882a593Smuzhiyun }; 1686*4882a593Smuzhiyun 1687*4882a593Smuzhiyun uart2-1 { 1688*4882a593Smuzhiyun uart21_xfer: uart21-xfer { 1689*4882a593Smuzhiyun rockchip,pins = <1 RK_PB2 2 &pcfg_pull_up>, 1690*4882a593Smuzhiyun <1 RK_PB1 2 &pcfg_pull_none>; 1691*4882a593Smuzhiyun }; 1692*4882a593Smuzhiyun }; 1693*4882a593Smuzhiyun }; 1694*4882a593Smuzhiyun 1695*4882a593Smuzhiyun psci { 1696*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 1697*4882a593Smuzhiyun method = "smc"; 1698*4882a593Smuzhiyun }; 1699*4882a593Smuzhiyun 1700*4882a593Smuzhiyun rockchip_suspend: rockchip-suspend { 1701*4882a593Smuzhiyun compatible = "rockchip,pm-rk322x"; 1702*4882a593Smuzhiyun status = "disabled"; 1703*4882a593Smuzhiyun rockchip,virtual-poweroff = <0>; 1704*4882a593Smuzhiyun rockchip,sleep-mode-config = < 1705*4882a593Smuzhiyun (0 1706*4882a593Smuzhiyun |RKPM_CTR_GTCLKS 1707*4882a593Smuzhiyun |RKPM_CTR_IDLESRAM_MD 1708*4882a593Smuzhiyun ) 1709*4882a593Smuzhiyun >; 1710*4882a593Smuzhiyun }; 1711*4882a593Smuzhiyun}; 1712