1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2013 MundoReader S.L. 4*4882a593Smuzhiyun * Author: Heiko Stuebner <heiko@sntech.de> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 8*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 9*4882a593Smuzhiyun#include <dt-bindings/clock/rk3066a-cru.h> 10*4882a593Smuzhiyun#include <dt-bindings/power/rk3066-power.h> 11*4882a593Smuzhiyun#include "rk3xxx.dtsi" 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/ { 14*4882a593Smuzhiyun compatible = "rockchip,rk3066a"; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun gpio0 = &gpio0; 18*4882a593Smuzhiyun gpio1 = &gpio1; 19*4882a593Smuzhiyun gpio2 = &gpio2; 20*4882a593Smuzhiyun gpio3 = &gpio3; 21*4882a593Smuzhiyun gpio4 = &gpio4; 22*4882a593Smuzhiyun gpio6 = &gpio6; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun cpus { 26*4882a593Smuzhiyun #address-cells = <1>; 27*4882a593Smuzhiyun #size-cells = <0>; 28*4882a593Smuzhiyun enable-method = "rockchip,rk3066-smp"; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun cpu0: cpu@0 { 31*4882a593Smuzhiyun device_type = "cpu"; 32*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 33*4882a593Smuzhiyun next-level-cache = <&L2>; 34*4882a593Smuzhiyun reg = <0x0>; 35*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 36*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun cpu1: cpu@1 { 39*4882a593Smuzhiyun device_type = "cpu"; 40*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 41*4882a593Smuzhiyun next-level-cache = <&L2>; 42*4882a593Smuzhiyun reg = <0x1>; 43*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun cpu0_opp_table: opp_table0 { 48*4882a593Smuzhiyun compatible = "operating-points-v2"; 49*4882a593Smuzhiyun opp-shared; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun opp-312000000 { 52*4882a593Smuzhiyun opp-hz = /bits/ 64 <312000000>; 53*4882a593Smuzhiyun opp-microvolt = <1075000 1075000 1125000>; 54*4882a593Smuzhiyun clock-latency-ns = <40000>; 55*4882a593Smuzhiyun status = "disabled"; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun opp-504000000 { 58*4882a593Smuzhiyun opp-hz = /bits/ 64 <504000000>; 59*4882a593Smuzhiyun opp-microvolt = <1100000 1100000 1125000>; 60*4882a593Smuzhiyun clock-latency-ns = <40000>; 61*4882a593Smuzhiyun status = "disabled"; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun opp-816000000 { 64*4882a593Smuzhiyun opp-hz = /bits/ 64 <816000000>; 65*4882a593Smuzhiyun opp-microvolt = <1125000 1125000 1125000>; 66*4882a593Smuzhiyun clock-latency-ns = <40000>; 67*4882a593Smuzhiyun status = "disabled"; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun opp-1008000000 { 70*4882a593Smuzhiyun opp-hz = /bits/ 64 <1008000000>; 71*4882a593Smuzhiyun opp-microvolt = <1125000 1125000 1125000>; 72*4882a593Smuzhiyun clock-latency-ns = <40000>; 73*4882a593Smuzhiyun status = "disabled"; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun display-subsystem { 78*4882a593Smuzhiyun compatible = "rockchip,display-subsystem"; 79*4882a593Smuzhiyun ports = <&vop0_out>, <&vop1_out>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun sram: sram@10080000 { 83*4882a593Smuzhiyun compatible = "mmio-sram"; 84*4882a593Smuzhiyun reg = <0x10080000 0x10000>; 85*4882a593Smuzhiyun #address-cells = <1>; 86*4882a593Smuzhiyun #size-cells = <1>; 87*4882a593Smuzhiyun ranges = <0 0x10080000 0x10000>; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun smp-sram@0 { 90*4882a593Smuzhiyun compatible = "rockchip,rk3066-smp-sram"; 91*4882a593Smuzhiyun reg = <0x0 0x50>; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun gpu: gpu@10090000 { 96*4882a593Smuzhiyun compatible = "arm,mali400"; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun reg = <0x10091000 0x200>, 99*4882a593Smuzhiyun <0x10090000 0x100>, 100*4882a593Smuzhiyun <0x10093000 0x100>, 101*4882a593Smuzhiyun <0x10098000 0x1100>, 102*4882a593Smuzhiyun <0x10094000 0x100>, 103*4882a593Smuzhiyun <0x1009A000 0x1100>, 104*4882a593Smuzhiyun <0x10095000 0x100>, 105*4882a593Smuzhiyun <0x1009C000 0x1100>, 106*4882a593Smuzhiyun <0x10096000 0x100>, 107*4882a593Smuzhiyun <0x1009E000 0x1100>, 108*4882a593Smuzhiyun <0x10097000 0x100>; 109*4882a593Smuzhiyun reg-names = "Mali_L2", 110*4882a593Smuzhiyun "Mali_GP", 111*4882a593Smuzhiyun "Mali_GP_MMU", 112*4882a593Smuzhiyun "Mali_PP0", 113*4882a593Smuzhiyun "Mali_PP0_MMU", 114*4882a593Smuzhiyun "Mali_PP1", 115*4882a593Smuzhiyun "Mali_PP1_MMU", 116*4882a593Smuzhiyun "Mali_PP2", 117*4882a593Smuzhiyun "Mali_PP2_MMU", 118*4882a593Smuzhiyun "Mali_PP3", 119*4882a593Smuzhiyun "Mali_PP3_MMU"; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 122*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 123*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 124*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 125*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 126*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 127*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 128*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 129*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 130*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 131*4882a593Smuzhiyun interrupt-names = "Mali_GP_IRQ", 132*4882a593Smuzhiyun "Mali_GP_MMU_IRQ", 133*4882a593Smuzhiyun "Mali_PP0_IRQ", 134*4882a593Smuzhiyun "Mali_PP0_MMU_IRQ", 135*4882a593Smuzhiyun "Mali_PP1_IRQ", 136*4882a593Smuzhiyun "Mali_PP1_MMU_IRQ", 137*4882a593Smuzhiyun "Mali_PP2_IRQ", 138*4882a593Smuzhiyun "Mali_PP2_MMU_IRQ", 139*4882a593Smuzhiyun "Mali_PP3_IRQ", 140*4882a593Smuzhiyun "Mali_PP3_MMU_IRQ"; 141*4882a593Smuzhiyun clocks = <&cru ACLK_GPU>; 142*4882a593Smuzhiyun clock-names = "clk_mali"; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun operating-points-v2 = <&gpu_opp_table>; 145*4882a593Smuzhiyun status = "disabled"; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun gpu_power_model: power_model { 148*4882a593Smuzhiyun compatible = "arm,mali-simple-power-model"; 149*4882a593Smuzhiyun voltage = <950>; 150*4882a593Smuzhiyun frequency = <500>; 151*4882a593Smuzhiyun static-power = <300>; 152*4882a593Smuzhiyun dynamic-power = <396>; 153*4882a593Smuzhiyun ts = <32000 4700 (-80) 2>; 154*4882a593Smuzhiyun thermal-zone = "gpu-thermal"; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun gpu_opp_table: opp-table2 { 159*4882a593Smuzhiyun compatible = "operating-points-v2"; 160*4882a593Smuzhiyun opp-300000000 { 161*4882a593Smuzhiyun opp-hz = /bits/ 64 <300000000>; 162*4882a593Smuzhiyun opp-microvolt = <1050000>; 163*4882a593Smuzhiyun status = "disabled"; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun opp-400000000 { 166*4882a593Smuzhiyun opp-hz = /bits/ 64 <400000000>; 167*4882a593Smuzhiyun opp-microvolt = <1275000>; 168*4882a593Smuzhiyun status = "disabled"; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun vop0: vop@1010c000 { 173*4882a593Smuzhiyun compatible = "rockchip,rk3066-vop"; 174*4882a593Smuzhiyun reg = <0x1010c000 0x19c>; 175*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 176*4882a593Smuzhiyun clocks = <&cru ACLK_LCDC0>, 177*4882a593Smuzhiyun <&cru DCLK_LCDC0>, 178*4882a593Smuzhiyun <&cru HCLK_LCDC0>; 179*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 180*4882a593Smuzhiyun power-domains = <&power RK3066_PD_VIO>; 181*4882a593Smuzhiyun resets = <&cru SRST_LCDC0_AXI>, 182*4882a593Smuzhiyun <&cru SRST_LCDC0_AHB>, 183*4882a593Smuzhiyun <&cru SRST_LCDC0_DCLK>; 184*4882a593Smuzhiyun reset-names = "axi", "ahb", "dclk"; 185*4882a593Smuzhiyun status = "disabled"; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun vop0_out: port { 188*4882a593Smuzhiyun #address-cells = <1>; 189*4882a593Smuzhiyun #size-cells = <0>; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun vop0_out_hdmi: endpoint@0 { 192*4882a593Smuzhiyun reg = <0>; 193*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_vop0>; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun vop1: vop@1010e000 { 199*4882a593Smuzhiyun compatible = "rockchip,rk3066-vop"; 200*4882a593Smuzhiyun reg = <0x1010e000 0x19c>; 201*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 202*4882a593Smuzhiyun clocks = <&cru ACLK_LCDC1>, 203*4882a593Smuzhiyun <&cru DCLK_LCDC1>, 204*4882a593Smuzhiyun <&cru HCLK_LCDC1>; 205*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 206*4882a593Smuzhiyun power-domains = <&power RK3066_PD_VIO>; 207*4882a593Smuzhiyun resets = <&cru SRST_LCDC1_AXI>, 208*4882a593Smuzhiyun <&cru SRST_LCDC1_AHB>, 209*4882a593Smuzhiyun <&cru SRST_LCDC1_DCLK>; 210*4882a593Smuzhiyun reset-names = "axi", "ahb", "dclk"; 211*4882a593Smuzhiyun status = "disabled"; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun vop1_out: port { 214*4882a593Smuzhiyun #address-cells = <1>; 215*4882a593Smuzhiyun #size-cells = <0>; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun vop1_out_hdmi: endpoint@0 { 218*4882a593Smuzhiyun reg = <0>; 219*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_vop1>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun hdmi: hdmi@10116000 { 225*4882a593Smuzhiyun compatible = "rockchip,rk3066-hdmi"; 226*4882a593Smuzhiyun reg = <0x10116000 0x2000>; 227*4882a593Smuzhiyun interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 228*4882a593Smuzhiyun clocks = <&cru HCLK_HDMI>; 229*4882a593Smuzhiyun clock-names = "hclk"; 230*4882a593Smuzhiyun pinctrl-names = "default"; 231*4882a593Smuzhiyun pinctrl-0 = <&hdmii2c_xfer>, <&hdmi_hpd>; 232*4882a593Smuzhiyun power-domains = <&power RK3066_PD_VIO>; 233*4882a593Smuzhiyun rockchip,grf = <&grf>; 234*4882a593Smuzhiyun status = "disabled"; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun ports { 237*4882a593Smuzhiyun #address-cells = <1>; 238*4882a593Smuzhiyun #size-cells = <0>; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun hdmi_in: port@0 { 241*4882a593Smuzhiyun reg = <0>; 242*4882a593Smuzhiyun #address-cells = <1>; 243*4882a593Smuzhiyun #size-cells = <0>; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun hdmi_in_vop0: endpoint@0 { 246*4882a593Smuzhiyun reg = <0>; 247*4882a593Smuzhiyun remote-endpoint = <&vop0_out_hdmi>; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun hdmi_in_vop1: endpoint@1 { 251*4882a593Smuzhiyun reg = <1>; 252*4882a593Smuzhiyun remote-endpoint = <&vop1_out_hdmi>; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun hdmi_out: port@1 { 257*4882a593Smuzhiyun reg = <1>; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun i2s0: i2s@10118000 { 263*4882a593Smuzhiyun compatible = "rockchip,rk3066-i2s"; 264*4882a593Smuzhiyun reg = <0x10118000 0x2000>; 265*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 266*4882a593Smuzhiyun pinctrl-names = "default"; 267*4882a593Smuzhiyun pinctrl-0 = <&i2s0_bus>; 268*4882a593Smuzhiyun dmas = <&dmac1_s 4>, <&dmac1_s 5>; 269*4882a593Smuzhiyun dma-names = "tx", "rx"; 270*4882a593Smuzhiyun clock-names = "i2s_hclk", "i2s_clk"; 271*4882a593Smuzhiyun clocks = <&cru HCLK_I2S_8CH>, <&cru SCLK_I2S0>; 272*4882a593Smuzhiyun resets = <&cru SRST_I2S0>; 273*4882a593Smuzhiyun reset-names = "reset-m"; 274*4882a593Smuzhiyun rockchip,playback-channels = <8>; 275*4882a593Smuzhiyun rockchip,capture-channels = <2>; 276*4882a593Smuzhiyun #sound-dai-cells = <0>; 277*4882a593Smuzhiyun status = "disabled"; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun i2s1: i2s@1011a000 { 281*4882a593Smuzhiyun compatible = "rockchip,rk3066-i2s"; 282*4882a593Smuzhiyun reg = <0x1011a000 0x2000>; 283*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 284*4882a593Smuzhiyun pinctrl-names = "default"; 285*4882a593Smuzhiyun pinctrl-0 = <&i2s1_bus>; 286*4882a593Smuzhiyun dmas = <&dmac1_s 6>, <&dmac1_s 7>; 287*4882a593Smuzhiyun dma-names = "tx", "rx"; 288*4882a593Smuzhiyun clock-names = "i2s_hclk", "i2s_clk"; 289*4882a593Smuzhiyun clocks = <&cru HCLK_I2S0_2CH>, <&cru SCLK_I2S1>; 290*4882a593Smuzhiyun resets = <&cru SRST_I2S1>; 291*4882a593Smuzhiyun reset-names = "reset-m"; 292*4882a593Smuzhiyun rockchip,playback-channels = <2>; 293*4882a593Smuzhiyun rockchip,capture-channels = <2>; 294*4882a593Smuzhiyun #sound-dai-cells = <0>; 295*4882a593Smuzhiyun status = "disabled"; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun i2s2: i2s@1011c000 { 299*4882a593Smuzhiyun compatible = "rockchip,rk3066-i2s"; 300*4882a593Smuzhiyun reg = <0x1011c000 0x2000>; 301*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 302*4882a593Smuzhiyun pinctrl-names = "default"; 303*4882a593Smuzhiyun pinctrl-0 = <&i2s2_bus>; 304*4882a593Smuzhiyun dmas = <&dmac1_s 9>, <&dmac1_s 10>; 305*4882a593Smuzhiyun dma-names = "tx", "rx"; 306*4882a593Smuzhiyun clock-names = "i2s_hclk", "i2s_clk"; 307*4882a593Smuzhiyun clocks = <&cru HCLK_I2S1_2CH>, <&cru SCLK_I2S2>; 308*4882a593Smuzhiyun resets = <&cru SRST_I2S2>; 309*4882a593Smuzhiyun reset-names = "reset-m"; 310*4882a593Smuzhiyun rockchip,playback-channels = <2>; 311*4882a593Smuzhiyun rockchip,capture-channels = <2>; 312*4882a593Smuzhiyun #sound-dai-cells = <0>; 313*4882a593Smuzhiyun status = "disabled"; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun cru: clock-controller@20000000 { 317*4882a593Smuzhiyun compatible = "rockchip,rk3066a-cru"; 318*4882a593Smuzhiyun reg = <0x20000000 0x1000>; 319*4882a593Smuzhiyun rockchip,grf = <&grf>; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #clock-cells = <1>; 322*4882a593Smuzhiyun #reset-cells = <1>; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun assigned-clocks = 325*4882a593Smuzhiyun <&cru PLL_GPLL>, <&cru ARMCLK>, 326*4882a593Smuzhiyun <&cru PLL_CPLL>, <&cru ACLK_PERI>, 327*4882a593Smuzhiyun <&cru HCLK_PERI>, <&cru PCLK_PERI>, 328*4882a593Smuzhiyun <&cru ACLK_CPU>, <&cru HCLK_CPU>, 329*4882a593Smuzhiyun <&cru PCLK_CPU>; 330*4882a593Smuzhiyun assigned-clock-rates = 331*4882a593Smuzhiyun <594000000>, <816000000>, 332*4882a593Smuzhiyun <400000000>, <150000000>, 333*4882a593Smuzhiyun <75000000>, <75000000>, 334*4882a593Smuzhiyun <150000000>, <75000000>, 335*4882a593Smuzhiyun <75000000>; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun timer@2000e000 { 339*4882a593Smuzhiyun compatible = "snps,dw-apb-timer-osc"; 340*4882a593Smuzhiyun reg = <0x2000e000 0x100>; 341*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 342*4882a593Smuzhiyun clocks = <&cru SCLK_TIMER2>, <&cru PCLK_TIMER2>; 343*4882a593Smuzhiyun clock-names = "timer", "pclk"; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun efuse: efuse@20010000 { 347*4882a593Smuzhiyun compatible = "rockchip,rk3066a-efuse"; 348*4882a593Smuzhiyun reg = <0x20010000 0x4000>; 349*4882a593Smuzhiyun #address-cells = <1>; 350*4882a593Smuzhiyun #size-cells = <1>; 351*4882a593Smuzhiyun clocks = <&cru PCLK_EFUSE>; 352*4882a593Smuzhiyun clock-names = "pclk_efuse"; 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun cpu_leakage: cpu_leakage@17 { 355*4882a593Smuzhiyun reg = <0x17 0x1>; 356*4882a593Smuzhiyun }; 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun timer@20038000 { 360*4882a593Smuzhiyun compatible = "snps,dw-apb-timer-osc"; 361*4882a593Smuzhiyun reg = <0x20038000 0x100>; 362*4882a593Smuzhiyun interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 363*4882a593Smuzhiyun clocks = <&cru SCLK_TIMER0>, <&cru PCLK_TIMER0>; 364*4882a593Smuzhiyun clock-names = "timer", "pclk"; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun timer@2003a000 { 368*4882a593Smuzhiyun compatible = "snps,dw-apb-timer-osc"; 369*4882a593Smuzhiyun reg = <0x2003a000 0x100>; 370*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 371*4882a593Smuzhiyun clocks = <&cru SCLK_TIMER1>, <&cru PCLK_TIMER1>; 372*4882a593Smuzhiyun clock-names = "timer", "pclk"; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun tsadc: tsadc@20060000 { 376*4882a593Smuzhiyun compatible = "rockchip,rk3066-tsadc"; 377*4882a593Smuzhiyun reg = <0x20060000 0x100>; 378*4882a593Smuzhiyun clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>; 379*4882a593Smuzhiyun clock-names = "saradc", "apb_pclk"; 380*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 381*4882a593Smuzhiyun #io-channel-cells = <1>; 382*4882a593Smuzhiyun resets = <&cru SRST_TSADC>; 383*4882a593Smuzhiyun reset-names = "saradc-apb"; 384*4882a593Smuzhiyun status = "disabled"; 385*4882a593Smuzhiyun }; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun usbphy: phy { 388*4882a593Smuzhiyun compatible = "rockchip,rk3066a-usb-phy", "rockchip,rk3288-usb-phy"; 389*4882a593Smuzhiyun rockchip,grf = <&grf>; 390*4882a593Smuzhiyun #address-cells = <1>; 391*4882a593Smuzhiyun #size-cells = <0>; 392*4882a593Smuzhiyun status = "disabled"; 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun usbphy0: usb-phy@17c { 395*4882a593Smuzhiyun #phy-cells = <0>; 396*4882a593Smuzhiyun reg = <0x17c>; 397*4882a593Smuzhiyun clocks = <&cru SCLK_OTGPHY0>; 398*4882a593Smuzhiyun clock-names = "phyclk"; 399*4882a593Smuzhiyun #clock-cells = <0>; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun usbphy1: usb-phy@188 { 403*4882a593Smuzhiyun #phy-cells = <0>; 404*4882a593Smuzhiyun reg = <0x188>; 405*4882a593Smuzhiyun clocks = <&cru SCLK_OTGPHY1>; 406*4882a593Smuzhiyun clock-names = "phyclk"; 407*4882a593Smuzhiyun #clock-cells = <0>; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun pinctrl: pinctrl { 412*4882a593Smuzhiyun compatible = "rockchip,rk3066a-pinctrl"; 413*4882a593Smuzhiyun rockchip,grf = <&grf>; 414*4882a593Smuzhiyun #address-cells = <1>; 415*4882a593Smuzhiyun #size-cells = <1>; 416*4882a593Smuzhiyun ranges; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun gpio0: gpio0@20034000 { 419*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 420*4882a593Smuzhiyun reg = <0x20034000 0x100>; 421*4882a593Smuzhiyun interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 422*4882a593Smuzhiyun clock-names = "bus"; 423*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO0>; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun gpio-controller; 426*4882a593Smuzhiyun #gpio-cells = <2>; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun interrupt-controller; 429*4882a593Smuzhiyun #interrupt-cells = <2>; 430*4882a593Smuzhiyun }; 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun gpio1: gpio1@2003c000 { 433*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 434*4882a593Smuzhiyun reg = <0x2003c000 0x100>; 435*4882a593Smuzhiyun interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 436*4882a593Smuzhiyun clock-names = "bus"; 437*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO1>; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun gpio-controller; 440*4882a593Smuzhiyun #gpio-cells = <2>; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun interrupt-controller; 443*4882a593Smuzhiyun #interrupt-cells = <2>; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun gpio2: gpio2@2003e000 { 447*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 448*4882a593Smuzhiyun reg = <0x2003e000 0x100>; 449*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 450*4882a593Smuzhiyun clock-names = "bus"; 451*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO2>; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun gpio-controller; 454*4882a593Smuzhiyun #gpio-cells = <2>; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun interrupt-controller; 457*4882a593Smuzhiyun #interrupt-cells = <2>; 458*4882a593Smuzhiyun }; 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun gpio3: gpio3@20080000 { 461*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 462*4882a593Smuzhiyun reg = <0x20080000 0x100>; 463*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 464*4882a593Smuzhiyun clock-names = "bus"; 465*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO3>; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun gpio-controller; 468*4882a593Smuzhiyun #gpio-cells = <2>; 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun interrupt-controller; 471*4882a593Smuzhiyun #interrupt-cells = <2>; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun gpio4: gpio4@20084000 { 475*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 476*4882a593Smuzhiyun reg = <0x20084000 0x100>; 477*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 478*4882a593Smuzhiyun clock-names = "bus"; 479*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO4>; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun gpio-controller; 482*4882a593Smuzhiyun #gpio-cells = <2>; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun interrupt-controller; 485*4882a593Smuzhiyun #interrupt-cells = <2>; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun gpio6: gpio6@2000a000 { 489*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 490*4882a593Smuzhiyun reg = <0x2000a000 0x100>; 491*4882a593Smuzhiyun interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 492*4882a593Smuzhiyun clock-names = "bus"; 493*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO6>; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun gpio-controller; 496*4882a593Smuzhiyun #gpio-cells = <2>; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun interrupt-controller; 499*4882a593Smuzhiyun #interrupt-cells = <2>; 500*4882a593Smuzhiyun }; 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun pcfg_pull_default: pcfg_pull_default { 503*4882a593Smuzhiyun bias-pull-pin-default; 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun pcfg_pull_none: pcfg_pull_none { 507*4882a593Smuzhiyun bias-disable; 508*4882a593Smuzhiyun }; 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun emac { 511*4882a593Smuzhiyun emac_xfer: emac-xfer { 512*4882a593Smuzhiyun rockchip,pins = <1 RK_PC0 2 &pcfg_pull_none>, /* mac_clk */ 513*4882a593Smuzhiyun <1 RK_PC1 2 &pcfg_pull_none>, /* tx_en */ 514*4882a593Smuzhiyun <1 RK_PC2 2 &pcfg_pull_none>, /* txd1 */ 515*4882a593Smuzhiyun <1 RK_PC3 2 &pcfg_pull_none>, /* txd0 */ 516*4882a593Smuzhiyun <1 RK_PC4 2 &pcfg_pull_none>, /* rx_err */ 517*4882a593Smuzhiyun <1 RK_PC5 2 &pcfg_pull_none>, /* crs_dvalid */ 518*4882a593Smuzhiyun <1 RK_PC6 2 &pcfg_pull_none>, /* rxd1 */ 519*4882a593Smuzhiyun <1 RK_PC7 2 &pcfg_pull_none>; /* rxd0 */ 520*4882a593Smuzhiyun }; 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun emac_mdio: emac-mdio { 523*4882a593Smuzhiyun rockchip,pins = <1 RK_PD0 2 &pcfg_pull_none>, /* mac_md */ 524*4882a593Smuzhiyun <1 RK_PD1 2 &pcfg_pull_none>; /* mac_mdclk */ 525*4882a593Smuzhiyun }; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun emmc { 529*4882a593Smuzhiyun emmc_clk: emmc-clk { 530*4882a593Smuzhiyun rockchip,pins = <3 RK_PD7 2 &pcfg_pull_default>; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun emmc_cmd: emmc-cmd { 534*4882a593Smuzhiyun rockchip,pins = <4 RK_PB1 2 &pcfg_pull_default>; 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun emmc_rst: emmc-rst { 538*4882a593Smuzhiyun rockchip,pins = <4 RK_PB2 2 &pcfg_pull_default>; 539*4882a593Smuzhiyun }; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun /* 542*4882a593Smuzhiyun * The data pins are shared between nandc and emmc and 543*4882a593Smuzhiyun * not accessible through pinctrl. Also they should've 544*4882a593Smuzhiyun * been already set correctly by firmware, as 545*4882a593Smuzhiyun * flash/emmc is the boot-device. 546*4882a593Smuzhiyun */ 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun hdmi { 550*4882a593Smuzhiyun hdmi_hpd: hdmi-hpd { 551*4882a593Smuzhiyun rockchip,pins = <0 RK_PA0 1 &pcfg_pull_default>; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun hdmii2c_xfer: hdmii2c-xfer { 555*4882a593Smuzhiyun rockchip,pins = <0 RK_PA1 1 &pcfg_pull_none>, 556*4882a593Smuzhiyun <0 RK_PA2 1 &pcfg_pull_none>; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun }; 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun i2c0 { 561*4882a593Smuzhiyun i2c0_xfer: i2c0-xfer { 562*4882a593Smuzhiyun rockchip,pins = <2 RK_PD4 1 &pcfg_pull_none>, 563*4882a593Smuzhiyun <2 RK_PD5 1 &pcfg_pull_none>; 564*4882a593Smuzhiyun }; 565*4882a593Smuzhiyun }; 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun i2c1 { 568*4882a593Smuzhiyun i2c1_xfer: i2c1-xfer { 569*4882a593Smuzhiyun rockchip,pins = <2 RK_PD6 1 &pcfg_pull_none>, 570*4882a593Smuzhiyun <2 RK_PD7 1 &pcfg_pull_none>; 571*4882a593Smuzhiyun }; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun i2c2 { 575*4882a593Smuzhiyun i2c2_xfer: i2c2-xfer { 576*4882a593Smuzhiyun rockchip,pins = <3 RK_PA0 1 &pcfg_pull_none>, 577*4882a593Smuzhiyun <3 RK_PA1 1 &pcfg_pull_none>; 578*4882a593Smuzhiyun }; 579*4882a593Smuzhiyun }; 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun i2c3 { 582*4882a593Smuzhiyun i2c3_xfer: i2c3-xfer { 583*4882a593Smuzhiyun rockchip,pins = <3 RK_PA2 2 &pcfg_pull_none>, 584*4882a593Smuzhiyun <3 RK_PA3 2 &pcfg_pull_none>; 585*4882a593Smuzhiyun }; 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun i2c4 { 589*4882a593Smuzhiyun i2c4_xfer: i2c4-xfer { 590*4882a593Smuzhiyun rockchip,pins = <3 RK_PA4 1 &pcfg_pull_none>, 591*4882a593Smuzhiyun <3 RK_PA5 1 &pcfg_pull_none>; 592*4882a593Smuzhiyun }; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun pwm0 { 596*4882a593Smuzhiyun pwm0_out: pwm0-out { 597*4882a593Smuzhiyun rockchip,pins = <0 RK_PA3 1 &pcfg_pull_none>; 598*4882a593Smuzhiyun }; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun pwm1 { 602*4882a593Smuzhiyun pwm1_out: pwm1-out { 603*4882a593Smuzhiyun rockchip,pins = <0 RK_PA4 1 &pcfg_pull_none>; 604*4882a593Smuzhiyun }; 605*4882a593Smuzhiyun }; 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun pwm2 { 608*4882a593Smuzhiyun pwm2_out: pwm2-out { 609*4882a593Smuzhiyun rockchip,pins = <0 RK_PD6 1 &pcfg_pull_none>; 610*4882a593Smuzhiyun }; 611*4882a593Smuzhiyun }; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun pwm3 { 614*4882a593Smuzhiyun pwm3_out: pwm3-out { 615*4882a593Smuzhiyun rockchip,pins = <0 RK_PD7 1 &pcfg_pull_none>; 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun spi0 { 620*4882a593Smuzhiyun spi0_clk: spi0-clk { 621*4882a593Smuzhiyun rockchip,pins = <1 RK_PA5 2 &pcfg_pull_default>; 622*4882a593Smuzhiyun }; 623*4882a593Smuzhiyun spi0_cs0: spi0-cs0 { 624*4882a593Smuzhiyun rockchip,pins = <1 RK_PA4 2 &pcfg_pull_default>; 625*4882a593Smuzhiyun }; 626*4882a593Smuzhiyun spi0_tx: spi0-tx { 627*4882a593Smuzhiyun rockchip,pins = <1 RK_PA7 2 &pcfg_pull_default>; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun spi0_rx: spi0-rx { 630*4882a593Smuzhiyun rockchip,pins = <1 RK_PA6 2 &pcfg_pull_default>; 631*4882a593Smuzhiyun }; 632*4882a593Smuzhiyun spi0_cs1: spi0-cs1 { 633*4882a593Smuzhiyun rockchip,pins = <4 RK_PB7 1 &pcfg_pull_default>; 634*4882a593Smuzhiyun }; 635*4882a593Smuzhiyun }; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun spi1 { 638*4882a593Smuzhiyun spi1_clk: spi1-clk { 639*4882a593Smuzhiyun rockchip,pins = <2 RK_PC3 2 &pcfg_pull_default>; 640*4882a593Smuzhiyun }; 641*4882a593Smuzhiyun spi1_cs0: spi1-cs0 { 642*4882a593Smuzhiyun rockchip,pins = <2 RK_PC4 2 &pcfg_pull_default>; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun spi1_rx: spi1-rx { 645*4882a593Smuzhiyun rockchip,pins = <2 RK_PC6 2 &pcfg_pull_default>; 646*4882a593Smuzhiyun }; 647*4882a593Smuzhiyun spi1_tx: spi1-tx { 648*4882a593Smuzhiyun rockchip,pins = <2 RK_PC5 2 &pcfg_pull_default>; 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun spi1_cs1: spi1-cs1 { 651*4882a593Smuzhiyun rockchip,pins = <2 RK_PC7 2 &pcfg_pull_default>; 652*4882a593Smuzhiyun }; 653*4882a593Smuzhiyun }; 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun uart0 { 656*4882a593Smuzhiyun uart0_xfer: uart0-xfer { 657*4882a593Smuzhiyun rockchip,pins = <1 RK_PA0 1 &pcfg_pull_default>, 658*4882a593Smuzhiyun <1 RK_PA1 1 &pcfg_pull_default>; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun uart0_cts: uart0-cts { 662*4882a593Smuzhiyun rockchip,pins = <1 RK_PA2 1 &pcfg_pull_default>; 663*4882a593Smuzhiyun }; 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun uart0_rts: uart0-rts { 666*4882a593Smuzhiyun rockchip,pins = <1 RK_PA3 1 &pcfg_pull_default>; 667*4882a593Smuzhiyun }; 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun uart1 { 671*4882a593Smuzhiyun uart1_xfer: uart1-xfer { 672*4882a593Smuzhiyun rockchip,pins = <1 RK_PA4 1 &pcfg_pull_default>, 673*4882a593Smuzhiyun <1 RK_PA5 1 &pcfg_pull_default>; 674*4882a593Smuzhiyun }; 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun uart1_cts: uart1-cts { 677*4882a593Smuzhiyun rockchip,pins = <1 RK_PA6 1 &pcfg_pull_default>; 678*4882a593Smuzhiyun }; 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun uart1_rts: uart1-rts { 681*4882a593Smuzhiyun rockchip,pins = <1 RK_PA7 1 &pcfg_pull_default>; 682*4882a593Smuzhiyun }; 683*4882a593Smuzhiyun }; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun uart2 { 686*4882a593Smuzhiyun uart2_xfer: uart2-xfer { 687*4882a593Smuzhiyun rockchip,pins = <1 RK_PB0 1 &pcfg_pull_default>, 688*4882a593Smuzhiyun <1 RK_PB1 1 &pcfg_pull_default>; 689*4882a593Smuzhiyun }; 690*4882a593Smuzhiyun /* no rts / cts for uart2 */ 691*4882a593Smuzhiyun }; 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun uart3 { 694*4882a593Smuzhiyun uart3_xfer: uart3-xfer { 695*4882a593Smuzhiyun rockchip,pins = <3 RK_PD3 1 &pcfg_pull_default>, 696*4882a593Smuzhiyun <3 RK_PD4 1 &pcfg_pull_default>; 697*4882a593Smuzhiyun }; 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun uart3_cts: uart3-cts { 700*4882a593Smuzhiyun rockchip,pins = <3 RK_PD5 1 &pcfg_pull_default>; 701*4882a593Smuzhiyun }; 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun uart3_rts: uart3-rts { 704*4882a593Smuzhiyun rockchip,pins = <3 RK_PD6 1 &pcfg_pull_default>; 705*4882a593Smuzhiyun }; 706*4882a593Smuzhiyun }; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun sd0 { 709*4882a593Smuzhiyun sd0_clk: sd0-clk { 710*4882a593Smuzhiyun rockchip,pins = <3 RK_PB0 1 &pcfg_pull_default>; 711*4882a593Smuzhiyun }; 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun sd0_cmd: sd0-cmd { 714*4882a593Smuzhiyun rockchip,pins = <3 RK_PB1 1 &pcfg_pull_default>; 715*4882a593Smuzhiyun }; 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun sd0_cd: sd0-cd { 718*4882a593Smuzhiyun rockchip,pins = <3 RK_PB6 1 &pcfg_pull_default>; 719*4882a593Smuzhiyun }; 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun sd0_wp: sd0-wp { 722*4882a593Smuzhiyun rockchip,pins = <3 RK_PB7 1 &pcfg_pull_default>; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun sd0_bus1: sd0-bus-width1 { 726*4882a593Smuzhiyun rockchip,pins = <3 RK_PB2 1 &pcfg_pull_default>; 727*4882a593Smuzhiyun }; 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun sd0_bus4: sd0-bus-width4 { 730*4882a593Smuzhiyun rockchip,pins = <3 RK_PB2 1 &pcfg_pull_default>, 731*4882a593Smuzhiyun <3 RK_PB3 1 &pcfg_pull_default>, 732*4882a593Smuzhiyun <3 RK_PB4 1 &pcfg_pull_default>, 733*4882a593Smuzhiyun <3 RK_PB5 1 &pcfg_pull_default>; 734*4882a593Smuzhiyun }; 735*4882a593Smuzhiyun }; 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun sd1 { 738*4882a593Smuzhiyun sd1_clk: sd1-clk { 739*4882a593Smuzhiyun rockchip,pins = <3 RK_PC5 1 &pcfg_pull_default>; 740*4882a593Smuzhiyun }; 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun sd1_cmd: sd1-cmd { 743*4882a593Smuzhiyun rockchip,pins = <3 RK_PC0 1 &pcfg_pull_default>; 744*4882a593Smuzhiyun }; 745*4882a593Smuzhiyun 746*4882a593Smuzhiyun sd1_cd: sd1-cd { 747*4882a593Smuzhiyun rockchip,pins = <3 RK_PC6 1 &pcfg_pull_default>; 748*4882a593Smuzhiyun }; 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun sd1_wp: sd1-wp { 751*4882a593Smuzhiyun rockchip,pins = <3 RK_PC7 1 &pcfg_pull_default>; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun sd1_bus1: sd1-bus-width1 { 755*4882a593Smuzhiyun rockchip,pins = <3 RK_PC1 1 &pcfg_pull_default>; 756*4882a593Smuzhiyun }; 757*4882a593Smuzhiyun 758*4882a593Smuzhiyun sd1_bus4: sd1-bus-width4 { 759*4882a593Smuzhiyun rockchip,pins = <3 RK_PC1 1 &pcfg_pull_default>, 760*4882a593Smuzhiyun <3 RK_PC2 1 &pcfg_pull_default>, 761*4882a593Smuzhiyun <3 RK_PC3 1 &pcfg_pull_default>, 762*4882a593Smuzhiyun <3 RK_PC4 1 &pcfg_pull_default>; 763*4882a593Smuzhiyun }; 764*4882a593Smuzhiyun }; 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun i2s0 { 767*4882a593Smuzhiyun i2s0_bus: i2s0-bus { 768*4882a593Smuzhiyun rockchip,pins = <0 RK_PA7 1 &pcfg_pull_default>, 769*4882a593Smuzhiyun <0 RK_PB0 1 &pcfg_pull_default>, 770*4882a593Smuzhiyun <0 RK_PB1 1 &pcfg_pull_default>, 771*4882a593Smuzhiyun <0 RK_PB2 1 &pcfg_pull_default>, 772*4882a593Smuzhiyun <0 RK_PB3 1 &pcfg_pull_default>, 773*4882a593Smuzhiyun <0 RK_PB4 1 &pcfg_pull_default>, 774*4882a593Smuzhiyun <0 RK_PB5 1 &pcfg_pull_default>, 775*4882a593Smuzhiyun <0 RK_PB6 1 &pcfg_pull_default>, 776*4882a593Smuzhiyun <0 RK_PB7 1 &pcfg_pull_default>; 777*4882a593Smuzhiyun }; 778*4882a593Smuzhiyun }; 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun i2s1 { 781*4882a593Smuzhiyun i2s1_bus: i2s1-bus { 782*4882a593Smuzhiyun rockchip,pins = <0 RK_PC0 1 &pcfg_pull_default>, 783*4882a593Smuzhiyun <0 RK_PC1 1 &pcfg_pull_default>, 784*4882a593Smuzhiyun <0 RK_PC2 1 &pcfg_pull_default>, 785*4882a593Smuzhiyun <0 RK_PC3 1 &pcfg_pull_default>, 786*4882a593Smuzhiyun <0 RK_PC4 1 &pcfg_pull_default>, 787*4882a593Smuzhiyun <0 RK_PC5 1 &pcfg_pull_default>; 788*4882a593Smuzhiyun }; 789*4882a593Smuzhiyun }; 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun i2s2 { 792*4882a593Smuzhiyun i2s2_bus: i2s2-bus { 793*4882a593Smuzhiyun rockchip,pins = <0 RK_PD0 1 &pcfg_pull_default>, 794*4882a593Smuzhiyun <0 RK_PD1 1 &pcfg_pull_default>, 795*4882a593Smuzhiyun <0 RK_PD2 1 &pcfg_pull_default>, 796*4882a593Smuzhiyun <0 RK_PD3 1 &pcfg_pull_default>, 797*4882a593Smuzhiyun <0 RK_PD4 1 &pcfg_pull_default>, 798*4882a593Smuzhiyun <0 RK_PD5 1 &pcfg_pull_default>; 799*4882a593Smuzhiyun }; 800*4882a593Smuzhiyun }; 801*4882a593Smuzhiyun }; 802*4882a593Smuzhiyun}; 803*4882a593Smuzhiyun 804*4882a593Smuzhiyun&gpu { 805*4882a593Smuzhiyun compatible = "rockchip,rk3066-mali", "arm,mali-400"; 806*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 807*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 808*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 809*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 810*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 811*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 812*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 813*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 814*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 815*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 816*4882a593Smuzhiyun interrupt-names = "gp", 817*4882a593Smuzhiyun "gpmmu", 818*4882a593Smuzhiyun "pp0", 819*4882a593Smuzhiyun "ppmmu0", 820*4882a593Smuzhiyun "pp1", 821*4882a593Smuzhiyun "ppmmu1", 822*4882a593Smuzhiyun "pp2", 823*4882a593Smuzhiyun "ppmmu2", 824*4882a593Smuzhiyun "pp3", 825*4882a593Smuzhiyun "ppmmu3"; 826*4882a593Smuzhiyun power-domains = <&power RK3066_PD_GPU>; 827*4882a593Smuzhiyun}; 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun&i2c0 { 830*4882a593Smuzhiyun pinctrl-names = "default"; 831*4882a593Smuzhiyun pinctrl-0 = <&i2c0_xfer>; 832*4882a593Smuzhiyun}; 833*4882a593Smuzhiyun 834*4882a593Smuzhiyun&i2c1 { 835*4882a593Smuzhiyun pinctrl-names = "default"; 836*4882a593Smuzhiyun pinctrl-0 = <&i2c1_xfer>; 837*4882a593Smuzhiyun}; 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun&i2c2 { 840*4882a593Smuzhiyun pinctrl-names = "default"; 841*4882a593Smuzhiyun pinctrl-0 = <&i2c2_xfer>; 842*4882a593Smuzhiyun}; 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun&i2c3 { 845*4882a593Smuzhiyun pinctrl-names = "default"; 846*4882a593Smuzhiyun pinctrl-0 = <&i2c3_xfer>; 847*4882a593Smuzhiyun}; 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun&i2c4 { 850*4882a593Smuzhiyun pinctrl-names = "default"; 851*4882a593Smuzhiyun pinctrl-0 = <&i2c4_xfer>; 852*4882a593Smuzhiyun}; 853*4882a593Smuzhiyun 854*4882a593Smuzhiyun&mmc0 { 855*4882a593Smuzhiyun clock-frequency = <50000000>; 856*4882a593Smuzhiyun dmas = <&dmac2 1>; 857*4882a593Smuzhiyun dma-names = "rx-tx"; 858*4882a593Smuzhiyun max-frequency = <50000000>; 859*4882a593Smuzhiyun pinctrl-names = "default"; 860*4882a593Smuzhiyun pinctrl-0 = <&sd0_clk &sd0_cmd &sd0_cd &sd0_bus4>; 861*4882a593Smuzhiyun}; 862*4882a593Smuzhiyun 863*4882a593Smuzhiyun&mmc1 { 864*4882a593Smuzhiyun dmas = <&dmac2 3>; 865*4882a593Smuzhiyun dma-names = "rx-tx"; 866*4882a593Smuzhiyun pinctrl-names = "default"; 867*4882a593Smuzhiyun pinctrl-0 = <&sd1_clk &sd1_cmd &sd1_cd &sd1_bus4>; 868*4882a593Smuzhiyun}; 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun&emmc { 871*4882a593Smuzhiyun dmas = <&dmac2 4>; 872*4882a593Smuzhiyun dma-names = "rx-tx"; 873*4882a593Smuzhiyun}; 874*4882a593Smuzhiyun 875*4882a593Smuzhiyun&pmu { 876*4882a593Smuzhiyun power: power-controller { 877*4882a593Smuzhiyun compatible = "rockchip,rk3066-power-controller"; 878*4882a593Smuzhiyun #power-domain-cells = <1>; 879*4882a593Smuzhiyun #address-cells = <1>; 880*4882a593Smuzhiyun #size-cells = <0>; 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun power-domain@RK3066_PD_VIO { 883*4882a593Smuzhiyun reg = <RK3066_PD_VIO>; 884*4882a593Smuzhiyun clocks = <&cru ACLK_LCDC0>, 885*4882a593Smuzhiyun <&cru ACLK_LCDC1>, 886*4882a593Smuzhiyun <&cru DCLK_LCDC0>, 887*4882a593Smuzhiyun <&cru DCLK_LCDC1>, 888*4882a593Smuzhiyun <&cru HCLK_LCDC0>, 889*4882a593Smuzhiyun <&cru HCLK_LCDC1>, 890*4882a593Smuzhiyun <&cru SCLK_CIF1>, 891*4882a593Smuzhiyun <&cru ACLK_CIF1>, 892*4882a593Smuzhiyun <&cru HCLK_CIF1>, 893*4882a593Smuzhiyun <&cru SCLK_CIF0>, 894*4882a593Smuzhiyun <&cru ACLK_CIF0>, 895*4882a593Smuzhiyun <&cru HCLK_CIF0>, 896*4882a593Smuzhiyun <&cru HCLK_HDMI>, 897*4882a593Smuzhiyun <&cru ACLK_IPP>, 898*4882a593Smuzhiyun <&cru HCLK_IPP>, 899*4882a593Smuzhiyun <&cru ACLK_RGA>, 900*4882a593Smuzhiyun <&cru HCLK_RGA>; 901*4882a593Smuzhiyun pm_qos = <&qos_lcdc0>, 902*4882a593Smuzhiyun <&qos_lcdc1>, 903*4882a593Smuzhiyun <&qos_cif0>, 904*4882a593Smuzhiyun <&qos_cif1>, 905*4882a593Smuzhiyun <&qos_ipp>, 906*4882a593Smuzhiyun <&qos_rga>; 907*4882a593Smuzhiyun }; 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun power-domain@RK3066_PD_VIDEO { 910*4882a593Smuzhiyun reg = <RK3066_PD_VIDEO>; 911*4882a593Smuzhiyun clocks = <&cru ACLK_VDPU>, 912*4882a593Smuzhiyun <&cru ACLK_VEPU>, 913*4882a593Smuzhiyun <&cru HCLK_VDPU>, 914*4882a593Smuzhiyun <&cru HCLK_VEPU>; 915*4882a593Smuzhiyun pm_qos = <&qos_vpu>; 916*4882a593Smuzhiyun }; 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun power-domain@RK3066_PD_GPU { 919*4882a593Smuzhiyun reg = <RK3066_PD_GPU>; 920*4882a593Smuzhiyun clocks = <&cru ACLK_GPU>; 921*4882a593Smuzhiyun pm_qos = <&qos_gpu>; 922*4882a593Smuzhiyun }; 923*4882a593Smuzhiyun }; 924*4882a593Smuzhiyun}; 925*4882a593Smuzhiyun 926*4882a593Smuzhiyun&pwm0 { 927*4882a593Smuzhiyun pinctrl-names = "active"; 928*4882a593Smuzhiyun pinctrl-0 = <&pwm0_out>; 929*4882a593Smuzhiyun}; 930*4882a593Smuzhiyun 931*4882a593Smuzhiyun&pwm1 { 932*4882a593Smuzhiyun pinctrl-names = "active"; 933*4882a593Smuzhiyun pinctrl-0 = <&pwm1_out>; 934*4882a593Smuzhiyun}; 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun&pwm2 { 937*4882a593Smuzhiyun pinctrl-names = "active"; 938*4882a593Smuzhiyun pinctrl-0 = <&pwm2_out>; 939*4882a593Smuzhiyun}; 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun&pwm3 { 942*4882a593Smuzhiyun pinctrl-names = "active"; 943*4882a593Smuzhiyun pinctrl-0 = <&pwm3_out>; 944*4882a593Smuzhiyun}; 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun&spi0 { 947*4882a593Smuzhiyun pinctrl-names = "default"; 948*4882a593Smuzhiyun pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>; 949*4882a593Smuzhiyun}; 950*4882a593Smuzhiyun 951*4882a593Smuzhiyun&spi1 { 952*4882a593Smuzhiyun pinctrl-names = "default"; 953*4882a593Smuzhiyun pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>; 954*4882a593Smuzhiyun}; 955*4882a593Smuzhiyun 956*4882a593Smuzhiyun&uart0 { 957*4882a593Smuzhiyun compatible = "rockchip,rk3066-uart", "snps,dw-apb-uart"; 958*4882a593Smuzhiyun dmas = <&dmac1_s 0>, <&dmac1_s 1>; 959*4882a593Smuzhiyun dma-names = "tx", "rx"; 960*4882a593Smuzhiyun pinctrl-names = "default"; 961*4882a593Smuzhiyun pinctrl-0 = <&uart0_xfer>; 962*4882a593Smuzhiyun}; 963*4882a593Smuzhiyun 964*4882a593Smuzhiyun&uart1 { 965*4882a593Smuzhiyun compatible = "rockchip,rk3066-uart", "snps,dw-apb-uart"; 966*4882a593Smuzhiyun dmas = <&dmac1_s 2>, <&dmac1_s 3>; 967*4882a593Smuzhiyun dma-names = "tx", "rx"; 968*4882a593Smuzhiyun pinctrl-names = "default"; 969*4882a593Smuzhiyun pinctrl-0 = <&uart1_xfer>; 970*4882a593Smuzhiyun}; 971*4882a593Smuzhiyun 972*4882a593Smuzhiyun&uart2 { 973*4882a593Smuzhiyun compatible = "rockchip,rk3066-uart", "snps,dw-apb-uart"; 974*4882a593Smuzhiyun dmas = <&dmac2 6>, <&dmac2 7>; 975*4882a593Smuzhiyun dma-names = "tx", "rx"; 976*4882a593Smuzhiyun pinctrl-names = "default"; 977*4882a593Smuzhiyun pinctrl-0 = <&uart2_xfer>; 978*4882a593Smuzhiyun}; 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun&uart3 { 981*4882a593Smuzhiyun compatible = "rockchip,rk3066-uart", "snps,dw-apb-uart"; 982*4882a593Smuzhiyun dmas = <&dmac2 8>, <&dmac2 9>; 983*4882a593Smuzhiyun dma-names = "tx", "rx"; 984*4882a593Smuzhiyun pinctrl-names = "default"; 985*4882a593Smuzhiyun pinctrl-0 = <&uart3_xfer>; 986*4882a593Smuzhiyun}; 987*4882a593Smuzhiyun 988*4882a593Smuzhiyun&wdt { 989*4882a593Smuzhiyun compatible = "rockchip,rk3066-wdt", "snps,dw-wdt"; 990*4882a593Smuzhiyun}; 991*4882a593Smuzhiyun 992*4882a593Smuzhiyun&emac { 993*4882a593Smuzhiyun compatible = "rockchip,rk3066-emac"; 994*4882a593Smuzhiyun}; 995