1*4882a593Smuzhiyun /****************************************************************************** 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * Copyright(c) 2007 - 2019 Realtek Corporation. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it 6*4882a593Smuzhiyun * under the terms of version 2 of the GNU General Public License as 7*4882a593Smuzhiyun * published by the Free Software Foundation. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT 10*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12*4882a593Smuzhiyun * more details. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun *****************************************************************************/ 15*4882a593Smuzhiyun #ifndef _RTW_XMIT_H_ 16*4882a593Smuzhiyun #define _RTW_XMIT_H_ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #if defined(CONFIG_SDIO_HCI) || defined(CONFIG_GSPI_HCI) 19*4882a593Smuzhiyun #ifdef CONFIG_TX_AGGREGATION 20*4882a593Smuzhiyun /* #define SDIO_TX_AGG_MAX 5 */ 21*4882a593Smuzhiyun #else 22*4882a593Smuzhiyun #define SDIO_TX_AGG_MAX 1 23*4882a593Smuzhiyun #endif 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #if defined CONFIG_SDIO_HCI 26*4882a593Smuzhiyun #define SDIO_TX_DIV_NUM (2) 27*4882a593Smuzhiyun #endif 28*4882a593Smuzhiyun #endif 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #if 0 /*CONFIG_CORE_XMITBUF*/ 31*4882a593Smuzhiyun #ifdef CONFIG_PCI_HCI 32*4882a593Smuzhiyun #define XMITBUF_ALIGN_SZ 4 33*4882a593Smuzhiyun #else 34*4882a593Smuzhiyun #ifdef USB_XMITBUF_ALIGN_SZ 35*4882a593Smuzhiyun #define XMITBUF_ALIGN_SZ (USB_XMITBUF_ALIGN_SZ) 36*4882a593Smuzhiyun #else 37*4882a593Smuzhiyun #define XMITBUF_ALIGN_SZ 512 38*4882a593Smuzhiyun #endif 39*4882a593Smuzhiyun #endif 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define MAX_CMDBUF_SZ (5120) /* (4096) */ 42*4882a593Smuzhiyun #endif 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define MAX_BEACON_LEN 512 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define MAX_NUMBLKS (1) 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define XMIT_VO_QUEUE (0) 49*4882a593Smuzhiyun #define XMIT_VI_QUEUE (1) 50*4882a593Smuzhiyun #define XMIT_BE_QUEUE (2) 51*4882a593Smuzhiyun #define XMIT_BK_QUEUE (3) 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define VO_QUEUE_INX 0 54*4882a593Smuzhiyun #define VI_QUEUE_INX 1 55*4882a593Smuzhiyun #define BE_QUEUE_INX 2 56*4882a593Smuzhiyun #define BK_QUEUE_INX 3 57*4882a593Smuzhiyun #define BCN_QUEUE_INX 4 58*4882a593Smuzhiyun #define MGT_QUEUE_INX 5 59*4882a593Smuzhiyun #define HIGH_QUEUE_INX 6 60*4882a593Smuzhiyun #define TXCMD_QUEUE_INX 7 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define HW_QUEUE_ENTRY 8 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #ifdef RTW_PHL_TX 66*4882a593Smuzhiyun #define RTW_MAX_FRAG_NUM 10 //max scatter number of a packet to xmit 67*4882a593Smuzhiyun #define RTW_MAX_WL_HEAD 100 68*4882a593Smuzhiyun #define RTW_MAX_WL_TAIL 100 69*4882a593Smuzhiyun #define RTW_SZ_LLC (SNAP_SIZE + sizeof(u16)) 70*4882a593Smuzhiyun #define RTW_SZ_FCS 4 71*4882a593Smuzhiyun #endif 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define WEP_IV(pattrib_iv, dot11txpn, keyidx)\ 74*4882a593Smuzhiyun do {\ 75*4882a593Smuzhiyun dot11txpn.val = (dot11txpn.val == 0xffffff) ? 0 : (dot11txpn.val + 1);\ 76*4882a593Smuzhiyun pattrib_iv[0] = dot11txpn._byte_.TSC0;\ 77*4882a593Smuzhiyun pattrib_iv[1] = dot11txpn._byte_.TSC1;\ 78*4882a593Smuzhiyun pattrib_iv[2] = dot11txpn._byte_.TSC2;\ 79*4882a593Smuzhiyun pattrib_iv[3] = ((keyidx & 0x3)<<6);\ 80*4882a593Smuzhiyun } while (0) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define TKIP_IV(pattrib_iv, dot11txpn, keyidx)\ 84*4882a593Smuzhiyun do {\ 85*4882a593Smuzhiyun dot11txpn.val = dot11txpn.val == 0xffffffffffffULL ? 0 : (dot11txpn.val + 1);\ 86*4882a593Smuzhiyun pattrib_iv[0] = dot11txpn._byte_.TSC1;\ 87*4882a593Smuzhiyun pattrib_iv[1] = (dot11txpn._byte_.TSC1 | 0x20) & 0x7f;\ 88*4882a593Smuzhiyun pattrib_iv[2] = dot11txpn._byte_.TSC0;\ 89*4882a593Smuzhiyun pattrib_iv[3] = BIT(5) | ((keyidx & 0x3)<<6);\ 90*4882a593Smuzhiyun pattrib_iv[4] = dot11txpn._byte_.TSC2;\ 91*4882a593Smuzhiyun pattrib_iv[5] = dot11txpn._byte_.TSC3;\ 92*4882a593Smuzhiyun pattrib_iv[6] = dot11txpn._byte_.TSC4;\ 93*4882a593Smuzhiyun pattrib_iv[7] = dot11txpn._byte_.TSC5;\ 94*4882a593Smuzhiyun } while (0) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define AES_IV(pattrib_iv, dot11txpn, keyidx)\ 97*4882a593Smuzhiyun do {\ 98*4882a593Smuzhiyun dot11txpn.val = dot11txpn.val == 0xffffffffffffULL ? 0 : (dot11txpn.val + 1);\ 99*4882a593Smuzhiyun pattrib_iv[0] = dot11txpn._byte_.TSC0;\ 100*4882a593Smuzhiyun pattrib_iv[1] = dot11txpn._byte_.TSC1;\ 101*4882a593Smuzhiyun pattrib_iv[2] = 0;\ 102*4882a593Smuzhiyun pattrib_iv[3] = BIT(5) | ((keyidx & 0x3)<<6);\ 103*4882a593Smuzhiyun pattrib_iv[4] = dot11txpn._byte_.TSC2;\ 104*4882a593Smuzhiyun pattrib_iv[5] = dot11txpn._byte_.TSC3;\ 105*4882a593Smuzhiyun pattrib_iv[6] = dot11txpn._byte_.TSC4;\ 106*4882a593Smuzhiyun pattrib_iv[7] = dot11txpn._byte_.TSC5;\ 107*4882a593Smuzhiyun } while (0) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define GCMP_IV(a, b, c) AES_IV(a, b, c) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun /* Check if AMPDU Tx is supported or not. If it is supported, 112*4882a593Smuzhiyun * it need to check "amsdu in ampdu" is supported or not. 113*4882a593Smuzhiyun * (ampdu_en, amsdu_ampdu_en) = 114*4882a593Smuzhiyun * (0, x) : AMPDU is not enable, but AMSDU is valid to send. 115*4882a593Smuzhiyun * (1, 0) : AMPDU is enable, AMSDU in AMPDU is not enable. So, AMSDU is not valid to send. 116*4882a593Smuzhiyun * (1, 1) : AMPDU and AMSDU in AMPDU are enable. So, AMSDU is valid to send. 117*4882a593Smuzhiyun */ 118*4882a593Smuzhiyun #define IS_AMSDU_AMPDU_NOT_VALID(pattrib)\ 119*4882a593Smuzhiyun ((pattrib->ampdu_en == _TRUE) && (pattrib->amsdu_ampdu_en == _FALSE)) 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define IS_AMSDU_AMPDU_VALID(pattrib)\ 122*4882a593Smuzhiyun !((pattrib->ampdu_en == _TRUE) && (pattrib->amsdu_ampdu_en == _FALSE)) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define HWXMIT_ENTRY 4 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* For Buffer Descriptor ring architecture */ 127*4882a593Smuzhiyun #if defined(BUF_DESC_ARCH) || defined(CONFIG_TRX_BD_ARCH) 128*4882a593Smuzhiyun #define TX_BUFFER_SEG_NUM 1 /* 0:2 seg, 1: 4 seg, 2: 8 seg. */ 129*4882a593Smuzhiyun #endif 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /*GEORGIA_TODO_FIXIT_MOVE_TO_HAL*/ 132*4882a593Smuzhiyun #if defined(CONFIG_RTL8822B) || defined(CONFIG_RTL8822C) 133*4882a593Smuzhiyun #define TXDESC_SIZE 48 /* HALMAC_TX_DESC_SIZE_8822B */ 134*4882a593Smuzhiyun #elif defined(CONFIG_RTL8821C) 135*4882a593Smuzhiyun #define TXDESC_SIZE 48 /* HALMAC_TX_DESC_SIZE_8821C */ 136*4882a593Smuzhiyun #elif defined(CONFIG_RTL8814B) 137*4882a593Smuzhiyun #define TXDESC_SIZE (16 + 32) 138*4882a593Smuzhiyun #else 139*4882a593Smuzhiyun #define TXDESC_SIZE 32 /* old IC (ex: 8188E) */ 140*4882a593Smuzhiyun #endif 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #ifdef CONFIG_TX_EARLY_MODE 143*4882a593Smuzhiyun #define EARLY_MODE_INFO_SIZE 8 144*4882a593Smuzhiyun #endif 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #if defined(CONFIG_SDIO_HCI) || defined(CONFIG_GSPI_HCI) 148*4882a593Smuzhiyun #define TXDESC_OFFSET TXDESC_SIZE 149*4882a593Smuzhiyun #endif 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #ifdef CONFIG_USB_HCI 152*4882a593Smuzhiyun #ifdef USB_PACKET_OFFSET_SZ 153*4882a593Smuzhiyun #define PACKET_OFFSET_SZ (USB_PACKET_OFFSET_SZ) 154*4882a593Smuzhiyun #else 155*4882a593Smuzhiyun #define PACKET_OFFSET_SZ (8) 156*4882a593Smuzhiyun #endif 157*4882a593Smuzhiyun #define TXDESC_OFFSET (TXDESC_SIZE + PACKET_OFFSET_SZ) 158*4882a593Smuzhiyun #endif 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #ifdef CONFIG_PCI_HCI 161*4882a593Smuzhiyun #if defined(CONFIG_RTL8822B) || defined(CONFIG_RTL8821C) || defined(CONFIG_RTL8822C) || defined(CONFIG_TRX_BD_ARCH) 162*4882a593Smuzhiyun /* this section is defined for buffer descriptor ring architecture */ 163*4882a593Smuzhiyun #define TX_WIFI_INFO_SIZE (TXDESC_SIZE) /* it may add 802.11 hdr or others... */ 164*4882a593Smuzhiyun /* tx desc and payload are in the same buf */ 165*4882a593Smuzhiyun #define TXDESC_OFFSET (TX_WIFI_INFO_SIZE) 166*4882a593Smuzhiyun #else 167*4882a593Smuzhiyun /* tx desc and payload are NOT in the same buf */ 168*4882a593Smuzhiyun #define TXDESC_OFFSET (0) 169*4882a593Smuzhiyun /* 8188ee/8723be/8812ae/8821ae has extra PCI DMA info in tx desc */ 170*4882a593Smuzhiyun #endif 171*4882a593Smuzhiyun #endif /* CONFIG_PCI_HCI */ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #ifdef RTW_PHL_TX 174*4882a593Smuzhiyun #ifdef TXDESC_OFFSET 175*4882a593Smuzhiyun #undef TXDESC_OFFSET 176*4882a593Smuzhiyun #endif 177*4882a593Smuzhiyun #define TXDESC_OFFSET (0) 178*4882a593Smuzhiyun #endif 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun #ifdef RTW_PHL_TX 181*4882a593Smuzhiyun enum CORE_TX_TYPE { 182*4882a593Smuzhiyun RTW_TX_OS = 0, 183*4882a593Smuzhiyun RTW_TX_OS_MAC80211, 184*4882a593Smuzhiyun RTW_TX_DRV_MGMT, 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun #endif 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun enum TXDESC_SC { 189*4882a593Smuzhiyun SC_DONT_CARE = 0x00, 190*4882a593Smuzhiyun SC_UPPER = 0x01, 191*4882a593Smuzhiyun SC_LOWER = 0x02, 192*4882a593Smuzhiyun SC_DUPLICATE = 0x03 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun #ifdef CONFIG_PCI_HCI 196*4882a593Smuzhiyun #ifndef CONFIG_TRX_BD_ARCH /* CONFIG_TRX_BD_ARCH doesn't need this */ 197*4882a593Smuzhiyun #define TXDESC_64_BYTES 198*4882a593Smuzhiyun #endif 199*4882a593Smuzhiyun #endif 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /*GEORGIA_TODO_FIXIT_IC_DEPENDENCE*/ 202*4882a593Smuzhiyun #ifdef CONFIG_TRX_BD_ARCH 203*4882a593Smuzhiyun struct tx_buf_desc { 204*4882a593Smuzhiyun #ifdef CONFIG_64BIT_DMA 205*4882a593Smuzhiyun #define TX_BUFFER_SEG_SIZE 4 /* in unit of DWORD */ 206*4882a593Smuzhiyun #else 207*4882a593Smuzhiyun #define TX_BUFFER_SEG_SIZE 2 /* in unit of DWORD */ 208*4882a593Smuzhiyun #endif 209*4882a593Smuzhiyun unsigned int dword[TX_BUFFER_SEG_SIZE * (2 << TX_BUFFER_SEG_NUM)]; 210*4882a593Smuzhiyun } __packed; 211*4882a593Smuzhiyun #elif (defined(CONFIG_RTL8822B) || defined(CONFIG_RTL8822C)) && defined(CONFIG_PCI_HCI) /* 8192ee or 8814ae */ 212*4882a593Smuzhiyun /* 8192EE_TODO */ 213*4882a593Smuzhiyun struct tx_desc { 214*4882a593Smuzhiyun unsigned int txdw0; 215*4882a593Smuzhiyun unsigned int txdw1; 216*4882a593Smuzhiyun unsigned int txdw2; 217*4882a593Smuzhiyun unsigned int txdw3; 218*4882a593Smuzhiyun unsigned int txdw4; 219*4882a593Smuzhiyun unsigned int txdw5; 220*4882a593Smuzhiyun unsigned int txdw6; 221*4882a593Smuzhiyun unsigned int txdw7; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun #else 224*4882a593Smuzhiyun struct tx_desc { 225*4882a593Smuzhiyun unsigned int txdw0; 226*4882a593Smuzhiyun unsigned int txdw1; 227*4882a593Smuzhiyun unsigned int txdw2; 228*4882a593Smuzhiyun unsigned int txdw3; 229*4882a593Smuzhiyun unsigned int txdw4; 230*4882a593Smuzhiyun unsigned int txdw5; 231*4882a593Smuzhiyun unsigned int txdw6; 232*4882a593Smuzhiyun unsigned int txdw7; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #if defined(TXDESC_40_BYTES) || defined(TXDESC_64_BYTES) 235*4882a593Smuzhiyun unsigned int txdw8; 236*4882a593Smuzhiyun unsigned int txdw9; 237*4882a593Smuzhiyun #endif /* TXDESC_40_BYTES */ 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #ifdef TXDESC_64_BYTES 240*4882a593Smuzhiyun unsigned int txdw10; 241*4882a593Smuzhiyun unsigned int txdw11; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* 2008/05/15 MH Because PCIE HW memory R/W 4K limit. And now, our descriptor */ 244*4882a593Smuzhiyun /* size is 40 bytes. If you use more than 102 descriptor( 103*40>4096), HW will execute */ 245*4882a593Smuzhiyun /* memoryR/W CRC error. And then all DMA fetch will fail. We must decrease descriptor */ 246*4882a593Smuzhiyun /* number or enlarge descriptor size as 64 bytes. */ 247*4882a593Smuzhiyun unsigned int txdw12; 248*4882a593Smuzhiyun unsigned int txdw13; 249*4882a593Smuzhiyun unsigned int txdw14; 250*4882a593Smuzhiyun unsigned int txdw15; 251*4882a593Smuzhiyun #endif 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun #endif 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #ifndef CONFIG_TRX_BD_ARCH 256*4882a593Smuzhiyun union txdesc { 257*4882a593Smuzhiyun struct tx_desc txdesc; 258*4882a593Smuzhiyun unsigned int value[TXDESC_SIZE >> 2]; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun #endif 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun #ifdef CONFIG_PCI_HCI 263*4882a593Smuzhiyun #define PCI_MAX_TX_QUEUE_COUNT 8 /* == HW_QUEUE_ENTRY */ 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun struct rtw_tx_ring { 266*4882a593Smuzhiyun unsigned char qid; 267*4882a593Smuzhiyun #ifdef CONFIG_TRX_BD_ARCH 268*4882a593Smuzhiyun struct tx_buf_desc *buf_desc; 269*4882a593Smuzhiyun #else 270*4882a593Smuzhiyun struct tx_desc *desc; 271*4882a593Smuzhiyun #endif 272*4882a593Smuzhiyun dma_addr_t dma; 273*4882a593Smuzhiyun unsigned int idx; 274*4882a593Smuzhiyun unsigned int entries; 275*4882a593Smuzhiyun _queue queue; 276*4882a593Smuzhiyun u32 qlen; 277*4882a593Smuzhiyun #ifdef CONFIG_TRX_BD_ARCH 278*4882a593Smuzhiyun u16 hw_rp_cache; 279*4882a593Smuzhiyun #endif 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun #ifdef DBG_TXBD_DESC_DUMP 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun #define TX_BAK_FRMAE_CNT 10 285*4882a593Smuzhiyun #define TX_BAK_DESC_LEN 48 /* byte */ 286*4882a593Smuzhiyun #define TX_BAK_DATA_LEN 30 /* byte */ 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun struct rtw_tx_desc_backup { 289*4882a593Smuzhiyun int tx_bak_rp; 290*4882a593Smuzhiyun int tx_bak_wp; 291*4882a593Smuzhiyun u8 tx_bak_desc[TX_BAK_DESC_LEN]; 292*4882a593Smuzhiyun u8 tx_bak_data_hdr[TX_BAK_DATA_LEN]; 293*4882a593Smuzhiyun u8 tx_desc_size; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun #endif 296*4882a593Smuzhiyun #endif 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun struct hw_xmit { 299*4882a593Smuzhiyun /* _lock xmit_lock; */ 300*4882a593Smuzhiyun /* _list pending; */ 301*4882a593Smuzhiyun _queue *sta_queue; 302*4882a593Smuzhiyun /* struct hw_txqueue *phwtxqueue; */ 303*4882a593Smuzhiyun /* sint txcmdcnt; */ 304*4882a593Smuzhiyun int accnt; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun #if 1 //def RTW_PHL_TX 309*4882a593Smuzhiyun struct pkt_attrib { 310*4882a593Smuzhiyun //updated by rtw_core_update_xmitframe 311*4882a593Smuzhiyun u32 sz_payload_per_frag; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun u32 sz_wlan_head; 314*4882a593Smuzhiyun u32 sz_wlan_tail; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun u32 sz_phl_head; 317*4882a593Smuzhiyun u32 sz_phl_tail; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun u8 nr_frags; 320*4882a593Smuzhiyun u32 frag_len; 321*4882a593Smuzhiyun u32 frag_datalen; 322*4882a593Smuzhiyun #ifdef CONFIG_CORE_TXSC 323*4882a593Smuzhiyun u32 frag_len_txsc; 324*4882a593Smuzhiyun #endif 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun //updated by 327*4882a593Smuzhiyun u16 ether_type; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun u8 src[ETH_ALEN]; 330*4882a593Smuzhiyun u8 dst[ETH_ALEN]; 331*4882a593Smuzhiyun u8 ta[ETH_ALEN]; 332*4882a593Smuzhiyun u8 ra[ETH_ALEN]; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun u16 pkt_hdrlen; /* the original 802.3 pkt header len */ 335*4882a593Smuzhiyun u32 sz_payload; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun u8 dhcp_pkt; 338*4882a593Smuzhiyun u8 icmp_pkt; 339*4882a593Smuzhiyun u8 hipriority_pkt; /* high priority packet */ 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun //WLAN HDR 342*4882a593Smuzhiyun u16 hdrlen; /* the WLAN Header Len */ 343*4882a593Smuzhiyun u8 type; 344*4882a593Smuzhiyun u8 subtype; 345*4882a593Smuzhiyun u8 qos_en; 346*4882a593Smuzhiyun u16 seqnum; 347*4882a593Smuzhiyun u8 ampdu_en;/* tx ampdu enable */ 348*4882a593Smuzhiyun u8 ack_policy; 349*4882a593Smuzhiyun u8 amsdu; 350*4882a593Smuzhiyun u8 mdata;/* more data bit */ 351*4882a593Smuzhiyun u8 eosp; 352*4882a593Smuzhiyun u8 priority; 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun //Security 355*4882a593Smuzhiyun u8 bswenc; 356*4882a593Smuzhiyun /* 357*4882a593Smuzhiyun * encrypt 358*4882a593Smuzhiyun * indicate the encrypt algorithm, ref: enum security_type. 359*4882a593Smuzhiyun * 0: indicate no encrypt. 360*4882a593Smuzhiyun */ 361*4882a593Smuzhiyun u8 encrypt; 362*4882a593Smuzhiyun u8 iv_len; 363*4882a593Smuzhiyun u8 icv_len; 364*4882a593Smuzhiyun u8 iv[18]; 365*4882a593Smuzhiyun u8 icv[16]; 366*4882a593Smuzhiyun u8 key_idx; 367*4882a593Smuzhiyun union Keytype dot11tkiptxmickey; 368*4882a593Smuzhiyun /* union Keytype dot11tkiprxmickey; */ 369*4882a593Smuzhiyun union Keytype dot118021x_UncstKey; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun //updated by rtw_core_update_xmitframe 372*4882a593Smuzhiyun u8 hw_ssn_sel; /* for HW_SEQ0,1,2,3 */ 373*4882a593Smuzhiyun u32 pktlen; /* the original 802.3 pkt raw_data len (not include ether_hdr data) */ 374*4882a593Smuzhiyun u32 last_txcmdsz; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun #if defined(CONFIG_CONCURRENT_MODE) 377*4882a593Smuzhiyun u8 bmc_camid; 378*4882a593Smuzhiyun #endif 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun u8 mac_id; 383*4882a593Smuzhiyun u8 vcs_mode; /* virtual carrier sense method */ 384*4882a593Smuzhiyun #ifdef CONFIG_RTW_WDS 385*4882a593Smuzhiyun u8 wds; 386*4882a593Smuzhiyun #endif 387*4882a593Smuzhiyun #ifdef CONFIG_RTW_MESH 388*4882a593Smuzhiyun u8 mda[ETH_ALEN]; /* mesh da */ 389*4882a593Smuzhiyun u8 msa[ETH_ALEN]; /* mesh sa */ 390*4882a593Smuzhiyun u8 meshctrl_len; /* Length of Mesh Control field */ 391*4882a593Smuzhiyun u8 mesh_frame_mode; 392*4882a593Smuzhiyun #if CONFIG_RTW_MESH_DATA_BMC_TO_UC 393*4882a593Smuzhiyun u8 mb2u; 394*4882a593Smuzhiyun #endif 395*4882a593Smuzhiyun u8 mfwd_ttl; 396*4882a593Smuzhiyun u32 mseq; 397*4882a593Smuzhiyun #endif 398*4882a593Smuzhiyun #ifdef CONFIG_TCP_CSUM_OFFLOAD_TX 399*4882a593Smuzhiyun u8 hw_csum; 400*4882a593Smuzhiyun #endif 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun u8 ht_en; 404*4882a593Smuzhiyun u8 raid;/* rate adpative id */ 405*4882a593Smuzhiyun u8 bwmode; 406*4882a593Smuzhiyun u8 ch_offset;/* PRIME_CHNL_OFFSET */ 407*4882a593Smuzhiyun u8 sgi;/* short GI */ 408*4882a593Smuzhiyun u8 ampdu_spacing; /* ampdu_min_spacing for peer sta's rx */ 409*4882a593Smuzhiyun u8 amsdu_ampdu_en;/* tx amsdu in ampdu enable */ 410*4882a593Smuzhiyun u8 pctrl;/* per packet txdesc control enable */ 411*4882a593Smuzhiyun u8 triggered;/* for ap mode handling Power Saving sta */ 412*4882a593Smuzhiyun u8 qsel; 413*4882a593Smuzhiyun u8 order;/* order bit */ 414*4882a593Smuzhiyun u8 rate; 415*4882a593Smuzhiyun u8 intel_proxim; 416*4882a593Smuzhiyun u8 retry_ctrl; 417*4882a593Smuzhiyun u8 mbssid; 418*4882a593Smuzhiyun u8 ldpc; 419*4882a593Smuzhiyun u8 stbc; 420*4882a593Smuzhiyun #ifdef CONFIG_WMMPS_STA 421*4882a593Smuzhiyun u8 trigger_frame; 422*4882a593Smuzhiyun #endif /* CONFIG_WMMPS_STA */ 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun struct sta_info *psta; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun u8 rtsen; 427*4882a593Smuzhiyun u8 cts2self; 428*4882a593Smuzhiyun u8 hw_rts_en; 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun #ifdef CONFIG_TDLS 431*4882a593Smuzhiyun u8 direct_link; 432*4882a593Smuzhiyun struct sta_info *ptdls_sta; 433*4882a593Smuzhiyun #endif /* CONFIG_TDLS */ 434*4882a593Smuzhiyun u8 key_type; 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun #ifdef CONFIG_BEAMFORMING 439*4882a593Smuzhiyun u16 txbf_p_aid;/*beamforming Partial_AID*/ 440*4882a593Smuzhiyun u16 txbf_g_id;/*beamforming Group ID*/ 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun /* 443*4882a593Smuzhiyun * 2'b00: Unicast NDPA 444*4882a593Smuzhiyun * 2'b01: Broadcast NDPA 445*4882a593Smuzhiyun * 2'b10: Beamforming Report Poll 446*4882a593Smuzhiyun * 2'b11: Final Beamforming Report Poll 447*4882a593Smuzhiyun */ 448*4882a593Smuzhiyun u8 bf_pkt_type; 449*4882a593Smuzhiyun #endif 450*4882a593Smuzhiyun u8 wdinfo_en;/*FPGA_test*/ 451*4882a593Smuzhiyun u8 dma_ch;/*FPGA_test*/ 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun #endif 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun #if 0 //ndef RTW_PHL_TX 456*4882a593Smuzhiyun /* reduce size */ 457*4882a593Smuzhiyun struct pkt_attrib { 458*4882a593Smuzhiyun u8 type; 459*4882a593Smuzhiyun u8 subtype; 460*4882a593Smuzhiyun u8 bswenc; 461*4882a593Smuzhiyun u8 dhcp_pkt; 462*4882a593Smuzhiyun u16 ether_type; 463*4882a593Smuzhiyun u16 seqnum; 464*4882a593Smuzhiyun u8 hw_ssn_sel; /* for HW_SEQ0,1,2,3 */ 465*4882a593Smuzhiyun u16 pkt_hdrlen; /* the original 802.3 pkt header len */ 466*4882a593Smuzhiyun u16 hdrlen; /* the WLAN Header Len */ 467*4882a593Smuzhiyun u32 pktlen; /* the original 802.3 pkt raw_data len (not include ether_hdr data) */ 468*4882a593Smuzhiyun u32 last_txcmdsz; 469*4882a593Smuzhiyun u8 nr_frags; 470*4882a593Smuzhiyun u8 encrypt; /* when 0 indicate no encrypt. when non-zero, indicate the encrypt algorith */ 471*4882a593Smuzhiyun #if defined(CONFIG_CONCURRENT_MODE) 472*4882a593Smuzhiyun u8 bmc_camid; 473*4882a593Smuzhiyun #endif 474*4882a593Smuzhiyun u8 iv_len; 475*4882a593Smuzhiyun u8 icv_len; 476*4882a593Smuzhiyun u8 iv[18]; 477*4882a593Smuzhiyun u8 icv[16]; 478*4882a593Smuzhiyun u8 priority; 479*4882a593Smuzhiyun u8 ack_policy; 480*4882a593Smuzhiyun u8 mac_id; 481*4882a593Smuzhiyun u8 vcs_mode; /* virtual carrier sense method */ 482*4882a593Smuzhiyun u8 dst[ETH_ALEN]; 483*4882a593Smuzhiyun u8 src[ETH_ALEN]; 484*4882a593Smuzhiyun u8 ta[ETH_ALEN]; 485*4882a593Smuzhiyun u8 ra[ETH_ALEN]; 486*4882a593Smuzhiyun #ifdef CONFIG_RTW_MESH 487*4882a593Smuzhiyun u8 mda[ETH_ALEN]; /* mesh da */ 488*4882a593Smuzhiyun u8 msa[ETH_ALEN]; /* mesh sa */ 489*4882a593Smuzhiyun u8 meshctrl_len; /* Length of Mesh Control field */ 490*4882a593Smuzhiyun u8 mesh_frame_mode; 491*4882a593Smuzhiyun #if CONFIG_RTW_MESH_DATA_BMC_TO_UC 492*4882a593Smuzhiyun u8 mb2u; 493*4882a593Smuzhiyun #endif 494*4882a593Smuzhiyun u8 mfwd_ttl; 495*4882a593Smuzhiyun u32 mseq; 496*4882a593Smuzhiyun #endif 497*4882a593Smuzhiyun #ifdef CONFIG_TCP_CSUM_OFFLOAD_TX 498*4882a593Smuzhiyun u8 hw_csum; 499*4882a593Smuzhiyun #endif 500*4882a593Smuzhiyun u8 key_idx; 501*4882a593Smuzhiyun u8 qos_en; 502*4882a593Smuzhiyun u8 ht_en; 503*4882a593Smuzhiyun u8 raid;/* rate adpative id */ 504*4882a593Smuzhiyun u8 bwmode; 505*4882a593Smuzhiyun u8 ch_offset;/* PRIME_CHNL_OFFSET */ 506*4882a593Smuzhiyun u8 sgi;/* short GI */ 507*4882a593Smuzhiyun u8 ampdu_en;/* tx ampdu enable */ 508*4882a593Smuzhiyun u8 ampdu_spacing; /* ampdu_min_spacing for peer sta's rx */ 509*4882a593Smuzhiyun u8 amsdu; 510*4882a593Smuzhiyun u8 amsdu_ampdu_en;/* tx amsdu in ampdu enable */ 511*4882a593Smuzhiyun u8 mdata;/* more data bit */ 512*4882a593Smuzhiyun u8 pctrl;/* per packet txdesc control enable */ 513*4882a593Smuzhiyun u8 triggered;/* for ap mode handling Power Saving sta */ 514*4882a593Smuzhiyun u8 qsel; 515*4882a593Smuzhiyun u8 order;/* order bit */ 516*4882a593Smuzhiyun u8 eosp; 517*4882a593Smuzhiyun u8 rate; 518*4882a593Smuzhiyun u8 intel_proxim; 519*4882a593Smuzhiyun u8 retry_ctrl; 520*4882a593Smuzhiyun u8 mbssid; 521*4882a593Smuzhiyun u8 ldpc; 522*4882a593Smuzhiyun u8 stbc; 523*4882a593Smuzhiyun #ifdef CONFIG_WMMPS_STA 524*4882a593Smuzhiyun u8 trigger_frame; 525*4882a593Smuzhiyun #endif /* CONFIG_WMMPS_STA */ 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun struct sta_info *psta; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun u8 rtsen; 530*4882a593Smuzhiyun u8 cts2self; 531*4882a593Smuzhiyun union Keytype dot11tkiptxmickey; 532*4882a593Smuzhiyun /* union Keytype dot11tkiprxmickey; */ 533*4882a593Smuzhiyun union Keytype dot118021x_UncstKey; 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun #ifdef CONFIG_TDLS 536*4882a593Smuzhiyun u8 direct_link; 537*4882a593Smuzhiyun struct sta_info *ptdls_sta; 538*4882a593Smuzhiyun #endif /* CONFIG_TDLS */ 539*4882a593Smuzhiyun u8 key_type; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun u8 icmp_pkt; 542*4882a593Smuzhiyun u8 hipriority_pkt; /* high priority packet */ 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun #ifdef CONFIG_BEAMFORMING 545*4882a593Smuzhiyun u16 txbf_p_aid;/*beamforming Partial_AID*/ 546*4882a593Smuzhiyun u16 txbf_g_id;/*beamforming Group ID*/ 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun /* 549*4882a593Smuzhiyun * 2'b00: Unicast NDPA 550*4882a593Smuzhiyun * 2'b01: Broadcast NDPA 551*4882a593Smuzhiyun * 2'b10: Beamforming Report Poll 552*4882a593Smuzhiyun * 2'b11: Final Beamforming Report Poll 553*4882a593Smuzhiyun */ 554*4882a593Smuzhiyun u8 bf_pkt_type; 555*4882a593Smuzhiyun #endif 556*4882a593Smuzhiyun u8 wdinfo_en;/*FPGA_test*/ 557*4882a593Smuzhiyun u8 dma_ch;/*FPGA_test*/ 558*4882a593Smuzhiyun }; 559*4882a593Smuzhiyun #endif 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun #ifdef CONFIG_RTW_WDS 562*4882a593Smuzhiyun #define XATTRIB_GET_WDS(xattrib) ((xattrib)->wds) 563*4882a593Smuzhiyun #else 564*4882a593Smuzhiyun #define XATTRIB_GET_WDS(xattrib) 0 565*4882a593Smuzhiyun #endif 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun #ifdef CONFIG_RTW_MESH 568*4882a593Smuzhiyun #define XATTRIB_GET_MCTRL_LEN(xattrib) ((xattrib)->meshctrl_len) 569*4882a593Smuzhiyun #else 570*4882a593Smuzhiyun #define XATTRIB_GET_MCTRL_LEN(xattrib) 0 571*4882a593Smuzhiyun #endif 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun #ifdef CONFIG_TX_AMSDU 574*4882a593Smuzhiyun enum { 575*4882a593Smuzhiyun RTW_AMSDU_TIMER_UNSET = 0, 576*4882a593Smuzhiyun RTW_AMSDU_TIMER_SETTING, 577*4882a593Smuzhiyun RTW_AMSDU_TIMER_TIMEOUT, 578*4882a593Smuzhiyun }; 579*4882a593Smuzhiyun #endif 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun #define WLANHDR_OFFSET 64 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun #define NULL_FRAMETAG (0x0) 584*4882a593Smuzhiyun #define DATA_FRAMETAG 0x01 585*4882a593Smuzhiyun #define L2_FRAMETAG 0x02 586*4882a593Smuzhiyun #define MGNT_FRAMETAG 0x03 587*4882a593Smuzhiyun #define AMSDU_FRAMETAG 0x04 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun #define EII_FRAMETAG 0x05 590*4882a593Smuzhiyun #define IEEE8023_FRAMETAG 0x06 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun #define MP_FRAMETAG 0x07 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun #define TXAGG_FRAMETAG 0x08 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun enum { 597*4882a593Smuzhiyun XMITBUF_DATA = 0, 598*4882a593Smuzhiyun XMITBUF_MGNT = 1, 599*4882a593Smuzhiyun XMITBUF_CMD = 2, 600*4882a593Smuzhiyun }; 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun bool rtw_xmit_ac_blocked(_adapter *adapter); 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun struct submit_ctx { 605*4882a593Smuzhiyun systime submit_time; /* */ 606*4882a593Smuzhiyun u32 timeout_ms; /* <0: not synchronous, 0: wait forever, >0: up to ms waiting */ 607*4882a593Smuzhiyun int status; /* status for operation */ 608*4882a593Smuzhiyun _completion done; 609*4882a593Smuzhiyun }; 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun enum { 612*4882a593Smuzhiyun RTW_SCTX_SUBMITTED = -1, 613*4882a593Smuzhiyun RTW_SCTX_DONE_SUCCESS = 0, 614*4882a593Smuzhiyun RTW_SCTX_DONE_UNKNOWN, 615*4882a593Smuzhiyun RTW_SCTX_DONE_TIMEOUT, 616*4882a593Smuzhiyun RTW_SCTX_DONE_BUF_ALLOC, 617*4882a593Smuzhiyun RTW_SCTX_DONE_BUF_FREE, 618*4882a593Smuzhiyun RTW_SCTX_DONE_WRITE_PORT_ERR, 619*4882a593Smuzhiyun RTW_SCTX_DONE_TX_DESC_NA, 620*4882a593Smuzhiyun RTW_SCTX_DONE_TX_DENY, 621*4882a593Smuzhiyun RTW_SCTX_DONE_CCX_PKT_FAIL, 622*4882a593Smuzhiyun RTW_SCTX_DONE_DRV_STOP, 623*4882a593Smuzhiyun RTW_SCTX_DONE_DEV_REMOVE, 624*4882a593Smuzhiyun RTW_SCTX_DONE_CMD_ERROR, 625*4882a593Smuzhiyun RTW_SCTX_DONE_CMD_DROP, 626*4882a593Smuzhiyun RTX_SCTX_CSTR_WAIT_RPT2, 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun void rtw_sctx_init(struct submit_ctx *sctx, int timeout_ms); 631*4882a593Smuzhiyun int rtw_sctx_wait(struct submit_ctx *sctx, const char *msg); 632*4882a593Smuzhiyun void rtw_sctx_done_err(struct submit_ctx **sctx, int status); 633*4882a593Smuzhiyun void rtw_sctx_done(struct submit_ctx **sctx); 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun #if 0 /*CONFIG_CORE_XMITBUF*/ 636*4882a593Smuzhiyun struct xmit_buf { 637*4882a593Smuzhiyun _list list; 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun _adapter *padapter; 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun u8 *pallocated_buf; 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun u8 *pbuf; 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun void *priv_data; 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun u16 buf_tag; /* 0: Normal xmitbuf, 1: extension xmitbuf, 2:cmd xmitbuf */ 648*4882a593Smuzhiyun u16 flags; 649*4882a593Smuzhiyun u32 alloc_sz; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun u32 len; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun struct submit_ctx *sctx; 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun #ifdef CONFIG_USB_HCI 656*4882a593Smuzhiyun 657*4882a593Smuzhiyun /* u32 sz[8]; */ 658*4882a593Smuzhiyun u32 ff_hwaddr; 659*4882a593Smuzhiyun u8 bulkout_id; /* for halmac */ 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun PURB pxmit_urb[8]; 662*4882a593Smuzhiyun dma_addr_t dma_transfer_addr; /* (in) dma addr for transfer_buffer */ 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun u8 bpending[8]; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun sint last[8]; 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun #endif 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun #if defined(CONFIG_SDIO_HCI) || defined(CONFIG_GSPI_HCI) 671*4882a593Smuzhiyun u8 *phead; 672*4882a593Smuzhiyun u8 *pdata; 673*4882a593Smuzhiyun u8 *ptail; 674*4882a593Smuzhiyun u8 *pend; 675*4882a593Smuzhiyun u32 ff_hwaddr; 676*4882a593Smuzhiyun u8 pg_num; 677*4882a593Smuzhiyun u8 agg_num; 678*4882a593Smuzhiyun #endif 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun #ifdef CONFIG_PCI_HCI 681*4882a593Smuzhiyun #ifdef CONFIG_TRX_BD_ARCH 682*4882a593Smuzhiyun /*struct tx_buf_desc *buf_desc;*/ 683*4882a593Smuzhiyun #else 684*4882a593Smuzhiyun struct tx_desc *desc; 685*4882a593Smuzhiyun #endif 686*4882a593Smuzhiyun #endif 687*4882a593Smuzhiyun 688*4882a593Smuzhiyun #if defined(DBG_XMIT_BUF) || defined(DBG_XMIT_BUF_EXT) 689*4882a593Smuzhiyun u8 no; 690*4882a593Smuzhiyun #endif 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun }; 693*4882a593Smuzhiyun #endif 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun #ifdef CONFIG_CORE_TXSC 696*4882a593Smuzhiyun #define MAX_TXSC_SKB_NUM 6 697*4882a593Smuzhiyun #endif 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun struct xmit_txreq_buf { 700*4882a593Smuzhiyun _list list; 701*4882a593Smuzhiyun u8 *txreq; 702*4882a593Smuzhiyun u8 *head; 703*4882a593Smuzhiyun u8 *tail; 704*4882a593Smuzhiyun u8 *pkt_list; 705*4882a593Smuzhiyun #ifdef CONFIG_CORE_TXSC 706*4882a593Smuzhiyun u8 *pkt[MAX_TXSC_SKB_NUM]; 707*4882a593Smuzhiyun u8 pkt_cnt; 708*4882a593Smuzhiyun _adapter *adapter; 709*4882a593Smuzhiyun u8 macid; 710*4882a593Smuzhiyun u8 txsc_id; 711*4882a593Smuzhiyun #endif 712*4882a593Smuzhiyun }; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun struct xmit_frame { 715*4882a593Smuzhiyun _list list; 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun struct pkt_attrib attrib; 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun u16 os_qid; 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun struct sk_buff *pkt; 722*4882a593Smuzhiyun 723*4882a593Smuzhiyun int frame_tag; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun _adapter *padapter; 726*4882a593Smuzhiyun 727*4882a593Smuzhiyun /*Only for MGNT Frame*/ 728*4882a593Smuzhiyun u8 *prealloc_buf_addr; 729*4882a593Smuzhiyun #ifdef CONFIG_USB_HCI 730*4882a593Smuzhiyun dma_addr_t dma_transfer_addr; 731*4882a593Smuzhiyun #endif 732*4882a593Smuzhiyun u8 *buf_addr; 733*4882a593Smuzhiyun #if 0 /*CONFIG_CORE_XMITBUF*/ 734*4882a593Smuzhiyun struct xmit_buf *pxmitbuf; 735*4882a593Smuzhiyun #endif 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun #if defined(CONFIG_SDIO_HCI) || defined(CONFIG_GSPI_HCI) 738*4882a593Smuzhiyun u8 pg_num; 739*4882a593Smuzhiyun u8 agg_num; 740*4882a593Smuzhiyun #endif 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun #ifdef CONFIG_USB_HCI 743*4882a593Smuzhiyun #ifdef CONFIG_USB_TX_AGGREGATION 744*4882a593Smuzhiyun u8 agg_num; 745*4882a593Smuzhiyun #endif 746*4882a593Smuzhiyun s8 pkt_offset; 747*4882a593Smuzhiyun #endif 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun #ifdef CONFIG_XMIT_ACK 750*4882a593Smuzhiyun u8 ack_report; 751*4882a593Smuzhiyun #endif 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun u8 *alloc_addr; /* the actual address this xmitframe allocated */ 754*4882a593Smuzhiyun u8 ext_tag; /* 0:data, 1:mgmt */ 755*4882a593Smuzhiyun 756*4882a593Smuzhiyun #ifdef RTW_PHL_TX 757*4882a593Smuzhiyun u8 xftype; 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun //struct sk_buff *skb; 760*4882a593Smuzhiyun //struct sta_info *psta; 761*4882a593Smuzhiyun //struct pkt_attrib tx_attrib; 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun u8 alloc_hdr; 764*4882a593Smuzhiyun u8 alloc_tail; 765*4882a593Smuzhiyun u8 *wlhdr[RTW_MAX_FRAG_NUM]; 766*4882a593Smuzhiyun u8 *wltail[RTW_MAX_FRAG_NUM]; 767*4882a593Smuzhiyun 768*4882a593Smuzhiyun u32 txring_idx; 769*4882a593Smuzhiyun u32 txreq_cnt; 770*4882a593Smuzhiyun struct rtw_xmit_req *phl_txreq; 771*4882a593Smuzhiyun u32 txfree_cnt; 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun struct xmit_txreq_buf *ptxreq_buf;/* TXREQ_QMGT for recycle*/ 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun u16 buf_need_free; /* size is realted to RTW_MAX_FRAG_NUM */ 776*4882a593Smuzhiyun #endif 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun }; 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun struct tx_servq { 781*4882a593Smuzhiyun _list tx_pending; 782*4882a593Smuzhiyun _queue sta_pending; 783*4882a593Smuzhiyun int qcnt; 784*4882a593Smuzhiyun }; 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun struct sta_xmit_priv { 788*4882a593Smuzhiyun _lock lock; 789*4882a593Smuzhiyun sint option; 790*4882a593Smuzhiyun sint apsd_setting; /* When bit mask is on, the associated edca queue supports APSD. */ 791*4882a593Smuzhiyun 792*4882a593Smuzhiyun 793*4882a593Smuzhiyun /* struct tx_servq blk_q[MAX_NUMBLKS]; */ 794*4882a593Smuzhiyun struct tx_servq be_q; /* priority == 0,3 */ 795*4882a593Smuzhiyun struct tx_servq bk_q; /* priority == 1,2 */ 796*4882a593Smuzhiyun struct tx_servq vi_q; /* priority == 4,5 */ 797*4882a593Smuzhiyun struct tx_servq vo_q; /* priority == 6,7 */ 798*4882a593Smuzhiyun _list legacy_dz; 799*4882a593Smuzhiyun _list apsd; 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun u16 txseq_tid[16]; 802*4882a593Smuzhiyun 803*4882a593Smuzhiyun /* uint sta_tx_bytes; */ 804*4882a593Smuzhiyun /* u64 sta_tx_pkts; */ 805*4882a593Smuzhiyun /* uint sta_tx_fail; */ 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun 808*4882a593Smuzhiyun }; 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun 811*4882a593Smuzhiyun struct hw_txqueue { 812*4882a593Smuzhiyun volatile sint head; 813*4882a593Smuzhiyun volatile sint tail; 814*4882a593Smuzhiyun volatile sint free_sz; /* in units of 64 bytes */ 815*4882a593Smuzhiyun volatile sint free_cmdsz; 816*4882a593Smuzhiyun volatile sint txsz[8]; 817*4882a593Smuzhiyun uint ff_hwaddr; 818*4882a593Smuzhiyun uint cmd_hwaddr; 819*4882a593Smuzhiyun sint ac_tag; 820*4882a593Smuzhiyun }; 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun struct agg_pkt_info { 823*4882a593Smuzhiyun u16 offset; 824*4882a593Smuzhiyun u16 pkt_len; 825*4882a593Smuzhiyun }; 826*4882a593Smuzhiyun #if 0 /*CONFIG_CORE_XMITBUF*/ 827*4882a593Smuzhiyun enum cmdbuf_type { 828*4882a593Smuzhiyun CMDBUF_BEACON = 0x00, 829*4882a593Smuzhiyun CMDBUF_RSVD, 830*4882a593Smuzhiyun CMDBUF_MAX 831*4882a593Smuzhiyun }; 832*4882a593Smuzhiyun #endif 833*4882a593Smuzhiyun struct xmit_priv { 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun _lock lock; 836*4882a593Smuzhiyun #if 0 /*def CONFIG_XMIT_THREAD_MODE*/ 837*4882a593Smuzhiyun _sema xmit_sema; 838*4882a593Smuzhiyun #endif 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun /* _queue blk_strms[MAX_NUMBLKS]; */ 841*4882a593Smuzhiyun _queue be_pending; 842*4882a593Smuzhiyun _queue bk_pending; 843*4882a593Smuzhiyun _queue vi_pending; 844*4882a593Smuzhiyun _queue vo_pending; 845*4882a593Smuzhiyun _queue bm_pending; 846*4882a593Smuzhiyun 847*4882a593Smuzhiyun /* _queue legacy_dz_queue; */ 848*4882a593Smuzhiyun /* _queue apsd_queue; */ 849*4882a593Smuzhiyun 850*4882a593Smuzhiyun u8 *pallocated_frame_buf; 851*4882a593Smuzhiyun u8 *pxmit_frame_buf; 852*4882a593Smuzhiyun uint free_xmitframe_cnt; 853*4882a593Smuzhiyun _queue free_xmit_queue; 854*4882a593Smuzhiyun 855*4882a593Smuzhiyun /* uint mapping_addr; */ 856*4882a593Smuzhiyun /* uint pkt_sz; */ 857*4882a593Smuzhiyun 858*4882a593Smuzhiyun u8 *xframe_ext_alloc_addr; 859*4882a593Smuzhiyun u8 *xframe_ext; 860*4882a593Smuzhiyun uint free_xframe_ext_cnt; 861*4882a593Smuzhiyun _queue free_xframe_ext_queue; 862*4882a593Smuzhiyun 863*4882a593Smuzhiyun /* MGT_TXREQ_QMGT */ 864*4882a593Smuzhiyun u8 *xframe_ext_txreq_alloc_addr; 865*4882a593Smuzhiyun u8 *xframe_ext_txreq; 866*4882a593Smuzhiyun 867*4882a593Smuzhiyun /* struct hw_txqueue be_txqueue; */ 868*4882a593Smuzhiyun /* struct hw_txqueue bk_txqueue; */ 869*4882a593Smuzhiyun /* struct hw_txqueue vi_txqueue; */ 870*4882a593Smuzhiyun /* struct hw_txqueue vo_txqueue; */ 871*4882a593Smuzhiyun /* struct hw_txqueue bmc_txqueue; */ 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun uint frag_len; 874*4882a593Smuzhiyun 875*4882a593Smuzhiyun _adapter *adapter; 876*4882a593Smuzhiyun 877*4882a593Smuzhiyun u8 vcs_setting; 878*4882a593Smuzhiyun u8 vcs; 879*4882a593Smuzhiyun u8 vcs_type; 880*4882a593Smuzhiyun /* u16 rts_thresh; */ 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun u64 tx_bytes; 883*4882a593Smuzhiyun u64 tx_pkts; 884*4882a593Smuzhiyun u64 tx_drop; 885*4882a593Smuzhiyun u64 last_tx_pkts; 886*4882a593Smuzhiyun 887*4882a593Smuzhiyun struct hw_xmit *hwxmits; 888*4882a593Smuzhiyun u8 hwxmit_entry; 889*4882a593Smuzhiyun 890*4882a593Smuzhiyun u8 wmm_para_seq[4];/* sequence for wmm ac parameter strength from large to small. it's value is 0->vo, 1->vi, 2->be, 3->bk. */ 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun #ifdef CONFIG_USB_HCI 893*4882a593Smuzhiyun _sema tx_retevt;/* all tx return event; */ 894*4882a593Smuzhiyun u8 txirp_cnt; 895*4882a593Smuzhiyun 896*4882a593Smuzhiyun _tasklet xmit_tasklet; 897*4882a593Smuzhiyun 898*4882a593Smuzhiyun /* per AC pending irp */ 899*4882a593Smuzhiyun int beq_cnt; 900*4882a593Smuzhiyun int bkq_cnt; 901*4882a593Smuzhiyun int viq_cnt; 902*4882a593Smuzhiyun int voq_cnt; 903*4882a593Smuzhiyun 904*4882a593Smuzhiyun #endif 905*4882a593Smuzhiyun 906*4882a593Smuzhiyun #ifdef CONFIG_PCI_HCI 907*4882a593Smuzhiyun /* Tx */ 908*4882a593Smuzhiyun struct rtw_tx_ring tx_ring[PCI_MAX_TX_QUEUE_COUNT]; 909*4882a593Smuzhiyun int txringcount[PCI_MAX_TX_QUEUE_COUNT]; 910*4882a593Smuzhiyun u8 beaconDMAing; /* flag of indicating beacon is transmiting to HW by DMA */ 911*4882a593Smuzhiyun _tasklet xmit_tasklet; 912*4882a593Smuzhiyun #endif 913*4882a593Smuzhiyun 914*4882a593Smuzhiyun #if defined(CONFIG_SDIO_HCI) || defined(CONFIG_GSPI_HCI) 915*4882a593Smuzhiyun #ifdef CONFIG_TX_AMSDU_SW_MODE 916*4882a593Smuzhiyun _tasklet xmit_tasklet; 917*4882a593Smuzhiyun #endif 918*4882a593Smuzhiyun #ifndef CONFIG_SDIO_TX_TASKLET 919*4882a593Smuzhiyun _thread_hdl_ SdioXmitThread; 920*4882a593Smuzhiyun _sema SdioXmitSema; 921*4882a593Smuzhiyun #endif 922*4882a593Smuzhiyun #endif /* CONFIG_SDIO_HCI */ 923*4882a593Smuzhiyun 924*4882a593Smuzhiyun #if 0 /*CONFIG_CORE_XMITBUF*/ 925*4882a593Smuzhiyun _queue free_xmitbuf_queue; 926*4882a593Smuzhiyun _queue pending_xmitbuf_queue; 927*4882a593Smuzhiyun u8 *pallocated_xmitbuf; 928*4882a593Smuzhiyun u8 *pxmitbuf; 929*4882a593Smuzhiyun uint free_xmitbuf_cnt; 930*4882a593Smuzhiyun 931*4882a593Smuzhiyun _queue free_xmit_extbuf_queue; 932*4882a593Smuzhiyun u8 *pallocated_xmit_extbuf; 933*4882a593Smuzhiyun u8 *pxmit_extbuf; 934*4882a593Smuzhiyun uint free_xmit_extbuf_cnt; 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun struct xmit_buf pcmd_xmitbuf[CMDBUF_MAX]; 937*4882a593Smuzhiyun #endif 938*4882a593Smuzhiyun u8 hw_ssn_seq_no;/* mapping to REG_HW_SEQ 0,1,2,3 */ 939*4882a593Smuzhiyun u16 nqos_ssn; 940*4882a593Smuzhiyun #ifdef CONFIG_TX_EARLY_MODE 941*4882a593Smuzhiyun 942*4882a593Smuzhiyun #ifdef CONFIG_SDIO_HCI 943*4882a593Smuzhiyun #define MAX_AGG_PKT_NUM 20 944*4882a593Smuzhiyun #else 945*4882a593Smuzhiyun #define MAX_AGG_PKT_NUM 256 /* Max tx ampdu coounts */ 946*4882a593Smuzhiyun #endif 947*4882a593Smuzhiyun 948*4882a593Smuzhiyun struct agg_pkt_info agg_pkt[MAX_AGG_PKT_NUM]; 949*4882a593Smuzhiyun #endif 950*4882a593Smuzhiyun 951*4882a593Smuzhiyun #ifdef CONFIG_XMIT_ACK 952*4882a593Smuzhiyun int ack_tx; 953*4882a593Smuzhiyun _mutex ack_tx_mutex; 954*4882a593Smuzhiyun struct submit_ctx ack_tx_ops; 955*4882a593Smuzhiyun u8 seq_no; 956*4882a593Smuzhiyun #endif 957*4882a593Smuzhiyun 958*4882a593Smuzhiyun #ifdef CONFIG_TX_AMSDU 959*4882a593Smuzhiyun _timer amsdu_vo_timer; 960*4882a593Smuzhiyun u8 amsdu_vo_timeout; 961*4882a593Smuzhiyun 962*4882a593Smuzhiyun _timer amsdu_vi_timer; 963*4882a593Smuzhiyun u8 amsdu_vi_timeout; 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun _timer amsdu_be_timer; 966*4882a593Smuzhiyun u8 amsdu_be_timeout; 967*4882a593Smuzhiyun 968*4882a593Smuzhiyun _timer amsdu_bk_timer; 969*4882a593Smuzhiyun u8 amsdu_bk_timeout; 970*4882a593Smuzhiyun 971*4882a593Smuzhiyun u32 amsdu_debug_set_timer; 972*4882a593Smuzhiyun u32 amsdu_debug_timeout; 973*4882a593Smuzhiyun 974*4882a593Smuzhiyun #ifndef AMSDU_DEBUG_MAX_COUNT 975*4882a593Smuzhiyun #define AMSDU_DEBUG_MAX_COUNT 5 976*4882a593Smuzhiyun #endif 977*4882a593Smuzhiyun u32 amsdu_debug_coalesce[AMSDU_DEBUG_MAX_COUNT]; 978*4882a593Smuzhiyun u32 amsdu_debug_tasklet; 979*4882a593Smuzhiyun u32 amsdu_debug_enqueue; 980*4882a593Smuzhiyun u32 amsdu_debug_dequeue; 981*4882a593Smuzhiyun #endif 982*4882a593Smuzhiyun #ifdef DBG_TXBD_DESC_DUMP 983*4882a593Smuzhiyun BOOLEAN dump_txbd_desc; 984*4882a593Smuzhiyun #endif 985*4882a593Smuzhiyun #ifdef CONFIG_PCI_TX_POLLING 986*4882a593Smuzhiyun _timer tx_poll_timer; 987*4882a593Smuzhiyun #endif 988*4882a593Smuzhiyun #ifdef CONFIG_LAYER2_ROAMING 989*4882a593Smuzhiyun _queue rpkt_queue; 990*4882a593Smuzhiyun #endif 991*4882a593Smuzhiyun _lock lock_sctx; 992*4882a593Smuzhiyun #ifdef CONFIG_CORE_TXSC 993*4882a593Smuzhiyun _lock txsc_lock; 994*4882a593Smuzhiyun u8 txsc_enable; 995*4882a593Smuzhiyun u8 txsc_debug_mode; 996*4882a593Smuzhiyun u8 txsc_debug_mask;/* BIT0:core txsc(no use), BIT1: phl txsc enable, BIT2: debug_print */ 997*4882a593Smuzhiyun 998*4882a593Smuzhiyun struct sta_info *ptxsc_sta_cached; 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun /* for debug */ 1001*4882a593Smuzhiyun u32 txsc_phl_err_cnt1; 1002*4882a593Smuzhiyun u32 txsc_phl_err_cnt2; 1003*4882a593Smuzhiyun #endif /* CONFIG_CORE_TXSC */ 1004*4882a593Smuzhiyun }; 1005*4882a593Smuzhiyun 1006*4882a593Smuzhiyun #if 0 /*CONFIG_CORE_XMITBUF*/ 1007*4882a593Smuzhiyun extern struct xmit_frame *__rtw_alloc_cmdxmitframe(struct xmit_priv *pxmitpriv, 1008*4882a593Smuzhiyun enum cmdbuf_type buf_type); 1009*4882a593Smuzhiyun #define rtw_alloc_cmdxmitframe(p) __rtw_alloc_cmdxmitframe(p, CMDBUF_RSVD) 1010*4882a593Smuzhiyun #define rtw_alloc_bcnxmitframe(p) __rtw_alloc_cmdxmitframe(p, CMDBUF_BEACON) 1011*4882a593Smuzhiyun 1012*4882a593Smuzhiyun extern struct xmit_buf *rtw_alloc_xmitbuf_ext(struct xmit_priv *pxmitpriv); 1013*4882a593Smuzhiyun extern s32 rtw_free_xmitbuf_ext(struct xmit_priv *pxmitpriv, struct xmit_buf *pxmitbuf); 1014*4882a593Smuzhiyun 1015*4882a593Smuzhiyun extern struct xmit_buf *rtw_alloc_xmitbuf(struct xmit_priv *pxmitpriv); 1016*4882a593Smuzhiyun extern s32 rtw_free_xmitbuf(struct xmit_priv *pxmitpriv, struct xmit_buf *pxmitbuf); 1017*4882a593Smuzhiyun #endif 1018*4882a593Smuzhiyun void rtw_count_tx_stats(_adapter *padapter, struct xmit_frame *pxmitframe, int sz); 1019*4882a593Smuzhiyun extern void rtw_update_protection(_adapter *padapter, u8 *ie, uint ie_len); 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun extern s32 rtw_make_wlanhdr(_adapter *padapter, u8 *hdr, struct pkt_attrib *pattrib); 1022*4882a593Smuzhiyun extern s32 rtw_put_snap(u8 *data, u16 h_proto); 1023*4882a593Smuzhiyun 1024*4882a593Smuzhiyun extern struct xmit_frame *rtw_alloc_xmitframe(struct xmit_priv *pxmitpriv, u16 os_qid); 1025*4882a593Smuzhiyun struct xmit_frame *rtw_alloc_xmitframe_ext(struct xmit_priv *pxmitpriv); 1026*4882a593Smuzhiyun struct xmit_frame *rtw_alloc_xmitframe_once(struct xmit_priv *pxmitpriv); 1027*4882a593Smuzhiyun extern s32 rtw_free_xmitframe(struct xmit_priv *pxmitpriv, struct xmit_frame *pxmitframe); 1028*4882a593Smuzhiyun extern void rtw_free_xmitframe_queue(struct xmit_priv *pxmitpriv, _queue *pframequeue); 1029*4882a593Smuzhiyun s32 core_tx_free_xmitframe(_adapter *padapter, struct xmit_frame *pxframe); 1030*4882a593Smuzhiyun struct tx_servq *rtw_get_sta_pending(_adapter *padapter, struct sta_info *psta, sint up, u8 *ac); 1031*4882a593Smuzhiyun extern s32 rtw_xmitframe_enqueue(_adapter *padapter, struct xmit_frame *pxmitframe); 1032*4882a593Smuzhiyun extern struct xmit_frame *rtw_dequeue_xframe(struct xmit_priv *pxmitpriv, struct hw_xmit *phwxmit_i, sint entry); 1033*4882a593Smuzhiyun 1034*4882a593Smuzhiyun extern s32 rtw_xmit_classifier(_adapter *padapter, struct xmit_frame *pxmitframe); 1035*4882a593Smuzhiyun extern u32 rtw_calculate_wlan_pkt_size_by_attribue(struct pkt_attrib *pattrib); 1036*4882a593Smuzhiyun #define rtw_wlan_pkt_size(f) rtw_calculate_wlan_pkt_size_by_attribue(&f->attrib) 1037*4882a593Smuzhiyun extern s32 rtw_xmitframe_coalesce(_adapter *padapter, struct sk_buff *pkt, 1038*4882a593Smuzhiyun struct xmit_frame *pxmitframe); 1039*4882a593Smuzhiyun #if defined(CONFIG_IEEE80211W) || defined(CONFIG_RTW_MESH) 1040*4882a593Smuzhiyun extern s32 rtw_mgmt_xmitframe_coalesce(_adapter *padapter, 1041*4882a593Smuzhiyun struct sk_buff *pkt, struct xmit_frame *pxmitframe); 1042*4882a593Smuzhiyun #endif 1043*4882a593Smuzhiyun #ifdef CONFIG_TDLS 1044*4882a593Smuzhiyun extern struct tdls_txmgmt *ptxmgmt; 1045*4882a593Smuzhiyun s32 rtw_xmit_tdls_coalesce(_adapter *padapter, struct xmit_frame *pxmitframe, struct tdls_txmgmt *ptxmgmt); 1046*4882a593Smuzhiyun s32 update_tdls_attrib(_adapter *padapter, struct pkt_attrib *pattrib); 1047*4882a593Smuzhiyun #endif 1048*4882a593Smuzhiyun s32 _rtw_init_hw_txqueue(struct hw_txqueue *phw_txqueue, u8 ac_tag); 1049*4882a593Smuzhiyun void _rtw_init_sta_xmit_priv(struct sta_xmit_priv *psta_xmitpriv); 1050*4882a593Smuzhiyun 1051*4882a593Smuzhiyun 1052*4882a593Smuzhiyun s32 rtw_txframes_pending(_adapter *padapter); 1053*4882a593Smuzhiyun s32 rtw_txframes_sta_ac_pending(_adapter *padapter, struct pkt_attrib *pattrib); 1054*4882a593Smuzhiyun void rtw_init_hwxmits(struct hw_xmit *phwxmit, sint entry); 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun 1057*4882a593Smuzhiyun s32 _rtw_init_xmit_priv(struct xmit_priv *pxmitpriv, _adapter *padapter); 1058*4882a593Smuzhiyun void _rtw_free_xmit_priv(struct xmit_priv *pxmitpriv); 1059*4882a593Smuzhiyun 1060*4882a593Smuzhiyun u8 rtw_init_lite_xmit_resource(struct dvobj_priv *dvobj); 1061*4882a593Smuzhiyun void rtw_free_lite_xmit_resource(struct dvobj_priv *dvobj); 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun void rtw_alloc_hwxmits(_adapter *padapter); 1064*4882a593Smuzhiyun void rtw_free_hwxmits(_adapter *padapter); 1065*4882a593Smuzhiyun #if (LINUX_VERSION_CODE >= KERNEL_VERSION(2, 6, 24)) 1066*4882a593Smuzhiyun s32 rtw_monitor_xmit_entry(struct sk_buff *skb, struct net_device *ndev); 1067*4882a593Smuzhiyun #endif 1068*4882a593Smuzhiyun void rtw_xmit_dequeue_callback(_workitem *work); 1069*4882a593Smuzhiyun void rtw_xmit_queue_set(struct sta_info *sta); 1070*4882a593Smuzhiyun void rtw_xmit_queue_clear(struct sta_info *sta); 1071*4882a593Smuzhiyun s32 rtw_xmit_posthandle(_adapter *padapter, struct xmit_frame *pxmitframe, struct sk_buff *pkt); 1072*4882a593Smuzhiyun s32 rtw_xmit(_adapter *padapter, struct sk_buff **pkt, u16 os_qid); 1073*4882a593Smuzhiyun bool xmitframe_hiq_filter(struct xmit_frame *xmitframe); 1074*4882a593Smuzhiyun #if defined(CONFIG_AP_MODE) || defined(CONFIG_TDLS) 1075*4882a593Smuzhiyun sint xmitframe_enqueue_for_sleeping_sta(_adapter *padapter, struct xmit_frame *pxmitframe); 1076*4882a593Smuzhiyun void stop_sta_xmit(_adapter *padapter, struct sta_info *psta); 1077*4882a593Smuzhiyun void wakeup_sta_to_xmit(_adapter *padapter, struct sta_info *psta); 1078*4882a593Smuzhiyun void xmit_delivery_enabled_frames(_adapter *padapter, struct sta_info *psta); 1079*4882a593Smuzhiyun #endif 1080*4882a593Smuzhiyun 1081*4882a593Smuzhiyun #ifdef RTW_PHL_TX 1082*4882a593Smuzhiyun s32 core_tx_prepare_phl(_adapter *padapter, struct xmit_frame *pxframe); 1083*4882a593Smuzhiyun s32 core_tx_call_phl(_adapter *padapter, struct xmit_frame *pxframe, void *txsc_pkt); 1084*4882a593Smuzhiyun s32 core_tx_per_packet(_adapter *padapter, struct xmit_frame *pxframe, 1085*4882a593Smuzhiyun struct sk_buff **pskb, struct sta_info *psta); 1086*4882a593Smuzhiyun s32 rtw_core_tx(_adapter *padapter, struct sk_buff **ppkt, struct sta_info *psta, u16 os_qid); 1087*4882a593Smuzhiyun enum rtw_phl_status rtw_core_tx_recycle(void *drv_priv, struct rtw_xmit_req *txreq); 1088*4882a593Smuzhiyun s32 core_tx_alloc_xmitframe(_adapter *padapter, struct xmit_frame **pxmitframe, u16 os_qid); 1089*4882a593Smuzhiyun #ifdef CONFIG_CORE_TXSC 1090*4882a593Smuzhiyun void core_recycle_txreq_phyaddr(_adapter *padapter, struct rtw_xmit_req *txreq); 1091*4882a593Smuzhiyun s32 core_tx_free_xmitframe(_adapter *padapter, struct xmit_frame *pxframe); 1092*4882a593Smuzhiyun u8 *get_txreq_buffer(_adapter *padapter, u8 **txreq, u8 **pkt_list, u8 **head, u8 **tail); 1093*4882a593Smuzhiyun u8 tos_to_up(u8 tos); 1094*4882a593Smuzhiyun #endif 1095*4882a593Smuzhiyun #endif 1096*4882a593Smuzhiyun 1097*4882a593Smuzhiyun void core_tx_amsdu_tasklet(_adapter *padapter); 1098*4882a593Smuzhiyun 1099*4882a593Smuzhiyun u8 rtw_get_tx_bw_mode(_adapter *adapter, struct sta_info *sta); 1100*4882a593Smuzhiyun 1101*4882a593Smuzhiyun void rtw_update_tx_rate_bmp(struct dvobj_priv *dvobj); 1102*4882a593Smuzhiyun u8 rtw_get_tx_bw_bmp_of_ht_rate(struct dvobj_priv *dvobj, u8 rate, u8 max_bw); 1103*4882a593Smuzhiyun u8 rtw_get_tx_bw_bmp_of_vht_rate(struct dvobj_priv *dvobj, u8 rate, u8 max_bw); 1104*4882a593Smuzhiyun s16 rtw_rfctl_get_oper_txpwr_max_mbm(struct rf_ctl_t *rfctl, u8 ch, u8 bw, u8 offset, u8 ifbmp_mod, u8 if_op, bool eirp); 1105*4882a593Smuzhiyun s16 rtw_rfctl_get_reg_max_txpwr_mbm(struct rf_ctl_t *rfctl, u8 ch, u8 bw, u8 offset, bool eirp); 1106*4882a593Smuzhiyun 1107*4882a593Smuzhiyun u8 query_ra_short_GI(struct sta_info *psta, u8 bw); 1108*4882a593Smuzhiyun 1109*4882a593Smuzhiyun u8 qos_acm(u8 acm_mask, u8 priority); 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun #if 0 /*def CONFIG_XMIT_THREAD_MODE*/ 1112*4882a593Smuzhiyun void enqueue_pending_xmitbuf(struct xmit_priv *pxmitpriv, struct xmit_buf *pxmitbuf); 1113*4882a593Smuzhiyun void enqueue_pending_xmitbuf_to_head(struct xmit_priv *pxmitpriv, struct xmit_buf *pxmitbuf); 1114*4882a593Smuzhiyun struct xmit_buf *dequeue_pending_xmitbuf(struct xmit_priv *pxmitpriv); 1115*4882a593Smuzhiyun struct xmit_buf *select_and_dequeue_pending_xmitbuf(_adapter *padapter); 1116*4882a593Smuzhiyun sint check_pending_xmitbuf(struct xmit_priv *pxmitpriv); 1117*4882a593Smuzhiyun thread_return rtw_xmit_thread(thread_context context); 1118*4882a593Smuzhiyun #endif 1119*4882a593Smuzhiyun 1120*4882a593Smuzhiyun #ifdef CONFIG_TX_AMSDU 1121*4882a593Smuzhiyun extern void rtw_amsdu_vo_timeout_handler(void *FunctionContext); 1122*4882a593Smuzhiyun extern void rtw_amsdu_vi_timeout_handler(void *FunctionContext); 1123*4882a593Smuzhiyun extern void rtw_amsdu_be_timeout_handler(void *FunctionContext); 1124*4882a593Smuzhiyun extern void rtw_amsdu_bk_timeout_handler(void *FunctionContext); 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun extern u8 rtw_amsdu_get_timer_status(_adapter *padapter, u8 priority); 1127*4882a593Smuzhiyun extern void rtw_amsdu_set_timer_status(_adapter *padapter, u8 priority, u8 status); 1128*4882a593Smuzhiyun extern void rtw_amsdu_set_timer(_adapter *padapter, u8 priority); 1129*4882a593Smuzhiyun extern void rtw_amsdu_cancel_timer(_adapter *padapter, u8 priority); 1130*4882a593Smuzhiyun 1131*4882a593Smuzhiyun extern s32 rtw_xmitframe_coalesce_amsdu(_adapter *padapter, struct xmit_frame *pxmitframe, struct xmit_frame *pxmitframe_queue); 1132*4882a593Smuzhiyun extern s32 check_amsdu(struct xmit_frame *pxmitframe); 1133*4882a593Smuzhiyun extern s32 check_amsdu_tx_support(_adapter *padapter); 1134*4882a593Smuzhiyun extern struct xmit_frame *rtw_get_xframe(struct xmit_priv *pxmitpriv, int *num_frame); 1135*4882a593Smuzhiyun #endif 1136*4882a593Smuzhiyun 1137*4882a593Smuzhiyun #ifdef DBG_TXBD_DESC_DUMP 1138*4882a593Smuzhiyun void rtw_tx_desc_backup(_adapter *padapter, struct xmit_frame *pxmitframe, u8 desc_size, u8 hwq); 1139*4882a593Smuzhiyun void rtw_tx_desc_backup_reset(void); 1140*4882a593Smuzhiyun u8 rtw_get_tx_desc_backup(_adapter *padapter, u8 hwq, struct rtw_tx_desc_backup **pbak); 1141*4882a593Smuzhiyun #endif 1142*4882a593Smuzhiyun 1143*4882a593Smuzhiyun #ifdef CONFIG_PCI_TX_POLLING 1144*4882a593Smuzhiyun void rtw_tx_poll_init(_adapter *padapter); 1145*4882a593Smuzhiyun void rtw_tx_poll_timeout_handler(void *FunctionContext); 1146*4882a593Smuzhiyun void rtw_tx_poll_timer_set(_adapter *padapter, u32 delay); 1147*4882a593Smuzhiyun void rtw_tx_poll_timer_cancel(_adapter *padapter); 1148*4882a593Smuzhiyun #endif 1149*4882a593Smuzhiyun 1150*4882a593Smuzhiyun #ifdef CONFIG_XMIT_ACK 1151*4882a593Smuzhiyun int rtw_ack_tx_wait(struct xmit_priv *pxmitpriv, u32 timeout_ms); 1152*4882a593Smuzhiyun void rtw_ack_tx_done(struct xmit_priv *pxmitpriv, int status); 1153*4882a593Smuzhiyun #endif /* CONFIG_XMIT_ACK */ 1154*4882a593Smuzhiyun 1155*4882a593Smuzhiyun enum XMIT_BLOCK_REASON { 1156*4882a593Smuzhiyun XMIT_BLOCK_NONE = 0, 1157*4882a593Smuzhiyun XMIT_BLOCK_REDLMEM = BIT0, /*LPS-PG*/ 1158*4882a593Smuzhiyun XMIT_BLOCK_SUSPEND = BIT1, /*WOW*/ 1159*4882a593Smuzhiyun XMIT_BLOCK_MAX = 0xFF, 1160*4882a593Smuzhiyun }; 1161*4882a593Smuzhiyun void rtw_init_xmit_block(_adapter *padapter); 1162*4882a593Smuzhiyun void rtw_deinit_xmit_block(_adapter *padapter); 1163*4882a593Smuzhiyun 1164*4882a593Smuzhiyun #ifdef DBG_XMIT_BLOCK 1165*4882a593Smuzhiyun void dump_xmit_block(void *sel, _adapter *padapter); 1166*4882a593Smuzhiyun #endif 1167*4882a593Smuzhiyun void rtw_set_xmit_block(_adapter *padapter, enum XMIT_BLOCK_REASON reason); 1168*4882a593Smuzhiyun void rtw_clr_xmit_block(_adapter *padapter, enum XMIT_BLOCK_REASON reason); 1169*4882a593Smuzhiyun bool rtw_is_xmit_blocked(_adapter *padapter); 1170*4882a593Smuzhiyun #ifdef CONFIG_LAYER2_ROAMING 1171*4882a593Smuzhiyun void dequeuq_roam_pkt(_adapter *padapter); 1172*4882a593Smuzhiyun #endif 1173*4882a593Smuzhiyun /* include after declaring struct xmit_buf, in order to avoid warning */ 1174*4882a593Smuzhiyun #include <xmit_osdep.h> 1175*4882a593Smuzhiyun 1176*4882a593Smuzhiyun #endif /* _RTL871X_XMIT_H_ */ 1177