xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8723ds/include/Hal8812PhyReg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017 Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *****************************************************************************/
15*4882a593Smuzhiyun #ifndef __INC_HAL8812PHYREG_H__
16*4882a593Smuzhiyun #define __INC_HAL8812PHYREG_H__
17*4882a593Smuzhiyun /*--------------------------Define Parameters-------------------------------*/
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF
20*4882a593Smuzhiyun  * 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF
21*4882a593Smuzhiyun  * 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00
22*4882a593Smuzhiyun  * 3. RF register 0x00-2E
23*4882a593Smuzhiyun  * 4. Bit Mask for BB/RF register
24*4882a593Smuzhiyun  * 5. Other defintion for BB/RF R/W
25*4882a593Smuzhiyun  *   */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* BB Register Definition */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define rCCAonSec_Jaguar		0x838
31*4882a593Smuzhiyun #define rPwed_TH_Jaguar			0x830
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* BW and sideband setting */
34*4882a593Smuzhiyun #define rBWIndication_Jaguar		0x834
35*4882a593Smuzhiyun #define rL1PeakTH_Jaguar			0x848
36*4882a593Smuzhiyun #define rFPGA0_XA_LSSIReadBack	0x8a0	/*Tranceiver LSSI Readback*/
37*4882a593Smuzhiyun #define rRFMOD_Jaguar			0x8ac	/* RF mode */
38*4882a593Smuzhiyun #define rADC_Buf_Clk_Jaguar		0x8c4
39*4882a593Smuzhiyun #define rRFECTRL_Jaguar			0x900
40*4882a593Smuzhiyun #define bRFMOD_Jaguar			0xc3
41*4882a593Smuzhiyun #define rCCK_System_Jaguar		0xa00   /* for cck sideband */
42*4882a593Smuzhiyun #define bCCK_System_Jaguar		0x10
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Block & Path enable */
45*4882a593Smuzhiyun #define rOFDMCCKEN_Jaguar 		0x808 /* OFDM/CCK block enable */
46*4882a593Smuzhiyun #define bOFDMEN_Jaguar			0x20000000
47*4882a593Smuzhiyun #define bCCKEN_Jaguar			0x10000000
48*4882a593Smuzhiyun #define rRxPath_Jaguar			0x808	/* Rx antenna */
49*4882a593Smuzhiyun #define bRxPath_Jaguar			0xff
50*4882a593Smuzhiyun #define rTxPath_Jaguar			0x80c	/* Tx antenna */
51*4882a593Smuzhiyun #define bTxPath_Jaguar			0x0fffffff
52*4882a593Smuzhiyun #define rCCK_RX_Jaguar			0xa04	/* for cck rx path selection */
53*4882a593Smuzhiyun #define bCCK_RX_Jaguar			0x0c000000
54*4882a593Smuzhiyun #define rVhtlen_Use_Lsig_Jaguar	0x8c3	/* Use LSIG for VHT length */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* RF read/write-related */
57*4882a593Smuzhiyun #define rHSSIRead_Jaguar			0x8b0  /* RF read addr */
58*4882a593Smuzhiyun #define bHSSIRead_addr_Jaguar		0xff
59*4882a593Smuzhiyun #define bHSSIRead_trigger_Jaguar	0x100
60*4882a593Smuzhiyun #define rA_PIRead_Jaguar			0xd04 /* RF readback with PI */
61*4882a593Smuzhiyun #define rB_PIRead_Jaguar			0xd44 /* RF readback with PI */
62*4882a593Smuzhiyun #define rA_SIRead_Jaguar			0xd08 /* RF readback with SI */
63*4882a593Smuzhiyun #define rB_SIRead_Jaguar			0xd48 /* RF readback with SI */
64*4882a593Smuzhiyun #define rRead_data_Jaguar			0xfffff
65*4882a593Smuzhiyun #define rA_LSSIWrite_Jaguar			0xc90 /* RF write addr */
66*4882a593Smuzhiyun #define rB_LSSIWrite_Jaguar			0xe90 /* RF write addr */
67*4882a593Smuzhiyun #define bLSSIWrite_data_Jaguar		0x000fffff
68*4882a593Smuzhiyun #define bLSSIWrite_addr_Jaguar		0x0ff00000
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* YN: mask the following register definition temporarily */
73*4882a593Smuzhiyun #define rFPGA0_XA_RFInterfaceOE			0x860	/* RF Channel switch */
74*4882a593Smuzhiyun #define rFPGA0_XB_RFInterfaceOE			0x864
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define rFPGA0_XAB_RFInterfaceSW		0x870	/* RF Interface Software Control */
77*4882a593Smuzhiyun #define rFPGA0_XCD_RFInterfaceSW		0x874
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* #define rFPGA0_XAB_RFParameter		0x878 */	/* RF Parameter
80*4882a593Smuzhiyun  * #define rFPGA0_XCD_RFParameter		0x87c */
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* #define rFPGA0_AnalogParameter1		0x880 */	/* Crystal cap setting RF-R/W protection for parameter4??
83*4882a593Smuzhiyun  * #define rFPGA0_AnalogParameter2		0x884
84*4882a593Smuzhiyun  * #define rFPGA0_AnalogParameter3		0x888
85*4882a593Smuzhiyun  * #define rFPGA0_AdDaClockEn			0x888 */	/* enable ad/da clock1 for dual-phy
86*4882a593Smuzhiyun  * #define rFPGA0_AnalogParameter4		0x88c */
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* CCK TX scaling */
90*4882a593Smuzhiyun #define rCCK_TxFilter1_Jaguar		0xa20
91*4882a593Smuzhiyun #define bCCK_TxFilter1_C0_Jaguar	0x00ff0000
92*4882a593Smuzhiyun #define bCCK_TxFilter1_C1_Jaguar		0xff000000
93*4882a593Smuzhiyun #define rCCK_TxFilter2_Jaguar		0xa24
94*4882a593Smuzhiyun #define bCCK_TxFilter2_C2_Jaguar		0x000000ff
95*4882a593Smuzhiyun #define bCCK_TxFilter2_C3_Jaguar		0x0000ff00
96*4882a593Smuzhiyun #define bCCK_TxFilter2_C4_Jaguar		0x00ff0000
97*4882a593Smuzhiyun #define bCCK_TxFilter2_C5_Jaguar		0xff000000
98*4882a593Smuzhiyun #define rCCK_TxFilter3_Jaguar		0xa28
99*4882a593Smuzhiyun #define bCCK_TxFilter3_C6_Jaguar		0x000000ff
100*4882a593Smuzhiyun #define bCCK_TxFilter3_C7_Jaguar		0x0000ff00
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* YN: mask the following register definition temporarily
104*4882a593Smuzhiyun  * #define rPdp_AntA					0xb00
105*4882a593Smuzhiyun  * #define rPdp_AntA_4				0xb04
106*4882a593Smuzhiyun  * #define rConfig_Pmpd_AntA			0xb28
107*4882a593Smuzhiyun  * #define rConfig_AntA					0xb68
108*4882a593Smuzhiyun  * #define rConfig_AntB					0xb6c
109*4882a593Smuzhiyun  * #define rPdp_AntB					0xb70
110*4882a593Smuzhiyun  * #define rPdp_AntB_4					0xb74
111*4882a593Smuzhiyun  * #define rConfig_Pmpd_AntB			0xb98
112*4882a593Smuzhiyun  * #define rAPK							0xbd8 */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* RXIQC */
115*4882a593Smuzhiyun #define rA_RxIQC_AB_Jaguar    	0xc10  /* RxIQ imblance matrix coeff. A & B */
116*4882a593Smuzhiyun #define rA_RxIQC_CD_Jaguar    	0xc14  /* RxIQ imblance matrix coeff. C & D */
117*4882a593Smuzhiyun #define rA_TxScale_Jaguar 		0xc1c  /* Pah_A TX scaling factor */
118*4882a593Smuzhiyun #define rB_TxScale_Jaguar 		0xe1c  /* Path_B TX scaling factor */
119*4882a593Smuzhiyun #define rB_RxIQC_AB_Jaguar    	0xe10  /* RxIQ imblance matrix coeff. A & B */
120*4882a593Smuzhiyun #define rB_RxIQC_CD_Jaguar    	0xe14  /* RxIQ imblance matrix coeff. C & D */
121*4882a593Smuzhiyun #define b_RxIQC_AC_Jaguar		0x02ff  /* bit mask for IQC matrix element A & C */
122*4882a593Smuzhiyun #define b_RxIQC_BD_Jaguar		0x02ff0000 /* bit mask for IQC matrix element A & C */
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* DIG-related */
126*4882a593Smuzhiyun #define rA_IGI_Jaguar				0xc50	/* Initial Gain for path-A */
127*4882a593Smuzhiyun #define rB_IGI_Jaguar				0xe50	/* Initial Gain for path-B */
128*4882a593Smuzhiyun #define rOFDM_FalseAlarm1_Jaguar	0xf48  /* counter for break */
129*4882a593Smuzhiyun #define rOFDM_FalseAlarm2_Jaguar	0xf4c  /* counter for spoofing */
130*4882a593Smuzhiyun #define rCCK_FalseAlarm_Jaguar        	0xa5c /* counter for cck false alarm */
131*4882a593Smuzhiyun #define b_FalseAlarm_Jaguar			0xffff
132*4882a593Smuzhiyun #define rCCK_CCA_Jaguar				0xa08	/* cca threshold */
133*4882a593Smuzhiyun #define bCCK_CCA_Jaguar				0x00ff0000
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* Tx Power Ttraining-related */
136*4882a593Smuzhiyun #define rA_TxPwrTraing_Jaguar		0xc54
137*4882a593Smuzhiyun #define rB_TxPwrTraing_Jaguar		0xe54
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Report-related */
140*4882a593Smuzhiyun #define rOFDM_ShortCFOAB_Jaguar	0xf60
141*4882a593Smuzhiyun #define rOFDM_LongCFOAB_Jaguar		0xf64
142*4882a593Smuzhiyun #define rOFDM_EndCFOAB_Jaguar		0xf70
143*4882a593Smuzhiyun #define rOFDM_AGCReport_Jaguar		0xf84
144*4882a593Smuzhiyun #define rOFDM_RxSNR_Jaguar			0xf88
145*4882a593Smuzhiyun #define rOFDM_RxEVMCSI_Jaguar		0xf8c
146*4882a593Smuzhiyun #define rOFDM_SIGReport_Jaguar		0xf90
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* Misc functions */
149*4882a593Smuzhiyun #define rEDCCA_Jaguar				0x8a4 /* EDCCA */
150*4882a593Smuzhiyun #define bEDCCA_Jaguar				0xffff
151*4882a593Smuzhiyun #define rAGC_table_Jaguar			0x82c   /* AGC tabel select */
152*4882a593Smuzhiyun #define bAGC_table_Jaguar			0x3
153*4882a593Smuzhiyun #define b_sel5g_Jaguar    				0x1000 /* sel5g */
154*4882a593Smuzhiyun #define b_LNA_sw_Jaguar				0x8000 /* HW/WS control for LNA */
155*4882a593Smuzhiyun #define rFc_area_Jaguar				0x860   /* fc_area */
156*4882a593Smuzhiyun #define bFc_area_Jaguar				0x1ffe000
157*4882a593Smuzhiyun #define rSingleTone_ContTx_Jaguar	0x914
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /* RFE */
160*4882a593Smuzhiyun #define rA_RFE_Pinmux_Jaguar	0xcb0  /* Path_A RFE cotrol pinmux */
161*4882a593Smuzhiyun #define rB_RFE_Pinmux_Jaguar	0xeb0 /* Path_B RFE control pinmux */
162*4882a593Smuzhiyun #define rA_RFE_Inv_Jaguar		0xcb4  /* Path_A RFE cotrol   */
163*4882a593Smuzhiyun #define rB_RFE_Inv_Jaguar		0xeb4 /* Path_B RFE control */
164*4882a593Smuzhiyun #define rA_RFE_Jaguar			0xcb8  /* Path_A RFE cotrol   */
165*4882a593Smuzhiyun #define rB_RFE_Jaguar			0xeb8 /* Path_B RFE control */
166*4882a593Smuzhiyun #define	rA_RFE_Inverse_Jaguar	0xCBC	/* Path_A RFE control inverse */
167*4882a593Smuzhiyun #define	rB_RFE_Inverse_Jaguar	0xEBC	/* Path_B RFE control inverse */
168*4882a593Smuzhiyun #define r_ANTSEL_SW_Jaguar		0x900 /* ANTSEL SW Control */
169*4882a593Smuzhiyun #define bMask_RFEInv_Jaguar		0x3ff00000
170*4882a593Smuzhiyun #define bMask_AntselPathFollow_Jaguar 0x00030000
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* TX AGC */
173*4882a593Smuzhiyun #define rTxAGC_A_CCK11_CCK1_JAguar				0xc20
174*4882a593Smuzhiyun #define rTxAGC_A_Ofdm18_Ofdm6_JAguar				0xc24
175*4882a593Smuzhiyun #define rTxAGC_A_Ofdm54_Ofdm24_JAguar			0xc28
176*4882a593Smuzhiyun #define rTxAGC_A_MCS3_MCS0_JAguar					0xc2c
177*4882a593Smuzhiyun #define rTxAGC_A_MCS7_MCS4_JAguar					0xc30
178*4882a593Smuzhiyun #define rTxAGC_A_MCS11_MCS8_JAguar				0xc34
179*4882a593Smuzhiyun #define rTxAGC_A_MCS15_MCS12_JAguar				0xc38
180*4882a593Smuzhiyun #define rTxAGC_A_Nss1Index3_Nss1Index0_JAguar	0xc3c
181*4882a593Smuzhiyun #define rTxAGC_A_Nss1Index7_Nss1Index4_JAguar	0xc40
182*4882a593Smuzhiyun #define rTxAGC_A_Nss2Index1_Nss1Index8_JAguar	0xc44
183*4882a593Smuzhiyun #define rTxAGC_A_Nss2Index5_Nss2Index2_JAguar	0xc48
184*4882a593Smuzhiyun #define rTxAGC_A_Nss2Index9_Nss2Index6_JAguar	0xc4c
185*4882a593Smuzhiyun #define rTxAGC_B_CCK11_CCK1_JAguar				0xe20
186*4882a593Smuzhiyun #define rTxAGC_B_Ofdm18_Ofdm6_JAguar				0xe24
187*4882a593Smuzhiyun #define rTxAGC_B_Ofdm54_Ofdm24_JAguar			0xe28
188*4882a593Smuzhiyun #define rTxAGC_B_MCS3_MCS0_JAguar					0xe2c
189*4882a593Smuzhiyun #define rTxAGC_B_MCS7_MCS4_JAguar					0xe30
190*4882a593Smuzhiyun #define rTxAGC_B_MCS11_MCS8_JAguar				0xe34
191*4882a593Smuzhiyun #define rTxAGC_B_MCS15_MCS12_JAguar				0xe38
192*4882a593Smuzhiyun #define rTxAGC_B_Nss1Index3_Nss1Index0_JAguar		0xe3c
193*4882a593Smuzhiyun #define rTxAGC_B_Nss1Index7_Nss1Index4_JAguar		0xe40
194*4882a593Smuzhiyun #define rTxAGC_B_Nss2Index1_Nss1Index8_JAguar		0xe44
195*4882a593Smuzhiyun #define rTxAGC_B_Nss2Index5_Nss2Index2_JAguar		0xe48
196*4882a593Smuzhiyun #define rTxAGC_B_Nss2Index9_Nss2Index6_JAguar		0xe4c
197*4882a593Smuzhiyun #define bTxAGC_byte0_Jaguar							0xff
198*4882a593Smuzhiyun #define bTxAGC_byte1_Jaguar							0xff00
199*4882a593Smuzhiyun #define bTxAGC_byte2_Jaguar							0xff0000
200*4882a593Smuzhiyun #define bTxAGC_byte3_Jaguar							0xff000000
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /* IQK YN: temporaily mask this part
203*4882a593Smuzhiyun  * #define rFPGA0_IQK					0xe28
204*4882a593Smuzhiyun  * #define rTx_IQK_Tone_A				0xe30
205*4882a593Smuzhiyun  * #define rRx_IQK_Tone_A				0xe34
206*4882a593Smuzhiyun  * #define rTx_IQK_PI_A					0xe38
207*4882a593Smuzhiyun  * #define rRx_IQK_PI_A					0xe3c */
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* #define rTx_IQK						0xe40 */
210*4882a593Smuzhiyun /* #define rRx_IQK						0xe44 */
211*4882a593Smuzhiyun /* #define rIQK_AGC_Pts					0xe48 */
212*4882a593Smuzhiyun /* #define rIQK_AGC_Rsp					0xe4c */
213*4882a593Smuzhiyun /* #define rTx_IQK_Tone_B				0xe50 */
214*4882a593Smuzhiyun /* #define rRx_IQK_Tone_B				0xe54 */
215*4882a593Smuzhiyun /* #define rTx_IQK_PI_B					0xe58 */
216*4882a593Smuzhiyun /* #define rRx_IQK_PI_B					0xe5c */
217*4882a593Smuzhiyun /* #define rIQK_AGC_Cont				0xe60 */
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /* AFE-related */
221*4882a593Smuzhiyun #define rA_AFEPwr1_Jaguar					0xc60 /* dynamic AFE power control */
222*4882a593Smuzhiyun #define rA_AFEPwr2_Jaguar					0xc64 /* dynamic AFE power control */
223*4882a593Smuzhiyun #define rA_Rx_WaitCCA_Tx_CCKRFON_Jaguar	0xc68
224*4882a593Smuzhiyun #define rA_Tx_CCKBBON_OFDMRFON_Jaguar	0xc6c
225*4882a593Smuzhiyun #define rA_Tx_OFDMBBON_Tx2Rx_Jaguar		0xc70
226*4882a593Smuzhiyun #define rA_Tx2Tx_RXCCK_Jaguar				0xc74
227*4882a593Smuzhiyun #define rA_Rx_OFDM_WaitRIFS_Jaguar			0xc78
228*4882a593Smuzhiyun #define rA_Rx2Rx_BT_Jaguar					0xc7c
229*4882a593Smuzhiyun #define rA_sleep_nav_Jaguar					0xc80
230*4882a593Smuzhiyun #define rA_pmpd_Jaguar						0xc84
231*4882a593Smuzhiyun #define rB_AFEPwr1_Jaguar					0xe60 /* dynamic AFE power control */
232*4882a593Smuzhiyun #define rB_AFEPwr2_Jaguar					0xe64 /* dynamic AFE power control */
233*4882a593Smuzhiyun #define rB_Rx_WaitCCA_Tx_CCKRFON_Jaguar	0xe68
234*4882a593Smuzhiyun #define rB_Tx_CCKBBON_OFDMRFON_Jaguar	0xe6c
235*4882a593Smuzhiyun #define rB_Tx_OFDMBBON_Tx2Rx_Jaguar		0xe70
236*4882a593Smuzhiyun #define rB_Tx2Tx_RXCCK_Jaguar				0xe74
237*4882a593Smuzhiyun #define rB_Rx_OFDM_WaitRIFS_Jaguar			0xe78
238*4882a593Smuzhiyun #define rB_Rx2Rx_BT_Jaguar					0xe7c
239*4882a593Smuzhiyun #define rB_sleep_nav_Jaguar					0xe80
240*4882a593Smuzhiyun #define rB_pmpd_Jaguar						0xe84
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /* YN: mask these registers temporaily
244*4882a593Smuzhiyun  * #define rTx_Power_Before_IQK_A		0xe94
245*4882a593Smuzhiyun  * #define rTx_Power_After_IQK_A			0xe9c */
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* #define rRx_Power_Before_IQK_A		0xea0 */
248*4882a593Smuzhiyun /* #define rRx_Power_Before_IQK_A_2		0xea4 */
249*4882a593Smuzhiyun /* #define rRx_Power_After_IQK_A			0xea8 */
250*4882a593Smuzhiyun /* #define rRx_Power_After_IQK_A_2		0xeac */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* #define rTx_Power_Before_IQK_B		0xeb4 */
253*4882a593Smuzhiyun /* #define rTx_Power_After_IQK_B			0xebc */
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /* #define rRx_Power_Before_IQK_B		0xec0 */
256*4882a593Smuzhiyun /* #define rRx_Power_Before_IQK_B_2		0xec4 */
257*4882a593Smuzhiyun /* #define rRx_Power_After_IQK_B			0xec8 */
258*4882a593Smuzhiyun /* #define rRx_Power_After_IQK_B_2		0xecc */
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /* RSSI Dump */
262*4882a593Smuzhiyun #define rA_RSSIDump_Jaguar			0xBF0
263*4882a593Smuzhiyun #define rB_RSSIDump_Jaguar			0xBF1
264*4882a593Smuzhiyun #define rS1_RXevmDump_Jaguar		0xBF4
265*4882a593Smuzhiyun #define rS2_RXevmDump_Jaguar		0xBF5
266*4882a593Smuzhiyun #define rA_RXsnrDump_Jaguar		0xBF6
267*4882a593Smuzhiyun #define rB_RXsnrDump_Jaguar		0xBF7
268*4882a593Smuzhiyun #define rA_CfoShortDump_Jaguar		0xBF8
269*4882a593Smuzhiyun #define rB_CfoShortDump_Jaguar		0xBFA
270*4882a593Smuzhiyun #define rA_CfoLongDump_Jaguar		0xBEC
271*4882a593Smuzhiyun #define rB_CfoLongDump_Jaguar		0xBEE
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* RF Register
275*4882a593Smuzhiyun  *   */
276*4882a593Smuzhiyun #define RF_AC_Jaguar				0x00	/*  */
277*4882a593Smuzhiyun #define RF_RF_Top_Jaguar			0x07	/*  */
278*4882a593Smuzhiyun #define RF_TXLOK_Jaguar				0x08	/*  */
279*4882a593Smuzhiyun #define RF_TXAPK_Jaguar				0x0B
280*4882a593Smuzhiyun #define RF_CHNLBW_Jaguar 			0x18	/* RF channel and BW switch */
281*4882a593Smuzhiyun #define RF_RCK1_Jaguar				0x1c	/*  */
282*4882a593Smuzhiyun #define RF_RCK2_Jaguar				0x1d
283*4882a593Smuzhiyun #define RF_RCK3_Jaguar			0x1e
284*4882a593Smuzhiyun #define RF_ModeTableAddr			0x30
285*4882a593Smuzhiyun #define RF_ModeTableData0			0x31
286*4882a593Smuzhiyun #define RF_ModeTableData1			0x32
287*4882a593Smuzhiyun #define RF_TxLCTank_Jaguar	0x54
288*4882a593Smuzhiyun #define RF_APK_Jaguar				0x63
289*4882a593Smuzhiyun #define RF_LCK						0xB4
290*4882a593Smuzhiyun #define RF_WeLut_Jaguar				0xEF
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define bRF_CHNLBW_MOD_AG_Jaguar	0x70300
293*4882a593Smuzhiyun #define bRF_CHNLBW_BW				0xc00
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun /*
297*4882a593Smuzhiyun  * RL6052 Register definition
298*4882a593Smuzhiyun  *   */
299*4882a593Smuzhiyun #define RF_AC						0x00	/*  */
300*4882a593Smuzhiyun #define RF_IPA_A					0x0C	/*  */
301*4882a593Smuzhiyun #define RF_TXBIAS_A					0x0D
302*4882a593Smuzhiyun #define RF_BS_PA_APSET_G9_G11		0x0E
303*4882a593Smuzhiyun #define RF_MODE1					0x10	/*  */
304*4882a593Smuzhiyun #define RF_MODE2					0x11	/*  */
305*4882a593Smuzhiyun #define RF_CHNLBW					0x18	/* RF channel and BW switch */
306*4882a593Smuzhiyun #define RF_RCK_OS					0x30	/* RF TX PA control */
307*4882a593Smuzhiyun #define RF_TXPA_G1					0x31	/* RF TX PA control */
308*4882a593Smuzhiyun #define RF_TXPA_G2					0x32	/* RF TX PA control */
309*4882a593Smuzhiyun #define RF_TXPA_G3					0x33	/* RF TX PA control */
310*4882a593Smuzhiyun #define RF_0x52						0x52
311*4882a593Smuzhiyun #define RF_WE_LUT					0xEF
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define RF_TX_GAIN_OFFSET_8812A(_val) ((abs((_val)) << 1) | (((_val) > 0) ? BIT0 : 0))
314*4882a593Smuzhiyun #define RF_TX_GAIN_OFFSET_8821A(_val) ((abs((_val)) << 1) | (((_val) > 0) ? BIT0 : 0))
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun  * Bit Mask
318*4882a593Smuzhiyun  *
319*4882a593Smuzhiyun  * 1. Page1(0x100) */
320*4882a593Smuzhiyun #define bBBResetB					0x100	/* Useless now? */
321*4882a593Smuzhiyun #define bGlobalResetB				0x200
322*4882a593Smuzhiyun #define bOFDMTxStart				0x4
323*4882a593Smuzhiyun #define bCCKTxStart					0x8
324*4882a593Smuzhiyun #define bCRC32Debug					0x100
325*4882a593Smuzhiyun #define bPMACLoopback				0x10
326*4882a593Smuzhiyun #define bTxLSIG						0xffffff
327*4882a593Smuzhiyun #define bOFDMTxRate					0xf
328*4882a593Smuzhiyun #define bOFDMTxReserved			0x10
329*4882a593Smuzhiyun #define bOFDMTxLength				0x1ffe0
330*4882a593Smuzhiyun #define bOFDMTxParity				0x20000
331*4882a593Smuzhiyun #define bTxHTSIG1					0xffffff
332*4882a593Smuzhiyun #define bTxHTMCSRate				0x7f
333*4882a593Smuzhiyun #define bTxHTBW						0x80
334*4882a593Smuzhiyun #define bTxHTLength					0xffff00
335*4882a593Smuzhiyun #define bTxHTSIG2					0xffffff
336*4882a593Smuzhiyun #define bTxHTSmoothing				0x1
337*4882a593Smuzhiyun #define bTxHTSounding				0x2
338*4882a593Smuzhiyun #define bTxHTReserved				0x4
339*4882a593Smuzhiyun #define bTxHTAggreation				0x8
340*4882a593Smuzhiyun #define bTxHTSTBC					0x30
341*4882a593Smuzhiyun #define bTxHTAdvanceCoding			0x40
342*4882a593Smuzhiyun #define bTxHTShortGI					0x80
343*4882a593Smuzhiyun #define bTxHTNumberHT_LTF			0x300
344*4882a593Smuzhiyun #define bTxHTCRC8					0x3fc00
345*4882a593Smuzhiyun #define bCounterReset				0x10000
346*4882a593Smuzhiyun #define bNumOfOFDMTx				0xffff
347*4882a593Smuzhiyun #define bNumOfCCKTx					0xffff0000
348*4882a593Smuzhiyun #define bTxIdleInterval				0xffff
349*4882a593Smuzhiyun #define bOFDMService				0xffff0000
350*4882a593Smuzhiyun #define bTxMACHeader				0xffffffff
351*4882a593Smuzhiyun #define bTxDataInit					0xff
352*4882a593Smuzhiyun #define bTxHTMode					0x100
353*4882a593Smuzhiyun #define bTxDataType					0x30000
354*4882a593Smuzhiyun #define bTxRandomSeed				0xffffffff
355*4882a593Smuzhiyun #define bCCKTxPreamble				0x1
356*4882a593Smuzhiyun #define bCCKTxSFD					0xffff0000
357*4882a593Smuzhiyun #define bCCKTxSIG					0xff
358*4882a593Smuzhiyun #define bCCKTxService				0xff00
359*4882a593Smuzhiyun #define bCCKLengthExt				0x8000
360*4882a593Smuzhiyun #define bCCKTxLength				0xffff0000
361*4882a593Smuzhiyun #define bCCKTxCRC16					0xffff
362*4882a593Smuzhiyun #define bCCKTxStatus					0x1
363*4882a593Smuzhiyun #define bOFDMTxStatus				0x2
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /*
367*4882a593Smuzhiyun  * 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF
368*4882a593Smuzhiyun  * 1. Page1(0x100)
369*4882a593Smuzhiyun  *   */
370*4882a593Smuzhiyun #define rPMAC_Reset					0x100
371*4882a593Smuzhiyun #define rPMAC_TxStart				0x104
372*4882a593Smuzhiyun #define rPMAC_TxLegacySIG			0x108
373*4882a593Smuzhiyun #define rPMAC_TxHTSIG1				0x10c
374*4882a593Smuzhiyun #define rPMAC_TxHTSIG2				0x110
375*4882a593Smuzhiyun #define rPMAC_PHYDebug				0x114
376*4882a593Smuzhiyun #define rPMAC_TxPacketNum			0x118
377*4882a593Smuzhiyun #define rPMAC_TxIdle					0x11c
378*4882a593Smuzhiyun #define rPMAC_TxMACHeader0			0x120
379*4882a593Smuzhiyun #define rPMAC_TxMACHeader1			0x124
380*4882a593Smuzhiyun #define rPMAC_TxMACHeader2			0x128
381*4882a593Smuzhiyun #define rPMAC_TxMACHeader3			0x12c
382*4882a593Smuzhiyun #define rPMAC_TxMACHeader4			0x130
383*4882a593Smuzhiyun #define rPMAC_TxMACHeader5			0x134
384*4882a593Smuzhiyun #define rPMAC_TxDataType			0x138
385*4882a593Smuzhiyun #define rPMAC_TxRandomSeed		0x13c
386*4882a593Smuzhiyun #define rPMAC_CCKPLCPPreamble		0x140
387*4882a593Smuzhiyun #define rPMAC_CCKPLCPHeader		0x144
388*4882a593Smuzhiyun #define rPMAC_CCKCRC16				0x148
389*4882a593Smuzhiyun #define rPMAC_OFDMRxCRC32OK		0x170
390*4882a593Smuzhiyun #define rPMAC_OFDMRxCRC32Er		0x174
391*4882a593Smuzhiyun #define rPMAC_OFDMRxParityEr		0x178
392*4882a593Smuzhiyun #define rPMAC_OFDMRxCRC8Er			0x17c
393*4882a593Smuzhiyun #define rPMAC_CCKCRxRC16Er			0x180
394*4882a593Smuzhiyun #define rPMAC_CCKCRxRC32Er			0x184
395*4882a593Smuzhiyun #define rPMAC_CCKCRxRC32OK			0x188
396*4882a593Smuzhiyun #define rPMAC_TxStatus				0x18c
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /*
399*4882a593Smuzhiyun  * 3. Page8(0x800)
400*4882a593Smuzhiyun  *   */
401*4882a593Smuzhiyun #define rFPGA0_RFMOD				0x800	/* RF mode & CCK TxSC */ /* RF BW Setting?? */
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun #define rFPGA0_TxInfo				0x804	/* Status report?? */
404*4882a593Smuzhiyun #define rFPGA0_PSDFunction			0x808
405*4882a593Smuzhiyun #define rFPGA0_TxGainStage			0x80c	/* Set TX PWR init gain? */
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun #define rFPGA0_XA_HSSIParameter1	0x820	/* RF 3 wire register */
408*4882a593Smuzhiyun #define rFPGA0_XA_HSSIParameter2	0x824
409*4882a593Smuzhiyun #define rFPGA0_XB_HSSIParameter1	0x828
410*4882a593Smuzhiyun #define rFPGA0_XB_HSSIParameter2	0x82c
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun #define rFPGA0_XAB_SwitchControl	0x858	/* RF Channel switch */
413*4882a593Smuzhiyun #define rFPGA0_XCD_SwitchControl	0x85c
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #define rFPGA0_XAB_RFParameter		0x878	/* RF Parameter */
416*4882a593Smuzhiyun #define rFPGA0_XCD_RFParameter		0x87c
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun #define rFPGA0_AnalogParameter1	0x880	/* Crystal cap setting RF-R/W protection for parameter4?? */
419*4882a593Smuzhiyun #define rFPGA0_AnalogParameter2	0x884
420*4882a593Smuzhiyun #define rFPGA0_AnalogParameter3	0x888
421*4882a593Smuzhiyun #define rFPGA0_AdDaClockEn			0x888	/* enable ad/da clock1 for dual-phy */
422*4882a593Smuzhiyun #define rFPGA0_AnalogParameter4	0x88c
423*4882a593Smuzhiyun #define rFPGA0_XB_LSSIReadBack		0x8a4
424*4882a593Smuzhiyun #define rFPGA0_XCD_RFPara	0x8b4
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun  * 4. Page9(0x900)
428*4882a593Smuzhiyun  *   */
429*4882a593Smuzhiyun #define rFPGA1_RFMOD				0x900	/* RF mode & OFDM TxSC */ /* RF BW Setting?? */
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun #define rFPGA1_TxBlock				0x904	/* Useless now */
432*4882a593Smuzhiyun #define rFPGA1_DebugSelect			0x908	/* Useless now */
433*4882a593Smuzhiyun #define rFPGA1_TxInfo				0x90c	/* Useless now */ /* Status report?? */
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun /*
436*4882a593Smuzhiyun  * PageA(0xA00)
437*4882a593Smuzhiyun  *   */
438*4882a593Smuzhiyun #define rCCK0_System				0xa00
439*4882a593Smuzhiyun #define rCCK0_AFESetting				0xa04	/* Disable init gain now */ /* Select RX path by RSSI */
440*4882a593Smuzhiyun #define	rCCK0_DSPParameter2			0xa1c	/* SQ threshold */
441*4882a593Smuzhiyun #define rCCK0_TxFilter1				0xa20
442*4882a593Smuzhiyun #define rCCK0_TxFilter2				0xa24
443*4882a593Smuzhiyun #define rCCK0_DebugPort				0xa28	/* debug port and Tx filter3 */
444*4882a593Smuzhiyun #define	rCCK0_FalseAlarmReport			0xa2c	/* 0xa2d	useless now 0xa30-a4f channel report */
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun /*
447*4882a593Smuzhiyun  * PageB(0xB00)
448*4882a593Smuzhiyun  *   */
449*4882a593Smuzhiyun #define rPdp_AntA				0xb00
450*4882a593Smuzhiyun #define rPdp_AntA_4				0xb04
451*4882a593Smuzhiyun #define rConfig_Pmpd_AntA			0xb28
452*4882a593Smuzhiyun #define rConfig_AntA					0xb68
453*4882a593Smuzhiyun #define rConfig_AntB					0xb6c
454*4882a593Smuzhiyun #define rPdp_AntB					0xb70
455*4882a593Smuzhiyun #define rPdp_AntB_4					0xb74
456*4882a593Smuzhiyun #define rConfig_Pmpd_AntB			0xb98
457*4882a593Smuzhiyun #define rAPK							0xbd8
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun /*
460*4882a593Smuzhiyun  * 6. PageC(0xC00)
461*4882a593Smuzhiyun  *   */
462*4882a593Smuzhiyun #define rOFDM0_LSTF					0xc00
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun #define rOFDM0_TRxPathEnable		0xc04
465*4882a593Smuzhiyun #define rOFDM0_TRMuxPar			0xc08
466*4882a593Smuzhiyun #define rOFDM0_TRSWIsolation		0xc0c
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun #define rOFDM0_XARxAFE				0xc10  /* RxIQ DC offset, Rx digital filter, DC notch filter */
469*4882a593Smuzhiyun #define rOFDM0_XARxIQImbalance    	0xc14  /* RxIQ imblance matrix */
470*4882a593Smuzhiyun #define rOFDM0_XBRxAFE		0xc18
471*4882a593Smuzhiyun #define rOFDM0_XBRxIQImbalance	0xc1c
472*4882a593Smuzhiyun #define rOFDM0_XCRxAFE		0xc20
473*4882a593Smuzhiyun #define rOFDM0_XCRxIQImbalance	0xc24
474*4882a593Smuzhiyun #define rOFDM0_XDRxAFE		0xc28
475*4882a593Smuzhiyun #define rOFDM0_XDRxIQImbalance	0xc2c
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun #define rOFDM0_RxDetector1			0xc30  /* PD, BW & SBD	 */ /* DM tune init gain */
478*4882a593Smuzhiyun #define rOFDM0_RxDetector2			0xc34  /* SBD & Fame Sync. */
479*4882a593Smuzhiyun #define rOFDM0_RxDetector3			0xc38  /* Frame Sync. */
480*4882a593Smuzhiyun #define rOFDM0_RxDetector4			0xc3c  /* PD, SBD, Frame Sync & Short-GI */
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #define rOFDM0_RxDSP				0xc40  /* Rx Sync Path */
483*4882a593Smuzhiyun #define rOFDM0_CFOandDAGC			0xc44  /* CFO & DAGC */
484*4882a593Smuzhiyun #define rOFDM0_CCADropThreshold	0xc48 /* CCA Drop threshold */
485*4882a593Smuzhiyun #define rOFDM0_ECCAThreshold		0xc4c /* energy CCA */
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun #define rOFDM0_XAAGCCore1			0xc50	/* DIG */
488*4882a593Smuzhiyun #define rOFDM0_XAAGCCore2			0xc54
489*4882a593Smuzhiyun #define rOFDM0_XBAGCCore1			0xc58
490*4882a593Smuzhiyun #define rOFDM0_XBAGCCore2			0xc5c
491*4882a593Smuzhiyun #define rOFDM0_XCAGCCore1			0xc60
492*4882a593Smuzhiyun #define rOFDM0_XCAGCCore2			0xc64
493*4882a593Smuzhiyun #define rOFDM0_XDAGCCore1			0xc68
494*4882a593Smuzhiyun #define rOFDM0_XDAGCCore2			0xc6c
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun #define rOFDM0_AGCParameter1		0xc70
497*4882a593Smuzhiyun #define rOFDM0_AGCParameter2		0xc74
498*4882a593Smuzhiyun #define rOFDM0_AGCRSSITable		0xc78
499*4882a593Smuzhiyun #define rOFDM0_HTSTFAGC			0xc7c
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun #define rOFDM0_XATxIQImbalance		0xc80	/* TX PWR TRACK and DIG */
502*4882a593Smuzhiyun #define rOFDM0_XATxAFE				0xc84
503*4882a593Smuzhiyun #define rOFDM0_XBTxIQImbalance		0xc88
504*4882a593Smuzhiyun #define rOFDM0_XBTxAFE				0xc8c
505*4882a593Smuzhiyun #define rOFDM0_XCTxIQImbalance		0xc90
506*4882a593Smuzhiyun #define rOFDM0_XCTxAFE		0xc94
507*4882a593Smuzhiyun #define rOFDM0_XDTxIQImbalance		0xc98
508*4882a593Smuzhiyun #define rOFDM0_XDTxAFE				0xc9c
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun #define rOFDM0_RxIQExtAnta			0xca0
511*4882a593Smuzhiyun #define rOFDM0_TxCoeff1				0xca4
512*4882a593Smuzhiyun #define rOFDM0_TxCoeff2				0xca8
513*4882a593Smuzhiyun #define rOFDM0_TxCoeff3				0xcac
514*4882a593Smuzhiyun #define rOFDM0_TxCoeff4				0xcb0
515*4882a593Smuzhiyun #define rOFDM0_TxCoeff5				0xcb4
516*4882a593Smuzhiyun #define rOFDM0_TxCoeff6				0xcb8
517*4882a593Smuzhiyun #define rOFDM0_RxHPParameter		0xce0
518*4882a593Smuzhiyun #define rOFDM0_TxPseudoNoiseWgt	0xce4
519*4882a593Smuzhiyun #define rOFDM0_FrameSync			0xcf0
520*4882a593Smuzhiyun #define rOFDM0_DFSReport			0xcf4
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun /*
523*4882a593Smuzhiyun  * 7. PageD(0xD00)
524*4882a593Smuzhiyun  *   */
525*4882a593Smuzhiyun #define rOFDM1_LSTF					0xd00
526*4882a593Smuzhiyun #define rOFDM1_TRxPathEnable		0xd04
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun /*
529*4882a593Smuzhiyun  * 8. PageE(0xE00)
530*4882a593Smuzhiyun  *   */
531*4882a593Smuzhiyun #define rTxAGC_A_Rate18_06			0xe00
532*4882a593Smuzhiyun #define rTxAGC_A_Rate54_24			0xe04
533*4882a593Smuzhiyun #define rTxAGC_A_CCK1_Mcs32		0xe08
534*4882a593Smuzhiyun #define rTxAGC_A_Mcs03_Mcs00		0xe10
535*4882a593Smuzhiyun #define rTxAGC_A_Mcs07_Mcs04		0xe14
536*4882a593Smuzhiyun #define rTxAGC_A_Mcs11_Mcs08		0xe18
537*4882a593Smuzhiyun #define rTxAGC_A_Mcs15_Mcs12		0xe1c
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun #define rTxAGC_B_Rate18_06			0x830
540*4882a593Smuzhiyun #define rTxAGC_B_Rate54_24			0x834
541*4882a593Smuzhiyun #define rTxAGC_B_CCK1_55_Mcs32	0x838
542*4882a593Smuzhiyun #define rTxAGC_B_Mcs03_Mcs00		0x83c
543*4882a593Smuzhiyun #define rTxAGC_B_Mcs07_Mcs04		0x848
544*4882a593Smuzhiyun #define rTxAGC_B_Mcs11_Mcs08		0x84c
545*4882a593Smuzhiyun #define rTxAGC_B_Mcs15_Mcs12		0x868
546*4882a593Smuzhiyun #define rTxAGC_B_CCK11_A_CCK2_11	0x86c
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun #define rFPGA0_IQK					0xe28
549*4882a593Smuzhiyun #define rTx_IQK_Tone_A				0xe30
550*4882a593Smuzhiyun #define rRx_IQK_Tone_A				0xe34
551*4882a593Smuzhiyun #define rTx_IQK_PI_A				0xe38
552*4882a593Smuzhiyun #define rRx_IQK_PI_A				0xe3c
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun #define rTx_IQK						0xe40
555*4882a593Smuzhiyun #define rRx_IQK						0xe44
556*4882a593Smuzhiyun #define rIQK_AGC_Pts					0xe48
557*4882a593Smuzhiyun #define rIQK_AGC_Rsp				0xe4c
558*4882a593Smuzhiyun #define rTx_IQK_Tone_B				0xe50
559*4882a593Smuzhiyun #define rRx_IQK_Tone_B				0xe54
560*4882a593Smuzhiyun #define rTx_IQK_PI_B					0xe58
561*4882a593Smuzhiyun #define rRx_IQK_PI_B					0xe5c
562*4882a593Smuzhiyun #define rIQK_AGC_Cont				0xe60
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun #define rBlue_Tooth					0xe6c
565*4882a593Smuzhiyun #define rRx_Wait_CCA				0xe70
566*4882a593Smuzhiyun #define rTx_CCK_RFON				0xe74
567*4882a593Smuzhiyun #define rTx_CCK_BBON				0xe78
568*4882a593Smuzhiyun #define rTx_OFDM_RFON				0xe7c
569*4882a593Smuzhiyun #define rTx_OFDM_BBON				0xe80
570*4882a593Smuzhiyun #define rTx_To_Rx					0xe84
571*4882a593Smuzhiyun #define rTx_To_Tx					0xe88
572*4882a593Smuzhiyun #define rRx_CCK						0xe8c
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun #define rTx_Power_Before_IQK_A		0xe94
575*4882a593Smuzhiyun #define rTx_Power_After_IQK_A		0xe9c
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #define rRx_Power_Before_IQK_A		0xea0
578*4882a593Smuzhiyun #define rRx_Power_Before_IQK_A_2	0xea4
579*4882a593Smuzhiyun #define rRx_Power_After_IQK_A		0xea8
580*4882a593Smuzhiyun #define rRx_Power_After_IQK_A_2		0xeac
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun #define rTx_Power_Before_IQK_B		0xeb4
583*4882a593Smuzhiyun #define rTx_Power_After_IQK_B		0xebc
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun #define rRx_Power_Before_IQK_B		0xec0
586*4882a593Smuzhiyun #define rRx_Power_Before_IQK_B_2	0xec4
587*4882a593Smuzhiyun #define rRx_Power_After_IQK_B		0xec8
588*4882a593Smuzhiyun #define rRx_Power_After_IQK_B_2		0xecc
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun #define rRx_OFDM					0xed0
591*4882a593Smuzhiyun #define rRx_Wait_RIFS				0xed4
592*4882a593Smuzhiyun #define rRx_TO_Rx					0xed8
593*4882a593Smuzhiyun #define rStandby						0xedc
594*4882a593Smuzhiyun #define rSleep						0xee0
595*4882a593Smuzhiyun #define rPMPD_ANAEN				0xeec
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun /* 2. Page8(0x800) */
599*4882a593Smuzhiyun #define bRFMOD						0x1	/* Reg 0x800 rFPGA0_RFMOD */
600*4882a593Smuzhiyun #define bJapanMode					0x2
601*4882a593Smuzhiyun #define bCCKTxSC					0x30
602*4882a593Smuzhiyun #define bCCKEn						0x1000000
603*4882a593Smuzhiyun #define bOFDMEn						0x2000000
604*4882a593Smuzhiyun #define bXBTxAGC                  			0xf00	/* Reg 80c rFPGA0_TxGainStage */
605*4882a593Smuzhiyun #define bXCTxAGC			0xf000
606*4882a593Smuzhiyun #define bXDTxAGC			0xf0000
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun /* 4. PageA(0xA00) */
609*4882a593Smuzhiyun #define bCCKBBMode                			0x3	/* Useless */
610*4882a593Smuzhiyun #define bCCKTxPowerSaving		0x80
611*4882a593Smuzhiyun #define bCCKRxPowerSaving		0x40
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun #define bCCKSideBand              		0x10	/* Reg 0xa00 rCCK0_System 20/40 switch */
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun #define bCCKScramble              		0x8	/* Useless */
616*4882a593Smuzhiyun #define bCCKAntDiversity			0x8000
617*4882a593Smuzhiyun #define bCCKCarrierRecovery		0x4000
618*4882a593Smuzhiyun #define bCCKTxRate			0x3000
619*4882a593Smuzhiyun #define bCCKDCCancel			0x0800
620*4882a593Smuzhiyun #define bCCKISICancel			0x0400
621*4882a593Smuzhiyun #define bCCKMatchFilter		0x0200
622*4882a593Smuzhiyun #define bCCKEqualizer			0x0100
623*4882a593Smuzhiyun #define bCCKPreambleDetect		0x800000
624*4882a593Smuzhiyun #define bCCKFastFalseCCA		0x400000
625*4882a593Smuzhiyun #define bCCKChEstStart		0x300000
626*4882a593Smuzhiyun #define bCCKCCACount		0x080000
627*4882a593Smuzhiyun #define bCCKcs_lim			0x070000
628*4882a593Smuzhiyun #define bCCKBistMode			0x80000000
629*4882a593Smuzhiyun #define bCCKCCAMask			0x40000000
630*4882a593Smuzhiyun #define bCCKTxDACPhase		0x4
631*4882a593Smuzhiyun #define bCCKRxADCPhase         	   	0x20000000   /* r_rx_clk */
632*4882a593Smuzhiyun #define bCCKr_cp_mode0		0x0100
633*4882a593Smuzhiyun #define bCCKTxDCOffset		0xf0
634*4882a593Smuzhiyun #define bCCKRxDCOffset		0xf
635*4882a593Smuzhiyun #define bCCKCCAMode			0xc000
636*4882a593Smuzhiyun #define bCCKFalseCS_lim		0x3f00
637*4882a593Smuzhiyun #define bCCKCS_ratio			0xc00000
638*4882a593Smuzhiyun #define bCCKCorgBit_sel		0x300000
639*4882a593Smuzhiyun #define bCCKPD_lim			0x0f0000
640*4882a593Smuzhiyun #define bCCKNewCCA		0x80000000
641*4882a593Smuzhiyun #define bCCKRxHPofIG		0x8000
642*4882a593Smuzhiyun #define bCCKRxIG			0x7f00
643*4882a593Smuzhiyun #define bCCKLNAPolarity		0x800000
644*4882a593Smuzhiyun #define bCCKRx1stGain		0x7f0000
645*4882a593Smuzhiyun #define bCCKRFExtend              		0x20000000 /* CCK Rx Iinital gain polarity */
646*4882a593Smuzhiyun #define bCCKRxAGCSatLevel		0x1f000000
647*4882a593Smuzhiyun #define bCCKRxAGCSatCount		0xe0
648*4882a593Smuzhiyun #define bCCKRxRFSettle            		0x1f       /* AGCsamp_dly */
649*4882a593Smuzhiyun #define bCCKFixedRxAGC		0x8000
650*4882a593Smuzhiyun /* #define bCCKRxAGCFormat		0x4000 */   /* remove to HSSI register 0x824 */
651*4882a593Smuzhiyun #define bCCKAntennaPolarity		0x2000
652*4882a593Smuzhiyun #define bCCKTxFilterType		0x0c00
653*4882a593Smuzhiyun #define bCCKRxAGCReportType		0x0300
654*4882a593Smuzhiyun #define bCCKRxDAGCEn		0x80000000
655*4882a593Smuzhiyun #define bCCKRxDAGCPeriod		0x20000000
656*4882a593Smuzhiyun #define bCCKRxDAGCSatLevel		0x1f000000
657*4882a593Smuzhiyun #define bCCKTimingRecovery		0x800000
658*4882a593Smuzhiyun #define bCCKTxC0			0x3f0000
659*4882a593Smuzhiyun #define bCCKTxC1			0x3f000000
660*4882a593Smuzhiyun #define bCCKTxC2			0x3f
661*4882a593Smuzhiyun #define bCCKTxC3			0x3f00
662*4882a593Smuzhiyun #define bCCKTxC4			0x3f0000
663*4882a593Smuzhiyun #define bCCKTxC5			0x3f000000
664*4882a593Smuzhiyun #define bCCKTxC6			0x3f
665*4882a593Smuzhiyun #define bCCKTxC7			0x3f00
666*4882a593Smuzhiyun #define bCCKDebugPort		0xff0000
667*4882a593Smuzhiyun #define bCCKDACDebug		0x0f000000
668*4882a593Smuzhiyun #define bCCKFalseAlarmEnable		0x8000
669*4882a593Smuzhiyun #define bCCKFalseAlarmRead		0x4000
670*4882a593Smuzhiyun #define bCCKTRSSI			0x7f
671*4882a593Smuzhiyun #define bCCKRxAGCReport		0xfe
672*4882a593Smuzhiyun #define bCCKRxReport_AntSel		0x80000000
673*4882a593Smuzhiyun #define bCCKRxReport_MFOff		0x40000000
674*4882a593Smuzhiyun #define bCCKRxRxReport_SQLoss	0x20000000
675*4882a593Smuzhiyun #define bCCKRxReport_Pktloss		0x10000000
676*4882a593Smuzhiyun #define bCCKRxReport_Lockedbit	0x08000000
677*4882a593Smuzhiyun #define bCCKRxReport_RateError	0x04000000
678*4882a593Smuzhiyun #define bCCKRxReport_RxRate		0x03000000
679*4882a593Smuzhiyun #define bCCKRxFACounterLower	0xff
680*4882a593Smuzhiyun #define bCCKRxFACounterUpper	0xff000000
681*4882a593Smuzhiyun #define bCCKRxHPAGCStart		0xe000
682*4882a593Smuzhiyun #define bCCKRxHPAGCFinal		0x1c00
683*4882a593Smuzhiyun #define bCCKRxFalseAlarmEnable	0x8000
684*4882a593Smuzhiyun #define bCCKFACounterFreeze		0x4000
685*4882a593Smuzhiyun #define bCCKTxPathSel		0x10000000
686*4882a593Smuzhiyun #define bCCKDefaultRxPath		0xc000000
687*4882a593Smuzhiyun #define bCCKOptionRxPath		0x3000000
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /* 6. PageE(0xE00) */
690*4882a593Smuzhiyun #define bSTBCEn                  			0x4	/* Useless */
691*4882a593Smuzhiyun #define bAntennaMapping		0x10
692*4882a593Smuzhiyun #define bNss				0x20
693*4882a593Smuzhiyun #define bCFOAntSumD		0x200
694*4882a593Smuzhiyun #define bPHYCounterReset		0x8000000
695*4882a593Smuzhiyun #define bCFOReportGet			0x4000000
696*4882a593Smuzhiyun #define bOFDMContinueTx		0x10000000
697*4882a593Smuzhiyun #define bOFDMSingleCarrier		0x20000000
698*4882a593Smuzhiyun #define bOFDMSingleTone		0x40000000
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun /*
702*4882a593Smuzhiyun  * Other Definition
703*4882a593Smuzhiyun  *   */
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun #define bEnable                   0x1	/* Useless */
706*4882a593Smuzhiyun #define bDisable                  0x0
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun /* byte endable for srwrite */
709*4882a593Smuzhiyun #define bByte0                    		0x1	/* Useless */
710*4882a593Smuzhiyun #define bByte1		0x2
711*4882a593Smuzhiyun #define bByte2		0x4
712*4882a593Smuzhiyun #define bByte3		0x8
713*4882a593Smuzhiyun #define bWord0		0x3
714*4882a593Smuzhiyun #define bWord1		0xc
715*4882a593Smuzhiyun #define bDWord		0xf
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun /* for PutRegsetting & GetRegSetting BitMask */
718*4882a593Smuzhiyun #define bMaskByte0                		0xff	/* Reg 0xc50 rOFDM0_XAAGCCore~0xC6f */
719*4882a593Smuzhiyun #define bMaskByte1		0xff00
720*4882a593Smuzhiyun #define bMaskByte2		0xff0000
721*4882a593Smuzhiyun #define bMaskByte3		0xff000000
722*4882a593Smuzhiyun #define bMaskHWord	0xffff0000
723*4882a593Smuzhiyun #define bMaskLWord		0x0000ffff
724*4882a593Smuzhiyun #define bMaskDWord	0xffffffff
725*4882a593Smuzhiyun #define bMaskH3Bytes				0xffffff00
726*4882a593Smuzhiyun #define bMask12Bits				0xfff
727*4882a593Smuzhiyun #define bMaskH4Bits				0xf0000000
728*4882a593Smuzhiyun #define bMaskOFDM_D			0xffc00000
729*4882a593Smuzhiyun #define bMaskCCK				0x3f3f3f3f
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun /*--------------------------Define Parameters-------------------------------*/
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun #endif
736