xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8723ds/hal/phydm/phydm_mp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*@************************************************************
27*4882a593Smuzhiyun  * include files
28*4882a593Smuzhiyun  ************************************************************/
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "mp_precomp.h"
31*4882a593Smuzhiyun #include "phydm_precomp.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifdef PHYDM_MP_SUPPORT
34*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
35*4882a593Smuzhiyun 
phydm_mp_set_single_tone_jgr3(void * dm_void,boolean is_single_tone,u8 path)36*4882a593Smuzhiyun void phydm_mp_set_single_tone_jgr3(void *dm_void, boolean is_single_tone,
37*4882a593Smuzhiyun 				   u8 path)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
40*4882a593Smuzhiyun 	struct phydm_mp *mp = &dm->dm_mp_table;
41*4882a593Smuzhiyun 	u8 start = RF_PATH_A, end = RF_PATH_A;
42*4882a593Smuzhiyun 	u8 i = 0;
43*4882a593Smuzhiyun 	u8 central_ch = 0;
44*4882a593Smuzhiyun 	boolean is_2g_ch = false;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	switch (path) {
47*4882a593Smuzhiyun 	case RF_PATH_A:
48*4882a593Smuzhiyun 	case RF_PATH_B:
49*4882a593Smuzhiyun 	case RF_PATH_C:
50*4882a593Smuzhiyun 	case RF_PATH_D:
51*4882a593Smuzhiyun 		start = path;
52*4882a593Smuzhiyun 		end = path;
53*4882a593Smuzhiyun 		break;
54*4882a593Smuzhiyun 	case RF_PATH_AB:
55*4882a593Smuzhiyun 		start = RF_PATH_A;
56*4882a593Smuzhiyun 		end = RF_PATH_B;
57*4882a593Smuzhiyun 		break;
58*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_IC_4SS))
59*4882a593Smuzhiyun 	case RF_PATH_AC:
60*4882a593Smuzhiyun 		start = RF_PATH_A;
61*4882a593Smuzhiyun 		end = RF_PATH_C;
62*4882a593Smuzhiyun 		break;
63*4882a593Smuzhiyun 	case RF_PATH_AD:
64*4882a593Smuzhiyun 		start = RF_PATH_A;
65*4882a593Smuzhiyun 		end = RF_PATH_D;
66*4882a593Smuzhiyun 		break;
67*4882a593Smuzhiyun 	case RF_PATH_BC:
68*4882a593Smuzhiyun 		start = RF_PATH_B;
69*4882a593Smuzhiyun 		end = RF_PATH_C;
70*4882a593Smuzhiyun 		break;
71*4882a593Smuzhiyun 	case RF_PATH_BD:
72*4882a593Smuzhiyun 		start = RF_PATH_B;
73*4882a593Smuzhiyun 		end = RF_PATH_D;
74*4882a593Smuzhiyun 		break;
75*4882a593Smuzhiyun 	case RF_PATH_CD:
76*4882a593Smuzhiyun 		start = RF_PATH_C;
77*4882a593Smuzhiyun 		end = RF_PATH_D;
78*4882a593Smuzhiyun 		break;
79*4882a593Smuzhiyun 	case RF_PATH_ABC:
80*4882a593Smuzhiyun 		start = RF_PATH_A;
81*4882a593Smuzhiyun 		end = RF_PATH_C;
82*4882a593Smuzhiyun 		break;
83*4882a593Smuzhiyun 	case RF_PATH_ABD:
84*4882a593Smuzhiyun 		start = RF_PATH_A;
85*4882a593Smuzhiyun 		end = RF_PATH_D;
86*4882a593Smuzhiyun 		break;
87*4882a593Smuzhiyun 	case RF_PATH_ACD:
88*4882a593Smuzhiyun 		start = RF_PATH_A;
89*4882a593Smuzhiyun 		end = RF_PATH_D;
90*4882a593Smuzhiyun 		break;
91*4882a593Smuzhiyun 	case RF_PATH_BCD:
92*4882a593Smuzhiyun 		start = RF_PATH_B;
93*4882a593Smuzhiyun 		end = RF_PATH_D;
94*4882a593Smuzhiyun 		break;
95*4882a593Smuzhiyun 	case RF_PATH_ABCD:
96*4882a593Smuzhiyun 		start = RF_PATH_A;
97*4882a593Smuzhiyun 		end = RF_PATH_D;
98*4882a593Smuzhiyun 		break;
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	central_ch = (u8)odm_get_rf_reg(dm, RF_PATH_A, RF_0x18, 0xff);
103*4882a593Smuzhiyun 	is_2g_ch = (central_ch <= 14) ? true : false;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	if (is_single_tone) {
106*4882a593Smuzhiyun 		/*Disable CCA*/
107*4882a593Smuzhiyun 		if (is_2g_ch) { /*CCK RxIQ weighting = [0,0]*/
108*4882a593Smuzhiyun 			if(dm->support_ic_type & ODM_RTL8723F) {
109*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a24, BIT(13), 0x1); /*CCK*/
110*4882a593Smuzhiyun 			} else {
111*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x1a9c, BIT(20), 0x0);
112*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x1a14, 0x300, 0x3);
113*4882a593Smuzhiyun 			}
114*4882a593Smuzhiyun 		}
115*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1d58, 0xff8, 0x1ff); /*OFDM*/
116*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8723F) {
117*4882a593Smuzhiyun 			odm_set_rf_reg(dm, RF_PATH_A, RF_0x5, BIT(0), 0x0);
118*4882a593Smuzhiyun 			for (i = start; i <= end; i++) {
119*4882a593Smuzhiyun 				mp->rf0[i] = odm_get_rf_reg(dm, i, RF_0x0, RFREG_MASK);
120*4882a593Smuzhiyun 				/*Tx mode: RF0x00[19:16]=4'b0010 */
121*4882a593Smuzhiyun 				odm_set_rf_reg(dm, i, RF_0x0, 0xF0000, 0x2);
122*4882a593Smuzhiyun 				/*Lowest RF gain index: RF_0x1[5:0] TX power*/
123*4882a593Smuzhiyun 				mp->rf1[i] = odm_get_rf_reg(dm, i, RF_0x1, RFREG_MASK);
124*4882a593Smuzhiyun 				odm_set_rf_reg(dm, i, RF_0x1, 0x3f, 0x0);//TX power
125*4882a593Smuzhiyun 				/*RF LO enabled */
126*4882a593Smuzhiyun 				odm_set_rf_reg(dm, i, RF_0x58, BIT(1), 0x1);
127*4882a593Smuzhiyun 			}
128*4882a593Smuzhiyun 		} else {
129*4882a593Smuzhiyun 			for (i = start; i <= end; i++) {
130*4882a593Smuzhiyun 				mp->rf0[i] = odm_get_rf_reg(dm, i, RF_0x0, RFREG_MASK);
131*4882a593Smuzhiyun 				/*Tx mode: RF0x00[19:16]=4'b0010 */
132*4882a593Smuzhiyun 				odm_set_rf_reg(dm, i, RF_0x0, 0xF0000, 0x2);
133*4882a593Smuzhiyun 				/*Lowest RF gain index: RF_0x0[4:0] = 0*/
134*4882a593Smuzhiyun 				odm_set_rf_reg(dm, i, RF_0x0, 0x1f, 0x0);
135*4882a593Smuzhiyun 				/*RF LO enabled */
136*4882a593Smuzhiyun 				odm_set_rf_reg(dm, i, RF_0x58, BIT(1), 0x1);
137*4882a593Smuzhiyun 			}
138*4882a593Smuzhiyun 		}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		#if (RTL8814B_SUPPORT)
141*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8814B) {
142*4882a593Smuzhiyun 			mp->rf0_syn[RF_SYN0] = config_phydm_read_syn_reg_8814b(
143*4882a593Smuzhiyun 					       dm, RF_SYN0, RF_0x0, RFREG_MASK);
144*4882a593Smuzhiyun 			/*Lowest RF gain index: RF_0x0[4:0] = 0x0*/
145*4882a593Smuzhiyun 			config_phydm_write_rf_syn_8814b(dm, RF_SYN0, RF_0x0,
146*4882a593Smuzhiyun 							0x1f, 0x0);
147*4882a593Smuzhiyun 			/*RF LO enabled */
148*4882a593Smuzhiyun 			config_phydm_write_rf_syn_8814b(dm, RF_SYN0, RF_0x58,
149*4882a593Smuzhiyun 							BIT(1), 0x1);
150*4882a593Smuzhiyun 			/*SYN1*/
151*4882a593Smuzhiyun 			if (*dm->band_width == CHANNEL_WIDTH_80_80) {
152*4882a593Smuzhiyun 				mp->rf0_syn[RF_SYN1] = config_phydm_read_syn_reg_8814b(
153*4882a593Smuzhiyun 						       dm, RF_SYN1, RF_0x0,
154*4882a593Smuzhiyun 						       RFREG_MASK);
155*4882a593Smuzhiyun 				config_phydm_write_rf_syn_8814b(dm, RF_SYN1,
156*4882a593Smuzhiyun 								RF_0x0, 0x1f,
157*4882a593Smuzhiyun 								0x0);
158*4882a593Smuzhiyun 				config_phydm_write_rf_syn_8814b(dm, RF_SYN1,
159*4882a593Smuzhiyun 								RF_0x58, BIT(1),
160*4882a593Smuzhiyun 								0x1);
161*4882a593Smuzhiyun 			}
162*4882a593Smuzhiyun 		}
163*4882a593Smuzhiyun 		#endif
164*4882a593Smuzhiyun 	} else {
165*4882a593Smuzhiyun 		/*Enable CCA*/
166*4882a593Smuzhiyun 		if (is_2g_ch) { /*CCK RxIQ weighting = [1,1]*/
167*4882a593Smuzhiyun 			if(dm->support_ic_type & ODM_RTL8723F) {
168*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a24, BIT(13), 0x0); /*CCK*/
169*4882a593Smuzhiyun 			} else {
170*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x1a9c, BIT(20), 0x1);
171*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x1a14, 0x300, 0x0);
172*4882a593Smuzhiyun 			}
173*4882a593Smuzhiyun 		}
174*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1d58, 0xff8, 0x0); /*OFDM*/
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 		if(dm->support_ic_type & ODM_RTL8723F) {
177*4882a593Smuzhiyun 			for (i = start; i <= end; i++) {
178*4882a593Smuzhiyun 				odm_set_rf_reg(dm, i, RF_0x0, RFREG_MASK, mp->rf0[i]);
179*4882a593Smuzhiyun 				odm_set_rf_reg(dm, i, RF_0x1, RFREG_MASK, mp->rf1[i]);
180*4882a593Smuzhiyun 				/*RF LO disabled */
181*4882a593Smuzhiyun 				odm_set_rf_reg(dm, i, RF_0x58, BIT(1), 0x0);
182*4882a593Smuzhiyun 			}
183*4882a593Smuzhiyun 			odm_set_rf_reg(dm, RF_PATH_A, RF_0x5, BIT(0), 0x1);
184*4882a593Smuzhiyun 		} else {
185*4882a593Smuzhiyun 			for (i = start; i <= end; i++) {
186*4882a593Smuzhiyun 				odm_set_rf_reg(dm, i, RF_0x0, RFREG_MASK, mp->rf0[i]);
187*4882a593Smuzhiyun 				/*RF LO disabled */
188*4882a593Smuzhiyun 				odm_set_rf_reg(dm, i, RF_0x58, BIT(1), 0x0);
189*4882a593Smuzhiyun 			}
190*4882a593Smuzhiyun 		}
191*4882a593Smuzhiyun 		#if (RTL8814B_SUPPORT)
192*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8814B) {
193*4882a593Smuzhiyun 			config_phydm_write_rf_syn_8814b(dm, RF_SYN0, RF_0x0,
194*4882a593Smuzhiyun 							RFREG_MASK,
195*4882a593Smuzhiyun 							mp->rf0_syn[RF_SYN0]);
196*4882a593Smuzhiyun 			config_phydm_write_rf_syn_8814b(dm, RF_SYN0, RF_0x58,
197*4882a593Smuzhiyun 							BIT(1), 0x0);
198*4882a593Smuzhiyun 			/*SYN1*/
199*4882a593Smuzhiyun 			if (*dm->band_width == CHANNEL_WIDTH_80_80) {
200*4882a593Smuzhiyun 				config_phydm_write_rf_syn_8814b(dm, RF_SYN1,
201*4882a593Smuzhiyun 								RF_0x0,
202*4882a593Smuzhiyun 								RFREG_MASK,
203*4882a593Smuzhiyun 								mp->rf0_syn[RF_SYN1]);
204*4882a593Smuzhiyun 				config_phydm_write_rf_syn_8814b(dm, RF_SYN1,
205*4882a593Smuzhiyun 								RF_0x58, BIT(1),
206*4882a593Smuzhiyun 								0x0);
207*4882a593Smuzhiyun 			}
208*4882a593Smuzhiyun 		}
209*4882a593Smuzhiyun 		#endif
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
phydm_mp_set_carrier_supp_jgr3(void * dm_void,boolean is_carrier_supp,u32 rate_index)213*4882a593Smuzhiyun void phydm_mp_set_carrier_supp_jgr3(void *dm_void, boolean is_carrier_supp,
214*4882a593Smuzhiyun 				    u32 rate_index)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
217*4882a593Smuzhiyun 	struct phydm_mp *mp = &dm->dm_mp_table;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (is_carrier_supp) {
220*4882a593Smuzhiyun 		if (phydm_is_cck_rate(dm, (u8)rate_index)) {
221*4882a593Smuzhiyun 			/*if CCK block on? */
222*4882a593Smuzhiyun 			if (!odm_get_bb_reg(dm, R_0x1c3c, BIT(1)))
223*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x1c3c, BIT(1), 1);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 			if(dm->support_ic_type & ODM_RTL8723F){
226*4882a593Smuzhiyun 				/* @Carrier suppress tx */
227*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a08, BIT(18), 0x1);
228*4882a593Smuzhiyun 				/*turn off scramble setting */
229*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a04, BIT(5), 0x1);
230*4882a593Smuzhiyun 				/*Set CCK Tx Test Rate, set TxRate to 2Mbps */
231*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a08, 0x300000, 0x1);
232*4882a593Smuzhiyun 				/* BB and PMAC cont tx */
233*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a08, BIT(17), 0x1);
234*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a00, BIT(28), 0x1);
235*4882a593Smuzhiyun 				/* TX CCK ON */
236*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a08, BIT(31), 0x0);
237*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a08, BIT(31), 0x1);
238*4882a593Smuzhiyun 			}
239*4882a593Smuzhiyun 			else {
240*4882a593Smuzhiyun 				/*Turn Off All Test mode */
241*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x1ca4, 0x7, 0x0);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 				/*transmit mode */
244*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x1a00, 0x3, 0x2);
245*4882a593Smuzhiyun 				/*turn off scramble setting */
246*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x1a00, BIT(3), 0x0);
247*4882a593Smuzhiyun 				/*Set CCK Tx Test Rate, set TxRate to 1Mbps */
248*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x1a00, 0x3000, 0x0);
249*4882a593Smuzhiyun 			}
250*4882a593Smuzhiyun 		}
251*4882a593Smuzhiyun 	} else { /*Stop Carrier Suppression. */
252*4882a593Smuzhiyun 		if (phydm_is_cck_rate(dm, (u8)rate_index)) {
253*4882a593Smuzhiyun 			if(dm->support_ic_type & ODM_RTL8723F) {
254*4882a593Smuzhiyun 				/* TX Stop */
255*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a00, BIT(0), 0x1);
256*4882a593Smuzhiyun 				/* Clear BB cont tx */
257*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a00, BIT(28), 0x0);
258*4882a593Smuzhiyun 				/* Clear PMAC cont tx */
259*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a08, BIT(17), 0x0);
260*4882a593Smuzhiyun 				/* Clear TX Stop */
261*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a00, BIT(0), 0x0);
262*4882a593Smuzhiyun 				/* normal mode */
263*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a08, BIT(18), 0x0);
264*4882a593Smuzhiyun 				/* turn on scramble setting */
265*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x2a04, BIT(5), 0x0);
266*4882a593Smuzhiyun 			}
267*4882a593Smuzhiyun 			else {
268*4882a593Smuzhiyun 				/*normal mode */
269*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x1a00, 0x3, 0x0);
270*4882a593Smuzhiyun 				/*turn on scramble setting */
271*4882a593Smuzhiyun 				odm_set_bb_reg(dm, R_0x1a00, BIT(3), 0x1);
272*4882a593Smuzhiyun 			}
273*4882a593Smuzhiyun 			/*BB Reset */
274*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x1d0c, BIT(16), 0x0);
275*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x1d0c, BIT(16), 0x1);
276*4882a593Smuzhiyun 		}
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
phydm_mp_set_single_carrier_jgr3(void * dm_void,boolean is_single_carrier)280*4882a593Smuzhiyun void phydm_mp_set_single_carrier_jgr3(void *dm_void, boolean is_single_carrier)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
283*4882a593Smuzhiyun 	struct phydm_mp *mp = &dm->dm_mp_table;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (is_single_carrier) {
286*4882a593Smuzhiyun 		/*1. if OFDM block on? */
287*4882a593Smuzhiyun 		if (!odm_get_bb_reg(dm, R_0x1c3c, BIT(0)))
288*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x1c3c, BIT(0), 1);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8723F) {
291*4882a593Smuzhiyun 			/*3. turn on scramble setting */
292*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x2a04, BIT(5), 0);
293*4882a593Smuzhiyun 			/*4. Turn On single carrier. */
294*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x1ca4, 0x7, OFDM_SINGLE_CARRIER);
295*4882a593Smuzhiyun 		}
296*4882a593Smuzhiyun 		else {
297*4882a593Smuzhiyun 			/*2. set CCK test mode off, set to CCK normal mode */
298*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x1a00, 0x3, 0);
299*4882a593Smuzhiyun 			/*3. turn on scramble setting */
300*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x1a00, BIT(3), 1);
301*4882a593Smuzhiyun 			/*4. Turn On single carrier. */
302*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x1ca4, 0x7, OFDM_SINGLE_CARRIER);
303*4882a593Smuzhiyun 		}
304*4882a593Smuzhiyun 	} else {
305*4882a593Smuzhiyun 		/*Turn off all test modes. */
306*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1ca4, 0x7, OFDM_OFF);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 		/*Delay 10 ms */
309*4882a593Smuzhiyun 		ODM_delay_ms(10);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 		/*BB Reset*/
312*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1d0c, BIT(16), 0x0);
313*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1d0c, BIT(16), 0x1);
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
phydm_mp_get_tx_ok_jgr3(void * dm_void,u32 rate_index)317*4882a593Smuzhiyun void phydm_mp_get_tx_ok_jgr3(void *dm_void, u32 rate_index)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
320*4882a593Smuzhiyun 	struct phydm_mp *mp = &dm->dm_mp_table;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (phydm_is_cck_rate(dm, (u8)rate_index))
323*4882a593Smuzhiyun 		mp->tx_phy_ok_cnt = odm_get_bb_reg(dm, R_0x2de4, MASKLWORD);
324*4882a593Smuzhiyun 	else
325*4882a593Smuzhiyun 		mp->tx_phy_ok_cnt = odm_get_bb_reg(dm, R_0x2de0, MASKLWORD);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
phydm_mp_get_rx_ok_jgr3(void * dm_void)328*4882a593Smuzhiyun void phydm_mp_get_rx_ok_jgr3(void *dm_void)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
331*4882a593Smuzhiyun 	struct phydm_mp *mp = &dm->dm_mp_table;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	u32 cck_ok = 0, ofdm_ok = 0, ht_ok = 0, vht_ok = 0;
334*4882a593Smuzhiyun 	u32 cck_err = 0, ofdm_err = 0, ht_err = 0, vht_err = 0;
335*4882a593Smuzhiyun 	if(dm->support_ic_type & ODM_RTL8723F)
336*4882a593Smuzhiyun 		cck_ok = odm_get_bb_reg(dm, R_0x2aac, MASKLWORD);
337*4882a593Smuzhiyun 	else
338*4882a593Smuzhiyun 		cck_ok = odm_get_bb_reg(dm, R_0x2c04, MASKLWORD);
339*4882a593Smuzhiyun 	ofdm_ok = odm_get_bb_reg(dm, R_0x2c14, MASKLWORD);
340*4882a593Smuzhiyun 	ht_ok = odm_get_bb_reg(dm, R_0x2c10, MASKLWORD);
341*4882a593Smuzhiyun 	vht_ok = odm_get_bb_reg(dm, R_0x2c0c, MASKLWORD);
342*4882a593Smuzhiyun 	if(dm->support_ic_type & ODM_RTL8723F)
343*4882a593Smuzhiyun 		cck_err = odm_get_bb_reg(dm, R_0x2aac, MASKHWORD);
344*4882a593Smuzhiyun 	else
345*4882a593Smuzhiyun 		cck_err = odm_get_bb_reg(dm, R_0x2c04, MASKHWORD);
346*4882a593Smuzhiyun 	ofdm_err = odm_get_bb_reg(dm, R_0x2c14, MASKHWORD);
347*4882a593Smuzhiyun 	ht_err = odm_get_bb_reg(dm, R_0x2c10, MASKHWORD);
348*4882a593Smuzhiyun 	vht_err = odm_get_bb_reg(dm, R_0x2c0c, MASKHWORD);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	mp->rx_phy_ok_cnt = cck_ok + ofdm_ok + ht_ok + vht_ok;
351*4882a593Smuzhiyun 	mp->rx_phy_crc_err_cnt = cck_err + ofdm_err + ht_err + vht_err;
352*4882a593Smuzhiyun 	mp->io_value = (u32)mp->rx_phy_ok_cnt;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun #endif
phydm_mp_set_crystal_cap(void * dm_void,u8 crystal_cap)355*4882a593Smuzhiyun void phydm_mp_set_crystal_cap(void *dm_void, u8 crystal_cap)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	phydm_set_crystal_cap(dm, crystal_cap);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
phydm_mp_set_single_tone(void * dm_void,boolean is_single_tone,u8 path)362*4882a593Smuzhiyun void phydm_mp_set_single_tone(void *dm_void, boolean is_single_tone, u8 path)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
367*4882a593Smuzhiyun 		phydm_mp_set_single_tone_jgr3(dm, is_single_tone, path);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
phydm_mp_set_carrier_supp(void * dm_void,boolean is_carrier_supp,u32 rate_index)370*4882a593Smuzhiyun void phydm_mp_set_carrier_supp(void *dm_void, boolean is_carrier_supp,
371*4882a593Smuzhiyun 			       u32 rate_index)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
376*4882a593Smuzhiyun 		phydm_mp_set_carrier_supp_jgr3(dm, is_carrier_supp, rate_index);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
phydm_mp_set_single_carrier(void * dm_void,boolean is_single_carrier)379*4882a593Smuzhiyun void phydm_mp_set_single_carrier(void *dm_void, boolean is_single_carrier)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
384*4882a593Smuzhiyun 		phydm_mp_set_single_carrier_jgr3(dm, is_single_carrier);
385*4882a593Smuzhiyun }
phydm_mp_reset_rx_counters_phy(void * dm_void)386*4882a593Smuzhiyun void phydm_mp_reset_rx_counters_phy(void *dm_void)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	phydm_reset_bb_hw_cnt(dm);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
phydm_mp_get_tx_ok(void * dm_void,u32 rate_index)393*4882a593Smuzhiyun void phydm_mp_get_tx_ok(void *dm_void, u32 rate_index)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
398*4882a593Smuzhiyun 		phydm_mp_get_tx_ok_jgr3(dm, rate_index);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
phydm_mp_get_rx_ok(void * dm_void)401*4882a593Smuzhiyun void phydm_mp_get_rx_ok(void *dm_void)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
406*4882a593Smuzhiyun 		phydm_mp_get_rx_ok_jgr3(dm);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun #endif
409