xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8723ds/hal/phydm/phydm_dig.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*@************************************************************
27*4882a593Smuzhiyun  * include files
28*4882a593Smuzhiyun  * ************************************************************
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun #include "mp_precomp.h"
31*4882a593Smuzhiyun #include "phydm_precomp.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
phydm_dig_recorder_reset(void * dm_void)34*4882a593Smuzhiyun void phydm_dig_recorder_reset(void *dm_void)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
37*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
38*4882a593Smuzhiyun 	struct phydm_dig_recorder_strcut *dig_rc = &dig_t->dig_recorder_t;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "%s ======>\n", __func__);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	odm_memory_set(dm, &dig_rc->igi_bitmap, 0,
43*4882a593Smuzhiyun 		       sizeof(struct phydm_dig_recorder_strcut));
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
phydm_dig_recorder(void * dm_void,u8 igi_curr,u32 fa_metrics)46*4882a593Smuzhiyun void phydm_dig_recorder(void *dm_void, u8 igi_curr,
47*4882a593Smuzhiyun 			u32 fa_metrics)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
50*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
51*4882a593Smuzhiyun 	struct phydm_dig_recorder_strcut *dig_rc = &dig_t->dig_recorder_t;
52*4882a593Smuzhiyun 	u8 igi_pre = dig_rc->igi_history[0];
53*4882a593Smuzhiyun 	u8 igi_up = 0;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	if (!dm->is_linked)
56*4882a593Smuzhiyun 		return;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "%s ======>\n", __func__);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	if (dm->first_connect) {
61*4882a593Smuzhiyun 		phydm_dig_recorder_reset(dm);
62*4882a593Smuzhiyun 		dig_rc->igi_history[0] = igi_curr;
63*4882a593Smuzhiyun 		dig_rc->fa_history[0] = fa_metrics;
64*4882a593Smuzhiyun 		return;
65*4882a593Smuzhiyun 	}
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (igi_curr % 2)
68*4882a593Smuzhiyun 		igi_curr--;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	igi_pre = dig_rc->igi_history[0];
71*4882a593Smuzhiyun 	igi_up = (igi_curr > igi_pre) ? 1 : 0;
72*4882a593Smuzhiyun 	dig_rc->igi_bitmap = ((dig_rc->igi_bitmap << 1) & 0xfe) | igi_up;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	dig_rc->igi_history[3] = dig_rc->igi_history[2];
75*4882a593Smuzhiyun 	dig_rc->igi_history[2] = dig_rc->igi_history[1];
76*4882a593Smuzhiyun 	dig_rc->igi_history[1] = dig_rc->igi_history[0];
77*4882a593Smuzhiyun 	dig_rc->igi_history[0] = igi_curr;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	dig_rc->fa_history[3] = dig_rc->fa_history[2];
80*4882a593Smuzhiyun 	dig_rc->fa_history[2] = dig_rc->fa_history[1];
81*4882a593Smuzhiyun 	dig_rc->fa_history[1] = dig_rc->fa_history[0];
82*4882a593Smuzhiyun 	dig_rc->fa_history[0] = fa_metrics;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "igi_history[3:0] = {0x%x, 0x%x, 0x%x, 0x%x}\n",
85*4882a593Smuzhiyun 		  dig_rc->igi_history[3], dig_rc->igi_history[2],
86*4882a593Smuzhiyun 		  dig_rc->igi_history[1], dig_rc->igi_history[0]);
87*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "fa_history[3:0] = {%d, %d, %d, %d}\n",
88*4882a593Smuzhiyun 		  dig_rc->fa_history[3], dig_rc->fa_history[2],
89*4882a593Smuzhiyun 		  dig_rc->fa_history[1], dig_rc->fa_history[0]);
90*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "igi_bitmap = {%d, %d, %d, %d} = 0x%x\n",
91*4882a593Smuzhiyun 		  (u8)((dig_rc->igi_bitmap & BIT(3)) >> 3),
92*4882a593Smuzhiyun 		  (u8)((dig_rc->igi_bitmap & BIT(2)) >> 2),
93*4882a593Smuzhiyun 		  (u8)((dig_rc->igi_bitmap & BIT(1)) >> 1),
94*4882a593Smuzhiyun 		  (u8)(dig_rc->igi_bitmap & BIT(0)),
95*4882a593Smuzhiyun 		  dig_rc->igi_bitmap);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
phydm_dig_damping_chk(void * dm_void)98*4882a593Smuzhiyun void phydm_dig_damping_chk(void *dm_void)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
101*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
102*4882a593Smuzhiyun 	struct phydm_dig_recorder_strcut *dig_rc = &dig_t->dig_recorder_t;
103*4882a593Smuzhiyun 	u8 igi_bitmap_4bit = dig_rc->igi_bitmap & 0xf;
104*4882a593Smuzhiyun 	u8 diff1 = 0, diff2 = 0;
105*4882a593Smuzhiyun 	u32 fa_low_th = dig_t->fa_th[0];
106*4882a593Smuzhiyun 	u32 fa_high_th = dig_t->fa_th[1];
107*4882a593Smuzhiyun 	u32 fa_high_th2 = dig_t->fa_th[2];
108*4882a593Smuzhiyun 	u8 fa_pattern_match = 0;
109*4882a593Smuzhiyun 	u32 time_tmp = 0;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (!dm->is_linked)
112*4882a593Smuzhiyun 		return;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "%s ======>\n", __func__);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/*@== Release Damping ================================================*/
117*4882a593Smuzhiyun 	if (dig_rc->damping_limit_en) {
118*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG,
119*4882a593Smuzhiyun 			  "[Damping Limit!] limit_time=%d, phydm_sys_up_time=%d\n",
120*4882a593Smuzhiyun 			  dig_rc->limit_time, dm->phydm_sys_up_time);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 		time_tmp = dig_rc->limit_time + DIG_LIMIT_PERIOD;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 		if (DIFF_2(dm->rssi_min, dig_rc->limit_rssi) > 3 ||
125*4882a593Smuzhiyun 		    time_tmp < dm->phydm_sys_up_time) {
126*4882a593Smuzhiyun 			dig_rc->damping_limit_en = 0;
127*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "rssi_min=%d, limit_rssi=%d\n",
128*4882a593Smuzhiyun 				  dm->rssi_min, dig_rc->limit_rssi);
129*4882a593Smuzhiyun 		}
130*4882a593Smuzhiyun 		return;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/*@== Damping Pattern Check===========================================*/
134*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "fa_th{H, L}= {%d,%d}\n", fa_high_th, fa_low_th);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	switch (igi_bitmap_4bit) {
137*4882a593Smuzhiyun 	case 0x5:
138*4882a593Smuzhiyun 	/*@ 4b'0101
139*4882a593Smuzhiyun 	* IGI:[3]down(0x24)->[2]up(0x26)->[1]down(0x24)->[0]up(0x26)->[new](Lock @ 0x26)
140*4882a593Smuzhiyun 	* FA: [3] >high1   ->[2] <low   ->[1] >high1   ->[0] <low   ->[new]   <low
141*4882a593Smuzhiyun 	*
142*4882a593Smuzhiyun 	* IGI:[3]down(0x24)->[2]up(0x28)->[1]down(0x24)->[0]up(0x28)->[new](Lock @ 0x28)
143*4882a593Smuzhiyun 	* FA: [3] >high2   ->[2] <low   ->[1] >high2   ->[0] <low   ->[new]   <low
144*4882a593Smuzhiyun 	*/
145*4882a593Smuzhiyun 		if (dig_rc->igi_history[0] > dig_rc->igi_history[1])
146*4882a593Smuzhiyun 			diff1 = dig_rc->igi_history[0] - dig_rc->igi_history[1];
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 		if (dig_rc->igi_history[2] > dig_rc->igi_history[3])
149*4882a593Smuzhiyun 			diff2 = dig_rc->igi_history[2] - dig_rc->igi_history[3];
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 		if (dig_rc->fa_history[0] < fa_low_th &&
152*4882a593Smuzhiyun 		    dig_rc->fa_history[1] > fa_high_th &&
153*4882a593Smuzhiyun 		    dig_rc->fa_history[2] < fa_low_th &&
154*4882a593Smuzhiyun 		    dig_rc->fa_history[3] > fa_high_th) {
155*4882a593Smuzhiyun 		    /*@Check each fa element*/
156*4882a593Smuzhiyun 			fa_pattern_match = 1;
157*4882a593Smuzhiyun 		}
158*4882a593Smuzhiyun 		break;
159*4882a593Smuzhiyun 	case 0x9:
160*4882a593Smuzhiyun 	/*@ 4b'1001
161*4882a593Smuzhiyun 	* IGI:[3]up(0x28)->[2]down(0x26)->[1]down(0x24)->[0]up(0x28)->[new](Lock @ 0x28)
162*4882a593Smuzhiyun 	* FA: [3]  <low  ->[2] <low     ->[1] >high2   ->[0] <low   ->[new]  <low
163*4882a593Smuzhiyun 	*/
164*4882a593Smuzhiyun 		if (dig_rc->igi_history[0] > dig_rc->igi_history[1])
165*4882a593Smuzhiyun 			diff1 = dig_rc->igi_history[0] - dig_rc->igi_history[1];
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 		if (dig_rc->igi_history[2] < dig_rc->igi_history[3])
168*4882a593Smuzhiyun 			diff2 = dig_rc->igi_history[3] - dig_rc->igi_history[2];
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 		if (dig_rc->fa_history[0] < fa_low_th &&
171*4882a593Smuzhiyun 		    dig_rc->fa_history[1] > fa_high_th2 &&
172*4882a593Smuzhiyun 		    dig_rc->fa_history[2] < fa_low_th &&
173*4882a593Smuzhiyun 		    dig_rc->fa_history[3] < fa_low_th) {
174*4882a593Smuzhiyun 		    /*@Check each fa element*/
175*4882a593Smuzhiyun 			fa_pattern_match = 1;
176*4882a593Smuzhiyun 		}
177*4882a593Smuzhiyun 		break;
178*4882a593Smuzhiyun 	default:
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 	}
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	if (diff1 >= 2 && diff2 >= 2 && fa_pattern_match) {
183*4882a593Smuzhiyun 		dig_rc->damping_limit_en = 1;
184*4882a593Smuzhiyun 		dig_rc->damping_limit_val = dig_rc->igi_history[0];
185*4882a593Smuzhiyun 		dig_rc->limit_time = dm->phydm_sys_up_time;
186*4882a593Smuzhiyun 		dig_rc->limit_rssi = dm->rssi_min;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG,
189*4882a593Smuzhiyun 			  "[Start damping_limit!] IGI_dyn_min=0x%x, limit_time=%d, limit_rssi=%d\n",
190*4882a593Smuzhiyun 			  dig_rc->damping_limit_val,
191*4882a593Smuzhiyun 			  dig_rc->limit_time, dig_rc->limit_rssi);
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "damping_limit=%d\n", dig_rc->damping_limit_en);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun 
phydm_fa_threshold_check(void * dm_void,boolean is_dfs_band)198*4882a593Smuzhiyun void phydm_fa_threshold_check(void *dm_void, boolean is_dfs_band)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
201*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
202*4882a593Smuzhiyun 	u8 i = 0;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	dig_t->dm_dig_fa_th1 = DM_DIG_FA_TH1;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	if (dig_t->is_dbg_fa_th) {
207*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Manual Fix FA_th\n");
208*4882a593Smuzhiyun 	} else if (dm->is_linked) {
209*4882a593Smuzhiyun 		if (dm->rssi_min < 20) { /*@[PHYDM-252]*/
210*4882a593Smuzhiyun 			dig_t->fa_th[0] = 500;
211*4882a593Smuzhiyun 			dig_t->fa_th[1] = 750;
212*4882a593Smuzhiyun 			dig_t->fa_th[2] = 1000;
213*4882a593Smuzhiyun 		} else if (((dm->rx_tp >> 2) > dm->tx_tp) && /*Test RX TP*/
214*4882a593Smuzhiyun 			   (dm->rx_tp < 10) && (dm->rx_tp > 1)) { /*TP=1~10Mb*/
215*4882a593Smuzhiyun 			dig_t->fa_th[0] = 125;
216*4882a593Smuzhiyun 			dig_t->fa_th[1] = 250;
217*4882a593Smuzhiyun 			dig_t->fa_th[2] = 500;
218*4882a593Smuzhiyun 		} else {
219*4882a593Smuzhiyun 			dig_t->fa_th[0] = 250;
220*4882a593Smuzhiyun 			dig_t->fa_th[1] = 500;
221*4882a593Smuzhiyun 			dig_t->fa_th[2] = 750;
222*4882a593Smuzhiyun 		}
223*4882a593Smuzhiyun 	} else {
224*4882a593Smuzhiyun 		if (is_dfs_band) { /* @For DFS band and no link */
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 			dig_t->fa_th[0] = 250;
227*4882a593Smuzhiyun 			dig_t->fa_th[1] = 1000;
228*4882a593Smuzhiyun 			dig_t->fa_th[2] = 2000;
229*4882a593Smuzhiyun 		} else {
230*4882a593Smuzhiyun 			dig_t->fa_th[0] = 2000;
231*4882a593Smuzhiyun 			dig_t->fa_th[1] = 4000;
232*4882a593Smuzhiyun 			dig_t->fa_th[2] = 5000;
233*4882a593Smuzhiyun 		}
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if ((dig_t->fa_source >= 1) && (dig_t->fa_source <= 3)) {
237*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
238*4882a593Smuzhiyun 			dig_t->fa_th[i] *= OFDM_FA_EXP_DURATION;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		dig_t->dm_dig_fa_th1 *= OFDM_FA_EXP_DURATION;
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "FA_th={%d,%d,%d}\n", dig_t->fa_th[0],
244*4882a593Smuzhiyun 		  dig_t->fa_th[1], dig_t->fa_th[2]);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
phydm_set_big_jump_step(void * dm_void,u8 curr_igi)247*4882a593Smuzhiyun void phydm_set_big_jump_step(void *dm_void, u8 curr_igi)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8197F_SUPPORT || RTL8192F_SUPPORT)
250*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
251*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
252*4882a593Smuzhiyun 	u8 step1[8] = {24, 30, 40, 50, 60, 70, 80, 90};
253*4882a593Smuzhiyun 	u8 big_jump_lmt = dig_t->big_jump_lmt[dig_t->agc_table_idx];
254*4882a593Smuzhiyun 	u8 i;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (dig_t->enable_adjust_big_jump == 0)
257*4882a593Smuzhiyun 		return;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	for (i = 0; i <= dig_t->big_jump_step1; i++) {
260*4882a593Smuzhiyun 		if ((curr_igi + step1[i]) > big_jump_lmt) {
261*4882a593Smuzhiyun 			if (i != 0)
262*4882a593Smuzhiyun 				i = i - 1;
263*4882a593Smuzhiyun 			break;
264*4882a593Smuzhiyun 		} else if (i == dig_t->big_jump_step1) {
265*4882a593Smuzhiyun 			break;
266*4882a593Smuzhiyun 		}
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822B)
269*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x8c8, 0xe, i);
270*4882a593Smuzhiyun 	else if (dm->support_ic_type & (ODM_RTL8197F | ODM_RTL8192F))
271*4882a593Smuzhiyun 		odm_set_bb_reg(dm, ODM_REG_BB_AGC_SET_2_11N, 0xe, i);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "Bigjump = %d (ori = 0x%x), LMT=0x%x\n", i,
274*4882a593Smuzhiyun 		  dig_t->big_jump_step1, big_jump_lmt);
275*4882a593Smuzhiyun #endif
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
phydm_write_dig_reg_jgr3(void * dm_void,u8 igi)279*4882a593Smuzhiyun void phydm_write_dig_reg_jgr3(void *dm_void, u8 igi)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
282*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "%s===>\n", __func__);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/* Set IGI value */
287*4882a593Smuzhiyun 	if (!(dm->support_ic_type & ODM_IC_JGR3_SERIES))
288*4882a593Smuzhiyun 		return;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_11AC, igi);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_2SS))
293*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYDM_IC_ABOVE_2SS)
294*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_B_11AC3, igi);
295*4882a593Smuzhiyun 	#endif
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_4SS))
298*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYDM_IC_ABOVE_4SS) {
299*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_C_11AC3, igi);
300*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_D_11AC3, igi);
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 	#endif
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
phydm_get_igi_reg_val_jgr3(void * dm_void,enum bb_path path)305*4882a593Smuzhiyun u8 phydm_get_igi_reg_val_jgr3(void *dm_void, enum bb_path path)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
308*4882a593Smuzhiyun 	u32 val = 0;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "%s===>\n", __func__);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* Set IGI value */
313*4882a593Smuzhiyun 	if (!(dm->support_ic_type & ODM_IC_JGR3_SERIES))
314*4882a593Smuzhiyun 		return (u8)val;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	if (path == BB_PATH_A)
317*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_11AC);
318*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
319*4882a593Smuzhiyun 	else if (path == BB_PATH_B)
320*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_B_11AC3);
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_3SS))
324*4882a593Smuzhiyun 	else if (path == BB_PATH_C)
325*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_C_11AC3);
326*4882a593Smuzhiyun #endif
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
329*4882a593Smuzhiyun 	else if (path == BB_PATH_D)
330*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, R_0x1d70, ODM_BIT_IGI_D_11AC3);
331*4882a593Smuzhiyun #endif
332*4882a593Smuzhiyun 	return (u8)val;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
phydm_fa_cnt_statistics_jgr3(void * dm_void)335*4882a593Smuzhiyun void phydm_fa_cnt_statistics_jgr3(void *dm_void)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
338*4882a593Smuzhiyun 	struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
339*4882a593Smuzhiyun 	u32 ret_value = 0;
340*4882a593Smuzhiyun 	u32 cck_enable = 0;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (!(dm->support_ic_type & ODM_IC_JGR3_SERIES))
343*4882a593Smuzhiyun 		return;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0x2de4, MASKDWORD);
346*4882a593Smuzhiyun 	fa_t->cnt_cck_txen = (ret_value & 0xffff);
347*4882a593Smuzhiyun 	fa_t->cnt_cck_txon = ((ret_value & 0xffff0000) >> 16);
348*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0x2de0, MASKDWORD);
349*4882a593Smuzhiyun 	fa_t->cnt_ofdm_txen = (ret_value & 0xffff);
350*4882a593Smuzhiyun 	fa_t->cnt_ofdm_txon = ((ret_value & 0xffff0000) >> 16);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0x2d20, MASKDWORD);
353*4882a593Smuzhiyun 	fa_t->cnt_fast_fsync = ret_value & 0xffff;
354*4882a593Smuzhiyun 	fa_t->cnt_sb_search_fail = (ret_value & 0xffff0000) >> 16;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0x2d04, MASKDWORD);
357*4882a593Smuzhiyun 	fa_t->cnt_parity_fail = (ret_value & 0xffff0000) >> 16;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0x2d08, MASKDWORD);
360*4882a593Smuzhiyun 	fa_t->cnt_rate_illegal = ret_value & 0xffff;
361*4882a593Smuzhiyun 	fa_t->cnt_crc8_fail = (ret_value & 0xffff0000) >> 16;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0x2d10, MASKDWORD);
364*4882a593Smuzhiyun 	fa_t->cnt_mcs_fail = ret_value & 0xffff;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* read CCK CRC32 counter */
367*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F)
368*4882a593Smuzhiyun 		ret_value = odm_get_bb_reg(dm, R_0x2aac, MASKDWORD);
369*4882a593Smuzhiyun 	else
370*4882a593Smuzhiyun 		ret_value = odm_get_bb_reg(dm, R_0x2c04, MASKDWORD);
371*4882a593Smuzhiyun 	fa_t->cnt_cck_crc32_ok = ret_value & 0xffff;
372*4882a593Smuzhiyun 	fa_t->cnt_cck_crc32_error = (ret_value & 0xffff0000) >> 16;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/* read OFDM CRC32 counter */
375*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0x2c14, MASKDWORD);
376*4882a593Smuzhiyun 	fa_t->cnt_ofdm_crc32_ok = ret_value & 0xffff;
377*4882a593Smuzhiyun 	fa_t->cnt_ofdm_crc32_error = (ret_value & 0xffff0000) >> 16;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* read OFDM2 CRC32 counter */
380*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0x2c1c, MASKDWORD);
381*4882a593Smuzhiyun 	fa_t->cnt_ofdm2_crc32_ok = ret_value & 0xffff;
382*4882a593Smuzhiyun 	fa_t->cnt_ofdm2_crc32_error = (ret_value & 0xffff0000) >> 16;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/* read HT CRC32 counter */
385*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0x2c10, MASKDWORD);
386*4882a593Smuzhiyun 	fa_t->cnt_ht_crc32_ok = ret_value & 0xffff;
387*4882a593Smuzhiyun 	fa_t->cnt_ht_crc32_error = (ret_value & 0xffff0000) >> 16;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* read HT2 CRC32 counter */
390*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0x2c18, MASKDWORD);
391*4882a593Smuzhiyun 	fa_t->cnt_ht2_crc32_ok = ret_value & 0xffff;
392*4882a593Smuzhiyun 	fa_t->cnt_ht2_crc32_error = (ret_value & 0xffff0000) >> 16;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/*for VHT part */
395*4882a593Smuzhiyun 	if (dm->support_ic_type & (ODM_RTL8822C | ODM_RTL8812F |
396*4882a593Smuzhiyun 	    ODM_RTL8814B)) {
397*4882a593Smuzhiyun 		/*read VHT CRC32 counter */
398*4882a593Smuzhiyun 		ret_value = odm_get_bb_reg(dm, R_0x2c0c, MASKDWORD);
399*4882a593Smuzhiyun 		fa_t->cnt_vht_crc32_ok = ret_value & 0xffff;
400*4882a593Smuzhiyun 		fa_t->cnt_vht_crc32_error = (ret_value & 0xffff0000) >> 16;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 		/*read VHT2 CRC32 counter */
403*4882a593Smuzhiyun 		ret_value = odm_get_bb_reg(dm, R_0x2c54, MASKDWORD);
404*4882a593Smuzhiyun 		fa_t->cnt_vht2_crc32_ok = ret_value & 0xffff;
405*4882a593Smuzhiyun 		fa_t->cnt_vht2_crc32_error = (ret_value & 0xffff0000) >> 16;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 		ret_value = odm_get_bb_reg(dm, R_0x2d10, MASKDWORD);
408*4882a593Smuzhiyun 		fa_t->cnt_mcs_fail_vht = (ret_value & 0xffff0000) >> 16;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 		ret_value = odm_get_bb_reg(dm, R_0x2d0c, MASKDWORD);
411*4882a593Smuzhiyun 		fa_t->cnt_crc8_fail_vhta = ret_value & 0xffff;
412*4882a593Smuzhiyun 		fa_t->cnt_crc8_fail_vhtb = (ret_value & 0xffff0000) >> 16;
413*4882a593Smuzhiyun 	} else {
414*4882a593Smuzhiyun 		fa_t->cnt_vht_crc32_error = 0;
415*4882a593Smuzhiyun 		fa_t->cnt_vht_crc32_ok = 0;
416*4882a593Smuzhiyun 		fa_t->cnt_vht2_crc32_error = 0;
417*4882a593Smuzhiyun 		fa_t->cnt_vht2_crc32_ok = 0;
418*4882a593Smuzhiyun 		fa_t->cnt_mcs_fail_vht = 0;
419*4882a593Smuzhiyun 		fa_t->cnt_crc8_fail_vhta = 0;
420*4882a593Smuzhiyun 		fa_t->cnt_crc8_fail_vhtb = 0;
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* @calculate OFDM FA counter instead of reading brk_cnt*/
424*4882a593Smuzhiyun 	fa_t->cnt_ofdm_fail = fa_t->cnt_parity_fail + fa_t->cnt_rate_illegal +
425*4882a593Smuzhiyun 			      fa_t->cnt_crc8_fail + fa_t->cnt_mcs_fail +
426*4882a593Smuzhiyun 			      fa_t->cnt_fast_fsync + fa_t->cnt_sb_search_fail +
427*4882a593Smuzhiyun 			      fa_t->cnt_mcs_fail_vht + fa_t->cnt_crc8_fail_vhta;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* Read CCK FA counter */
430*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F){
431*4882a593Smuzhiyun 		ret_value= odm_get_bb_reg(dm, R_0x2aa8, MASKLWORD);
432*4882a593Smuzhiyun 	       fa_t->cnt_cck_fail=(ret_value&0xffff)+((ret_value&0xffff0000)>>16);
433*4882a593Smuzhiyun 		}
434*4882a593Smuzhiyun 	else
435*4882a593Smuzhiyun 		fa_t->cnt_cck_fail = odm_get_bb_reg(dm, R_0x1a5c, MASKLWORD);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* read CCK/OFDM CCA counter */
438*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0x2c08, MASKDWORD);
439*4882a593Smuzhiyun 	fa_t->cnt_ofdm_cca = ((ret_value & 0xffff0000) >> 16);
440*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F)
441*4882a593Smuzhiyun 		ret_value = odm_get_bb_reg(dm, R_0x2aa0, MASKDWORD);
442*4882a593Smuzhiyun 	fa_t->cnt_cck_cca = ret_value & 0xffff;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/* @CCK RxIQ weighting = 1 => 0x1a14[9:8]=0x0 */
445*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F)
446*4882a593Smuzhiyun 		cck_enable = odm_get_bb_reg(dm, R_0x2a24, BIT(13));
447*4882a593Smuzhiyun 	else
448*4882a593Smuzhiyun 		cck_enable = odm_get_bb_reg(dm, R_0x1a14, 0x300);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (cck_enable == 0x0) { /* @if(*dm->band_type == ODM_BAND_2_4G) */
451*4882a593Smuzhiyun 		fa_t->cnt_all = fa_t->cnt_ofdm_fail + fa_t->cnt_cck_fail;
452*4882a593Smuzhiyun 		fa_t->cnt_cca_all = fa_t->cnt_cck_cca + fa_t->cnt_ofdm_cca;
453*4882a593Smuzhiyun 	} else {
454*4882a593Smuzhiyun 		fa_t->cnt_all = fa_t->cnt_ofdm_fail;
455*4882a593Smuzhiyun 		fa_t->cnt_cca_all = fa_t->cnt_ofdm_cca;
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun #endif
460*4882a593Smuzhiyun 
phydm_write_dig_reg_c50(void * dm_void,u8 igi)461*4882a593Smuzhiyun void phydm_write_dig_reg_c50(void *dm_void, u8 igi)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "%s===>\n", __func__);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	odm_set_bb_reg(dm, ODM_REG(IGI_A, dm), ODM_BIT(IGI, dm), igi);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_2SS))
470*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYDM_IC_ABOVE_2SS)
471*4882a593Smuzhiyun 		odm_set_bb_reg(dm, ODM_REG(IGI_B, dm), ODM_BIT(IGI, dm), igi);
472*4882a593Smuzhiyun 	#endif
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_4SS))
475*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYDM_IC_ABOVE_4SS) {
476*4882a593Smuzhiyun 		odm_set_bb_reg(dm, ODM_REG(IGI_C, dm), ODM_BIT(IGI, dm), igi);
477*4882a593Smuzhiyun 		odm_set_bb_reg(dm, ODM_REG(IGI_D, dm), ODM_BIT(IGI, dm), igi);
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 	#endif
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
phydm_write_dig_reg(void * dm_void,u8 igi)482*4882a593Smuzhiyun void phydm_write_dig_reg(void *dm_void, u8 igi)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
485*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
486*4882a593Smuzhiyun 	u8 rf_gain = 0;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "%s===>\n", __func__);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
491*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
492*4882a593Smuzhiyun 		phydm_write_dig_reg_jgr3(dm, igi);
493*4882a593Smuzhiyun 	else
494*4882a593Smuzhiyun 	#endif
495*4882a593Smuzhiyun 		phydm_write_dig_reg_c50(dm, igi);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	#if (RTL8721D_SUPPORT)
498*4882a593Smuzhiyun 	if (dm->invalid_mode) {
499*4882a593Smuzhiyun 		if (igi <= 0x10)
500*4882a593Smuzhiyun 			rf_gain = 0xfa;
501*4882a593Smuzhiyun 		else if (igi <= 0x40)
502*4882a593Smuzhiyun 			rf_gain = 0xe3 + 0x20 - (igi >> 1);
503*4882a593Smuzhiyun 		else if (igi <= 0x50)
504*4882a593Smuzhiyun 			rf_gain = 0xcb - (igi >> 1);
505*4882a593Smuzhiyun 		else if (igi <= 0x5e)
506*4882a593Smuzhiyun 			rf_gain = 0x92 - (igi >> 1);
507*4882a593Smuzhiyun 		else if (igi <= 0x64)
508*4882a593Smuzhiyun 			rf_gain = 0x74 - (igi >> 1);
509*4882a593Smuzhiyun 		else
510*4882a593Smuzhiyun 			rf_gain = (0x3d > (igi >> 1)) ? (0x3d - (igi >> 1)) : 0;
511*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x850, 0x1fe0, rf_gain);
512*4882a593Smuzhiyun 	}
513*4882a593Smuzhiyun 	#endif
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	if (igi == dig_t->cur_ig_value)
516*4882a593Smuzhiyun 		dig_t->igi_trend = DIG_STABLE;
517*4882a593Smuzhiyun 	else if (igi > dig_t->cur_ig_value)
518*4882a593Smuzhiyun 		dig_t->igi_trend = DIG_INCREASING;
519*4882a593Smuzhiyun 	else
520*4882a593Smuzhiyun 		dig_t->igi_trend = DIG_DECREASING;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "Update IGI:0x%x -> 0x%x\n",
523*4882a593Smuzhiyun 		  dig_t->cur_ig_value, igi);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	dig_t->cur_ig_value = igi;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
odm_write_dig(void * dm_void,u8 new_igi)528*4882a593Smuzhiyun void odm_write_dig(void *dm_void, u8 new_igi)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
531*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
532*4882a593Smuzhiyun 	struct phydm_adaptivity_struct *adaptivity = &dm->adaptivity;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "%s===>\n", __func__);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/* @1 Check IGI by upper bound */
537*4882a593Smuzhiyun 	if (adaptivity->igi_lmt_en &&
538*4882a593Smuzhiyun 	    new_igi > adaptivity->adapt_igi_up && dm->is_linked) {
539*4882a593Smuzhiyun 		new_igi = adaptivity->adapt_igi_up;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Force Adaptivity Up-bound=((0x%x))\n",
542*4882a593Smuzhiyun 			  new_igi);
543*4882a593Smuzhiyun 	}
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	#if (RTL8192F_SUPPORT)
546*4882a593Smuzhiyun 	if ((dm->support_ic_type & ODM_RTL8192F) &&
547*4882a593Smuzhiyun 	    dm->cut_version == ODM_CUT_A &&
548*4882a593Smuzhiyun 	    new_igi > 0x38) {
549*4882a593Smuzhiyun 		new_igi = 0x38;
550*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG,
551*4882a593Smuzhiyun 			  "Force 92F Adaptivity Up-bound=((0x%x))\n", new_igi);
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 	#endif
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	if (dig_t->cur_ig_value != new_igi) {
556*4882a593Smuzhiyun 		#if (RTL8822B_SUPPORT || RTL8197F_SUPPORT || RTL8192F_SUPPORT)
557*4882a593Smuzhiyun 		/* @Modify big jump step for 8822B and 8197F */
558*4882a593Smuzhiyun 		if (dm->support_ic_type &
559*4882a593Smuzhiyun 		    (ODM_RTL8822B | ODM_RTL8197F | ODM_RTL8192F))
560*4882a593Smuzhiyun 			phydm_set_big_jump_step(dm, new_igi);
561*4882a593Smuzhiyun 		#endif
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 		#if (ODM_PHY_STATUS_NEW_TYPE_SUPPORT)
564*4882a593Smuzhiyun 		/* Set IGI value of CCK for new CCK AGC */
565*4882a593Smuzhiyun 		if (dm->cck_new_agc &&
566*4882a593Smuzhiyun 		    (dm->support_ic_type & PHYSTS_2ND_TYPE_IC))
567*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0xa0c, 0x3f00, (new_igi >> 1));
568*4882a593Smuzhiyun 		#endif
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 		/*@Add by YuChen for USB IO too slow issue*/
571*4882a593Smuzhiyun 		if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE) {
572*4882a593Smuzhiyun 			if (!(dm->support_ic_type & ODM_IC_PWDB_EDCCA)) {
573*4882a593Smuzhiyun 				if (new_igi < dig_t->cur_ig_value ||
574*4882a593Smuzhiyun 				    dm->is_pause_dig) {
575*4882a593Smuzhiyun 					dig_t->cur_ig_value = new_igi;
576*4882a593Smuzhiyun 					phydm_adaptivity(dm);
577*4882a593Smuzhiyun 				}
578*4882a593Smuzhiyun 			} else {
579*4882a593Smuzhiyun 				if (new_igi > dig_t->cur_ig_value) {
580*4882a593Smuzhiyun 					dig_t->cur_ig_value = new_igi;
581*4882a593Smuzhiyun 					phydm_adaptivity(dm);
582*4882a593Smuzhiyun 				}
583*4882a593Smuzhiyun 			}
584*4882a593Smuzhiyun 		}
585*4882a593Smuzhiyun 		phydm_write_dig_reg(dm, new_igi);
586*4882a593Smuzhiyun 	} else {
587*4882a593Smuzhiyun 		dig_t->igi_trend = DIG_STABLE;
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "[%s]New_igi=((0x%x))\n\n",
591*4882a593Smuzhiyun 		  ((dig_t->igi_trend == DIG_STABLE) ? "=" :
592*4882a593Smuzhiyun 		  ((dig_t->igi_trend == DIG_INCREASING) ? "+" : "-")),
593*4882a593Smuzhiyun 		  new_igi);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
phydm_get_igi_reg_val(void * dm_void,enum bb_path path)596*4882a593Smuzhiyun u8 phydm_get_igi_reg_val(void *dm_void, enum bb_path path)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
599*4882a593Smuzhiyun 	u32 val = 0;
600*4882a593Smuzhiyun 	u32 bit_map = ODM_BIT(IGI, dm);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	switch (path) {
603*4882a593Smuzhiyun 	case BB_PATH_A:
604*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, ODM_REG(IGI_A, dm), bit_map);
605*4882a593Smuzhiyun 		break;
606*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_2SS))
607*4882a593Smuzhiyun 	case BB_PATH_B:
608*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, ODM_REG(IGI_B, dm), bit_map);
609*4882a593Smuzhiyun 		break;
610*4882a593Smuzhiyun 	#endif
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_3SS))
613*4882a593Smuzhiyun 	case BB_PATH_C:
614*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, ODM_REG(IGI_C, dm), bit_map);
615*4882a593Smuzhiyun 		break;
616*4882a593Smuzhiyun 	#endif
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_4SS))
619*4882a593Smuzhiyun 	case BB_PATH_D:
620*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, ODM_REG(IGI_D, dm), bit_map);
621*4882a593Smuzhiyun 		break;
622*4882a593Smuzhiyun 	#endif
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	default:
625*4882a593Smuzhiyun 		break;
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	return (u8)val;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
phydm_get_igi(void * dm_void,enum bb_path path)631*4882a593Smuzhiyun u8 phydm_get_igi(void *dm_void, enum bb_path path)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
634*4882a593Smuzhiyun 	u8 val = 0;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
637*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
638*4882a593Smuzhiyun 		val = phydm_get_igi_reg_val_jgr3(dm, path);
639*4882a593Smuzhiyun 	else
640*4882a593Smuzhiyun 	#endif
641*4882a593Smuzhiyun 		val = phydm_get_igi_reg_val(dm, path);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	return val;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
phydm_set_dig_val(void * dm_void,u32 * val_buf,u8 val_len)646*4882a593Smuzhiyun void phydm_set_dig_val(void *dm_void, u32 *val_buf, u8 val_len)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	if (val_len != 1) {
651*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "[Error][DIG]Need val_len=1\n");
652*4882a593Smuzhiyun 		return;
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	odm_write_dig(dm, (u8)(*val_buf));
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
odm_pause_dig(void * dm_void,enum phydm_pause_type type,enum phydm_pause_level lv,u8 igi_input)658*4882a593Smuzhiyun void odm_pause_dig(void *dm_void, enum phydm_pause_type type,
659*4882a593Smuzhiyun 		   enum phydm_pause_level lv, u8 igi_input)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
662*4882a593Smuzhiyun 	u8 rpt = false;
663*4882a593Smuzhiyun 	u32 igi = (u32)igi_input;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "[%s]type=%d, LV=%d, igi=0x%x\n", __func__, type,
666*4882a593Smuzhiyun 		  lv, igi);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	switch (type) {
669*4882a593Smuzhiyun 	case PHYDM_PAUSE:
670*4882a593Smuzhiyun 	case PHYDM_PAUSE_NO_SET: {
671*4882a593Smuzhiyun 		dm->is_pause_dig = true;
672*4882a593Smuzhiyun 		rpt = phydm_pause_func(dm, F00_DIG, PHYDM_PAUSE, lv, 1, &igi);
673*4882a593Smuzhiyun 		break;
674*4882a593Smuzhiyun 	}
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	case PHYDM_RESUME: {
677*4882a593Smuzhiyun 		rpt = phydm_pause_func(dm, F00_DIG, PHYDM_RESUME, lv, 1, &igi);
678*4882a593Smuzhiyun 		dm->is_pause_dig = false;
679*4882a593Smuzhiyun 		break;
680*4882a593Smuzhiyun 	}
681*4882a593Smuzhiyun 	default:
682*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Wrong type\n");
683*4882a593Smuzhiyun 		break;
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "DIG pause_result=%d\n", rpt);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun boolean
phydm_dig_abort(void * dm_void)690*4882a593Smuzhiyun phydm_dig_abort(void *dm_void)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
693*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
694*4882a593Smuzhiyun 	void *adapter = dm->adapter;
695*4882a593Smuzhiyun #endif
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	/* support_ability */
698*4882a593Smuzhiyun 	if ((!(dm->support_ability & ODM_BB_FA_CNT)) ||
699*4882a593Smuzhiyun 	    (!(dm->support_ability & ODM_BB_DIG))) {
700*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "[DIG] Not Support\n");
701*4882a593Smuzhiyun 		return true;
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if (dm->pause_ability & ODM_BB_DIG) {
705*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Return: Pause DIG in LV=%d\n",
706*4882a593Smuzhiyun 			  dm->pause_lv_table.lv_dig);
707*4882a593Smuzhiyun 		return true;
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (*dm->is_scan_in_process) {
711*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Return: Scan in process\n");
712*4882a593Smuzhiyun 		return true;
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	if (dm->dm_dig_table.fw_dig_enable) {
716*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Return: FW DIG enable\n");
717*4882a593Smuzhiyun 		return true;
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
721*4882a593Smuzhiyun #if OS_WIN_FROM_WIN7(OS_VERSION)
722*4882a593Smuzhiyun 	if (IsAPModeExist(adapter) && ((PADAPTER)(adapter))->bInHctTest) {
723*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, " Return: Is AP mode or In HCT Test\n");
724*4882a593Smuzhiyun 		return true;
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun #endif
727*4882a593Smuzhiyun #endif
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	return false;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun #ifdef PHYDM_HW_IGI
733*4882a593Smuzhiyun #ifdef BB_RAM_SUPPORT
phydm_rd_hwigi_pre_setting(void * dm_void,u32 * _used,char * output,u32 * _out_len)734*4882a593Smuzhiyun void phydm_rd_hwigi_pre_setting(void *dm_void, u32 *_used, char *output,
735*4882a593Smuzhiyun 				u32 *_out_len)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
738*4882a593Smuzhiyun 	u32 used = *_used;
739*4882a593Smuzhiyun 	u32 out_len = *_out_len;
740*4882a593Smuzhiyun 	u8 igi_ofst = 0x0;
741*4882a593Smuzhiyun 	u32 t1, t2, t3 = 0x0;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	igi_ofst = (u8)odm_get_bb_reg(dm, R_0x1e80, MASKBYTE0);
744*4882a593Smuzhiyun 	t1 = odm_get_bb_reg(dm, R_0x1e80, MASKBYTE1) * 400;
745*4882a593Smuzhiyun 	t2 = odm_get_bb_reg(dm, R_0x1e80, MASKBYTE2) * 400;
746*4882a593Smuzhiyun 	t3 = odm_get_bb_reg(dm, R_0x1e80, MASKBYTE3) * 400;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
749*4882a593Smuzhiyun 		 "igi_offset:0x%x, t1:%d(ns), t2:%d(ns), t3:%d(ns)\n",
750*4882a593Smuzhiyun 		 igi_ofst, t1, t2, t3);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
phydm_set_hwigi_pre_setting(void * dm_void,u8 igi_ofst,u8 t1,u8 t2,u8 t3)753*4882a593Smuzhiyun void phydm_set_hwigi_pre_setting(void *dm_void, u8 igi_ofst, u8 t1, u8 t2,
754*4882a593Smuzhiyun 				 u8 t3)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
757*4882a593Smuzhiyun 	u32 reg_0x1e80 = 0;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	reg_0x1e80 = igi_ofst + (t1 << 8) + (t2 << 16) + (t3 << 24);
760*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e80, MASKDWORD, reg_0x1e80);
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
phydm_rd_hwigi_table(void * dm_void,u8 macid,u32 * _used,char * output,u32 * _out_len)763*4882a593Smuzhiyun void phydm_rd_hwigi_table(void *dm_void, u8 macid, u32 *_used, char *output,
764*4882a593Smuzhiyun 			  u32 *_out_len)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
767*4882a593Smuzhiyun 	u32 used = *_used;
768*4882a593Smuzhiyun 	u32 out_len = *_out_len;
769*4882a593Smuzhiyun 	boolean hwigi_en = false;
770*4882a593Smuzhiyun 	u8 hwigi = 0x0;
771*4882a593Smuzhiyun 	u8 hwigi_rx_offset = 0x0;
772*4882a593Smuzhiyun 	u32 reg_0x1e84 = 0x0;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	reg_0x1e84 |= (macid & 0x3f) << 24; /*macid*/
775*4882a593Smuzhiyun 	reg_0x1e84 |= BIT(31); /*read_en*/
776*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, reg_0x1e84);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	hwigi_en = (boolean)odm_get_bb_reg(dm, R_0x2de8, BIT(15));
779*4882a593Smuzhiyun 	hwigi = (u8)odm_get_bb_reg(dm, R_0x2de8, 0x7f00);
780*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x0); /* disable rd/wt*/
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
783*4882a593Smuzhiyun 		 "(macid:%d) hwigi_en:%d, hwigi:0x%x\n", macid, hwigi_en,
784*4882a593Smuzhiyun 		 hwigi);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	*_used = used;
787*4882a593Smuzhiyun 	*_out_len = out_len;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
phydm_wt_hwigi_table(void * dm_void,u8 macid,boolean hwigi_en,u8 hwigi)790*4882a593Smuzhiyun void phydm_wt_hwigi_table(void *dm_void, u8 macid, boolean hwigi_en, u8 hwigi)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
793*4882a593Smuzhiyun 	struct phydm_bb_ram_per_sta *dm_ram_per_sta = NULL;
794*4882a593Smuzhiyun 	u32 reg_0x1e84 = 0;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	if (macid > 63)
797*4882a593Smuzhiyun 		macid = 63;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	dm_ram_per_sta = &dm->p_bb_ram_ctrl.pram_sta_ctrl[macid];
800*4882a593Smuzhiyun 	dm_ram_per_sta->hw_igi_en = hwigi_en;
801*4882a593Smuzhiyun 	dm_ram_per_sta->hw_igi = hwigi;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	reg_0x1e84 = (dm_ram_per_sta->tx_pwr_offset0_en << 15) +
804*4882a593Smuzhiyun 		     ((dm_ram_per_sta->tx_pwr_offset0 & 0x7f) << 8) +
805*4882a593Smuzhiyun 		     (dm_ram_per_sta->tx_pwr_offset1_en << 23) +
806*4882a593Smuzhiyun 		     ((dm_ram_per_sta->tx_pwr_offset1 & 0x7f) << 16);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	reg_0x1e84 |= (hwigi_en << 7) + (hwigi & 0x7f);
809*4882a593Smuzhiyun 	reg_0x1e84 |= (macid & 0x3f) << 24;/*macid*/
810*4882a593Smuzhiyun 	reg_0x1e84 |= BIT(30); /*write_en*/
811*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, reg_0x1e84);
812*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x80000000); /*read_en*/
813*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x0); /*disable rd/wt*/
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
phydm_rst_hwigi(void * dm_void)816*4882a593Smuzhiyun void phydm_rst_hwigi(void *dm_void)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
819*4882a593Smuzhiyun 	struct phydm_bb_ram_per_sta *dm_ram_per_sta = NULL;
820*4882a593Smuzhiyun 	u32 reg_0x1e84 = 0;
821*4882a593Smuzhiyun 	u8 i = 0;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "reset hwigi!\n");
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	for (i = 0; i < 64; i++) {
826*4882a593Smuzhiyun 		dm_ram_per_sta = &dm->p_bb_ram_ctrl.pram_sta_ctrl[i];
827*4882a593Smuzhiyun 		dm_ram_per_sta->hw_igi_en = false;
828*4882a593Smuzhiyun 		dm_ram_per_sta->hw_igi = 0x0;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 		reg_0x1e84 = (dm_ram_per_sta->tx_pwr_offset0_en << 15) +
831*4882a593Smuzhiyun 			     ((dm_ram_per_sta->tx_pwr_offset0 & 0x7f) << 8) +
832*4882a593Smuzhiyun 			     (dm_ram_per_sta->tx_pwr_offset1_en << 23) +
833*4882a593Smuzhiyun 			     ((dm_ram_per_sta->tx_pwr_offset1 & 0x7f) << 16);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 		reg_0x1e84 |= (i & 0x3f) << 24;
836*4882a593Smuzhiyun 		reg_0x1e84 |= BIT(30);
837*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, reg_0x1e84);
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x80000000);
841*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1e84, MASKDWORD, 0x0);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
phydm_hwigi_init(void * dm_void)844*4882a593Smuzhiyun void phydm_hwigi_init(void *dm_void)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
847*4882a593Smuzhiyun 	struct phydm_bb_ram_ctrl *bb_ctrl = &dm->p_bb_ram_ctrl;
848*4882a593Smuzhiyun 	u8 igi_ofst = 0x0;
849*4882a593Smuzhiyun 	u8 t1 = 0x0;
850*4882a593Smuzhiyun 	u8 t2 = 0x0;
851*4882a593Smuzhiyun 	u8 t3 = 0x0;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	t1 = 0x55; /*34 us*/
854*4882a593Smuzhiyun 	t3 = 0x55; /*34 us*/
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	bb_ctrl->hwigi_watchdog_en = false;
857*4882a593Smuzhiyun 	phydm_set_hwigi_pre_setting(dm, igi_ofst, t1, t2, t3);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
phydm_hwigi(void * dm_void)860*4882a593Smuzhiyun void phydm_hwigi(void *dm_void)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
863*4882a593Smuzhiyun 	struct cmn_sta_info *sta = NULL;
864*4882a593Smuzhiyun 	struct phydm_bb_ram_per_sta *dm_ram_per_sta = NULL;
865*4882a593Smuzhiyun 	struct rssi_info *rssi = NULL;
866*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
867*4882a593Smuzhiyun 	struct phydm_bb_ram_ctrl *bb_ctrl = &dm->p_bb_ram_ctrl;
868*4882a593Smuzhiyun 	u8 sta_cnt = 0;
869*4882a593Smuzhiyun 	u8 i = 0;
870*4882a593Smuzhiyun 	u8 hwigi = 0x0;
871*4882a593Smuzhiyun 	u8 macid = 0;
872*4882a593Smuzhiyun 	u8 macid_cnt = 0;
873*4882a593Smuzhiyun 	u64 macid_cur = 0;
874*4882a593Smuzhiyun 	u64 macid_diff = 0;
875*4882a593Smuzhiyun 	u64 macid_mask = 0;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	if (!(bb_ctrl->hwigi_watchdog_en)) {
878*4882a593Smuzhiyun 		return;
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	for (i = 0; i < ODM_ASSOCIATE_ENTRY_NUM; i++) {
882*4882a593Smuzhiyun 		sta = dm->phydm_sta_info[i];
883*4882a593Smuzhiyun 		if (is_sta_active(sta)) {
884*4882a593Smuzhiyun 			sta_cnt++;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 			if (sta->mac_id > 63)
887*4882a593Smuzhiyun 				macid = 63;
888*4882a593Smuzhiyun 			else
889*4882a593Smuzhiyun 				macid = sta->mac_id;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 			dm_ram_per_sta = &bb_ctrl->pram_sta_ctrl[macid];
892*4882a593Smuzhiyun 			rssi = &sta->rssi_stat;
893*4882a593Smuzhiyun 			macid_mask = (u64)BIT(sta->mac_id);
894*4882a593Smuzhiyun 			bb_ctrl->hwigi_macid_is_linked |= macid_mask;
895*4882a593Smuzhiyun 			macid_cur |= macid_mask;
896*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG,
897*4882a593Smuzhiyun 				  "STA_id=%d, MACID=%d, RSSI=%d, hwigi_en=%d, hwigi=0x%x\n",
898*4882a593Smuzhiyun 				  i, sta->mac_id, rssi->rssi,
899*4882a593Smuzhiyun 				  dm_ram_per_sta->hw_igi_en,
900*4882a593Smuzhiyun 				  dm_ram_per_sta->hw_igi);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 			hwigi = MAX_2((u8)(rssi->rssi + 10),
903*4882a593Smuzhiyun 				      dig_t->cur_ig_value);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 			if (hwigi > DIG_MAX_PERFORMANCE_MODE)
906*4882a593Smuzhiyun 				hwigi = DIG_MAX_PERFORMANCE_MODE;
907*4882a593Smuzhiyun 			else if (hwigi < DIG_MIN_PERFORMANCE)
908*4882a593Smuzhiyun 				hwigi = DIG_MIN_PERFORMANCE;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 			if (dm_ram_per_sta->hw_igi == hwigi) {
911*4882a593Smuzhiyun 				PHYDM_DBG(dm, DBG_DIG,
912*4882a593Smuzhiyun 					  "hwigi not change!\n");
913*4882a593Smuzhiyun 			} else {
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 				PHYDM_DBG(dm, DBG_DIG,
916*4882a593Smuzhiyun 					  "hwigi update: ((0x%x)) -> ((0x%x))\n",
917*4882a593Smuzhiyun 					  dm_ram_per_sta->hw_igi, hwigi);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 				phydm_wt_hwigi_table(dm, sta->mac_id, true, hwigi);
920*4882a593Smuzhiyun 			}
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 			if (sta_cnt == dm->number_linked_client)
923*4882a593Smuzhiyun 				break;
924*4882a593Smuzhiyun 		}
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 	macid_diff = bb_ctrl->hwigi_macid_is_linked ^ macid_cur;
927*4882a593Smuzhiyun 	if (macid_diff)
928*4882a593Smuzhiyun 		bb_ctrl->hwigi_macid_is_linked &= ~macid_diff;
929*4882a593Smuzhiyun 	while (macid_diff) {
930*4882a593Smuzhiyun 		if (macid_diff & 0x1)
931*4882a593Smuzhiyun 			phydm_wt_hwigi_table(dm, macid_cnt, false, 0x0);
932*4882a593Smuzhiyun 		macid_cnt++;
933*4882a593Smuzhiyun 		macid_diff >>= 1;
934*4882a593Smuzhiyun 	}
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
phydm_hwigi_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)937*4882a593Smuzhiyun void phydm_hwigi_dbg(void *dm_void, char input[][16], u32 *_used,
938*4882a593Smuzhiyun 		     char *output, u32 *_out_len)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
941*4882a593Smuzhiyun 	struct phydm_bb_ram_ctrl *bb_ctrl = &dm->p_bb_ram_ctrl;
942*4882a593Smuzhiyun 	char help[] = "-h";
943*4882a593Smuzhiyun 	u32 used = *_used;
944*4882a593Smuzhiyun 	u32 out_len = *_out_len;
945*4882a593Smuzhiyun 	u32 var1[7] = {0};
946*4882a593Smuzhiyun 	u8 i = 0;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
949*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
950*4882a593Smuzhiyun 			 "Disable/Enable watchdog : {0/1}\n");
951*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
952*4882a593Smuzhiyun 			 "Set hwigi pre-setting: {2} {IGI offset} {T1(after data tx)} {T2(after Rx)} {T3(after rsp tx)}\n");
953*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
954*4882a593Smuzhiyun 			 "Set hwigi table: {3} {en} {value} {macid}\n");
955*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
956*4882a593Smuzhiyun 			 "Read hwigi : {4} {macid(0~63), 255:all}\n");
957*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
958*4882a593Smuzhiyun 			 "Reset all hwigi : {5}\n");
959*4882a593Smuzhiyun 	} else {
960*4882a593Smuzhiyun 		for (i = 0; i < 7; i++) {
961*4882a593Smuzhiyun 			if (input[i + 1])
962*4882a593Smuzhiyun 				PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL,
963*4882a593Smuzhiyun 					     &var1[i]);
964*4882a593Smuzhiyun 		}
965*4882a593Smuzhiyun 		switch (var1[0]) {
966*4882a593Smuzhiyun 		case 0:
967*4882a593Smuzhiyun 		case 1:
968*4882a593Smuzhiyun 			bb_ctrl->hwigi_watchdog_en = (var1[0]) ? true : false;
969*4882a593Smuzhiyun 			break;
970*4882a593Smuzhiyun 		case 2:
971*4882a593Smuzhiyun 			phydm_set_hwigi_pre_setting(dm, (u8)var1[1],
972*4882a593Smuzhiyun 						    (u8)var1[2], (u8)var1[3],
973*4882a593Smuzhiyun 						    (u8)var1[4]);
974*4882a593Smuzhiyun 			break;
975*4882a593Smuzhiyun 		case 3:
976*4882a593Smuzhiyun 			phydm_wt_hwigi_table(dm, (u8)var1[3], (boolean)var1[1],
977*4882a593Smuzhiyun 					     (boolean)var1[2]);
978*4882a593Smuzhiyun 			break;
979*4882a593Smuzhiyun 		case 4:
980*4882a593Smuzhiyun 			phydm_rd_hwigi_pre_setting(dm, &used, output, &out_len);
981*4882a593Smuzhiyun 			if ((u8)var1[1] == 0xff)
982*4882a593Smuzhiyun 				for (i = 0; i < 64; i++)
983*4882a593Smuzhiyun 					phydm_rd_hwigi_table(dm, i, &used,
984*4882a593Smuzhiyun 							     output, &out_len);
985*4882a593Smuzhiyun 			else
986*4882a593Smuzhiyun 				phydm_rd_hwigi_table(dm, (u8)var1[1], &used,
987*4882a593Smuzhiyun 						     output, &out_len);
988*4882a593Smuzhiyun 			break;
989*4882a593Smuzhiyun 		case 5:
990*4882a593Smuzhiyun 			phydm_rst_hwigi(dm);
991*4882a593Smuzhiyun 			break;
992*4882a593Smuzhiyun 		}
993*4882a593Smuzhiyun 	}
994*4882a593Smuzhiyun 	*_used = used;
995*4882a593Smuzhiyun 	*_out_len = out_len;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun #endif
998*4882a593Smuzhiyun #endif
999*4882a593Smuzhiyun 
phydm_dig_init(void * dm_void)1000*4882a593Smuzhiyun void phydm_dig_init(void *dm_void)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1003*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1004*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
1005*4882a593Smuzhiyun 	struct phydm_fa_struct *false_alm_cnt = &dm->false_alm_cnt;
1006*4882a593Smuzhiyun #endif
1007*4882a593Smuzhiyun 	u32 ret_value = 0;
1008*4882a593Smuzhiyun 	u8 i;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	dig_t->dm_dig_max = DIG_MAX_BALANCE_MODE;
1011*4882a593Smuzhiyun 	dig_t->dm_dig_min = DIG_MIN_PERFORMANCE;
1012*4882a593Smuzhiyun 	dig_t->dig_max_of_min = DIG_MAX_OF_MIN_BALANCE_MODE;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	dig_t->cur_ig_value = phydm_get_igi(dm, BB_PATH_A);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	dig_t->fa_th[0] = 250;
1017*4882a593Smuzhiyun 	dig_t->fa_th[1] = 500;
1018*4882a593Smuzhiyun 	dig_t->fa_th[2] = 750;
1019*4882a593Smuzhiyun 	dig_t->dm_dig_fa_th1 = DM_DIG_FA_TH1;
1020*4882a593Smuzhiyun 	dig_t->is_dbg_fa_th = false;
1021*4882a593Smuzhiyun 	dig_t->igi_dyn_up_hit = false;
1022*4882a593Smuzhiyun 	dig_t->fw_dig_enable = false;
1023*4882a593Smuzhiyun 	dig_t->fa_source = 0;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
1026*4882a593Smuzhiyun 	/* @For RTL8881A */
1027*4882a593Smuzhiyun 	false_alm_cnt->cnt_ofdm_fail_pre = 0;
1028*4882a593Smuzhiyun #endif
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	dig_t->rx_gain_range_max = DIG_MAX_BALANCE_MODE;
1031*4882a593Smuzhiyun 	dig_t->rx_gain_range_min = dig_t->cur_ig_value;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8197F_SUPPORT || RTL8192F_SUPPORT)
1034*4882a593Smuzhiyun 	if (dm->support_ic_type &
1035*4882a593Smuzhiyun 	    (ODM_RTL8822B | ODM_RTL8197F | ODM_RTL8192F)) {
1036*4882a593Smuzhiyun 		dig_t->enable_adjust_big_jump = 1;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8822B)
1039*4882a593Smuzhiyun 			ret_value = odm_get_bb_reg(dm, R_0x8c8, MASKLWORD);
1040*4882a593Smuzhiyun 		else if (dm->support_ic_type & (ODM_RTL8197F | ODM_RTL8192F))
1041*4882a593Smuzhiyun 			ret_value = odm_get_bb_reg(dm, R_0xc74, MASKLWORD);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 		dig_t->big_jump_step1 = (u8)(ret_value & 0xe) >> 1;
1044*4882a593Smuzhiyun 		dig_t->big_jump_step2 = (u8)(ret_value & 0x30) >> 4;
1045*4882a593Smuzhiyun 		dig_t->big_jump_step3 = (u8)(ret_value & 0xc0) >> 6;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 		for (i = 0; i < sizeof(dig_t->big_jump_lmt); i++) {
1048*4882a593Smuzhiyun 			if (dig_t->big_jump_lmt[i] == 0)
1049*4882a593Smuzhiyun 				dig_t->big_jump_lmt[i] = 0x64;
1050*4882a593Smuzhiyun 				/* Set -10dBm as default value */
1051*4882a593Smuzhiyun 		}
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun #endif
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1056*4882a593Smuzhiyun 	#if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
1057*4882a593Smuzhiyun 		dm->original_dig_restore = true;
1058*4882a593Smuzhiyun 		dm->tdma_dig_state_number = DIG_NUM_OF_TDMA_STATES;
1059*4882a593Smuzhiyun 		dm->tdma_dig_timer_ms = DIG_TIMER_MS;
1060*4882a593Smuzhiyun 	#endif
1061*4882a593Smuzhiyun 	dig_t->tdma_force_l_igi = 0xff;
1062*4882a593Smuzhiyun 	dig_t->tdma_force_h_igi = 0xff;
1063*4882a593Smuzhiyun #endif
1064*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
1065*4882a593Smuzhiyun 	phydm_dig_recorder_reset(dm);
1066*4882a593Smuzhiyun 	dig_t->dig_dl_en = 1;
1067*4882a593Smuzhiyun #endif
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun #ifdef PHYDM_HW_IGI
1070*4882a593Smuzhiyun 	phydm_hwigi_init(dm);
1071*4882a593Smuzhiyun #endif
1072*4882a593Smuzhiyun }
phydm_dig_abs_boundary_decision(struct dm_struct * dm,boolean is_dfs_band)1073*4882a593Smuzhiyun void phydm_dig_abs_boundary_decision(struct dm_struct *dm, boolean is_dfs_band)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1076*4882a593Smuzhiyun 	struct phydm_adaptivity_struct *adapt = &dm->adaptivity;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	if (is_dfs_band) {
1079*4882a593Smuzhiyun 		if (*dm->band_width == CHANNEL_WIDTH_20){
1080*4882a593Smuzhiyun 			if (dm->support_ic_type &
1081*4882a593Smuzhiyun 				(ODM_RTL8814A | ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8822B)){
1082*4882a593Smuzhiyun 				if (odm_get_bb_reg(dm, R_0x8d8, BIT(27)) == 1)
1083*4882a593Smuzhiyun 					dig_t->dm_dig_min = DIG_MIN_DFS + 2;
1084*4882a593Smuzhiyun 				else
1085*4882a593Smuzhiyun 					dig_t->dm_dig_min = DIG_MIN_DFS;
1086*4882a593Smuzhiyun 			}
1087*4882a593Smuzhiyun 			else
1088*4882a593Smuzhiyun 				dig_t->dm_dig_min = DIG_MIN_DFS;
1089*4882a593Smuzhiyun 		}
1090*4882a593Smuzhiyun 		else
1091*4882a593Smuzhiyun 			dig_t->dm_dig_min = DIG_MIN_DFS;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 		dig_t->dig_max_of_min = DIG_MIN_DFS;
1094*4882a593Smuzhiyun 		dig_t->dm_dig_max = DIG_MAX_BALANCE_MODE;
1095*4882a593Smuzhiyun 	} else if (!dm->is_linked) {
1096*4882a593Smuzhiyun 		dig_t->dm_dig_max = DIG_MAX_COVERAGR;
1097*4882a593Smuzhiyun 		dig_t->dm_dig_min = DIG_MIN_COVERAGE;
1098*4882a593Smuzhiyun 	} else {
1099*4882a593Smuzhiyun 		if (*dm->bb_op_mode == PHYDM_BALANCE_MODE) {
1100*4882a593Smuzhiyun 		/*service > 2 devices*/
1101*4882a593Smuzhiyun 			dig_t->dm_dig_max = DIG_MAX_BALANCE_MODE;
1102*4882a593Smuzhiyun 			#if (DIG_HW == 1)
1103*4882a593Smuzhiyun 			dig_t->dig_max_of_min = DIG_MIN_COVERAGE;
1104*4882a593Smuzhiyun 			#else
1105*4882a593Smuzhiyun 			dig_t->dig_max_of_min = DIG_MAX_OF_MIN_BALANCE_MODE;
1106*4882a593Smuzhiyun 			#endif
1107*4882a593Smuzhiyun 		} else if (*dm->bb_op_mode == PHYDM_PERFORMANCE_MODE) {
1108*4882a593Smuzhiyun 		/*service 1 devices*/
1109*4882a593Smuzhiyun 			if (*dm->edcca_mode == PHYDM_EDCCA_ADAPT_MODE &&
1110*4882a593Smuzhiyun 			    dm->support_ic_type & (ODM_RTL8197F | ODM_RTL8192F))
1111*4882a593Smuzhiyun 			/*dig_max shouldn't be too high because of adaptivity*/
1112*4882a593Smuzhiyun 				dig_t->dm_dig_max =
1113*4882a593Smuzhiyun 					MIN_2((adapt->th_l2h + 40),
1114*4882a593Smuzhiyun 					      DIG_MAX_PERFORMANCE_MODE);
1115*4882a593Smuzhiyun 			else
1116*4882a593Smuzhiyun 				dig_t->dm_dig_max = DIG_MAX_PERFORMANCE_MODE;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 			dig_t->dig_max_of_min = DIG_MAX_OF_MIN_PERFORMANCE_MODE;
1119*4882a593Smuzhiyun 		}
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 		if (dm->support_ic_type &
1122*4882a593Smuzhiyun 		    (ODM_RTL8814A | ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8822B))
1123*4882a593Smuzhiyun 			dig_t->dm_dig_min = 0x1c;
1124*4882a593Smuzhiyun 		else if (dm->support_ic_type & ODM_RTL8197F)
1125*4882a593Smuzhiyun 			dig_t->dm_dig_min = 0x1e; /*@For HW setting*/
1126*4882a593Smuzhiyun 		else
1127*4882a593Smuzhiyun 			dig_t->dm_dig_min = DIG_MIN_PERFORMANCE;
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "Abs{Max, Min}={0x%x, 0x%x}, Max_of_min=0x%x\n",
1131*4882a593Smuzhiyun 		  dig_t->dm_dig_max, dig_t->dm_dig_min, dig_t->dig_max_of_min);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun 
phydm_dig_dym_boundary_decision(struct dm_struct * dm,boolean is_dfs_band)1134*4882a593Smuzhiyun void phydm_dig_dym_boundary_decision(struct dm_struct *dm, boolean is_dfs_band)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1137*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
1138*4882a593Smuzhiyun 	struct phydm_dig_recorder_strcut *dig_rc = &dig_t->dig_recorder_t;
1139*4882a593Smuzhiyun #endif
1140*4882a593Smuzhiyun 	u8 offset = 15, tmp_max = 0;
1141*4882a593Smuzhiyun 	u8 max_of_rssi_min = 0;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "%s ======>\n", __func__);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	if (!dm->is_linked) {
1146*4882a593Smuzhiyun 		/*@if no link, always stay at lower bound*/
1147*4882a593Smuzhiyun 		dig_t->rx_gain_range_max = dig_t->dig_max_of_min;
1148*4882a593Smuzhiyun 		dig_t->rx_gain_range_min = dig_t->dm_dig_min;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "No-Link, Dyn{Max, Min}={0x%x, 0x%x}\n",
1151*4882a593Smuzhiyun 			  dig_t->rx_gain_range_max, dig_t->rx_gain_range_min);
1152*4882a593Smuzhiyun 		return;
1153*4882a593Smuzhiyun 	}
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "rssi_min=%d, ofst=%d\n", dm->rssi_min, offset);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	/* @DIG lower bound */
1158*4882a593Smuzhiyun 	if (is_dfs_band)
1159*4882a593Smuzhiyun 		dig_t->rx_gain_range_min = dig_t->dm_dig_min;
1160*4882a593Smuzhiyun 	else if (dm->rssi_min > dig_t->dig_max_of_min)
1161*4882a593Smuzhiyun 		dig_t->rx_gain_range_min = dig_t->dig_max_of_min;
1162*4882a593Smuzhiyun 	else if (dm->rssi_min < dig_t->dm_dig_min)
1163*4882a593Smuzhiyun 		dig_t->rx_gain_range_min = dig_t->dm_dig_min;
1164*4882a593Smuzhiyun 	else
1165*4882a593Smuzhiyun 		dig_t->rx_gain_range_min = dm->rssi_min;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
1168*4882a593Smuzhiyun 	/*@Limit Dyn min by damping*/
1169*4882a593Smuzhiyun 	if (dig_t->dig_dl_en &&
1170*4882a593Smuzhiyun 	    dig_rc->damping_limit_en &&
1171*4882a593Smuzhiyun 	    dig_t->rx_gain_range_min < dig_rc->damping_limit_val) {
1172*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG,
1173*4882a593Smuzhiyun 			  "[Limit by Damping] Dig_dyn_min=0x%x -> 0x%x\n",
1174*4882a593Smuzhiyun 			  dig_t->rx_gain_range_min, dig_rc->damping_limit_val);
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 		dig_t->rx_gain_range_min = dig_rc->damping_limit_val;
1177*4882a593Smuzhiyun 	}
1178*4882a593Smuzhiyun #endif
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	/* @DIG upper bound */
1181*4882a593Smuzhiyun 	tmp_max = dig_t->rx_gain_range_min + offset;
1182*4882a593Smuzhiyun 	if (dig_t->rx_gain_range_min != dm->rssi_min) {
1183*4882a593Smuzhiyun 		max_of_rssi_min = dm->rssi_min + offset;
1184*4882a593Smuzhiyun 		if (tmp_max > max_of_rssi_min)
1185*4882a593Smuzhiyun 			tmp_max = max_of_rssi_min;
1186*4882a593Smuzhiyun 	}
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	if (tmp_max > dig_t->dm_dig_max)
1189*4882a593Smuzhiyun 		dig_t->rx_gain_range_max = dig_t->dm_dig_max;
1190*4882a593Smuzhiyun 	else if (tmp_max < dig_t->dm_dig_min)
1191*4882a593Smuzhiyun 		dig_t->rx_gain_range_max = dig_t->dm_dig_min;
1192*4882a593Smuzhiyun 	else
1193*4882a593Smuzhiyun 		dig_t->rx_gain_range_max = tmp_max;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	#ifdef CONFIG_PHYDM_ANTENNA_DIVERSITY
1196*4882a593Smuzhiyun 	/* @1 Force Lower Bound for AntDiv */
1197*4882a593Smuzhiyun 	if (!dm->is_one_entry_only &&
1198*4882a593Smuzhiyun 	    (dm->support_ability & ODM_BB_ANT_DIV) &&
1199*4882a593Smuzhiyun 	    (dm->ant_div_type == CG_TRX_HW_ANTDIV ||
1200*4882a593Smuzhiyun 	     dm->ant_div_type == CG_TRX_SMART_ANTDIV)) {
1201*4882a593Smuzhiyun 		if (dig_t->ant_div_rssi_max > dig_t->dig_max_of_min)
1202*4882a593Smuzhiyun 			dig_t->rx_gain_range_min = dig_t->dig_max_of_min;
1203*4882a593Smuzhiyun 		else
1204*4882a593Smuzhiyun 			dig_t->rx_gain_range_min = (u8)dig_t->ant_div_rssi_max;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Force Dyn-Min=0x%x, RSSI_max=0x%x\n",
1207*4882a593Smuzhiyun 			  dig_t->rx_gain_range_min, dig_t->ant_div_rssi_max);
1208*4882a593Smuzhiyun 	}
1209*4882a593Smuzhiyun 	#endif
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "Dyn{Max, Min}={0x%x, 0x%x}\n",
1212*4882a593Smuzhiyun 		  dig_t->rx_gain_range_max, dig_t->rx_gain_range_min);
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun 
phydm_dig_abnormal_case(struct dm_struct * dm)1215*4882a593Smuzhiyun void phydm_dig_abnormal_case(struct dm_struct *dm)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	/* @Abnormal lower bound case */
1220*4882a593Smuzhiyun 	if (dig_t->rx_gain_range_min > dig_t->rx_gain_range_max)
1221*4882a593Smuzhiyun 		dig_t->rx_gain_range_min = dig_t->rx_gain_range_max;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "Abnoraml checked {Max, Min}={0x%x, 0x%x}\n",
1224*4882a593Smuzhiyun 		  dig_t->rx_gain_range_max, dig_t->rx_gain_range_min);
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun 
phydm_new_igi_by_fa(struct dm_struct * dm,u8 igi,u32 fa_metrics,u8 * step_size)1227*4882a593Smuzhiyun u8 phydm_new_igi_by_fa(struct dm_struct *dm, u8 igi, u32 fa_metrics,
1228*4882a593Smuzhiyun 		       u8 *step_size)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	if (fa_metrics > dig_t->fa_th[2])
1233*4882a593Smuzhiyun 		igi = igi + step_size[0];
1234*4882a593Smuzhiyun 	else if (fa_metrics > dig_t->fa_th[1])
1235*4882a593Smuzhiyun 		igi = igi + step_size[1];
1236*4882a593Smuzhiyun 	else if (fa_metrics < dig_t->fa_th[0])
1237*4882a593Smuzhiyun 		igi = igi - step_size[2];
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	return igi;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun 
phydm_get_new_igi(struct dm_struct * dm,u8 igi,u32 fa_metrics,boolean is_dfs_band)1242*4882a593Smuzhiyun u8 phydm_get_new_igi(struct dm_struct *dm, u8 igi, u32 fa_metrics,
1243*4882a593Smuzhiyun 		     boolean is_dfs_band)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1246*4882a593Smuzhiyun 	u8 step[3] = {0};
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	if (dm->is_linked) {
1249*4882a593Smuzhiyun 		if (dm->pre_rssi_min <= dm->rssi_min) {
1250*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "pre_rssi_min <= rssi_min\n");
1251*4882a593Smuzhiyun 			step[0] = 2;
1252*4882a593Smuzhiyun 			step[1] = 1;
1253*4882a593Smuzhiyun 			step[2] = 2;
1254*4882a593Smuzhiyun 		} else {
1255*4882a593Smuzhiyun 			step[0] = 4;
1256*4882a593Smuzhiyun 			step[1] = 2;
1257*4882a593Smuzhiyun 			step[2] = 2;
1258*4882a593Smuzhiyun 		}
1259*4882a593Smuzhiyun 	} else {
1260*4882a593Smuzhiyun 		step[0] = 2;
1261*4882a593Smuzhiyun 		step[1] = 1;
1262*4882a593Smuzhiyun 		step[2] = 2;
1263*4882a593Smuzhiyun 	}
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "step = {-%d, +%d, +%d}\n", step[2], step[1],
1266*4882a593Smuzhiyun 		  step[0]);
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	if (dm->first_connect) {
1269*4882a593Smuzhiyun 		if (is_dfs_band) {
1270*4882a593Smuzhiyun 			if (dm->rssi_min > DIG_MAX_DFS)
1271*4882a593Smuzhiyun 				igi = DIG_MAX_DFS;
1272*4882a593Smuzhiyun 			else
1273*4882a593Smuzhiyun 				igi = dm->rssi_min;
1274*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "DFS band:IgiMax=0x%x\n",
1275*4882a593Smuzhiyun 				  dig_t->rx_gain_range_max);
1276*4882a593Smuzhiyun 		} else {
1277*4882a593Smuzhiyun 			igi = dig_t->rx_gain_range_min;
1278*4882a593Smuzhiyun 		}
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 		#if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
1281*4882a593Smuzhiyun 		#if (RTL8812A_SUPPORT)
1282*4882a593Smuzhiyun 		if (dm->support_ic_type == ODM_RTL8812)
1283*4882a593Smuzhiyun 			odm_config_bb_with_header_file(dm,
1284*4882a593Smuzhiyun 						       CONFIG_BB_AGC_TAB_DIFF);
1285*4882a593Smuzhiyun 		#endif
1286*4882a593Smuzhiyun 		#endif
1287*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "First connect: foce IGI=0x%x\n", igi);
1288*4882a593Smuzhiyun 	} else if (dm->is_linked) {
1289*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Adjust IGI @ linked\n");
1290*4882a593Smuzhiyun 		/* @4 Abnormal # beacon case */
1291*4882a593Smuzhiyun 		#if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
1292*4882a593Smuzhiyun 		if (dm->phy_dbg_info.num_qry_beacon_pkt < 5 &&
1293*4882a593Smuzhiyun 		    fa_metrics < dig_t->dm_dig_fa_th1 && dm->bsta_state &&
1294*4882a593Smuzhiyun 		    dm->support_ic_type != ODM_RTL8723D &&
1295*4882a593Smuzhiyun 		    dm->support_ic_type != ODM_RTL8822C) {
1296*4882a593Smuzhiyun 			dig_t->rx_gain_range_min = 0x1c;
1297*4882a593Smuzhiyun 			igi = dig_t->rx_gain_range_min;
1298*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "Beacon_num=%d,force igi=0x%x\n",
1299*4882a593Smuzhiyun 				  dm->phy_dbg_info.num_qry_beacon_pkt, igi);
1300*4882a593Smuzhiyun 		} else {
1301*4882a593Smuzhiyun 			igi = phydm_new_igi_by_fa(dm, igi, fa_metrics, step);
1302*4882a593Smuzhiyun 		}
1303*4882a593Smuzhiyun 		#else
1304*4882a593Smuzhiyun 		igi = phydm_new_igi_by_fa(dm, igi, fa_metrics, step);
1305*4882a593Smuzhiyun 		#endif
1306*4882a593Smuzhiyun 	} else {
1307*4882a593Smuzhiyun 		/* @2 Before link */
1308*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Adjust IGI before link\n");
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 		if (dm->first_disconnect) {
1311*4882a593Smuzhiyun 			igi = dig_t->dm_dig_min;
1312*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG,
1313*4882a593Smuzhiyun 				  "First disconnect:foce IGI to lower bound\n");
1314*4882a593Smuzhiyun 		} else {
1315*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "Pre_IGI=((0x%x)), FA=((%d))\n",
1316*4882a593Smuzhiyun 				  igi, fa_metrics);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 			igi = phydm_new_igi_by_fa(dm, igi, fa_metrics, step);
1319*4882a593Smuzhiyun 		}
1320*4882a593Smuzhiyun 	}
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	/*@Check IGI by dyn-upper/lower bound */
1323*4882a593Smuzhiyun 	if (igi < dig_t->rx_gain_range_min)
1324*4882a593Smuzhiyun 		igi = dig_t->rx_gain_range_min;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	if (igi >= dig_t->rx_gain_range_max) {
1327*4882a593Smuzhiyun 		igi = dig_t->rx_gain_range_max;
1328*4882a593Smuzhiyun 		dig_t->igi_dyn_up_hit = true;
1329*4882a593Smuzhiyun 	} else {
1330*4882a593Smuzhiyun 		dig_t->igi_dyn_up_hit = false;
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "igi_dyn_up_hit=%d\n",
1333*4882a593Smuzhiyun 		  dig_t->igi_dyn_up_hit);
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "fa_metrics = %d, IGI: 0x%x -> 0x%x\n",
1336*4882a593Smuzhiyun 		  fa_metrics, dig_t->cur_ig_value, igi);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	return igi;
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun 
phydm_dig_dfs_mode_en(void * dm_void)1341*4882a593Smuzhiyun boolean phydm_dig_dfs_mode_en(void *dm_void)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1344*4882a593Smuzhiyun 	boolean dfs_mode_en = false;
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	/* @Modify lower bound for DFS band */
1347*4882a593Smuzhiyun 	if (dm->is_dfs_band) {
1348*4882a593Smuzhiyun 		#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
1349*4882a593Smuzhiyun 		dfs_mode_en = true;
1350*4882a593Smuzhiyun 		#else
1351*4882a593Smuzhiyun 		if (phydm_dfs_master_enabled(dm))
1352*4882a593Smuzhiyun 			dfs_mode_en = true;
1353*4882a593Smuzhiyun 		#endif
1354*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "In DFS band\n");
1355*4882a593Smuzhiyun 	}
1356*4882a593Smuzhiyun 	return dfs_mode_en;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun 
phydm_dig_fa_source(void * dm_void,u8 fa_source,u32 * fa_metrics)1359*4882a593Smuzhiyun void phydm_dig_fa_source(void *dm_void, u8 fa_source, u32 *fa_metrics)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1362*4882a593Smuzhiyun 	struct phydm_fa_struct *fa = &dm->false_alm_cnt;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	switch (fa_source) {
1365*4882a593Smuzhiyun 		case 1:
1366*4882a593Smuzhiyun 			*fa_metrics = fa->time_fa_exp;
1367*4882a593Smuzhiyun 			break;
1368*4882a593Smuzhiyun 		#ifdef IFS_CLM_SUPPORT
1369*4882a593Smuzhiyun 		case 2:
1370*4882a593Smuzhiyun 			if (fa->time_fa_ifs_clm) {
1371*4882a593Smuzhiyun 				*fa_metrics = fa->time_fa_ifs_clm;
1372*4882a593Smuzhiyun 			} else {
1373*4882a593Smuzhiyun 				fa_source = 1;
1374*4882a593Smuzhiyun 				*fa_metrics = fa->time_fa_exp;
1375*4882a593Smuzhiyun 			}
1376*4882a593Smuzhiyun 			break;
1377*4882a593Smuzhiyun 		#endif
1378*4882a593Smuzhiyun 		#ifdef FAHM_SUPPORT
1379*4882a593Smuzhiyun 		case 3:
1380*4882a593Smuzhiyun 			if (fa->time_fa_fahm) {
1381*4882a593Smuzhiyun 				*fa_metrics = fa->time_fa_fahm;
1382*4882a593Smuzhiyun 			} else {
1383*4882a593Smuzhiyun 				fa_source = 1;
1384*4882a593Smuzhiyun 				*fa_metrics = fa->time_fa_exp;
1385*4882a593Smuzhiyun 			}
1386*4882a593Smuzhiyun 			break;
1387*4882a593Smuzhiyun 		#endif
1388*4882a593Smuzhiyun 		default:
1389*4882a593Smuzhiyun 			break;
1390*4882a593Smuzhiyun 	}
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG,
1393*4882a593Smuzhiyun 		  "fa_source:%d, fa_cnt=%d ,time_fa_exp=%d, fa_metrics=%d\n",
1394*4882a593Smuzhiyun 		  fa_source, fa->cnt_all, fa->time_fa_exp, *fa_metrics);
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun 
phydm_dig(void * dm_void)1397*4882a593Smuzhiyun void phydm_dig(void *dm_void)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1400*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1401*4882a593Smuzhiyun 	struct phydm_fa_struct *fa = &dm->false_alm_cnt;
1402*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1403*4882a593Smuzhiyun 	struct phydm_fa_acc_struct *falm_cnt_acc = &dm->false_alm_cnt_acc;
1404*4882a593Smuzhiyun #endif
1405*4882a593Smuzhiyun 	u8 igi = dig_t->cur_ig_value;
1406*4882a593Smuzhiyun 	u8 new_igi = 0x20;
1407*4882a593Smuzhiyun 	u32 fa_metrics = fa->cnt_all;
1408*4882a593Smuzhiyun 	boolean dfs_mode_en = false;
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "%s Start===>\n", __func__);
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	#ifdef PHYDM_DCC_ENHANCE
1413*4882a593Smuzhiyun 	if (dm->dm_dcc_info.dcc_en) {
1414*4882a593Smuzhiyun 		fa_metrics = fa->cnt_ofdm_fail; /*OFDM FA only*/
1415*4882a593Smuzhiyun 		dig_t->fa_source = 0;
1416*4882a593Smuzhiyun 	}
1417*4882a593Smuzhiyun 	#endif
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	#ifdef PHYDM_TDMA_DIG_SUPPORT
1420*4882a593Smuzhiyun 	if (!(dm->original_dig_restore)) {
1421*4882a593Smuzhiyun 		if (dig_t->cur_ig_value_tdma == 0)
1422*4882a593Smuzhiyun 			dig_t->cur_ig_value_tdma = dig_t->cur_ig_value;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 		igi = dig_t->cur_ig_value_tdma;
1425*4882a593Smuzhiyun 		fa_metrics = falm_cnt_acc->cnt_all_1sec;
1426*4882a593Smuzhiyun 		dig_t->fa_source = 0;
1427*4882a593Smuzhiyun 	}
1428*4882a593Smuzhiyun 	#endif
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	if (phydm_dig_abort(dm)) {
1431*4882a593Smuzhiyun 		dig_t->cur_ig_value = phydm_get_igi(dm, BB_PATH_A);
1432*4882a593Smuzhiyun 		return;
1433*4882a593Smuzhiyun 	}
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	if (dig_t->fa_source)
1436*4882a593Smuzhiyun 		phydm_dig_fa_source(dm, dig_t->fa_source, &fa_metrics);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG,
1439*4882a593Smuzhiyun 		  "is_linked=%d, RSSI=%d, 1stConnect=%d, 1stDisconnect=%d\n",
1440*4882a593Smuzhiyun 		  dm->is_linked, dm->rssi_min,
1441*4882a593Smuzhiyun 		  dm->first_connect, dm->first_disconnect);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "DIG ((%s)) mode\n",
1444*4882a593Smuzhiyun 		  (*dm->bb_op_mode ? "Balance" : "Performance"));
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	/*@DFS mode enable check*/
1447*4882a593Smuzhiyun 	dfs_mode_en = phydm_dig_dfs_mode_en(dm);
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
1450*4882a593Smuzhiyun 	/*Record IGI History*/
1451*4882a593Smuzhiyun 	phydm_dig_recorder(dm, igi, fa_metrics);
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	/*@DIG Damping Check*/
1454*4882a593Smuzhiyun 	phydm_dig_damping_chk(dm);
1455*4882a593Smuzhiyun #endif
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	/*@Absolute Boundary Decision */
1458*4882a593Smuzhiyun 	phydm_dig_abs_boundary_decision(dm, dfs_mode_en);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	/*@Dynamic Boundary Decision*/
1461*4882a593Smuzhiyun 	phydm_dig_dym_boundary_decision(dm, dfs_mode_en);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/*@Abnormal case check*/
1464*4882a593Smuzhiyun 	phydm_dig_abnormal_case(dm);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	/*@FA threshold decision */
1467*4882a593Smuzhiyun 	phydm_fa_threshold_check(dm, dfs_mode_en);
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	/*Select new IGI by FA */
1470*4882a593Smuzhiyun 	new_igi = phydm_get_new_igi(dm, igi, fa_metrics, dfs_mode_en);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	/* @1 Update status */
1473*4882a593Smuzhiyun 	#ifdef PHYDM_TDMA_DIG_SUPPORT
1474*4882a593Smuzhiyun 	if (!(dm->original_dig_restore)) {
1475*4882a593Smuzhiyun 		dig_t->cur_ig_value_tdma = new_igi;
1476*4882a593Smuzhiyun 		/*@It is possible fa_acc_1sec_tsf >= */
1477*4882a593Smuzhiyun 		/*@1sec while tdma_dig_state == 0*/
1478*4882a593Smuzhiyun 		if (dig_t->tdma_dig_state != 0)
1479*4882a593Smuzhiyun 			odm_write_dig(dm, dig_t->cur_ig_value_tdma);
1480*4882a593Smuzhiyun 	} else
1481*4882a593Smuzhiyun 	#endif
1482*4882a593Smuzhiyun 		odm_write_dig(dm, new_igi);
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun 
phydm_dig_lps_32k(void * dm_void)1485*4882a593Smuzhiyun void phydm_dig_lps_32k(void *dm_void)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1488*4882a593Smuzhiyun 	u8 current_igi = dm->rssi_min;
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	odm_write_dig(dm, current_igi);
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun 
phydm_dig_by_rssi_lps(void * dm_void)1493*4882a593Smuzhiyun void phydm_dig_by_rssi_lps(void *dm_void)
1494*4882a593Smuzhiyun {
1495*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE | ODM_IOT))
1496*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1497*4882a593Smuzhiyun 	struct phydm_fa_struct *falm_cnt;
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	u8 rssi_lower = DIG_MIN_LPS; /* @0x1E or 0x1C */
1500*4882a593Smuzhiyun 	u8 current_igi = dm->rssi_min;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	falm_cnt = &dm->false_alm_cnt;
1503*4882a593Smuzhiyun 	if (phydm_dig_abort(dm))
1504*4882a593Smuzhiyun 		return;
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	current_igi = current_igi + RSSI_OFFSET_DIG_LPS;
1507*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "%s==>\n", __func__);
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	/* Using FW PS mode to make IGI */
1510*4882a593Smuzhiyun 	/* @Adjust by  FA in LPS MODE */
1511*4882a593Smuzhiyun 	if (falm_cnt->cnt_all > DM_DIG_FA_TH2_LPS)
1512*4882a593Smuzhiyun 		current_igi = current_igi + 4;
1513*4882a593Smuzhiyun 	else if (falm_cnt->cnt_all > DM_DIG_FA_TH1_LPS)
1514*4882a593Smuzhiyun 		current_igi = current_igi + 2;
1515*4882a593Smuzhiyun 	else if (falm_cnt->cnt_all < DM_DIG_FA_TH0_LPS)
1516*4882a593Smuzhiyun 		current_igi = current_igi - 2;
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	/* @Lower bound checking */
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	/* RSSI Lower bound check */
1521*4882a593Smuzhiyun 	if ((dm->rssi_min - 10) > DIG_MIN_LPS)
1522*4882a593Smuzhiyun 		rssi_lower = (dm->rssi_min - 10);
1523*4882a593Smuzhiyun 	else
1524*4882a593Smuzhiyun 		rssi_lower = DIG_MIN_LPS;
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	/* Upper and Lower Bound checking */
1527*4882a593Smuzhiyun 	if (current_igi > DIG_MAX_LPS)
1528*4882a593Smuzhiyun 		current_igi = DIG_MAX_LPS;
1529*4882a593Smuzhiyun 	else if (current_igi < rssi_lower)
1530*4882a593Smuzhiyun 		current_igi = rssi_lower;
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "fa_cnt_all=%d, rssi_min=%d, curr_igi=0x%x\n",
1533*4882a593Smuzhiyun 		  falm_cnt->cnt_all, dm->rssi_min, current_igi);
1534*4882a593Smuzhiyun 	odm_write_dig(dm, current_igi);
1535*4882a593Smuzhiyun #endif
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun 
phydm_get_dig_coverage(void * dm_void,u8 * max,u8 * min)1538*4882a593Smuzhiyun void phydm_get_dig_coverage(void *dm_void, u8 *max, u8 *min)
1539*4882a593Smuzhiyun {
1540*4882a593Smuzhiyun 	*min = DIG_MIN_COVERAGE;
1541*4882a593Smuzhiyun 	*max = DIG_MAX_PERFORMANCE_MODE;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun 
phydm_get_igi_for_target_pin_scan(void * dm_void,u8 rssi)1544*4882a593Smuzhiyun u8 phydm_get_igi_for_target_pin_scan(void *dm_void, u8 rssi)
1545*4882a593Smuzhiyun {
1546*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1547*4882a593Smuzhiyun 	u8 igi = 0;
1548*4882a593Smuzhiyun 	u8 max = 0;
1549*4882a593Smuzhiyun 	u8 min = 0;
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	igi = rssi + 10;
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	phydm_get_dig_coverage(dm, &max, &min);
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	if (igi > max)
1556*4882a593Smuzhiyun 		igi = max;
1557*4882a593Smuzhiyun 	else if (igi < min)
1558*4882a593Smuzhiyun 		igi = min;
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	return igi;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun /* @3============================================================
1564*4882a593Smuzhiyun  * 3 FASLE ALARM CHECK
1565*4882a593Smuzhiyun  * 3============================================================
1566*4882a593Smuzhiyun  */
phydm_false_alarm_counter_reg_reset(void * dm_void)1567*4882a593Smuzhiyun void phydm_false_alarm_counter_reg_reset(void *dm_void)
1568*4882a593Smuzhiyun {
1569*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1570*4882a593Smuzhiyun 	struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
1571*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1572*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
1573*4882a593Smuzhiyun 	struct phydm_fa_acc_struct *falm_cnt_acc = &dm->false_alm_cnt_acc;
1574*4882a593Smuzhiyun #endif
1575*4882a593Smuzhiyun 	u32 false_alm_cnt = 0;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1578*4882a593Smuzhiyun 	if (!(dm->original_dig_restore)) {
1579*4882a593Smuzhiyun 		if (dig_t->cur_ig_value_tdma == 0)
1580*4882a593Smuzhiyun 			dig_t->cur_ig_value_tdma = dig_t->cur_ig_value;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 		false_alm_cnt = falm_cnt_acc->cnt_all_1sec;
1583*4882a593Smuzhiyun 	} else
1584*4882a593Smuzhiyun #endif
1585*4882a593Smuzhiyun 	{
1586*4882a593Smuzhiyun 		false_alm_cnt = falm_cnt->cnt_all;
1587*4882a593Smuzhiyun 	}
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1590*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1591*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8723F) {
1592*4882a593Smuzhiyun 			/* @reset CCK FA and CCA counter */
1593*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x2a44, BIT(21), 0);
1594*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x2a44, BIT(21), 1);
1595*4882a593Smuzhiyun 		} else {
1596*4882a593Smuzhiyun 		/* @reset CCK FA counter */
1597*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1a2c, BIT(15) | BIT(14), 0);
1598*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1a2c, BIT(15) | BIT(14), 2);
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 		/* @reset CCK CCA counter */
1601*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1a2c, BIT(13) | BIT(12), 0);
1602*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1a2c, BIT(13) | BIT(12), 2);
1603*4882a593Smuzhiyun 		}
1604*4882a593Smuzhiyun 		/* @Disable common rx clk gating => WLANBB-1106*/
1605*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1d2c, BIT(31), 0);
1606*4882a593Smuzhiyun 		/* @reset OFDM CCA counter, OFDM FA counter*/
1607*4882a593Smuzhiyun 		phydm_reset_bb_hw_cnt(dm);
1608*4882a593Smuzhiyun 		/* @Enable common rx clk gating => WLANBB-1106*/
1609*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1d2c, BIT(31), 1);
1610*4882a593Smuzhiyun 	}
1611*4882a593Smuzhiyun #endif
1612*4882a593Smuzhiyun #if (ODM_IC_11N_SERIES_SUPPORT)
1613*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1614*4882a593Smuzhiyun 		/* @reset false alarm counter registers*/
1615*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xc0c, BIT(31), 1);
1616*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xc0c, BIT(31), 0);
1617*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xd00, BIT(27), 1);
1618*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xd00, BIT(27), 0);
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 		/* @update ofdm counter*/
1621*4882a593Smuzhiyun 		/* @update page C counter*/
1622*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xc00, BIT(31), 0);
1623*4882a593Smuzhiyun 		/* @update page D counter*/
1624*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xd00, BIT(31), 0);
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 		/* @reset CCK CCA counter*/
1627*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xa2c, BIT(13) | BIT(12), 0);
1628*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xa2c, BIT(13) | BIT(12), 2);
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 		/* @reset CCK FA counter*/
1631*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xa2c, BIT(15) | BIT(14), 0);
1632*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xa2c, BIT(15) | BIT(14), 2);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 		/* @reset CRC32 counter*/
1635*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xf14, BIT(16), 1);
1636*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xf14, BIT(16), 0);
1637*4882a593Smuzhiyun 	}
1638*4882a593Smuzhiyun #endif /* @#if (ODM_IC_11N_SERIES_SUPPORT) */
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun #if (ODM_IC_11AC_SERIES_SUPPORT)
1641*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
1642*4882a593Smuzhiyun 		#if (RTL8881A_SUPPORT)
1643*4882a593Smuzhiyun 		/* @Reset FA counter by enable/disable OFDM */
1644*4882a593Smuzhiyun 		if ((dm->support_ic_type == ODM_RTL8881A) &&
1645*4882a593Smuzhiyun 		    false_alm_cnt->cnt_ofdm_fail_pre >= 0x7fff) {
1646*4882a593Smuzhiyun 			/* reset OFDM */
1647*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x808, BIT(29), 0);
1648*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x808, BIT(29), 1);
1649*4882a593Smuzhiyun 			false_alm_cnt->cnt_ofdm_fail_pre = 0;
1650*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_FA_CNT, "Reset FA_cnt\n");
1651*4882a593Smuzhiyun 		}
1652*4882a593Smuzhiyun 		#endif /* @#if (RTL8881A_SUPPORT) */
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 		/* @reset OFDM FA countner */
1655*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x9a4, BIT(17), 1);
1656*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x9a4, BIT(17), 0);
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 		/* @reset CCK FA counter */
1659*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xa2c, BIT(15), 0);
1660*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xa2c, BIT(15), 1);
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 		/* @reset CCA counter */
1663*4882a593Smuzhiyun 		phydm_reset_bb_hw_cnt(dm);
1664*4882a593Smuzhiyun 	}
1665*4882a593Smuzhiyun #endif /* @#if (ODM_IC_11AC_SERIES_SUPPORT) */
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun 
phydm_false_alarm_counter_reg_hold(void * dm_void)1668*4882a593Smuzhiyun void phydm_false_alarm_counter_reg_hold(void *dm_void)
1669*4882a593Smuzhiyun {
1670*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F)
1673*4882a593Smuzhiyun 		return;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1676*4882a593Smuzhiyun 		/* @hold cck counter */
1677*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1a2c, BIT(12), 1);
1678*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1a2c, BIT(14), 1);
1679*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1680*4882a593Smuzhiyun 		/*@hold ofdm counter*/
1681*4882a593Smuzhiyun 		/*@hold page C counter*/
1682*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xc00, BIT(31), 1);
1683*4882a593Smuzhiyun 		/*@hold page D counter*/
1684*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xd00, BIT(31), 1);
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 		/*@hold cck counter*/
1687*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xa2c, BIT(12), 1);
1688*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xa2c, BIT(14), 1);
1689*4882a593Smuzhiyun 	}
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun #if (ODM_IC_11N_SERIES_SUPPORT)
phydm_fa_cnt_statistics_n(void * dm_void)1693*4882a593Smuzhiyun void phydm_fa_cnt_statistics_n(void *dm_void)
1694*4882a593Smuzhiyun {
1695*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1696*4882a593Smuzhiyun 	struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
1697*4882a593Smuzhiyun 	u32 reg = 0;
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	if (!(dm->support_ic_type & ODM_IC_11N_SERIES))
1700*4882a593Smuzhiyun 		return;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	/* @hold ofdm & cck counter */
1703*4882a593Smuzhiyun 	phydm_false_alarm_counter_reg_hold(dm);
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, R_0x9d0, MASKDWORD);
1706*4882a593Smuzhiyun 	fa_t->cnt_cck_txon = (reg & 0xffff);
1707*4882a593Smuzhiyun 	fa_t->cnt_cck_txen = ((reg & 0xffff0000) >> 16);
1708*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, R_0x9cc, MASKDWORD);
1709*4882a593Smuzhiyun 	fa_t->cnt_ofdm_txon = (reg & 0xffff);
1710*4882a593Smuzhiyun 	fa_t->cnt_ofdm_txen = ((reg & 0xffff0000) >> 16);
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE1_11N, MASKDWORD);
1713*4882a593Smuzhiyun 	fa_t->cnt_fast_fsync = (reg & 0xffff);
1714*4882a593Smuzhiyun 	fa_t->cnt_sb_search_fail = ((reg & 0xffff0000) >> 16);
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE2_11N, MASKDWORD);
1717*4882a593Smuzhiyun 	fa_t->cnt_ofdm_cca = (reg & 0xffff);
1718*4882a593Smuzhiyun 	fa_t->cnt_parity_fail = ((reg & 0xffff0000) >> 16);
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE3_11N, MASKDWORD);
1721*4882a593Smuzhiyun 	fa_t->cnt_rate_illegal = (reg & 0xffff);
1722*4882a593Smuzhiyun 	fa_t->cnt_crc8_fail = ((reg & 0xffff0000) >> 16);
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE4_11N, MASKDWORD);
1725*4882a593Smuzhiyun 	fa_t->cnt_mcs_fail = (reg & 0xffff);
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	fa_t->cnt_ofdm_fail =
1728*4882a593Smuzhiyun 		fa_t->cnt_parity_fail + fa_t->cnt_rate_illegal +
1729*4882a593Smuzhiyun 		fa_t->cnt_crc8_fail + fa_t->cnt_mcs_fail +
1730*4882a593Smuzhiyun 		fa_t->cnt_fast_fsync + fa_t->cnt_sb_search_fail;
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	/* read CCK CRC32 counter */
1733*4882a593Smuzhiyun 	fa_t->cnt_cck_crc32_error = odm_get_bb_reg(dm, R_0xf84, MASKDWORD);
1734*4882a593Smuzhiyun 	fa_t->cnt_cck_crc32_ok = odm_get_bb_reg(dm, R_0xf88, MASKDWORD);
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	/* read OFDM CRC32 counter */
1737*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, ODM_REG_OFDM_CRC32_CNT_11N, MASKDWORD);
1738*4882a593Smuzhiyun 	fa_t->cnt_ofdm_crc32_error = (reg & 0xffff0000) >> 16;
1739*4882a593Smuzhiyun 	fa_t->cnt_ofdm_crc32_ok = reg & 0xffff;
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	/* read OFDM2 CRC32 counter */
1742*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, R_0xf9c, MASKDWORD);
1743*4882a593Smuzhiyun 	fa_t->cnt_ofdm_crc32_error = (reg & 0xffff0000) >> 16;
1744*4882a593Smuzhiyun 	fa_t->cnt_ofdm2_crc32_ok = reg & 0xffff;
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	/* read HT CRC32 counter */
1747*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, ODM_REG_HT_CRC32_CNT_11N, MASKDWORD);
1748*4882a593Smuzhiyun 	fa_t->cnt_ht_crc32_error = (reg & 0xffff0000) >> 16;
1749*4882a593Smuzhiyun 	fa_t->cnt_ht_crc32_ok = reg & 0xffff;
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 	/* read HT2 CRC32 counter */
1752*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, R_0xf98, MASKDWORD);
1753*4882a593Smuzhiyun 	fa_t->cnt_ht_crc32_error = (reg & 0xffff0000) >> 16;
1754*4882a593Smuzhiyun 	fa_t->cnt_ht2_crc32_ok = reg & 0xffff;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	/* read VHT CRC32 counter */
1757*4882a593Smuzhiyun 	fa_t->cnt_vht_crc32_error = 0;
1758*4882a593Smuzhiyun 	fa_t->cnt_vht_crc32_ok = 0;
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	#if (RTL8723D_SUPPORT)
1761*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8723D) {
1762*4882a593Smuzhiyun 		/* read HT CRC32 agg counter */
1763*4882a593Smuzhiyun 		reg = odm_get_bb_reg(dm, R_0xfb8, MASKDWORD);
1764*4882a593Smuzhiyun 		fa_t->cnt_ht_crc32_error_agg = (reg & 0xffff0000) >> 16;
1765*4882a593Smuzhiyun 		fa_t->cnt_ht_crc32_ok_agg = reg & 0xffff;
1766*4882a593Smuzhiyun 	}
1767*4882a593Smuzhiyun 	#endif
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	#if (RTL8188E_SUPPORT)
1770*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8188E) {
1771*4882a593Smuzhiyun 		reg = odm_get_bb_reg(dm, ODM_REG_SC_CNT_11N, MASKDWORD);
1772*4882a593Smuzhiyun 		fa_t->cnt_bw_lsc = (reg & 0xffff);
1773*4882a593Smuzhiyun 		fa_t->cnt_bw_usc = ((reg & 0xffff0000) >> 16);
1774*4882a593Smuzhiyun 	}
1775*4882a593Smuzhiyun 	#endif
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, ODM_REG_CCK_FA_LSB_11N, MASKBYTE0);
1778*4882a593Smuzhiyun 	fa_t->cnt_cck_fail = reg;
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, ODM_REG_CCK_FA_MSB_11N, MASKBYTE3);
1781*4882a593Smuzhiyun 	fa_t->cnt_cck_fail += (reg & 0xff) << 8;
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	reg = odm_get_bb_reg(dm, ODM_REG_CCK_CCA_CNT_11N, MASKDWORD);
1784*4882a593Smuzhiyun 	fa_t->cnt_cck_cca = ((reg & 0xFF) << 8) | ((reg & 0xFF00) >> 8);
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	fa_t->cnt_all_pre = fa_t->cnt_all;
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	fa_t->cnt_all = fa_t->cnt_fast_fsync +
1789*4882a593Smuzhiyun 			fa_t->cnt_sb_search_fail +
1790*4882a593Smuzhiyun 			fa_t->cnt_parity_fail +
1791*4882a593Smuzhiyun 			fa_t->cnt_rate_illegal +
1792*4882a593Smuzhiyun 			fa_t->cnt_crc8_fail +
1793*4882a593Smuzhiyun 			fa_t->cnt_mcs_fail +
1794*4882a593Smuzhiyun 			fa_t->cnt_cck_fail;
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	fa_t->cnt_cca_all = fa_t->cnt_ofdm_cca + fa_t->cnt_cck_cca;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun #endif
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun #if (ODM_IC_11AC_SERIES_SUPPORT)
phydm_fa_cnt_statistics_ac(void * dm_void)1801*4882a593Smuzhiyun void phydm_fa_cnt_statistics_ac(void *dm_void)
1802*4882a593Smuzhiyun {
1803*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1804*4882a593Smuzhiyun 	struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
1805*4882a593Smuzhiyun 	u32 ret_value = 0;
1806*4882a593Smuzhiyun 	u32 cck_enable = 0;
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	if (!(dm->support_ic_type & ODM_IC_11AC_SERIES))
1809*4882a593Smuzhiyun 		return;
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0xf50, MASKDWORD);
1812*4882a593Smuzhiyun 	fa_t->cnt_cck_txen = (ret_value & 0xffff);
1813*4882a593Smuzhiyun 	fa_t->cnt_ofdm_txen = ((ret_value & 0xffff0000) >> 16);
1814*4882a593Smuzhiyun 	fa_t->cnt_cck_txon = (u16)odm_get_bb_reg(dm, R_0xfcc, MASKLWORD);
1815*4882a593Smuzhiyun 	fa_t->cnt_ofdm_txon = (u16)odm_get_bb_reg(dm, R_0xfc8, MASKHWORD);
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE1_11AC, MASKDWORD);
1818*4882a593Smuzhiyun 	fa_t->cnt_fast_fsync = (ret_value & 0xffff0000) >> 16;
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE2_11AC, MASKDWORD);
1821*4882a593Smuzhiyun 	fa_t->cnt_sb_search_fail = ret_value & 0xffff;
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE3_11AC, MASKDWORD);
1824*4882a593Smuzhiyun 	fa_t->cnt_parity_fail = ret_value & 0xffff;
1825*4882a593Smuzhiyun 	fa_t->cnt_rate_illegal = (ret_value & 0xffff0000) >> 16;
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE4_11AC, MASKDWORD);
1828*4882a593Smuzhiyun 	fa_t->cnt_crc8_fail = ret_value & 0xffff;
1829*4882a593Smuzhiyun 	fa_t->cnt_mcs_fail = (ret_value & 0xffff0000) >> 16;
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE5_11AC, MASKDWORD);
1832*4882a593Smuzhiyun 	fa_t->cnt_crc8_fail_vhta = ret_value & 0xffff;
1833*4882a593Smuzhiyun 	fa_t->cnt_crc8_fail_vhtb = ret_value & 0xffff0000 >> 16;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_FA_TYPE6_11AC, MASKDWORD);
1836*4882a593Smuzhiyun 	fa_t->cnt_mcs_fail_vht = ret_value & 0xffff;
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	/* read OFDM FA counter */
1839*4882a593Smuzhiyun 	fa_t->cnt_ofdm_fail = odm_get_bb_reg(dm, R_0xf48, MASKLWORD);
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	/* Read CCK FA counter */
1842*4882a593Smuzhiyun 	fa_t->cnt_cck_fail = odm_get_bb_reg(dm, ODM_REG_CCK_FA_11AC, MASKLWORD);
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	/* read CCK/OFDM CCA counter */
1845*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, ODM_REG_CCK_CCA_CNT_11AC, MASKDWORD);
1846*4882a593Smuzhiyun 	fa_t->cnt_ofdm_cca = (ret_value & 0xffff0000) >> 16;
1847*4882a593Smuzhiyun 	fa_t->cnt_cck_cca = ret_value & 0xffff;
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 	/* read CCK CRC32 counter */
1850*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, ODM_REG_CCK_CRC32_CNT_11AC, MASKDWORD);
1851*4882a593Smuzhiyun 	fa_t->cnt_cck_crc32_error = (ret_value & 0xffff0000) >> 16;
1852*4882a593Smuzhiyun 	fa_t->cnt_cck_crc32_ok = ret_value & 0xffff;
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	/* read OFDM CRC32 counter */
1855*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, ODM_REG_OFDM_CRC32_CNT_11AC, MASKDWORD);
1856*4882a593Smuzhiyun 	fa_t->cnt_ofdm_crc32_error = (ret_value & 0xffff0000) >> 16;
1857*4882a593Smuzhiyun 	fa_t->cnt_ofdm_crc32_ok = ret_value & 0xffff;
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	/* read OFDM2 CRC32 counter */
1860*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0xf1c, MASKDWORD);
1861*4882a593Smuzhiyun 	fa_t->cnt_ofdm2_crc32_ok = ret_value & 0xffff;
1862*4882a593Smuzhiyun 	fa_t->cnt_ofdm2_crc32_error = (ret_value & 0xffff0000) >> 16;
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	/* read HT CRC32 counter */
1865*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, ODM_REG_HT_CRC32_CNT_11AC, MASKDWORD);
1866*4882a593Smuzhiyun 	fa_t->cnt_ht_crc32_error = (ret_value & 0xffff0000) >> 16;
1867*4882a593Smuzhiyun 	fa_t->cnt_ht_crc32_ok = ret_value & 0xffff;
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun 	/* read HT2 CRC32 counter */
1870*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0xf18, MASKDWORD);
1871*4882a593Smuzhiyun 	fa_t->cnt_ht2_crc32_ok = ret_value & 0xffff;
1872*4882a593Smuzhiyun 	fa_t->cnt_ht2_crc32_error = (ret_value & 0xffff0000) >> 16;
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	/* read VHT CRC32 counter */
1875*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, ODM_REG_VHT_CRC32_CNT_11AC, MASKDWORD);
1876*4882a593Smuzhiyun 	fa_t->cnt_vht_crc32_error = (ret_value & 0xffff0000) >> 16;
1877*4882a593Smuzhiyun 	fa_t->cnt_vht_crc32_ok = ret_value & 0xffff;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	/*read VHT2 CRC32 counter */
1880*4882a593Smuzhiyun 	ret_value = odm_get_bb_reg(dm, R_0xf54, MASKDWORD);
1881*4882a593Smuzhiyun 	fa_t->cnt_vht2_crc32_ok = ret_value & 0xffff;
1882*4882a593Smuzhiyun 	fa_t->cnt_vht2_crc32_error = (ret_value & 0xffff0000) >> 16;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	#if (RTL8881A_SUPPORT)
1885*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8881A) {
1886*4882a593Smuzhiyun 		u32 tmp = 0;
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 		if (fa_t->cnt_ofdm_fail >= fa_t->cnt_ofdm_fail_pre) {
1889*4882a593Smuzhiyun 			tmp = fa_t->cnt_ofdm_fail_pre;
1890*4882a593Smuzhiyun 			fa_t->cnt_ofdm_fail_pre = fa_t->cnt_ofdm_fail;
1891*4882a593Smuzhiyun 			fa_t->cnt_ofdm_fail = fa_t->cnt_ofdm_fail - tmp;
1892*4882a593Smuzhiyun 		} else {
1893*4882a593Smuzhiyun 			fa_t->cnt_ofdm_fail_pre = fa_t->cnt_ofdm_fail;
1894*4882a593Smuzhiyun 		}
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_FA_CNT,
1897*4882a593Smuzhiyun 			  "[8881]cnt_ofdm_fail{curr,pre}={%d,%d}\n",
1898*4882a593Smuzhiyun 			  fa_t->cnt_ofdm_fail_pre, tmp);
1899*4882a593Smuzhiyun 	}
1900*4882a593Smuzhiyun 	#endif
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	cck_enable = odm_get_bb_reg(dm, ODM_REG_BB_RX_PATH_11AC, BIT(28));
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	if (cck_enable) { /* @if(*dm->band_type == ODM_BAND_2_4G) */
1905*4882a593Smuzhiyun 		fa_t->cnt_all = fa_t->cnt_ofdm_fail + fa_t->cnt_cck_fail;
1906*4882a593Smuzhiyun 		fa_t->cnt_cca_all = fa_t->cnt_cck_cca + fa_t->cnt_ofdm_cca;
1907*4882a593Smuzhiyun 	} else {
1908*4882a593Smuzhiyun 		fa_t->cnt_all = fa_t->cnt_ofdm_fail;
1909*4882a593Smuzhiyun 		fa_t->cnt_cca_all = fa_t->cnt_ofdm_cca;
1910*4882a593Smuzhiyun 	}
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun #endif
1913*4882a593Smuzhiyun 
phydm_get_edcca_report(void * dm_void)1914*4882a593Smuzhiyun u32 phydm_get_edcca_report(void *dm_void)
1915*4882a593Smuzhiyun {
1916*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1917*4882a593Smuzhiyun 	struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
1918*4882a593Smuzhiyun 	u32 dbg_port = dm->adaptivity.adaptivity_dbg_port;
1919*4882a593Smuzhiyun 	u32 val = 0;
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723D) {
1922*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, R_0x9a0, BIT(29));
1923*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1924*4882a593Smuzhiyun 		val = odm_get_bb_reg(dm, R_0x2d38, BIT(24));
1925*4882a593Smuzhiyun 	} else if (phydm_set_bb_dbg_port(dm, DBGPORT_PRI_1, dbg_port)) {
1926*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8723B | ODM_RTL8188E))
1927*4882a593Smuzhiyun 			val = (phydm_get_bb_dbg_port_val(dm) & BIT(30)) >> 30;
1928*4882a593Smuzhiyun 		else
1929*4882a593Smuzhiyun 			val = (phydm_get_bb_dbg_port_val(dm) & BIT(29)) >> 29;
1930*4882a593Smuzhiyun 		phydm_release_bb_dbg_port(dm);
1931*4882a593Smuzhiyun 	}
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun 	return val;
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun 
phydm_get_dbg_port_info(void * dm_void)1936*4882a593Smuzhiyun void phydm_get_dbg_port_info(void *dm_void)
1937*4882a593Smuzhiyun {
1938*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1939*4882a593Smuzhiyun 	struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
1942*4882a593Smuzhiyun 		fa_t->dbg_port0 = odm_get_bb_reg(dm, R_0x2db4, MASKDWORD);
1943*4882a593Smuzhiyun 	} else {
1944*4882a593Smuzhiyun 		/*set debug port to 0x0*/
1945*4882a593Smuzhiyun 		if (phydm_set_bb_dbg_port(dm, DBGPORT_PRI_1, 0x0)) {
1946*4882a593Smuzhiyun 			fa_t->dbg_port0 = phydm_get_bb_dbg_port_val(dm);
1947*4882a593Smuzhiyun 			phydm_release_bb_dbg_port(dm);
1948*4882a593Smuzhiyun 		}
1949*4882a593Smuzhiyun 	}
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 	fa_t->edcca_flag = (boolean)phydm_get_edcca_report(dm);
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_FA_CNT, "FA_Cnt: Dbg port 0x0 = 0x%x, EDCCA = %d\n",
1954*4882a593Smuzhiyun 		  fa_t->dbg_port0, fa_t->edcca_flag);
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun 
phydm_set_crc32_cnt2_rate(void * dm_void,u8 rate_idx)1957*4882a593Smuzhiyun void phydm_set_crc32_cnt2_rate(void *dm_void, u8 rate_idx)
1958*4882a593Smuzhiyun {
1959*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1960*4882a593Smuzhiyun 	struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
1961*4882a593Smuzhiyun 	boolean is_ofdm_rate = phydm_is_ofdm_rate(dm, rate_idx);
1962*4882a593Smuzhiyun 	boolean is_ht_rate = phydm_is_ht_rate(dm, rate_idx);
1963*4882a593Smuzhiyun 	boolean is_vht_rate = phydm_is_vht_rate(dm, rate_idx);
1964*4882a593Smuzhiyun 	u32 reg_addr = 0x0;
1965*4882a593Smuzhiyun 	u32 ofdm_rate_bitmask = 0x0;
1966*4882a593Smuzhiyun 	u32 ht_mcs_bitmask = 0x0;
1967*4882a593Smuzhiyun 	u32 vht_mcs_bitmask = 0x0;
1968*4882a593Smuzhiyun 	u32 vht_ss_bitmask = 0x0;
1969*4882a593Smuzhiyun 	u8 rate = 0x0;
1970*4882a593Smuzhiyun 	u8 ss = 0x0;
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	if (!is_ofdm_rate && !is_ht_rate && !is_vht_rate)
1973*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_FA_CNT,
1974*4882a593Smuzhiyun 			  "[FA CNT] rate_idx = (0x%x) is not supported !\n",
1975*4882a593Smuzhiyun 			  rate_idx);
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun 	switch (dm->ic_ip_series) {
1978*4882a593Smuzhiyun 	case PHYDM_IC_N:
1979*4882a593Smuzhiyun 		reg_addr = R_0xf04;
1980*4882a593Smuzhiyun 		ofdm_rate_bitmask = 0x0000f000;
1981*4882a593Smuzhiyun 		ht_mcs_bitmask = 0x007f0000;
1982*4882a593Smuzhiyun 		break;
1983*4882a593Smuzhiyun 	case PHYDM_IC_AC:
1984*4882a593Smuzhiyun 		reg_addr = R_0xb04;
1985*4882a593Smuzhiyun 		ofdm_rate_bitmask = 0x0000f000;
1986*4882a593Smuzhiyun 		ht_mcs_bitmask = 0x007f0000;
1987*4882a593Smuzhiyun 		vht_mcs_bitmask = 0x0f000000;
1988*4882a593Smuzhiyun 		vht_ss_bitmask = 0x30000000;
1989*4882a593Smuzhiyun 		break;
1990*4882a593Smuzhiyun 	case PHYDM_IC_JGR3:
1991*4882a593Smuzhiyun 		reg_addr = R_0x1eb8;
1992*4882a593Smuzhiyun 		ofdm_rate_bitmask = 0x00000f00;
1993*4882a593Smuzhiyun 		ht_mcs_bitmask = 0x007f0000;
1994*4882a593Smuzhiyun 		vht_mcs_bitmask = 0x0000f000;
1995*4882a593Smuzhiyun 		vht_ss_bitmask = 0x000000c0;
1996*4882a593Smuzhiyun 		break;
1997*4882a593Smuzhiyun 	default:
1998*4882a593Smuzhiyun 		break;
1999*4882a593Smuzhiyun 	}
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	if (is_ofdm_rate) {
2002*4882a593Smuzhiyun 		rate = phydm_legacy_rate_2_spec_rate(dm, rate_idx);
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 		odm_set_bb_reg(dm, reg_addr, ofdm_rate_bitmask, rate);
2005*4882a593Smuzhiyun 		fa_t->ofdm2_rate_idx = rate_idx;
2006*4882a593Smuzhiyun 	} else if (is_ht_rate) {
2007*4882a593Smuzhiyun 		rate = phydm_rate_2_rate_digit(dm, rate_idx);
2008*4882a593Smuzhiyun 
2009*4882a593Smuzhiyun 		odm_set_bb_reg(dm, reg_addr, ht_mcs_bitmask, rate);
2010*4882a593Smuzhiyun 		fa_t->ht2_rate_idx = rate_idx;
2011*4882a593Smuzhiyun 	} else if (is_vht_rate) {
2012*4882a593Smuzhiyun 		rate = phydm_rate_2_rate_digit(dm, rate_idx);
2013*4882a593Smuzhiyun 		ss = phydm_rate_to_num_ss(dm, rate_idx);
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 		odm_set_bb_reg(dm, reg_addr, vht_mcs_bitmask, rate);
2016*4882a593Smuzhiyun 		odm_set_bb_reg(dm, reg_addr, vht_ss_bitmask, ss - 1);
2017*4882a593Smuzhiyun 		fa_t->vht2_rate_idx = rate_idx;
2018*4882a593Smuzhiyun 	}
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun 
phydm_fa_cnt_cal_fa_duration(void * dm_void)2021*4882a593Smuzhiyun void phydm_fa_cnt_cal_fa_duration(void *dm_void)
2022*4882a593Smuzhiyun {
2023*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2024*4882a593Smuzhiyun 	struct ccx_info *ccx = &dm->dm_ccx_info;
2025*4882a593Smuzhiyun 	struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
2026*4882a593Smuzhiyun 	u8 norm = 0; /*normalization*/
2027*4882a593Smuzhiyun 	boolean fahm_chk = false;
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 	fa_t->time_fa_all = fa_t->cnt_fast_fsync * 12 +
2030*4882a593Smuzhiyun 			    fa_t->cnt_sb_search_fail * 12 +
2031*4882a593Smuzhiyun 			    fa_t->cnt_parity_fail * 28 +
2032*4882a593Smuzhiyun 			    fa_t->cnt_rate_illegal * 28 +
2033*4882a593Smuzhiyun 			    fa_t->cnt_crc8_fail * 20 +
2034*4882a593Smuzhiyun 			    fa_t->cnt_crc8_fail_vhta * 28 +
2035*4882a593Smuzhiyun 			    fa_t->cnt_mcs_fail_vht * 36 +
2036*4882a593Smuzhiyun 			    fa_t->cnt_mcs_fail * 32 +
2037*4882a593Smuzhiyun 			    fa_t->cnt_cck_fail * 80;
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	fa_t->time_fa_exp = fa_t->cnt_ofdm_fail * OFDM_FA_EXP_DURATION +
2040*4882a593Smuzhiyun 			    fa_t->cnt_cck_fail * CCK_FA_EXP_DURATION;
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	fa_t->time_fa_ifs_clm = 0;
2043*4882a593Smuzhiyun 	fa_t->time_fa_fahm = 0;
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	#ifdef IFS_CLM_SUPPORT
2046*4882a593Smuzhiyun 	if (ccx->ccx_watchdog_result & IFS_CLM_SUCCESS) {
2047*4882a593Smuzhiyun 		norm = (u8)PHYDM_DIV(PHYDM_WATCH_DOG_PERIOD * S_TO_US,
2048*4882a593Smuzhiyun 				     ccx->ifs_clm_period);
2049*4882a593Smuzhiyun 		fa_t->time_fa_ifs_clm = (ccx->ifs_clm_cckfa +
2050*4882a593Smuzhiyun 					ccx->ifs_clm_ofdmfa) * norm;
2051*4882a593Smuzhiyun 	}
2052*4882a593Smuzhiyun 	#endif
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	#ifdef FAHM_SUPPORT
2055*4882a593Smuzhiyun 	if (ccx->ccx_watchdog_result & FAHM_SUCCESS) {
2056*4882a593Smuzhiyun 		if (fa_t->cnt_cck_fail) {
2057*4882a593Smuzhiyun 			if (ccx->fahm_inclu_cck)
2058*4882a593Smuzhiyun 				fahm_chk = true;
2059*4882a593Smuzhiyun 		} else {
2060*4882a593Smuzhiyun 			fahm_chk = true;
2061*4882a593Smuzhiyun 		}
2062*4882a593Smuzhiyun 	}
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	if (fahm_chk) {
2065*4882a593Smuzhiyun 		norm = (u8)PHYDM_DIV(PHYDM_WATCH_DOG_PERIOD * S_TO_US,
2066*4882a593Smuzhiyun 				     ccx->fahm_period);
2067*4882a593Smuzhiyun 		fa_t->time_fa_fahm = ccx->fahm_result_sum * norm;
2068*4882a593Smuzhiyun 	}
2069*4882a593Smuzhiyun 	#endif
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun 
phydm_false_alarm_counter_statistics(void * dm_void)2072*4882a593Smuzhiyun void phydm_false_alarm_counter_statistics(void *dm_void)
2073*4882a593Smuzhiyun {
2074*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2075*4882a593Smuzhiyun 	struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
2076*4882a593Smuzhiyun 	char dbg_buf[PHYDM_SNPRINT_SIZE] = {0};
2077*4882a593Smuzhiyun 	u32 tmp = 0;
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 	if (!(dm->support_ability & ODM_BB_FA_CNT))
2080*4882a593Smuzhiyun 		return;
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_FA_CNT, "%s======>\n", __func__);
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
2085*4882a593Smuzhiyun 		#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2086*4882a593Smuzhiyun 		phydm_fa_cnt_statistics_jgr3(dm);
2087*4882a593Smuzhiyun 		#endif
2088*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
2089*4882a593Smuzhiyun 		#if (ODM_IC_11N_SERIES_SUPPORT)
2090*4882a593Smuzhiyun 		phydm_fa_cnt_statistics_n(dm);
2091*4882a593Smuzhiyun 		#endif
2092*4882a593Smuzhiyun 	} else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
2093*4882a593Smuzhiyun 		#if (ODM_IC_11AC_SERIES_SUPPORT)
2094*4882a593Smuzhiyun 		phydm_fa_cnt_statistics_ac(dm);
2095*4882a593Smuzhiyun 		#endif
2096*4882a593Smuzhiyun 	}
2097*4882a593Smuzhiyun 
2098*4882a593Smuzhiyun 	phydm_get_dbg_port_info(dm);
2099*4882a593Smuzhiyun 	phydm_false_alarm_counter_reg_reset(dm_void);
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 	phydm_fa_cnt_cal_fa_duration(dm);
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	fa_t->cnt_crc32_error_all = fa_t->cnt_vht_crc32_error +
2104*4882a593Smuzhiyun 				    fa_t->cnt_ht_crc32_error +
2105*4882a593Smuzhiyun 				    fa_t->cnt_ofdm_crc32_error +
2106*4882a593Smuzhiyun 				    fa_t->cnt_cck_crc32_error;
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 	fa_t->cnt_crc32_ok_all = fa_t->cnt_vht_crc32_ok +
2109*4882a593Smuzhiyun 				 fa_t->cnt_ht_crc32_ok +
2110*4882a593Smuzhiyun 				 fa_t->cnt_ofdm_crc32_ok +
2111*4882a593Smuzhiyun 				 fa_t->cnt_cck_crc32_ok;
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_FA_CNT,
2114*4882a593Smuzhiyun 		  "[Tx cnt] {CCK_TxEN, CCK_TxON, OFDM_TxEN, OFDM_TxON} = {%d, %d, %d, %d}\n",
2115*4882a593Smuzhiyun 		  fa_t->cnt_cck_txen, fa_t->cnt_cck_txon, fa_t->cnt_ofdm_txen,
2116*4882a593Smuzhiyun 		  fa_t->cnt_ofdm_txon);
2117*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_FA_CNT,
2118*4882a593Smuzhiyun 		  "[CCA Cnt] {CCK, OFDM, Total} = {%d, %d, %d}\n",
2119*4882a593Smuzhiyun 		  fa_t->cnt_cck_cca, fa_t->cnt_ofdm_cca, fa_t->cnt_cca_all);
2120*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_FA_CNT,
2121*4882a593Smuzhiyun 		  "[FA Cnt] {CCK, OFDM, Total} = {%d, %d, %d}\n",
2122*4882a593Smuzhiyun 		  fa_t->cnt_cck_fail, fa_t->cnt_ofdm_fail, fa_t->cnt_all);
2123*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_FA_CNT,
2124*4882a593Smuzhiyun 		  "[FA duration(us)] {exp, ifs_clm, fahm} = {%d, %d, %d}\n",
2125*4882a593Smuzhiyun 		  fa_t->time_fa_exp, fa_t->time_fa_ifs_clm,
2126*4882a593Smuzhiyun 		  fa_t->time_fa_fahm);
2127*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_FA_CNT,
2128*4882a593Smuzhiyun 		  "[OFDM FA] Parity=%d, Rate=%d, Fast_Fsync=%d, SBD=%d\n",
2129*4882a593Smuzhiyun 		  fa_t->cnt_parity_fail, fa_t->cnt_rate_illegal,
2130*4882a593Smuzhiyun 		  fa_t->cnt_fast_fsync, fa_t->cnt_sb_search_fail);
2131*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_FA_CNT, "[HT FA] CRC8=%d, MCS=%d\n",
2132*4882a593Smuzhiyun 		  fa_t->cnt_crc8_fail, fa_t->cnt_mcs_fail);
2133*4882a593Smuzhiyun #if (ODM_IC_11AC_SERIES_SUPPORT || defined(PHYDM_IC_JGR3_SERIES_SUPPORT))
2134*4882a593Smuzhiyun 	if (dm->support_ic_type & (ODM_IC_11AC_SERIES | ODM_IC_JGR3_SERIES)) {
2135*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_FA_CNT,
2136*4882a593Smuzhiyun 			  "[VHT FA] SIGA_CRC8=%d, SIGB_CRC8=%d, MCS=%d\n",
2137*4882a593Smuzhiyun 			  fa_t->cnt_crc8_fail_vhta, fa_t->cnt_crc8_fail_vhtb,
2138*4882a593Smuzhiyun 			  fa_t->cnt_mcs_fail_vht);
2139*4882a593Smuzhiyun 	}
2140*4882a593Smuzhiyun #endif
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_FA_CNT,
2143*4882a593Smuzhiyun 		  "[CRC32 OK Cnt] {CCK, OFDM, HT, VHT, Total} = {%d, %d, %d, %d, %d}\n",
2144*4882a593Smuzhiyun 		  fa_t->cnt_cck_crc32_ok, fa_t->cnt_ofdm_crc32_ok,
2145*4882a593Smuzhiyun 		  fa_t->cnt_ht_crc32_ok, fa_t->cnt_vht_crc32_ok,
2146*4882a593Smuzhiyun 		  fa_t->cnt_crc32_ok_all);
2147*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_FA_CNT,
2148*4882a593Smuzhiyun 		  "[CRC32 Err Cnt] {CCK, OFDM, HT, VHT, Total} = {%d, %d, %d, %d, %d}\n",
2149*4882a593Smuzhiyun 		  fa_t->cnt_cck_crc32_error, fa_t->cnt_ofdm_crc32_error,
2150*4882a593Smuzhiyun 		  fa_t->cnt_ht_crc32_error, fa_t->cnt_vht_crc32_error,
2151*4882a593Smuzhiyun 		  fa_t->cnt_crc32_error_all);
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	if (fa_t->ofdm2_rate_idx) {
2154*4882a593Smuzhiyun 		tmp = fa_t->cnt_ofdm2_crc32_error + fa_t->cnt_ofdm2_crc32_ok;
2155*4882a593Smuzhiyun 		fa_t->ofdm2_pcr = (u8)PHYDM_DIV(fa_t->cnt_ofdm2_crc32_ok * 100,
2156*4882a593Smuzhiyun 						tmp);
2157*4882a593Smuzhiyun 		phydm_print_rate_2_buff(dm, fa_t->ofdm2_rate_idx, dbg_buf,
2158*4882a593Smuzhiyun 					PHYDM_SNPRINT_SIZE);
2159*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_FA_CNT,
2160*4882a593Smuzhiyun 			  "[OFDM:%s CRC32 Cnt] {error, ok}= {%d, %d} (%d percent)\n",
2161*4882a593Smuzhiyun 			  dbg_buf, fa_t->cnt_ofdm2_crc32_error,
2162*4882a593Smuzhiyun 			  fa_t->cnt_ofdm2_crc32_ok, fa_t->ofdm2_pcr);
2163*4882a593Smuzhiyun 	} else {
2164*4882a593Smuzhiyun 		phydm_set_crc32_cnt2_rate(dm, ODM_RATE6M);
2165*4882a593Smuzhiyun 	}
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	if (fa_t->ht2_rate_idx) {
2168*4882a593Smuzhiyun 		tmp = fa_t->cnt_ht2_crc32_error + fa_t->cnt_ht2_crc32_ok;
2169*4882a593Smuzhiyun 		fa_t->ht2_pcr = (u8)PHYDM_DIV(fa_t->cnt_ht2_crc32_ok * 100,
2170*4882a593Smuzhiyun 					      tmp);
2171*4882a593Smuzhiyun 		phydm_print_rate_2_buff(dm, fa_t->ht2_rate_idx, dbg_buf,
2172*4882a593Smuzhiyun 					PHYDM_SNPRINT_SIZE);
2173*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_FA_CNT,
2174*4882a593Smuzhiyun 			  "[HT:%s CRC32 Cnt] {error, ok}= {%d, %d} (%d percent)\n",
2175*4882a593Smuzhiyun 			  dbg_buf, fa_t->cnt_ht2_crc32_error,
2176*4882a593Smuzhiyun 			  fa_t->cnt_ht2_crc32_ok, fa_t->ht2_pcr);
2177*4882a593Smuzhiyun 	} else {
2178*4882a593Smuzhiyun 		phydm_set_crc32_cnt2_rate(dm, ODM_RATEMCS0);
2179*4882a593Smuzhiyun 	}
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun #if (ODM_IC_11AC_SERIES_SUPPORT || defined(PHYDM_IC_JGR3_SERIES_SUPPORT))
2182*4882a593Smuzhiyun 	if (dm->support_ic_type & (ODM_IC_11AC_SERIES | ODM_IC_JGR3_SERIES)) {
2183*4882a593Smuzhiyun 		if (fa_t->vht2_rate_idx) {
2184*4882a593Smuzhiyun 			tmp = fa_t->cnt_vht2_crc32_error +
2185*4882a593Smuzhiyun 			      fa_t->cnt_vht2_crc32_ok;
2186*4882a593Smuzhiyun 			fa_t->vht2_pcr = (u8)PHYDM_DIV(fa_t->cnt_vht2_crc32_ok *
2187*4882a593Smuzhiyun 						       100, tmp);
2188*4882a593Smuzhiyun 			phydm_print_rate_2_buff(dm, fa_t->vht2_rate_idx,
2189*4882a593Smuzhiyun 						dbg_buf, PHYDM_SNPRINT_SIZE);
2190*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_FA_CNT,
2191*4882a593Smuzhiyun 				  "[VHT:%s CRC32 Cnt] {error, ok}= {%d, %d} (%d percent)\n",
2192*4882a593Smuzhiyun 				  dbg_buf, fa_t->cnt_vht2_crc32_error,
2193*4882a593Smuzhiyun 				  fa_t->cnt_vht2_crc32_ok, fa_t->vht2_pcr);
2194*4882a593Smuzhiyun 		} else {
2195*4882a593Smuzhiyun 			phydm_set_crc32_cnt2_rate(dm, ODM_RATEVHTSS1MCS0);
2196*4882a593Smuzhiyun 		}
2197*4882a593Smuzhiyun 	}
2198*4882a593Smuzhiyun #endif
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun 
phydm_fill_fw_dig_info(void * dm_void,boolean * enable,u8 * para4,u8 * para8)2201*4882a593Smuzhiyun void phydm_fill_fw_dig_info(void *dm_void, boolean *enable,
2202*4882a593Smuzhiyun 			    u8 *para4, u8 *para8) {
2203*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2204*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 	dig_t->fw_dig_enable = *enable;
2207*4882a593Smuzhiyun 	para8[0] = dig_t->rx_gain_range_max;
2208*4882a593Smuzhiyun 	para8[1] = dig_t->rx_gain_range_min;
2209*4882a593Smuzhiyun 	para8[2] = dm->number_linked_client;
2210*4882a593Smuzhiyun 	para4[0] = (u8)DIG_LPS_MODE;
2211*4882a593Smuzhiyun }
2212*4882a593Smuzhiyun 
phydm_crc32_cnt_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)2213*4882a593Smuzhiyun void phydm_crc32_cnt_dbg(void *dm_void, char input[][16], u32 *_used,
2214*4882a593Smuzhiyun 			 char *output, u32 *_out_len)
2215*4882a593Smuzhiyun {
2216*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2217*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2218*4882a593Smuzhiyun 	char help[] = "-h";
2219*4882a593Smuzhiyun 	u32 var1[10] = {0};
2220*4882a593Smuzhiyun 	u32 used = *_used;
2221*4882a593Smuzhiyun 	u32 out_len = *_out_len;
2222*4882a593Smuzhiyun 	u8 i = 0;
2223*4882a593Smuzhiyun 	u8 rate = 0x0;
2224*4882a593Smuzhiyun 
2225*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
2226*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2227*4882a593Smuzhiyun 			 "[CRC32 Cnt] {rate_idx}\n");
2228*4882a593Smuzhiyun 	} else {
2229*4882a593Smuzhiyun 		PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
2230*4882a593Smuzhiyun 		rate = (u8)var1[0];
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2233*4882a593Smuzhiyun 			 "{rate}={0x%x}", rate);
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun 		phydm_set_crc32_cnt2_rate(dm, rate);
2236*4882a593Smuzhiyun 	}
2237*4882a593Smuzhiyun 	*_used = used;
2238*4882a593Smuzhiyun 	*_out_len = out_len;
2239*4882a593Smuzhiyun }
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
phydm_set_tdma_dig_timer(void * dm_void)2242*4882a593Smuzhiyun void phydm_set_tdma_dig_timer(void *dm_void)
2243*4882a593Smuzhiyun {
2244*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2245*4882a593Smuzhiyun 	u32 delta_time_us = dm->tdma_dig_timer_ms * 1000;
2246*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2247*4882a593Smuzhiyun 	u32 timeout = 0;
2248*4882a593Smuzhiyun 	u32 current_time_stamp, diff_time_stamp, regb0 = 0;
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun 	/*some IC has no FREERUN_CUNT register, like 92E*/
2251*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197F)
2252*4882a593Smuzhiyun 		current_time_stamp = odm_get_bb_reg(dm, R_0x568, 0xffffffff);
2253*4882a593Smuzhiyun 	else
2254*4882a593Smuzhiyun 		return;
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 	timeout = current_time_stamp + delta_time_us;
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 	diff_time_stamp = current_time_stamp - dig_t->cur_timestamp;
2259*4882a593Smuzhiyun 	dig_t->pre_timestamp = dig_t->cur_timestamp;
2260*4882a593Smuzhiyun 	dig_t->cur_timestamp = current_time_stamp;
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 	/*@HIMR0, it shows HW interrupt mask*/
2263*4882a593Smuzhiyun 	regb0 = odm_get_bb_reg(dm, R_0xb0, 0xffffffff);
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "Set next timer\n");
2266*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG,
2267*4882a593Smuzhiyun 		  "curr_time_stamp=%d, delta_time_us=%d\n",
2268*4882a593Smuzhiyun 		  current_time_stamp, delta_time_us);
2269*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG,
2270*4882a593Smuzhiyun 		  "timeout=%d, diff_time_stamp=%d, Reg0xb0 = 0x%x\n",
2271*4882a593Smuzhiyun 		  timeout, diff_time_stamp, regb0);
2272*4882a593Smuzhiyun 
2273*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197F) /*REG_PS_TIMER2*/
2274*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x588, 0xffffffff, timeout);
2275*4882a593Smuzhiyun 	else {
2276*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "NOT 97F, NOT start\n");
2277*4882a593Smuzhiyun 		return;
2278*4882a593Smuzhiyun 	}
2279*4882a593Smuzhiyun }
2280*4882a593Smuzhiyun 
phydm_tdma_dig_timer_check(void * dm_void)2281*4882a593Smuzhiyun void phydm_tdma_dig_timer_check(void *dm_void)
2282*4882a593Smuzhiyun {
2283*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2284*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "tdma_dig_cnt=%d, pre_tdma_dig_cnt=%d\n",
2287*4882a593Smuzhiyun 		  dig_t->tdma_dig_cnt, dig_t->pre_tdma_dig_cnt);
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun 	if (dig_t->tdma_dig_cnt == 0 ||
2290*4882a593Smuzhiyun 	    dig_t->tdma_dig_cnt == dig_t->pre_tdma_dig_cnt) {
2291*4882a593Smuzhiyun 		if (dm->support_ability & ODM_BB_DIG) {
2292*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
2293*4882a593Smuzhiyun 			if (dm->support_ic_type & (ODM_RTL8198F | ODM_RTL8814B |
2294*4882a593Smuzhiyun 			    ODM_RTL8812F | ODM_RTL8822B | ODM_RTL8192F |
2295*4882a593Smuzhiyun 			    ODM_RTL8821C | ODM_RTL8197G | ODM_RTL8822C |
2296*4882a593Smuzhiyun 			    ODM_RTL8723D| ODM_RTL8723F)) {
2297*4882a593Smuzhiyun 				PHYDM_DBG(dm, DBG_DIG,
2298*4882a593Smuzhiyun 					  "Check fail, Restart timer\n\n");
2299*4882a593Smuzhiyun 				phydm_false_alarm_counter_reset(dm);
2300*4882a593Smuzhiyun 				odm_set_timer(dm, &dm->tdma_dig_timer,
2301*4882a593Smuzhiyun 					      dm->tdma_dig_timer_ms);
2302*4882a593Smuzhiyun 			} else {
2303*4882a593Smuzhiyun 				PHYDM_DBG(dm, DBG_DIG,
2304*4882a593Smuzhiyun 					  "Not support TDMADIG, no SW timer\n");
2305*4882a593Smuzhiyun 			}
2306*4882a593Smuzhiyun #else
2307*4882a593Smuzhiyun 			/*@if interrupt mask info is got.*/
2308*4882a593Smuzhiyun 			/*Reg0xb0 is no longer needed*/
2309*4882a593Smuzhiyun #if 0
2310*4882a593Smuzhiyun 			/*regb0 = odm_get_bb_reg(dm, R_0xb0, bMaskDWord);*/
2311*4882a593Smuzhiyun #endif
2312*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG,
2313*4882a593Smuzhiyun 				  "Check fail, Mask[0]=0x%x, restart timer\n",
2314*4882a593Smuzhiyun 				  *dm->interrupt_mask);
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun 			phydm_tdma_dig_add_interrupt_mask_handler(dm);
2317*4882a593Smuzhiyun 			phydm_enable_rx_related_interrupt_handler(dm);
2318*4882a593Smuzhiyun 			phydm_set_tdma_dig_timer(dm);
2319*4882a593Smuzhiyun #endif
2320*4882a593Smuzhiyun 		}
2321*4882a593Smuzhiyun 	} else {
2322*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Check pass, update pre_tdma_dig_cnt\n");
2323*4882a593Smuzhiyun 	}
2324*4882a593Smuzhiyun 
2325*4882a593Smuzhiyun 	dig_t->pre_tdma_dig_cnt = dig_t->tdma_dig_cnt;
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun /*@different IC/team may use different timer for tdma-dig*/
phydm_tdma_dig_add_interrupt_mask_handler(void * dm_void)2329*4882a593Smuzhiyun void phydm_tdma_dig_add_interrupt_mask_handler(void *dm_void)
2330*4882a593Smuzhiyun {
2331*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == (ODM_AP))
2334*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197F) {
2335*4882a593Smuzhiyun 		/*@HAL_INT_TYPE_PSTIMEOUT2*/
2336*4882a593Smuzhiyun 		phydm_add_interrupt_mask_handler(dm, HAL_INT_TYPE_PSTIMEOUT2);
2337*4882a593Smuzhiyun 	}
2338*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE == (ODM_WIN))
2339*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE == (ODM_CE))
2340*4882a593Smuzhiyun #endif
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun /* will be triggered by HW timer*/
phydm_tdma_dig(void * dm_void)2344*4882a593Smuzhiyun void phydm_tdma_dig(void *dm_void)
2345*4882a593Smuzhiyun {
2346*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2347*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2348*4882a593Smuzhiyun 	struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
2349*4882a593Smuzhiyun 	u32 reg_c50 = 0;
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun #if (RTL8198F_SUPPORT || RTL8814B_SUPPORT || RTL8812F_SUPPORT ||\
2352*4882a593Smuzhiyun 	RTL8822B_SUPPORT || RTL8192F_SUPPORT || RTL8821C_SUPPORT)
2353*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
2354*4882a593Smuzhiyun 	if (dm->support_ic_type &
2355*4882a593Smuzhiyun 	    (ODM_RTL8198F | ODM_RTL8814B | ODM_RTL8812F | ODM_RTL8822B |
2356*4882a593Smuzhiyun 	     ODM_RTL8192F | ODM_RTL8821C)) {
2357*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "98F/14B/12F/22B/92F/21C, new tdma\n");
2358*4882a593Smuzhiyun 		return;
2359*4882a593Smuzhiyun 	}
2360*4882a593Smuzhiyun #endif
2361*4882a593Smuzhiyun #endif
2362*4882a593Smuzhiyun 	reg_c50 = odm_get_bb_reg(dm, R_0xc50, MASKBYTE0);
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 	dig_t->tdma_dig_state =
2365*4882a593Smuzhiyun 		dig_t->tdma_dig_cnt % dm->tdma_dig_state_number;
2366*4882a593Smuzhiyun 
2367*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "tdma_dig_state=%d, regc50=0x%x\n",
2368*4882a593Smuzhiyun 		  dig_t->tdma_dig_state, reg_c50);
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun 	dig_t->tdma_dig_cnt++;
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 	if (dig_t->tdma_dig_state == 1) {
2373*4882a593Smuzhiyun 		/* update IGI from tdma_dig_state == 0*/
2374*4882a593Smuzhiyun 		if (dig_t->cur_ig_value_tdma == 0)
2375*4882a593Smuzhiyun 			dig_t->cur_ig_value_tdma = dig_t->cur_ig_value;
2376*4882a593Smuzhiyun 
2377*4882a593Smuzhiyun 		odm_write_dig(dm, dig_t->cur_ig_value_tdma);
2378*4882a593Smuzhiyun 		phydm_tdma_false_alarm_counter_check(dm);
2379*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "tdma_dig_state=%d, reset FA counter\n",
2380*4882a593Smuzhiyun 			  dig_t->tdma_dig_state);
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 	} else if (dig_t->tdma_dig_state == 0) {
2383*4882a593Smuzhiyun 		/* update dig_t->CurIGValue,*/
2384*4882a593Smuzhiyun 		/* @it may different from dig_t->cur_ig_value_tdma */
2385*4882a593Smuzhiyun 		/* TDMA IGI upperbond @ L-state = */
2386*4882a593Smuzhiyun 		/* rf_ft_var.tdma_dig_low_upper_bond = 0x26 */
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun 		if (dig_t->cur_ig_value >= dm->tdma_dig_low_upper_bond)
2389*4882a593Smuzhiyun 			dig_t->low_ig_value = dm->tdma_dig_low_upper_bond;
2390*4882a593Smuzhiyun 		else
2391*4882a593Smuzhiyun 			dig_t->low_ig_value = dig_t->cur_ig_value;
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun 		odm_write_dig(dm, dig_t->low_ig_value);
2394*4882a593Smuzhiyun 		phydm_tdma_false_alarm_counter_check(dm);
2395*4882a593Smuzhiyun 	} else {
2396*4882a593Smuzhiyun 		phydm_tdma_false_alarm_counter_check(dm);
2397*4882a593Smuzhiyun 	}
2398*4882a593Smuzhiyun }
2399*4882a593Smuzhiyun 
2400*4882a593Smuzhiyun /*@============================================================*/
2401*4882a593Smuzhiyun /*@FASLE ALARM CHECK*/
2402*4882a593Smuzhiyun /*@============================================================*/
phydm_tdma_false_alarm_counter_check(void * dm_void)2403*4882a593Smuzhiyun void phydm_tdma_false_alarm_counter_check(void *dm_void)
2404*4882a593Smuzhiyun {
2405*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2406*4882a593Smuzhiyun 	struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
2407*4882a593Smuzhiyun 	struct phydm_fa_acc_struct *falm_cnt_acc = &dm->false_alm_cnt_acc;
2408*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2409*4882a593Smuzhiyun 	boolean rssi_dump_en = 0;
2410*4882a593Smuzhiyun 	u32 timestamp = 0;
2411*4882a593Smuzhiyun 	u8 tdma_dig_state_number = 0;
2412*4882a593Smuzhiyun 	u32 start_th = 0;
2413*4882a593Smuzhiyun 
2414*4882a593Smuzhiyun 	if (dig_t->tdma_dig_state == 1)
2415*4882a593Smuzhiyun 		phydm_false_alarm_counter_reset(dm);
2416*4882a593Smuzhiyun 	/* Reset FalseAlarmCounterStatistics */
2417*4882a593Smuzhiyun 	/* @fa_acc_1sec_tsf = fa_acc_1sec_tsf, keep */
2418*4882a593Smuzhiyun 	/* @fa_end_tsf = fa_start_tsf = TSF */
2419*4882a593Smuzhiyun 	else {
2420*4882a593Smuzhiyun 		phydm_false_alarm_counter_statistics(dm);
2421*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8197F) /*REG_FREERUN_CNT*/
2422*4882a593Smuzhiyun 			timestamp = odm_get_bb_reg(dm, R_0x568, bMaskDWord);
2423*4882a593Smuzhiyun 		else {
2424*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "NOT 97F! NOT start\n");
2425*4882a593Smuzhiyun 			return;
2426*4882a593Smuzhiyun 		}
2427*4882a593Smuzhiyun 		dig_t->fa_end_timestamp = timestamp;
2428*4882a593Smuzhiyun 		dig_t->fa_acc_1sec_timestamp +=
2429*4882a593Smuzhiyun 			(dig_t->fa_end_timestamp - dig_t->fa_start_timestamp);
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun 		/*prevent dumb*/
2432*4882a593Smuzhiyun 		if (dm->tdma_dig_state_number == 1)
2433*4882a593Smuzhiyun 			dm->tdma_dig_state_number = 2;
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun 		tdma_dig_state_number = dm->tdma_dig_state_number;
2436*4882a593Smuzhiyun 		dig_t->sec_factor =
2437*4882a593Smuzhiyun 			tdma_dig_state_number / (tdma_dig_state_number - 1);
2438*4882a593Smuzhiyun 
2439*4882a593Smuzhiyun 		/*@1sec = 1000000us*/
2440*4882a593Smuzhiyun 		if (dig_t->sec_factor)
2441*4882a593Smuzhiyun 			start_th = (u32)(1000000 / dig_t->sec_factor);
2442*4882a593Smuzhiyun 
2443*4882a593Smuzhiyun 		if (dig_t->fa_acc_1sec_timestamp >= start_th) {
2444*4882a593Smuzhiyun 			rssi_dump_en = 1;
2445*4882a593Smuzhiyun 			phydm_false_alarm_counter_acc(dm, rssi_dump_en);
2446*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG,
2447*4882a593Smuzhiyun 				  "sec_factor=%d, total FA=%d, is_linked=%d\n",
2448*4882a593Smuzhiyun 				  dig_t->sec_factor, falm_cnt_acc->cnt_all,
2449*4882a593Smuzhiyun 				  dm->is_linked);
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun 			phydm_noisy_detection(dm);
2452*4882a593Smuzhiyun 			#ifdef PHYDM_SUPPORT_CCKPD
2453*4882a593Smuzhiyun 			phydm_cck_pd_th(dm);
2454*4882a593Smuzhiyun 			#endif
2455*4882a593Smuzhiyun 			phydm_dig(dm);
2456*4882a593Smuzhiyun 			phydm_false_alarm_counter_acc_reset(dm);
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun 			/* Reset FalseAlarmCounterStatistics */
2459*4882a593Smuzhiyun 			/* @fa_end_tsf = fa_start_tsf = TSF, keep */
2460*4882a593Smuzhiyun 			/* @fa_acc_1sec_tsf = 0 */
2461*4882a593Smuzhiyun 			phydm_false_alarm_counter_reset(dm);
2462*4882a593Smuzhiyun 		} else {
2463*4882a593Smuzhiyun 			phydm_false_alarm_counter_acc(dm, rssi_dump_en);
2464*4882a593Smuzhiyun 		}
2465*4882a593Smuzhiyun 	}
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun 
phydm_false_alarm_counter_acc(void * dm_void,boolean rssi_dump_en)2468*4882a593Smuzhiyun void phydm_false_alarm_counter_acc(void *dm_void, boolean rssi_dump_en)
2469*4882a593Smuzhiyun {
2470*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2471*4882a593Smuzhiyun 	struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
2472*4882a593Smuzhiyun 	struct phydm_fa_acc_struct *falm_cnt_acc = &dm->false_alm_cnt_acc;
2473*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun 	falm_cnt_acc->cnt_parity_fail += falm_cnt->cnt_parity_fail;
2476*4882a593Smuzhiyun 	falm_cnt_acc->cnt_rate_illegal += falm_cnt->cnt_rate_illegal;
2477*4882a593Smuzhiyun 	falm_cnt_acc->cnt_crc8_fail += falm_cnt->cnt_crc8_fail;
2478*4882a593Smuzhiyun 	falm_cnt_acc->cnt_mcs_fail += falm_cnt->cnt_mcs_fail;
2479*4882a593Smuzhiyun 	falm_cnt_acc->cnt_ofdm_fail += falm_cnt->cnt_ofdm_fail;
2480*4882a593Smuzhiyun 	falm_cnt_acc->cnt_cck_fail += falm_cnt->cnt_cck_fail;
2481*4882a593Smuzhiyun 	falm_cnt_acc->cnt_all += falm_cnt->cnt_all;
2482*4882a593Smuzhiyun 	falm_cnt_acc->cnt_fast_fsync += falm_cnt->cnt_fast_fsync;
2483*4882a593Smuzhiyun 	falm_cnt_acc->cnt_sb_search_fail += falm_cnt->cnt_sb_search_fail;
2484*4882a593Smuzhiyun 	falm_cnt_acc->cnt_ofdm_cca += falm_cnt->cnt_ofdm_cca;
2485*4882a593Smuzhiyun 	falm_cnt_acc->cnt_cck_cca += falm_cnt->cnt_cck_cca;
2486*4882a593Smuzhiyun 	falm_cnt_acc->cnt_cca_all += falm_cnt->cnt_cca_all;
2487*4882a593Smuzhiyun 	falm_cnt_acc->cnt_cck_crc32_error += falm_cnt->cnt_cck_crc32_error;
2488*4882a593Smuzhiyun 	falm_cnt_acc->cnt_cck_crc32_ok += falm_cnt->cnt_cck_crc32_ok;
2489*4882a593Smuzhiyun 	falm_cnt_acc->cnt_ofdm_crc32_error += falm_cnt->cnt_ofdm_crc32_error;
2490*4882a593Smuzhiyun 	falm_cnt_acc->cnt_ofdm_crc32_ok += falm_cnt->cnt_ofdm_crc32_ok;
2491*4882a593Smuzhiyun 	falm_cnt_acc->cnt_ht_crc32_error += falm_cnt->cnt_ht_crc32_error;
2492*4882a593Smuzhiyun 	falm_cnt_acc->cnt_ht_crc32_ok += falm_cnt->cnt_ht_crc32_ok;
2493*4882a593Smuzhiyun 	falm_cnt_acc->cnt_vht_crc32_error += falm_cnt->cnt_vht_crc32_error;
2494*4882a593Smuzhiyun 	falm_cnt_acc->cnt_vht_crc32_ok += falm_cnt->cnt_vht_crc32_ok;
2495*4882a593Smuzhiyun 	falm_cnt_acc->cnt_crc32_error_all += falm_cnt->cnt_crc32_error_all;
2496*4882a593Smuzhiyun 	falm_cnt_acc->cnt_crc32_ok_all += falm_cnt->cnt_crc32_ok_all;
2497*4882a593Smuzhiyun 
2498*4882a593Smuzhiyun 	if (rssi_dump_en == 1) {
2499*4882a593Smuzhiyun 		falm_cnt_acc->cnt_all_1sec =
2500*4882a593Smuzhiyun 			falm_cnt_acc->cnt_all * dig_t->sec_factor;
2501*4882a593Smuzhiyun 		falm_cnt_acc->cnt_cca_all_1sec =
2502*4882a593Smuzhiyun 			falm_cnt_acc->cnt_cca_all * dig_t->sec_factor;
2503*4882a593Smuzhiyun 		falm_cnt_acc->cnt_cck_fail_1sec =
2504*4882a593Smuzhiyun 			falm_cnt_acc->cnt_cck_fail * dig_t->sec_factor;
2505*4882a593Smuzhiyun 	}
2506*4882a593Smuzhiyun }
2507*4882a593Smuzhiyun 
phydm_false_alarm_counter_acc_reset(void * dm_void)2508*4882a593Smuzhiyun void phydm_false_alarm_counter_acc_reset(void *dm_void)
2509*4882a593Smuzhiyun {
2510*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2511*4882a593Smuzhiyun 	struct phydm_fa_acc_struct *falm_cnt_acc = NULL;
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
2514*4882a593Smuzhiyun 	struct phydm_fa_acc_struct *falm_cnt_acc_low = NULL;
2515*4882a593Smuzhiyun 	u32 tmp_cca_1sec = 0;
2516*4882a593Smuzhiyun 	u32 tmp_fa_1sec = 0;
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun 	/*@clear L-fa_acc struct*/
2519*4882a593Smuzhiyun 	falm_cnt_acc_low = &dm->false_alm_cnt_acc_low;
2520*4882a593Smuzhiyun 	tmp_cca_1sec = falm_cnt_acc_low->cnt_cca_all_1sec;
2521*4882a593Smuzhiyun 	tmp_fa_1sec = falm_cnt_acc_low->cnt_all_1sec;
2522*4882a593Smuzhiyun 	odm_memory_set(dm, falm_cnt_acc_low, 0, sizeof(dm->false_alm_cnt_acc));
2523*4882a593Smuzhiyun 	falm_cnt_acc_low->cnt_cca_all_1sec = tmp_cca_1sec;
2524*4882a593Smuzhiyun 	falm_cnt_acc_low->cnt_all_1sec = tmp_fa_1sec;
2525*4882a593Smuzhiyun 
2526*4882a593Smuzhiyun 	/*@clear H-fa_acc struct*/
2527*4882a593Smuzhiyun 	falm_cnt_acc = &dm->false_alm_cnt_acc;
2528*4882a593Smuzhiyun 	tmp_cca_1sec = falm_cnt_acc->cnt_cca_all_1sec;
2529*4882a593Smuzhiyun 	tmp_fa_1sec = falm_cnt_acc->cnt_all_1sec;
2530*4882a593Smuzhiyun 	odm_memory_set(dm, falm_cnt_acc, 0, sizeof(dm->false_alm_cnt_acc));
2531*4882a593Smuzhiyun 	falm_cnt_acc->cnt_cca_all_1sec = tmp_cca_1sec;
2532*4882a593Smuzhiyun 	falm_cnt_acc->cnt_all_1sec = tmp_fa_1sec;
2533*4882a593Smuzhiyun #else
2534*4882a593Smuzhiyun 	falm_cnt_acc = &dm->false_alm_cnt_acc;
2535*4882a593Smuzhiyun 	/* @Cnt_all_for_rssi_dump & Cnt_CCA_all_for_rssi_dump */
2536*4882a593Smuzhiyun 	/* @do NOT need to be reset */
2537*4882a593Smuzhiyun 	odm_memory_set(dm, falm_cnt_acc, 0, sizeof(falm_cnt_acc));
2538*4882a593Smuzhiyun #endif
2539*4882a593Smuzhiyun }
2540*4882a593Smuzhiyun 
phydm_false_alarm_counter_reset(void * dm_void)2541*4882a593Smuzhiyun void phydm_false_alarm_counter_reset(void *dm_void)
2542*4882a593Smuzhiyun {
2543*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2544*4882a593Smuzhiyun 	struct phydm_fa_struct *falm_cnt;
2545*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t;
2546*4882a593Smuzhiyun 	u32 timestamp;
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	falm_cnt = &dm->false_alm_cnt;
2549*4882a593Smuzhiyun 	dig_t = &dm->dm_dig_table;
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	memset(falm_cnt, 0, sizeof(dm->false_alm_cnt));
2552*4882a593Smuzhiyun 	phydm_false_alarm_counter_reg_reset(dm);
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
2555*4882a593Smuzhiyun 	return;
2556*4882a593Smuzhiyun #endif
2557*4882a593Smuzhiyun 	if (dig_t->tdma_dig_state != 1)
2558*4882a593Smuzhiyun 		dig_t->fa_acc_1sec_timestamp = 0;
2559*4882a593Smuzhiyun 	else
2560*4882a593Smuzhiyun 		dig_t->fa_acc_1sec_timestamp = dig_t->fa_acc_1sec_timestamp;
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 	/*REG_FREERUN_CNT*/
2563*4882a593Smuzhiyun 	timestamp = odm_get_bb_reg(dm, R_0x568, bMaskDWord);
2564*4882a593Smuzhiyun 	dig_t->fa_start_timestamp = timestamp;
2565*4882a593Smuzhiyun 	dig_t->fa_end_timestamp = timestamp;
2566*4882a593Smuzhiyun }
2567*4882a593Smuzhiyun 
phydm_tdma_dig_para_upd(void * dm_void,enum upd_type type,u8 input)2568*4882a593Smuzhiyun void phydm_tdma_dig_para_upd(void *dm_void, enum upd_type type, u8 input)
2569*4882a593Smuzhiyun {
2570*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 	switch (type) {
2573*4882a593Smuzhiyun 	case ENABLE_TDMA:
2574*4882a593Smuzhiyun 		dm->original_dig_restore = !((boolean)input);
2575*4882a593Smuzhiyun 		break;
2576*4882a593Smuzhiyun 	case MODE_DECISION:
2577*4882a593Smuzhiyun 		if (input == (u8)MODE_PERFORMANCE)
2578*4882a593Smuzhiyun 			dm->tdma_dig_state_number = DIG_NUM_OF_TDMA_STATES + 2;
2579*4882a593Smuzhiyun 		else if (input == (u8)MODE_COVERAGE)
2580*4882a593Smuzhiyun 			dm->tdma_dig_state_number = DIG_NUM_OF_TDMA_STATES;
2581*4882a593Smuzhiyun 		else
2582*4882a593Smuzhiyun 			dm->tdma_dig_state_number = DIG_NUM_OF_TDMA_STATES;
2583*4882a593Smuzhiyun 		break;
2584*4882a593Smuzhiyun 	}
2585*4882a593Smuzhiyun }
2586*4882a593Smuzhiyun 
2587*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
2588*4882a593Smuzhiyun #if defined(CONFIG_RTL_TRIBAND_SUPPORT) && defined(CONFIG_USB_HCI)
pre_phydm_tdma_dig_cbk(unsigned long task_dm)2589*4882a593Smuzhiyun static void pre_phydm_tdma_dig_cbk(unsigned long task_dm)
2590*4882a593Smuzhiyun {
2591*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)task_dm;
2592*4882a593Smuzhiyun 	struct rtl8192cd_priv *priv = dm->priv;
2593*4882a593Smuzhiyun 	struct priv_shared_info *pshare = priv->pshare;
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun 	if (!(priv->drv_state & DRV_STATE_OPEN))
2596*4882a593Smuzhiyun 		return;
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun 	if (pshare->bDriverStopped || pshare->bSurpriseRemoved) {
2599*4882a593Smuzhiyun 		printk("[%s] bDriverStopped(%d) OR bSurpriseRemoved(%d)\n",
2600*4882a593Smuzhiyun 		         __FUNCTION__, pshare->bDriverStopped,
2601*4882a593Smuzhiyun 		         pshare->bSurpriseRemoved);
2602*4882a593Smuzhiyun 		return;
2603*4882a593Smuzhiyun 	}
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	rtw_enqueue_timer_event(priv, &pshare->tdma_dig_event,
2606*4882a593Smuzhiyun 			           ENQUEUE_TO_TAIL);
2607*4882a593Smuzhiyun }
2608*4882a593Smuzhiyun 
phydm_tdma_dig_timers_usb(void * dm_void,u8 state)2609*4882a593Smuzhiyun void phydm_tdma_dig_timers_usb(void *dm_void, u8 state)
2610*4882a593Smuzhiyun {
2611*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2612*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun 	if (state == INIT_TDMA_DIG_TIMMER) {
2615*4882a593Smuzhiyun 		struct rtl8192cd_priv *priv = dm->priv;
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 		init_timer(&dm->tdma_dig_timer);
2618*4882a593Smuzhiyun 		dm->tdma_dig_timer.data = (unsigned long)dm;
2619*4882a593Smuzhiyun 		dm->tdma_dig_timer.function = pre_phydm_tdma_dig_cbk;
2620*4882a593Smuzhiyun 		INIT_TIMER_EVENT_ENTRY(&priv->pshare->tdma_dig_event,
2621*4882a593Smuzhiyun 					    phydm_tdma_dig_cbk,
2622*4882a593Smuzhiyun 					   (unsigned long)dm);
2623*4882a593Smuzhiyun 	} else if (state == CANCEL_TDMA_DIG_TIMMER) {
2624*4882a593Smuzhiyun 		odm_cancel_timer(dm, &dm->tdma_dig_timer);
2625*4882a593Smuzhiyun 	} else if (state == RELEASE_TDMA_DIG_TIMMER) {
2626*4882a593Smuzhiyun 		odm_release_timer(dm, &dm->tdma_dig_timer);
2627*4882a593Smuzhiyun 	}
2628*4882a593Smuzhiyun }
2629*4882a593Smuzhiyun #endif /* defined(CONFIG_RTL_TRIBAND_SUPPORT) && defined(CONFIG_USB_HCI) */
2630*4882a593Smuzhiyun 
phydm_tdma_dig_timers(void * dm_void,u8 state)2631*4882a593Smuzhiyun void phydm_tdma_dig_timers(void *dm_void, u8 state)
2632*4882a593Smuzhiyun {
2633*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2634*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2635*4882a593Smuzhiyun #if defined(CONFIG_RTL_TRIBAND_SUPPORT) && defined(CONFIG_USB_HCI)
2636*4882a593Smuzhiyun 	struct rtl8192cd_priv *priv = dm->priv;
2637*4882a593Smuzhiyun 
2638*4882a593Smuzhiyun 	if (priv->hci_type == RTL_HCI_USB) {
2639*4882a593Smuzhiyun 		phydm_tdma_dig_timers_usb(dm_void, state);
2640*4882a593Smuzhiyun 		return;
2641*4882a593Smuzhiyun 	}
2642*4882a593Smuzhiyun #endif /* defined(CONFIG_RTL_TRIBAND_SUPPORT) && defined(CONFIG_USB_HCI) */
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun 	if (state == INIT_TDMA_DIG_TIMMER)
2645*4882a593Smuzhiyun 		odm_initialize_timer(dm, &dm->tdma_dig_timer,
2646*4882a593Smuzhiyun 				     (void *)phydm_tdma_dig_cbk,
2647*4882a593Smuzhiyun 				     NULL, "phydm_tdma_dig_timer");
2648*4882a593Smuzhiyun 	else if (state == CANCEL_TDMA_DIG_TIMMER)
2649*4882a593Smuzhiyun 		odm_cancel_timer(dm, &dm->tdma_dig_timer);
2650*4882a593Smuzhiyun 	else if (state == RELEASE_TDMA_DIG_TIMMER)
2651*4882a593Smuzhiyun 		odm_release_timer(dm, &dm->tdma_dig_timer);
2652*4882a593Smuzhiyun }
2653*4882a593Smuzhiyun 
get_new_igi_bound(struct dm_struct * dm,u8 igi,u32 fa_cnt,u8 * rx_gain_max,u8 * rx_gain_min,boolean is_dfs_band)2654*4882a593Smuzhiyun u8 get_new_igi_bound(struct dm_struct *dm, u8 igi, u32 fa_cnt, u8 *rx_gain_max,
2655*4882a593Smuzhiyun 		     u8 *rx_gain_min, boolean is_dfs_band)
2656*4882a593Smuzhiyun {
2657*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2658*4882a593Smuzhiyun 	u8 step[3] = {0};
2659*4882a593Smuzhiyun 	u8 cur_igi = igi;
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 	if (dm->is_linked) {
2662*4882a593Smuzhiyun 		if (dm->pre_rssi_min <= dm->rssi_min) {
2663*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "pre_rssi_min <= rssi_min\n");
2664*4882a593Smuzhiyun 			step[0] = 2;
2665*4882a593Smuzhiyun 			step[1] = 1;
2666*4882a593Smuzhiyun 			step[2] = 2;
2667*4882a593Smuzhiyun 		} else {
2668*4882a593Smuzhiyun 			step[0] = 4;
2669*4882a593Smuzhiyun 			step[1] = 2;
2670*4882a593Smuzhiyun 			step[2] = 2;
2671*4882a593Smuzhiyun 		}
2672*4882a593Smuzhiyun 	} else {
2673*4882a593Smuzhiyun 		step[0] = 2;
2674*4882a593Smuzhiyun 		step[1] = 1;
2675*4882a593Smuzhiyun 		step[2] = 2;
2676*4882a593Smuzhiyun 	}
2677*4882a593Smuzhiyun 
2678*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "step = {-%d, +%d, +%d}\n", step[2], step[1],
2679*4882a593Smuzhiyun 		  step[0]);
2680*4882a593Smuzhiyun 
2681*4882a593Smuzhiyun 	if (dm->first_connect) {
2682*4882a593Smuzhiyun 		if (is_dfs_band) {
2683*4882a593Smuzhiyun 			if (dm->rssi_min > DIG_MAX_DFS)
2684*4882a593Smuzhiyun 				igi = DIG_MAX_DFS;
2685*4882a593Smuzhiyun 			else
2686*4882a593Smuzhiyun 				igi = dm->rssi_min;
2687*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "DFS band:IgiMax=0x%x\n",
2688*4882a593Smuzhiyun 				  *rx_gain_max);
2689*4882a593Smuzhiyun 		} else {
2690*4882a593Smuzhiyun 			igi = *rx_gain_min;
2691*4882a593Smuzhiyun 		}
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 		#if 0
2694*4882a593Smuzhiyun 		#if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
2695*4882a593Smuzhiyun 		#if (RTL8812A_SUPPORT)
2696*4882a593Smuzhiyun 		if (dm->support_ic_type == ODM_RTL8812)
2697*4882a593Smuzhiyun 			odm_config_bb_with_header_file(dm,
2698*4882a593Smuzhiyun 						       CONFIG_BB_AGC_TAB_DIFF);
2699*4882a593Smuzhiyun 		#endif
2700*4882a593Smuzhiyun 		#endif
2701*4882a593Smuzhiyun 		#endif
2702*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "First connect: foce IGI=0x%x\n", igi);
2703*4882a593Smuzhiyun 	} else {
2704*4882a593Smuzhiyun 		/* @2 Before link */
2705*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Adjust IGI before link\n");
2706*4882a593Smuzhiyun 
2707*4882a593Smuzhiyun 		if (dm->first_disconnect) {
2708*4882a593Smuzhiyun 			igi = dig_t->dm_dig_min;
2709*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG,
2710*4882a593Smuzhiyun 				  "First disconnect:foce IGI to lower bound\n");
2711*4882a593Smuzhiyun 		} else {
2712*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "Pre_IGI=((0x%x)), FA=((%d))\n",
2713*4882a593Smuzhiyun 				  igi, fa_cnt);
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 			igi = phydm_new_igi_by_fa(dm, igi, fa_cnt, step);
2716*4882a593Smuzhiyun 		}
2717*4882a593Smuzhiyun 	}
2718*4882a593Smuzhiyun 	/*@Check IGI by dyn-upper/lower bound */
2719*4882a593Smuzhiyun 	if (igi < *rx_gain_min)
2720*4882a593Smuzhiyun 		igi = *rx_gain_min;
2721*4882a593Smuzhiyun 
2722*4882a593Smuzhiyun 	if (igi > *rx_gain_max)
2723*4882a593Smuzhiyun 		igi = *rx_gain_max;
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "fa_cnt = %d, IGI: 0x%x -> 0x%x\n",
2726*4882a593Smuzhiyun 		  fa_cnt, cur_igi, igi);
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun 	return igi;
2729*4882a593Smuzhiyun }
2730*4882a593Smuzhiyun 
phydm_write_tdma_dig(void * dm_void,u8 new_igi)2731*4882a593Smuzhiyun void phydm_write_tdma_dig(void *dm_void, u8 new_igi)
2732*4882a593Smuzhiyun {
2733*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2734*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2735*4882a593Smuzhiyun 	struct phydm_adaptivity_struct *adaptivity = &dm->adaptivity;
2736*4882a593Smuzhiyun 
2737*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "%s===>\n", __func__);
2738*4882a593Smuzhiyun #if 0
2739*4882a593Smuzhiyun 	/* @1 Check IGI by upper bound */
2740*4882a593Smuzhiyun 	if (adaptivity->igi_lmt_en &&
2741*4882a593Smuzhiyun 	    new_igi > adaptivity->adapt_igi_up && dm->is_linked) {
2742*4882a593Smuzhiyun 		new_igi = adaptivity->adapt_igi_up;
2743*4882a593Smuzhiyun 
2744*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Force Adaptivity Up-bound=((0x%x))\n",
2745*4882a593Smuzhiyun 			  new_igi);
2746*4882a593Smuzhiyun 	}
2747*4882a593Smuzhiyun #endif
2748*4882a593Smuzhiyun 	phydm_write_dig_reg(dm, new_igi);
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "New %s-IGI=((0x%x))\n",
2751*4882a593Smuzhiyun 		  (dig_t->tdma_dig_state == TDMA_DIG_LOW_STATE) ? "L" : "H",
2752*4882a593Smuzhiyun 		  new_igi);
2753*4882a593Smuzhiyun }
2754*4882a593Smuzhiyun 
phydm_tdma_dig_new(void * dm_void)2755*4882a593Smuzhiyun void phydm_tdma_dig_new(void *dm_void)
2756*4882a593Smuzhiyun {
2757*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2758*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	if (phydm_dig_abort(dm) || dm->original_dig_restore)
2761*4882a593Smuzhiyun 		return;
2762*4882a593Smuzhiyun 	/*@
2763*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG, "timer callback =======> tdma_dig_state=%d\n");
2764*4882a593Smuzhiyun 	 *	  dig_t->tdma_dig_state);
2765*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG, "tdma_h_igi=0x%x, tdma_l_igi=0x%x\n",
2766*4882a593Smuzhiyun 	 *	  dig_t->cur_ig_value_tdma,
2767*4882a593Smuzhiyun 	 *	  dig_t->low_ig_value);
2768*4882a593Smuzhiyun 	 */
2769*4882a593Smuzhiyun 	phydm_tdma_fa_cnt_chk(dm);
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 	/*@prevent dumb*/
2772*4882a593Smuzhiyun 	if (dm->tdma_dig_state_number < 2)
2773*4882a593Smuzhiyun 		dm->tdma_dig_state_number = 2;
2774*4882a593Smuzhiyun 
2775*4882a593Smuzhiyun 	/*@update state*/
2776*4882a593Smuzhiyun 	dig_t->tdma_dig_cnt++;
2777*4882a593Smuzhiyun 	dig_t->tdma_dig_state = dig_t->tdma_dig_cnt % dm->tdma_dig_state_number;
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	/*@
2780*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG, "enter state %d, dig count %d\n",
2781*4882a593Smuzhiyun 	 *	  dig_t->tdma_dig_state, dig_t->tdma_dig_cnt);
2782*4882a593Smuzhiyun 	 */
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 	if (dig_t->tdma_dig_state == TDMA_DIG_LOW_STATE)
2785*4882a593Smuzhiyun 		odm_write_dig(dm, dig_t->low_ig_value);
2786*4882a593Smuzhiyun 	else if (dig_t->tdma_dig_state >= TDMA_DIG_HIGH_STATE)
2787*4882a593Smuzhiyun 		odm_write_dig(dm, dig_t->cur_ig_value_tdma);
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 	odm_set_timer(dm, &dm->tdma_dig_timer, dm->tdma_dig_timer_ms);
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun 
2792*4882a593Smuzhiyun /*@callback function triggered by SW timer*/
2793*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
phydm_tdma_dig_cbk(struct phydm_timer_list * timer)2794*4882a593Smuzhiyun void phydm_tdma_dig_cbk(struct phydm_timer_list *timer)
2795*4882a593Smuzhiyun {
2796*4882a593Smuzhiyun 	void *adapter = (void *)timer->Adapter;
2797*4882a593Smuzhiyun 	HAL_DATA_TYPE *hal_data = GET_HAL_DATA(((PADAPTER)adapter));
2798*4882a593Smuzhiyun 	struct dm_struct *dm = &hal_data->DM_OutSrcs;
2799*4882a593Smuzhiyun 
2800*4882a593Smuzhiyun 	#if DEV_BUS_TYPE == RT_PCI_INTERFACE
2801*4882a593Smuzhiyun 	#if USE_WORKITEM
2802*4882a593Smuzhiyun 	odm_schedule_work_item(&dm->phydm_tdma_dig_workitem);
2803*4882a593Smuzhiyun 	#else
2804*4882a593Smuzhiyun 	phydm_tdma_dig_new(dm);
2805*4882a593Smuzhiyun 	#endif
2806*4882a593Smuzhiyun 	#else
2807*4882a593Smuzhiyun 	odm_schedule_work_item(&dm->phydm_tdma_dig_workitem);
2808*4882a593Smuzhiyun 	#endif
2809*4882a593Smuzhiyun }
2810*4882a593Smuzhiyun 
phydm_tdma_dig_workitem_callback(void * context)2811*4882a593Smuzhiyun void phydm_tdma_dig_workitem_callback(void *context)
2812*4882a593Smuzhiyun {
2813*4882a593Smuzhiyun 	void *adapter = (void *)context;
2814*4882a593Smuzhiyun 	HAL_DATA_TYPE *hal_data = GET_HAL_DATA(((PADAPTER)adapter));
2815*4882a593Smuzhiyun 	struct dm_struct *dm = &hal_data->DM_OutSrc;
2816*4882a593Smuzhiyun 
2817*4882a593Smuzhiyun 	phydm_tdma_dig_new(dm);
2818*4882a593Smuzhiyun }
2819*4882a593Smuzhiyun 
2820*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE == ODM_CE)
phydm_tdma_dig_cbk(void * dm_void)2821*4882a593Smuzhiyun void phydm_tdma_dig_cbk(void *dm_void)
2822*4882a593Smuzhiyun {
2823*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2824*4882a593Smuzhiyun 	void *padapter = dm->adapter;
2825*4882a593Smuzhiyun 
2826*4882a593Smuzhiyun 	if (dm->support_interface == ODM_ITRF_PCIE)
2827*4882a593Smuzhiyun 		phydm_tdma_dig_workitem_callback(dm);
2828*4882a593Smuzhiyun 	/* @Can't do I/O in timer callback*/
2829*4882a593Smuzhiyun 	else
2830*4882a593Smuzhiyun 		phydm_run_in_thread_cmd(dm, phydm_tdma_dig_workitem_callback,
2831*4882a593Smuzhiyun 					dm);
2832*4882a593Smuzhiyun }
2833*4882a593Smuzhiyun 
phydm_tdma_dig_workitem_callback(void * dm_void)2834*4882a593Smuzhiyun void phydm_tdma_dig_workitem_callback(void *dm_void)
2835*4882a593Smuzhiyun {
2836*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2837*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2838*4882a593Smuzhiyun 
2839*4882a593Smuzhiyun 	if (phydm_dig_abort(dm) || (dm->original_dig_restore))
2840*4882a593Smuzhiyun 		return;
2841*4882a593Smuzhiyun 	/*@
2842*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG, "timer callback =======> tdma_dig_state=%d\n");
2843*4882a593Smuzhiyun 	 *	  dig_t->tdma_dig_state);
2844*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG, "tdma_h_igi=0x%x, tdma_l_igi=0x%x\n",
2845*4882a593Smuzhiyun 	 *	  dig_t->cur_ig_value_tdma,
2846*4882a593Smuzhiyun 	 *	  dig_t->low_ig_value);
2847*4882a593Smuzhiyun 	 */
2848*4882a593Smuzhiyun 	phydm_tdma_fa_cnt_chk(dm);
2849*4882a593Smuzhiyun 
2850*4882a593Smuzhiyun 	/*@prevent dumb*/
2851*4882a593Smuzhiyun 	if (dm->tdma_dig_state_number < 2)
2852*4882a593Smuzhiyun 		dm->tdma_dig_state_number = 2;
2853*4882a593Smuzhiyun 
2854*4882a593Smuzhiyun 	/*@update state*/
2855*4882a593Smuzhiyun 	dig_t->tdma_dig_cnt++;
2856*4882a593Smuzhiyun 	dig_t->tdma_dig_state = dig_t->tdma_dig_cnt % dm->tdma_dig_state_number;
2857*4882a593Smuzhiyun 
2858*4882a593Smuzhiyun 	/*@
2859*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG, "enter state %d, dig count %d\n",
2860*4882a593Smuzhiyun 	 *	  dig_t->tdma_dig_state, dig_t->tdma_dig_cnt);
2861*4882a593Smuzhiyun 	 */
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun 	if (dig_t->tdma_dig_state == TDMA_DIG_LOW_STATE)
2864*4882a593Smuzhiyun 		odm_write_dig(dm, dig_t->low_ig_value);
2865*4882a593Smuzhiyun 	else if (dig_t->tdma_dig_state >= TDMA_DIG_HIGH_STATE)
2866*4882a593Smuzhiyun 		odm_write_dig(dm, dig_t->cur_ig_value_tdma);
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun 	odm_set_timer(dm, &dm->tdma_dig_timer, dm->tdma_dig_timer_ms);
2869*4882a593Smuzhiyun }
2870*4882a593Smuzhiyun #else
phydm_tdma_dig_cbk(void * dm_void)2871*4882a593Smuzhiyun void phydm_tdma_dig_cbk(void *dm_void)
2872*4882a593Smuzhiyun {
2873*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2874*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2875*4882a593Smuzhiyun 
2876*4882a593Smuzhiyun 	if (phydm_dig_abort(dm) || dm->original_dig_restore)
2877*4882a593Smuzhiyun 		return;
2878*4882a593Smuzhiyun 	/*@
2879*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG, "timer callback =======> tdma_dig_state=%d\n");
2880*4882a593Smuzhiyun 	 *	  dig_t->tdma_dig_state);
2881*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG, "tdma_h_igi=0x%x, tdma_l_igi=0x%x\n",
2882*4882a593Smuzhiyun 	 *	  dig_t->cur_ig_value_tdma,
2883*4882a593Smuzhiyun 	 *	  dig_t->low_ig_value);
2884*4882a593Smuzhiyun 	 */
2885*4882a593Smuzhiyun 	phydm_tdma_fa_cnt_chk(dm);
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun 	/*@prevent dumb*/
2888*4882a593Smuzhiyun 	if (dm->tdma_dig_state_number < 2)
2889*4882a593Smuzhiyun 		dm->tdma_dig_state_number = 2;
2890*4882a593Smuzhiyun 
2891*4882a593Smuzhiyun 	/*@update state*/
2892*4882a593Smuzhiyun 	dig_t->tdma_dig_cnt++;
2893*4882a593Smuzhiyun 	dig_t->tdma_dig_state = dig_t->tdma_dig_cnt % dm->tdma_dig_state_number;
2894*4882a593Smuzhiyun 
2895*4882a593Smuzhiyun 	/*@
2896*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG, "enter state %d, dig count %d\n",
2897*4882a593Smuzhiyun 	 *	  dig_t->tdma_dig_state, dig_t->tdma_dig_cnt);
2898*4882a593Smuzhiyun 	 */
2899*4882a593Smuzhiyun 
2900*4882a593Smuzhiyun 	if (dig_t->tdma_dig_state == TDMA_DIG_LOW_STATE)
2901*4882a593Smuzhiyun 		phydm_write_tdma_dig(dm, dig_t->low_ig_value);
2902*4882a593Smuzhiyun 	else if (dig_t->tdma_dig_state >= TDMA_DIG_HIGH_STATE)
2903*4882a593Smuzhiyun 		phydm_write_tdma_dig(dm, dig_t->cur_ig_value_tdma);
2904*4882a593Smuzhiyun 
2905*4882a593Smuzhiyun 	odm_set_timer(dm, &dm->tdma_dig_timer, dm->tdma_dig_timer_ms);
2906*4882a593Smuzhiyun }
2907*4882a593Smuzhiyun #endif
2908*4882a593Smuzhiyun /*@============================================================*/
2909*4882a593Smuzhiyun /*@FASLE ALARM CHECK*/
2910*4882a593Smuzhiyun /*@============================================================*/
phydm_tdma_fa_cnt_chk(void * dm_void)2911*4882a593Smuzhiyun void phydm_tdma_fa_cnt_chk(void *dm_void)
2912*4882a593Smuzhiyun {
2913*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2914*4882a593Smuzhiyun 	struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
2915*4882a593Smuzhiyun 	struct phydm_fa_acc_struct *fa_t_acc = &dm->false_alm_cnt_acc;
2916*4882a593Smuzhiyun 	struct phydm_fa_acc_struct *fa_t_acc_low = &dm->false_alm_cnt_acc_low;
2917*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
2918*4882a593Smuzhiyun 	boolean tdma_dig_block_1sec_flag = false;
2919*4882a593Smuzhiyun 	u32 timestamp = 0;
2920*4882a593Smuzhiyun 	u8 states_per_block = dm->tdma_dig_state_number;
2921*4882a593Smuzhiyun 	u8 cur_tdma_dig_state = 0;
2922*4882a593Smuzhiyun 	u32 start_th = 0;
2923*4882a593Smuzhiyun 	u8 state_diff = 0;
2924*4882a593Smuzhiyun 	u32 tdma_dig_block_period_ms = 0;
2925*4882a593Smuzhiyun 	u32 tdma_dig_block_cnt_thd = 0;
2926*4882a593Smuzhiyun 	u32 timestamp_diff = 0;
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun 	/*@calculate duration of a tdma block*/
2929*4882a593Smuzhiyun 	tdma_dig_block_period_ms = dm->tdma_dig_timer_ms * states_per_block;
2930*4882a593Smuzhiyun 
2931*4882a593Smuzhiyun 	/*@
2932*4882a593Smuzhiyun 	 *caution!ONE_SEC_MS must be divisible by tdma_dig_block_period_ms,
2933*4882a593Smuzhiyun 	 *or FA will be fewer.
2934*4882a593Smuzhiyun 	 */
2935*4882a593Smuzhiyun 	tdma_dig_block_cnt_thd = ONE_SEC_MS / tdma_dig_block_period_ms;
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun 	/*@tdma_dig_state == 0, collect H-state FA, else, collect L-state FA*/
2938*4882a593Smuzhiyun 	if (dig_t->tdma_dig_state == TDMA_DIG_LOW_STATE)
2939*4882a593Smuzhiyun 		cur_tdma_dig_state = TDMA_DIG_LOW_STATE;
2940*4882a593Smuzhiyun 	else if (dig_t->tdma_dig_state >= TDMA_DIG_HIGH_STATE)
2941*4882a593Smuzhiyun 		cur_tdma_dig_state = TDMA_DIG_HIGH_STATE;
2942*4882a593Smuzhiyun 	/*@
2943*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG, "in state %d, dig count %d\n",
2944*4882a593Smuzhiyun 	 *	  cur_tdma_dig_state, dig_t->tdma_dig_cnt);
2945*4882a593Smuzhiyun 	 */
2946*4882a593Smuzhiyun 	if (cur_tdma_dig_state == 0) {
2947*4882a593Smuzhiyun 		/*@L-state indicates next block*/
2948*4882a593Smuzhiyun 		dig_t->tdma_dig_block_cnt++;
2949*4882a593Smuzhiyun 
2950*4882a593Smuzhiyun 		/*@1sec dump check*/
2951*4882a593Smuzhiyun 		if (dig_t->tdma_dig_block_cnt >= tdma_dig_block_cnt_thd)
2952*4882a593Smuzhiyun 			tdma_dig_block_1sec_flag = true;
2953*4882a593Smuzhiyun 
2954*4882a593Smuzhiyun 		/*@
2955*4882a593Smuzhiyun 		 *PHYDM_DBG(dm, DBG_DIG,"[L-state] tdma_dig_block_cnt=%d\n",
2956*4882a593Smuzhiyun 		 *	  dig_t->tdma_dig_block_cnt);
2957*4882a593Smuzhiyun 		 */
2958*4882a593Smuzhiyun 
2959*4882a593Smuzhiyun 		/*@collect FA till this block end*/
2960*4882a593Smuzhiyun 		phydm_false_alarm_counter_statistics(dm);
2961*4882a593Smuzhiyun 		phydm_fa_cnt_acc(dm, tdma_dig_block_1sec_flag,
2962*4882a593Smuzhiyun 				 cur_tdma_dig_state);
2963*4882a593Smuzhiyun 		/*@1s L-FA collect end*/
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun 		/*@1sec dump reached*/
2966*4882a593Smuzhiyun 		if (tdma_dig_block_1sec_flag) {
2967*4882a593Smuzhiyun 			/*@L-DIG*/
2968*4882a593Smuzhiyun 			phydm_noisy_detection(dm);
2969*4882a593Smuzhiyun 			#ifdef PHYDM_SUPPORT_CCKPD
2970*4882a593Smuzhiyun 			phydm_cck_pd_th(dm);
2971*4882a593Smuzhiyun 			#endif
2972*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "run tdma L-state dig ====>\n");
2973*4882a593Smuzhiyun 			phydm_tdma_low_dig(dm);
2974*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "\n\n");
2975*4882a593Smuzhiyun 		}
2976*4882a593Smuzhiyun 	} else if (cur_tdma_dig_state == 1) {
2977*4882a593Smuzhiyun 		/*@1sec dump check*/
2978*4882a593Smuzhiyun 		if (dig_t->tdma_dig_block_cnt >= tdma_dig_block_cnt_thd)
2979*4882a593Smuzhiyun 			tdma_dig_block_1sec_flag = true;
2980*4882a593Smuzhiyun 
2981*4882a593Smuzhiyun 		/*@
2982*4882a593Smuzhiyun 		 *PHYDM_DBG(dm, DBG_DIG,"[H-state] tdma_dig_block_cnt=%d\n",
2983*4882a593Smuzhiyun 		 *	  dig_t->tdma_dig_block_cnt);
2984*4882a593Smuzhiyun 		 */
2985*4882a593Smuzhiyun 
2986*4882a593Smuzhiyun 		/*@collect FA till this block end*/
2987*4882a593Smuzhiyun 		phydm_false_alarm_counter_statistics(dm);
2988*4882a593Smuzhiyun 		phydm_fa_cnt_acc(dm, tdma_dig_block_1sec_flag,
2989*4882a593Smuzhiyun 				 cur_tdma_dig_state);
2990*4882a593Smuzhiyun 		/*@1s H-FA collect end*/
2991*4882a593Smuzhiyun 
2992*4882a593Smuzhiyun 		/*@1sec dump reached*/
2993*4882a593Smuzhiyun 		state_diff = dm->tdma_dig_state_number - dig_t->tdma_dig_state;
2994*4882a593Smuzhiyun 		if (tdma_dig_block_1sec_flag && state_diff == 1) {
2995*4882a593Smuzhiyun 			/*@H-DIG*/
2996*4882a593Smuzhiyun 			phydm_noisy_detection(dm);
2997*4882a593Smuzhiyun 			#ifdef PHYDM_SUPPORT_CCKPD
2998*4882a593Smuzhiyun 			phydm_cck_pd_th(dm);
2999*4882a593Smuzhiyun 			#endif
3000*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "run tdma H-state dig ====>\n");
3001*4882a593Smuzhiyun 			phydm_tdma_high_dig(dm);
3002*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "\n\n");
3003*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "1 sec reached, is_linked=%d\n",
3004*4882a593Smuzhiyun 				  dm->is_linked);
3005*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "1 sec L-CCA=%d, L-FA=%d\n",
3006*4882a593Smuzhiyun 				  fa_t_acc_low->cnt_cca_all_1sec,
3007*4882a593Smuzhiyun 				  fa_t_acc_low->cnt_all_1sec);
3008*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG, "1 sec H-CCA=%d, H-FA=%d\n",
3009*4882a593Smuzhiyun 				  fa_t_acc->cnt_cca_all_1sec,
3010*4882a593Smuzhiyun 				  fa_t_acc->cnt_all_1sec);
3011*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG,
3012*4882a593Smuzhiyun 				  "1 sec TOTAL-CCA=%d, TOTAL-FA=%d\n\n",
3013*4882a593Smuzhiyun 				  fa_t_acc->cnt_cca_all +
3014*4882a593Smuzhiyun 				  fa_t_acc_low->cnt_cca_all,
3015*4882a593Smuzhiyun 				  fa_t_acc->cnt_all + fa_t_acc_low->cnt_all);
3016*4882a593Smuzhiyun 
3017*4882a593Smuzhiyun 			/*@Reset AccFalseAlarmCounterStatistics */
3018*4882a593Smuzhiyun 			phydm_false_alarm_counter_acc_reset(dm);
3019*4882a593Smuzhiyun 			dig_t->tdma_dig_block_cnt = 0;
3020*4882a593Smuzhiyun 		}
3021*4882a593Smuzhiyun 	}
3022*4882a593Smuzhiyun 	/*@Reset FalseAlarmCounterStatistics */
3023*4882a593Smuzhiyun 	phydm_false_alarm_counter_reset(dm);
3024*4882a593Smuzhiyun }
3025*4882a593Smuzhiyun 
phydm_tdma_low_dig(void * dm_void)3026*4882a593Smuzhiyun void phydm_tdma_low_dig(void *dm_void)
3027*4882a593Smuzhiyun {
3028*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3029*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
3030*4882a593Smuzhiyun 	struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
3031*4882a593Smuzhiyun 	struct phydm_fa_acc_struct *falm_cnt_acc = &dm->false_alm_cnt_acc_low;
3032*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
3033*4882a593Smuzhiyun 	struct phydm_dig_recorder_strcut *dig_rc = &dig_t->dig_recorder_t;
3034*4882a593Smuzhiyun #endif
3035*4882a593Smuzhiyun 	u8 igi = dig_t->cur_ig_value;
3036*4882a593Smuzhiyun 	u8 new_igi = 0x20;
3037*4882a593Smuzhiyun 	u8 tdma_l_igi = dig_t->low_ig_value;
3038*4882a593Smuzhiyun 	u8 tdma_l_dym_min = dig_t->tdma_rx_gain_min[TDMA_DIG_LOW_STATE];
3039*4882a593Smuzhiyun 	u8 tdma_l_dym_max = dig_t->tdma_rx_gain_max[TDMA_DIG_LOW_STATE];
3040*4882a593Smuzhiyun 	u32 fa_cnt = falm_cnt->cnt_all;
3041*4882a593Smuzhiyun 	boolean dfs_mode_en = false, is_performance = true;
3042*4882a593Smuzhiyun 	u8 rssi_min = dm->rssi_min;
3043*4882a593Smuzhiyun 	u8 igi_upper_rssi_min = 0;
3044*4882a593Smuzhiyun 	u8 offset = 15;
3045*4882a593Smuzhiyun 
3046*4882a593Smuzhiyun 	if (!(dm->original_dig_restore)) {
3047*4882a593Smuzhiyun 		if (tdma_l_igi == 0)
3048*4882a593Smuzhiyun 			tdma_l_igi = igi;
3049*4882a593Smuzhiyun 
3050*4882a593Smuzhiyun 		fa_cnt = falm_cnt_acc->cnt_all_1sec;
3051*4882a593Smuzhiyun 	}
3052*4882a593Smuzhiyun 
3053*4882a593Smuzhiyun 	if (phydm_dig_abort(dm)) {
3054*4882a593Smuzhiyun 		dig_t->low_ig_value = phydm_get_igi(dm, BB_PATH_A);
3055*4882a593Smuzhiyun 		return;
3056*4882a593Smuzhiyun 	}
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 	/*@Mode Decision*/
3059*4882a593Smuzhiyun 	dfs_mode_en = false;
3060*4882a593Smuzhiyun 	is_performance = true;
3061*4882a593Smuzhiyun 
3062*4882a593Smuzhiyun 	/* @Abs Boundary Decision*/
3063*4882a593Smuzhiyun 	dig_t->dm_dig_max = DIG_MAX_COVERAGR; //0x26
3064*4882a593Smuzhiyun 	dig_t->dm_dig_min = DIG_MIN_PERFORMANCE; //0x20
3065*4882a593Smuzhiyun 	dig_t->dig_max_of_min = DIG_MAX_OF_MIN_COVERAGE; //0x22
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun 	if (dm->is_dfs_band) {
3068*4882a593Smuzhiyun 		if (*dm->band_width == CHANNEL_WIDTH_20){
3069*4882a593Smuzhiyun 			if (dm->support_ic_type &
3070*4882a593Smuzhiyun 				(ODM_RTL8814A | ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8822B)){
3071*4882a593Smuzhiyun 				if (odm_get_bb_reg(dm, R_0x8d8, BIT(27)) == 1)
3072*4882a593Smuzhiyun 					dig_t->dm_dig_min = DIG_MIN_DFS + 2;
3073*4882a593Smuzhiyun 				else
3074*4882a593Smuzhiyun 					dig_t->dm_dig_min = DIG_MIN_DFS;
3075*4882a593Smuzhiyun 			}
3076*4882a593Smuzhiyun 			else
3077*4882a593Smuzhiyun 				dig_t->dm_dig_min = DIG_MIN_DFS;
3078*4882a593Smuzhiyun 		}
3079*4882a593Smuzhiyun 		else
3080*4882a593Smuzhiyun 			dig_t->dm_dig_min = DIG_MIN_DFS;
3081*4882a593Smuzhiyun 
3082*4882a593Smuzhiyun 	} else {
3083*4882a593Smuzhiyun 		#if 0
3084*4882a593Smuzhiyun 		if (dm->support_ic_type &
3085*4882a593Smuzhiyun 		    (ODM_RTL8814A | ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8822B))
3086*4882a593Smuzhiyun 			dig_t->dm_dig_min = 0x1c;
3087*4882a593Smuzhiyun 		else if (dm->support_ic_type & ODM_RTL8197F)
3088*4882a593Smuzhiyun 			dig_t->dm_dig_min = 0x1e; /*@For HW setting*/
3089*4882a593Smuzhiyun 		#endif
3090*4882a593Smuzhiyun 	}
3091*4882a593Smuzhiyun 
3092*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "Abs{Max, Min}={0x%x, 0x%x}, Max_of_min=0x%x\n",
3093*4882a593Smuzhiyun 		  dig_t->dm_dig_max, dig_t->dm_dig_min, dig_t->dig_max_of_min);
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun 	/* @Dyn Boundary by RSSI*/
3096*4882a593Smuzhiyun 	if (!dm->is_linked) {
3097*4882a593Smuzhiyun 		/*@if no link, always stay at lower bound*/
3098*4882a593Smuzhiyun 		tdma_l_dym_max = 0x26;
3099*4882a593Smuzhiyun 		tdma_l_dym_min = dig_t->dm_dig_min;
3100*4882a593Smuzhiyun 
3101*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "No-Link, Dyn{Max, Min}={0x%x, 0x%x}\n",
3102*4882a593Smuzhiyun 			  tdma_l_dym_max, tdma_l_dym_min);
3103*4882a593Smuzhiyun 	} else {
3104*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "rssi_min=%d, ofst=%d\n",
3105*4882a593Smuzhiyun 			  dm->rssi_min, offset);
3106*4882a593Smuzhiyun 
3107*4882a593Smuzhiyun 		/* @DIG lower bound in L-state*/
3108*4882a593Smuzhiyun 		tdma_l_dym_min = dig_t->dm_dig_min;
3109*4882a593Smuzhiyun 		if (dm->is_dfs_band)
3110*4882a593Smuzhiyun 			tdma_l_dym_min = DIG_MIN_DFS;
3111*4882a593Smuzhiyun 		/*@
3112*4882a593Smuzhiyun 		 *#ifdef CFG_DIG_DAMPING_CHK
3113*4882a593Smuzhiyun 		 *@Limit Dyn min by damping
3114*4882a593Smuzhiyun 		 *if (dig_t->dig_dl_en &&
3115*4882a593Smuzhiyun 		 *   dig_rc->damping_limit_en &&
3116*4882a593Smuzhiyun 		 *   tdma_l_dym_min < dig_rc->damping_limit_val) {
3117*4882a593Smuzhiyun 		 *	PHYDM_DBG(dm, DBG_DIG,
3118*4882a593Smuzhiyun 		 *		  "[Limit by Damping] dyn_min=0x%x -> 0x%x\n",
3119*4882a593Smuzhiyun 		 *		  tdma_l_dym_min, dig_rc->damping_limit_val);
3120*4882a593Smuzhiyun 		 *
3121*4882a593Smuzhiyun 		 *	tdma_l_dym_min = dig_rc->damping_limit_val;
3122*4882a593Smuzhiyun 		 *}
3123*4882a593Smuzhiyun 		 *#endif
3124*4882a593Smuzhiyun 		 */
3125*4882a593Smuzhiyun 
3126*4882a593Smuzhiyun 		/*@DIG upper bound in L-state*/
3127*4882a593Smuzhiyun 		igi_upper_rssi_min = rssi_min + offset;
3128*4882a593Smuzhiyun 		if (igi_upper_rssi_min > dig_t->dm_dig_max)
3129*4882a593Smuzhiyun 			tdma_l_dym_max = dig_t->dm_dig_max;
3130*4882a593Smuzhiyun 		else if (igi_upper_rssi_min < dig_t->dm_dig_min)
3131*4882a593Smuzhiyun 			tdma_l_dym_max = dig_t->dm_dig_min;
3132*4882a593Smuzhiyun 		else
3133*4882a593Smuzhiyun 			tdma_l_dym_max = igi_upper_rssi_min;
3134*4882a593Smuzhiyun 
3135*4882a593Smuzhiyun 		/* @1 Force Lower Bound for AntDiv */
3136*4882a593Smuzhiyun 		/*@
3137*4882a593Smuzhiyun 		 *if (!dm->is_one_entry_only &&
3138*4882a593Smuzhiyun 		 *(dm->support_ability & ODM_BB_ANT_DIV) &&
3139*4882a593Smuzhiyun 		 *(dm->ant_div_type == CG_TRX_HW_ANTDIV ||
3140*4882a593Smuzhiyun 		 *dm->ant_div_type == CG_TRX_SMART_ANTDIV)) {
3141*4882a593Smuzhiyun 		 *if (dig_t->ant_div_rssi_max > dig_t->dig_max_of_min)
3142*4882a593Smuzhiyun 		 *	dig_t->rx_gain_range_min = dig_t->dig_max_of_min;
3143*4882a593Smuzhiyun 		 *else
3144*4882a593Smuzhiyun 		 *	dig_t->rx_gain_range_min = (u8)dig_t->ant_div_rssi_max;
3145*4882a593Smuzhiyun 		 *
3146*4882a593Smuzhiyun 		 *PHYDM_DBG(dm, DBG_DIG, "Force Dyn-Min=0x%x, RSSI_max=0x%x\n",
3147*4882a593Smuzhiyun 		 *	  dig_t->rx_gain_range_min, dig_t->ant_div_rssi_max);
3148*4882a593Smuzhiyun 		 *}
3149*4882a593Smuzhiyun 		 */
3150*4882a593Smuzhiyun 
3151*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Dyn{Max, Min}={0x%x, 0x%x}\n",
3152*4882a593Smuzhiyun 			  tdma_l_dym_max, tdma_l_dym_min);
3153*4882a593Smuzhiyun 	}
3154*4882a593Smuzhiyun 
3155*4882a593Smuzhiyun 	/*@Abnormal Case Check*/
3156*4882a593Smuzhiyun 	/*@Abnormal lower bound case*/
3157*4882a593Smuzhiyun 	if (tdma_l_dym_min > tdma_l_dym_max)
3158*4882a593Smuzhiyun 		tdma_l_dym_min = tdma_l_dym_max;
3159*4882a593Smuzhiyun 
3160*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG,
3161*4882a593Smuzhiyun 		  "Abnoraml chk, force {Max, Min}={0x%x, 0x%x}\n",
3162*4882a593Smuzhiyun 		  tdma_l_dym_max, tdma_l_dym_min);
3163*4882a593Smuzhiyun 
3164*4882a593Smuzhiyun 	/*@False Alarm Threshold Decision*/
3165*4882a593Smuzhiyun 	phydm_fa_threshold_check(dm, dfs_mode_en);
3166*4882a593Smuzhiyun 
3167*4882a593Smuzhiyun 	/*@Adjust Initial Gain by False Alarm*/
3168*4882a593Smuzhiyun 	/*Select new IGI by FA */
3169*4882a593Smuzhiyun 	if (!(dm->original_dig_restore)) {
3170*4882a593Smuzhiyun 		tdma_l_igi = get_new_igi_bound(dm, tdma_l_igi, fa_cnt,
3171*4882a593Smuzhiyun 					       &tdma_l_dym_max,
3172*4882a593Smuzhiyun 					       &tdma_l_dym_min,
3173*4882a593Smuzhiyun 					       dfs_mode_en);
3174*4882a593Smuzhiyun 	} else {
3175*4882a593Smuzhiyun 		new_igi = phydm_get_new_igi(dm, igi, fa_cnt, dfs_mode_en);
3176*4882a593Smuzhiyun 	}
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun 	/*Update status*/
3179*4882a593Smuzhiyun 	if (!(dm->original_dig_restore)) {
3180*4882a593Smuzhiyun 		if (dig_t->tdma_force_l_igi == 0xff)
3181*4882a593Smuzhiyun 			dig_t->low_ig_value = tdma_l_igi;
3182*4882a593Smuzhiyun 		else
3183*4882a593Smuzhiyun 			dig_t->low_ig_value = dig_t->tdma_force_l_igi;
3184*4882a593Smuzhiyun 		dig_t->tdma_rx_gain_min[TDMA_DIG_LOW_STATE] = tdma_l_dym_min;
3185*4882a593Smuzhiyun 		dig_t->tdma_rx_gain_max[TDMA_DIG_LOW_STATE] = tdma_l_dym_max;
3186*4882a593Smuzhiyun #if 0
3187*4882a593Smuzhiyun 		/*odm_write_dig(dm, tdma_l_igi);*/
3188*4882a593Smuzhiyun #endif
3189*4882a593Smuzhiyun 	} else {
3190*4882a593Smuzhiyun 		odm_write_dig(dm, new_igi);
3191*4882a593Smuzhiyun 	}
3192*4882a593Smuzhiyun }
3193*4882a593Smuzhiyun 
phydm_tdma_high_dig(void * dm_void)3194*4882a593Smuzhiyun void phydm_tdma_high_dig(void *dm_void)
3195*4882a593Smuzhiyun {
3196*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3197*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
3198*4882a593Smuzhiyun 	struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
3199*4882a593Smuzhiyun 	struct phydm_fa_acc_struct *falm_cnt_acc = &dm->false_alm_cnt_acc;
3200*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
3201*4882a593Smuzhiyun 	struct phydm_dig_recorder_strcut *dig_rc = &dig_t->dig_recorder_t;
3202*4882a593Smuzhiyun #endif
3203*4882a593Smuzhiyun 	u8 igi = dig_t->cur_ig_value;
3204*4882a593Smuzhiyun 	u8 new_igi = 0x20;
3205*4882a593Smuzhiyun 	u8 tdma_h_igi = dig_t->cur_ig_value_tdma;
3206*4882a593Smuzhiyun 	u8 tdma_h_dym_min = dig_t->tdma_rx_gain_min[TDMA_DIG_HIGH_STATE];
3207*4882a593Smuzhiyun 	u8 tdma_h_dym_max = dig_t->tdma_rx_gain_max[TDMA_DIG_HIGH_STATE];
3208*4882a593Smuzhiyun 	u32 fa_cnt = falm_cnt->cnt_all;
3209*4882a593Smuzhiyun 	boolean dfs_mode_en = false, is_performance = true;
3210*4882a593Smuzhiyun 	u8 rssi_min = dm->rssi_min;
3211*4882a593Smuzhiyun 	u8 igi_upper_rssi_min = 0;
3212*4882a593Smuzhiyun 	u8 offset = 15;
3213*4882a593Smuzhiyun 
3214*4882a593Smuzhiyun 	if (!(dm->original_dig_restore)) {
3215*4882a593Smuzhiyun 		if (tdma_h_igi == 0)
3216*4882a593Smuzhiyun 			tdma_h_igi = igi;
3217*4882a593Smuzhiyun 
3218*4882a593Smuzhiyun 		fa_cnt = falm_cnt_acc->cnt_all_1sec;
3219*4882a593Smuzhiyun 	}
3220*4882a593Smuzhiyun 
3221*4882a593Smuzhiyun 	if (phydm_dig_abort(dm)) {
3222*4882a593Smuzhiyun 		dig_t->cur_ig_value_tdma = phydm_get_igi(dm, BB_PATH_A);
3223*4882a593Smuzhiyun 		return;
3224*4882a593Smuzhiyun 	}
3225*4882a593Smuzhiyun 
3226*4882a593Smuzhiyun 	/*@Mode Decision*/
3227*4882a593Smuzhiyun 	dfs_mode_en = false;
3228*4882a593Smuzhiyun 	is_performance = true;
3229*4882a593Smuzhiyun 
3230*4882a593Smuzhiyun 	/*@Abs Boundary Decision*/
3231*4882a593Smuzhiyun 	dig_t->dig_max_of_min = DIG_MAX_OF_MIN_BALANCE_MODE; // 0x2a
3232*4882a593Smuzhiyun 
3233*4882a593Smuzhiyun 	if (!dm->is_linked) {
3234*4882a593Smuzhiyun 		dig_t->dm_dig_max = DIG_MAX_COVERAGR;
3235*4882a593Smuzhiyun 		dig_t->dm_dig_min = DIG_MIN_PERFORMANCE; // 0x20
3236*4882a593Smuzhiyun 	} else if (dm->is_dfs_band) {
3237*4882a593Smuzhiyun 		if (*dm->band_width == CHANNEL_WIDTH_20){
3238*4882a593Smuzhiyun 			if (dm->support_ic_type &
3239*4882a593Smuzhiyun 				(ODM_RTL8814A | ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8822B)){
3240*4882a593Smuzhiyun 				if (odm_get_bb_reg(dm, R_0x8d8, BIT(27)) == 1)
3241*4882a593Smuzhiyun 					dig_t->dm_dig_min = DIG_MIN_DFS + 2;
3242*4882a593Smuzhiyun 				else
3243*4882a593Smuzhiyun 					dig_t->dm_dig_min = DIG_MIN_DFS;
3244*4882a593Smuzhiyun 			}
3245*4882a593Smuzhiyun 			else
3246*4882a593Smuzhiyun 				dig_t->dm_dig_min = DIG_MIN_DFS;
3247*4882a593Smuzhiyun 		}
3248*4882a593Smuzhiyun 		else
3249*4882a593Smuzhiyun 			dig_t->dm_dig_min = DIG_MIN_DFS;
3250*4882a593Smuzhiyun 
3251*4882a593Smuzhiyun 		dig_t->dig_max_of_min = DIG_MAX_OF_MIN_BALANCE_MODE;
3252*4882a593Smuzhiyun 		dig_t->dm_dig_max = DIG_MAX_BALANCE_MODE;
3253*4882a593Smuzhiyun 	} else {
3254*4882a593Smuzhiyun 		if (*dm->bb_op_mode == PHYDM_BALANCE_MODE) {
3255*4882a593Smuzhiyun 		/*service > 2 devices*/
3256*4882a593Smuzhiyun 			dig_t->dm_dig_max = DIG_MAX_BALANCE_MODE;
3257*4882a593Smuzhiyun 			#if (DIG_HW == 1)
3258*4882a593Smuzhiyun 			dig_t->dig_max_of_min = DIG_MIN_COVERAGE;
3259*4882a593Smuzhiyun 			#else
3260*4882a593Smuzhiyun 			dig_t->dig_max_of_min = DIG_MAX_OF_MIN_BALANCE_MODE;
3261*4882a593Smuzhiyun 			#endif
3262*4882a593Smuzhiyun 		} else if (*dm->bb_op_mode == PHYDM_PERFORMANCE_MODE) {
3263*4882a593Smuzhiyun 		/*service 1 devices*/
3264*4882a593Smuzhiyun 			dig_t->dm_dig_max = DIG_MAX_PERFORMANCE_MODE;
3265*4882a593Smuzhiyun 			dig_t->dig_max_of_min = DIG_MAX_OF_MIN_PERFORMANCE_MODE;
3266*4882a593Smuzhiyun 		}
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun 		#if 0
3269*4882a593Smuzhiyun 		if (dm->support_ic_type &
3270*4882a593Smuzhiyun 		    (ODM_RTL8814A | ODM_RTL8812 | ODM_RTL8821 | ODM_RTL8822B))
3271*4882a593Smuzhiyun 			dig_t->dm_dig_min = 0x1c;
3272*4882a593Smuzhiyun 		else if (dm->support_ic_type & ODM_RTL8197F)
3273*4882a593Smuzhiyun 			dig_t->dm_dig_min = 0x1e; /*@For HW setting*/
3274*4882a593Smuzhiyun 		else
3275*4882a593Smuzhiyun 		#endif
3276*4882a593Smuzhiyun 			dig_t->dm_dig_min = DIG_MIN_PERFORMANCE;
3277*4882a593Smuzhiyun 	}
3278*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "Abs{Max, Min}={0x%x, 0x%x}, Max_of_min=0x%x\n",
3279*4882a593Smuzhiyun 		  dig_t->dm_dig_max, dig_t->dm_dig_min, dig_t->dig_max_of_min);
3280*4882a593Smuzhiyun 
3281*4882a593Smuzhiyun 	/*@Dyn Boundary by RSSI*/
3282*4882a593Smuzhiyun 	if (!dm->is_linked) {
3283*4882a593Smuzhiyun 		/*@if no link, always stay at lower bound*/
3284*4882a593Smuzhiyun 		tdma_h_dym_max = dig_t->dig_max_of_min;
3285*4882a593Smuzhiyun 		tdma_h_dym_min = dig_t->dm_dig_min;
3286*4882a593Smuzhiyun 
3287*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "No-Link, Dyn{Max, Min}={0x%x, 0x%x}\n",
3288*4882a593Smuzhiyun 			  tdma_h_dym_max, tdma_h_dym_min);
3289*4882a593Smuzhiyun 	} else {
3290*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "rssi_min=%d, ofst=%d\n",
3291*4882a593Smuzhiyun 			  dm->rssi_min, offset);
3292*4882a593Smuzhiyun 
3293*4882a593Smuzhiyun 		/* @DIG lower bound in H-state*/
3294*4882a593Smuzhiyun 		if (dm->is_dfs_band)
3295*4882a593Smuzhiyun 			tdma_h_dym_min = DIG_MIN_DFS;
3296*4882a593Smuzhiyun 		else if (rssi_min < dig_t->dm_dig_min)
3297*4882a593Smuzhiyun 			tdma_h_dym_min = dig_t->dm_dig_min;
3298*4882a593Smuzhiyun 		else
3299*4882a593Smuzhiyun 			tdma_h_dym_min = rssi_min; // turbo not considered yet
3300*4882a593Smuzhiyun 
3301*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
3302*4882a593Smuzhiyun 		/*@Limit Dyn min by damping*/
3303*4882a593Smuzhiyun 		if (dig_t->dig_dl_en &&
3304*4882a593Smuzhiyun 		    dig_rc->damping_limit_en &&
3305*4882a593Smuzhiyun 		    tdma_h_dym_min < dig_rc->damping_limit_val) {
3306*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_DIG,
3307*4882a593Smuzhiyun 				  "[Limit by Damping] dyn_min=0x%x -> 0x%x\n",
3308*4882a593Smuzhiyun 				  tdma_h_dym_min, dig_rc->damping_limit_val);
3309*4882a593Smuzhiyun 
3310*4882a593Smuzhiyun 			tdma_h_dym_min = dig_rc->damping_limit_val;
3311*4882a593Smuzhiyun 		}
3312*4882a593Smuzhiyun #endif
3313*4882a593Smuzhiyun 
3314*4882a593Smuzhiyun 		/*@DIG upper bound in H-state*/
3315*4882a593Smuzhiyun 		igi_upper_rssi_min = rssi_min + offset;
3316*4882a593Smuzhiyun 		if (igi_upper_rssi_min > dig_t->dm_dig_max)
3317*4882a593Smuzhiyun 			tdma_h_dym_max = dig_t->dm_dig_max;
3318*4882a593Smuzhiyun 		else
3319*4882a593Smuzhiyun 			tdma_h_dym_max = igi_upper_rssi_min;
3320*4882a593Smuzhiyun 
3321*4882a593Smuzhiyun 		/* @1 Force Lower Bound for AntDiv */
3322*4882a593Smuzhiyun 		/*@
3323*4882a593Smuzhiyun 		 *if (!dm->is_one_entry_only &&
3324*4882a593Smuzhiyun 		 *(dm->support_ability & ODM_BB_ANT_DIV) &&
3325*4882a593Smuzhiyun 		 *(dm->ant_div_type == CG_TRX_HW_ANTDIV ||
3326*4882a593Smuzhiyun 		 *dm->ant_div_type == CG_TRX_SMART_ANTDIV)) {
3327*4882a593Smuzhiyun 		 *	if (dig_t->ant_div_rssi_max > dig_t->dig_max_of_min)
3328*4882a593Smuzhiyun 		 *	dig_t->rx_gain_range_min = dig_t->dig_max_of_min;
3329*4882a593Smuzhiyun 		 *	else
3330*4882a593Smuzhiyun 		 *	dig_t->rx_gain_range_min = (u8)dig_t->ant_div_rssi_max;
3331*4882a593Smuzhiyun 		 */
3332*4882a593Smuzhiyun 		/*@
3333*4882a593Smuzhiyun 		 *PHYDM_DBG(dm, DBG_DIG, "Force Dyn-Min=0x%x, RSSI_max=0x%x\n",
3334*4882a593Smuzhiyun 		 *	  dig_t->rx_gain_range_min, dig_t->ant_div_rssi_max);
3335*4882a593Smuzhiyun 		 *}
3336*4882a593Smuzhiyun 		 */
3337*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG, "Dyn{Max, Min}={0x%x, 0x%x}\n",
3338*4882a593Smuzhiyun 			  tdma_h_dym_max, tdma_h_dym_min);
3339*4882a593Smuzhiyun 	}
3340*4882a593Smuzhiyun 
3341*4882a593Smuzhiyun 	/*@Abnormal Case Check*/
3342*4882a593Smuzhiyun 	/*@Abnormal low higher bound case*/
3343*4882a593Smuzhiyun 	if (tdma_h_dym_max < dig_t->dm_dig_min)
3344*4882a593Smuzhiyun 		tdma_h_dym_max = dig_t->dm_dig_min;
3345*4882a593Smuzhiyun 	/*@Abnormal lower bound case*/
3346*4882a593Smuzhiyun 	if (tdma_h_dym_min > tdma_h_dym_max)
3347*4882a593Smuzhiyun 		tdma_h_dym_min = tdma_h_dym_max;
3348*4882a593Smuzhiyun 
3349*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_DIG, "Abnoraml chk, force {Max, Min}={0x%x, 0x%x}\n",
3350*4882a593Smuzhiyun 		  tdma_h_dym_max, tdma_h_dym_min);
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun 	/*@False Alarm Threshold Decision*/
3353*4882a593Smuzhiyun 	phydm_fa_threshold_check(dm, dfs_mode_en);
3354*4882a593Smuzhiyun 
3355*4882a593Smuzhiyun 	/*@Adjust Initial Gain by False Alarm*/
3356*4882a593Smuzhiyun 	/*Select new IGI by FA */
3357*4882a593Smuzhiyun 	if (!(dm->original_dig_restore)) {
3358*4882a593Smuzhiyun 		tdma_h_igi = get_new_igi_bound(dm, tdma_h_igi, fa_cnt,
3359*4882a593Smuzhiyun 					       &tdma_h_dym_max,
3360*4882a593Smuzhiyun 					       &tdma_h_dym_min,
3361*4882a593Smuzhiyun 					       dfs_mode_en);
3362*4882a593Smuzhiyun 	} else {
3363*4882a593Smuzhiyun 		new_igi = phydm_get_new_igi(dm, igi, fa_cnt, dfs_mode_en);
3364*4882a593Smuzhiyun 	}
3365*4882a593Smuzhiyun 
3366*4882a593Smuzhiyun 	/*Update status*/
3367*4882a593Smuzhiyun 	if (!(dm->original_dig_restore)) {
3368*4882a593Smuzhiyun 		if (dig_t->tdma_force_h_igi == 0xff)
3369*4882a593Smuzhiyun 			dig_t->cur_ig_value_tdma = tdma_h_igi;
3370*4882a593Smuzhiyun 		else
3371*4882a593Smuzhiyun 			dig_t->cur_ig_value_tdma = dig_t->tdma_force_h_igi;
3372*4882a593Smuzhiyun 		dig_t->tdma_rx_gain_min[TDMA_DIG_HIGH_STATE] = tdma_h_dym_min;
3373*4882a593Smuzhiyun 		dig_t->tdma_rx_gain_max[TDMA_DIG_HIGH_STATE] = tdma_h_dym_max;
3374*4882a593Smuzhiyun #if 0
3375*4882a593Smuzhiyun 		/*odm_write_dig(dm, tdma_h_igi);*/
3376*4882a593Smuzhiyun #endif
3377*4882a593Smuzhiyun 	} else {
3378*4882a593Smuzhiyun 		odm_write_dig(dm, new_igi);
3379*4882a593Smuzhiyun 	}
3380*4882a593Smuzhiyun }
3381*4882a593Smuzhiyun 
phydm_fa_cnt_acc(void * dm_void,boolean tdma_dig_block_1sec_flag,u8 cur_tdma_dig_state)3382*4882a593Smuzhiyun void phydm_fa_cnt_acc(void *dm_void, boolean tdma_dig_block_1sec_flag,
3383*4882a593Smuzhiyun 		      u8 cur_tdma_dig_state)
3384*4882a593Smuzhiyun {
3385*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3386*4882a593Smuzhiyun 	struct phydm_fa_struct *falm_cnt = &dm->false_alm_cnt;
3387*4882a593Smuzhiyun 	struct phydm_fa_acc_struct *falm_cnt_acc = NULL;
3388*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
3389*4882a593Smuzhiyun 	u8 factor_num = 0;
3390*4882a593Smuzhiyun 	u8 factor_denum = 1;
3391*4882a593Smuzhiyun 	u8 total_state_number = 0;
3392*4882a593Smuzhiyun 
3393*4882a593Smuzhiyun 	if (cur_tdma_dig_state == TDMA_DIG_LOW_STATE)
3394*4882a593Smuzhiyun 		falm_cnt_acc = &dm->false_alm_cnt_acc_low;
3395*4882a593Smuzhiyun 	else if (cur_tdma_dig_state == TDMA_DIG_HIGH_STATE)
3396*4882a593Smuzhiyun 
3397*4882a593Smuzhiyun 		falm_cnt_acc = &dm->false_alm_cnt_acc;
3398*4882a593Smuzhiyun 	/*@
3399*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG,
3400*4882a593Smuzhiyun 	 *	  "[%s] ==> dig_state=%d, one_sec=%d\n", __func__,
3401*4882a593Smuzhiyun 	 *	  cur_tdma_dig_state, tdma_dig_block_1sec_flag);
3402*4882a593Smuzhiyun 	 */
3403*4882a593Smuzhiyun 	falm_cnt_acc->cnt_parity_fail += falm_cnt->cnt_parity_fail;
3404*4882a593Smuzhiyun 	falm_cnt_acc->cnt_rate_illegal += falm_cnt->cnt_rate_illegal;
3405*4882a593Smuzhiyun 	falm_cnt_acc->cnt_crc8_fail += falm_cnt->cnt_crc8_fail;
3406*4882a593Smuzhiyun 	falm_cnt_acc->cnt_mcs_fail += falm_cnt->cnt_mcs_fail;
3407*4882a593Smuzhiyun 	falm_cnt_acc->cnt_ofdm_fail += falm_cnt->cnt_ofdm_fail;
3408*4882a593Smuzhiyun 	falm_cnt_acc->cnt_cck_fail += falm_cnt->cnt_cck_fail;
3409*4882a593Smuzhiyun 	falm_cnt_acc->cnt_all += falm_cnt->cnt_all;
3410*4882a593Smuzhiyun 	falm_cnt_acc->cnt_fast_fsync += falm_cnt->cnt_fast_fsync;
3411*4882a593Smuzhiyun 	falm_cnt_acc->cnt_sb_search_fail += falm_cnt->cnt_sb_search_fail;
3412*4882a593Smuzhiyun 	falm_cnt_acc->cnt_ofdm_cca += falm_cnt->cnt_ofdm_cca;
3413*4882a593Smuzhiyun 	falm_cnt_acc->cnt_cck_cca += falm_cnt->cnt_cck_cca;
3414*4882a593Smuzhiyun 	falm_cnt_acc->cnt_cca_all += falm_cnt->cnt_cca_all;
3415*4882a593Smuzhiyun 	falm_cnt_acc->cnt_cck_crc32_error += falm_cnt->cnt_cck_crc32_error;
3416*4882a593Smuzhiyun 	falm_cnt_acc->cnt_cck_crc32_ok += falm_cnt->cnt_cck_crc32_ok;
3417*4882a593Smuzhiyun 	falm_cnt_acc->cnt_ofdm_crc32_error += falm_cnt->cnt_ofdm_crc32_error;
3418*4882a593Smuzhiyun 	falm_cnt_acc->cnt_ofdm_crc32_ok += falm_cnt->cnt_ofdm_crc32_ok;
3419*4882a593Smuzhiyun 	falm_cnt_acc->cnt_ht_crc32_error += falm_cnt->cnt_ht_crc32_error;
3420*4882a593Smuzhiyun 	falm_cnt_acc->cnt_ht_crc32_ok += falm_cnt->cnt_ht_crc32_ok;
3421*4882a593Smuzhiyun 	falm_cnt_acc->cnt_vht_crc32_error += falm_cnt->cnt_vht_crc32_error;
3422*4882a593Smuzhiyun 	falm_cnt_acc->cnt_vht_crc32_ok += falm_cnt->cnt_vht_crc32_ok;
3423*4882a593Smuzhiyun 	falm_cnt_acc->cnt_crc32_error_all += falm_cnt->cnt_crc32_error_all;
3424*4882a593Smuzhiyun 	falm_cnt_acc->cnt_crc32_ok_all += falm_cnt->cnt_crc32_ok_all;
3425*4882a593Smuzhiyun 
3426*4882a593Smuzhiyun 	/*@
3427*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG,
3428*4882a593Smuzhiyun 	 *	"[CCA Cnt]     {CCK, OFDM, Total} = {%d, %d, %d}\n",
3429*4882a593Smuzhiyun 	 *	falm_cnt->cnt_cck_cca,
3430*4882a593Smuzhiyun 	 *	falm_cnt->cnt_ofdm_cca,
3431*4882a593Smuzhiyun 	 *	falm_cnt->cnt_cca_all);
3432*4882a593Smuzhiyun 	 *PHYDM_DBG(dm, DBG_DIG,
3433*4882a593Smuzhiyun 	 *	"[FA Cnt]      {CCK, OFDM, Total} = {%d, %d, %d}\n",
3434*4882a593Smuzhiyun 	 *	falm_cnt->cnt_cck_fail,
3435*4882a593Smuzhiyun 	 *	falm_cnt->cnt_ofdm_fail,
3436*4882a593Smuzhiyun 	 *	falm_cnt->cnt_all);
3437*4882a593Smuzhiyun 	 */
3438*4882a593Smuzhiyun 	if (tdma_dig_block_1sec_flag) {
3439*4882a593Smuzhiyun 		total_state_number = dm->tdma_dig_state_number;
3440*4882a593Smuzhiyun 
3441*4882a593Smuzhiyun 		if (cur_tdma_dig_state == TDMA_DIG_HIGH_STATE) {
3442*4882a593Smuzhiyun 			factor_num = total_state_number;
3443*4882a593Smuzhiyun 			factor_denum = total_state_number - 1;
3444*4882a593Smuzhiyun 		} else if (cur_tdma_dig_state == TDMA_DIG_LOW_STATE) {
3445*4882a593Smuzhiyun 			factor_num = total_state_number;
3446*4882a593Smuzhiyun 			factor_denum = 1;
3447*4882a593Smuzhiyun 		}
3448*4882a593Smuzhiyun 
3449*4882a593Smuzhiyun 		falm_cnt_acc->cnt_all_1sec =
3450*4882a593Smuzhiyun 			falm_cnt_acc->cnt_all * factor_num / factor_denum;
3451*4882a593Smuzhiyun 		falm_cnt_acc->cnt_cca_all_1sec =
3452*4882a593Smuzhiyun 			falm_cnt_acc->cnt_cca_all * factor_num / factor_denum;
3453*4882a593Smuzhiyun 		falm_cnt_acc->cnt_cck_fail_1sec =
3454*4882a593Smuzhiyun 			falm_cnt_acc->cnt_cck_fail * factor_num / factor_denum;
3455*4882a593Smuzhiyun 
3456*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG,
3457*4882a593Smuzhiyun 			  "[ACC CCA Cnt] {CCK, OFDM, Total} = {%d, %d, %d}\n",
3458*4882a593Smuzhiyun 			  falm_cnt_acc->cnt_cck_cca,
3459*4882a593Smuzhiyun 			  falm_cnt_acc->cnt_ofdm_cca,
3460*4882a593Smuzhiyun 			  falm_cnt_acc->cnt_cca_all);
3461*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_DIG,
3462*4882a593Smuzhiyun 			  "[ACC FA Cnt]  {CCK, OFDM, Total} = {%d, %d, %d}\n\n",
3463*4882a593Smuzhiyun 			  falm_cnt_acc->cnt_cck_fail,
3464*4882a593Smuzhiyun 			  falm_cnt_acc->cnt_ofdm_fail,
3465*4882a593Smuzhiyun 			  falm_cnt_acc->cnt_all);
3466*4882a593Smuzhiyun 
3467*4882a593Smuzhiyun 	}
3468*4882a593Smuzhiyun }
3469*4882a593Smuzhiyun #endif /*@#ifdef IS_USE_NEW_TDMA*/
3470*4882a593Smuzhiyun #endif /*@#ifdef PHYDM_TDMA_DIG_SUPPORT*/
3471*4882a593Smuzhiyun 
phydm_dig_debug(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)3472*4882a593Smuzhiyun void phydm_dig_debug(void *dm_void, char input[][16], u32 *_used, char *output,
3473*4882a593Smuzhiyun 		     u32 *_out_len)
3474*4882a593Smuzhiyun {
3475*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3476*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
3477*4882a593Smuzhiyun 	char help[] = "-h";
3478*4882a593Smuzhiyun 	u32 var1[10] = {0};
3479*4882a593Smuzhiyun 	u32 used = *_used;
3480*4882a593Smuzhiyun 	u32 out_len = *_out_len;
3481*4882a593Smuzhiyun 	u8 i = 0;
3482*4882a593Smuzhiyun 
3483*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
3484*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3485*4882a593Smuzhiyun 			 "{0} {en} fa_th[0] fa_th[1] fa_th[2]\n");
3486*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3487*4882a593Smuzhiyun 			 "{1} {Damping Limit en}\n");
3488*4882a593Smuzhiyun 		#ifdef PHYDM_TDMA_DIG_SUPPORT
3489*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3490*4882a593Smuzhiyun 			 "{2} {original_dig_restore = %d}\n",
3491*4882a593Smuzhiyun 			 dm->original_dig_restore);
3492*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3493*4882a593Smuzhiyun 			 "{3} {tdma_dig_timer_ms = %d}\n",
3494*4882a593Smuzhiyun 			 dm->tdma_dig_timer_ms);
3495*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3496*4882a593Smuzhiyun 			 "{4} {tdma_dig_state_number = %d}\n",
3497*4882a593Smuzhiyun 			 dm->tdma_dig_state_number);
3498*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3499*4882a593Smuzhiyun 			 "{5} {0:L-state,1:H-state} {force IGI} (L,H)=(%2x,%2x)\n",
3500*4882a593Smuzhiyun 			 dig_t->tdma_force_l_igi, dig_t->tdma_force_h_igi);
3501*4882a593Smuzhiyun 		#endif
3502*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3503*4882a593Smuzhiyun 			 "{6} {fw_dig_en}\n");
3504*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3505*4882a593Smuzhiyun 			 "{7} FA source:{0:original/1:Experimental duration/2:IFS_CLM/3:FAHM}\n");
3506*4882a593Smuzhiyun 	} else {
3507*4882a593Smuzhiyun 		PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
3508*4882a593Smuzhiyun 
3509*4882a593Smuzhiyun 		for (i = 1; i < 10; i++)
3510*4882a593Smuzhiyun 			PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &var1[i]);
3511*4882a593Smuzhiyun 
3512*4882a593Smuzhiyun 		if (var1[0] == 0) {
3513*4882a593Smuzhiyun 			if (var1[1] == 1) {
3514*4882a593Smuzhiyun 				dig_t->is_dbg_fa_th = true;
3515*4882a593Smuzhiyun 				dig_t->fa_th[0] = (u32)var1[2];
3516*4882a593Smuzhiyun 				dig_t->fa_th[1] = (u32)var1[3];
3517*4882a593Smuzhiyun 				dig_t->fa_th[2] = (u32)var1[4];
3518*4882a593Smuzhiyun 
3519*4882a593Smuzhiyun 				PDM_SNPF(out_len, used, output + used,
3520*4882a593Smuzhiyun 					 out_len - used,
3521*4882a593Smuzhiyun 					 "Set DIG fa_th[0:2]= {%d, %d, %d}\n",
3522*4882a593Smuzhiyun 					 dig_t->fa_th[0], dig_t->fa_th[1],
3523*4882a593Smuzhiyun 					 dig_t->fa_th[2]);
3524*4882a593Smuzhiyun 			} else {
3525*4882a593Smuzhiyun 				dig_t->is_dbg_fa_th = false;
3526*4882a593Smuzhiyun 			}
3527*4882a593Smuzhiyun 		#ifdef PHYDM_TDMA_DIG_SUPPORT
3528*4882a593Smuzhiyun 		} else if (var1[0] == 2) {
3529*4882a593Smuzhiyun 			dm->original_dig_restore = (u8)var1[1];
3530*4882a593Smuzhiyun 			if (dm->original_dig_restore == 1) {
3531*4882a593Smuzhiyun 				PDM_SNPF(out_len, used, output + used,
3532*4882a593Smuzhiyun 					 out_len - used, "Disable TDMA-DIG\n");
3533*4882a593Smuzhiyun 			} else {
3534*4882a593Smuzhiyun 				PDM_SNPF(out_len, used, output + used,
3535*4882a593Smuzhiyun 					 out_len - used, "Enable TDMA-DIG\n");
3536*4882a593Smuzhiyun 			}
3537*4882a593Smuzhiyun 		} else if (var1[0] == 3) {
3538*4882a593Smuzhiyun 			dm->tdma_dig_timer_ms = (u8)var1[1];
3539*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used,
3540*4882a593Smuzhiyun 				 out_len - used, "tdma_dig_timer_ms = %d\n",
3541*4882a593Smuzhiyun 				 dm->tdma_dig_timer_ms);
3542*4882a593Smuzhiyun 		} else if (var1[0] == 4) {
3543*4882a593Smuzhiyun 			dm->tdma_dig_state_number = (u8)var1[1];
3544*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used,
3545*4882a593Smuzhiyun 				 out_len - used, "tdma_dig_state_number = %d\n",
3546*4882a593Smuzhiyun 				 dm->tdma_dig_state_number);
3547*4882a593Smuzhiyun 		} else if (var1[0] == 5) {
3548*4882a593Smuzhiyun 			PHYDM_SSCANF(input[3], DCMD_HEX, &var1[2]);
3549*4882a593Smuzhiyun 			if (var1[1] == 0) {
3550*4882a593Smuzhiyun 				dig_t->tdma_force_l_igi = (u8)var1[2];
3551*4882a593Smuzhiyun 				PDM_SNPF(out_len, used, output + used,
3552*4882a593Smuzhiyun 					 out_len - used,
3553*4882a593Smuzhiyun 					 "force L-state IGI = %2x\n",
3554*4882a593Smuzhiyun 					 dig_t->tdma_force_l_igi);
3555*4882a593Smuzhiyun 			} else if (var1[1] == 1) {
3556*4882a593Smuzhiyun 				dig_t->tdma_force_h_igi = (u8)var1[2];
3557*4882a593Smuzhiyun 				PDM_SNPF(out_len, used, output + used,
3558*4882a593Smuzhiyun 					 out_len - used,
3559*4882a593Smuzhiyun 					 "force H-state IGI = %2x\n",
3560*4882a593Smuzhiyun 					 dig_t->tdma_force_h_igi);
3561*4882a593Smuzhiyun 			}
3562*4882a593Smuzhiyun 		#endif
3563*4882a593Smuzhiyun 		}
3564*4882a593Smuzhiyun 
3565*4882a593Smuzhiyun 		#ifdef CFG_DIG_DAMPING_CHK
3566*4882a593Smuzhiyun 		else if (var1[0] == 1) {
3567*4882a593Smuzhiyun 			dig_t->dig_dl_en = (u8)var1[1];
3568*4882a593Smuzhiyun 			/*@*/
3569*4882a593Smuzhiyun 		}
3570*4882a593Smuzhiyun 		#endif
3571*4882a593Smuzhiyun 		else if (var1[0] == 6) {
3572*4882a593Smuzhiyun 			phydm_fw_dm_ctrl_en(dm, F00_DIG, (boolean)var1[1]);
3573*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
3574*4882a593Smuzhiyun 				 "fw_dig_enable = %2x\n", dig_t->fw_dig_enable);
3575*4882a593Smuzhiyun 		} else if (var1[0] == 7) {
3576*4882a593Smuzhiyun 			dig_t->fa_source = (u8)var1[1];
3577*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
3578*4882a593Smuzhiyun 				 "FA source = %d\n", dig_t->fa_source);
3579*4882a593Smuzhiyun 		}
3580*4882a593Smuzhiyun 	}
3581*4882a593Smuzhiyun 	*_used = used;
3582*4882a593Smuzhiyun 	*_out_len = out_len;
3583*4882a593Smuzhiyun }
3584*4882a593Smuzhiyun 
3585*4882a593Smuzhiyun #ifdef CONFIG_MCC_DM
3586*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8822C_SUPPORT|| RTL8723F_SUPPORT)
phydm_mcc_igi_clr(void * dm_void,u8 clr_port)3587*4882a593Smuzhiyun void phydm_mcc_igi_clr(void *dm_void, u8 clr_port)
3588*4882a593Smuzhiyun {
3589*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3590*4882a593Smuzhiyun 	struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3591*4882a593Smuzhiyun 
3592*4882a593Smuzhiyun 	mcc_dm->mcc_rssi[clr_port] = 0xff;
3593*4882a593Smuzhiyun 	mcc_dm->mcc_dm_val[0][clr_port] = 0xff; /* 0xc50 clr */
3594*4882a593Smuzhiyun 	mcc_dm->mcc_dm_val[1][clr_port] = 0xff; /* 0xe50 clr */
3595*4882a593Smuzhiyun }
3596*4882a593Smuzhiyun 
phydm_mcc_igi_chk(void * dm_void)3597*4882a593Smuzhiyun void phydm_mcc_igi_chk(void *dm_void)
3598*4882a593Smuzhiyun {
3599*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3600*4882a593Smuzhiyun 	struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3601*4882a593Smuzhiyun 
3602*4882a593Smuzhiyun 	if (mcc_dm->mcc_dm_val[0][0] == 0xff &&
3603*4882a593Smuzhiyun 	    mcc_dm->mcc_dm_val[0][1] == 0xff) {
3604*4882a593Smuzhiyun 		mcc_dm->mcc_dm_reg[0] = 0xffff;
3605*4882a593Smuzhiyun 		mcc_dm->mcc_reg_id[0] = 0xff;
3606*4882a593Smuzhiyun 	}
3607*4882a593Smuzhiyun 	if (mcc_dm->mcc_dm_val[1][0] == 0xff &&
3608*4882a593Smuzhiyun 	    mcc_dm->mcc_dm_val[1][1] == 0xff) {
3609*4882a593Smuzhiyun 		mcc_dm->mcc_dm_reg[1] = 0xffff;
3610*4882a593Smuzhiyun 		mcc_dm->mcc_reg_id[1] = 0xff;
3611*4882a593Smuzhiyun 	}
3612*4882a593Smuzhiyun }
3613*4882a593Smuzhiyun 
phydm_mcc_igi_cal(void * dm_void)3614*4882a593Smuzhiyun void phydm_mcc_igi_cal(void *dm_void)
3615*4882a593Smuzhiyun {
3616*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3617*4882a593Smuzhiyun 	struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3618*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
3619*4882a593Smuzhiyun 	u8	shift = 0;
3620*4882a593Smuzhiyun 	u8	igi_val0, igi_val1;
3621*4882a593Smuzhiyun 
3622*4882a593Smuzhiyun 	if (mcc_dm->mcc_rssi[0] == 0xff)
3623*4882a593Smuzhiyun 		phydm_mcc_igi_clr(dm, 0);
3624*4882a593Smuzhiyun 	if (mcc_dm->mcc_rssi[1] == 0xff)
3625*4882a593Smuzhiyun 		phydm_mcc_igi_clr(dm, 1);
3626*4882a593Smuzhiyun 	phydm_mcc_igi_chk(dm);
3627*4882a593Smuzhiyun 	igi_val0 = mcc_dm->mcc_rssi[0] - shift;
3628*4882a593Smuzhiyun 	igi_val1 = mcc_dm->mcc_rssi[1] - shift;
3629*4882a593Smuzhiyun 
3630*4882a593Smuzhiyun 	if (igi_val0 < DIG_MIN_PERFORMANCE)
3631*4882a593Smuzhiyun 		igi_val0 = DIG_MIN_PERFORMANCE;
3632*4882a593Smuzhiyun 
3633*4882a593Smuzhiyun 	if (igi_val1 < DIG_MIN_PERFORMANCE)
3634*4882a593Smuzhiyun 		igi_val1 = DIG_MIN_PERFORMANCE;
3635*4882a593Smuzhiyun 
3636*4882a593Smuzhiyun 	switch (dm->ic_ip_series) {
3637*4882a593Smuzhiyun 	#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
3638*4882a593Smuzhiyun 	case PHYDM_IC_JGR3:
3639*4882a593Smuzhiyun 		phydm_fill_mcccmd(dm, 0, R_0x1d70, igi_val0, igi_val1);
3640*4882a593Smuzhiyun 		phydm_fill_mcccmd(dm, 1, R_0x1d70 + 1, igi_val0, igi_val1);
3641*4882a593Smuzhiyun 		break;
3642*4882a593Smuzhiyun 	#endif
3643*4882a593Smuzhiyun 	default:
3644*4882a593Smuzhiyun 		phydm_fill_mcccmd(dm, 0, R_0xc50, igi_val0, igi_val1);
3645*4882a593Smuzhiyun 		phydm_fill_mcccmd(dm, 1, R_0xe50, igi_val0, igi_val1);
3646*4882a593Smuzhiyun 		break;
3647*4882a593Smuzhiyun 	}
3648*4882a593Smuzhiyun 
3649*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_COMP_MCC, "RSSI_min: %d %d, MCC_igi: %d %d\n",
3650*4882a593Smuzhiyun 		  mcc_dm->mcc_rssi[0], mcc_dm->mcc_rssi[1],
3651*4882a593Smuzhiyun 		  mcc_dm->mcc_dm_val[0][0], mcc_dm->mcc_dm_val[0][1]);
3652*4882a593Smuzhiyun }
3653*4882a593Smuzhiyun #endif /*#if (RTL8822B_SUPPORT)*/
3654*4882a593Smuzhiyun #endif /*#ifdef CONFIG_MCC_DM*/
3655