1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright(c) 2007 - 2017 Realtek Corporation.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun * published by the Free Software Foundation.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12*4882a593Smuzhiyun * more details.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun * file called LICENSE.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * Contact Information:
18*4882a593Smuzhiyun * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun *****************************************************************************/
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*@************************************************************
27*4882a593Smuzhiyun * include files
28*4882a593Smuzhiyun * ************************************************************
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "mp_precomp.h"
32*4882a593Smuzhiyun #include "phydm_precomp.h"
33*4882a593Smuzhiyun
phydm_rxsc_2_bw(void * dm_void,u8 rxsc)34*4882a593Smuzhiyun enum channel_width phydm_rxsc_2_bw(void *dm_void, u8 rxsc)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
37*4882a593Smuzhiyun enum channel_width bw = 0;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* @Check RX bandwidth */
40*4882a593Smuzhiyun if (rxsc == 0)
41*4882a593Smuzhiyun bw = *dm->band_width; /*@full bw*/
42*4882a593Smuzhiyun else if (rxsc >= 1 && rxsc <= 8)
43*4882a593Smuzhiyun bw = CHANNEL_WIDTH_20;
44*4882a593Smuzhiyun else if (rxsc >= 9 && rxsc <= 12)
45*4882a593Smuzhiyun bw = CHANNEL_WIDTH_40;
46*4882a593Smuzhiyun else /*if (rxsc >= 13)*/
47*4882a593Smuzhiyun bw = CHANNEL_WIDTH_80;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun return bw;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
phydm_reset_bb_hw_cnt(void * dm_void)52*4882a593Smuzhiyun void phydm_reset_bb_hw_cnt(void *dm_void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*@ Reset all counter when 1 */
57*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
58*4882a593Smuzhiyun #if (RTL8723F_SUPPORT)
59*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8723F) {
60*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x2a44, BIT(21), 0);
61*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x2a44, BIT(21), 1);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun #endif
64*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1eb4, BIT(25), 1);
65*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1eb4, BIT(25), 0);
66*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
67*4882a593Smuzhiyun /*@ Reset all counter when 1 (including PMAC and PHY)*/
68*4882a593Smuzhiyun /* Reset Page F counter*/
69*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xb58, BIT(0), 1);
70*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xb58, BIT(0), 0);
71*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
72*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xf14, BIT(16), 0x1);
73*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xf14, BIT(16), 0x0);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
phydm_dynamic_ant_weighting(void * dm_void)77*4882a593Smuzhiyun void phydm_dynamic_ant_weighting(void *dm_void)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #ifdef DYN_ANT_WEIGHTING_SUPPORT
82*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
83*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8197F))
84*4882a593Smuzhiyun phydm_dynamic_ant_weighting_8197f(dm);
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #if (RTL8812A_SUPPORT)
88*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8812)) {
89*4882a593Smuzhiyun phydm_dynamic_ant_weighting_8812a(dm);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun #endif
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
94*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8822B))
95*4882a593Smuzhiyun phydm_dynamic_ant_weighting_8822b(dm);
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #ifdef DYN_ANT_WEIGHTING_SUPPORT
phydm_ant_weight_dbg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)101*4882a593Smuzhiyun void phydm_ant_weight_dbg(void *dm_void, char input[][16], u32 *_used,
102*4882a593Smuzhiyun char *output, u32 *_out_len)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
105*4882a593Smuzhiyun char help[] = "-h";
106*4882a593Smuzhiyun u32 var1[10] = {0};
107*4882a593Smuzhiyun u32 used = *_used;
108*4882a593Smuzhiyun u32 out_len = *_out_len;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun if (!(dm->support_ic_type &
111*4882a593Smuzhiyun (ODM_RTL8192F | ODM_RTL8822B | ODM_RTL8812 | ODM_RTL8197F))) {
112*4882a593Smuzhiyun return;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
116*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
117*4882a593Smuzhiyun "echo dis_dym_ant_weighting {0/1}\n");
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun } else {
120*4882a593Smuzhiyun PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (var1[0] == 1) {
123*4882a593Smuzhiyun dm->is_disable_dym_ant_weighting = 1;
124*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
125*4882a593Smuzhiyun "Disable dyn-ant-weighting\n");
126*4882a593Smuzhiyun } else {
127*4882a593Smuzhiyun dm->is_disable_dym_ant_weighting = 0;
128*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
129*4882a593Smuzhiyun "Enable dyn-ant-weighting\n");
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun *_used = used;
133*4882a593Smuzhiyun *_out_len = out_len;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun #endif
136*4882a593Smuzhiyun
phydm_trx_antenna_setting_init(void * dm_void,u8 num_rf_path)137*4882a593Smuzhiyun void phydm_trx_antenna_setting_init(void *dm_void, u8 num_rf_path)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
140*4882a593Smuzhiyun u8 rx_ant = 0, tx_ant = 0;
141*4882a593Smuzhiyun u8 path_bitmap = 1;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun path_bitmap = (u8)phydm_gen_bitmask(num_rf_path);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*PHYDM_DBG(dm, ODM_COMP_INIT, "path_bitmap=0x%x\n", path_bitmap);*/
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun dm->tx_ant_status = path_bitmap;
148*4882a593Smuzhiyun dm->rx_ant_status = path_bitmap;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (num_rf_path == PDM_1SS)
151*4882a593Smuzhiyun return;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
154*4882a593Smuzhiyun if (dm->support_ic_type &
155*4882a593Smuzhiyun (ODM_RTL8192F | ODM_RTL8192E | ODM_RTL8197F)) {
156*4882a593Smuzhiyun dm->rx_ant_status = (u8)odm_get_bb_reg(dm, R_0xc04, 0x3);
157*4882a593Smuzhiyun dm->tx_ant_status = (u8)odm_get_bb_reg(dm, R_0x90c, 0x3);
158*4882a593Smuzhiyun } else if (dm->support_ic_type & (ODM_RTL8812 | ODM_RTL8814A)) {
159*4882a593Smuzhiyun dm->rx_ant_status = (u8)odm_get_bb_reg(dm, R_0x808, 0xf);
160*4882a593Smuzhiyun dm->tx_ant_status = (u8)odm_get_bb_reg(dm, R_0x80c, 0xf);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun #endif
163*4882a593Smuzhiyun /* @trx_ant_status are already updated in trx mode API in JGR3 ICs */
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_INIT, "[%s]ant_status{tx,rx}={0x%x, 0x%x}\n",
166*4882a593Smuzhiyun __func__, dm->tx_ant_status, dm->rx_ant_status);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
phydm_config_ofdm_tx_path(void * dm_void,enum bb_path path)169*4882a593Smuzhiyun void phydm_config_ofdm_tx_path(void *dm_void, enum bb_path path)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun #if (RTL8192E_SUPPORT || RTL8192F_SUPPORT || RTL8812A_SUPPORT)
172*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
173*4882a593Smuzhiyun u8 ofdm_tx_path = 0x33;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (dm->num_rf_path == PDM_1SS)
176*4882a593Smuzhiyun return;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun switch (dm->support_ic_type) {
179*4882a593Smuzhiyun #if (RTL8192E_SUPPORT || RTL8192F_SUPPORT)
180*4882a593Smuzhiyun case ODM_RTL8192E:
181*4882a593Smuzhiyun case ODM_RTL8192F:
182*4882a593Smuzhiyun if (path == BB_PATH_A)
183*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x90c, MASKDWORD, 0x81121313);
184*4882a593Smuzhiyun else if (path == BB_PATH_B)
185*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x90c, MASKDWORD, 0x82221323);
186*4882a593Smuzhiyun else if (path == BB_PATH_AB)
187*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x90c, MASKDWORD, 0x83321333);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun #endif
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #if (RTL8812A_SUPPORT)
193*4882a593Smuzhiyun case ODM_RTL8812:
194*4882a593Smuzhiyun if (path == BB_PATH_A)
195*4882a593Smuzhiyun ofdm_tx_path = 0x11;
196*4882a593Smuzhiyun else if (path == BB_PATH_B)
197*4882a593Smuzhiyun ofdm_tx_path = 0x22;
198*4882a593Smuzhiyun else if (path == BB_PATH_AB)
199*4882a593Smuzhiyun ofdm_tx_path = 0x33;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0xff00, ofdm_tx_path);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun #endif
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun default:
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun #endif
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
phydm_config_ofdm_rx_path(void * dm_void,enum bb_path path)212*4882a593Smuzhiyun void phydm_config_ofdm_rx_path(void *dm_void, enum bb_path path)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
215*4882a593Smuzhiyun u8 val = 0;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8192E | ODM_RTL8192F)) {
218*4882a593Smuzhiyun #if (RTL8192E_SUPPORT || RTL8192F_SUPPORT)
219*4882a593Smuzhiyun if (path == BB_PATH_A)
220*4882a593Smuzhiyun val = 1;
221*4882a593Smuzhiyun else if (path == BB_PATH_B)
222*4882a593Smuzhiyun val = 2;
223*4882a593Smuzhiyun else if (path == BB_PATH_AB)
224*4882a593Smuzhiyun val = 3;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc04, 0xff, ((val << 4) | val));
227*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd04, 0xf, val);
228*4882a593Smuzhiyun #endif
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun #if (RTL8812A_SUPPORT || RTL8822B_SUPPORT)
231*4882a593Smuzhiyun else if (dm->support_ic_type & (ODM_RTL8812 | ODM_RTL8822B)) {
232*4882a593Smuzhiyun if (path == BB_PATH_A)
233*4882a593Smuzhiyun val = 1;
234*4882a593Smuzhiyun else if (path == BB_PATH_B)
235*4882a593Smuzhiyun val = 2;
236*4882a593Smuzhiyun else if (path == BB_PATH_AB)
237*4882a593Smuzhiyun val = 3;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x808, MASKBYTE0, ((val << 4) | val));
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun #endif
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
phydm_config_cck_rx_antenna_init(void * dm_void)244*4882a593Smuzhiyun void phydm_config_cck_rx_antenna_init(void *dm_void)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
249*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_1SS)
250*4882a593Smuzhiyun return;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /*@CCK 2R CCA parameters*/
253*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa00, BIT(15), 0x0); /*@Disable Ant diversity*/
254*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa70, BIT(7), 0); /*@Concurrent CCA at LSB & USB*/
255*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa74, BIT(8), 0); /*RX path diversity enable*/
256*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa14, BIT(7), 0); /*r_en_mrc_antsel*/
257*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa20, (BIT(5) | BIT(4)), 1); /*@MBC weighting*/
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8192E | ODM_RTL8197F | ODM_RTL8192F))
260*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa08, BIT(28), 1); /*r_cck_2nd_sel_eco*/
261*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8814A)
262*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa84, BIT(28), 1); /*@2R CCA only*/
263*4882a593Smuzhiyun #endif
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
phydm_config_cck_rx_path(void * dm_void,enum bb_path path)266*4882a593Smuzhiyun void phydm_config_cck_rx_path(void *dm_void, enum bb_path path)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
269*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
270*4882a593Smuzhiyun u8 path_div_select = 0;
271*4882a593Smuzhiyun u8 cck_path[2] = {0};
272*4882a593Smuzhiyun u8 en_2R_path = 0;
273*4882a593Smuzhiyun u8 en_2R_mrc = 0;
274*4882a593Smuzhiyun u8 i = 0, j = 0;
275*4882a593Smuzhiyun u8 num_enable_path = 0;
276*4882a593Smuzhiyun u8 cck_mrc_max_path = 2;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_1SS)
279*4882a593Smuzhiyun return;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
282*4882a593Smuzhiyun if (path & BIT(i)) { /*@ex: PHYDM_ABCD*/
283*4882a593Smuzhiyun num_enable_path++;
284*4882a593Smuzhiyun cck_path[j] = i;
285*4882a593Smuzhiyun j++;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun if (num_enable_path >= cck_mrc_max_path)
288*4882a593Smuzhiyun break;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (num_enable_path > 1) {
292*4882a593Smuzhiyun path_div_select = 1;
293*4882a593Smuzhiyun en_2R_path = 1;
294*4882a593Smuzhiyun en_2R_mrc = 1;
295*4882a593Smuzhiyun } else {
296*4882a593Smuzhiyun path_div_select = 0;
297*4882a593Smuzhiyun en_2R_path = 0;
298*4882a593Smuzhiyun en_2R_mrc = 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun /*@CCK_1 input signal path*/
301*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(27) | BIT(26)), cck_path[0]);
302*4882a593Smuzhiyun /*@CCK_2 input signal path*/
303*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(25) | BIT(24)), cck_path[1]);
304*4882a593Smuzhiyun /*@enable Rx path diversity*/
305*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa74, BIT(8), path_div_select);
306*4882a593Smuzhiyun /*@enable 2R Rx path*/
307*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, BIT(18), en_2R_path);
308*4882a593Smuzhiyun /*@enable 2R MRC*/
309*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, BIT(22), en_2R_mrc);
310*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8192F | ODM_RTL8197F)) {
311*4882a593Smuzhiyun if (path == BB_PATH_A) {
312*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(27) | BIT(26)), 0);
313*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(25) | BIT(24)), 0);
314*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa74, BIT(8), 0);
315*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, (BIT(18) | BIT(17)), 0);
316*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, (BIT(22) | BIT(21)), 0);
317*4882a593Smuzhiyun } else if (path == BB_PATH_B) {/*@for DC cancellation*/
318*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(27) | BIT(26)), 1);
319*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(25) | BIT(24)), 1);
320*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa74, BIT(8), 0);
321*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, (BIT(18) | BIT(17)), 0);
322*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, (BIT(22) | BIT(21)), 0);
323*4882a593Smuzhiyun } else if (path == BB_PATH_AB) {
324*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(27) | BIT(26)), 0);
325*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(25) | BIT(24)), 1);
326*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa74, BIT(8), 1);
327*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, (BIT(18) | BIT(17)), 1);
328*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa2c, (BIT(22) | BIT(21)), 1);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_RTL8822B) {
331*4882a593Smuzhiyun if (path == BB_PATH_A) {
332*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(27) | BIT(26)), 0);
333*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(25) | BIT(24)), 0);
334*4882a593Smuzhiyun } else {
335*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(27) | BIT(26)), 1);
336*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, (BIT(25) | BIT(24)), 1);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun #endif
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
phydm_config_cck_tx_path(void * dm_void,enum bb_path path)343*4882a593Smuzhiyun void phydm_config_cck_tx_path(void *dm_void, enum bb_path path)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
346*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (path == BB_PATH_A)
349*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000, 0x8);
350*4882a593Smuzhiyun else if (path == BB_PATH_B)
351*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000, 0x4);
352*4882a593Smuzhiyun else /*if (path == BB_PATH_AB)*/
353*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000, 0xc);
354*4882a593Smuzhiyun #endif
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
phydm_config_trx_path_v2(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)357*4882a593Smuzhiyun void phydm_config_trx_path_v2(void *dm_void, char input[][16], u32 *_used,
358*4882a593Smuzhiyun char *output, u32 *_out_len)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8197F_SUPPORT || RTL8192F_SUPPORT ||\
361*4882a593Smuzhiyun RTL8822C_SUPPORT || RTL8814B_SUPPORT || RTL8197G_SUPPORT ||\
362*4882a593Smuzhiyun RTL8812F_SUPPORT || RTL8198F_SUPPORT)
363*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
364*4882a593Smuzhiyun u32 used = *_used;
365*4882a593Smuzhiyun u32 out_len = *_out_len;
366*4882a593Smuzhiyun u32 val[10] = {0};
367*4882a593Smuzhiyun char help[] = "-h";
368*4882a593Smuzhiyun u8 i = 0, input_idx = 0;
369*4882a593Smuzhiyun enum bb_path tx_path, rx_path, tx_path_ctrl;
370*4882a593Smuzhiyun boolean dbg_mode_en;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (!(dm->support_ic_type &
373*4882a593Smuzhiyun (ODM_RTL8822B | ODM_RTL8197F | ODM_RTL8192F | ODM_RTL8822C |
374*4882a593Smuzhiyun ODM_RTL8814B | ODM_RTL8812F | ODM_RTL8197G | ODM_RTL8198F)))
375*4882a593Smuzhiyun return;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
378*4882a593Smuzhiyun PHYDM_SSCANF(input[i + 1], DCMD_HEX, &val[i]);
379*4882a593Smuzhiyun input_idx++;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (input_idx == 0)
383*4882a593Smuzhiyun return;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun dbg_mode_en = (boolean)val[0];
386*4882a593Smuzhiyun tx_path = (enum bb_path)val[1];
387*4882a593Smuzhiyun rx_path = (enum bb_path)val[2];
388*4882a593Smuzhiyun tx_path_ctrl = (enum bb_path)val[3];
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
391*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8822C | ODM_RTL8822B |
392*4882a593Smuzhiyun ODM_RTL8192F)) {
393*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
394*4882a593Smuzhiyun "{en} {tx_path} {rx_path} {ff:auto, else:1ss_tx_path}\n"
395*4882a593Smuzhiyun );
396*4882a593Smuzhiyun } else {
397*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
398*4882a593Smuzhiyun "{en} {tx_path} {rx_path} {is_tx_2_path}\n");
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun } else if (dbg_mode_en) {
402*4882a593Smuzhiyun dm->is_disable_phy_api = false;
403*4882a593Smuzhiyun phydm_api_trx_mode(dm, tx_path, rx_path, tx_path_ctrl);
404*4882a593Smuzhiyun dm->is_disable_phy_api = true;
405*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
406*4882a593Smuzhiyun "T/RX path = 0x%x/0x%x, tx_path_ctrl=%d\n",
407*4882a593Smuzhiyun tx_path, rx_path, tx_path_ctrl);
408*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
409*4882a593Smuzhiyun "T/RX path_en={0x%x, 0x%x}, tx_1ss=%d\n",
410*4882a593Smuzhiyun dm->tx_ant_status, dm->rx_ant_status,
411*4882a593Smuzhiyun dm->tx_1ss_status);
412*4882a593Smuzhiyun } else {
413*4882a593Smuzhiyun dm->is_disable_phy_api = false;
414*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
415*4882a593Smuzhiyun "Disable API debug mode\n");
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun #endif
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
phydm_config_trx_path_v1(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)420*4882a593Smuzhiyun void phydm_config_trx_path_v1(void *dm_void, char input[][16], u32 *_used,
421*4882a593Smuzhiyun char *output, u32 *_out_len)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun #if (RTL8192E_SUPPORT || RTL8812A_SUPPORT)
424*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
425*4882a593Smuzhiyun u32 used = *_used;
426*4882a593Smuzhiyun u32 out_len = *_out_len;
427*4882a593Smuzhiyun u32 val[10] = {0};
428*4882a593Smuzhiyun char help[] = "-h";
429*4882a593Smuzhiyun u8 i = 0, input_idx = 0;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (!(dm->support_ic_type & (ODM_RTL8192E | ODM_RTL8812)))
432*4882a593Smuzhiyun return;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
435*4882a593Smuzhiyun if (input[i + 1]) {
436*4882a593Smuzhiyun PHYDM_SSCANF(input[i + 1], DCMD_HEX, &val[i]);
437*4882a593Smuzhiyun input_idx++;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (input_idx == 0)
442*4882a593Smuzhiyun return;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
445*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
446*4882a593Smuzhiyun "{0:CCK, 1:OFDM} {1:TX, 2:RX} {1:path_A, 2:path_B, 3:path_AB}\n");
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun *_used = used;
449*4882a593Smuzhiyun *_out_len = out_len;
450*4882a593Smuzhiyun return;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun } else if (val[0] == 0) {
453*4882a593Smuzhiyun /* @CCK */
454*4882a593Smuzhiyun if (val[1] == 1) { /*TX*/
455*4882a593Smuzhiyun if (val[2] == 1)
456*4882a593Smuzhiyun phydm_config_cck_tx_path(dm, BB_PATH_A);
457*4882a593Smuzhiyun else if (val[2] == 2)
458*4882a593Smuzhiyun phydm_config_cck_tx_path(dm, BB_PATH_B);
459*4882a593Smuzhiyun else if (val[2] == 3)
460*4882a593Smuzhiyun phydm_config_cck_tx_path(dm, BB_PATH_AB);
461*4882a593Smuzhiyun } else if (val[1] == 2) { /*RX*/
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun phydm_config_cck_rx_antenna_init(dm);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (val[2] == 1)
466*4882a593Smuzhiyun phydm_config_cck_rx_path(dm, BB_PATH_A);
467*4882a593Smuzhiyun else if (val[2] == 2)
468*4882a593Smuzhiyun phydm_config_cck_rx_path(dm, BB_PATH_B);
469*4882a593Smuzhiyun else if (val[2] == 3)
470*4882a593Smuzhiyun phydm_config_cck_rx_path(dm, BB_PATH_AB);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun /* OFDM */
474*4882a593Smuzhiyun else if (val[0] == 1) {
475*4882a593Smuzhiyun if (val[1] == 1) /*TX*/
476*4882a593Smuzhiyun phydm_config_ofdm_tx_path(dm, val[2]);
477*4882a593Smuzhiyun else if (val[1] == 2) /*RX*/
478*4882a593Smuzhiyun phydm_config_ofdm_rx_path(dm, val[2]);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
482*4882a593Smuzhiyun "PHYDM Set path [%s] [%s] = [%s%s%s%s]\n",
483*4882a593Smuzhiyun (val[0] == 1) ? "OFDM" : "CCK",
484*4882a593Smuzhiyun (val[1] == 1) ? "TX" : "RX",
485*4882a593Smuzhiyun (val[2] & 0x1) ? "A" : "", (val[2] & 0x2) ? "B" : "",
486*4882a593Smuzhiyun (val[2] & 0x4) ? "C" : "",
487*4882a593Smuzhiyun (val[2] & 0x8) ? "D" : "");
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun *_used = used;
490*4882a593Smuzhiyun *_out_len = out_len;
491*4882a593Smuzhiyun #endif
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
phydm_config_trx_path(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)494*4882a593Smuzhiyun void phydm_config_trx_path(void *dm_void, char input[][16], u32 *_used,
495*4882a593Smuzhiyun char *output, u32 *_out_len)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8192E | ODM_RTL8812)) {
500*4882a593Smuzhiyun #if (RTL8192E_SUPPORT || RTL8812A_SUPPORT)
501*4882a593Smuzhiyun phydm_config_trx_path_v1(dm, input, _used, output, _out_len);
502*4882a593Smuzhiyun #endif
503*4882a593Smuzhiyun } else if (dm->support_ic_type & (ODM_RTL8822B | ODM_RTL8197F |
504*4882a593Smuzhiyun ODM_RTL8192F | ODM_RTL8822C | ODM_RTL8812F |
505*4882a593Smuzhiyun ODM_RTL8197G | ODM_RTL8814B | ODM_RTL8198F)) {
506*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8197F_SUPPORT ||\
507*4882a593Smuzhiyun RTL8192F_SUPPORT || RTL8822C_SUPPORT ||\
508*4882a593Smuzhiyun RTL8814B_SUPPORT || RTL8812F_SUPPORT ||\
509*4882a593Smuzhiyun RTL8197G_SUPPORT || RTL8198F_SUPPORT)
510*4882a593Smuzhiyun phydm_config_trx_path_v2(dm, input, _used, output, _out_len);
511*4882a593Smuzhiyun #endif
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
phydm_tx_2path(void * dm_void)515*4882a593Smuzhiyun void phydm_tx_2path(void *dm_void)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_IC_2SS))
518*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
519*4882a593Smuzhiyun enum bb_path rx_path = (enum bb_path)dm->rx_ant_status;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "%s ======>\n", __func__);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (!(dm->support_ic_type & ODM_IC_2SS))
525*4882a593Smuzhiyun return;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8192F_SUPPORT || RTL8197F_SUPPORT ||\
528*4882a593Smuzhiyun RTL8822C_SUPPORT || RTL8812F_SUPPORT || RTL8197G_SUPPORT)
529*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8822B | ODM_RTL8197F | ODM_RTL8192F |
530*4882a593Smuzhiyun ODM_RTL8822C | ODM_RTL8812F | ODM_RTL8197G))
531*4882a593Smuzhiyun phydm_api_trx_mode(dm, BB_PATH_AB, rx_path, BB_PATH_AB);
532*4882a593Smuzhiyun #endif
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun #if (RTL8812A_SUPPORT || RTL8192E_SUPPORT)
535*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8812 | ODM_RTL8192E)) {
536*4882a593Smuzhiyun phydm_config_cck_tx_path(dm, BB_PATH_AB);
537*4882a593Smuzhiyun phydm_config_ofdm_tx_path(dm, BB_PATH_AB);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun #endif
540*4882a593Smuzhiyun #endif
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
phydm_stop_3_wire(void * dm_void,u8 set_type)543*4882a593Smuzhiyun void phydm_stop_3_wire(void *dm_void, u8 set_type)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (set_type == PHYDM_SET) {
548*4882a593Smuzhiyun /*@[Stop 3-wires]*/
549*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
550*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x180c, 0x3, 0x0);
551*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x180c, BIT(28), 0x1);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
554*4882a593Smuzhiyun if (dm->support_ic_type & PHYDM_IC_ABOVE_2SS) {
555*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x410c, 0x3, 0x0);
556*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x410c, BIT(28), 0x1);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun #endif
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
561*4882a593Smuzhiyun if (dm->support_ic_type & PHYDM_IC_ABOVE_4SS) {
562*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x520c, 0x3, 0x0);
563*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x520c, BIT(28), 0x1);
564*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x530c, 0x3, 0x0);
565*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x530c, BIT(28), 0x1);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun #endif
568*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
569*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc00, 0xf, 0x4);
570*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xe00, 0xf, 0x4);
571*4882a593Smuzhiyun } else {
572*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x88c, 0xf00000, 0xf);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun } else { /*@if (set_type == PHYDM_REVERT)*/
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /*@[Start 3-wires]*/
578*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
579*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x180c, 0x3, 0x3);
580*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x180c, BIT(28), 0x1);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
583*4882a593Smuzhiyun if (dm->support_ic_type & PHYDM_IC_ABOVE_2SS) {
584*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x410c, 0x3, 0x3);
585*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x410c, BIT(28), 0x1);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun #endif
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
590*4882a593Smuzhiyun if (dm->support_ic_type & PHYDM_IC_ABOVE_4SS) {
591*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x520c, 0x3, 0x3);
592*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x520c, BIT(28), 0x1);
593*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x530c, 0x3, 0x3);
594*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x530c, BIT(28), 0x1);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun #endif
597*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
598*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc00, 0xf, 0x7);
599*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xe00, 0xf, 0x7);
600*4882a593Smuzhiyun } else {
601*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x88c, 0xf00000, 0x0);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
phydm_stop_ic_trx(void * dm_void,u8 set_type)606*4882a593Smuzhiyun u8 phydm_stop_ic_trx(void *dm_void, u8 set_type)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
609*4882a593Smuzhiyun struct phydm_api_stuc *api = &dm->api_table;
610*4882a593Smuzhiyun u8 i = 0;
611*4882a593Smuzhiyun boolean trx_idle_success = false;
612*4882a593Smuzhiyun u32 dbg_port_value = 0;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (set_type == PHYDM_SET) {
615*4882a593Smuzhiyun /*[Stop TRX]---------------------------------------------------------*/
616*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
617*4882a593Smuzhiyun #if (RTL8723F_SUPPORT)
618*4882a593Smuzhiyun /*Judy 2020-0515*/
619*4882a593Smuzhiyun /*set debug port to 0x0*/
620*4882a593Smuzhiyun if (!phydm_set_bb_dbg_port(dm, DBGPORT_PRI_3, 0x0))
621*4882a593Smuzhiyun return PHYDM_SET_FAIL;
622*4882a593Smuzhiyun #endif
623*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
624*4882a593Smuzhiyun dbg_port_value = odm_get_bb_reg(dm, R_0x2db4,
625*4882a593Smuzhiyun MASKDWORD);
626*4882a593Smuzhiyun /* BB idle */
627*4882a593Smuzhiyun if ((dbg_port_value & 0x1FFEFF3F) == 0 &&
628*4882a593Smuzhiyun (dbg_port_value & 0xC0010000) ==
629*4882a593Smuzhiyun 0xC0010000) {
630*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
631*4882a593Smuzhiyun "Stop trx wait for (%d) times\n",
632*4882a593Smuzhiyun i);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun trx_idle_success = true;
635*4882a593Smuzhiyun break;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun } else {
639*4882a593Smuzhiyun /*set debug port to 0x0*/
640*4882a593Smuzhiyun if (!phydm_set_bb_dbg_port(dm, DBGPORT_PRI_3, 0x0))
641*4882a593Smuzhiyun return PHYDM_SET_FAIL;
642*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
643*4882a593Smuzhiyun dbg_port_value = phydm_get_bb_dbg_port_val(dm);
644*4882a593Smuzhiyun /* PHYTXON && CCA_all */
645*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8721D |
646*4882a593Smuzhiyun ODM_RTL8710B | ODM_RTL8710C |
647*4882a593Smuzhiyun ODM_RTL8188F | ODM_RTL8723D)) {
648*4882a593Smuzhiyun if ((dbg_port_value &
649*4882a593Smuzhiyun (BIT(20) | BIT(15))) == 0) {
650*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
651*4882a593Smuzhiyun "Stop trx wait for (%d) times\n",
652*4882a593Smuzhiyun i);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun trx_idle_success = true;
655*4882a593Smuzhiyun break;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun } else {
658*4882a593Smuzhiyun if ((dbg_port_value &
659*4882a593Smuzhiyun (BIT(17) | BIT(3))) == 0) {
660*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
661*4882a593Smuzhiyun "Stop trx wait for (%d) times\n",
662*4882a593Smuzhiyun i);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun trx_idle_success = true;
665*4882a593Smuzhiyun break;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun ODM_delay_ms(1);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun phydm_release_bb_dbg_port(dm);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun if (trx_idle_success) {
674*4882a593Smuzhiyun api->tx_queue_bitmap = odm_read_1byte(dm, R_0x522);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /*pause all TX queue*/
677*4882a593Smuzhiyun odm_set_mac_reg(dm, R_0x520, 0xff0000, 0xff);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
680*4882a593Smuzhiyun /*disable OFDM RX CCA*/
681*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d58, 0xff8, 0x1ff);
682*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
683*4882a593Smuzhiyun /*disable OFDM RX CCA*/
684*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x838, BIT(1), 1);
685*4882a593Smuzhiyun } else {
686*4882a593Smuzhiyun api->rxiqc_reg1 = odm_read_4byte(dm, R_0xc14);
687*4882a593Smuzhiyun api->rxiqc_reg2 = odm_read_4byte(dm, R_0xc1c);
688*4882a593Smuzhiyun /* [ Set IQK Matrix = 0 ]
689*4882a593Smuzhiyun * equivalent to [ Turn off CCA]
690*4882a593Smuzhiyun */
691*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc14, MASKDWORD, 0x0);
692*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc1c, MASKDWORD, 0x0);
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun phydm_dis_cck_trx(dm, PHYDM_SET);
695*4882a593Smuzhiyun } else {
696*4882a593Smuzhiyun return PHYDM_SET_FAIL;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun return PHYDM_SET_SUCCESS;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun } else { /*@if (set_type == PHYDM_REVERT)*/
702*4882a593Smuzhiyun /*Release all TX queue*/
703*4882a593Smuzhiyun odm_write_1byte(dm, R_0x522, api->tx_queue_bitmap);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
706*4882a593Smuzhiyun /*@enable OFDM RX CCA*/
707*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d58, 0xff8, 0x0);
708*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
709*4882a593Smuzhiyun /*@enable OFDM RX CCA*/
710*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x838, BIT(1), 0);
711*4882a593Smuzhiyun } else {
712*4882a593Smuzhiyun /* @[Set IQK Matrix = 0] equivalent to [ Turn off CCA]*/
713*4882a593Smuzhiyun odm_write_4byte(dm, R_0xc14, api->rxiqc_reg1);
714*4882a593Smuzhiyun odm_write_4byte(dm, R_0xc1c, api->rxiqc_reg2);
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun phydm_dis_cck_trx(dm, PHYDM_REVERT);
717*4882a593Smuzhiyun return PHYDM_SET_SUCCESS;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
phydm_dis_cck_trx(void * dm_void,u8 set_type)721*4882a593Smuzhiyun void phydm_dis_cck_trx(void *dm_void, u8 set_type)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
724*4882a593Smuzhiyun struct phydm_api_stuc *api = &dm->api_table;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun if (set_type == PHYDM_SET) {
727*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
728*4882a593Smuzhiyun if(dm->support_ic_type & ODM_RTL8723F) {
729*4882a593Smuzhiyun api->ccktx_path = 1;
730*4882a593Smuzhiyun /* @disable CCK CCA */
731*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x2a24, BIT(13), 0x1);
732*4882a593Smuzhiyun /* @disable CCK Tx */
733*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x2a00, BIT(1), 0x1);
734*4882a593Smuzhiyun } else {
735*4882a593Smuzhiyun api->ccktx_path = (u8)odm_get_bb_reg(dm, R_0x1a04,
736*4882a593Smuzhiyun 0xf0000000);
737*4882a593Smuzhiyun /* @CCK RxIQ weighting = [0,0] */
738*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a14, 0x300, 0x3);
739*4882a593Smuzhiyun /* @disable CCK Tx */
740*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a04, 0xf0000000, 0x0);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
743*4882a593Smuzhiyun api->ccktx_path = (u8)odm_get_bb_reg(dm, R_0xa04,
744*4882a593Smuzhiyun 0xf0000000);
745*4882a593Smuzhiyun /* @disable CCK block */
746*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x808, BIT(28), 0);
747*4882a593Smuzhiyun /* @disable CCK Tx */
748*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000, 0x0);
749*4882a593Smuzhiyun } else {
750*4882a593Smuzhiyun api->ccktx_path = (u8)odm_get_bb_reg(dm, R_0xa04,
751*4882a593Smuzhiyun 0xf0000000);
752*4882a593Smuzhiyun /* @disable whole CCK block */
753*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x800, BIT(24), 0);
754*4882a593Smuzhiyun /* @disable CCK Tx */
755*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000, 0x0);
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun } else if (set_type == PHYDM_REVERT) {
758*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
759*4882a593Smuzhiyun if(dm->support_ic_type & ODM_RTL8723F) {
760*4882a593Smuzhiyun /* @enable CCK CCA */
761*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x2a24, BIT(13), 0x0);
762*4882a593Smuzhiyun /* @enable CCK Tx */
763*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x2a00, BIT(1), 0x0);
764*4882a593Smuzhiyun } else {
765*4882a593Smuzhiyun /* @CCK RxIQ weighting = [1,1] */
766*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a14, 0x300, 0x0);
767*4882a593Smuzhiyun /* @enable CCK Tx */
768*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1a04, 0xf0000000,
769*4882a593Smuzhiyun api->ccktx_path);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
772*4882a593Smuzhiyun /* @enable CCK block */
773*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x808, BIT(28), 1);
774*4882a593Smuzhiyun /* @enable CCK Tx */
775*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000,
776*4882a593Smuzhiyun api->ccktx_path);
777*4882a593Smuzhiyun } else {
778*4882a593Smuzhiyun /* @enable whole CCK block */
779*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x800, BIT(24), 1);
780*4882a593Smuzhiyun /* @enable CCK Tx */
781*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa04, 0xf0000000,
782*4882a593Smuzhiyun api->ccktx_path);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
phydm_bw_fixed_enable(void * dm_void,u8 enable)787*4882a593Smuzhiyun void phydm_bw_fixed_enable(void *dm_void, u8 enable)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun #ifdef CONFIG_BW_INDICATION
790*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
791*4882a593Smuzhiyun boolean val = (enable == FUNC_ENABLE) ? 1 : 0;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8821C | ODM_RTL8822B | ODM_RTL8195B))
794*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x840, BIT(4), val);
795*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8822C)
796*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x878, BIT(28), val);
797*4882a593Smuzhiyun #endif
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
phydm_bw_fixed_setting(void * dm_void)800*4882a593Smuzhiyun void phydm_bw_fixed_setting(void *dm_void)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun #ifdef CONFIG_BW_INDICATION
803*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
804*4882a593Smuzhiyun struct phydm_api_stuc *api = &dm->api_table;
805*4882a593Smuzhiyun u8 bw = *dm->band_width;
806*4882a593Smuzhiyun u32 reg = 0, reg_mask = 0, reg_value = 0;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun if (!(dm->support_ic_type & ODM_DYM_BW_INDICATION_SUPPORT))
809*4882a593Smuzhiyun return;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8821C | ODM_RTL8822B |
812*4882a593Smuzhiyun ODM_RTL8195B)) {
813*4882a593Smuzhiyun reg = R_0x840;
814*4882a593Smuzhiyun reg_mask = 0xf;
815*4882a593Smuzhiyun reg_value = api->pri_ch_idx;
816*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_RTL8822C) {
817*4882a593Smuzhiyun reg = R_0x878;
818*4882a593Smuzhiyun reg_mask = 0xc0000000;
819*4882a593Smuzhiyun reg_value = 0x0;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun switch (bw) {
823*4882a593Smuzhiyun case CHANNEL_WIDTH_80:
824*4882a593Smuzhiyun odm_set_bb_reg(dm, reg, reg_mask, reg_value);
825*4882a593Smuzhiyun break;
826*4882a593Smuzhiyun case CHANNEL_WIDTH_40:
827*4882a593Smuzhiyun odm_set_bb_reg(dm, reg, reg_mask, reg_value);
828*4882a593Smuzhiyun break;
829*4882a593Smuzhiyun default:
830*4882a593Smuzhiyun odm_set_bb_reg(dm, reg, reg_mask, 0x0);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun phydm_bw_fixed_enable(dm, FUNC_ENABLE);
834*4882a593Smuzhiyun #endif
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
phydm_set_ext_switch(void * dm_void,u32 ext_ant_switch)837*4882a593Smuzhiyun void phydm_set_ext_switch(void *dm_void, u32 ext_ant_switch)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun #if (RTL8821A_SUPPORT || RTL8881A_SUPPORT)
840*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (!(dm->support_ic_type & (ODM_RTL8821 | ODM_RTL8881A)))
843*4882a593Smuzhiyun return;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /*Output Pin Settings*/
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /*select DPDT_P and DPDT_N as output pin*/
848*4882a593Smuzhiyun odm_set_mac_reg(dm, R_0x4c, BIT(23), 0);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /*@by WLAN control*/
851*4882a593Smuzhiyun odm_set_mac_reg(dm, R_0x4c, BIT(24), 1);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /*@DPDT_N = 1b'0*/ /*@DPDT_P = 1b'0*/
854*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xcb4, 0xFF, 77);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun if (ext_ant_switch == 1) { /*@2b'01*/
857*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xcb4, (BIT(29) | BIT(28)), 1);
858*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "8821A ant swh=2b'01\n");
859*4882a593Smuzhiyun } else if (ext_ant_switch == 2) { /*@2b'10*/
860*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xcb4, BIT(29) | BIT(28), 2);
861*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "*8821A ant swh=2b'10\n");
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun #endif
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
phydm_csi_mask_enable(void * dm_void,u32 enable)866*4882a593Smuzhiyun void phydm_csi_mask_enable(void *dm_void, u32 enable)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
869*4882a593Smuzhiyun boolean en = false;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun en = (enable == FUNC_ENABLE) ? true : false;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
874*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd2c, BIT(28), en);
875*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
876*4882a593Smuzhiyun "Enable CSI Mask: Reg 0xD2C[28] = ((0x%x))\n", en);
877*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
878*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
879*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc0c, BIT(3), en);
880*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
881*4882a593Smuzhiyun "Enable CSI Mask: Reg 0xc0c[3] = ((0x%x))\n", en);
882*4882a593Smuzhiyun #endif
883*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
884*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x874, BIT(0), en);
885*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
886*4882a593Smuzhiyun "Enable CSI Mask: Reg 0x874[0] = ((0x%x))\n", en);
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
phydm_clean_all_csi_mask(void * dm_void)890*4882a593Smuzhiyun void phydm_clean_all_csi_mask(void *dm_void)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
895*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd40, MASKDWORD, 0);
896*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd44, MASKDWORD, 0);
897*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd48, MASKDWORD, 0);
898*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xd4c, MASKDWORD, 0);
899*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
900*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
901*4882a593Smuzhiyun u8 i = 0, idx_lmt = 0;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun if (dm->support_ic_type &
904*4882a593Smuzhiyun (ODM_RTL8822C | ODM_RTL8812F | ODM_RTL8197G))
905*4882a593Smuzhiyun idx_lmt = 127;
906*4882a593Smuzhiyun else /*@for IC supporting 80 + 80*/
907*4882a593Smuzhiyun idx_lmt = 255;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1ee8, 0x3, 0x3);
910*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, BIT(31) | BIT(30), 0x1);
911*4882a593Smuzhiyun for (i = 0; i < idx_lmt; i++) {
912*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2, i);
913*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE0, 0x0);
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1ee8, 0x3, 0x0);
916*4882a593Smuzhiyun #endif
917*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
918*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x880, MASKDWORD, 0);
919*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x884, MASKDWORD, 0);
920*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x888, MASKDWORD, 0);
921*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x88c, MASKDWORD, 0);
922*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x890, MASKDWORD, 0);
923*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x894, MASKDWORD, 0);
924*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x898, MASKDWORD, 0);
925*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x89c, MASKDWORD, 0);
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
phydm_set_csi_mask(void * dm_void,u32 tone_idx_tmp,u8 tone_direction)929*4882a593Smuzhiyun void phydm_set_csi_mask(void *dm_void, u32 tone_idx_tmp, u8 tone_direction)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
932*4882a593Smuzhiyun u8 byte_offset = 0, bit_offset = 0;
933*4882a593Smuzhiyun u32 target_reg = 0;
934*4882a593Smuzhiyun u8 reg_tmp_value = 0;
935*4882a593Smuzhiyun u32 tone_num = 64;
936*4882a593Smuzhiyun u32 tone_num_shift = 0;
937*4882a593Smuzhiyun u32 csi_mask_reg_p = 0, csi_mask_reg_n = 0;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /* @calculate real tone idx*/
940*4882a593Smuzhiyun if ((tone_idx_tmp % 10) >= 5)
941*4882a593Smuzhiyun tone_idx_tmp += 10;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun tone_idx_tmp = (tone_idx_tmp / 10);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
946*4882a593Smuzhiyun tone_num = 64;
947*4882a593Smuzhiyun csi_mask_reg_p = 0xD40;
948*4882a593Smuzhiyun csi_mask_reg_n = 0xD48;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
951*4882a593Smuzhiyun tone_num = 128;
952*4882a593Smuzhiyun csi_mask_reg_p = 0x880;
953*4882a593Smuzhiyun csi_mask_reg_n = 0x890;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun if (tone_direction == FREQ_POSITIVE) {
957*4882a593Smuzhiyun if (tone_idx_tmp >= (tone_num - 1))
958*4882a593Smuzhiyun tone_idx_tmp = (tone_num - 1);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun byte_offset = (u8)(tone_idx_tmp >> 3);
961*4882a593Smuzhiyun bit_offset = (u8)(tone_idx_tmp & 0x7);
962*4882a593Smuzhiyun target_reg = csi_mask_reg_p + byte_offset;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun } else {
965*4882a593Smuzhiyun tone_num_shift = tone_num;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (tone_idx_tmp >= tone_num)
968*4882a593Smuzhiyun tone_idx_tmp = tone_num;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun tone_idx_tmp = tone_num - tone_idx_tmp;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun byte_offset = (u8)(tone_idx_tmp >> 3);
973*4882a593Smuzhiyun bit_offset = (u8)(tone_idx_tmp & 0x7);
974*4882a593Smuzhiyun target_reg = csi_mask_reg_n + byte_offset;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun reg_tmp_value = odm_read_1byte(dm, target_reg);
978*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
979*4882a593Smuzhiyun "Pre Mask tone idx[%d]: Reg0x%x = ((0x%x))\n",
980*4882a593Smuzhiyun (tone_idx_tmp + tone_num_shift), target_reg, reg_tmp_value);
981*4882a593Smuzhiyun reg_tmp_value |= BIT(bit_offset);
982*4882a593Smuzhiyun odm_write_1byte(dm, target_reg, reg_tmp_value);
983*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
984*4882a593Smuzhiyun "New Mask tone idx[%d]: Reg0x%x = ((0x%x))\n",
985*4882a593Smuzhiyun (tone_idx_tmp + tone_num_shift), target_reg, reg_tmp_value);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
phydm_set_nbi_reg(void * dm_void,u32 tone_idx_tmp,u32 bw)988*4882a593Smuzhiyun void phydm_set_nbi_reg(void *dm_void, u32 tone_idx_tmp, u32 bw)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
991*4882a593Smuzhiyun /*tone_idx X 10*/
992*4882a593Smuzhiyun u32 nbi_128[NBI_128TONE] = {25, 55, 85, 115, 135,
993*4882a593Smuzhiyun 155, 185, 205, 225, 245,
994*4882a593Smuzhiyun 265, 285, 305, 335, 355,
995*4882a593Smuzhiyun 375, 395, 415, 435, 455,
996*4882a593Smuzhiyun 485, 505, 525, 555, 585, 615, 635};
997*4882a593Smuzhiyun /*tone_idx X 10*/
998*4882a593Smuzhiyun u32 nbi_256[NBI_256TONE] = {25, 55, 85, 115, 135,
999*4882a593Smuzhiyun 155, 175, 195, 225, 245,
1000*4882a593Smuzhiyun 265, 285, 305, 325, 345,
1001*4882a593Smuzhiyun 365, 385, 405, 425, 445,
1002*4882a593Smuzhiyun 465, 485, 505, 525, 545,
1003*4882a593Smuzhiyun 565, 585, 605, 625, 645,
1004*4882a593Smuzhiyun 665, 695, 715, 735, 755,
1005*4882a593Smuzhiyun 775, 795, 815, 835, 855,
1006*4882a593Smuzhiyun 875, 895, 915, 935, 955,
1007*4882a593Smuzhiyun 975, 995, 1015, 1035, 1055,
1008*4882a593Smuzhiyun 1085, 1105, 1125, 1145, 1175,
1009*4882a593Smuzhiyun 1195, 1225, 1255, 1275};
1010*4882a593Smuzhiyun u32 reg_idx = 0;
1011*4882a593Smuzhiyun u32 i;
1012*4882a593Smuzhiyun u8 nbi_table_idx = FFT_128_TYPE;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1015*4882a593Smuzhiyun nbi_table_idx = FFT_128_TYPE;
1016*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_1_SERIES) {
1017*4882a593Smuzhiyun nbi_table_idx = FFT_256_TYPE;
1018*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_2_SERIES) {
1019*4882a593Smuzhiyun if (bw == 80)
1020*4882a593Smuzhiyun nbi_table_idx = FFT_256_TYPE;
1021*4882a593Smuzhiyun else /*@20M, 40M*/
1022*4882a593Smuzhiyun nbi_table_idx = FFT_128_TYPE;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (nbi_table_idx == FFT_128_TYPE) {
1026*4882a593Smuzhiyun for (i = 0; i < NBI_128TONE; i++) {
1027*4882a593Smuzhiyun if (tone_idx_tmp < nbi_128[i]) {
1028*4882a593Smuzhiyun reg_idx = i + 1;
1029*4882a593Smuzhiyun break;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun } else if (nbi_table_idx == FFT_256_TYPE) {
1034*4882a593Smuzhiyun for (i = 0; i < NBI_256TONE; i++) {
1035*4882a593Smuzhiyun if (tone_idx_tmp < nbi_256[i]) {
1036*4882a593Smuzhiyun reg_idx = i + 1;
1037*4882a593Smuzhiyun break;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1043*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc40, 0x1f000000, reg_idx);
1044*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1045*4882a593Smuzhiyun "Set tone idx: Reg0xC40[28:24] = ((0x%x))\n",
1046*4882a593Smuzhiyun reg_idx);
1047*4882a593Smuzhiyun } else {
1048*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x87c, 0xfc000, reg_idx);
1049*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1050*4882a593Smuzhiyun "Set tone idx: Reg0x87C[19:14] = ((0x%x))\n",
1051*4882a593Smuzhiyun reg_idx);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
phydm_nbi_enable(void * dm_void,u32 enable)1055*4882a593Smuzhiyun void phydm_nbi_enable(void *dm_void, u32 enable)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1058*4882a593Smuzhiyun u32 val = 0;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun val = (enable == FUNC_ENABLE) ? 1 : 0;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "Enable NBI=%d\n", val);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11N_SERIES) {
1065*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8192F | ODM_RTL8197F)) {
1066*4882a593Smuzhiyun val = (enable == FUNC_ENABLE) ? 0xf : 0;
1067*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc50, 0xf000000, val);
1068*4882a593Smuzhiyun } else {
1069*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc40, BIT(9), val);
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun } else if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
1072*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8822B | ODM_RTL8821C |
1073*4882a593Smuzhiyun ODM_RTL8195B)) {
1074*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x87c, BIT(13), val);
1075*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc20, BIT(28), val);
1076*4882a593Smuzhiyun if (dm->rf_type > RF_1T1R)
1077*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xe20, BIT(28), val);
1078*4882a593Smuzhiyun } else {
1079*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x87c, BIT(13), val);
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
phydm_find_fc(void * dm_void,u32 channel,u32 bw,u32 second_ch,u32 * fc_in)1084*4882a593Smuzhiyun u8 phydm_find_fc(void *dm_void, u32 channel, u32 bw, u32 second_ch, u32 *fc_in)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1087*4882a593Smuzhiyun u32 fc = *fc_in;
1088*4882a593Smuzhiyun u32 start_ch_per_40m[NUM_START_CH_40M] = {36, 44, 52, 60, 100,
1089*4882a593Smuzhiyun 108, 116, 124, 132, 140,
1090*4882a593Smuzhiyun 149, 157, 165, 173};
1091*4882a593Smuzhiyun u32 start_ch_per_80m[NUM_START_CH_80M] = {36, 52, 100, 116, 132,
1092*4882a593Smuzhiyun 149, 165};
1093*4882a593Smuzhiyun u32 *start_ch = &start_ch_per_40m[0];
1094*4882a593Smuzhiyun u32 num_start_channel = NUM_START_CH_40M;
1095*4882a593Smuzhiyun u32 channel_offset = 0;
1096*4882a593Smuzhiyun u32 i;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun /*@2.4G*/
1099*4882a593Smuzhiyun if (channel <= 14 && channel > 0) {
1100*4882a593Smuzhiyun if (bw == 80)
1101*4882a593Smuzhiyun return PHYDM_SET_FAIL;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun fc = 2412 + (channel - 1) * 5;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun if (bw == 40 && second_ch == PHYDM_ABOVE) {
1106*4882a593Smuzhiyun if (channel >= 10) {
1107*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1108*4882a593Smuzhiyun "CH = ((%d)), Scnd_CH = ((%d)) Error setting\n",
1109*4882a593Smuzhiyun channel, second_ch);
1110*4882a593Smuzhiyun return PHYDM_SET_FAIL;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun fc += 10;
1113*4882a593Smuzhiyun } else if (bw == 40 && (second_ch == PHYDM_BELOW)) {
1114*4882a593Smuzhiyun if (channel <= 2) {
1115*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1116*4882a593Smuzhiyun "CH = ((%d)), Scnd_CH = ((%d)) Error setting\n",
1117*4882a593Smuzhiyun channel, second_ch);
1118*4882a593Smuzhiyun return PHYDM_SET_FAIL;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun fc -= 10;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun /*@5G*/
1124*4882a593Smuzhiyun else if (channel >= 36 && channel <= 177) {
1125*4882a593Smuzhiyun if (bw != 20) {
1126*4882a593Smuzhiyun if (bw == 40) {
1127*4882a593Smuzhiyun num_start_channel = NUM_START_CH_40M;
1128*4882a593Smuzhiyun start_ch = &start_ch_per_40m[0];
1129*4882a593Smuzhiyun channel_offset = CH_OFFSET_40M;
1130*4882a593Smuzhiyun } else if (bw == 80) {
1131*4882a593Smuzhiyun num_start_channel = NUM_START_CH_80M;
1132*4882a593Smuzhiyun start_ch = &start_ch_per_80m[0];
1133*4882a593Smuzhiyun channel_offset = CH_OFFSET_80M;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun for (i = 0; i < (num_start_channel - 1); i++) {
1137*4882a593Smuzhiyun if (channel < start_ch[i + 1]) {
1138*4882a593Smuzhiyun channel = start_ch[i] + channel_offset;
1139*4882a593Smuzhiyun break;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "Mod_CH = ((%d))\n",
1143*4882a593Smuzhiyun channel);
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun fc = 5180 + (channel - 36) * 5;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun } else {
1149*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "CH = ((%d)) Error setting\n",
1150*4882a593Smuzhiyun channel);
1151*4882a593Smuzhiyun return PHYDM_SET_FAIL;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun *fc_in = fc;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun return PHYDM_SET_SUCCESS;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
phydm_find_intf_distance(void * dm_void,u32 bw,u32 fc,u32 f_interference,u32 * tone_idx_tmp_in)1159*4882a593Smuzhiyun u8 phydm_find_intf_distance(void *dm_void, u32 bw, u32 fc, u32 f_interference,
1160*4882a593Smuzhiyun u32 *tone_idx_tmp_in)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1163*4882a593Smuzhiyun u32 bw_up = 0, bw_low = 0;
1164*4882a593Smuzhiyun u32 int_distance = 0;
1165*4882a593Smuzhiyun u32 tone_idx_tmp = 0;
1166*4882a593Smuzhiyun u8 set_result = PHYDM_SET_NO_NEED;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun bw_up = fc + bw / 2;
1169*4882a593Smuzhiyun bw_low = fc - bw / 2;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1172*4882a593Smuzhiyun "[f_l, fc, fh] = [ %d, %d, %d ], f_int = ((%d))\n", bw_low,
1173*4882a593Smuzhiyun fc, bw_up, f_interference);
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun if (f_interference >= bw_low && f_interference <= bw_up) {
1176*4882a593Smuzhiyun int_distance = DIFF_2(fc, f_interference);
1177*4882a593Smuzhiyun /*@10*(int_distance /0.3125)*/
1178*4882a593Smuzhiyun tone_idx_tmp = (int_distance << 5);
1179*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1180*4882a593Smuzhiyun "int_distance = ((%d MHz)) Mhz, tone_idx_tmp = ((%d.%d))\n",
1181*4882a593Smuzhiyun int_distance, tone_idx_tmp / 10,
1182*4882a593Smuzhiyun tone_idx_tmp % 10);
1183*4882a593Smuzhiyun *tone_idx_tmp_in = tone_idx_tmp;
1184*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun return set_result;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
phydm_csi_mask_setting(void * dm_void,u32 enable,u32 ch,u32 bw,u32 f_intf,u32 sec_ch)1190*4882a593Smuzhiyun u8 phydm_csi_mask_setting(void *dm_void, u32 enable, u32 ch, u32 bw,
1191*4882a593Smuzhiyun u32 f_intf, u32 sec_ch)
1192*4882a593Smuzhiyun {
1193*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1194*4882a593Smuzhiyun u32 fc = 2412;
1195*4882a593Smuzhiyun u8 direction = FREQ_POSITIVE;
1196*4882a593Smuzhiyun u32 tone_idx = 0;
1197*4882a593Smuzhiyun u8 set_result = PHYDM_SET_SUCCESS;
1198*4882a593Smuzhiyun u8 rpt = 0;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun if (enable == FUNC_DISABLE) {
1201*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1202*4882a593Smuzhiyun phydm_clean_all_csi_mask(dm);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun } else {
1205*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1206*4882a593Smuzhiyun "[Set CSI MASK_] CH = ((%d)), BW = ((%d)), f_intf = ((%d)), Scnd_CH = ((%s))\n",
1207*4882a593Smuzhiyun ch, bw, f_intf,
1208*4882a593Smuzhiyun (((bw == 20) || (ch > 14)) ? "Don't care" :
1209*4882a593Smuzhiyun (sec_ch == PHYDM_ABOVE) ? "H" : "L"));
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun /*@calculate fc*/
1212*4882a593Smuzhiyun if (phydm_find_fc(dm, ch, bw, sec_ch, &fc) == PHYDM_SET_FAIL) {
1213*4882a593Smuzhiyun set_result = PHYDM_SET_FAIL;
1214*4882a593Smuzhiyun } else {
1215*4882a593Smuzhiyun /*@calculate interference distance*/
1216*4882a593Smuzhiyun rpt = phydm_find_intf_distance(dm, bw, fc, f_intf,
1217*4882a593Smuzhiyun &tone_idx);
1218*4882a593Smuzhiyun if (rpt == PHYDM_SET_SUCCESS) {
1219*4882a593Smuzhiyun if (f_intf >= fc)
1220*4882a593Smuzhiyun direction = FREQ_POSITIVE;
1221*4882a593Smuzhiyun else
1222*4882a593Smuzhiyun direction = FREQ_NEGATIVE;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun phydm_set_csi_mask(dm, tone_idx, direction);
1225*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1226*4882a593Smuzhiyun } else {
1227*4882a593Smuzhiyun set_result = PHYDM_SET_NO_NEED;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun if (set_result == PHYDM_SET_SUCCESS)
1233*4882a593Smuzhiyun phydm_csi_mask_enable(dm, enable);
1234*4882a593Smuzhiyun else
1235*4882a593Smuzhiyun phydm_csi_mask_enable(dm, FUNC_DISABLE);
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun return set_result;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
phydm_spur_case_mapping(void * dm_void)1240*4882a593Smuzhiyun boolean phydm_spur_case_mapping(void *dm_void)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1243*4882a593Smuzhiyun u8 channel = *dm->channel, bw = *dm->band_width;
1244*4882a593Smuzhiyun boolean mapping_result = false;
1245*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1246*4882a593Smuzhiyun if (channel == 153 && bw == CHANNEL_WIDTH_20)
1247*4882a593Smuzhiyun mapping_result = true;
1248*4882a593Smuzhiyun else if (channel == 151 && bw == CHANNEL_WIDTH_40)
1249*4882a593Smuzhiyun mapping_result = true;
1250*4882a593Smuzhiyun else if (channel == 155 && bw == CHANNEL_WIDTH_80)
1251*4882a593Smuzhiyun mapping_result = true;
1252*4882a593Smuzhiyun #endif
1253*4882a593Smuzhiyun return mapping_result;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
phydm_ch_to_rf_band(void * dm_void,u8 central_ch)1256*4882a593Smuzhiyun enum odm_rf_band phydm_ch_to_rf_band(void *dm_void, u8 central_ch)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1259*4882a593Smuzhiyun enum odm_rf_band rf_band = ODM_RF_BAND_5G_LOW;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun if (central_ch <= 14)
1262*4882a593Smuzhiyun rf_band = ODM_RF_BAND_2G;
1263*4882a593Smuzhiyun else if (central_ch >= 36 && central_ch <= 64)
1264*4882a593Smuzhiyun rf_band = ODM_RF_BAND_5G_LOW;
1265*4882a593Smuzhiyun else if ((central_ch >= 100) && (central_ch <= 144))
1266*4882a593Smuzhiyun rf_band = ODM_RF_BAND_5G_MID;
1267*4882a593Smuzhiyun else if (central_ch >= 149)
1268*4882a593Smuzhiyun rf_band = ODM_RF_BAND_5G_HIGH;
1269*4882a593Smuzhiyun else
1270*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "mapping channel to band fail\n");
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun return rf_band;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
phydm_rf_psd_jgr3(void * dm_void,u8 path,u32 tone_idx)1276*4882a593Smuzhiyun u32 phydm_rf_psd_jgr3(void *dm_void, u8 path, u32 tone_idx)
1277*4882a593Smuzhiyun {
1278*4882a593Smuzhiyun #if (RTL8198F_SUPPORT || RTL8814B_SUPPORT)
1279*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1280*4882a593Smuzhiyun u32 reg_1b04 = 0, reg_1b08 = 0, reg_1b0c_11_10 = 0;
1281*4882a593Smuzhiyun u32 reg_1b14 = 0, reg_1b18 = 0, reg_1b1c = 0;
1282*4882a593Smuzhiyun u32 reg_1b28 = 0;
1283*4882a593Smuzhiyun u32 reg_1bcc_5_0 = 0;
1284*4882a593Smuzhiyun u32 reg_1b2c_27_16 = 0, reg_1b34 = 0, reg_1bd4 = 0;
1285*4882a593Smuzhiyun u32 reg_180c = 0, reg_410c = 0, reg_520c = 0, reg_530c = 0;
1286*4882a593Smuzhiyun u32 igi = 0;
1287*4882a593Smuzhiyun u32 i = 0;
1288*4882a593Smuzhiyun u32 psd_val = 0, psd_val_msb = 0, psd_val_lsb = 0, psd_max = 0;
1289*4882a593Smuzhiyun u32 psd_status_temp = 0;
1290*4882a593Smuzhiyun u16 poll_cnt = 0;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun /*read and record the ori. value*/
1293*4882a593Smuzhiyun reg_1b04 = odm_get_bb_reg(dm, R_0x1b04, MASKDWORD);
1294*4882a593Smuzhiyun reg_1b08 = odm_get_bb_reg(dm, R_0x1b08, MASKDWORD);
1295*4882a593Smuzhiyun reg_1b0c_11_10 = odm_get_bb_reg(dm, R_0x1b0c, 0xc00);
1296*4882a593Smuzhiyun reg_1b14 = odm_get_bb_reg(dm, R_0x1b14, MASKDWORD);
1297*4882a593Smuzhiyun reg_1b18 = odm_get_bb_reg(dm, R_0x1b18, MASKDWORD);
1298*4882a593Smuzhiyun reg_1b1c = odm_get_bb_reg(dm, R_0x1b1c, MASKDWORD);
1299*4882a593Smuzhiyun reg_1b28 = odm_get_bb_reg(dm, R_0x1b28, MASKDWORD);
1300*4882a593Smuzhiyun reg_1bcc_5_0 = odm_get_bb_reg(dm, R_0x1bcc, 0x3f);
1301*4882a593Smuzhiyun reg_1b2c_27_16 = odm_get_bb_reg(dm, R_0x1b2c, 0xfff0000);
1302*4882a593Smuzhiyun reg_1b34 = odm_get_bb_reg(dm, R_0x1b34, MASKDWORD);
1303*4882a593Smuzhiyun reg_1bd4 = odm_get_bb_reg(dm, R_0x1bd4, MASKDWORD);
1304*4882a593Smuzhiyun igi = odm_get_bb_reg(dm, R_0x1d70, MASKDWORD);
1305*4882a593Smuzhiyun reg_180c = odm_get_bb_reg(dm, R_0x180c, 0x3);
1306*4882a593Smuzhiyun reg_410c = odm_get_bb_reg(dm, R_0x410c, 0x3);
1307*4882a593Smuzhiyun reg_520c = odm_get_bb_reg(dm, R_0x520c, 0x3);
1308*4882a593Smuzhiyun reg_530c = odm_get_bb_reg(dm, R_0x530c, 0x3);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun /*rf psd reg setting*/
1311*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b00, 0x6, path); /*path is RF_path*/
1312*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b04, MASKDWORD, 0x0);
1313*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b08, MASKDWORD, 0x80);
1314*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b0c, 0xc00, 0x3);
1315*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b14, MASKDWORD, 0x0);
1316*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b18, MASKDWORD, 0x1);
1317*4882a593Smuzhiyun /*#if (DM_ODM_SUPPORT_TYPE == ODM_AP)*/
1318*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b1c, MASKDWORD, 0x82103D21);
1319*4882a593Smuzhiyun /*#else*/
1320*4882a593Smuzhiyun /*odm_set_bb_reg(dm, R_0x1b1c, MASKDWORD, 0x821A3D21);*/
1321*4882a593Smuzhiyun /*#endif*/
1322*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b28, MASKDWORD, 0x0);
1323*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1bcc, 0x3f, 0x3f);
1324*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8a0, 0xf, 0x0); /* AGC off */
1325*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d70, MASKDWORD, 0x20202020);
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun for (i = tone_idx - 1; i <= tone_idx + 1; i++) {
1328*4882a593Smuzhiyun /*set psd tone_idx for detection*/
1329*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b2c, 0xfff0000, i);
1330*4882a593Smuzhiyun /*one shot for RXIQK psd*/
1331*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b34, MASKDWORD, 0x1);
1332*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b34, MASKDWORD, 0x0);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B)
1335*4882a593Smuzhiyun for (poll_cnt = 0; poll_cnt < 20; poll_cnt++) {
1336*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1bd4, 0x3f0000, 0x2b);
1337*4882a593Smuzhiyun psd_status_temp = odm_get_bb_reg(dm, R_0x1bfc,
1338*4882a593Smuzhiyun BIT(1));
1339*4882a593Smuzhiyun if (!psd_status_temp)
1340*4882a593Smuzhiyun ODM_delay_us(10);
1341*4882a593Smuzhiyun else
1342*4882a593Smuzhiyun break;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun else
1345*4882a593Smuzhiyun ODM_delay_us(250);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun /*read RxIQK power*/
1348*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1bd4, MASKDWORD, 0x00250001);
1349*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B)
1350*4882a593Smuzhiyun psd_val_msb = odm_get_bb_reg(dm, R_0x1bfc, 0x7ff0000);
1351*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8198F)
1352*4882a593Smuzhiyun psd_val_msb = odm_get_bb_reg(dm, R_0x1bfc, 0x1f0000);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1bd4, MASKDWORD, 0x002e0001);
1355*4882a593Smuzhiyun psd_val_lsb = odm_get_bb_reg(dm, R_0x1bfc, MASKDWORD);
1356*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B)
1357*4882a593Smuzhiyun psd_val = (psd_val_msb << 21) + (psd_val_lsb >> 11);
1358*4882a593Smuzhiyun else if (dm->support_ic_type & ODM_RTL8198F)
1359*4882a593Smuzhiyun psd_val = (psd_val_msb << 27) + (psd_val_lsb >> 5);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun if (psd_val > psd_max)
1362*4882a593Smuzhiyun psd_max = psd_val;
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /*refill the ori. value*/
1366*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b00, 0x6, path);
1367*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b04, MASKDWORD, reg_1b04);
1368*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b08, MASKDWORD, reg_1b08);
1369*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b0c, 0xc00, reg_1b0c_11_10);
1370*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b14, MASKDWORD, reg_1b14);
1371*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b18, MASKDWORD, reg_1b18);
1372*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b1c, MASKDWORD, reg_1b1c);
1373*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b28, MASKDWORD, reg_1b28);
1374*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1bcc, 0x3f, reg_1bcc_5_0);
1375*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b2c, 0xfff0000, reg_1b2c_27_16);
1376*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1b34, MASKDWORD, reg_1b34);
1377*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1bd4, MASKDWORD, reg_1bd4);
1378*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8a0, 0xf, 0xf); /* AGC on */
1379*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d70, MASKDWORD, igi);
1380*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "psd_max %d\n", psd_max);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun return psd_max;
1383*4882a593Smuzhiyun #else
1384*4882a593Smuzhiyun return 0;
1385*4882a593Smuzhiyun #endif
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
phydm_find_intf_distance_jgr3(void * dm_void,u32 bw,u32 fc,u32 f_interference,u32 * tone_idx_tmp_in)1388*4882a593Smuzhiyun u8 phydm_find_intf_distance_jgr3(void *dm_void, u32 bw, u32 fc,
1389*4882a593Smuzhiyun u32 f_interference, u32 *tone_idx_tmp_in)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1392*4882a593Smuzhiyun u32 bw_up = 0, bw_low = 0;
1393*4882a593Smuzhiyun u32 int_distance = 0;
1394*4882a593Smuzhiyun u32 tone_idx_tmp = 0;
1395*4882a593Smuzhiyun u8 set_result = PHYDM_SET_NO_NEED;
1396*4882a593Smuzhiyun u8 channel = *dm->channel;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun bw_up = 1000 * (fc + bw / 2);
1399*4882a593Smuzhiyun bw_low = 1000 * (fc - bw / 2);
1400*4882a593Smuzhiyun fc = 1000 * fc;
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1403*4882a593Smuzhiyun "[f_l, fc, fh] = [ %d, %d, %d ], f_int = ((%d))\n", bw_low,
1404*4882a593Smuzhiyun fc, bw_up, f_interference);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun if (f_interference >= bw_low && f_interference <= bw_up) {
1407*4882a593Smuzhiyun int_distance = DIFF_2(fc, f_interference);
1408*4882a593Smuzhiyun /*@10*(int_distance /0.3125)*/
1409*4882a593Smuzhiyun if (channel < 15 &&
1410*4882a593Smuzhiyun (dm->support_ic_type & (ODM_RTL8814B | ODM_RTL8198F)))
1411*4882a593Smuzhiyun tone_idx_tmp = int_distance / 312;
1412*4882a593Smuzhiyun else
1413*4882a593Smuzhiyun tone_idx_tmp = ((int_distance + 156) / 312);
1414*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1415*4882a593Smuzhiyun "int_distance = ((%d)) , tone_idx_tmp = ((%d))\n",
1416*4882a593Smuzhiyun int_distance, tone_idx_tmp);
1417*4882a593Smuzhiyun *tone_idx_tmp_in = tone_idx_tmp;
1418*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun return set_result;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
phydm_csi_mask_setting_jgr3(void * dm_void,u32 enable,u32 ch,u32 bw,u32 f_intf,u32 sec_ch,u8 wgt)1424*4882a593Smuzhiyun u8 phydm_csi_mask_setting_jgr3(void *dm_void, u32 enable, u32 ch, u32 bw,
1425*4882a593Smuzhiyun u32 f_intf, u32 sec_ch, u8 wgt)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1428*4882a593Smuzhiyun u32 fc = 2412;
1429*4882a593Smuzhiyun u8 direction = FREQ_POSITIVE;
1430*4882a593Smuzhiyun u32 tone_idx = 0;
1431*4882a593Smuzhiyun u8 set_result = PHYDM_SET_SUCCESS;
1432*4882a593Smuzhiyun u8 rpt = 0;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun if (enable == FUNC_DISABLE) {
1435*4882a593Smuzhiyun phydm_csi_mask_enable(dm, FUNC_ENABLE);
1436*4882a593Smuzhiyun phydm_clean_all_csi_mask(dm);
1437*4882a593Smuzhiyun phydm_csi_mask_enable(dm, FUNC_DISABLE);
1438*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1439*4882a593Smuzhiyun } else {
1440*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1441*4882a593Smuzhiyun "[Set CSI MASK] CH = ((%d)), BW = ((%d)), f_intf = ((%d)), Scnd_CH = ((%s)), wgt = ((%d))\n",
1442*4882a593Smuzhiyun ch, bw, f_intf,
1443*4882a593Smuzhiyun (((bw == 20) || (ch > 14)) ? "Don't care" :
1444*4882a593Smuzhiyun (sec_ch == PHYDM_ABOVE) ? "H" : "L"), wgt);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun /*@calculate fc*/
1447*4882a593Smuzhiyun if (phydm_find_fc(dm, ch, bw, sec_ch, &fc) == PHYDM_SET_FAIL) {
1448*4882a593Smuzhiyun set_result = PHYDM_SET_FAIL;
1449*4882a593Smuzhiyun } else {
1450*4882a593Smuzhiyun /*@calculate interference distance*/
1451*4882a593Smuzhiyun rpt = phydm_find_intf_distance_jgr3(dm, bw, fc, f_intf,
1452*4882a593Smuzhiyun &tone_idx);
1453*4882a593Smuzhiyun if (rpt == PHYDM_SET_SUCCESS) {
1454*4882a593Smuzhiyun if (f_intf >= 1000 * fc)
1455*4882a593Smuzhiyun direction = FREQ_POSITIVE;
1456*4882a593Smuzhiyun else
1457*4882a593Smuzhiyun direction = FREQ_NEGATIVE;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun phydm_csi_mask_enable(dm, FUNC_ENABLE);
1460*4882a593Smuzhiyun phydm_set_csi_mask_jgr3(dm, tone_idx, direction,
1461*4882a593Smuzhiyun wgt);
1462*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1463*4882a593Smuzhiyun } else {
1464*4882a593Smuzhiyun set_result = PHYDM_SET_NO_NEED;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun if (!(set_result == PHYDM_SET_SUCCESS))
1468*4882a593Smuzhiyun phydm_csi_mask_enable(dm, FUNC_DISABLE);
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun return set_result;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
phydm_set_csi_mask_jgr3(void * dm_void,u32 tone_idx_tmp,u8 tone_direction,u8 wgt)1474*4882a593Smuzhiyun void phydm_set_csi_mask_jgr3(void *dm_void, u32 tone_idx_tmp, u8 tone_direction,
1475*4882a593Smuzhiyun u8 wgt)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1478*4882a593Smuzhiyun u32 multi_tone_idx_tmp = 0;
1479*4882a593Smuzhiyun u32 reg_tmp = 0;
1480*4882a593Smuzhiyun u32 tone_num = 64;
1481*4882a593Smuzhiyun u32 table_addr = 0;
1482*4882a593Smuzhiyun u32 addr = 0;
1483*4882a593Smuzhiyun u8 rf_bw = 0;
1484*4882a593Smuzhiyun u8 value = 0;
1485*4882a593Smuzhiyun u8 channel = *dm->channel;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun rf_bw = odm_read_1byte(dm, R_0x9b0);
1488*4882a593Smuzhiyun if (((rf_bw & 0xc) >> 2) == 0x2)
1489*4882a593Smuzhiyun tone_num = 128; /* @RF80 : tone(-1) at tone_idx=255 */
1490*4882a593Smuzhiyun else
1491*4882a593Smuzhiyun tone_num = 64; /* @RF20/40 : tone(-1) at tone_idx=127 */
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun if (tone_direction == FREQ_POSITIVE) {
1494*4882a593Smuzhiyun if (tone_idx_tmp >= (tone_num - 1))
1495*4882a593Smuzhiyun tone_idx_tmp = (tone_num - 1);
1496*4882a593Smuzhiyun } else {
1497*4882a593Smuzhiyun if (tone_idx_tmp >= tone_num)
1498*4882a593Smuzhiyun tone_idx_tmp = tone_num;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun tone_idx_tmp = (tone_num << 1) - tone_idx_tmp;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun table_addr = tone_idx_tmp >> 1;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1505*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1506*4882a593Smuzhiyun "Pre Mask tone idx[%d]: Reg0x1d94 = ((0x%x))\n",
1507*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1508*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1ee8, 0x3, 0x3);
1509*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, BIT(31) | BIT(30), 0x1);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun if (channel < 15 &&
1512*4882a593Smuzhiyun (dm->support_ic_type & (ODM_RTL8814B | ODM_RTL8198F))) {
1513*4882a593Smuzhiyun if (tone_idx_tmp % 2 == 1) {
1514*4882a593Smuzhiyun if (tone_direction == FREQ_POSITIVE) {
1515*4882a593Smuzhiyun /*===Tone 1===*/
1516*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1517*4882a593Smuzhiyun (table_addr & 0xff));
1518*4882a593Smuzhiyun value = (BIT(3) | (wgt & 0x7)) << 4;
1519*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1520*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1521*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1522*4882a593Smuzhiyun "New Mask tone 1 idx[%d]: Reg0x1d94 = ((0x%x))\n",
1523*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1524*4882a593Smuzhiyun /*===Tone 2===*/
1525*4882a593Smuzhiyun value = 0;
1526*4882a593Smuzhiyun multi_tone_idx_tmp = tone_idx_tmp + 1;
1527*4882a593Smuzhiyun table_addr = multi_tone_idx_tmp >> 1;
1528*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1529*4882a593Smuzhiyun (table_addr & 0xff));
1530*4882a593Smuzhiyun value = (BIT(3) | (wgt & 0x7));
1531*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1532*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1533*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1534*4882a593Smuzhiyun "New Mask tone 2 idx[%d]: Reg0x1d94 = ((0x%x))\n",
1535*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1536*4882a593Smuzhiyun } else {
1537*4882a593Smuzhiyun /*===Tone 1 & 2===*/
1538*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1539*4882a593Smuzhiyun (table_addr & 0xff));
1540*4882a593Smuzhiyun value = ((BIT(3) | (wgt & 0x7)) << 4) |
1541*4882a593Smuzhiyun (BIT(3) | (wgt & 0x7));
1542*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1543*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1544*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1545*4882a593Smuzhiyun "New Mask tone 1 & 2 idx[%d]: Reg0x1d94 = ((0x%x))\n",
1546*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun } else {
1549*4882a593Smuzhiyun if (tone_direction == FREQ_POSITIVE) {
1550*4882a593Smuzhiyun /*===Tone 1 & 2===*/
1551*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1552*4882a593Smuzhiyun (table_addr & 0xff));
1553*4882a593Smuzhiyun value = ((BIT(3) | (wgt & 0x7)) << 4) |
1554*4882a593Smuzhiyun (BIT(3) | (wgt & 0x7));
1555*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1556*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1557*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1558*4882a593Smuzhiyun "New Mask tone 1 & 2 idx[%d]: Reg0x1d94 = ((0x%x))\n",
1559*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1560*4882a593Smuzhiyun } else {
1561*4882a593Smuzhiyun /*===Tone 1===*/
1562*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1563*4882a593Smuzhiyun (table_addr & 0xff));
1564*4882a593Smuzhiyun value = (BIT(3) | (wgt & 0x7));
1565*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1566*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1567*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1568*4882a593Smuzhiyun "New Mask tone 1 idx[%d]: Reg0x1d94 = ((0x%x))\n",
1569*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun /*===Tone 2===*/
1572*4882a593Smuzhiyun value = 0;
1573*4882a593Smuzhiyun multi_tone_idx_tmp = tone_idx_tmp - 1;
1574*4882a593Smuzhiyun table_addr = multi_tone_idx_tmp >> 1;
1575*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1576*4882a593Smuzhiyun (table_addr & 0xff));
1577*4882a593Smuzhiyun value = (BIT(3) | (wgt & 0x7)) << 4;
1578*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1579*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1580*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1581*4882a593Smuzhiyun "New Mask tone 2 idx[%d]: Reg0x1d94 = ((0x%x))\n",
1582*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun } else {
1586*4882a593Smuzhiyun if ((dm->support_ic_type & (ODM_RTL8814B)) &&
1587*4882a593Smuzhiyun phydm_spur_case_mapping(dm)) {
1588*4882a593Smuzhiyun if (!(tone_idx_tmp % 2)) {
1589*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1590*4882a593Smuzhiyun (table_addr & 0xff));
1591*4882a593Smuzhiyun value = ((BIT(3) | (((wgt + 4) <= 7 ? (wgt +
1592*4882a593Smuzhiyun 4) : 7) & 0x7)) << 4) | (BIT(3) |
1593*4882a593Smuzhiyun (wgt & 0x7));
1594*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1595*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1596*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1597*4882a593Smuzhiyun "New Mask tone idx[%d]: Reg0x1d94 = ((0x%x))\n",
1598*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1599*4882a593Smuzhiyun if (tone_idx_tmp == 0)
1600*4882a593Smuzhiyun table_addr = tone_num - 1;
1601*4882a593Smuzhiyun else
1602*4882a593Smuzhiyun table_addr = table_addr - 1;
1603*4882a593Smuzhiyun if (tone_idx_tmp != tone_num) {
1604*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1605*4882a593Smuzhiyun (table_addr & 0xff));
1606*4882a593Smuzhiyun value = (BIT(3) | (((wgt + 4) <= 7 ?
1607*4882a593Smuzhiyun (wgt + 4) : 7) & 0x7)) << 4;
1608*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff,
1609*4882a593Smuzhiyun value);
1610*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1611*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1612*4882a593Smuzhiyun "New Mask Reg0x1d94 = ((0x%x))\n",
1613*4882a593Smuzhiyun reg_tmp);
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun } else {
1616*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1617*4882a593Smuzhiyun (table_addr & 0xff));
1618*4882a593Smuzhiyun value = ((BIT(3) | (wgt & 0x7)) << 4) |
1619*4882a593Smuzhiyun (BIT(3) | (((wgt + 4) <= 7 ? (wgt +
1620*4882a593Smuzhiyun 4) : 7) & 0x7));
1621*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1622*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1623*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1624*4882a593Smuzhiyun "New Mask tone idx[%d]: Reg0x1d94 = ((0x%x))\n",
1625*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1626*4882a593Smuzhiyun if (tone_idx_tmp == (tone_num << 1) - 1)
1627*4882a593Smuzhiyun table_addr = 0;
1628*4882a593Smuzhiyun else
1629*4882a593Smuzhiyun table_addr = table_addr + 1;
1630*4882a593Smuzhiyun if (tone_idx_tmp != tone_num - 1) {
1631*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2,
1632*4882a593Smuzhiyun (table_addr & 0xff));
1633*4882a593Smuzhiyun value = (BIT(3) | (((wgt + 4) <= 7 ?
1634*4882a593Smuzhiyun (wgt + 4) : 7) & 0x7));
1635*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff,
1636*4882a593Smuzhiyun value);
1637*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1638*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1639*4882a593Smuzhiyun "New Mask Reg0x1d94 = ((0x%x))\n",
1640*4882a593Smuzhiyun reg_tmp);
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun } else {
1644*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, MASKBYTE2, (table_addr &
1645*4882a593Smuzhiyun 0xff));
1646*4882a593Smuzhiyun if (tone_idx_tmp % 2)
1647*4882a593Smuzhiyun value = (BIT(3) | (wgt & 0x7)) << 4;
1648*4882a593Smuzhiyun else
1649*4882a593Smuzhiyun value = BIT(3) | (wgt & 0x7);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d94, 0xff, value);
1652*4882a593Smuzhiyun reg_tmp = odm_read_4byte(dm, R_0x1d94);
1653*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1654*4882a593Smuzhiyun "New Mask tone idx[%d]: Reg0x1d94 = ((0x%x))\n",
1655*4882a593Smuzhiyun tone_idx_tmp, reg_tmp);
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1ee8, 0x3, 0x0);
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun
phydm_nbi_reset_jgr3(void * dm_void)1661*4882a593Smuzhiyun void phydm_nbi_reset_jgr3(void *dm_void)
1662*4882a593Smuzhiyun {
1663*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(3), 1);
1666*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d3c, 0x78000000, 0);
1667*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(3), 0);
1668*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(11), 0);
1669*4882a593Smuzhiyun #if RTL8814B_SUPPORT
1670*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B) {
1671*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1944, 0x300, 0x3);
1672*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x4044, 0x300, 0x3);
1673*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5044, 0x300, 0x3);
1674*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5144, 0x300, 0x3);
1675*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x810, 0xf, 0x0);
1676*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x810, 0xf0000, 0x0);
1677*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc24, MASKDWORD, 0x406000ff);
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun #endif
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun
phydm_nbi_setting_jgr3(void * dm_void,u32 enable,u32 ch,u32 bw,u32 f_intf,u32 sec_ch,u8 path)1682*4882a593Smuzhiyun u8 phydm_nbi_setting_jgr3(void *dm_void, u32 enable, u32 ch, u32 bw, u32 f_intf,
1683*4882a593Smuzhiyun u32 sec_ch, u8 path)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1686*4882a593Smuzhiyun u32 fc = 2412;
1687*4882a593Smuzhiyun u8 direction = FREQ_POSITIVE;
1688*4882a593Smuzhiyun u32 tone_idx = 0;
1689*4882a593Smuzhiyun u8 set_result = PHYDM_SET_SUCCESS;
1690*4882a593Smuzhiyun u8 rpt = 0;
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun if (enable == FUNC_DISABLE) {
1693*4882a593Smuzhiyun phydm_nbi_reset_jgr3(dm);
1694*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1695*4882a593Smuzhiyun } else {
1696*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1697*4882a593Smuzhiyun "[Set NBI] CH = ((%d)), BW = ((%d)), f_intf = ((%d)), Scnd_CH = ((%s))\n",
1698*4882a593Smuzhiyun ch, bw, f_intf,
1699*4882a593Smuzhiyun (((sec_ch == PHYDM_DONT_CARE) || (bw == 20) ||
1700*4882a593Smuzhiyun (ch > 14)) ? "Don't care" :
1701*4882a593Smuzhiyun (sec_ch == PHYDM_ABOVE) ? "H" : "L"));
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun /*@calculate fc*/
1704*4882a593Smuzhiyun if (phydm_find_fc(dm, ch, bw, sec_ch, &fc) == PHYDM_SET_FAIL) {
1705*4882a593Smuzhiyun set_result = PHYDM_SET_FAIL;
1706*4882a593Smuzhiyun } else {
1707*4882a593Smuzhiyun /*@calculate interference distance*/
1708*4882a593Smuzhiyun rpt = phydm_find_intf_distance_jgr3(dm, bw, fc, f_intf,
1709*4882a593Smuzhiyun &tone_idx);
1710*4882a593Smuzhiyun if (rpt == PHYDM_SET_SUCCESS) {
1711*4882a593Smuzhiyun if (f_intf >= 1000 * fc)
1712*4882a593Smuzhiyun direction = FREQ_POSITIVE;
1713*4882a593Smuzhiyun else
1714*4882a593Smuzhiyun direction = FREQ_NEGATIVE;
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun phydm_set_nbi_reg_jgr3(dm, tone_idx, direction,
1717*4882a593Smuzhiyun path);
1718*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
1719*4882a593Smuzhiyun } else {
1720*4882a593Smuzhiyun set_result = PHYDM_SET_NO_NEED;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun if (set_result == PHYDM_SET_SUCCESS)
1726*4882a593Smuzhiyun phydm_nbi_enable_jgr3(dm, enable, path);
1727*4882a593Smuzhiyun else
1728*4882a593Smuzhiyun phydm_nbi_enable_jgr3(dm, FUNC_DISABLE, path);
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B)
1731*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d3c, BIT(19), 0);
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun return set_result;
1734*4882a593Smuzhiyun }
1735*4882a593Smuzhiyun
phydm_set_nbi_reg_jgr3(void * dm_void,u32 tone_idx_tmp,u8 tone_direction,u8 path)1736*4882a593Smuzhiyun void phydm_set_nbi_reg_jgr3(void *dm_void, u32 tone_idx_tmp, u8 tone_direction,
1737*4882a593Smuzhiyun u8 path)
1738*4882a593Smuzhiyun {
1739*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1740*4882a593Smuzhiyun u32 reg_tmp_value = 0;
1741*4882a593Smuzhiyun u32 tone_num = 64;
1742*4882a593Smuzhiyun u32 addr = 0;
1743*4882a593Smuzhiyun u8 rf_bw = 0;
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun rf_bw = odm_read_1byte(dm, R_0x9b0);
1746*4882a593Smuzhiyun if (((rf_bw & 0xc) >> 2) == 0x2)
1747*4882a593Smuzhiyun tone_num = 128; /* RF80 : tone-1 at tone_idx=255 */
1748*4882a593Smuzhiyun else
1749*4882a593Smuzhiyun tone_num = 64; /* RF20/40 : tone-1 at tone_idx=127 */
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun if (tone_direction == FREQ_POSITIVE) {
1752*4882a593Smuzhiyun if (tone_idx_tmp >= (tone_num - 1))
1753*4882a593Smuzhiyun tone_idx_tmp = (tone_num - 1);
1754*4882a593Smuzhiyun } else {
1755*4882a593Smuzhiyun if (tone_idx_tmp >= tone_num)
1756*4882a593Smuzhiyun tone_idx_tmp = tone_num;
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun tone_idx_tmp = (tone_num << 1) - tone_idx_tmp;
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun /*Mark the tone idx for Packet detection*/
1761*4882a593Smuzhiyun #if RTL8814B_SUPPORT
1762*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B) {
1763*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc24, 0xff, 0xff);
1764*4882a593Smuzhiyun if ((*dm->channel == 5) &&
1765*4882a593Smuzhiyun (*dm->band_width == CHANNEL_WIDTH_40))
1766*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc24, 0xff00, 0x1a);
1767*4882a593Smuzhiyun else
1768*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xc24, 0xff00, tone_idx_tmp);
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun #endif
1771*4882a593Smuzhiyun switch (path) {
1772*4882a593Smuzhiyun case RF_PATH_A:
1773*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1944, 0x001FF000, tone_idx_tmp);
1774*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1775*4882a593Smuzhiyun "Set tone idx[%d]:PATH-A = ((0x%x))\n",
1776*4882a593Smuzhiyun tone_idx_tmp, tone_idx_tmp);
1777*4882a593Smuzhiyun break;
1778*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
1779*4882a593Smuzhiyun case RF_PATH_B:
1780*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x4044, 0x001FF000, tone_idx_tmp);
1781*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1782*4882a593Smuzhiyun "Set tone idx[%d]:PATH-B = ((0x%x))\n",
1783*4882a593Smuzhiyun tone_idx_tmp, tone_idx_tmp);
1784*4882a593Smuzhiyun break;
1785*4882a593Smuzhiyun #endif
1786*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_3SS))
1787*4882a593Smuzhiyun case RF_PATH_C:
1788*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5044, 0x001FF000, tone_idx_tmp);
1789*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1790*4882a593Smuzhiyun "Set tone idx[%d]:PATH-C = ((0x%x))\n",
1791*4882a593Smuzhiyun tone_idx_tmp, tone_idx_tmp);
1792*4882a593Smuzhiyun break;
1793*4882a593Smuzhiyun #endif
1794*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
1795*4882a593Smuzhiyun case RF_PATH_D:
1796*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5144, 0x001FF000, tone_idx_tmp);
1797*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
1798*4882a593Smuzhiyun "Set tone idx[%d]:PATH-D = ((0x%x))\n",
1799*4882a593Smuzhiyun tone_idx_tmp, tone_idx_tmp);
1800*4882a593Smuzhiyun break;
1801*4882a593Smuzhiyun #endif
1802*4882a593Smuzhiyun default:
1803*4882a593Smuzhiyun break;
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun
phydm_nbi_enable_jgr3(void * dm_void,u32 enable,u8 path)1807*4882a593Smuzhiyun void phydm_nbi_enable_jgr3(void *dm_void, u32 enable, u8 path)
1808*4882a593Smuzhiyun {
1809*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1810*4882a593Smuzhiyun boolean val = false;
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun val = (enable == FUNC_ENABLE) ? true : false;
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "Enable NBI=%d\n", val);
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B) {
1817*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d3c, BIT(19), val);
1818*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(3), val);
1819*4882a593Smuzhiyun } else if (dm->support_ic_type & (ODM_RTL8822C | ODM_RTL8812F)) {
1820*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(3), !val);
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(11), val);
1823*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d3c, 0x78000000, 0xf);
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun if (enable == FUNC_ENABLE) {
1826*4882a593Smuzhiyun switch (path) {
1827*4882a593Smuzhiyun case RF_PATH_A:
1828*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1940, BIT(31), val);
1829*4882a593Smuzhiyun break;
1830*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
1831*4882a593Smuzhiyun case RF_PATH_B:
1832*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x4040, BIT(31), val);
1833*4882a593Smuzhiyun break;
1834*4882a593Smuzhiyun #endif
1835*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_3SS))
1836*4882a593Smuzhiyun case RF_PATH_C:
1837*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5040, BIT(31), val);
1838*4882a593Smuzhiyun break;
1839*4882a593Smuzhiyun #endif
1840*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
1841*4882a593Smuzhiyun case RF_PATH_D:
1842*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5140, BIT(31), val);
1843*4882a593Smuzhiyun break;
1844*4882a593Smuzhiyun #endif
1845*4882a593Smuzhiyun default:
1846*4882a593Smuzhiyun break;
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun } else {
1849*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1940, BIT(31), val);
1850*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_2SS))
1851*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x4040, BIT(31), val);
1852*4882a593Smuzhiyun #endif
1853*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_3SS))
1854*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5040, BIT(31), val);
1855*4882a593Smuzhiyun #endif
1856*4882a593Smuzhiyun #if (defined(PHYDM_COMPILE_ABOVE_4SS))
1857*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x5140, BIT(31), val);
1858*4882a593Smuzhiyun #endif
1859*4882a593Smuzhiyun #if RTL8812F_SUPPORT
1860*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8812F) {
1861*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x818, BIT(3), val);
1862*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d3c, 0x78000000, 0x0);
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun #endif
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun
phydm_phystat_rpt_jgr3(void * dm_void,enum phystat_rpt info,enum rf_path ant_path)1868*4882a593Smuzhiyun u8 phydm_phystat_rpt_jgr3(void *dm_void, enum phystat_rpt info,
1869*4882a593Smuzhiyun enum rf_path ant_path)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1872*4882a593Smuzhiyun s8 evm_org, cfo_org, rxsnr_org;
1873*4882a593Smuzhiyun u8 i, return_info = 0, tmp_lsb = 0, tmp_msb = 0, tmp_info = 0;
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun /* Update the status for each pkt */
1876*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0xfff000, 0x448);
1877*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c0, MASKLWORD, 0x4001);
1878*4882a593Smuzhiyun /* PHY status Page1 */
1879*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c0, 0x3C00000, 0x1);
1880*4882a593Smuzhiyun /*choose debug port for phystatus */
1881*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1c3c, 0xFFF00, 0x380);
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun if (info == PHY_PWDB) {
1884*4882a593Smuzhiyun /* Choose the report of the diff path */
1885*4882a593Smuzhiyun if (ant_path == RF_PATH_A)
1886*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x1);
1887*4882a593Smuzhiyun else if (ant_path == RF_PATH_B)
1888*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x2);
1889*4882a593Smuzhiyun else if (ant_path == RF_PATH_C)
1890*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x3);
1891*4882a593Smuzhiyun else if (ant_path == RF_PATH_D)
1892*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x4);
1893*4882a593Smuzhiyun } else if (info == PHY_EVM) {
1894*4882a593Smuzhiyun /* Choose the report of the diff path */
1895*4882a593Smuzhiyun if (ant_path == RF_PATH_A)
1896*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x10);
1897*4882a593Smuzhiyun else if (ant_path == RF_PATH_B)
1898*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x11);
1899*4882a593Smuzhiyun else if (ant_path == RF_PATH_C)
1900*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x12);
1901*4882a593Smuzhiyun else if (ant_path == RF_PATH_D)
1902*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x13);
1903*4882a593Smuzhiyun return_info = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xff);
1904*4882a593Smuzhiyun } else if (info == PHY_CFO) {
1905*4882a593Smuzhiyun /* Choose the report of the diff path */
1906*4882a593Smuzhiyun if (ant_path == RF_PATH_A)
1907*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x14);
1908*4882a593Smuzhiyun else if (ant_path == RF_PATH_B)
1909*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x15);
1910*4882a593Smuzhiyun else if (ant_path == RF_PATH_C)
1911*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x16);
1912*4882a593Smuzhiyun else if (ant_path == RF_PATH_D)
1913*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x17);
1914*4882a593Smuzhiyun return_info = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xff);
1915*4882a593Smuzhiyun } else if (info == PHY_RXSNR) {
1916*4882a593Smuzhiyun /* Choose the report of the diff path */
1917*4882a593Smuzhiyun if (ant_path == RF_PATH_A)
1918*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x18);
1919*4882a593Smuzhiyun else if (ant_path == RF_PATH_B)
1920*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x19);
1921*4882a593Smuzhiyun else if (ant_path == RF_PATH_C)
1922*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x1a);
1923*4882a593Smuzhiyun else if (ant_path == RF_PATH_D)
1924*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x1b);
1925*4882a593Smuzhiyun return_info = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xff);
1926*4882a593Smuzhiyun } else if (info == PHY_LGAIN) {
1927*4882a593Smuzhiyun /* choose page */
1928*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c0, 0x3c00000, 0x2);
1929*4882a593Smuzhiyun /* Choose the report of the diff path */
1930*4882a593Smuzhiyun if (ant_path == RF_PATH_A) {
1931*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0xd);
1932*4882a593Smuzhiyun tmp_info = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0x3f);
1933*4882a593Smuzhiyun return_info = tmp_info;
1934*4882a593Smuzhiyun } else if (ant_path == RF_PATH_B) {
1935*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0xd);
1936*4882a593Smuzhiyun tmp_lsb = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xc0);
1937*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0xe);
1938*4882a593Smuzhiyun tmp_msb = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xf);
1939*4882a593Smuzhiyun tmp_info |= (tmp_msb << 2) | tmp_lsb;
1940*4882a593Smuzhiyun return_info = tmp_info;
1941*4882a593Smuzhiyun } else if (ant_path == RF_PATH_C) {
1942*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0xe);
1943*4882a593Smuzhiyun tmp_lsb = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xf0);
1944*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0xf);
1945*4882a593Smuzhiyun tmp_msb = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0x3);
1946*4882a593Smuzhiyun tmp_info |= (tmp_msb << 4) | tmp_lsb;
1947*4882a593Smuzhiyun return_info = tmp_info;
1948*4882a593Smuzhiyun } else if (ant_path == RF_PATH_D) {
1949*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x10);
1950*4882a593Smuzhiyun tmp_info = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0x3f);
1951*4882a593Smuzhiyun return_info = tmp_info;
1952*4882a593Smuzhiyun }
1953*4882a593Smuzhiyun } else if (info == PHY_HT_AAGC_GAIN) {
1954*4882a593Smuzhiyun /* choose page */
1955*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c0, 0x3c00000, 0x2);
1956*4882a593Smuzhiyun /* Choose the report of the diff path */
1957*4882a593Smuzhiyun if (ant_path == RF_PATH_A)
1958*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x12);
1959*4882a593Smuzhiyun else if (ant_path == RF_PATH_B)
1960*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x13);
1961*4882a593Smuzhiyun else if (ant_path == RF_PATH_C)
1962*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x14);
1963*4882a593Smuzhiyun else if (ant_path == RF_PATH_D)
1964*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8c4, 0x3ff, 0x15);
1965*4882a593Smuzhiyun return_info = (u8)odm_get_bb_reg(dm, R_0x2dbc, 0xff);
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun return return_info;
1968*4882a593Smuzhiyun }
1969*4882a593Smuzhiyun
phydm_ex_hal8814b_wifi_only_hw_config(void * dm_void)1970*4882a593Smuzhiyun void phydm_ex_hal8814b_wifi_only_hw_config(void *dm_void)
1971*4882a593Smuzhiyun {
1972*4882a593Smuzhiyun /*BB control*/
1973*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0x4c, 0x01800000, 0x2);*/
1974*4882a593Smuzhiyun /*SW control*/
1975*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0xcb4, 0xff, 0x77);*/
1976*4882a593Smuzhiyun /*antenna mux switch */
1977*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0x974, 0x300, 0x3);*/
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0x1990, 0x300, 0x0);*/
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0xcbc, 0x80000, 0x0);*/
1982*4882a593Smuzhiyun /*switch to WL side controller and gnt_wl gnt_bt debug signal */
1983*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0x70, 0xff000000, 0x0e);*/
1984*4882a593Smuzhiyun /*gnt_wl=1 , gnt_bt=0*/
1985*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0x1704, 0xffffffff,
1986*4882a593Smuzhiyun * 0x7700);
1987*4882a593Smuzhiyun */
1988*4882a593Smuzhiyun /*halwifionly_phy_set_bb_reg(pwifionlycfg, 0x1700, 0xffffffff,
1989*4882a593Smuzhiyun * 0xc00f0038);
1990*4882a593Smuzhiyun */
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun
phydm_user_position_for_sniffer(void * dm_void,u8 user_position)1993*4882a593Smuzhiyun void phydm_user_position_for_sniffer(void *dm_void, u8 user_position)
1994*4882a593Smuzhiyun {
1995*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun /* user position valid */
1998*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa68, BIT(17), 1);
1999*4882a593Smuzhiyun /* Select user seat from pmac */
2000*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa68, BIT(16), 1);
2001*4882a593Smuzhiyun /*user seat*/
2002*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0xa68, (BIT(19) | BIT(18)), user_position);
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun boolean
phydm_bb_ctrl_txagc_ofst_jgr3(void * dm_void,s8 pw_offset,u8 add_half_db)2006*4882a593Smuzhiyun phydm_bb_ctrl_txagc_ofst_jgr3(void *dm_void, s8 pw_offset, /*@(unit: dB)*/
2007*4882a593Smuzhiyun u8 add_half_db /*@(+0.5 dB)*/)
2008*4882a593Smuzhiyun {
2009*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2010*4882a593Smuzhiyun s8 pw_idx = pw_offset * 4; /*@ 7Bit, 0.25dB unit*/
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun if (pw_offset < -16 || pw_offset > 15) {
2013*4882a593Smuzhiyun pr_debug("[Warning][%s]Ofst error=%d", __func__, pw_offset);
2014*4882a593Smuzhiyun return false;
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun if (add_half_db)
2018*4882a593Smuzhiyun pw_idx += 2;
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "Pw_ofst=0x%x\n", pw_idx);
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x18a0, 0x3f, pw_idx);
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun if (dm->num_rf_path >= 2)
2025*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x41a0, 0x3f, pw_idx);
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun if (dm->num_rf_path >= 3)
2028*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x52a0, 0x3f, pw_idx);
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun if (dm->num_rf_path >= 4)
2031*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x53a0, 0x3f, pw_idx);
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun return true;
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun #endif
phydm_nbi_setting(void * dm_void,u32 enable,u32 ch,u32 bw,u32 f_intf,u32 sec_ch)2037*4882a593Smuzhiyun u8 phydm_nbi_setting(void *dm_void, u32 enable, u32 ch, u32 bw, u32 f_intf,
2038*4882a593Smuzhiyun u32 sec_ch)
2039*4882a593Smuzhiyun {
2040*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2041*4882a593Smuzhiyun u32 fc = 2412;
2042*4882a593Smuzhiyun u8 direction = FREQ_POSITIVE;
2043*4882a593Smuzhiyun u32 tone_idx = 0;
2044*4882a593Smuzhiyun u8 set_result = PHYDM_SET_SUCCESS;
2045*4882a593Smuzhiyun u8 rpt = 0;
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun if (enable == FUNC_DISABLE) {
2048*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
2049*4882a593Smuzhiyun } else {
2050*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API,
2051*4882a593Smuzhiyun "[Set NBI] CH = ((%d)), BW = ((%d)), f_intf = ((%d)), Scnd_CH = ((%s))\n",
2052*4882a593Smuzhiyun ch, bw, f_intf,
2053*4882a593Smuzhiyun (((sec_ch == PHYDM_DONT_CARE) || (bw == 20) ||
2054*4882a593Smuzhiyun (ch > 14)) ? "Don't care" :
2055*4882a593Smuzhiyun (sec_ch == PHYDM_ABOVE) ? "H" : "L"));
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun /*@calculate fc*/
2058*4882a593Smuzhiyun if (phydm_find_fc(dm, ch, bw, sec_ch, &fc) == PHYDM_SET_FAIL) {
2059*4882a593Smuzhiyun set_result = PHYDM_SET_FAIL;
2060*4882a593Smuzhiyun } else {
2061*4882a593Smuzhiyun /*@calculate interference distance*/
2062*4882a593Smuzhiyun rpt = phydm_find_intf_distance(dm, bw, fc, f_intf,
2063*4882a593Smuzhiyun &tone_idx);
2064*4882a593Smuzhiyun if (rpt == PHYDM_SET_SUCCESS) {
2065*4882a593Smuzhiyun if (f_intf >= fc)
2066*4882a593Smuzhiyun direction = FREQ_POSITIVE;
2067*4882a593Smuzhiyun else
2068*4882a593Smuzhiyun direction = FREQ_NEGATIVE;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun phydm_set_nbi_reg(dm, tone_idx, bw);
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun set_result = PHYDM_SET_SUCCESS;
2073*4882a593Smuzhiyun } else {
2074*4882a593Smuzhiyun set_result = PHYDM_SET_NO_NEED;
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun }
2077*4882a593Smuzhiyun }
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun if (set_result == PHYDM_SET_SUCCESS)
2080*4882a593Smuzhiyun phydm_nbi_enable(dm, enable);
2081*4882a593Smuzhiyun else
2082*4882a593Smuzhiyun phydm_nbi_enable(dm, FUNC_DISABLE);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun return set_result;
2085*4882a593Smuzhiyun }
2086*4882a593Smuzhiyun
phydm_nbi_debug(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)2087*4882a593Smuzhiyun void phydm_nbi_debug(void *dm_void, char input[][16], u32 *_used, char *output,
2088*4882a593Smuzhiyun u32 *_out_len)
2089*4882a593Smuzhiyun {
2090*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2091*4882a593Smuzhiyun u32 used = *_used;
2092*4882a593Smuzhiyun u32 out_len = *_out_len;
2093*4882a593Smuzhiyun u32 val[10] = {0};
2094*4882a593Smuzhiyun char help[] = "-h";
2095*4882a593Smuzhiyun u8 i = 0, input_idx = 0, idx_lmt = 0;
2096*4882a593Smuzhiyun u32 enable = 0; /*@function enable*/
2097*4882a593Smuzhiyun u32 ch = 0;
2098*4882a593Smuzhiyun u32 bw = 0;
2099*4882a593Smuzhiyun u32 f_int = 0; /*@interference frequency*/
2100*4882a593Smuzhiyun u32 sec_ch = 0; /*secondary channel*/
2101*4882a593Smuzhiyun u8 rpt = 0;
2102*4882a593Smuzhiyun u8 path = 0;
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2105*4882a593Smuzhiyun idx_lmt = 6;
2106*4882a593Smuzhiyun else
2107*4882a593Smuzhiyun idx_lmt = 5;
2108*4882a593Smuzhiyun for (i = 0; i < idx_lmt; i++) {
2109*4882a593Smuzhiyun PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &val[i]);
2110*4882a593Smuzhiyun input_idx++;
2111*4882a593Smuzhiyun }
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun if (input_idx == 0)
2114*4882a593Smuzhiyun return;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun enable = val[0];
2117*4882a593Smuzhiyun ch = val[1];
2118*4882a593Smuzhiyun bw = val[2];
2119*4882a593Smuzhiyun f_int = val[3];
2120*4882a593Smuzhiyun sec_ch = val[4];
2121*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2122*4882a593Smuzhiyun path = (u8)val[5];
2123*4882a593Smuzhiyun #endif
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
2126*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2127*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2128*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2129*4882a593Smuzhiyun "{en:1 Dis:2} {ch} {BW:20/40/80} {f_intf(khz)} {Scnd_CH(L=1, H=2)} {Path:A~D(0~3)}\n");
2130*4882a593Smuzhiyun else
2131*4882a593Smuzhiyun #endif
2132*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2133*4882a593Smuzhiyun "{en:1 Dis:2} {ch} {BW:20/40/80} {f_intf(khz)} {Scnd_CH(L=1, H=2)}\n");
2134*4882a593Smuzhiyun *_used = used;
2135*4882a593Smuzhiyun *_out_len = out_len;
2136*4882a593Smuzhiyun return;
2137*4882a593Smuzhiyun } else if (val[0] == FUNC_ENABLE) {
2138*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2139*4882a593Smuzhiyun "[Enable NBI] CH = ((%d)), BW = ((%d)), f_intf = ((%d)), Scnd_CH = ((%s))\n",
2140*4882a593Smuzhiyun ch, bw, f_int,
2141*4882a593Smuzhiyun ((sec_ch == PHYDM_DONT_CARE) ||
2142*4882a593Smuzhiyun (bw == 20) || (ch > 14)) ? "Don't care" :
2143*4882a593Smuzhiyun ((sec_ch == PHYDM_ABOVE) ? "H" : "L"));
2144*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2145*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2146*4882a593Smuzhiyun rpt = phydm_nbi_setting_jgr3(dm, enable, ch, bw, f_int,
2147*4882a593Smuzhiyun sec_ch, path);
2148*4882a593Smuzhiyun else
2149*4882a593Smuzhiyun #endif
2150*4882a593Smuzhiyun rpt = phydm_nbi_setting(dm, enable, ch, bw, f_int,
2151*4882a593Smuzhiyun sec_ch);
2152*4882a593Smuzhiyun } else if (val[0] == FUNC_DISABLE) {
2153*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2154*4882a593Smuzhiyun "[Disable NBI]\n");
2155*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2156*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2157*4882a593Smuzhiyun rpt = phydm_nbi_setting_jgr3(dm, enable, ch, bw, f_int,
2158*4882a593Smuzhiyun sec_ch, path);
2159*4882a593Smuzhiyun else
2160*4882a593Smuzhiyun #endif
2161*4882a593Smuzhiyun rpt = phydm_nbi_setting(dm, enable, ch, bw, f_int,
2162*4882a593Smuzhiyun sec_ch);
2163*4882a593Smuzhiyun } else {
2164*4882a593Smuzhiyun rpt = PHYDM_SET_FAIL;
2165*4882a593Smuzhiyun }
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2168*4882a593Smuzhiyun "[NBI set result: %s]\n",
2169*4882a593Smuzhiyun (rpt == PHYDM_SET_SUCCESS) ? "Success" :
2170*4882a593Smuzhiyun ((rpt == PHYDM_SET_NO_NEED) ? "No need" : "Error"));
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun *_used = used;
2173*4882a593Smuzhiyun *_out_len = out_len;
2174*4882a593Smuzhiyun }
2175*4882a593Smuzhiyun
phydm_csi_debug(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)2176*4882a593Smuzhiyun void phydm_csi_debug(void *dm_void, char input[][16], u32 *_used, char *output,
2177*4882a593Smuzhiyun u32 *_out_len)
2178*4882a593Smuzhiyun {
2179*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2180*4882a593Smuzhiyun u32 used = *_used;
2181*4882a593Smuzhiyun u32 out_len = *_out_len;
2182*4882a593Smuzhiyun u32 val[10] = {0};
2183*4882a593Smuzhiyun char help[] = "-h";
2184*4882a593Smuzhiyun u8 i = 0, input_idx = 0, idx_lmt = 0;
2185*4882a593Smuzhiyun u32 enable = 0; /*@function enable*/
2186*4882a593Smuzhiyun u32 ch = 0;
2187*4882a593Smuzhiyun u32 bw = 0;
2188*4882a593Smuzhiyun u32 f_int = 0; /*@interference frequency*/
2189*4882a593Smuzhiyun u32 sec_ch = 0; /*secondary channel*/
2190*4882a593Smuzhiyun u8 rpt = 0;
2191*4882a593Smuzhiyun u8 wgt = 0;
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2194*4882a593Smuzhiyun idx_lmt = 6;
2195*4882a593Smuzhiyun else
2196*4882a593Smuzhiyun idx_lmt = 5;
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun for (i = 0; i < idx_lmt; i++) {
2199*4882a593Smuzhiyun PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &val[i]);
2200*4882a593Smuzhiyun input_idx++;
2201*4882a593Smuzhiyun }
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun if (input_idx == 0)
2204*4882a593Smuzhiyun return;
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun enable = val[0];
2207*4882a593Smuzhiyun ch = val[1];
2208*4882a593Smuzhiyun bw = val[2];
2209*4882a593Smuzhiyun f_int = val[3];
2210*4882a593Smuzhiyun sec_ch = val[4];
2211*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2212*4882a593Smuzhiyun wgt = (u8)val[5];
2213*4882a593Smuzhiyun #endif
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun if ((strcmp(input[1], help) == 0)) {
2216*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2217*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2218*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2219*4882a593Smuzhiyun "{en:1 Dis:2} {ch} {BW:20/40/80} {f_intf(KHz)} {Scnd_CH(L=1, H=2)}\n{wgt:(7:3/4),(6~1: 1/2 ~ 1/64),(0:0)}\n");
2220*4882a593Smuzhiyun else
2221*4882a593Smuzhiyun #endif
2222*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2223*4882a593Smuzhiyun "{en:1 Dis:2} {ch} {BW:20/40/80} {f_intf(Mhz)} {Scnd_CH(L=1, H=2)}\n");
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun *_used = used;
2226*4882a593Smuzhiyun *_out_len = out_len;
2227*4882a593Smuzhiyun return;
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun } else if (val[0] == FUNC_ENABLE) {
2230*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2231*4882a593Smuzhiyun "[Enable CSI MASK] CH = ((%d)), BW = ((%d)), f_intf = ((%d)), Scnd_CH = ((%s))\n",
2232*4882a593Smuzhiyun ch, bw, f_int,
2233*4882a593Smuzhiyun (ch > 14) ? "Don't care" :
2234*4882a593Smuzhiyun (((sec_ch == PHYDM_DONT_CARE) ||
2235*4882a593Smuzhiyun (bw == 20) || (ch > 14)) ? "H" : "L"));
2236*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2237*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2238*4882a593Smuzhiyun rpt = phydm_csi_mask_setting_jgr3(dm, enable, ch, bw,
2239*4882a593Smuzhiyun f_int, sec_ch, wgt);
2240*4882a593Smuzhiyun else
2241*4882a593Smuzhiyun #endif
2242*4882a593Smuzhiyun rpt = phydm_csi_mask_setting(dm, enable, ch, bw, f_int,
2243*4882a593Smuzhiyun sec_ch);
2244*4882a593Smuzhiyun } else if (val[0] == FUNC_DISABLE) {
2245*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2246*4882a593Smuzhiyun "[Disable CSI MASK]\n");
2247*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2248*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
2249*4882a593Smuzhiyun rpt = phydm_csi_mask_setting_jgr3(dm, enable, ch, bw,
2250*4882a593Smuzhiyun f_int, sec_ch, wgt);
2251*4882a593Smuzhiyun else
2252*4882a593Smuzhiyun #endif
2253*4882a593Smuzhiyun rpt = phydm_csi_mask_setting(dm, enable, ch, bw, f_int,
2254*4882a593Smuzhiyun sec_ch);
2255*4882a593Smuzhiyun } else {
2256*4882a593Smuzhiyun rpt = PHYDM_SET_FAIL;
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun PDM_SNPF(out_len, used, output + used, out_len - used,
2259*4882a593Smuzhiyun "[CSI MASK set result: %s]\n",
2260*4882a593Smuzhiyun (rpt == PHYDM_SET_SUCCESS) ? "Success" :
2261*4882a593Smuzhiyun ((rpt == PHYDM_SET_NO_NEED) ? "No need" : "Error"));
2262*4882a593Smuzhiyun
2263*4882a593Smuzhiyun *_used = used;
2264*4882a593Smuzhiyun *_out_len = out_len;
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun
phydm_stop_ck320(void * dm_void,u8 enable)2267*4882a593Smuzhiyun void phydm_stop_ck320(void *dm_void, u8 enable)
2268*4882a593Smuzhiyun {
2269*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2270*4882a593Smuzhiyun u32 val = enable ? 1 : 0;
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
2273*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8b4, BIT(6), val);
2274*4882a593Smuzhiyun } else {
2275*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_N_2SS) /*N-2SS*/
2276*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x87c, BIT(29), val);
2277*4882a593Smuzhiyun else /*N-1SS*/
2278*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x87c, BIT(31), val);
2279*4882a593Smuzhiyun }
2280*4882a593Smuzhiyun }
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun boolean
phydm_bb_ctrl_txagc_ofst(void * dm_void,s8 pw_offset,u8 add_half_db)2283*4882a593Smuzhiyun phydm_bb_ctrl_txagc_ofst(void *dm_void, s8 pw_offset, /*@(unit: dB)*/
2284*4882a593Smuzhiyun u8 add_half_db /*@(+0.5 dB)*/)
2285*4882a593Smuzhiyun {
2286*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2287*4882a593Smuzhiyun s8 pw_idx;
2288*4882a593Smuzhiyun u8 offset_bit_num = 0;
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun if (dm->support_ic_type & N_IC_TX_OFFEST_5_BIT) {
2291*4882a593Smuzhiyun /*@ 5Bit, 0.5dB unit*/
2292*4882a593Smuzhiyun if (pw_offset < -8 || pw_offset > 7) {
2293*4882a593Smuzhiyun pr_debug("[Warning][%s] Ofst=%d", __func__, pw_offset);
2294*4882a593Smuzhiyun return false;
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun offset_bit_num = 5;
2297*4882a593Smuzhiyun } else {
2298*4882a593Smuzhiyun if (pw_offset < -16 || pw_offset > 15) {
2299*4882a593Smuzhiyun pr_debug("[Warning][%s] Ofst=%d", __func__, pw_offset);
2300*4882a593Smuzhiyun return false;
2301*4882a593Smuzhiyun }
2302*4882a593Smuzhiyun if (dm->support_ic_type & N_IC_TX_OFFEST_7_BIT) {
2303*4882a593Smuzhiyun /*@ 7Bit, 0.25dB unit*/
2304*4882a593Smuzhiyun offset_bit_num = 7;
2305*4882a593Smuzhiyun } else {
2306*4882a593Smuzhiyun /*@ 6Bit, 0.5dB unit*/
2307*4882a593Smuzhiyun offset_bit_num = 6;
2308*4882a593Smuzhiyun }
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun pw_idx = (offset_bit_num == 7) ? pw_offset * 4 : pw_offset * 2;
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun if (add_half_db)
2314*4882a593Smuzhiyun pw_idx = (offset_bit_num == 7) ? pw_idx + 2 : pw_idx + 1;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "Pw_ofst=0x%x\n", pw_idx);
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun switch (dm->ic_ip_series) {
2319*4882a593Smuzhiyun case PHYDM_IC_AC:
2320*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x8b4, 0x3f, pw_idx); /*6Bit*/
2321*4882a593Smuzhiyun break;
2322*4882a593Smuzhiyun case PHYDM_IC_N:
2323*4882a593Smuzhiyun if (offset_bit_num == 5) {
2324*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0x1f00, pw_idx);
2325*4882a593Smuzhiyun if (dm->num_rf_path >= 2)
2326*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0x3e000, pw_idx);
2327*4882a593Smuzhiyun } else if (offset_bit_num == 6) {
2328*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0x3f00, pw_idx);
2329*4882a593Smuzhiyun if (dm->num_rf_path >= 2)
2330*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0xfc000, pw_idx);
2331*4882a593Smuzhiyun } else { /*7Bit*/
2332*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0x7f00, pw_idx);
2333*4882a593Smuzhiyun if (dm->num_rf_path >= 2)
2334*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x80c, 0x3f8000, pw_idx);
2335*4882a593Smuzhiyun }
2336*4882a593Smuzhiyun break;
2337*4882a593Smuzhiyun }
2338*4882a593Smuzhiyun return true;
2339*4882a593Smuzhiyun }
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun boolean
phydm_set_bb_txagc_offset(void * dm_void,s8 pw_offset,u8 add_half_db)2342*4882a593Smuzhiyun phydm_set_bb_txagc_offset(void *dm_void, s8 pw_offset, /*@(unit: dB)*/
2343*4882a593Smuzhiyun u8 add_half_db /*@(+0.5 dB)*/)
2344*4882a593Smuzhiyun {
2345*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2346*4882a593Smuzhiyun boolean rpt = false;
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "power_offset=%d, add_half_db =%d\n",
2349*4882a593Smuzhiyun pw_offset, add_half_db);
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
2352*4882a593Smuzhiyun if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
2353*4882a593Smuzhiyun rpt = phydm_bb_ctrl_txagc_ofst_jgr3(dm, pw_offset, add_half_db);
2354*4882a593Smuzhiyun } else
2355*4882a593Smuzhiyun #endif
2356*4882a593Smuzhiyun {
2357*4882a593Smuzhiyun rpt = phydm_bb_ctrl_txagc_ofst(dm, pw_offset, add_half_db);
2358*4882a593Smuzhiyun }
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "TX AGC Offset set_success=%d", rpt);
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun return rpt;
2363*4882a593Smuzhiyun }
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun #ifdef PHYDM_COMMON_API_SUPPORT
phydm_reset_txagc(void * dm_void)2366*4882a593Smuzhiyun void phydm_reset_txagc(void *dm_void)
2367*4882a593Smuzhiyun {
2368*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2369*4882a593Smuzhiyun u32 r_txagc_cck[4] = {R_0x18a0, R_0x41a0, R_0x52a0, R_0x53a0};
2370*4882a593Smuzhiyun u32 r_txagc_ofdm[4] = {R_0x18e8, R_0x41e8, R_0x52e8, R_0x53e8};
2371*4882a593Smuzhiyun u32 r_txagc_diff = R_0x3a00;
2372*4882a593Smuzhiyun u8 i = 0;
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun if (!(dm->support_ic_type & ODM_IC_JGR3_SERIES)) {
2375*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_COMP_API, "Only for JGR3 ICs!\n");
2376*4882a593Smuzhiyun return;
2377*4882a593Smuzhiyun }
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun for (i = RF_PATH_A; i < dm->num_rf_path; i++) {
2380*4882a593Smuzhiyun odm_set_bb_reg(dm, r_txagc_cck[i], 0x7f0000, 0x0);
2381*4882a593Smuzhiyun odm_set_bb_reg(dm, r_txagc_ofdm[i], 0x1fc00, 0x0);
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun for (i = 0; i <= ODM_RATEVHTSS4MCS6; i = i + 4)
2385*4882a593Smuzhiyun odm_set_bb_reg(dm, r_txagc_diff + i, MASKDWORD, 0x0);
2386*4882a593Smuzhiyun }
2387*4882a593Smuzhiyun boolean
phydm_api_shift_txagc(void * dm_void,u32 pwr_offset,enum rf_path path,boolean is_positive)2388*4882a593Smuzhiyun phydm_api_shift_txagc(void *dm_void, u32 pwr_offset, enum rf_path path,
2389*4882a593Smuzhiyun boolean is_positive) {
2390*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2391*4882a593Smuzhiyun boolean ret = false;
2392*4882a593Smuzhiyun u32 txagc_cck = 0;
2393*4882a593Smuzhiyun u32 txagc_ofdm = 0;
2394*4882a593Smuzhiyun u32 r_txagc_ofdm[4] = {R_0x18e8, R_0x41e8, R_0x52e8, R_0x53e8};
2395*4882a593Smuzhiyun u32 r_txagc_cck[4] = {R_0x18a0, R_0x41a0, R_0x52a0, R_0x53a0};
2396*4882a593Smuzhiyun u32 r_new_txagc[1] = {R_0x4308};
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun #if (RTL8822C_SUPPORT || RTL8812F_SUPPORT || RTL8197G_SUPPORT)
2399*4882a593Smuzhiyun if (dm->support_ic_type &
2400*4882a593Smuzhiyun (ODM_RTL8822C | ODM_RTL8812F | ODM_RTL8197G)) {
2401*4882a593Smuzhiyun if (path > RF_PATH_B) {
2402*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "Unsupported path (%d)\n",
2403*4882a593Smuzhiyun path);
2404*4882a593Smuzhiyun return false;
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun txagc_cck = (u8)odm_get_bb_reg(dm, r_txagc_cck[path],
2407*4882a593Smuzhiyun 0x7F0000);
2408*4882a593Smuzhiyun txagc_ofdm = (u8)odm_get_bb_reg(dm, r_txagc_ofdm[path],
2409*4882a593Smuzhiyun 0x1FC00);
2410*4882a593Smuzhiyun if (is_positive) {
2411*4882a593Smuzhiyun if (((txagc_cck + pwr_offset) > 127) ||
2412*4882a593Smuzhiyun ((txagc_ofdm + pwr_offset) > 127))
2413*4882a593Smuzhiyun return false;
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun txagc_cck += pwr_offset;
2416*4882a593Smuzhiyun txagc_ofdm += pwr_offset;
2417*4882a593Smuzhiyun } else {
2418*4882a593Smuzhiyun if (pwr_offset > txagc_cck || pwr_offset > txagc_ofdm)
2419*4882a593Smuzhiyun return false;
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun txagc_cck -= pwr_offset;
2422*4882a593Smuzhiyun txagc_ofdm -= pwr_offset;
2423*4882a593Smuzhiyun }
2424*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
2425*4882a593Smuzhiyun ret = config_phydm_write_txagc_ref_8822c(dm, (u8)txagc_cck,
2426*4882a593Smuzhiyun path, PDM_CCK);
2427*4882a593Smuzhiyun ret &= config_phydm_write_txagc_ref_8822c(dm, (u8)txagc_ofdm,
2428*4882a593Smuzhiyun path, PDM_OFDM);
2429*4882a593Smuzhiyun #endif
2430*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
2431*4882a593Smuzhiyun ret = config_phydm_write_txagc_ref_8812f(dm, (u8)txagc_cck,
2432*4882a593Smuzhiyun path, PDM_CCK);
2433*4882a593Smuzhiyun ret &= config_phydm_write_txagc_ref_8812f(dm, (u8)txagc_ofdm,
2434*4882a593Smuzhiyun path, PDM_OFDM);
2435*4882a593Smuzhiyun #endif
2436*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
2437*4882a593Smuzhiyun ret = config_phydm_write_txagc_ref_8197g(dm, (u8)txagc_cck,
2438*4882a593Smuzhiyun path, PDM_CCK);
2439*4882a593Smuzhiyun ret &= config_phydm_write_txagc_ref_8197g(dm, (u8)txagc_ofdm,
2440*4882a593Smuzhiyun path, PDM_OFDM);
2441*4882a593Smuzhiyun #endif
2442*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2443*4882a593Smuzhiyun "%s: path-%d txagc_cck_ref=%x txagc_ofdm_ref=0x%x\n",
2444*4882a593Smuzhiyun __func__, path, txagc_cck, txagc_ofdm);
2445*4882a593Smuzhiyun }
2446*4882a593Smuzhiyun #endif
2447*4882a593Smuzhiyun
2448*4882a593Smuzhiyun #if (RTL8198F_SUPPORT || RTL8814B_SUPPORT)
2449*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8198F | ODM_RTL8814B)) {
2450*4882a593Smuzhiyun if (path > RF_PATH_D) {
2451*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "Unsupported path (%d)\n",
2452*4882a593Smuzhiyun path);
2453*4882a593Smuzhiyun return false;
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun txagc_cck = (u8)odm_get_bb_reg(dm, r_txagc_cck[path],
2456*4882a593Smuzhiyun 0x7F0000);
2457*4882a593Smuzhiyun txagc_ofdm = (u8)odm_get_bb_reg(dm, r_txagc_ofdm[path],
2458*4882a593Smuzhiyun 0x1FC00);
2459*4882a593Smuzhiyun if (is_positive) {
2460*4882a593Smuzhiyun if (((txagc_cck + pwr_offset) > 127) ||
2461*4882a593Smuzhiyun ((txagc_ofdm + pwr_offset) > 127))
2462*4882a593Smuzhiyun return false;
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun txagc_cck += pwr_offset;
2465*4882a593Smuzhiyun txagc_ofdm += pwr_offset;
2466*4882a593Smuzhiyun } else {
2467*4882a593Smuzhiyun if (pwr_offset > txagc_cck || pwr_offset > txagc_ofdm)
2468*4882a593Smuzhiyun return false;
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun txagc_cck -= pwr_offset;
2471*4882a593Smuzhiyun txagc_ofdm -= pwr_offset;
2472*4882a593Smuzhiyun }
2473*4882a593Smuzhiyun #if (RTL8198F_SUPPORT)
2474*4882a593Smuzhiyun ret = config_phydm_write_txagc_ref_8198f(dm, (u8)txagc_cck,
2475*4882a593Smuzhiyun path, PDM_CCK);
2476*4882a593Smuzhiyun ret &= config_phydm_write_txagc_ref_8198f(dm, (u8)txagc_ofdm,
2477*4882a593Smuzhiyun path, PDM_OFDM);
2478*4882a593Smuzhiyun #endif
2479*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
2480*4882a593Smuzhiyun ret = config_phydm_write_txagc_ref_8814b(dm, (u8)txagc_cck,
2481*4882a593Smuzhiyun path, PDM_CCK);
2482*4882a593Smuzhiyun ret &= config_phydm_write_txagc_ref_8814b(dm, (u8)txagc_ofdm,
2483*4882a593Smuzhiyun path, PDM_OFDM);
2484*4882a593Smuzhiyun #endif
2485*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2486*4882a593Smuzhiyun "%s: path-%d txagc_cck_ref=%x txagc_ofdm_ref=0x%x\n",
2487*4882a593Smuzhiyun __func__, path, txagc_cck, txagc_ofdm);
2488*4882a593Smuzhiyun }
2489*4882a593Smuzhiyun #endif
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun #if (RTL8723F_SUPPORT)
2492*4882a593Smuzhiyun if (dm->support_ic_type & (ODM_RTL8723F)) {
2493*4882a593Smuzhiyun if (path > RF_PATH_A) {
2494*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "Unsupported path (%d)\n",
2495*4882a593Smuzhiyun path);
2496*4882a593Smuzhiyun return false;
2497*4882a593Smuzhiyun }
2498*4882a593Smuzhiyun txagc_cck = (u8)odm_get_bb_reg(dm, r_new_txagc[path],
2499*4882a593Smuzhiyun 0x0000007f);
2500*4882a593Smuzhiyun txagc_ofdm = (u8)odm_get_bb_reg(dm, r_new_txagc[path],
2501*4882a593Smuzhiyun 0x00007f00);
2502*4882a593Smuzhiyun if (is_positive) {
2503*4882a593Smuzhiyun if (((txagc_cck + pwr_offset) > 127) ||
2504*4882a593Smuzhiyun ((txagc_ofdm + pwr_offset) > 127))
2505*4882a593Smuzhiyun return false;
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun txagc_cck += pwr_offset;
2508*4882a593Smuzhiyun txagc_ofdm += pwr_offset;
2509*4882a593Smuzhiyun } else {
2510*4882a593Smuzhiyun if (pwr_offset > txagc_cck || pwr_offset > txagc_ofdm)
2511*4882a593Smuzhiyun return false;
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun txagc_cck -= pwr_offset;
2514*4882a593Smuzhiyun txagc_ofdm -= pwr_offset;
2515*4882a593Smuzhiyun }
2516*4882a593Smuzhiyun #if (RTL8723F_SUPPORT)
2517*4882a593Smuzhiyun ret = config_phydm_write_txagc_ref_8723f(dm, (u8)txagc_cck,
2518*4882a593Smuzhiyun path, PDM_CCK);
2519*4882a593Smuzhiyun ret &= config_phydm_write_txagc_ref_8723f(dm, (u8)txagc_ofdm,
2520*4882a593Smuzhiyun path, PDM_OFDM);
2521*4882a593Smuzhiyun #endif
2522*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2523*4882a593Smuzhiyun "%s: path-%d txagc_cck_ref=%x txagc_ofdm_ref=0x%x\n",
2524*4882a593Smuzhiyun __func__, path, txagc_cck, txagc_ofdm);
2525*4882a593Smuzhiyun }
2526*4882a593Smuzhiyun #endif
2527*4882a593Smuzhiyun
2528*4882a593Smuzhiyun return ret;
2529*4882a593Smuzhiyun }
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun boolean
phydm_api_set_txagc(void * dm_void,u32 pwr_idx,enum rf_path path,u8 rate,boolean is_single_rate)2532*4882a593Smuzhiyun phydm_api_set_txagc(void *dm_void, u32 pwr_idx, enum rf_path path,
2533*4882a593Smuzhiyun u8 rate, boolean is_single_rate)
2534*4882a593Smuzhiyun {
2535*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2536*4882a593Smuzhiyun boolean ret = false;
2537*4882a593Smuzhiyun #if (RTL8198F_SUPPORT || RTL8822C_SUPPORT || RTL8812F_SUPPORT ||\
2538*4882a593Smuzhiyun RTL8814B_SUPPORT || RTL8197G_SUPPORT || RTL8723F_SUPPORT)
2539*4882a593Smuzhiyun u8 base = 0;
2540*4882a593Smuzhiyun u8 txagc_tmp = 0;
2541*4882a593Smuzhiyun s8 pw_by_rate_tmp = 0;
2542*4882a593Smuzhiyun s8 pw_by_rate_new = 0;
2543*4882a593Smuzhiyun #endif
2544*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
2545*4882a593Smuzhiyun u8 i = 0;
2546*4882a593Smuzhiyun #endif
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8821C_SUPPORT || RTL8195B_SUPPORT)
2549*4882a593Smuzhiyun if (dm->support_ic_type &
2550*4882a593Smuzhiyun (ODM_RTL8822B | ODM_RTL8821C | ODM_RTL8195B)) {
2551*4882a593Smuzhiyun if (is_single_rate) {
2552*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
2553*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8822B)
2554*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8822b(dm, pwr_idx,
2555*4882a593Smuzhiyun path, rate);
2556*4882a593Smuzhiyun #endif
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
2559*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8821C)
2560*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8821c(dm, pwr_idx,
2561*4882a593Smuzhiyun path, rate);
2562*4882a593Smuzhiyun #endif
2563*4882a593Smuzhiyun
2564*4882a593Smuzhiyun #if (RTL8195B_SUPPORT)
2565*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8195B)
2566*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8195b(dm, pwr_idx,
2567*4882a593Smuzhiyun path, rate);
2568*4882a593Smuzhiyun #endif
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
2571*4882a593Smuzhiyun set_current_tx_agc(dm->priv, path, rate, (u8)pwr_idx);
2572*4882a593Smuzhiyun #endif
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun } else {
2575*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
2576*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8822B)
2577*4882a593Smuzhiyun ret = config_phydm_write_txagc_8822b(dm,
2578*4882a593Smuzhiyun pwr_idx,
2579*4882a593Smuzhiyun path,
2580*4882a593Smuzhiyun rate);
2581*4882a593Smuzhiyun #endif
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
2584*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8821C)
2585*4882a593Smuzhiyun ret = config_phydm_write_txagc_8821c(dm,
2586*4882a593Smuzhiyun pwr_idx,
2587*4882a593Smuzhiyun path,
2588*4882a593Smuzhiyun rate);
2589*4882a593Smuzhiyun #endif
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun #if (RTL8195B_SUPPORT)
2592*4882a593Smuzhiyun if (dm->support_ic_type == ODM_RTL8195B)
2593*4882a593Smuzhiyun ret = config_phydm_write_txagc_8195b(dm,
2594*4882a593Smuzhiyun pwr_idx,
2595*4882a593Smuzhiyun path,
2596*4882a593Smuzhiyun rate);
2597*4882a593Smuzhiyun #endif
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
2600*4882a593Smuzhiyun for (i = 0; i < 4; i++)
2601*4882a593Smuzhiyun set_current_tx_agc(dm->priv, path, (rate + i),
2602*4882a593Smuzhiyun (u8)pwr_idx);
2603*4882a593Smuzhiyun #endif
2604*4882a593Smuzhiyun }
2605*4882a593Smuzhiyun }
2606*4882a593Smuzhiyun #endif
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun #if (RTL8198F_SUPPORT)
2609*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8198F) {
2610*4882a593Smuzhiyun if (rate < 0x4)
2611*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8198f(dm, path,
2612*4882a593Smuzhiyun rate,
2613*4882a593Smuzhiyun PDM_CCK);
2614*4882a593Smuzhiyun else
2615*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8198f(dm, path,
2616*4882a593Smuzhiyun rate,
2617*4882a593Smuzhiyun PDM_OFDM);
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun pw_by_rate_tmp = config_phydm_read_txagc_diff_8198f(dm, rate);
2620*4882a593Smuzhiyun base = txagc_tmp - pw_by_rate_tmp;
2621*4882a593Smuzhiyun base = base & 0x7f;
2622*4882a593Smuzhiyun if (DIFF_2((pwr_idx & 0x7f), base) > 64 || pwr_idx > 127)
2623*4882a593Smuzhiyun return false;
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun pw_by_rate_new = (s8)(pwr_idx - base);
2626*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8198f(dm, pw_by_rate_new, rate);
2627*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2628*4882a593Smuzhiyun "%s: path-%d rate_idx=%x base=0x%x new_diff=0x%x\n",
2629*4882a593Smuzhiyun __func__, path, rate, base, pw_by_rate_new);
2630*4882a593Smuzhiyun }
2631*4882a593Smuzhiyun #endif
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
2634*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822C) {
2635*4882a593Smuzhiyun if (rate < 0x4)
2636*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8822c(dm, path,
2637*4882a593Smuzhiyun rate,
2638*4882a593Smuzhiyun PDM_CCK);
2639*4882a593Smuzhiyun else
2640*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8822c(dm, path,
2641*4882a593Smuzhiyun rate,
2642*4882a593Smuzhiyun PDM_OFDM);
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun pw_by_rate_tmp = config_phydm_read_txagc_diff_8822c(dm, rate);
2645*4882a593Smuzhiyun base = txagc_tmp - pw_by_rate_tmp;
2646*4882a593Smuzhiyun base = base & 0x7f;
2647*4882a593Smuzhiyun if (DIFF_2((pwr_idx & 0x7f), base) > 63 || pwr_idx > 127)
2648*4882a593Smuzhiyun return false;
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun pw_by_rate_new = (s8)(pwr_idx - base);
2651*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8822c(dm, pw_by_rate_new, rate);
2652*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2653*4882a593Smuzhiyun "%s: path-%d rate_idx=%x base=0x%x new_diff=0x%x\n",
2654*4882a593Smuzhiyun __func__, path, rate, base, pw_by_rate_new);
2655*4882a593Smuzhiyun }
2656*4882a593Smuzhiyun #endif
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
2659*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B) {
2660*4882a593Smuzhiyun if (rate < 0x4)
2661*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8814b(dm, path,
2662*4882a593Smuzhiyun rate,
2663*4882a593Smuzhiyun PDM_CCK);
2664*4882a593Smuzhiyun else
2665*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8814b(dm, path,
2666*4882a593Smuzhiyun rate,
2667*4882a593Smuzhiyun PDM_OFDM);
2668*4882a593Smuzhiyun
2669*4882a593Smuzhiyun pw_by_rate_tmp = config_phydm_read_txagc_diff_8814b(dm, rate);
2670*4882a593Smuzhiyun base = txagc_tmp - pw_by_rate_tmp;
2671*4882a593Smuzhiyun base = base & 0x7f;
2672*4882a593Smuzhiyun if (DIFF_2((pwr_idx & 0x7f), base) > 64)
2673*4882a593Smuzhiyun return false;
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun pw_by_rate_new = (s8)(pwr_idx - base);
2676*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8814b(dm, pw_by_rate_new, rate);
2677*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2678*4882a593Smuzhiyun "%s: path-%d rate_idx=%x base=0x%x new_diff=0x%x\n",
2679*4882a593Smuzhiyun __func__, path, rate, base, pw_by_rate_new);
2680*4882a593Smuzhiyun }
2681*4882a593Smuzhiyun #endif
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
2684*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8812F) {
2685*4882a593Smuzhiyun if (rate < 0x4)
2686*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8812f(dm, path,
2687*4882a593Smuzhiyun rate,
2688*4882a593Smuzhiyun PDM_CCK);
2689*4882a593Smuzhiyun else
2690*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8812f(dm, path,
2691*4882a593Smuzhiyun rate,
2692*4882a593Smuzhiyun PDM_OFDM);
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun pw_by_rate_tmp = config_phydm_read_txagc_diff_8812f(dm, rate);
2695*4882a593Smuzhiyun base = txagc_tmp - pw_by_rate_tmp;
2696*4882a593Smuzhiyun base = base & 0x7f;
2697*4882a593Smuzhiyun if (DIFF_2((pwr_idx & 0x7f), base) > 63 || pwr_idx > 127)
2698*4882a593Smuzhiyun return false;
2699*4882a593Smuzhiyun
2700*4882a593Smuzhiyun pw_by_rate_new = (s8)(pwr_idx - base);
2701*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8812f(dm, pw_by_rate_new, rate);
2702*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2703*4882a593Smuzhiyun "%s: path-%d rate_idx=%x base=0x%x new_diff=0x%x\n",
2704*4882a593Smuzhiyun __func__, path, rate, base, pw_by_rate_new);
2705*4882a593Smuzhiyun }
2706*4882a593Smuzhiyun #endif
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
2709*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8197G) {
2710*4882a593Smuzhiyun if (rate < 0x4)
2711*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8197g(dm, path,
2712*4882a593Smuzhiyun rate,
2713*4882a593Smuzhiyun PDM_CCK);
2714*4882a593Smuzhiyun else
2715*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8197g(dm, path,
2716*4882a593Smuzhiyun rate,
2717*4882a593Smuzhiyun PDM_OFDM);
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun pw_by_rate_tmp = config_phydm_read_txagc_diff_8197g(dm, rate);
2720*4882a593Smuzhiyun base = txagc_tmp - pw_by_rate_tmp;
2721*4882a593Smuzhiyun base = base & 0x7f;
2722*4882a593Smuzhiyun if (DIFF_2((pwr_idx & 0x7f), base) > 63 || pwr_idx > 127)
2723*4882a593Smuzhiyun return false;
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun pw_by_rate_new = (s8)(pwr_idx - base);
2726*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8197g(dm, pw_by_rate_new, rate);
2727*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2728*4882a593Smuzhiyun "%s: path-%d rate_idx=%x base=0x%x new_diff=0x%x\n",
2729*4882a593Smuzhiyun __func__, path, rate, base, pw_by_rate_new);
2730*4882a593Smuzhiyun }
2731*4882a593Smuzhiyun #endif
2732*4882a593Smuzhiyun #if (RTL8723F_SUPPORT)
2733*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8723F) {
2734*4882a593Smuzhiyun if (rate < 0x4)
2735*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8723f(dm, path,
2736*4882a593Smuzhiyun rate,
2737*4882a593Smuzhiyun PDM_CCK);
2738*4882a593Smuzhiyun else
2739*4882a593Smuzhiyun txagc_tmp = config_phydm_read_txagc_8723f(dm, path,
2740*4882a593Smuzhiyun rate,
2741*4882a593Smuzhiyun PDM_OFDM);
2742*4882a593Smuzhiyun
2743*4882a593Smuzhiyun pw_by_rate_tmp = config_phydm_read_txagc_diff_8723f(dm, rate);
2744*4882a593Smuzhiyun base = txagc_tmp - pw_by_rate_tmp;
2745*4882a593Smuzhiyun base = base & 0x7f;
2746*4882a593Smuzhiyun if (DIFF_2((pwr_idx & 0x7f), base) > 63 || pwr_idx > 127)
2747*4882a593Smuzhiyun return false;
2748*4882a593Smuzhiyun
2749*4882a593Smuzhiyun pw_by_rate_new = (s8)(pwr_idx - base);
2750*4882a593Smuzhiyun ret = phydm_write_txagc_1byte_8723f(dm, pw_by_rate_new, rate);
2751*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG,
2752*4882a593Smuzhiyun "%s: path-%d rate_idx=%x base=0x%x new_diff=0x%x\n",
2753*4882a593Smuzhiyun __func__, path, rate, base, pw_by_rate_new);
2754*4882a593Smuzhiyun }
2755*4882a593Smuzhiyun #endif
2756*4882a593Smuzhiyun
2757*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
2758*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8197F)
2759*4882a593Smuzhiyun ret = config_phydm_write_txagc_8197f(dm, pwr_idx, path, rate);
2760*4882a593Smuzhiyun #endif
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
2763*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8192F)
2764*4882a593Smuzhiyun ret = config_phydm_write_txagc_8192f(dm, pwr_idx, path, rate);
2765*4882a593Smuzhiyun #endif
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
2768*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8721D)
2769*4882a593Smuzhiyun ret = config_phydm_write_txagc_8721d(dm, pwr_idx, path, rate);
2770*4882a593Smuzhiyun #endif
2771*4882a593Smuzhiyun #if (RTL8710C_SUPPORT)
2772*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8710C)
2773*4882a593Smuzhiyun ret = config_phydm_write_txagc_8710c(dm, pwr_idx, path, rate);
2774*4882a593Smuzhiyun #endif
2775*4882a593Smuzhiyun return ret;
2776*4882a593Smuzhiyun }
2777*4882a593Smuzhiyun
phydm_api_get_txagc(void * dm_void,enum rf_path path,u8 hw_rate)2778*4882a593Smuzhiyun u8 phydm_api_get_txagc(void *dm_void, enum rf_path path, u8 hw_rate)
2779*4882a593Smuzhiyun {
2780*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2781*4882a593Smuzhiyun u8 ret = 0;
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
2784*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822B)
2785*4882a593Smuzhiyun ret = config_phydm_read_txagc_8822b(dm, path, hw_rate);
2786*4882a593Smuzhiyun #endif
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
2789*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8197F)
2790*4882a593Smuzhiyun ret = config_phydm_read_txagc_8197f(dm, path, hw_rate);
2791*4882a593Smuzhiyun #endif
2792*4882a593Smuzhiyun
2793*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
2794*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8821C)
2795*4882a593Smuzhiyun ret = config_phydm_read_txagc_8821c(dm, path, hw_rate);
2796*4882a593Smuzhiyun #endif
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun #if (RTL8195B_SUPPORT)
2799*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8195B)
2800*4882a593Smuzhiyun ret = config_phydm_read_txagc_8195b(dm, path, hw_rate);
2801*4882a593Smuzhiyun #endif
2802*4882a593Smuzhiyun
2803*4882a593Smuzhiyun /*@jj add 20170822*/
2804*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
2805*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8192F)
2806*4882a593Smuzhiyun ret = config_phydm_read_txagc_8192f(dm, path, hw_rate);
2807*4882a593Smuzhiyun #endif
2808*4882a593Smuzhiyun
2809*4882a593Smuzhiyun #if (RTL8198F_SUPPORT)
2810*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8198F) {
2811*4882a593Smuzhiyun if (hw_rate < 0x4) {
2812*4882a593Smuzhiyun ret = config_phydm_read_txagc_8198f(dm, path, hw_rate,
2813*4882a593Smuzhiyun PDM_CCK);
2814*4882a593Smuzhiyun } else {
2815*4882a593Smuzhiyun ret = config_phydm_read_txagc_8198f(dm, path, hw_rate,
2816*4882a593Smuzhiyun PDM_OFDM);
2817*4882a593Smuzhiyun }
2818*4882a593Smuzhiyun }
2819*4882a593Smuzhiyun #endif
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
2822*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822C) {
2823*4882a593Smuzhiyun if (hw_rate < 0x4) {
2824*4882a593Smuzhiyun ret = config_phydm_read_txagc_8822c(dm, path, hw_rate,
2825*4882a593Smuzhiyun PDM_CCK);
2826*4882a593Smuzhiyun } else {
2827*4882a593Smuzhiyun ret = config_phydm_read_txagc_8822c(dm, path, hw_rate,
2828*4882a593Smuzhiyun PDM_OFDM);
2829*4882a593Smuzhiyun }
2830*4882a593Smuzhiyun }
2831*4882a593Smuzhiyun #endif
2832*4882a593Smuzhiyun
2833*4882a593Smuzhiyun #if (RTL8723F_SUPPORT)
2834*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8723F) {
2835*4882a593Smuzhiyun if (hw_rate < 0x4) {
2836*4882a593Smuzhiyun ret = config_phydm_read_txagc_8723f(dm, path, hw_rate,
2837*4882a593Smuzhiyun PDM_CCK);
2838*4882a593Smuzhiyun } else {
2839*4882a593Smuzhiyun ret = config_phydm_read_txagc_8723f(dm, path, hw_rate,
2840*4882a593Smuzhiyun PDM_OFDM);
2841*4882a593Smuzhiyun }
2842*4882a593Smuzhiyun }
2843*4882a593Smuzhiyun #endif
2844*4882a593Smuzhiyun
2845*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
2846*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8814B) {
2847*4882a593Smuzhiyun if (hw_rate < 0x4) {
2848*4882a593Smuzhiyun ret = config_phydm_read_txagc_8814b(dm, path, hw_rate,
2849*4882a593Smuzhiyun PDM_CCK);
2850*4882a593Smuzhiyun } else {
2851*4882a593Smuzhiyun ret = config_phydm_read_txagc_8814b(dm, path, hw_rate,
2852*4882a593Smuzhiyun PDM_OFDM);
2853*4882a593Smuzhiyun }
2854*4882a593Smuzhiyun }
2855*4882a593Smuzhiyun #endif
2856*4882a593Smuzhiyun
2857*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
2858*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8812F) {
2859*4882a593Smuzhiyun if (hw_rate < 0x4) {
2860*4882a593Smuzhiyun ret = config_phydm_read_txagc_8812f(dm, path, hw_rate,
2861*4882a593Smuzhiyun PDM_CCK);
2862*4882a593Smuzhiyun } else {
2863*4882a593Smuzhiyun ret = config_phydm_read_txagc_8812f(dm, path, hw_rate,
2864*4882a593Smuzhiyun PDM_OFDM);
2865*4882a593Smuzhiyun }
2866*4882a593Smuzhiyun }
2867*4882a593Smuzhiyun #endif
2868*4882a593Smuzhiyun
2869*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
2870*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8197G) {
2871*4882a593Smuzhiyun if (hw_rate < 0x4) {
2872*4882a593Smuzhiyun ret = config_phydm_read_txagc_8197g(dm, path,
2873*4882a593Smuzhiyun hw_rate,
2874*4882a593Smuzhiyun PDM_CCK);
2875*4882a593Smuzhiyun } else {
2876*4882a593Smuzhiyun ret = config_phydm_read_txagc_8197g(dm, path,
2877*4882a593Smuzhiyun hw_rate,
2878*4882a593Smuzhiyun PDM_OFDM);
2879*4882a593Smuzhiyun }
2880*4882a593Smuzhiyun }
2881*4882a593Smuzhiyun #endif
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
2884*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8721D)
2885*4882a593Smuzhiyun ret = config_phydm_read_txagc_8721d(dm, path, hw_rate);
2886*4882a593Smuzhiyun #endif
2887*4882a593Smuzhiyun #if (RTL8710C_SUPPORT)
2888*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8710C)
2889*4882a593Smuzhiyun ret = config_phydm_read_txagc_8710c(dm, path, hw_rate);
2890*4882a593Smuzhiyun #endif
2891*4882a593Smuzhiyun return ret;
2892*4882a593Smuzhiyun }
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
phydm_shift_rxagc_table(void * dm_void,boolean is_pos_shift,u8 sft)2895*4882a593Smuzhiyun void phydm_shift_rxagc_table(void *dm_void, boolean is_pos_shift, u8 sft)
2896*4882a593Smuzhiyun {
2897*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2898*4882a593Smuzhiyun u8 i = 0;
2899*4882a593Smuzhiyun u8 j = 0;
2900*4882a593Smuzhiyun u32 reg = 0;
2901*4882a593Smuzhiyun u16 max_rf_gain = 0;
2902*4882a593Smuzhiyun u16 min_rf_gain = 0;
2903*4882a593Smuzhiyun
2904*4882a593Smuzhiyun dm->is_agc_tab_pos_shift = is_pos_shift;
2905*4882a593Smuzhiyun dm->agc_table_shift = sft;
2906*4882a593Smuzhiyun
2907*4882a593Smuzhiyun for (i = 0; i <= dm->agc_table_cnt; i++) {
2908*4882a593Smuzhiyun max_rf_gain = dm->agc_rf_gain_ori[i][0];
2909*4882a593Smuzhiyun min_rf_gain = dm->agc_rf_gain_ori[i][63];
2910*4882a593Smuzhiyun
2911*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822C)
2912*4882a593Smuzhiyun dm->l_bnd_detect[i] = false;
2913*4882a593Smuzhiyun
2914*4882a593Smuzhiyun for (j = 0; j < 64; j++) {
2915*4882a593Smuzhiyun if (is_pos_shift) {
2916*4882a593Smuzhiyun if (j < sft)
2917*4882a593Smuzhiyun reg = (max_rf_gain & 0x3ff);
2918*4882a593Smuzhiyun else
2919*4882a593Smuzhiyun reg = (dm->agc_rf_gain_ori[i][j - sft] &
2920*4882a593Smuzhiyun 0x3ff);
2921*4882a593Smuzhiyun } else {
2922*4882a593Smuzhiyun if (j > 63 - sft)
2923*4882a593Smuzhiyun reg = (min_rf_gain & 0x3ff);
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun else
2926*4882a593Smuzhiyun reg = (dm->agc_rf_gain_ori[i][j + sft] &
2927*4882a593Smuzhiyun 0x3ff);
2928*4882a593Smuzhiyun }
2929*4882a593Smuzhiyun dm->agc_rf_gain[i][j] = (u16)(reg & 0x3ff);
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun reg |= (j & 0x3f) << 16;/*mp_gain_idx*/
2932*4882a593Smuzhiyun reg |= (i & 0xf) << 22;/*table*/
2933*4882a593Smuzhiyun reg |= BIT(29) | BIT(28);/*write en*/
2934*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x1d90, MASKDWORD, reg);
2935*4882a593Smuzhiyun }
2936*4882a593Smuzhiyun }
2937*4882a593Smuzhiyun
2938*4882a593Smuzhiyun if (dm->support_ic_type & ODM_RTL8822C)
2939*4882a593Smuzhiyun odm_set_bb_reg(dm, R_0x828, 0xf8, L_BND_DEFAULT_8822C);
2940*4882a593Smuzhiyun }
2941*4882a593Smuzhiyun #endif
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun boolean
phydm_api_switch_bw_channel(void * dm_void,u8 ch,u8 pri_ch,enum channel_width bw)2944*4882a593Smuzhiyun phydm_api_switch_bw_channel(void *dm_void, u8 ch, u8 pri_ch,
2945*4882a593Smuzhiyun enum channel_width bw)
2946*4882a593Smuzhiyun {
2947*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
2948*4882a593Smuzhiyun boolean ret = false;
2949*4882a593Smuzhiyun
2950*4882a593Smuzhiyun switch (dm->support_ic_type) {
2951*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
2952*4882a593Smuzhiyun case ODM_RTL8822B:
2953*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8822b(dm, ch, pri_ch, bw);
2954*4882a593Smuzhiyun break;
2955*4882a593Smuzhiyun #endif
2956*4882a593Smuzhiyun
2957*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
2958*4882a593Smuzhiyun case ODM_RTL8197F:
2959*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8197f(dm, ch, pri_ch, bw);
2960*4882a593Smuzhiyun break;
2961*4882a593Smuzhiyun #endif
2962*4882a593Smuzhiyun
2963*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
2964*4882a593Smuzhiyun case ODM_RTL8821C:
2965*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8821c(dm, ch, pri_ch, bw);
2966*4882a593Smuzhiyun break;
2967*4882a593Smuzhiyun #endif
2968*4882a593Smuzhiyun
2969*4882a593Smuzhiyun #if (RTL8195B_SUPPORT)
2970*4882a593Smuzhiyun case ODM_RTL8195B:
2971*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8195b(dm, ch, pri_ch, bw);
2972*4882a593Smuzhiyun break;
2973*4882a593Smuzhiyun #endif
2974*4882a593Smuzhiyun
2975*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
2976*4882a593Smuzhiyun case ODM_RTL8192F:
2977*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8192f(dm, ch, pri_ch, bw);
2978*4882a593Smuzhiyun break;
2979*4882a593Smuzhiyun #endif
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun #if (RTL8198F_SUPPORT)
2982*4882a593Smuzhiyun case ODM_RTL8198F:
2983*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8198f(dm, ch, pri_ch, bw);
2984*4882a593Smuzhiyun break;
2985*4882a593Smuzhiyun #endif
2986*4882a593Smuzhiyun
2987*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
2988*4882a593Smuzhiyun case ODM_RTL8822C:
2989*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8822c(dm, ch, pri_ch, bw);
2990*4882a593Smuzhiyun break;
2991*4882a593Smuzhiyun #endif
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun #if (RTL8723F_SUPPORT)
2994*4882a593Smuzhiyun case ODM_RTL8723F:
2995*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8723f(dm, ch, pri_ch, bw);
2996*4882a593Smuzhiyun break;
2997*4882a593Smuzhiyun #endif
2998*4882a593Smuzhiyun
2999*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
3000*4882a593Smuzhiyun case ODM_RTL8814B:
3001*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8814b(dm, ch, pri_ch, bw);
3002*4882a593Smuzhiyun break;
3003*4882a593Smuzhiyun #endif
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
3006*4882a593Smuzhiyun case ODM_RTL8812F:
3007*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8812f(dm, ch, pri_ch, bw);
3008*4882a593Smuzhiyun break;
3009*4882a593Smuzhiyun #endif
3010*4882a593Smuzhiyun
3011*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
3012*4882a593Smuzhiyun case ODM_RTL8197G:
3013*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8197g(dm, ch, pri_ch, bw);
3014*4882a593Smuzhiyun break;
3015*4882a593Smuzhiyun #endif
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
3018*4882a593Smuzhiyun case ODM_RTL8721D:
3019*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8721d(dm, ch, pri_ch, bw);
3020*4882a593Smuzhiyun break;
3021*4882a593Smuzhiyun #endif
3022*4882a593Smuzhiyun #if (RTL8710C_SUPPORT)
3023*4882a593Smuzhiyun case ODM_RTL8710C:
3024*4882a593Smuzhiyun ret = config_phydm_switch_channel_bw_8710c(dm, ch, pri_ch, bw);
3025*4882a593Smuzhiyun break;
3026*4882a593Smuzhiyun #endif
3027*4882a593Smuzhiyun
3028*4882a593Smuzhiyun default:
3029*4882a593Smuzhiyun break;
3030*4882a593Smuzhiyun }
3031*4882a593Smuzhiyun return ret;
3032*4882a593Smuzhiyun }
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun boolean
phydm_api_trx_mode(void * dm_void,enum bb_path tx_path,enum bb_path rx_path,enum bb_path tx_path_ctrl)3035*4882a593Smuzhiyun phydm_api_trx_mode(void *dm_void, enum bb_path tx_path, enum bb_path rx_path,
3036*4882a593Smuzhiyun enum bb_path tx_path_ctrl)
3037*4882a593Smuzhiyun {
3038*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3039*4882a593Smuzhiyun boolean ret = false;
3040*4882a593Smuzhiyun boolean is_2tx = false;
3041*4882a593Smuzhiyun
3042*4882a593Smuzhiyun if (tx_path_ctrl == BB_PATH_AB)
3043*4882a593Smuzhiyun is_2tx = true;
3044*4882a593Smuzhiyun
3045*4882a593Smuzhiyun switch (dm->support_ic_type) {
3046*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
3047*4882a593Smuzhiyun case ODM_RTL8822B:
3048*4882a593Smuzhiyun ret = config_phydm_trx_mode_8822b(dm, tx_path, rx_path,
3049*4882a593Smuzhiyun tx_path_ctrl);
3050*4882a593Smuzhiyun break;
3051*4882a593Smuzhiyun #endif
3052*4882a593Smuzhiyun
3053*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
3054*4882a593Smuzhiyun case ODM_RTL8197F:
3055*4882a593Smuzhiyun ret = config_phydm_trx_mode_8197f(dm, tx_path, rx_path, is_2tx);
3056*4882a593Smuzhiyun break;
3057*4882a593Smuzhiyun #endif
3058*4882a593Smuzhiyun
3059*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
3060*4882a593Smuzhiyun case ODM_RTL8192F:
3061*4882a593Smuzhiyun ret = config_phydm_trx_mode_8192f(dm, tx_path, rx_path,
3062*4882a593Smuzhiyun tx_path_ctrl);
3063*4882a593Smuzhiyun break;
3064*4882a593Smuzhiyun #endif
3065*4882a593Smuzhiyun
3066*4882a593Smuzhiyun #if (RTL8198F_SUPPORT)
3067*4882a593Smuzhiyun case ODM_RTL8198F:
3068*4882a593Smuzhiyun ret = config_phydm_trx_mode_8198f(dm, tx_path, rx_path, is_2tx);
3069*4882a593Smuzhiyun break;
3070*4882a593Smuzhiyun #endif
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
3073*4882a593Smuzhiyun case ODM_RTL8814B:
3074*4882a593Smuzhiyun ret = config_phydm_trx_mode_8814b(dm, tx_path, rx_path);
3075*4882a593Smuzhiyun break;
3076*4882a593Smuzhiyun #endif
3077*4882a593Smuzhiyun
3078*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
3079*4882a593Smuzhiyun case ODM_RTL8822C:
3080*4882a593Smuzhiyun ret = config_phydm_trx_mode_8822c(dm, tx_path, rx_path,
3081*4882a593Smuzhiyun tx_path_ctrl);
3082*4882a593Smuzhiyun break;
3083*4882a593Smuzhiyun #endif
3084*4882a593Smuzhiyun
3085*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
3086*4882a593Smuzhiyun case ODM_RTL8812F:
3087*4882a593Smuzhiyun ret = config_phydm_trx_mode_8812f(dm, tx_path, rx_path, is_2tx);
3088*4882a593Smuzhiyun break;
3089*4882a593Smuzhiyun #endif
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
3092*4882a593Smuzhiyun case ODM_RTL8197G:
3093*4882a593Smuzhiyun ret = config_phydm_trx_mode_8197g(dm, tx_path, rx_path, is_2tx);
3094*4882a593Smuzhiyun break;
3095*4882a593Smuzhiyun #endif
3096*4882a593Smuzhiyun
3097*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
3098*4882a593Smuzhiyun case ODM_RTL8721D:
3099*4882a593Smuzhiyun ret = config_phydm_trx_mode_8721d(dm, tx_path, rx_path, is_2tx);
3100*4882a593Smuzhiyun break;
3101*4882a593Smuzhiyun #endif
3102*4882a593Smuzhiyun
3103*4882a593Smuzhiyun #if (RTL8710C_SUPPORT)
3104*4882a593Smuzhiyun case ODM_RTL8710C:
3105*4882a593Smuzhiyun ret = config_phydm_trx_mode_8710c(dm, tx_path, rx_path, is_2tx);
3106*4882a593Smuzhiyun break;
3107*4882a593Smuzhiyun #endif
3108*4882a593Smuzhiyun }
3109*4882a593Smuzhiyun return ret;
3110*4882a593Smuzhiyun }
3111*4882a593Smuzhiyun #endif
3112*4882a593Smuzhiyun
3113*4882a593Smuzhiyun #ifdef PHYDM_COMMON_API_NOT_SUPPORT
config_phydm_read_txagc_n(void * dm_void,enum rf_path path,u8 hw_rate)3114*4882a593Smuzhiyun u8 config_phydm_read_txagc_n(void *dm_void, enum rf_path path, u8 hw_rate)
3115*4882a593Smuzhiyun {
3116*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3117*4882a593Smuzhiyun u8 read_back_data = INVALID_TXAGC_DATA;
3118*4882a593Smuzhiyun u32 reg_txagc;
3119*4882a593Smuzhiyun u32 reg_mask;
3120*4882a593Smuzhiyun /* This function is for 92E/88E etc... */
3121*4882a593Smuzhiyun /* @Input need to be HW rate index, not driver rate index!!!! */
3122*4882a593Smuzhiyun
3123*4882a593Smuzhiyun /* @Error handling */
3124*4882a593Smuzhiyun if (path > RF_PATH_B || hw_rate > ODM_RATEMCS15) {
3125*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "%s: unsupported path (%d)\n",
3126*4882a593Smuzhiyun __func__, path);
3127*4882a593Smuzhiyun return INVALID_TXAGC_DATA;
3128*4882a593Smuzhiyun }
3129*4882a593Smuzhiyun
3130*4882a593Smuzhiyun if (path == RF_PATH_A) {
3131*4882a593Smuzhiyun switch (hw_rate) {
3132*4882a593Smuzhiyun case ODM_RATE1M:
3133*4882a593Smuzhiyun reg_txagc = R_0xe08;
3134*4882a593Smuzhiyun reg_mask = 0x00007f00;
3135*4882a593Smuzhiyun break;
3136*4882a593Smuzhiyun case ODM_RATE2M:
3137*4882a593Smuzhiyun reg_txagc = R_0x86c;
3138*4882a593Smuzhiyun reg_mask = 0x00007f00;
3139*4882a593Smuzhiyun break;
3140*4882a593Smuzhiyun case ODM_RATE5_5M:
3141*4882a593Smuzhiyun reg_txagc = R_0x86c;
3142*4882a593Smuzhiyun reg_mask = 0x007f0000;
3143*4882a593Smuzhiyun break;
3144*4882a593Smuzhiyun case ODM_RATE11M:
3145*4882a593Smuzhiyun reg_txagc = R_0x86c;
3146*4882a593Smuzhiyun reg_mask = 0x7f000000;
3147*4882a593Smuzhiyun break;
3148*4882a593Smuzhiyun
3149*4882a593Smuzhiyun case ODM_RATE6M:
3150*4882a593Smuzhiyun reg_txagc = R_0xe00;
3151*4882a593Smuzhiyun reg_mask = 0x0000007f;
3152*4882a593Smuzhiyun break;
3153*4882a593Smuzhiyun case ODM_RATE9M:
3154*4882a593Smuzhiyun reg_txagc = R_0xe00;
3155*4882a593Smuzhiyun reg_mask = 0x00007f00;
3156*4882a593Smuzhiyun break;
3157*4882a593Smuzhiyun case ODM_RATE12M:
3158*4882a593Smuzhiyun reg_txagc = R_0xe00;
3159*4882a593Smuzhiyun reg_mask = 0x007f0000;
3160*4882a593Smuzhiyun break;
3161*4882a593Smuzhiyun case ODM_RATE18M:
3162*4882a593Smuzhiyun reg_txagc = R_0xe00;
3163*4882a593Smuzhiyun reg_mask = 0x7f000000;
3164*4882a593Smuzhiyun break;
3165*4882a593Smuzhiyun case ODM_RATE24M:
3166*4882a593Smuzhiyun reg_txagc = R_0xe04;
3167*4882a593Smuzhiyun reg_mask = 0x0000007f;
3168*4882a593Smuzhiyun break;
3169*4882a593Smuzhiyun case ODM_RATE36M:
3170*4882a593Smuzhiyun reg_txagc = R_0xe04;
3171*4882a593Smuzhiyun reg_mask = 0x00007f00;
3172*4882a593Smuzhiyun break;
3173*4882a593Smuzhiyun case ODM_RATE48M:
3174*4882a593Smuzhiyun reg_txagc = R_0xe04;
3175*4882a593Smuzhiyun reg_mask = 0x007f0000;
3176*4882a593Smuzhiyun break;
3177*4882a593Smuzhiyun case ODM_RATE54M:
3178*4882a593Smuzhiyun reg_txagc = R_0xe04;
3179*4882a593Smuzhiyun reg_mask = 0x7f000000;
3180*4882a593Smuzhiyun break;
3181*4882a593Smuzhiyun
3182*4882a593Smuzhiyun case ODM_RATEMCS0:
3183*4882a593Smuzhiyun reg_txagc = R_0xe10;
3184*4882a593Smuzhiyun reg_mask = 0x0000007f;
3185*4882a593Smuzhiyun break;
3186*4882a593Smuzhiyun case ODM_RATEMCS1:
3187*4882a593Smuzhiyun reg_txagc = R_0xe10;
3188*4882a593Smuzhiyun reg_mask = 0x00007f00;
3189*4882a593Smuzhiyun break;
3190*4882a593Smuzhiyun case ODM_RATEMCS2:
3191*4882a593Smuzhiyun reg_txagc = R_0xe10;
3192*4882a593Smuzhiyun reg_mask = 0x007f0000;
3193*4882a593Smuzhiyun break;
3194*4882a593Smuzhiyun case ODM_RATEMCS3:
3195*4882a593Smuzhiyun reg_txagc = R_0xe10;
3196*4882a593Smuzhiyun reg_mask = 0x7f000000;
3197*4882a593Smuzhiyun break;
3198*4882a593Smuzhiyun case ODM_RATEMCS4:
3199*4882a593Smuzhiyun reg_txagc = R_0xe14;
3200*4882a593Smuzhiyun reg_mask = 0x0000007f;
3201*4882a593Smuzhiyun break;
3202*4882a593Smuzhiyun case ODM_RATEMCS5:
3203*4882a593Smuzhiyun reg_txagc = R_0xe14;
3204*4882a593Smuzhiyun reg_mask = 0x00007f00;
3205*4882a593Smuzhiyun break;
3206*4882a593Smuzhiyun case ODM_RATEMCS6:
3207*4882a593Smuzhiyun reg_txagc = R_0xe14;
3208*4882a593Smuzhiyun reg_mask = 0x007f0000;
3209*4882a593Smuzhiyun break;
3210*4882a593Smuzhiyun case ODM_RATEMCS7:
3211*4882a593Smuzhiyun reg_txagc = R_0xe14;
3212*4882a593Smuzhiyun reg_mask = 0x7f000000;
3213*4882a593Smuzhiyun break;
3214*4882a593Smuzhiyun case ODM_RATEMCS8:
3215*4882a593Smuzhiyun reg_txagc = R_0xe18;
3216*4882a593Smuzhiyun reg_mask = 0x0000007f;
3217*4882a593Smuzhiyun break;
3218*4882a593Smuzhiyun case ODM_RATEMCS9:
3219*4882a593Smuzhiyun reg_txagc = R_0xe18;
3220*4882a593Smuzhiyun reg_mask = 0x00007f00;
3221*4882a593Smuzhiyun break;
3222*4882a593Smuzhiyun case ODM_RATEMCS10:
3223*4882a593Smuzhiyun reg_txagc = R_0xe18;
3224*4882a593Smuzhiyun reg_mask = 0x007f0000;
3225*4882a593Smuzhiyun break;
3226*4882a593Smuzhiyun case ODM_RATEMCS11:
3227*4882a593Smuzhiyun reg_txagc = R_0xe18;
3228*4882a593Smuzhiyun reg_mask = 0x7f000000;
3229*4882a593Smuzhiyun break;
3230*4882a593Smuzhiyun case ODM_RATEMCS12:
3231*4882a593Smuzhiyun reg_txagc = R_0xe1c;
3232*4882a593Smuzhiyun reg_mask = 0x0000007f;
3233*4882a593Smuzhiyun break;
3234*4882a593Smuzhiyun case ODM_RATEMCS13:
3235*4882a593Smuzhiyun reg_txagc = R_0xe1c;
3236*4882a593Smuzhiyun reg_mask = 0x00007f00;
3237*4882a593Smuzhiyun break;
3238*4882a593Smuzhiyun case ODM_RATEMCS14:
3239*4882a593Smuzhiyun reg_txagc = R_0xe1c;
3240*4882a593Smuzhiyun reg_mask = 0x007f0000;
3241*4882a593Smuzhiyun break;
3242*4882a593Smuzhiyun case ODM_RATEMCS15:
3243*4882a593Smuzhiyun reg_txagc = R_0xe1c;
3244*4882a593Smuzhiyun reg_mask = 0x7f000000;
3245*4882a593Smuzhiyun break;
3246*4882a593Smuzhiyun
3247*4882a593Smuzhiyun default:
3248*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "Invalid HWrate!\n");
3249*4882a593Smuzhiyun break;
3250*4882a593Smuzhiyun }
3251*4882a593Smuzhiyun } else if (path == RF_PATH_B) {
3252*4882a593Smuzhiyun switch (hw_rate) {
3253*4882a593Smuzhiyun case ODM_RATE1M:
3254*4882a593Smuzhiyun reg_txagc = R_0x838;
3255*4882a593Smuzhiyun reg_mask = 0x00007f00;
3256*4882a593Smuzhiyun break;
3257*4882a593Smuzhiyun case ODM_RATE2M:
3258*4882a593Smuzhiyun reg_txagc = R_0x838;
3259*4882a593Smuzhiyun reg_mask = 0x007f0000;
3260*4882a593Smuzhiyun break;
3261*4882a593Smuzhiyun case ODM_RATE5_5M:
3262*4882a593Smuzhiyun reg_txagc = R_0x838;
3263*4882a593Smuzhiyun reg_mask = 0x7f000000;
3264*4882a593Smuzhiyun break;
3265*4882a593Smuzhiyun case ODM_RATE11M:
3266*4882a593Smuzhiyun reg_txagc = R_0x86c;
3267*4882a593Smuzhiyun reg_mask = 0x0000007f;
3268*4882a593Smuzhiyun break;
3269*4882a593Smuzhiyun
3270*4882a593Smuzhiyun case ODM_RATE6M:
3271*4882a593Smuzhiyun reg_txagc = R_0x830;
3272*4882a593Smuzhiyun reg_mask = 0x0000007f;
3273*4882a593Smuzhiyun break;
3274*4882a593Smuzhiyun case ODM_RATE9M:
3275*4882a593Smuzhiyun reg_txagc = R_0x830;
3276*4882a593Smuzhiyun reg_mask = 0x00007f00;
3277*4882a593Smuzhiyun break;
3278*4882a593Smuzhiyun case ODM_RATE12M:
3279*4882a593Smuzhiyun reg_txagc = R_0x830;
3280*4882a593Smuzhiyun reg_mask = 0x007f0000;
3281*4882a593Smuzhiyun break;
3282*4882a593Smuzhiyun case ODM_RATE18M:
3283*4882a593Smuzhiyun reg_txagc = R_0x830;
3284*4882a593Smuzhiyun reg_mask = 0x7f000000;
3285*4882a593Smuzhiyun break;
3286*4882a593Smuzhiyun case ODM_RATE24M:
3287*4882a593Smuzhiyun reg_txagc = R_0x834;
3288*4882a593Smuzhiyun reg_mask = 0x0000007f;
3289*4882a593Smuzhiyun break;
3290*4882a593Smuzhiyun case ODM_RATE36M:
3291*4882a593Smuzhiyun reg_txagc = R_0x834;
3292*4882a593Smuzhiyun reg_mask = 0x00007f00;
3293*4882a593Smuzhiyun break;
3294*4882a593Smuzhiyun case ODM_RATE48M:
3295*4882a593Smuzhiyun reg_txagc = R_0x834;
3296*4882a593Smuzhiyun reg_mask = 0x007f0000;
3297*4882a593Smuzhiyun break;
3298*4882a593Smuzhiyun case ODM_RATE54M:
3299*4882a593Smuzhiyun reg_txagc = R_0x834;
3300*4882a593Smuzhiyun reg_mask = 0x7f000000;
3301*4882a593Smuzhiyun break;
3302*4882a593Smuzhiyun
3303*4882a593Smuzhiyun case ODM_RATEMCS0:
3304*4882a593Smuzhiyun reg_txagc = R_0x83c;
3305*4882a593Smuzhiyun reg_mask = 0x0000007f;
3306*4882a593Smuzhiyun break;
3307*4882a593Smuzhiyun case ODM_RATEMCS1:
3308*4882a593Smuzhiyun reg_txagc = R_0x83c;
3309*4882a593Smuzhiyun reg_mask = 0x00007f00;
3310*4882a593Smuzhiyun break;
3311*4882a593Smuzhiyun case ODM_RATEMCS2:
3312*4882a593Smuzhiyun reg_txagc = R_0x83c;
3313*4882a593Smuzhiyun reg_mask = 0x007f0000;
3314*4882a593Smuzhiyun break;
3315*4882a593Smuzhiyun case ODM_RATEMCS3:
3316*4882a593Smuzhiyun reg_txagc = R_0x83c;
3317*4882a593Smuzhiyun reg_mask = 0x7f000000;
3318*4882a593Smuzhiyun break;
3319*4882a593Smuzhiyun case ODM_RATEMCS4:
3320*4882a593Smuzhiyun reg_txagc = R_0x848;
3321*4882a593Smuzhiyun reg_mask = 0x0000007f;
3322*4882a593Smuzhiyun break;
3323*4882a593Smuzhiyun case ODM_RATEMCS5:
3324*4882a593Smuzhiyun reg_txagc = R_0x848;
3325*4882a593Smuzhiyun reg_mask = 0x00007f00;
3326*4882a593Smuzhiyun break;
3327*4882a593Smuzhiyun case ODM_RATEMCS6:
3328*4882a593Smuzhiyun reg_txagc = R_0x848;
3329*4882a593Smuzhiyun reg_mask = 0x007f0000;
3330*4882a593Smuzhiyun break;
3331*4882a593Smuzhiyun case ODM_RATEMCS7:
3332*4882a593Smuzhiyun reg_txagc = R_0x848;
3333*4882a593Smuzhiyun reg_mask = 0x7f000000;
3334*4882a593Smuzhiyun break;
3335*4882a593Smuzhiyun
3336*4882a593Smuzhiyun case ODM_RATEMCS8:
3337*4882a593Smuzhiyun reg_txagc = R_0x84c;
3338*4882a593Smuzhiyun reg_mask = 0x0000007f;
3339*4882a593Smuzhiyun break;
3340*4882a593Smuzhiyun case ODM_RATEMCS9:
3341*4882a593Smuzhiyun reg_txagc = R_0x84c;
3342*4882a593Smuzhiyun reg_mask = 0x00007f00;
3343*4882a593Smuzhiyun break;
3344*4882a593Smuzhiyun case ODM_RATEMCS10:
3345*4882a593Smuzhiyun reg_txagc = R_0x84c;
3346*4882a593Smuzhiyun reg_mask = 0x007f0000;
3347*4882a593Smuzhiyun break;
3348*4882a593Smuzhiyun case ODM_RATEMCS11:
3349*4882a593Smuzhiyun reg_txagc = R_0x84c;
3350*4882a593Smuzhiyun reg_mask = 0x7f000000;
3351*4882a593Smuzhiyun break;
3352*4882a593Smuzhiyun case ODM_RATEMCS12:
3353*4882a593Smuzhiyun reg_txagc = R_0x868;
3354*4882a593Smuzhiyun reg_mask = 0x0000007f;
3355*4882a593Smuzhiyun break;
3356*4882a593Smuzhiyun case ODM_RATEMCS13:
3357*4882a593Smuzhiyun reg_txagc = R_0x868;
3358*4882a593Smuzhiyun reg_mask = 0x00007f00;
3359*4882a593Smuzhiyun break;
3360*4882a593Smuzhiyun case ODM_RATEMCS14:
3361*4882a593Smuzhiyun reg_txagc = R_0x868;
3362*4882a593Smuzhiyun reg_mask = 0x007f0000;
3363*4882a593Smuzhiyun break;
3364*4882a593Smuzhiyun case ODM_RATEMCS15:
3365*4882a593Smuzhiyun reg_txagc = R_0x868;
3366*4882a593Smuzhiyun reg_mask = 0x7f000000;
3367*4882a593Smuzhiyun break;
3368*4882a593Smuzhiyun
3369*4882a593Smuzhiyun default:
3370*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "Invalid HWrate!\n");
3371*4882a593Smuzhiyun break;
3372*4882a593Smuzhiyun }
3373*4882a593Smuzhiyun } else {
3374*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "Invalid RF path!!\n");
3375*4882a593Smuzhiyun }
3376*4882a593Smuzhiyun read_back_data = (u8)odm_get_bb_reg(dm, reg_txagc, reg_mask);
3377*4882a593Smuzhiyun PHYDM_DBG(dm, ODM_PHY_CONFIG, "%s: path-%d rate index 0x%x = 0x%x\n",
3378*4882a593Smuzhiyun __func__, path, hw_rate, read_back_data);
3379*4882a593Smuzhiyun return read_back_data;
3380*4882a593Smuzhiyun }
3381*4882a593Smuzhiyun #endif
3382*4882a593Smuzhiyun
3383*4882a593Smuzhiyun #ifdef CONFIG_MCC_DM
3384*4882a593Smuzhiyun #ifdef DYN_ANT_WEIGHTING_SUPPORT
phydm_set_weighting_cmn(struct dm_struct * dm)3385*4882a593Smuzhiyun void phydm_set_weighting_cmn(struct dm_struct *dm)
3386*4882a593Smuzhiyun {
3387*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "%s\n", __func__);
3388*4882a593Smuzhiyun odm_set_bb_reg(dm, 0xc04, (BIT(18) | BIT(21)), 0x0);
3389*4882a593Smuzhiyun odm_set_bb_reg(dm, 0xe04, (BIT(18) | BIT(21)), 0x0);
3390*4882a593Smuzhiyun }
3391*4882a593Smuzhiyun
phydm_set_weighting_mcc(u8 b_equal_weighting,void * dm_void,u8 port)3392*4882a593Smuzhiyun void phydm_set_weighting_mcc(u8 b_equal_weighting, void *dm_void, u8 port)
3393*4882a593Smuzhiyun {
3394*4882a593Smuzhiyun /*u8 reg_8;*/
3395*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3396*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3397*4882a593Smuzhiyun u8 val_0x98e, val_0x98f, val_0x81b;
3398*4882a593Smuzhiyun u32 temp_reg;
3399*4882a593Smuzhiyun
3400*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "ant_weighting_mcc, port = %d\n", port);
3401*4882a593Smuzhiyun if (b_equal_weighting) {
3402*4882a593Smuzhiyun temp_reg = odm_get_bb_reg(dm, 0x98c, 0x00ff0000);
3403*4882a593Smuzhiyun val_0x98e = (u8)(temp_reg >> 16) & 0xc0;
3404*4882a593Smuzhiyun temp_reg = odm_get_bb_reg(dm, 0x98c, 0xff000000);
3405*4882a593Smuzhiyun val_0x98f = (u8)(temp_reg >> 24) & 0x7f;
3406*4882a593Smuzhiyun temp_reg = odm_get_bb_reg(dm, 0x818, 0xff000000);
3407*4882a593Smuzhiyun val_0x81b = (u8)(temp_reg >> 24) & 0xfd;
3408*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "Equal weighting ,rssi_min = %d\n",
3409*4882a593Smuzhiyun dm->rssi_min);
3410*4882a593Smuzhiyun /*equal weighting*/
3411*4882a593Smuzhiyun } else {
3412*4882a593Smuzhiyun val_0x98e = 0x44;
3413*4882a593Smuzhiyun val_0x98f = 0x43;
3414*4882a593Smuzhiyun temp_reg = odm_get_bb_reg(dm, 0x818, 0xff000000);
3415*4882a593Smuzhiyun val_0x81b = (u8)(temp_reg >> 24) | BIT(2);
3416*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "AGC weighting ,rssi_min = %d\n",
3417*4882a593Smuzhiyun dm->rssi_min);
3418*4882a593Smuzhiyun /*fix sec_min_wgt = 1/2*/
3419*4882a593Smuzhiyun }
3420*4882a593Smuzhiyun mcc_dm->mcc_reg_id[2] = 0x2;
3421*4882a593Smuzhiyun mcc_dm->mcc_dm_reg[2] = 0x98e;
3422*4882a593Smuzhiyun mcc_dm->mcc_dm_val[2][port] = val_0x98e;
3423*4882a593Smuzhiyun
3424*4882a593Smuzhiyun mcc_dm->mcc_reg_id[3] = 0x3;
3425*4882a593Smuzhiyun mcc_dm->mcc_dm_reg[3] = 0x98f;
3426*4882a593Smuzhiyun mcc_dm->mcc_dm_val[3][port] = val_0x98f;
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun mcc_dm->mcc_reg_id[4] = 0x4;
3429*4882a593Smuzhiyun mcc_dm->mcc_dm_reg[4] = 0x81b;
3430*4882a593Smuzhiyun mcc_dm->mcc_dm_val[4][port] = val_0x81b;
3431*4882a593Smuzhiyun }
3432*4882a593Smuzhiyun
phydm_dyn_ant_dec_mcc(u8 port,u8 rssi_in,void * dm_void)3433*4882a593Smuzhiyun void phydm_dyn_ant_dec_mcc(u8 port, u8 rssi_in, void *dm_void)
3434*4882a593Smuzhiyun {
3435*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3436*4882a593Smuzhiyun u8 rssi_l2h = 43, rssi_h2l = 37;
3437*4882a593Smuzhiyun
3438*4882a593Smuzhiyun if (rssi_in == 0xff)
3439*4882a593Smuzhiyun phydm_set_weighting_mcc(FALSE, dm, port);
3440*4882a593Smuzhiyun else if (rssi_in >= rssi_l2h)
3441*4882a593Smuzhiyun phydm_set_weighting_mcc(TRUE, dm, port);
3442*4882a593Smuzhiyun else if (rssi_in <= rssi_h2l)
3443*4882a593Smuzhiyun phydm_set_weighting_mcc(FALSE, dm, port);
3444*4882a593Smuzhiyun }
3445*4882a593Smuzhiyun
phydm_dynamic_ant_weighting_mcc_8822b(void * dm_void)3446*4882a593Smuzhiyun void phydm_dynamic_ant_weighting_mcc_8822b(void *dm_void)
3447*4882a593Smuzhiyun {
3448*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3449*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3450*4882a593Smuzhiyun u8 i;
3451*4882a593Smuzhiyun
3452*4882a593Smuzhiyun phydm_set_weighting_cmn(dm);
3453*4882a593Smuzhiyun for (i = 0; i <= 1; i++)
3454*4882a593Smuzhiyun phydm_dyn_ant_dec_mcc(i, mcc_dm->mcc_rssi[i], dm);
3455*4882a593Smuzhiyun }
3456*4882a593Smuzhiyun #endif /*#ifdef DYN_ANT_WEIGHTING_SUPPORT*/
3457*4882a593Smuzhiyun
phydm_mcc_init(void * dm_void)3458*4882a593Smuzhiyun void phydm_mcc_init(void *dm_void)
3459*4882a593Smuzhiyun {
3460*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3461*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3462*4882a593Smuzhiyun u8 i;
3463*4882a593Smuzhiyun
3464*4882a593Smuzhiyun /*PHYDM_DBG(dm, DBG_COMP_MCC, ("MCC init\n"));*/
3465*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "MCC init\n");
3466*4882a593Smuzhiyun for (i = 0; i < MCC_DM_REG_NUM; i++) {
3467*4882a593Smuzhiyun mcc_dm->mcc_reg_id[i] = 0xff;
3468*4882a593Smuzhiyun mcc_dm->mcc_dm_reg[i] = 0;
3469*4882a593Smuzhiyun mcc_dm->mcc_dm_val[i][0] = 0;
3470*4882a593Smuzhiyun mcc_dm->mcc_dm_val[i][1] = 0;
3471*4882a593Smuzhiyun }
3472*4882a593Smuzhiyun for (i = 0; i < NUM_STA; i++) {
3473*4882a593Smuzhiyun mcc_dm->sta_macid[0][i] = 0xff;
3474*4882a593Smuzhiyun mcc_dm->sta_macid[1][i] = 0xff;
3475*4882a593Smuzhiyun }
3476*4882a593Smuzhiyun /* Function init */
3477*4882a593Smuzhiyun dm->is_stop_dym_ant_weighting = 0;
3478*4882a593Smuzhiyun }
3479*4882a593Smuzhiyun
phydm_check(void * dm_void)3480*4882a593Smuzhiyun u8 phydm_check(void *dm_void)
3481*4882a593Smuzhiyun {
3482*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3483*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3484*4882a593Smuzhiyun struct cmn_sta_info *p_entry = NULL;
3485*4882a593Smuzhiyun u8 shift = 0;
3486*4882a593Smuzhiyun u8 i = 0;
3487*4882a593Smuzhiyun u8 j = 0;
3488*4882a593Smuzhiyun u8 rssi_min[2] = {0xff, 0xff};
3489*4882a593Smuzhiyun u8 sta_num = 8;
3490*4882a593Smuzhiyun u8 mcc_macid = 0;
3491*4882a593Smuzhiyun
3492*4882a593Smuzhiyun for (i = 0; i <= 1; i++) {
3493*4882a593Smuzhiyun for (j = 0; j < sta_num; j++) {
3494*4882a593Smuzhiyun if (mcc_dm->sta_macid[i][j] != 0xff) {
3495*4882a593Smuzhiyun mcc_macid = mcc_dm->sta_macid[i][j];
3496*4882a593Smuzhiyun p_entry = dm->phydm_sta_info[mcc_macid];
3497*4882a593Smuzhiyun if (!p_entry) {
3498*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC,
3499*4882a593Smuzhiyun "PEntry NULL(mac=%d)\n",
3500*4882a593Smuzhiyun mcc_dm->sta_macid[i][j]);
3501*4882a593Smuzhiyun return _FAIL;
3502*4882a593Smuzhiyun }
3503*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC,
3504*4882a593Smuzhiyun "undec_smoothed_pwdb=%d\n",
3505*4882a593Smuzhiyun p_entry->rssi_stat.rssi);
3506*4882a593Smuzhiyun if (p_entry->rssi_stat.rssi < rssi_min[i])
3507*4882a593Smuzhiyun rssi_min[i] = p_entry->rssi_stat.rssi;
3508*4882a593Smuzhiyun }
3509*4882a593Smuzhiyun }
3510*4882a593Smuzhiyun }
3511*4882a593Smuzhiyun mcc_dm->mcc_rssi[0] = (u8)rssi_min[0];
3512*4882a593Smuzhiyun mcc_dm->mcc_rssi[1] = (u8)rssi_min[1];
3513*4882a593Smuzhiyun return _SUCCESS;
3514*4882a593Smuzhiyun }
3515*4882a593Smuzhiyun
phydm_mcc_h2ccmd_rst(void * dm_void)3516*4882a593Smuzhiyun void phydm_mcc_h2ccmd_rst(void *dm_void)
3517*4882a593Smuzhiyun {
3518*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3519*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3520*4882a593Smuzhiyun u8 i;
3521*4882a593Smuzhiyun u8 regid;
3522*4882a593Smuzhiyun u8 h2c_mcc[H2C_MAX_LENGTH];
3523*4882a593Smuzhiyun
3524*4882a593Smuzhiyun /* RST MCC */
3525*4882a593Smuzhiyun for (i = 0; i < H2C_MAX_LENGTH; i++)
3526*4882a593Smuzhiyun h2c_mcc[i] = 0xff;
3527*4882a593Smuzhiyun h2c_mcc[0] = 0x00;
3528*4882a593Smuzhiyun odm_fill_h2c_cmd(dm, PHYDM_H2C_MCC, H2C_MAX_LENGTH, h2c_mcc);
3529*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "MCC H2C RST\n");
3530*4882a593Smuzhiyun }
3531*4882a593Smuzhiyun
phydm_mcc_h2ccmd(void * dm_void)3532*4882a593Smuzhiyun void phydm_mcc_h2ccmd(void *dm_void)
3533*4882a593Smuzhiyun {
3534*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3535*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3536*4882a593Smuzhiyun u8 i;
3537*4882a593Smuzhiyun u8 regid;
3538*4882a593Smuzhiyun u8 h2c_mcc[H2C_MAX_LENGTH];
3539*4882a593Smuzhiyun
3540*4882a593Smuzhiyun if (mcc_dm->mcc_rf_ch[0] == 0xff && mcc_dm->mcc_rf_ch[1] == 0xff) {
3541*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "MCC channel Error\n");
3542*4882a593Smuzhiyun return;
3543*4882a593Smuzhiyun }
3544*4882a593Smuzhiyun /* Set Channel number */
3545*4882a593Smuzhiyun for (i = 0; i < H2C_MAX_LENGTH; i++)
3546*4882a593Smuzhiyun h2c_mcc[i] = 0xff;
3547*4882a593Smuzhiyun h2c_mcc[0] = 0xe0;
3548*4882a593Smuzhiyun h2c_mcc[1] = (u8)(mcc_dm->mcc_rf_ch[0]);
3549*4882a593Smuzhiyun h2c_mcc[2] = (u8)(mcc_dm->mcc_rf_ch[0] >> 8);
3550*4882a593Smuzhiyun h2c_mcc[3] = (u8)(mcc_dm->mcc_rf_ch[1]);
3551*4882a593Smuzhiyun h2c_mcc[4] = (u8)(mcc_dm->mcc_rf_ch[1] >> 8);
3552*4882a593Smuzhiyun h2c_mcc[5] = 0xff;
3553*4882a593Smuzhiyun h2c_mcc[6] = 0xff;
3554*4882a593Smuzhiyun odm_fill_h2c_cmd(dm, PHYDM_H2C_MCC, H2C_MAX_LENGTH, h2c_mcc);
3555*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC,
3556*4882a593Smuzhiyun "MCC H2C SetCH: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
3557*4882a593Smuzhiyun h2c_mcc[0], h2c_mcc[1], h2c_mcc[2], h2c_mcc[3],
3558*4882a593Smuzhiyun h2c_mcc[4], h2c_mcc[5], h2c_mcc[6]);
3559*4882a593Smuzhiyun
3560*4882a593Smuzhiyun /* Set Reg and value*/
3561*4882a593Smuzhiyun for (i = 0; i < H2C_MAX_LENGTH; i++)
3562*4882a593Smuzhiyun h2c_mcc[i] = 0xff;
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun for (i = 0; i < MCC_DM_REG_NUM; i++) {
3565*4882a593Smuzhiyun regid = mcc_dm->mcc_reg_id[i];
3566*4882a593Smuzhiyun if (regid != 0xff) {
3567*4882a593Smuzhiyun h2c_mcc[0] = 0xa0 | (regid & 0x1f);
3568*4882a593Smuzhiyun h2c_mcc[1] = (u8)(mcc_dm->mcc_dm_reg[i]);
3569*4882a593Smuzhiyun h2c_mcc[2] = (u8)(mcc_dm->mcc_dm_reg[i] >> 8);
3570*4882a593Smuzhiyun h2c_mcc[3] = mcc_dm->mcc_dm_val[i][0];
3571*4882a593Smuzhiyun h2c_mcc[4] = mcc_dm->mcc_dm_val[i][1];
3572*4882a593Smuzhiyun h2c_mcc[5] = 0xff;
3573*4882a593Smuzhiyun h2c_mcc[6] = 0xff;
3574*4882a593Smuzhiyun odm_fill_h2c_cmd(dm, PHYDM_H2C_MCC, H2C_MAX_LENGTH,
3575*4882a593Smuzhiyun h2c_mcc);
3576*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC,
3577*4882a593Smuzhiyun "MCC H2C: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
3578*4882a593Smuzhiyun h2c_mcc[0], h2c_mcc[1], h2c_mcc[2],
3579*4882a593Smuzhiyun h2c_mcc[3], h2c_mcc[4],
3580*4882a593Smuzhiyun h2c_mcc[5], h2c_mcc[6]);
3581*4882a593Smuzhiyun }
3582*4882a593Smuzhiyun }
3583*4882a593Smuzhiyun }
3584*4882a593Smuzhiyun
phydm_mcc_ctrl(void * dm_void)3585*4882a593Smuzhiyun void phydm_mcc_ctrl(void *dm_void)
3586*4882a593Smuzhiyun {
3587*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3588*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3589*4882a593Smuzhiyun struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
3590*4882a593Smuzhiyun
3591*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "MCC status: %x\n", mcc_dm->mcc_status);
3592*4882a593Smuzhiyun /*MCC stage no change*/
3593*4882a593Smuzhiyun if (mcc_dm->mcc_status == mcc_dm->mcc_pre_status)
3594*4882a593Smuzhiyun return;
3595*4882a593Smuzhiyun /*Not in MCC stage*/
3596*4882a593Smuzhiyun if (mcc_dm->mcc_status == 0) {
3597*4882a593Smuzhiyun /* Enable normal Ant-weighting */
3598*4882a593Smuzhiyun dm->is_stop_dym_ant_weighting = 0;
3599*4882a593Smuzhiyun /* Enable normal DIG */
3600*4882a593Smuzhiyun odm_pause_dig(dm, PHYDM_RESUME, PHYDM_PAUSE_LEVEL_1, 0x20);
3601*4882a593Smuzhiyun } else {
3602*4882a593Smuzhiyun /* Disable normal Ant-weighting */
3603*4882a593Smuzhiyun dm->is_stop_dym_ant_weighting = 1;
3604*4882a593Smuzhiyun /* Enable normal DIG */
3605*4882a593Smuzhiyun odm_pause_dig(dm, PHYDM_PAUSE_NO_SET, PHYDM_PAUSE_LEVEL_1,
3606*4882a593Smuzhiyun 0x20);
3607*4882a593Smuzhiyun }
3608*4882a593Smuzhiyun if (mcc_dm->mcc_status == 0 && mcc_dm->mcc_pre_status != 0)
3609*4882a593Smuzhiyun phydm_mcc_init(dm);
3610*4882a593Smuzhiyun mcc_dm->mcc_pre_status = mcc_dm->mcc_status;
3611*4882a593Smuzhiyun }
3612*4882a593Smuzhiyun
phydm_fill_mcccmd(void * dm_void,u8 regid,u16 reg_add,u8 val0,u8 val1)3613*4882a593Smuzhiyun void phydm_fill_mcccmd(void *dm_void, u8 regid, u16 reg_add,
3614*4882a593Smuzhiyun u8 val0, u8 val1)
3615*4882a593Smuzhiyun {
3616*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3617*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3618*4882a593Smuzhiyun
3619*4882a593Smuzhiyun mcc_dm->mcc_reg_id[regid] = regid;
3620*4882a593Smuzhiyun mcc_dm->mcc_dm_reg[regid] = reg_add;
3621*4882a593Smuzhiyun mcc_dm->mcc_dm_val[regid][0] = val0;
3622*4882a593Smuzhiyun mcc_dm->mcc_dm_val[regid][1] = val1;
3623*4882a593Smuzhiyun }
3624*4882a593Smuzhiyun
phydm_mcc_switch(void * dm_void)3625*4882a593Smuzhiyun void phydm_mcc_switch(void *dm_void)
3626*4882a593Smuzhiyun {
3627*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
3628*4882a593Smuzhiyun struct _phydm_mcc_dm_ *mcc_dm = &dm->mcc_dm;
3629*4882a593Smuzhiyun s8 ret;
3630*4882a593Smuzhiyun
3631*4882a593Smuzhiyun phydm_mcc_ctrl(dm);
3632*4882a593Smuzhiyun if (mcc_dm->mcc_status == 0) {/*Not in MCC stage*/
3633*4882a593Smuzhiyun phydm_mcc_h2ccmd_rst(dm);
3634*4882a593Smuzhiyun return;
3635*4882a593Smuzhiyun }
3636*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "MCC switch\n");
3637*4882a593Smuzhiyun ret = phydm_check(dm);
3638*4882a593Smuzhiyun if (ret == _FAIL) {
3639*4882a593Smuzhiyun PHYDM_DBG(dm, DBG_COMP_MCC, "MCC check fail\n");
3640*4882a593Smuzhiyun return;
3641*4882a593Smuzhiyun }
3642*4882a593Smuzhiyun /* Set IGI*/
3643*4882a593Smuzhiyun phydm_mcc_igi_cal(dm);
3644*4882a593Smuzhiyun
3645*4882a593Smuzhiyun /* Set Antenna Gain*/
3646*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
3647*4882a593Smuzhiyun phydm_dynamic_ant_weighting_mcc_8822b(dm);
3648*4882a593Smuzhiyun #endif
3649*4882a593Smuzhiyun /* Set H2C Cmd*/
3650*4882a593Smuzhiyun phydm_mcc_h2ccmd(dm);
3651*4882a593Smuzhiyun }
3652*4882a593Smuzhiyun #endif
3653*4882a593Smuzhiyun
3654*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
phydm_normal_driver_rx_sniffer(struct dm_struct * dm,u8 * desc,PRT_RFD_STATUS rt_rfd_status,u8 * drv_info,u8 phy_status)3655*4882a593Smuzhiyun void phydm_normal_driver_rx_sniffer(
3656*4882a593Smuzhiyun struct dm_struct *dm,
3657*4882a593Smuzhiyun u8 *desc,
3658*4882a593Smuzhiyun PRT_RFD_STATUS rt_rfd_status,
3659*4882a593Smuzhiyun u8 *drv_info,
3660*4882a593Smuzhiyun u8 phy_status)
3661*4882a593Smuzhiyun {
3662*4882a593Smuzhiyun #if (defined(CONFIG_PHYDM_RX_SNIFFER_PARSING))
3663*4882a593Smuzhiyun u32 *msg;
3664*4882a593Smuzhiyun u16 seq_num;
3665*4882a593Smuzhiyun
3666*4882a593Smuzhiyun if (rt_rfd_status->packet_report_type != NORMAL_RX)
3667*4882a593Smuzhiyun return;
3668*4882a593Smuzhiyun
3669*4882a593Smuzhiyun if (!dm->is_linked) {
3670*4882a593Smuzhiyun if (rt_rfd_status->is_hw_error)
3671*4882a593Smuzhiyun return;
3672*4882a593Smuzhiyun }
3673*4882a593Smuzhiyun
3674*4882a593Smuzhiyun if (phy_status == true) {
3675*4882a593Smuzhiyun if (dm->rx_pkt_type == type_block_ack ||
3676*4882a593Smuzhiyun dm->rx_pkt_type == type_rts || dm->rx_pkt_type == type_cts)
3677*4882a593Smuzhiyun seq_num = 0;
3678*4882a593Smuzhiyun else
3679*4882a593Smuzhiyun seq_num = rt_rfd_status->seq_num;
3680*4882a593Smuzhiyun
3681*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER,
3682*4882a593Smuzhiyun "%04d , %01s, rate=0x%02x, L=%04d , %s , %s",
3683*4882a593Smuzhiyun seq_num,
3684*4882a593Smuzhiyun /*rt_rfd_status->mac_id,*/
3685*4882a593Smuzhiyun (rt_rfd_status->is_crc ? "C" :
3686*4882a593Smuzhiyun rt_rfd_status->is_ampdu ? "A" : "_"),
3687*4882a593Smuzhiyun rt_rfd_status->data_rate,
3688*4882a593Smuzhiyun rt_rfd_status->length,
3689*4882a593Smuzhiyun ((rt_rfd_status->band_width == 0) ? "20M" :
3690*4882a593Smuzhiyun ((rt_rfd_status->band_width == 1) ? "40M" : "80M")),
3691*4882a593Smuzhiyun (rt_rfd_status->is_ldpc ? "LDP" : "BCC"));
3692*4882a593Smuzhiyun
3693*4882a593Smuzhiyun if (dm->rx_pkt_type == type_asoc_req)
3694*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "AS_REQ");
3695*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_asoc_rsp)
3696*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "AS_RSP");
3697*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_probe_req)
3698*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "PR_REQ");
3699*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_probe_rsp)
3700*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "PR_RSP");
3701*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_deauth)
3702*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "DEAUTH");
3703*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_beacon)
3704*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "BEACON");
3705*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_block_ack_req)
3706*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "BA_REQ");
3707*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_rts)
3708*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "__RTS_");
3709*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_cts)
3710*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "__CTS_");
3711*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_ack)
3712*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "__ACK_");
3713*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_block_ack)
3714*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "__BA__");
3715*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_data)
3716*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "_DATA_");
3717*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_data_ack)
3718*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "Data_Ack");
3719*4882a593Smuzhiyun else if (dm->rx_pkt_type == type_qos_data)
3720*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [%s]", "QoS_Data");
3721*4882a593Smuzhiyun else
3722*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [0x%x]",
3723*4882a593Smuzhiyun dm->rx_pkt_type);
3724*4882a593Smuzhiyun
3725*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER, " , [RSSI=%d,%d,%d,%d ]",
3726*4882a593Smuzhiyun dm->rssi_a,
3727*4882a593Smuzhiyun dm->rssi_b,
3728*4882a593Smuzhiyun dm->rssi_c,
3729*4882a593Smuzhiyun dm->rssi_d);
3730*4882a593Smuzhiyun
3731*4882a593Smuzhiyun msg = (u32 *)drv_info;
3732*4882a593Smuzhiyun
3733*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER,
3734*4882a593Smuzhiyun " , P-STS[28:0]=%08x-%08x-%08x-%08x-%08x-%08x-%08x\n",
3735*4882a593Smuzhiyun msg[6], msg[5], msg[4], msg[3],
3736*4882a593Smuzhiyun msg[2], msg[1], msg[1]);
3737*4882a593Smuzhiyun } else {
3738*4882a593Smuzhiyun PHYDM_DBG_F(dm, ODM_COMP_SNIFFER,
3739*4882a593Smuzhiyun "%04d , %01s, rate=0x%02x, L=%04d , %s , %s\n",
3740*4882a593Smuzhiyun rt_rfd_status->seq_num,
3741*4882a593Smuzhiyun /*rt_rfd_status->mac_id,*/
3742*4882a593Smuzhiyun (rt_rfd_status->is_crc ? "C" :
3743*4882a593Smuzhiyun (rt_rfd_status->is_ampdu) ? "A" : "_"),
3744*4882a593Smuzhiyun rt_rfd_status->data_rate,
3745*4882a593Smuzhiyun rt_rfd_status->length,
3746*4882a593Smuzhiyun ((rt_rfd_status->band_width == 0) ? "20M" :
3747*4882a593Smuzhiyun ((rt_rfd_status->band_width == 1) ? "40M" : "80M")),
3748*4882a593Smuzhiyun (rt_rfd_status->is_ldpc ? "LDP" : "BCC"));
3749*4882a593Smuzhiyun }
3750*4882a593Smuzhiyun
3751*4882a593Smuzhiyun #endif
3752*4882a593Smuzhiyun }
3753*4882a593Smuzhiyun
3754*4882a593Smuzhiyun #endif
3755