xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8723ds/hal/phydm/phydm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*@************************************************************
27*4882a593Smuzhiyun  * include files
28*4882a593Smuzhiyun  ************************************************************/
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "mp_precomp.h"
31*4882a593Smuzhiyun #include "phydm_precomp.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun const u16 phy_rate_table[] = {
34*4882a593Smuzhiyun 	/*@20M*/
35*4882a593Smuzhiyun 	1, 2, 5, 11,
36*4882a593Smuzhiyun 	6, 9, 12, 18, 24, 36, 48, 54,
37*4882a593Smuzhiyun 	6, 13, 19, 26, 39, 52, 58, 65, /*@MCS0~7*/
38*4882a593Smuzhiyun 	13, 26, 39, 52, 78, 104, 117, 130, /*@MCS8~15*/
39*4882a593Smuzhiyun 	19, 39, 58, 78, 117, 156, 175, 195, /*@MCS16~23*/
40*4882a593Smuzhiyun 	26, 52, 78, 104, 156, 208, 234, 260, /*@MCS24~31*/
41*4882a593Smuzhiyun 	6, 13, 19, 26, 39, 52, 58, 65, 78, 90, /*@1ss MCS0~9*/
42*4882a593Smuzhiyun 	13, 26, 39, 52, 78, 104, 117, 130, 156, 180, /*@2ss MCS0~9*/
43*4882a593Smuzhiyun 	19, 39, 58, 78, 117, 156, 175, 195, 234, 260, /*@3ss MCS0~9*/
44*4882a593Smuzhiyun 	26, 52, 78, 104, 156, 208, 234, 260, 312, 360 /*@4ss MCS0~9*/
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
phydm_traffic_load_decision(void * dm_void)47*4882a593Smuzhiyun void phydm_traffic_load_decision(void *dm_void)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
50*4882a593Smuzhiyun 	u8 shift = 0;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	/*@---TP & Trafic-load calculation---*/
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	if (dm->last_tx_ok_cnt > *dm->num_tx_bytes_unicast)
55*4882a593Smuzhiyun 		dm->last_tx_ok_cnt = *dm->num_tx_bytes_unicast;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	if (dm->last_rx_ok_cnt > *dm->num_rx_bytes_unicast)
58*4882a593Smuzhiyun 		dm->last_rx_ok_cnt = *dm->num_rx_bytes_unicast;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	dm->cur_tx_ok_cnt = *dm->num_tx_bytes_unicast - dm->last_tx_ok_cnt;
61*4882a593Smuzhiyun 	dm->cur_rx_ok_cnt = *dm->num_rx_bytes_unicast - dm->last_rx_ok_cnt;
62*4882a593Smuzhiyun 	dm->last_tx_ok_cnt = *dm->num_tx_bytes_unicast;
63*4882a593Smuzhiyun 	dm->last_rx_ok_cnt = *dm->num_rx_bytes_unicast;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/*@AP:  <<3(8bit), >>20(10^6,M), >>0(1sec)*/
66*4882a593Smuzhiyun 	shift = 17 + (PHYDM_WATCH_DOG_PERIOD - 1);
67*4882a593Smuzhiyun 	/*@WIN&CE:  <<3(8bit), >>20(10^6,M), >>1(2sec)*/
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	dm->tx_tp = (dm->tx_tp >> 1) + (u32)((dm->cur_tx_ok_cnt >> shift) >> 1);
70*4882a593Smuzhiyun 	dm->rx_tp = (dm->rx_tp >> 1) + (u32)((dm->cur_rx_ok_cnt >> shift) >> 1);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	dm->total_tp = dm->tx_tp + dm->rx_tp;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/*@[Calculate TX/RX state]*/
75*4882a593Smuzhiyun 	if (dm->tx_tp > (dm->rx_tp << 1))
76*4882a593Smuzhiyun 		dm->txrx_state_all = TX_STATE;
77*4882a593Smuzhiyun 	else if (dm->rx_tp > (dm->tx_tp << 1))
78*4882a593Smuzhiyun 		dm->txrx_state_all = RX_STATE;
79*4882a593Smuzhiyun 	else
80*4882a593Smuzhiyun 		dm->txrx_state_all = BI_DIRECTION_STATE;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/*@[Traffic load decision]*/
83*4882a593Smuzhiyun 	dm->pre_traffic_load = dm->traffic_load;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (dm->cur_tx_ok_cnt > 1875000 || dm->cur_rx_ok_cnt > 1875000) {
86*4882a593Smuzhiyun 		/* @( 1.875M * 8bit ) / 2sec= 7.5M bits /sec )*/
87*4882a593Smuzhiyun 		dm->traffic_load = TRAFFIC_HIGH;
88*4882a593Smuzhiyun 	} else if (dm->cur_tx_ok_cnt > 500000 || dm->cur_rx_ok_cnt > 500000) {
89*4882a593Smuzhiyun 		/*@( 0.5M * 8bit ) / 2sec =  2M bits /sec )*/
90*4882a593Smuzhiyun 		dm->traffic_load = TRAFFIC_MID;
91*4882a593Smuzhiyun 	} else if (dm->cur_tx_ok_cnt > 100000 || dm->cur_rx_ok_cnt > 100000) {
92*4882a593Smuzhiyun 		/*@( 0.1M * 8bit ) / 2sec =  0.4M bits /sec )*/
93*4882a593Smuzhiyun 		dm->traffic_load = TRAFFIC_LOW;
94*4882a593Smuzhiyun 	} else if (dm->cur_tx_ok_cnt > 25000 || dm->cur_rx_ok_cnt > 25000) {
95*4882a593Smuzhiyun 		/*@( 0.025M * 8bit ) / 2sec =  0.1M bits /sec )*/
96*4882a593Smuzhiyun 		dm->traffic_load = TRAFFIC_ULTRA_LOW;
97*4882a593Smuzhiyun 	} else {
98*4882a593Smuzhiyun 		dm->traffic_load = TRAFFIC_NO_TP;
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/*@[Calculate consecutive idlel time]*/
102*4882a593Smuzhiyun 	if (dm->traffic_load == 0)
103*4882a593Smuzhiyun 		dm->consecutive_idlel_time += PHYDM_WATCH_DOG_PERIOD;
104*4882a593Smuzhiyun 	else
105*4882a593Smuzhiyun 		dm->consecutive_idlel_time = 0;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	#if 0
108*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_COMMON_FLOW,
109*4882a593Smuzhiyun 		  "cur_tx_ok_cnt = %d, cur_rx_ok_cnt = %d, last_tx_ok_cnt = %d, last_rx_ok_cnt = %d\n",
110*4882a593Smuzhiyun 		  dm->cur_tx_ok_cnt, dm->cur_rx_ok_cnt, dm->last_tx_ok_cnt,
111*4882a593Smuzhiyun 		  dm->last_rx_ok_cnt);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_COMMON_FLOW, "tx_tp = %d, rx_tp = %d\n", dm->tx_tp,
114*4882a593Smuzhiyun 		  dm->rx_tp);
115*4882a593Smuzhiyun 	#endif
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
phydm_cck_new_agc_chk(struct dm_struct * dm)118*4882a593Smuzhiyun void phydm_cck_new_agc_chk(struct dm_struct *dm)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	u32 new_agc_addr = 0x0;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	dm->cck_new_agc = false;
123*4882a593Smuzhiyun #if (RTL8723D_SUPPORT || RTL8822B_SUPPORT || RTL8821C_SUPPORT ||\
124*4882a593Smuzhiyun 	RTL8197F_SUPPORT || RTL8710B_SUPPORT || RTL8192F_SUPPORT ||\
125*4882a593Smuzhiyun 	RTL8195B_SUPPORT || RTL8198F_SUPPORT || RTL8822C_SUPPORT ||\
126*4882a593Smuzhiyun 	RTL8721D_SUPPORT || RTL8710C_SUPPORT)
127*4882a593Smuzhiyun 	if (dm->support_ic_type & (ODM_RTL8723D | ODM_RTL8822B | ODM_RTL8821C |
128*4882a593Smuzhiyun 	    ODM_RTL8197F | ODM_RTL8710B | ODM_RTL8192F | ODM_RTL8195B |
129*4882a593Smuzhiyun 	    ODM_RTL8721D | ODM_RTL8710C)) {
130*4882a593Smuzhiyun 		new_agc_addr = R_0xa9c;
131*4882a593Smuzhiyun 	} else if (dm->support_ic_type & (ODM_RTL8198F | ODM_RTL8822C |
132*4882a593Smuzhiyun 		   ODM_RTL8814B | ODM_RTL8197G)) {
133*4882a593Smuzhiyun 		new_agc_addr = R_0x1a9c;
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 		/*@1: new agc  0: old agc*/
137*4882a593Smuzhiyun 	dm->cck_new_agc = (boolean)odm_get_bb_reg(dm, new_agc_addr, BIT(17));
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun #if (RTL8723F_SUPPORT)
140*4882a593Smuzhiyun 	if (dm->support_ic_type & (ODM_RTL8723F))
141*4882a593Smuzhiyun 		dm->cck_new_agc = true;
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*select 3 or 4 bit LNA */
phydm_cck_lna_bit_num_chk(struct dm_struct * dm)146*4882a593Smuzhiyun void phydm_cck_lna_bit_num_chk(struct dm_struct *dm)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	boolean report_type = 0;
149*4882a593Smuzhiyun 	#if (RTL8192E_SUPPORT)
150*4882a593Smuzhiyun 	u32 value_824, value_82c;
151*4882a593Smuzhiyun 	#endif
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	#if (RTL8192E_SUPPORT)
154*4882a593Smuzhiyun 	if (dm->support_ic_type & (ODM_RTL8192E)) {
155*4882a593Smuzhiyun 	/* @0x824[9] = 0x82C[9] = 0xA80[7] those registers setting
156*4882a593Smuzhiyun 	 * should be equal or CCK RSSI report may be incorrect
157*4882a593Smuzhiyun 	 */
158*4882a593Smuzhiyun 		value_824 = odm_get_bb_reg(dm, R_0x824, BIT(9));
159*4882a593Smuzhiyun 		value_82c = odm_get_bb_reg(dm, R_0x82c, BIT(9));
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 		if (value_824 != value_82c)
162*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0x82c, BIT(9), value_824);
163*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xa80, BIT(7), value_824);
164*4882a593Smuzhiyun 		report_type = (boolean)value_824;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 	#endif
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	#if (RTL8703B_SUPPORT || RTL8723D_SUPPORT || RTL8710B_SUPPORT)
169*4882a593Smuzhiyun 	if (dm->support_ic_type &
170*4882a593Smuzhiyun 	    (ODM_RTL8703B | ODM_RTL8723D | ODM_RTL8710B)) {
171*4882a593Smuzhiyun 		report_type = (boolean)odm_get_bb_reg(dm, R_0x950, BIT(11));
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		if (report_type != 1)
174*4882a593Smuzhiyun 			pr_debug("[Warning] CCK should be 4bit LNA\n");
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 	#endif
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	#if (RTL8821C_SUPPORT)
179*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8821C) {
180*4882a593Smuzhiyun 		if (dm->default_rf_set_8821c == SWITCH_TO_BTG)
181*4882a593Smuzhiyun 			report_type = 1;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 	#endif
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	dm->cck_agc_report_type = report_type;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	PHYDM_DBG(dm, ODM_COMP_INIT, "cck_agc_report_type=((%d))\n",
188*4882a593Smuzhiyun 		  dm->cck_agc_report_type);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
phydm_init_cck_setting(struct dm_struct * dm)191*4882a593Smuzhiyun void phydm_init_cck_setting(struct dm_struct *dm)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	u32 reg_tmp = 0;
194*4882a593Smuzhiyun 	u32 mask_tmp = 0;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	phydm_cck_new_agc_chk(dm);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
199*4882a593Smuzhiyun 		return;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	reg_tmp = ODM_REG(CCK_RPT_FORMAT, dm);
202*4882a593Smuzhiyun 	mask_tmp = ODM_BIT(CCK_RPT_FORMAT, dm);
203*4882a593Smuzhiyun 	dm->is_cck_high_power = (boolean)odm_get_bb_reg(dm, reg_tmp, mask_tmp);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	PHYDM_DBG(dm, ODM_COMP_INIT, "ext_lna_gain=((%d))\n", dm->ext_lna_gain);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	phydm_config_cck_rx_antenna_init(dm);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8192F)
210*4882a593Smuzhiyun 		phydm_config_cck_rx_path(dm, BB_PATH_AB);
211*4882a593Smuzhiyun 	else if (dm->valid_path_set == BB_PATH_A)
212*4882a593Smuzhiyun 		phydm_config_cck_rx_path(dm, BB_PATH_A);
213*4882a593Smuzhiyun 	else if (dm->valid_path_set == BB_PATH_B)
214*4882a593Smuzhiyun 		phydm_config_cck_rx_path(dm, BB_PATH_B);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	phydm_cck_lna_bit_num_chk(dm);
217*4882a593Smuzhiyun 	phydm_get_cck_rssi_table_from_reg(dm);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #ifdef CONFIG_RFE_BY_HW_INFO
phydm_init_hw_info_by_rfe(struct dm_struct * dm)221*4882a593Smuzhiyun void phydm_init_hw_info_by_rfe(struct dm_struct *dm)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	#if (RTL8821C_SUPPORT)
224*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8821C)
225*4882a593Smuzhiyun 		phydm_init_hw_info_by_rfe_type_8821c(dm);
226*4882a593Smuzhiyun 	#endif
227*4882a593Smuzhiyun 	#if (RTL8197F_SUPPORT)
228*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197F)
229*4882a593Smuzhiyun 		phydm_init_hw_info_by_rfe_type_8197f(dm);
230*4882a593Smuzhiyun 	#endif
231*4882a593Smuzhiyun 	#if (RTL8197G_SUPPORT)
232*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
233*4882a593Smuzhiyun 		phydm_init_hw_info_by_rfe_type_8197g(dm);
234*4882a593Smuzhiyun 	#endif
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun 
phydm_common_info_self_init(struct dm_struct * dm)238*4882a593Smuzhiyun void phydm_common_info_self_init(struct dm_struct *dm)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	u32 reg_tmp = 0;
241*4882a593Smuzhiyun 	u32 mask_tmp = 0;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	dm->run_in_drv_fw = RUN_IN_DRIVER;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/*@BB IP Generation*/
246*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
247*4882a593Smuzhiyun 		dm->ic_ip_series = PHYDM_IC_JGR3;
248*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_11AC_SERIES)
249*4882a593Smuzhiyun 		dm->ic_ip_series = PHYDM_IC_AC;
250*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_11N_SERIES)
251*4882a593Smuzhiyun 		dm->ic_ip_series = PHYDM_IC_N;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/*@BB phy-status Generation*/
254*4882a593Smuzhiyun 	if (dm->support_ic_type & PHYSTS_3RD_TYPE_IC)
255*4882a593Smuzhiyun 		dm->ic_phy_sts_type = PHYDM_PHYSTS_TYPE_3;
256*4882a593Smuzhiyun 	else if (dm->support_ic_type & PHYSTS_2ND_TYPE_IC)
257*4882a593Smuzhiyun 		dm->ic_phy_sts_type = PHYDM_PHYSTS_TYPE_2;
258*4882a593Smuzhiyun 	else
259*4882a593Smuzhiyun 		dm->ic_phy_sts_type = PHYDM_PHYSTS_TYPE_1;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	phydm_init_cck_setting(dm);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	reg_tmp = ODM_REG(BB_RX_PATH, dm);
264*4882a593Smuzhiyun 	mask_tmp = ODM_BIT(BB_RX_PATH, dm);
265*4882a593Smuzhiyun 	dm->rf_path_rx_enable = (u8)odm_get_bb_reg(dm, reg_tmp, mask_tmp);
266*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE != ODM_CE)
267*4882a593Smuzhiyun 	dm->is_net_closed = &dm->BOOLEAN_temp;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	phydm_init_debug_setting(dm);
270*4882a593Smuzhiyun #endif
271*4882a593Smuzhiyun 	phydm_init_soft_ml_setting(dm);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	dm->phydm_sys_up_time = 0;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_IC_1SS)
276*4882a593Smuzhiyun 		dm->num_rf_path = 1;
277*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_2SS)
278*4882a593Smuzhiyun 		dm->num_rf_path = 2;
279*4882a593Smuzhiyun 	#if 0
280*4882a593Smuzhiyun 	/* @RTK do not has IC which is equipped with 3 RF paths,
281*4882a593Smuzhiyun 	 * so ODM_IC_3SS is an enpty macro and result in coverity check errors
282*4882a593Smuzhiyun 	 */
283*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_3SS)
284*4882a593Smuzhiyun 		dm->num_rf_path = 3;
285*4882a593Smuzhiyun 	#endif
286*4882a593Smuzhiyun 	else if (dm->support_ic_type & ODM_IC_4SS)
287*4882a593Smuzhiyun 		dm->num_rf_path = 4;
288*4882a593Smuzhiyun 	else
289*4882a593Smuzhiyun 		dm->num_rf_path = 1;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	phydm_trx_antenna_setting_init(dm, dm->num_rf_path);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	dm->tx_rate = 0xFF;
294*4882a593Smuzhiyun 	dm->rssi_min_by_path = 0xFF;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	dm->number_linked_client = 0;
297*4882a593Smuzhiyun 	dm->pre_number_linked_client = 0;
298*4882a593Smuzhiyun 	dm->number_active_client = 0;
299*4882a593Smuzhiyun 	dm->pre_number_active_client = 0;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	dm->last_tx_ok_cnt = 0;
302*4882a593Smuzhiyun 	dm->last_rx_ok_cnt = 0;
303*4882a593Smuzhiyun 	dm->tx_tp = 0;
304*4882a593Smuzhiyun 	dm->rx_tp = 0;
305*4882a593Smuzhiyun 	dm->total_tp = 0;
306*4882a593Smuzhiyun 	dm->traffic_load = TRAFFIC_LOW;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	dm->nbi_set_result = 0;
309*4882a593Smuzhiyun 	dm->is_init_hw_info_by_rfe = false;
310*4882a593Smuzhiyun 	dm->pre_dbg_priority = DBGPORT_RELEASE;
311*4882a593Smuzhiyun 	dm->tp_active_th = 5;
312*4882a593Smuzhiyun 	dm->disable_phydm_watchdog = 0;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	dm->u8_dummy = 0xf;
315*4882a593Smuzhiyun 	dm->u16_dummy = 0xffff;
316*4882a593Smuzhiyun 	dm->u32_dummy = 0xffffffff;
317*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
318*4882a593Smuzhiyun /*@------------For spur detection Default Mode------------@*/
319*4882a593Smuzhiyun 	dm->dsde_sel = DET_CSI;
320*4882a593Smuzhiyun 	dm->csi_wgt = 4;
321*4882a593Smuzhiyun /*@-------------------------------------------------------@*/
322*4882a593Smuzhiyun #endif
323*4882a593Smuzhiyun 	dm->pre_is_linked = false;
324*4882a593Smuzhiyun 	dm->is_linked = false;
325*4882a593Smuzhiyun /*dym bw thre and it can config by registry*/
326*4882a593Smuzhiyun 	if (dm->en_auto_bw_th == 0)
327*4882a593Smuzhiyun 		dm->en_auto_bw_th = 20;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
330*4882a593Smuzhiyun 	if (!(dm->is_fcs_mode_enable)) {
331*4882a593Smuzhiyun 		dm->is_fcs_mode_enable = &dm->boolean_dummy;
332*4882a593Smuzhiyun 		pr_debug("[Warning] is_fcs_mode_enable=NULL\n");
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun #endif
335*4882a593Smuzhiyun 	/*init IOT table*/
336*4882a593Smuzhiyun 	odm_memory_set(dm, &dm->iot_table, 0, sizeof(struct phydm_iot_center));
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
phydm_iot_patch_id_update(void * dm_void,u32 iot_idx,boolean en)339*4882a593Smuzhiyun void phydm_iot_patch_id_update(void *dm_void, u32 iot_idx, boolean en)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
342*4882a593Smuzhiyun 	struct phydm_iot_center	*iot_table = &dm->iot_table;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_CMN, "[IOT] 0x%x = %d\n", iot_idx, en);
345*4882a593Smuzhiyun 	switch (iot_idx) {
346*4882a593Smuzhiyun 	case 0x100f0401:
347*4882a593Smuzhiyun 		iot_table->patch_id_100f0401 = en;
348*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_CMN, "[IOT] patch_id_100f0401 = %d\n",
349*4882a593Smuzhiyun 			  iot_table->patch_id_100f0401);
350*4882a593Smuzhiyun 		break;
351*4882a593Smuzhiyun 	case 0x10120200:
352*4882a593Smuzhiyun 		iot_table->patch_id_10120200 = en;
353*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_CMN, "[IOT] patch_id_10120200 = %d\n",
354*4882a593Smuzhiyun 			  iot_table->patch_id_10120200);
355*4882a593Smuzhiyun 		break;
356*4882a593Smuzhiyun 	case 0x40010700:
357*4882a593Smuzhiyun 		iot_table->patch_id_40010700 = en;
358*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_CMN, "[IOT] patch_id_40010700 = %d\n",
359*4882a593Smuzhiyun 			  iot_table->patch_id_40010700);
360*4882a593Smuzhiyun 		break;
361*4882a593Smuzhiyun 	case 0x021f0800:
362*4882a593Smuzhiyun 		iot_table->patch_id_021f0800 = en;
363*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_CMN, "[IOT] patch_id_021f0800 = %d\n",
364*4882a593Smuzhiyun 			  iot_table->patch_id_021f0800);
365*4882a593Smuzhiyun 		break;
366*4882a593Smuzhiyun 	case 0x011f0500:
367*4882a593Smuzhiyun 		iot_table->patch_id_011f0500 = en;
368*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_CMN, "[IOT] patch_id_011f0500 = %d\n",
369*4882a593Smuzhiyun 			  iot_table->patch_id_011f0500);
370*4882a593Smuzhiyun 		break;
371*4882a593Smuzhiyun 	default:
372*4882a593Smuzhiyun 		pr_debug("[%s] warning!\n", __func__);
373*4882a593Smuzhiyun 		break;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
phydm_cmn_sta_info_update(void * dm_void,u8 macid)377*4882a593Smuzhiyun void phydm_cmn_sta_info_update(void *dm_void, u8 macid)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
380*4882a593Smuzhiyun 	struct cmn_sta_info *sta = dm->phydm_sta_info[macid];
381*4882a593Smuzhiyun 	struct ra_sta_info *ra = NULL;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (is_sta_active(sta)) {
384*4882a593Smuzhiyun 		ra = &sta->ra_info;
385*4882a593Smuzhiyun 	} else {
386*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_RA_MASK, "[Warning] %s invalid sta_info\n",
387*4882a593Smuzhiyun 			  __func__);
388*4882a593Smuzhiyun 		return;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_RA_MASK, "%s ======>\n", __func__);
392*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_RA_MASK, "MACID=%d\n", sta->mac_id);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/*@[Calculate TX/RX state]*/
395*4882a593Smuzhiyun 	if (sta->tx_moving_average_tp > (sta->rx_moving_average_tp << 1))
396*4882a593Smuzhiyun 		ra->txrx_state = TX_STATE;
397*4882a593Smuzhiyun 	else if (sta->rx_moving_average_tp > (sta->tx_moving_average_tp << 1))
398*4882a593Smuzhiyun 		ra->txrx_state = RX_STATE;
399*4882a593Smuzhiyun 	else
400*4882a593Smuzhiyun 		ra->txrx_state = BI_DIRECTION_STATE;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	ra->is_noisy = dm->noisy_decision;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
phydm_common_info_self_update(struct dm_struct * dm)405*4882a593Smuzhiyun void phydm_common_info_self_update(struct dm_struct *dm)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	u8 sta_cnt = 0, num_active_client = 0;
408*4882a593Smuzhiyun 	u32 i, one_entry_macid = 0;
409*4882a593Smuzhiyun 	u32 ma_rx_tp = 0;
410*4882a593Smuzhiyun 	u32 tp_diff = 0;
411*4882a593Smuzhiyun 	struct cmn_sta_info *sta;
412*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
413*4882a593Smuzhiyun 	PADAPTER adapter = (PADAPTER)dm->adapter;
414*4882a593Smuzhiyun 	PMGNT_INFO mgnt_info = &((PADAPTER)adapter)->MgntInfo;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	sta = dm->phydm_sta_info[0];
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* STA mode is linked to AP */
419*4882a593Smuzhiyun 	if (is_sta_active(sta) && !ACTING_AS_AP(adapter))
420*4882a593Smuzhiyun 		dm->bsta_state = true;
421*4882a593Smuzhiyun 	else
422*4882a593Smuzhiyun 		dm->bsta_state = false;
423*4882a593Smuzhiyun #endif
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	for (i = 0; i < ODM_ASSOCIATE_ENTRY_NUM; i++) {
426*4882a593Smuzhiyun 		sta = dm->phydm_sta_info[i];
427*4882a593Smuzhiyun 		if (is_sta_active(sta)) {
428*4882a593Smuzhiyun 			sta_cnt++;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 			if (sta_cnt == 1)
431*4882a593Smuzhiyun 				one_entry_macid = i;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 			phydm_cmn_sta_info_update(dm, (u8)i);
434*4882a593Smuzhiyun 			#ifdef PHYDM_BEAMFORMING_SUPPORT
435*4882a593Smuzhiyun 			/*@phydm_get_txbf_device_num(dm, (u8)i);*/
436*4882a593Smuzhiyun 			#endif
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 			ma_rx_tp = sta->rx_moving_average_tp +
439*4882a593Smuzhiyun 				   sta->tx_moving_average_tp;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 			PHYDM_DBG(dm, DBG_COMMON_FLOW,
442*4882a593Smuzhiyun 				  "TP[%d]: ((%d )) bit/sec\n", i, ma_rx_tp);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 			if (ma_rx_tp > ACTIVE_TP_THRESHOLD)
445*4882a593Smuzhiyun 				num_active_client++;
446*4882a593Smuzhiyun 		}
447*4882a593Smuzhiyun 	}
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
450*4882a593Smuzhiyun 	dm->is_linked = (sta_cnt != 0) ? true : false;
451*4882a593Smuzhiyun #endif
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (sta_cnt == 1) {
454*4882a593Smuzhiyun 		dm->is_one_entry_only = true;
455*4882a593Smuzhiyun 		dm->one_entry_macid = one_entry_macid;
456*4882a593Smuzhiyun 		dm->one_entry_tp = ma_rx_tp;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 		dm->tp_active_occur = 0;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_COMMON_FLOW,
461*4882a593Smuzhiyun 			  "one_entry_tp=((%d)), pre_one_entry_tp=((%d))\n",
462*4882a593Smuzhiyun 			  dm->one_entry_tp, dm->pre_one_entry_tp);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 		if (dm->one_entry_tp > dm->pre_one_entry_tp &&
465*4882a593Smuzhiyun 		    dm->pre_one_entry_tp <= 2) {
466*4882a593Smuzhiyun 			tp_diff = dm->one_entry_tp - dm->pre_one_entry_tp;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 			if (tp_diff > dm->tp_active_th)
469*4882a593Smuzhiyun 				dm->tp_active_occur = 1;
470*4882a593Smuzhiyun 		}
471*4882a593Smuzhiyun 		dm->pre_one_entry_tp = dm->one_entry_tp;
472*4882a593Smuzhiyun 	} else {
473*4882a593Smuzhiyun 		dm->is_one_entry_only = false;
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	dm->pre_number_linked_client = dm->number_linked_client;
477*4882a593Smuzhiyun 	dm->pre_number_active_client = dm->number_active_client;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	dm->number_linked_client = sta_cnt;
480*4882a593Smuzhiyun 	dm->number_active_client = num_active_client;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	/*Traffic load information update*/
483*4882a593Smuzhiyun 	phydm_traffic_load_decision(dm);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	dm->phydm_sys_up_time += PHYDM_WATCH_DOG_PERIOD;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	dm->is_dfs_band = phydm_is_dfs_band(dm);
488*4882a593Smuzhiyun 	dm->phy_dbg_info.show_phy_sts_cnt = 0;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/*[Link Status Check]*/
491*4882a593Smuzhiyun 	dm->first_connect = dm->is_linked && !dm->pre_is_linked;
492*4882a593Smuzhiyun 	dm->first_disconnect = !dm->is_linked && dm->pre_is_linked;
493*4882a593Smuzhiyun 	dm->pre_is_linked = dm->is_linked;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
phydm_common_info_self_reset(struct dm_struct * dm)496*4882a593Smuzhiyun void phydm_common_info_self_reset(struct dm_struct *dm)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	struct odm_phy_dbg_info		*dbg_t = &dm->phy_dbg_info;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	dbg_t->beacon_cnt_in_period = dbg_t->num_qry_beacon_pkt;
501*4882a593Smuzhiyun 	dbg_t->num_qry_beacon_pkt = 0;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	dm->rxsc_l = 0xff;
504*4882a593Smuzhiyun 	dm->rxsc_20 = 0xff;
505*4882a593Smuzhiyun 	dm->rxsc_40 = 0xff;
506*4882a593Smuzhiyun 	dm->rxsc_80 = 0xff;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun void *
phydm_get_structure(struct dm_struct * dm,u8 structure_type)510*4882a593Smuzhiyun phydm_get_structure(struct dm_struct *dm, u8 structure_type)
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	void *structure = NULL;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	switch (structure_type) {
516*4882a593Smuzhiyun 	case PHYDM_FALSEALMCNT:
517*4882a593Smuzhiyun 		structure = &dm->false_alm_cnt;
518*4882a593Smuzhiyun 		break;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	case PHYDM_CFOTRACK:
521*4882a593Smuzhiyun 		structure = &dm->dm_cfo_track;
522*4882a593Smuzhiyun 		break;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	case PHYDM_ADAPTIVITY:
525*4882a593Smuzhiyun 		structure = &dm->adaptivity;
526*4882a593Smuzhiyun 		break;
527*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_DFS_MASTER
528*4882a593Smuzhiyun 	case PHYDM_DFS:
529*4882a593Smuzhiyun 		structure = &dm->dfs;
530*4882a593Smuzhiyun 		break;
531*4882a593Smuzhiyun #endif
532*4882a593Smuzhiyun 	default:
533*4882a593Smuzhiyun 		break;
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	return structure;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
phydm_phy_info_update(struct dm_struct * dm)539*4882a593Smuzhiyun void phydm_phy_info_update(struct dm_struct *dm)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
542*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8822B)
543*4882a593Smuzhiyun 		dm->phy_dbg_info.condi_num = phydm_get_condi_num_8822b(dm);
544*4882a593Smuzhiyun #endif
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
phydm_hw_setting(struct dm_struct * dm)547*4882a593Smuzhiyun void phydm_hw_setting(struct dm_struct *dm)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun #if (RTL8821A_SUPPORT)
550*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8821)
551*4882a593Smuzhiyun 		odm_hw_setting_8821a(dm);
552*4882a593Smuzhiyun #endif
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun #if (RTL8814A_SUPPORT)
555*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814A)
556*4882a593Smuzhiyun 		phydm_hwsetting_8814a(dm);
557*4882a593Smuzhiyun #endif
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
560*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822B)
561*4882a593Smuzhiyun 		phydm_hwsetting_8822b(dm);
562*4882a593Smuzhiyun #endif
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun #if (RTL8812A_SUPPORT)
565*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812)
566*4882a593Smuzhiyun 		phydm_hwsetting_8812a(dm);
567*4882a593Smuzhiyun #endif
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
570*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197F)
571*4882a593Smuzhiyun 		phydm_hwsetting_8197f(dm);
572*4882a593Smuzhiyun #endif
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
575*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8192F)
576*4882a593Smuzhiyun 		phydm_hwsetting_8192f(dm);
577*4882a593Smuzhiyun #endif
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
580*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
581*4882a593Smuzhiyun 		phydm_hwsetting_8822c(dm);
582*4882a593Smuzhiyun #endif
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
585*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
586*4882a593Smuzhiyun 		phydm_hwsetting_8197g(dm);
587*4882a593Smuzhiyun #endif
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun #if (RTL8723F_SUPPORT)
590*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F)
591*4882a593Smuzhiyun 		phydm_hwsetting_8723f(dm);
592*4882a593Smuzhiyun #endif
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
595*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8821C)
596*4882a593Smuzhiyun 		phydm_hwsetting_8821c(dm);
597*4882a593Smuzhiyun #endif
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
600*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
601*4882a593Smuzhiyun 		phydm_hwsetting_8812f(dm);
602*4882a593Smuzhiyun #endif
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun #ifdef PHYDM_CCK_RX_PATHDIV_SUPPORT
605*4882a593Smuzhiyun 	phydm_cck_rx_pathdiv_watchdog(dm);
606*4882a593Smuzhiyun #endif
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun __odm_func__
phydm_chk_bb_rf_pkg_set_valid(struct dm_struct * dm)610*4882a593Smuzhiyun boolean phydm_chk_bb_rf_pkg_set_valid(struct dm_struct *dm)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	boolean valid = true;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8822C) {
615*4882a593Smuzhiyun 		#if (RTL8822C_SUPPORT)
616*4882a593Smuzhiyun 		valid = phydm_chk_pkg_set_valid_8822c(dm,
617*4882a593Smuzhiyun 						      RELEASE_VERSION_8822C,
618*4882a593Smuzhiyun 						      RF_RELEASE_VERSION_8822C);
619*4882a593Smuzhiyun 		#else
620*4882a593Smuzhiyun 		valid = true; /*@Just for preventing compile warnings*/
621*4882a593Smuzhiyun 		#endif
622*4882a593Smuzhiyun 	#if (RTL8812F_SUPPORT)
623*4882a593Smuzhiyun 	} else if (dm->support_ic_type == ODM_RTL8812F) {
624*4882a593Smuzhiyun 		valid = phydm_chk_pkg_set_valid_8812f(dm,
625*4882a593Smuzhiyun 						      RELEASE_VERSION_8812F,
626*4882a593Smuzhiyun 						      RF_RELEASE_VERSION_8812F);
627*4882a593Smuzhiyun 	#endif
628*4882a593Smuzhiyun 	#if (RTL8197G_SUPPORT)
629*4882a593Smuzhiyun 	} else if (dm->support_ic_type == ODM_RTL8197G) {
630*4882a593Smuzhiyun 		valid = phydm_chk_pkg_set_valid_8197g(dm,
631*4882a593Smuzhiyun 						      RELEASE_VERSION_8197G,
632*4882a593Smuzhiyun 						      RF_RELEASE_VERSION_8197G);
633*4882a593Smuzhiyun 	#endif
634*4882a593Smuzhiyun 	#if (RTL8812F_SUPPORT)
635*4882a593Smuzhiyun 	} else if (dm->support_ic_type == ODM_RTL8812F) {
636*4882a593Smuzhiyun 		valid = phydm_chk_pkg_set_valid_8812f(dm,
637*4882a593Smuzhiyun 						      RELEASE_VERSION_8812F,
638*4882a593Smuzhiyun 						      RF_RELEASE_VERSION_8812F);
639*4882a593Smuzhiyun 	#endif
640*4882a593Smuzhiyun 	#if (RTL8198F_SUPPORT)
641*4882a593Smuzhiyun 	} else if (dm->support_ic_type == ODM_RTL8198F) {
642*4882a593Smuzhiyun 		valid = phydm_chk_pkg_set_valid_8198f(dm,
643*4882a593Smuzhiyun 						      RELEASE_VERSION_8198F,
644*4882a593Smuzhiyun 						      RF_RELEASE_VERSION_8198F);
645*4882a593Smuzhiyun 	#endif
646*4882a593Smuzhiyun 	#if (RTL8814B_SUPPORT)
647*4882a593Smuzhiyun 	} else if (dm->support_ic_type == ODM_RTL8814B) {
648*4882a593Smuzhiyun 		valid = phydm_chk_pkg_set_valid_8814b(dm,
649*4882a593Smuzhiyun 						      RELEASE_VERSION_8814B,
650*4882a593Smuzhiyun 						      RF_RELEASE_VERSION_8814B);
651*4882a593Smuzhiyun 	#endif
652*4882a593Smuzhiyun 	#if (RTL8723F_SUPPORT)
653*4882a593Smuzhiyun 	} else if (dm->support_ic_type == ODM_RTL8723F) {
654*4882a593Smuzhiyun 		valid = phydm_chk_pkg_set_valid_8723f(dm,
655*4882a593Smuzhiyun 						      RELEASE_VERSION_8723F,
656*4882a593Smuzhiyun 							  RF_RELEASE_VERSION_8723F);
657*4882a593Smuzhiyun 	#endif
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	return valid;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
phydm_supportability_init_win(void * dm_void)664*4882a593Smuzhiyun u64 phydm_supportability_init_win(
665*4882a593Smuzhiyun 	void *dm_void)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
668*4882a593Smuzhiyun 	u64 support_ability = 0;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
671*4882a593Smuzhiyun /*@---------------N Series--------------------*/
672*4882a593Smuzhiyun #if (RTL8188E_SUPPORT)
673*4882a593Smuzhiyun 	case ODM_RTL8188E:
674*4882a593Smuzhiyun 		support_ability |=
675*4882a593Smuzhiyun 			ODM_BB_DIG |
676*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
677*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
678*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
679*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
680*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
681*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
682*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
683*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
684*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
685*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR |
686*4882a593Smuzhiyun 			ODM_BB_PRIMARY_CCA;
687*4882a593Smuzhiyun 		break;
688*4882a593Smuzhiyun #endif
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun #if (RTL8192E_SUPPORT)
691*4882a593Smuzhiyun 	case ODM_RTL8192E:
692*4882a593Smuzhiyun 		support_ability |=
693*4882a593Smuzhiyun 			ODM_BB_DIG |
694*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
695*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
696*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
697*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
698*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
699*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
700*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
701*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
702*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
703*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR |
704*4882a593Smuzhiyun 			ODM_BB_PRIMARY_CCA;
705*4882a593Smuzhiyun 		break;
706*4882a593Smuzhiyun #endif
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun #if (RTL8723B_SUPPORT)
709*4882a593Smuzhiyun 	case ODM_RTL8723B:
710*4882a593Smuzhiyun 		support_ability |=
711*4882a593Smuzhiyun 			ODM_BB_DIG |
712*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
713*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
714*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
715*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
716*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
717*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
718*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
719*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
720*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
721*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR |
722*4882a593Smuzhiyun 			ODM_BB_PRIMARY_CCA;
723*4882a593Smuzhiyun 		break;
724*4882a593Smuzhiyun #endif
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun #if (RTL8703B_SUPPORT)
727*4882a593Smuzhiyun 	case ODM_RTL8703B:
728*4882a593Smuzhiyun 		support_ability |=
729*4882a593Smuzhiyun 			ODM_BB_DIG |
730*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
731*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
732*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
733*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
734*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
735*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
736*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
737*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
738*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
739*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
740*4882a593Smuzhiyun 		break;
741*4882a593Smuzhiyun #endif
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun #if (RTL8723D_SUPPORT)
744*4882a593Smuzhiyun 	case ODM_RTL8723D:
745*4882a593Smuzhiyun 		support_ability |=
746*4882a593Smuzhiyun 			ODM_BB_DIG |
747*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
748*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
749*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
750*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
751*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
752*4882a593Smuzhiyun 			ODM_BB_PWR_TRAIN |
753*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
754*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
755*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
756*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
757*4882a593Smuzhiyun 		break;
758*4882a593Smuzhiyun #endif
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun #if (RTL8710B_SUPPORT)
761*4882a593Smuzhiyun 	case ODM_RTL8710B:
762*4882a593Smuzhiyun 		support_ability |=
763*4882a593Smuzhiyun 			ODM_BB_DIG |
764*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
765*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
766*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
767*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
768*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
769*4882a593Smuzhiyun 			ODM_BB_PWR_TRAIN |
770*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
771*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
772*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
773*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
774*4882a593Smuzhiyun 		break;
775*4882a593Smuzhiyun #endif
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun #if (RTL8188F_SUPPORT)
778*4882a593Smuzhiyun 	case ODM_RTL8188F:
779*4882a593Smuzhiyun 		support_ability |=
780*4882a593Smuzhiyun 			ODM_BB_DIG |
781*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
782*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
783*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
784*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
785*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
786*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
787*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
788*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
789*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
790*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
791*4882a593Smuzhiyun 		break;
792*4882a593Smuzhiyun #endif
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
795*4882a593Smuzhiyun 	case ODM_RTL8192F:
796*4882a593Smuzhiyun 		support_ability |=
797*4882a593Smuzhiyun 			ODM_BB_DIG |
798*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
799*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
800*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
801*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
802*4882a593Smuzhiyun 			ODM_BB_PWR_TRAIN	|
803*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
804*4882a593Smuzhiyun 			/*ODM_BB_PATH_DIV |*/
805*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
806*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
807*4882a593Smuzhiyun 			ODM_BB_ADAPTIVE_SOML |
808*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
809*4882a593Smuzhiyun 			/*ODM_BB_LNA_SAT_CHK |*/
810*4882a593Smuzhiyun 			/*ODM_BB_PRIMARY_CCA*/
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 		break;
813*4882a593Smuzhiyun #endif
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun /*@---------------AC Series-------------------*/
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun #if (RTL8812A_SUPPORT || RTL8821A_SUPPORT)
818*4882a593Smuzhiyun 	case ODM_RTL8812:
819*4882a593Smuzhiyun 	case ODM_RTL8821:
820*4882a593Smuzhiyun 		support_ability |=
821*4882a593Smuzhiyun 			ODM_BB_DIG |
822*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
823*4882a593Smuzhiyun 			ODM_BB_DYNAMIC_TXPWR |
824*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
825*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
826*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
827*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
828*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
829*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
830*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
831*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
832*4882a593Smuzhiyun 		break;
833*4882a593Smuzhiyun #endif
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun #if (RTL8814A_SUPPORT)
836*4882a593Smuzhiyun 	case ODM_RTL8814A:
837*4882a593Smuzhiyun 		support_ability |=
838*4882a593Smuzhiyun 			ODM_BB_DIG |
839*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
840*4882a593Smuzhiyun 			ODM_BB_DYNAMIC_TXPWR |
841*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
842*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
843*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
844*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
845*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
846*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
847*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
848*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
849*4882a593Smuzhiyun 		break;
850*4882a593Smuzhiyun #endif
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
853*4882a593Smuzhiyun 	case ODM_RTL8822B:
854*4882a593Smuzhiyun 		support_ability |=
855*4882a593Smuzhiyun 			ODM_BB_DIG |
856*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
857*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR	|*/
858*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
859*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
860*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
861*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
862*4882a593Smuzhiyun 			/*ODM_BB_ADAPTIVE_SOML |*/
863*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
864*4882a593Smuzhiyun 			/*ODM_BB_PATH_DIV |*/
865*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
866*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
867*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
868*4882a593Smuzhiyun 		break;
869*4882a593Smuzhiyun #endif
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
872*4882a593Smuzhiyun 	case ODM_RTL8821C:
873*4882a593Smuzhiyun 		support_ability |=
874*4882a593Smuzhiyun 			ODM_BB_DIG |
875*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
876*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR	|*/
877*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
878*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
879*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
880*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
881*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
882*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
883*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
884*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
885*4882a593Smuzhiyun 		break;
886*4882a593Smuzhiyun #endif
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun /*@---------------JGR3 Series-------------------*/
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
891*4882a593Smuzhiyun 	case ODM_RTL8822C:
892*4882a593Smuzhiyun 		support_ability |=
893*4882a593Smuzhiyun 			ODM_BB_DIG |
894*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
895*4882a593Smuzhiyun 			ODM_BB_DYNAMIC_TXPWR |
896*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
897*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
898*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
899*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
900*4882a593Smuzhiyun 			ODM_BB_PATH_DIV |
901*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
902*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
903*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
904*4882a593Smuzhiyun 		break;
905*4882a593Smuzhiyun #endif
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
908*4882a593Smuzhiyun 	case ODM_RTL8814B:
909*4882a593Smuzhiyun 		support_ability |=
910*4882a593Smuzhiyun 			ODM_BB_DIG |
911*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
912*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
913*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
914*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
915*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
916*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
917*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
918*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
919*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING;
920*4882a593Smuzhiyun 			/*ODM_BB_ENV_MONITOR;*/
921*4882a593Smuzhiyun 		break;
922*4882a593Smuzhiyun #endif
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun #if (RTL8723F_SUPPORT)
925*4882a593Smuzhiyun 	case ODM_RTL8723F:
926*4882a593Smuzhiyun 		support_ability |=
927*4882a593Smuzhiyun 			ODM_BB_DIG |
928*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
929*4882a593Smuzhiyun 			/* ODM_BB_DYNAMIC_TXPWR |*/
930*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
931*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
932*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
933*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
934*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
935*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
936*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
937*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
938*4882a593Smuzhiyun 		break;
939*4882a593Smuzhiyun #endif
940*4882a593Smuzhiyun 	default:
941*4882a593Smuzhiyun 		support_ability |=
942*4882a593Smuzhiyun 			ODM_BB_DIG |
943*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
944*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
945*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
946*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
947*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
948*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
949*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
950*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
951*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
952*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 		pr_debug("[Warning] Supportability Init Warning !!!\n");
955*4882a593Smuzhiyun 		break;
956*4882a593Smuzhiyun 	}
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	return support_ability;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun #endif
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_CE))
phydm_supportability_init_ce(void * dm_void)963*4882a593Smuzhiyun u64 phydm_supportability_init_ce(void *dm_void)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
966*4882a593Smuzhiyun 	u64 support_ability = 0;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
969*4882a593Smuzhiyun /*@---------------N Series--------------------*/
970*4882a593Smuzhiyun #if (RTL8188E_SUPPORT)
971*4882a593Smuzhiyun 	case ODM_RTL8188E:
972*4882a593Smuzhiyun 		support_ability |=
973*4882a593Smuzhiyun 			ODM_BB_DIG |
974*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
975*4882a593Smuzhiyun 			/*@ODM_BB_DYNAMIC_TXPWR	|*/
976*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
977*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
978*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
979*4882a593Smuzhiyun 			/*@ODM_BB_PWR_TRAIN |*/
980*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
981*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
982*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
983*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR |
984*4882a593Smuzhiyun 			ODM_BB_PRIMARY_CCA;
985*4882a593Smuzhiyun 		break;
986*4882a593Smuzhiyun #endif
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun #if (RTL8192E_SUPPORT)
989*4882a593Smuzhiyun 	case ODM_RTL8192E:
990*4882a593Smuzhiyun 		support_ability |=
991*4882a593Smuzhiyun 			ODM_BB_DIG |
992*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
993*4882a593Smuzhiyun 			/*@ODM_BB_DYNAMIC_TXPWR	|*/
994*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
995*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
996*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
997*4882a593Smuzhiyun 			/*@ODM_BB_PWR_TRAIN |*/
998*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
999*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1000*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1001*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR |
1002*4882a593Smuzhiyun 			ODM_BB_PRIMARY_CCA;
1003*4882a593Smuzhiyun 		break;
1004*4882a593Smuzhiyun #endif
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun #if (RTL8723B_SUPPORT)
1007*4882a593Smuzhiyun 	case ODM_RTL8723B:
1008*4882a593Smuzhiyun 		support_ability |=
1009*4882a593Smuzhiyun 			ODM_BB_DIG |
1010*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1011*4882a593Smuzhiyun 			/*@ODM_BB_DYNAMIC_TXPWR	|*/
1012*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1013*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1014*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1015*4882a593Smuzhiyun 			/*@ODM_BB_PWR_TRAIN |*/
1016*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1017*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1018*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1019*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR |
1020*4882a593Smuzhiyun 			ODM_BB_PRIMARY_CCA;
1021*4882a593Smuzhiyun 		break;
1022*4882a593Smuzhiyun #endif
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun #if (RTL8703B_SUPPORT)
1025*4882a593Smuzhiyun 	case ODM_RTL8703B:
1026*4882a593Smuzhiyun 		support_ability |=
1027*4882a593Smuzhiyun 			ODM_BB_DIG |
1028*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1029*4882a593Smuzhiyun 			/*@ODM_BB_DYNAMIC_TXPWR	|*/
1030*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1031*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1032*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1033*4882a593Smuzhiyun 			/*@ODM_BB_PWR_TRAIN |*/
1034*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1035*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1036*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1037*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1038*4882a593Smuzhiyun 		break;
1039*4882a593Smuzhiyun #endif
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun #if (RTL8723D_SUPPORT)
1042*4882a593Smuzhiyun 	case ODM_RTL8723D:
1043*4882a593Smuzhiyun 		support_ability |=
1044*4882a593Smuzhiyun 			ODM_BB_DIG |
1045*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1046*4882a593Smuzhiyun 			/*@ODM_BB_DYNAMIC_TXPWR	|*/
1047*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1048*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1049*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1050*4882a593Smuzhiyun 			ODM_BB_PWR_TRAIN	|
1051*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1052*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1053*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1054*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1055*4882a593Smuzhiyun 		break;
1056*4882a593Smuzhiyun #endif
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun #if (RTL8710B_SUPPORT)
1059*4882a593Smuzhiyun 	case ODM_RTL8710B:
1060*4882a593Smuzhiyun 		support_ability |=
1061*4882a593Smuzhiyun 			ODM_BB_DIG |
1062*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1063*4882a593Smuzhiyun 			/*@ODM_BB_DYNAMIC_TXPWR	|*/
1064*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1065*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1066*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1067*4882a593Smuzhiyun 			/*@ODM_BB_PWR_TRAIN |*/
1068*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1069*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1070*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1071*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1072*4882a593Smuzhiyun 		break;
1073*4882a593Smuzhiyun #endif
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun #if (RTL8188F_SUPPORT)
1076*4882a593Smuzhiyun 	case ODM_RTL8188F:
1077*4882a593Smuzhiyun 		support_ability |=
1078*4882a593Smuzhiyun 			ODM_BB_DIG |
1079*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1080*4882a593Smuzhiyun 			/*@ODM_BB_DYNAMIC_TXPWR	|*/
1081*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1082*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1083*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1084*4882a593Smuzhiyun 			/*@ODM_BB_PWR_TRAIN |*/
1085*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1086*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1087*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1088*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1089*4882a593Smuzhiyun 		break;
1090*4882a593Smuzhiyun #endif
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
1093*4882a593Smuzhiyun 	case ODM_RTL8192F:
1094*4882a593Smuzhiyun 		support_ability |=
1095*4882a593Smuzhiyun 			ODM_BB_DIG |
1096*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1097*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1098*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1099*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1100*4882a593Smuzhiyun 			ODM_BB_PWR_TRAIN |
1101*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1102*4882a593Smuzhiyun 			/*ODM_BB_PATH_DIV |*/
1103*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1104*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1105*4882a593Smuzhiyun 			/*@ODM_BB_ADAPTIVE_SOML |*/
1106*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1107*4882a593Smuzhiyun 			/*@ODM_BB_LNA_SAT_CHK |*/
1108*4882a593Smuzhiyun 			/*@ODM_BB_PRIMARY_CCA*/
1109*4882a593Smuzhiyun 			break;
1110*4882a593Smuzhiyun #endif
1111*4882a593Smuzhiyun /*@---------------AC Series-------------------*/
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun #if (RTL8812A_SUPPORT || RTL8821A_SUPPORT)
1114*4882a593Smuzhiyun 	case ODM_RTL8812:
1115*4882a593Smuzhiyun 	case ODM_RTL8821:
1116*4882a593Smuzhiyun 		support_ability |=
1117*4882a593Smuzhiyun 			ODM_BB_DIG |
1118*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1119*4882a593Smuzhiyun 			/*@ODM_BB_DYNAMIC_TXPWR	|*/
1120*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1121*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1122*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1123*4882a593Smuzhiyun 			/*@ODM_BB_PWR_TRAIN |*/
1124*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1125*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1126*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1127*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1128*4882a593Smuzhiyun 		break;
1129*4882a593Smuzhiyun #endif
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun #if (RTL8814A_SUPPORT)
1132*4882a593Smuzhiyun 	case ODM_RTL8814A:
1133*4882a593Smuzhiyun 		support_ability |=
1134*4882a593Smuzhiyun 			ODM_BB_DIG |
1135*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1136*4882a593Smuzhiyun 			/*@ODM_BB_DYNAMIC_TXPWR	|*/
1137*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1138*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1139*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1140*4882a593Smuzhiyun 			/*@ODM_BB_PWR_TRAIN |*/
1141*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1142*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1143*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1144*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1145*4882a593Smuzhiyun 		break;
1146*4882a593Smuzhiyun #endif
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
1149*4882a593Smuzhiyun 	case ODM_RTL8822B:
1150*4882a593Smuzhiyun 		support_ability |=
1151*4882a593Smuzhiyun 			ODM_BB_DIG |
1152*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1153*4882a593Smuzhiyun 			ODM_BB_DYNAMIC_TXPWR	|
1154*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1155*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1156*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1157*4882a593Smuzhiyun 			/*@ODM_BB_PWR_TRAIN |*/
1158*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1159*4882a593Smuzhiyun 			/*ODM_BB_PATH_DIV |*/
1160*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1161*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1162*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1163*4882a593Smuzhiyun 		break;
1164*4882a593Smuzhiyun #endif
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
1167*4882a593Smuzhiyun 	case ODM_RTL8821C:
1168*4882a593Smuzhiyun 		support_ability |=
1169*4882a593Smuzhiyun 			ODM_BB_DIG |
1170*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1171*4882a593Smuzhiyun 			ODM_BB_DYNAMIC_TXPWR |
1172*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1173*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1174*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1175*4882a593Smuzhiyun 			/*@ODM_BB_PWR_TRAIN |*/
1176*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1177*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1178*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1179*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1180*4882a593Smuzhiyun 		break;
1181*4882a593Smuzhiyun #endif
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun /*@---------------JGR3 Series-------------------*/
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
1186*4882a593Smuzhiyun 	case ODM_RTL8822C:
1187*4882a593Smuzhiyun 		support_ability |=
1188*4882a593Smuzhiyun 			ODM_BB_DIG |
1189*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1190*4882a593Smuzhiyun 			ODM_BB_DYNAMIC_TXPWR	|
1191*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1192*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1193*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1194*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1195*4882a593Smuzhiyun 			/* ODM_BB_PATH_DIV | */
1196*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1197*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1198*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1199*4882a593Smuzhiyun 		break;
1200*4882a593Smuzhiyun #endif
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
1203*4882a593Smuzhiyun 	case ODM_RTL8814B:
1204*4882a593Smuzhiyun 		support_ability |=
1205*4882a593Smuzhiyun 			ODM_BB_DIG |
1206*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1207*4882a593Smuzhiyun 			/*@ODM_BB_DYNAMIC_TXPWR	|*/
1208*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1209*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1210*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1211*4882a593Smuzhiyun 			/*@ODM_BB_PWR_TRAIN |*/
1212*4882a593Smuzhiyun 			/*ODM_BB_RATE_ADAPTIVE |*/
1213*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1214*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING;
1215*4882a593Smuzhiyun 			/*ODM_BB_ENV_MONITOR;*/
1216*4882a593Smuzhiyun 		break;
1217*4882a593Smuzhiyun #endif
1218*4882a593Smuzhiyun #if (RTL8723F_SUPPORT)
1219*4882a593Smuzhiyun 	case ODM_RTL8723F:
1220*4882a593Smuzhiyun 		support_ability |=
1221*4882a593Smuzhiyun 			ODM_BB_DIG |
1222*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1223*4882a593Smuzhiyun 			ODM_BB_DYNAMIC_TXPWR	|
1224*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1225*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1226*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1227*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1228*4882a593Smuzhiyun 			/* ODM_BB_PATH_DIV | */
1229*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1230*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1231*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1232*4882a593Smuzhiyun 		break;
1233*4882a593Smuzhiyun #endif
1234*4882a593Smuzhiyun 	default:
1235*4882a593Smuzhiyun 		support_ability |=
1236*4882a593Smuzhiyun 			ODM_BB_DIG |
1237*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1238*4882a593Smuzhiyun 			/*@ODM_BB_DYNAMIC_TXPWR	|*/
1239*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1240*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1241*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1242*4882a593Smuzhiyun 			/*@ODM_BB_PWR_TRAIN |*/
1243*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1244*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1245*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1246*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 		pr_debug("[Warning] Supportability Init Warning !!!\n");
1249*4882a593Smuzhiyun 		break;
1250*4882a593Smuzhiyun 	}
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	return support_ability;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun #endif
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
phydm_supportability_init_ap(void * dm_void)1257*4882a593Smuzhiyun u64 phydm_supportability_init_ap(
1258*4882a593Smuzhiyun 	void *dm_void)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1261*4882a593Smuzhiyun 	u64 support_ability = 0;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1264*4882a593Smuzhiyun /*@---------------N Series--------------------*/
1265*4882a593Smuzhiyun #if (RTL8188E_SUPPORT)
1266*4882a593Smuzhiyun 	case ODM_RTL8188E:
1267*4882a593Smuzhiyun 		support_ability |=
1268*4882a593Smuzhiyun 			ODM_BB_DIG |
1269*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1270*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1271*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1272*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1273*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1274*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1275*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1276*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1277*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR |
1278*4882a593Smuzhiyun 			ODM_BB_PRIMARY_CCA;
1279*4882a593Smuzhiyun 		break;
1280*4882a593Smuzhiyun #endif
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun #if (RTL8192E_SUPPORT)
1283*4882a593Smuzhiyun 	case ODM_RTL8192E:
1284*4882a593Smuzhiyun 		support_ability |=
1285*4882a593Smuzhiyun 			ODM_BB_DIG |
1286*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1287*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1288*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1289*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1290*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1291*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1292*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1293*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1294*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR |
1295*4882a593Smuzhiyun 			ODM_BB_PRIMARY_CCA;
1296*4882a593Smuzhiyun 		break;
1297*4882a593Smuzhiyun #endif
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun #if (RTL8723B_SUPPORT)
1300*4882a593Smuzhiyun 	case ODM_RTL8723B:
1301*4882a593Smuzhiyun 		support_ability |=
1302*4882a593Smuzhiyun 			ODM_BB_DIG |
1303*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1304*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1305*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1306*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1307*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN		|*/
1308*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1309*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1310*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1311*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1312*4882a593Smuzhiyun 		break;
1313*4882a593Smuzhiyun #endif
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun #if (RTL8198F_SUPPORT || RTL8197F_SUPPORT)
1316*4882a593Smuzhiyun 	case ODM_RTL8198F:
1317*4882a593Smuzhiyun 		support_ability |=
1318*4882a593Smuzhiyun 			ODM_BB_DIG |
1319*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1320*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1321*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1322*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1323*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1324*4882a593Smuzhiyun 			/*ODM_BB_RATE_ADAPTIVE |*/
1325*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1326*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING;
1327*4882a593Smuzhiyun 			/*ODM_BB_ADAPTIVE_SOML |*/
1328*4882a593Smuzhiyun 			/*ODM_BB_ENV_MONITOR |*/
1329*4882a593Smuzhiyun 			/*ODM_BB_LNA_SAT_CHK |*/
1330*4882a593Smuzhiyun 			/*ODM_BB_PRIMARY_CCA;*/
1331*4882a593Smuzhiyun 		break;
1332*4882a593Smuzhiyun 	case ODM_RTL8197F:
1333*4882a593Smuzhiyun 		support_ability |=
1334*4882a593Smuzhiyun 			ODM_BB_DIG |
1335*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1336*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1337*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1338*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1339*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1340*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1341*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1342*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1343*4882a593Smuzhiyun 			ODM_BB_ADAPTIVE_SOML |
1344*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR |
1345*4882a593Smuzhiyun 			ODM_BB_LNA_SAT_CHK |
1346*4882a593Smuzhiyun 			ODM_BB_PRIMARY_CCA;
1347*4882a593Smuzhiyun 		break;
1348*4882a593Smuzhiyun #endif
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
1351*4882a593Smuzhiyun 	case ODM_RTL8192F:
1352*4882a593Smuzhiyun 		support_ability |=
1353*4882a593Smuzhiyun 			ODM_BB_DIG |
1354*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1355*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1356*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1357*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1358*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1359*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1360*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1361*4882a593Smuzhiyun 			/*ODM_BB_CFO_TRACKING |*/
1362*4882a593Smuzhiyun 			ODM_BB_ADAPTIVE_SOML |
1363*4882a593Smuzhiyun 			/*ODM_BB_PATH_DIV |*/
1364*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR |
1365*4882a593Smuzhiyun 			/*ODM_BB_LNA_SAT_CHK |*/
1366*4882a593Smuzhiyun 			/*ODM_BB_PRIMARY_CCA |*/
1367*4882a593Smuzhiyun 			0;
1368*4882a593Smuzhiyun 		break;
1369*4882a593Smuzhiyun #endif
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun /*@---------------AC Series-------------------*/
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun #if (RTL8881A_SUPPORT)
1374*4882a593Smuzhiyun 	case ODM_RTL8881A:
1375*4882a593Smuzhiyun 		support_ability |=
1376*4882a593Smuzhiyun 			ODM_BB_DIG |
1377*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1378*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1379*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1380*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1381*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1382*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1383*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1384*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1385*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1386*4882a593Smuzhiyun 		break;
1387*4882a593Smuzhiyun #endif
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun #if (RTL8814A_SUPPORT)
1390*4882a593Smuzhiyun 	case ODM_RTL8814A:
1391*4882a593Smuzhiyun 		support_ability |=
1392*4882a593Smuzhiyun 			ODM_BB_DIG |
1393*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1394*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1395*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1396*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1397*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1398*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1399*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1400*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1401*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1402*4882a593Smuzhiyun 		break;
1403*4882a593Smuzhiyun #endif
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
1406*4882a593Smuzhiyun 	case ODM_RTL8822B:
1407*4882a593Smuzhiyun 		support_ability |=
1408*4882a593Smuzhiyun 			ODM_BB_DIG |
1409*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1410*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1411*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1412*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1413*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1414*4882a593Smuzhiyun 			/*ODM_BB_ADAPTIVE_SOML |*/
1415*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1416*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1417*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1418*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1419*4882a593Smuzhiyun 		break;
1420*4882a593Smuzhiyun #endif
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
1423*4882a593Smuzhiyun 	case ODM_RTL8821C:
1424*4882a593Smuzhiyun 		support_ability |=
1425*4882a593Smuzhiyun 			ODM_BB_DIG |
1426*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1427*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1428*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1429*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1430*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1431*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1432*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1433*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1434*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 		break;
1437*4882a593Smuzhiyun #endif
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun /*@---------------JGR3 Series-------------------*/
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
1442*4882a593Smuzhiyun 	case ODM_RTL8814B:
1443*4882a593Smuzhiyun 		support_ability |=
1444*4882a593Smuzhiyun 			ODM_BB_DIG |
1445*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1446*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1447*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1448*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1449*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1450*4882a593Smuzhiyun 			/*ODM_BB_RATE_ADAPTIVE |*/
1451*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1452*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1453*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1454*4882a593Smuzhiyun 		break;
1455*4882a593Smuzhiyun #endif
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
1458*4882a593Smuzhiyun 	case ODM_RTL8197G:
1459*4882a593Smuzhiyun 		support_ability |=
1460*4882a593Smuzhiyun 			ODM_BB_DIG |
1461*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1462*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1463*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1464*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1465*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1466*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1467*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1468*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1469*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1470*4882a593Smuzhiyun 		break;
1471*4882a593Smuzhiyun #endif
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
1474*4882a593Smuzhiyun 	case ODM_RTL8812F:
1475*4882a593Smuzhiyun 		support_ability |=
1476*4882a593Smuzhiyun 			ODM_BB_DIG |
1477*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1478*4882a593Smuzhiyun 			ODM_BB_DYNAMIC_TXPWR	|
1479*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1480*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1481*4882a593Smuzhiyun 			/*ODM_BB_CCK_PD |*/
1482*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1483*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1484*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1485*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1486*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1487*4882a593Smuzhiyun 		break;
1488*4882a593Smuzhiyun #endif
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun #if (RTL8723F_SUPPORT)
1491*4882a593Smuzhiyun 	case ODM_RTL8723F:
1492*4882a593Smuzhiyun 		support_ability |=
1493*4882a593Smuzhiyun 			ODM_BB_DIG |
1494*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1495*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1496*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1497*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1498*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1499*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1500*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1501*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1502*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1503*4882a593Smuzhiyun 		break;
1504*4882a593Smuzhiyun #endif
1505*4882a593Smuzhiyun 	default:
1506*4882a593Smuzhiyun 		support_ability |=
1507*4882a593Smuzhiyun 			ODM_BB_DIG |
1508*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1509*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1510*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1511*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1512*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1513*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1514*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1515*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1516*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 		pr_debug("[Warning] Supportability Init Warning !!!\n");
1519*4882a593Smuzhiyun 		break;
1520*4882a593Smuzhiyun 	}
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	return support_ability;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun #endif
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
phydm_supportability_init_iot(void * dm_void)1527*4882a593Smuzhiyun u64 phydm_supportability_init_iot(
1528*4882a593Smuzhiyun 	void *dm_void)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1531*4882a593Smuzhiyun 	u64 support_ability = 0;
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1534*4882a593Smuzhiyun #if (RTL8710B_SUPPORT)
1535*4882a593Smuzhiyun 	case ODM_RTL8710B:
1536*4882a593Smuzhiyun 		support_ability |=
1537*4882a593Smuzhiyun 			ODM_BB_DIG |
1538*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1539*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
1540*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1541*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1542*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1543*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1544*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1545*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1546*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1547*4882a593Smuzhiyun 		break;
1548*4882a593Smuzhiyun #endif
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun #if (RTL8195A_SUPPORT)
1551*4882a593Smuzhiyun 	case ODM_RTL8195A:
1552*4882a593Smuzhiyun 		support_ability |=
1553*4882a593Smuzhiyun 			ODM_BB_DIG |
1554*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1555*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
1556*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1557*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1558*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1559*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1560*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1561*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1562*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1563*4882a593Smuzhiyun 		break;
1564*4882a593Smuzhiyun #endif
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun #if (RTL8195B_SUPPORT)
1567*4882a593Smuzhiyun 	case ODM_RTL8195B:
1568*4882a593Smuzhiyun 		support_ability |=
1569*4882a593Smuzhiyun 			ODM_BB_DIG |
1570*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1571*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
1572*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1573*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1574*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1575*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1576*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1577*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1578*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1579*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1580*4882a593Smuzhiyun 		break;
1581*4882a593Smuzhiyun #endif
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
1584*4882a593Smuzhiyun 	case ODM_RTL8721D:
1585*4882a593Smuzhiyun 		support_ability |=
1586*4882a593Smuzhiyun 			ODM_BB_DIG |
1587*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1588*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
1589*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1590*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1591*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1592*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1593*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1594*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1595*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1596*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1597*4882a593Smuzhiyun 		break;
1598*4882a593Smuzhiyun #endif
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun #if (RTL8710C_SUPPORT)
1601*4882a593Smuzhiyun 	case ODM_RTL8710C:
1602*4882a593Smuzhiyun 		support_ability |=
1603*4882a593Smuzhiyun 			ODM_BB_DIG |
1604*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1605*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
1606*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1607*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1608*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1609*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1610*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1611*4882a593Smuzhiyun 			ODM_BB_ADAPTIVITY |
1612*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1613*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1614*4882a593Smuzhiyun 		break;
1615*4882a593Smuzhiyun #endif
1616*4882a593Smuzhiyun 	default:
1617*4882a593Smuzhiyun 		support_ability |=
1618*4882a593Smuzhiyun 			ODM_BB_DIG |
1619*4882a593Smuzhiyun 			ODM_BB_RA_MASK |
1620*4882a593Smuzhiyun 			/*ODM_BB_DYNAMIC_TXPWR |*/
1621*4882a593Smuzhiyun 			ODM_BB_FA_CNT |
1622*4882a593Smuzhiyun 			ODM_BB_RSSI_MONITOR |
1623*4882a593Smuzhiyun 			ODM_BB_CCK_PD |
1624*4882a593Smuzhiyun 			/*ODM_BB_PWR_TRAIN |*/
1625*4882a593Smuzhiyun 			ODM_BB_RATE_ADAPTIVE |
1626*4882a593Smuzhiyun 			ODM_BB_CFO_TRACKING |
1627*4882a593Smuzhiyun 			ODM_BB_ENV_MONITOR;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 		pr_debug("[Warning] Supportability Init Warning !!!\n");
1630*4882a593Smuzhiyun 		break;
1631*4882a593Smuzhiyun 	}
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	return support_ability;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun #endif
1636*4882a593Smuzhiyun 
phydm_fwoffload_ability_init(struct dm_struct * dm,enum phydm_offload_ability offload_ability)1637*4882a593Smuzhiyun void phydm_fwoffload_ability_init(struct dm_struct *dm,
1638*4882a593Smuzhiyun 				  enum phydm_offload_ability offload_ability)
1639*4882a593Smuzhiyun {
1640*4882a593Smuzhiyun 	switch (offload_ability) {
1641*4882a593Smuzhiyun 	case PHYDM_PHY_PARAM_OFFLOAD:
1642*4882a593Smuzhiyun 		if (dm->support_ic_type & PHYDM_IC_SUPPORT_FW_PARAM_OFFLOAD)
1643*4882a593Smuzhiyun 			dm->fw_offload_ability |= PHYDM_PHY_PARAM_OFFLOAD;
1644*4882a593Smuzhiyun 		break;
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	case PHYDM_RF_IQK_OFFLOAD:
1647*4882a593Smuzhiyun 		dm->fw_offload_ability |= PHYDM_RF_IQK_OFFLOAD;
1648*4882a593Smuzhiyun 		break;
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	case PHYDM_RF_DPK_OFFLOAD:
1651*4882a593Smuzhiyun 		dm->fw_offload_ability |= PHYDM_RF_DPK_OFFLOAD;
1652*4882a593Smuzhiyun 		break;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	default:
1655*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_INIT, "fwofflad, wrong init type!!\n");
1656*4882a593Smuzhiyun 		break;
1657*4882a593Smuzhiyun 	}
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	PHYDM_DBG(dm, ODM_COMP_INIT, "fw_offload_ability = %x\n",
1660*4882a593Smuzhiyun 		  dm->fw_offload_ability);
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun 
phydm_fwoffload_ability_clear(struct dm_struct * dm,enum phydm_offload_ability offload_ability)1663*4882a593Smuzhiyun void phydm_fwoffload_ability_clear(struct dm_struct *dm,
1664*4882a593Smuzhiyun 				   enum phydm_offload_ability offload_ability)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun 	switch (offload_ability) {
1667*4882a593Smuzhiyun 	case PHYDM_PHY_PARAM_OFFLOAD:
1668*4882a593Smuzhiyun 		if (dm->support_ic_type & PHYDM_IC_SUPPORT_FW_PARAM_OFFLOAD)
1669*4882a593Smuzhiyun 			dm->fw_offload_ability &= (~PHYDM_PHY_PARAM_OFFLOAD);
1670*4882a593Smuzhiyun 		break;
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	case PHYDM_RF_IQK_OFFLOAD:
1673*4882a593Smuzhiyun 		dm->fw_offload_ability &= (~PHYDM_RF_IQK_OFFLOAD);
1674*4882a593Smuzhiyun 		break;
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	case PHYDM_RF_DPK_OFFLOAD:
1677*4882a593Smuzhiyun 		dm->fw_offload_ability &= (~PHYDM_RF_DPK_OFFLOAD);
1678*4882a593Smuzhiyun 		break;
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	default:
1681*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_INIT, "fwofflad, wrong init type!!\n");
1682*4882a593Smuzhiyun 		break;
1683*4882a593Smuzhiyun 	}
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	PHYDM_DBG(dm, ODM_COMP_INIT, "fw_offload_ability = %x\n",
1686*4882a593Smuzhiyun 		  dm->fw_offload_ability);
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun 
phydm_supportability_init(void * dm_void)1689*4882a593Smuzhiyun void phydm_supportability_init(void *dm_void)
1690*4882a593Smuzhiyun {
1691*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1692*4882a593Smuzhiyun 	u64 support_ability;
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	if (dm->manual_supportability &&
1695*4882a593Smuzhiyun 	    *dm->manual_supportability != 0xffffffff) {
1696*4882a593Smuzhiyun 		support_ability = *dm->manual_supportability;
1697*4882a593Smuzhiyun 	} else if (*dm->mp_mode) {
1698*4882a593Smuzhiyun 		support_ability = 0;
1699*4882a593Smuzhiyun 	} else {
1700*4882a593Smuzhiyun 		#if (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
1701*4882a593Smuzhiyun 		support_ability = phydm_supportability_init_win(dm);
1702*4882a593Smuzhiyun 		#elif (DM_ODM_SUPPORT_TYPE & (ODM_AP))
1703*4882a593Smuzhiyun 		support_ability = phydm_supportability_init_ap(dm);
1704*4882a593Smuzhiyun 		#elif(DM_ODM_SUPPORT_TYPE & (ODM_CE))
1705*4882a593Smuzhiyun 		support_ability = phydm_supportability_init_ce(dm);
1706*4882a593Smuzhiyun 		#elif(DM_ODM_SUPPORT_TYPE & (ODM_IOT))
1707*4882a593Smuzhiyun 		support_ability = phydm_supportability_init_iot(dm);
1708*4882a593Smuzhiyun 		#endif
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 		/*@[Config Antenna Diversity]*/
1711*4882a593Smuzhiyun 		if (IS_FUNC_EN(dm->enable_antdiv))
1712*4882a593Smuzhiyun 			support_ability |= ODM_BB_ANT_DIV;
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 		/*@[Config TXpath Diversity]*/
1715*4882a593Smuzhiyun 		if (IS_FUNC_EN(dm->enable_pathdiv))
1716*4882a593Smuzhiyun 			support_ability |= ODM_BB_PATH_DIV;
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 		/*@[Config Adaptive SOML]*/
1719*4882a593Smuzhiyun 		if (IS_FUNC_EN(dm->en_adap_soml))
1720*4882a593Smuzhiyun 			support_ability |= ODM_BB_ADAPTIVE_SOML;
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 		/*@[DYNAMIC_TXPWR and TSSI cannot coexist]*/
1723*4882a593Smuzhiyun 		if(IS_FUNC_EN(&dm->en_tssi_mode) &&
1724*4882a593Smuzhiyun 		    (dm->support_ic_type & ODM_RTL8822C))
1725*4882a593Smuzhiyun 			support_ability &= ~ODM_BB_DYNAMIC_TXPWR;
1726*4882a593Smuzhiyun 		/*@[DYNAMIC_TXPWR and TSSI cannot coexist]*/
1727*4882a593Smuzhiyun 		if(IS_FUNC_EN(&dm->en_tssi_mode) &&
1728*4882a593Smuzhiyun 		    (dm->support_ic_type & ODM_RTL8723F))
1729*4882a593Smuzhiyun 			support_ability &= ~ODM_BB_DYNAMIC_TXPWR;
1730*4882a593Smuzhiyun 	}
1731*4882a593Smuzhiyun 	dm->support_ability = support_ability;
1732*4882a593Smuzhiyun 	PHYDM_DBG(dm, ODM_COMP_INIT, "IC=0x%x, mp=%d, Supportability=0x%llx\n",
1733*4882a593Smuzhiyun 		  dm->support_ic_type, *dm->mp_mode, dm->support_ability);
1734*4882a593Smuzhiyun }
1735*4882a593Smuzhiyun 
phydm_rfe_init(void * dm_void)1736*4882a593Smuzhiyun void phydm_rfe_init(void *dm_void)
1737*4882a593Smuzhiyun {
1738*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	PHYDM_DBG(dm, ODM_COMP_INIT, "RFE_Init\n");
1741*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
1742*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8822B)
1743*4882a593Smuzhiyun 		phydm_rfe_8822b_init(dm);
1744*4882a593Smuzhiyun #endif
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun #ifdef CONFIG_DYNAMIC_TXCOLLISION_TH
phydm_tx_collsion_th_init(void * dm_void)1748*4882a593Smuzhiyun void phydm_tx_collsion_th_init(void *dm_void)
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun struct dm_struct *dm = (struct dm_struct *)dm_void;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
1754*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
1755*4882a593Smuzhiyun 		phydm_tx_collsion_th_init_8197g(dm);
1756*4882a593Smuzhiyun #endif
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
1759*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
1760*4882a593Smuzhiyun 		phydm_tx_collsion_th_init_8812f(dm);
1761*4882a593Smuzhiyun #endif
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun 
phydm_tx_collsion_th_set(void * dm_void,u8 val_r2t,u8 val_t2r)1765*4882a593Smuzhiyun void phydm_tx_collsion_th_set(void *dm_void, u8 val_r2t, u8 val_t2r)
1766*4882a593Smuzhiyun {
1767*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
1770*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
1771*4882a593Smuzhiyun 		phydm_tx_collsion_th_set_8197g(dm, val_r2t, val_t2r);
1772*4882a593Smuzhiyun #endif
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
1775*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
1776*4882a593Smuzhiyun 		phydm_tx_collsion_th_set_8812f(dm, val_r2t, val_t2r);
1777*4882a593Smuzhiyun #endif
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun #endif
1781*4882a593Smuzhiyun 
phydm_dm_early_init(struct dm_struct * dm)1782*4882a593Smuzhiyun void phydm_dm_early_init(struct dm_struct *dm)
1783*4882a593Smuzhiyun {
1784*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_CE)
1785*4882a593Smuzhiyun 	phydm_init_debug_setting(dm);
1786*4882a593Smuzhiyun #endif
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun 
odm_dm_init(struct dm_struct * dm)1789*4882a593Smuzhiyun enum phydm_init_result odm_dm_init(struct dm_struct *dm)
1790*4882a593Smuzhiyun {
1791*4882a593Smuzhiyun 	enum phydm_init_result result = PHYDM_INIT_SUCCESS;
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	if (!phydm_chk_bb_rf_pkg_set_valid(dm)) {
1794*4882a593Smuzhiyun 		pr_debug("[Warning][%s] Init fail\n", __func__);
1795*4882a593Smuzhiyun 		return PHYDM_INIT_FAIL_BBRF_REG_INVALID;
1796*4882a593Smuzhiyun 	}
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	halrf_init(dm);
1799*4882a593Smuzhiyun 	phydm_supportability_init(dm);
1800*4882a593Smuzhiyun 	phydm_pause_func_init(dm);
1801*4882a593Smuzhiyun 	phydm_rfe_init(dm);
1802*4882a593Smuzhiyun 	phydm_common_info_self_init(dm);
1803*4882a593Smuzhiyun 	phydm_rx_phy_status_init(dm);
1804*4882a593Smuzhiyun #ifdef PHYDM_AUTO_DEGBUG
1805*4882a593Smuzhiyun 	phydm_auto_dbg_engine_init(dm);
1806*4882a593Smuzhiyun #endif
1807*4882a593Smuzhiyun 	phydm_dig_init(dm);
1808*4882a593Smuzhiyun #ifdef PHYDM_SUPPORT_CCKPD
1809*4882a593Smuzhiyun #ifdef PHYDM_DCC_ENHANCE
1810*4882a593Smuzhiyun 	phydm_dig_cckpd_coex_init(dm);
1811*4882a593Smuzhiyun #endif
1812*4882a593Smuzhiyun 	phydm_cck_pd_init(dm);
1813*4882a593Smuzhiyun #endif
1814*4882a593Smuzhiyun 	phydm_env_monitor_init(dm);
1815*4882a593Smuzhiyun 	phydm_adaptivity_init(dm);
1816*4882a593Smuzhiyun 	phydm_ra_info_init(dm);
1817*4882a593Smuzhiyun 	phydm_rssi_monitor_init(dm);
1818*4882a593Smuzhiyun 	phydm_cfo_tracking_init(dm);
1819*4882a593Smuzhiyun 	phydm_rf_init(dm);
1820*4882a593Smuzhiyun 	phydm_dc_cancellation(dm);
1821*4882a593Smuzhiyun #ifdef PHYDM_TXA_CALIBRATION
1822*4882a593Smuzhiyun 	phydm_txcurrentcalibration(dm);
1823*4882a593Smuzhiyun 	phydm_get_pa_bias_offset(dm);
1824*4882a593Smuzhiyun #endif
1825*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_ANTENNA_DIVERSITY
1826*4882a593Smuzhiyun 	odm_antenna_diversity_init(dm);
1827*4882a593Smuzhiyun #endif
1828*4882a593Smuzhiyun #ifdef CONFIG_ADAPTIVE_SOML
1829*4882a593Smuzhiyun 	phydm_adaptive_soml_init(dm);
1830*4882a593Smuzhiyun #endif
1831*4882a593Smuzhiyun #ifdef CONFIG_PATH_DIVERSITY
1832*4882a593Smuzhiyun 	phydm_tx_path_diversity_init(dm);
1833*4882a593Smuzhiyun #endif
1834*4882a593Smuzhiyun #ifdef CONFIG_DYNAMIC_TX_TWR
1835*4882a593Smuzhiyun 	phydm_dynamic_tx_power_init(dm);
1836*4882a593Smuzhiyun #endif
1837*4882a593Smuzhiyun #if (PHYDM_LA_MODE_SUPPORT)
1838*4882a593Smuzhiyun 	phydm_la_init(dm);
1839*4882a593Smuzhiyun #endif
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_VERSION1
1842*4882a593Smuzhiyun 	phydm_beamforming_init(dm);
1843*4882a593Smuzhiyun #endif
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun #if (RTL8188E_SUPPORT)
1846*4882a593Smuzhiyun 	odm_ra_info_init_all(dm);
1847*4882a593Smuzhiyun #endif
1848*4882a593Smuzhiyun #ifdef PHYDM_PRIMARY_CCA
1849*4882a593Smuzhiyun 	phydm_primary_cca_init(dm);
1850*4882a593Smuzhiyun #endif
1851*4882a593Smuzhiyun #ifdef CONFIG_PSD_TOOL
1852*4882a593Smuzhiyun 	phydm_psd_init(dm);
1853*4882a593Smuzhiyun #endif
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun #ifdef CONFIG_SMART_ANTENNA
1856*4882a593Smuzhiyun 	phydm_smt_ant_init(dm);
1857*4882a593Smuzhiyun #endif
1858*4882a593Smuzhiyun #ifdef PHYDM_LNA_SAT_CHK_SUPPORT
1859*4882a593Smuzhiyun 	phydm_lna_sat_check_init(dm);
1860*4882a593Smuzhiyun #endif
1861*4882a593Smuzhiyun #ifdef CONFIG_MCC_DM
1862*4882a593Smuzhiyun 	phydm_mcc_init(dm);
1863*4882a593Smuzhiyun #endif
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun #ifdef PHYDM_CCK_RX_PATHDIV_SUPPORT
1866*4882a593Smuzhiyun 	phydm_cck_rx_pathdiv_init(dm);
1867*4882a593Smuzhiyun #endif
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun #ifdef CONFIG_MU_RSOML
1870*4882a593Smuzhiyun 	phydm_mu_rsoml_init(dm);
1871*4882a593Smuzhiyun #endif
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun #ifdef CONFIG_DYNAMIC_TXCOLLISION_TH
1874*4882a593Smuzhiyun 	phydm_tx_collsion_th_init(dm);
1875*4882a593Smuzhiyun #endif
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	return result;
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun 
odm_dm_reset(struct dm_struct * dm)1880*4882a593Smuzhiyun void odm_dm_reset(struct dm_struct *dm)
1881*4882a593Smuzhiyun {
1882*4882a593Smuzhiyun 	#ifdef CONFIG_PHYDM_ANTENNA_DIVERSITY
1883*4882a593Smuzhiyun 	odm_ant_div_reset(dm);
1884*4882a593Smuzhiyun 	#endif
1885*4882a593Smuzhiyun 	phydm_set_edcca_threshold_api(dm);
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun 
phydm_supportability_en(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)1888*4882a593Smuzhiyun void phydm_supportability_en(void *dm_void, char input[][16], u32 *_used,
1889*4882a593Smuzhiyun 			     char *output, u32 *_out_len)
1890*4882a593Smuzhiyun {
1891*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1892*4882a593Smuzhiyun 	u32 dm_value[10] = {0};
1893*4882a593Smuzhiyun 	u64 pre_support_ability, one = 1;
1894*4882a593Smuzhiyun 	u64 comp = 0;
1895*4882a593Smuzhiyun 	u32 used = *_used;
1896*4882a593Smuzhiyun 	u32 out_len = *_out_len;
1897*4882a593Smuzhiyun 	u8 i;
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
1900*4882a593Smuzhiyun 		PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &dm_value[i]);
1901*4882a593Smuzhiyun 	}
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	pre_support_ability = dm->support_ability;
1904*4882a593Smuzhiyun 	comp = dm->support_ability;
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
1907*4882a593Smuzhiyun 		 "\n================================\n");
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	if (dm_value[0] == 100) {
1910*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1911*4882a593Smuzhiyun 			 "[Supportability] PhyDM Selection\n");
1912*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1913*4882a593Smuzhiyun 			 "================================\n");
1914*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1915*4882a593Smuzhiyun 			 "00. (( %s ))DIG\n",
1916*4882a593Smuzhiyun 			 ((comp & ODM_BB_DIG) ? ("V") : (".")));
1917*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1918*4882a593Smuzhiyun 			 "01. (( %s ))RA_MASK\n",
1919*4882a593Smuzhiyun 			 ((comp & ODM_BB_RA_MASK) ? ("V") : (".")));
1920*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1921*4882a593Smuzhiyun 			 "02. (( %s ))DYN_TXPWR\n",
1922*4882a593Smuzhiyun 			 ((comp & ODM_BB_DYNAMIC_TXPWR) ? ("V") : (".")));
1923*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1924*4882a593Smuzhiyun 			 "03. (( %s ))FA_CNT\n",
1925*4882a593Smuzhiyun 			 ((comp & ODM_BB_FA_CNT) ? ("V") : (".")));
1926*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1927*4882a593Smuzhiyun 			 "04. (( %s ))RSSI_MNTR\n",
1928*4882a593Smuzhiyun 			 ((comp & ODM_BB_RSSI_MONITOR) ? ("V") : (".")));
1929*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1930*4882a593Smuzhiyun 			 "05. (( %s ))CCK_PD\n",
1931*4882a593Smuzhiyun 			 ((comp & ODM_BB_CCK_PD) ? ("V") : (".")));
1932*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1933*4882a593Smuzhiyun 			 "06. (( %s ))ANT_DIV\n",
1934*4882a593Smuzhiyun 			 ((comp & ODM_BB_ANT_DIV) ? ("V") : (".")));
1935*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1936*4882a593Smuzhiyun 			 "07. (( %s ))SMT_ANT\n",
1937*4882a593Smuzhiyun 			 ((comp & ODM_BB_SMT_ANT) ? ("V") : (".")));
1938*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1939*4882a593Smuzhiyun 			 "08. (( %s ))PWR_TRAIN\n",
1940*4882a593Smuzhiyun 			 ((comp & ODM_BB_PWR_TRAIN) ? ("V") : (".")));
1941*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1942*4882a593Smuzhiyun 			 "09. (( %s ))RA\n",
1943*4882a593Smuzhiyun 			 ((comp & ODM_BB_RATE_ADAPTIVE) ? ("V") : (".")));
1944*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1945*4882a593Smuzhiyun 			 "10. (( %s ))PATH_DIV\n",
1946*4882a593Smuzhiyun 			 ((comp & ODM_BB_PATH_DIV) ? ("V") : (".")));
1947*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1948*4882a593Smuzhiyun 			 "11. (( %s ))DFS\n",
1949*4882a593Smuzhiyun 			 ((comp & ODM_BB_DFS) ? ("V") : (".")));
1950*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1951*4882a593Smuzhiyun 			 "12. (( %s ))DYN_ARFR\n",
1952*4882a593Smuzhiyun 			 ((comp & ODM_BB_DYNAMIC_ARFR) ? ("V") : (".")));
1953*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1954*4882a593Smuzhiyun 			 "13. (( %s ))ADAPTIVITY\n",
1955*4882a593Smuzhiyun 			 ((comp & ODM_BB_ADAPTIVITY) ? ("V") : (".")));
1956*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1957*4882a593Smuzhiyun 			 "14. (( %s ))CFO_TRACK\n",
1958*4882a593Smuzhiyun 			 ((comp & ODM_BB_CFO_TRACKING) ? ("V") : (".")));
1959*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1960*4882a593Smuzhiyun 			 "15. (( %s ))ENV_MONITOR\n",
1961*4882a593Smuzhiyun 			 ((comp & ODM_BB_ENV_MONITOR) ? ("V") : (".")));
1962*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1963*4882a593Smuzhiyun 			 "16. (( %s ))PRI_CCA\n",
1964*4882a593Smuzhiyun 			 ((comp & ODM_BB_PRIMARY_CCA) ? ("V") : (".")));
1965*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1966*4882a593Smuzhiyun 			 "17. (( %s ))ADPTV_SOML\n",
1967*4882a593Smuzhiyun 			 ((comp & ODM_BB_ADAPTIVE_SOML) ? ("V") : (".")));
1968*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1969*4882a593Smuzhiyun 			 "18. (( %s ))LNA_SAT_CHK\n",
1970*4882a593Smuzhiyun 			 ((comp & ODM_BB_LNA_SAT_CHK) ? ("V") : (".")));
1971*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1972*4882a593Smuzhiyun 			 "================================\n");
1973*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1974*4882a593Smuzhiyun 			 "[Supportability] PhyDM offload ability\n");
1975*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1976*4882a593Smuzhiyun 			 "================================\n");
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1979*4882a593Smuzhiyun 			 "00. (( %s ))PHY PARAM OFFLOAD\n",
1980*4882a593Smuzhiyun 			 ((dm->fw_offload_ability & PHYDM_PHY_PARAM_OFFLOAD) ?
1981*4882a593Smuzhiyun 			 ("V") : (".")));
1982*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1983*4882a593Smuzhiyun 			 "01. (( %s ))RF IQK OFFLOAD\n",
1984*4882a593Smuzhiyun 			 ((dm->fw_offload_ability & PHYDM_RF_IQK_OFFLOAD) ?
1985*4882a593Smuzhiyun 			 ("V") : (".")));
1986*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1987*4882a593Smuzhiyun 			 "================================\n");
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	} else if (dm_value[0] == 101) {
1990*4882a593Smuzhiyun 		dm->support_ability = 0;
1991*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
1992*4882a593Smuzhiyun 			 "Disable all support_ability components\n");
1993*4882a593Smuzhiyun 	} else {
1994*4882a593Smuzhiyun 		if (dm_value[1] == 1) { /* @enable */
1995*4882a593Smuzhiyun 			dm->support_ability |= (one << dm_value[0]);
1996*4882a593Smuzhiyun 		} else if (dm_value[1] == 2) {/* @disable */
1997*4882a593Smuzhiyun 			dm->support_ability &= ~(one << dm_value[0]);
1998*4882a593Smuzhiyun 		} else {
1999*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
2000*4882a593Smuzhiyun 				 "[Warning!!!]  1:enable,  2:disable\n");
2001*4882a593Smuzhiyun 		}
2002*4882a593Smuzhiyun 	}
2003*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
2004*4882a593Smuzhiyun 		 "pre-supportability = 0x%llx\n", pre_support_ability);
2005*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
2006*4882a593Smuzhiyun 		 "Cur-supportability = 0x%llx\n", dm->support_ability);
2007*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
2008*4882a593Smuzhiyun 		 "================================\n");
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	*_used = used;
2011*4882a593Smuzhiyun 	*_out_len = out_len;
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun 
phydm_watchdog_lps_32k(struct dm_struct * dm)2014*4882a593Smuzhiyun void phydm_watchdog_lps_32k(struct dm_struct *dm)
2015*4882a593Smuzhiyun {
2016*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_COMMON_FLOW, "%s ======>\n", __func__);
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	phydm_common_info_self_update(dm);
2019*4882a593Smuzhiyun 	phydm_rssi_monitor_check(dm);
2020*4882a593Smuzhiyun 	phydm_dig_lps_32k(dm);
2021*4882a593Smuzhiyun 	phydm_common_info_self_reset(dm);
2022*4882a593Smuzhiyun }
2023*4882a593Smuzhiyun 
phydm_watchdog_lps(struct dm_struct * dm)2024*4882a593Smuzhiyun void phydm_watchdog_lps(struct dm_struct *dm)
2025*4882a593Smuzhiyun {
2026*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE | ODM_IOT))
2027*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_COMMON_FLOW, "%s ======>\n", __func__);
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 	phydm_common_info_self_update(dm);
2030*4882a593Smuzhiyun 	phydm_rssi_monitor_check(dm);
2031*4882a593Smuzhiyun 	phydm_basic_dbg_message(dm);
2032*4882a593Smuzhiyun 	phydm_receiver_blocking(dm);
2033*4882a593Smuzhiyun 	phydm_false_alarm_counter_statistics(dm);
2034*4882a593Smuzhiyun 	phydm_dig_by_rssi_lps(dm);
2035*4882a593Smuzhiyun 	#ifdef PHYDM_SUPPORT_CCKPD
2036*4882a593Smuzhiyun 	phydm_cck_pd_th(dm);
2037*4882a593Smuzhiyun 	#endif
2038*4882a593Smuzhiyun 	phydm_adaptivity(dm);
2039*4882a593Smuzhiyun 	#ifdef CONFIG_BW_INDICATION
2040*4882a593Smuzhiyun 	phydm_dyn_bw_indication(dm);
2041*4882a593Smuzhiyun 	#endif
2042*4882a593Smuzhiyun 	#if (DM_ODM_SUPPORT_TYPE & (ODM_CE))
2043*4882a593Smuzhiyun 	#ifdef CONFIG_PHYDM_ANTENNA_DIVERSITY
2044*4882a593Smuzhiyun 	/*@enable AntDiv in PS mode, request from SD4 Jeff*/
2045*4882a593Smuzhiyun 	odm_antenna_diversity(dm);
2046*4882a593Smuzhiyun 	#endif
2047*4882a593Smuzhiyun 	#endif
2048*4882a593Smuzhiyun 	phydm_common_info_self_reset(dm);
2049*4882a593Smuzhiyun #endif
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun 
phydm_watchdog_mp(struct dm_struct * dm)2052*4882a593Smuzhiyun void phydm_watchdog_mp(struct dm_struct *dm)
2053*4882a593Smuzhiyun {
2054*4882a593Smuzhiyun }
2055*4882a593Smuzhiyun 
phydm_pause_dm_watchdog(void * dm_void,enum phydm_pause_type pause_type)2056*4882a593Smuzhiyun void phydm_pause_dm_watchdog(void *dm_void, enum phydm_pause_type pause_type)
2057*4882a593Smuzhiyun {
2058*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	if (pause_type == PHYDM_PAUSE) {
2061*4882a593Smuzhiyun 		dm->disable_phydm_watchdog = 1;
2062*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "PHYDM Stop\n");
2063*4882a593Smuzhiyun 	} else {
2064*4882a593Smuzhiyun 		dm->disable_phydm_watchdog = 0;
2065*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "PHYDM Start\n");
2066*4882a593Smuzhiyun 	}
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun 
phydm_pause_func_init(void * dm_void)2069*4882a593Smuzhiyun void phydm_pause_func_init(void *dm_void)
2070*4882a593Smuzhiyun {
2071*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	dm->pause_lv_table.lv_cckpd = PHYDM_PAUSE_RELEASE;
2074*4882a593Smuzhiyun 	dm->pause_lv_table.lv_dig = PHYDM_PAUSE_RELEASE;
2075*4882a593Smuzhiyun 	dm->pause_lv_table.lv_antdiv = PHYDM_PAUSE_RELEASE;
2076*4882a593Smuzhiyun 	dm->pause_lv_table.lv_dig = PHYDM_PAUSE_RELEASE;
2077*4882a593Smuzhiyun 	dm->pause_lv_table.lv_adapt = PHYDM_PAUSE_RELEASE;
2078*4882a593Smuzhiyun 	dm->pause_lv_table.lv_adsl = PHYDM_PAUSE_RELEASE;
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun 
phydm_pause_func(void * dm_void,enum phydm_func_idx pause_func,enum phydm_pause_type pause_type,enum phydm_pause_level pause_lv,u8 val_lehgth,u32 * val_buf)2081*4882a593Smuzhiyun u8 phydm_pause_func(void *dm_void, enum phydm_func_idx pause_func,
2082*4882a593Smuzhiyun 		    enum phydm_pause_type pause_type,
2083*4882a593Smuzhiyun 		    enum phydm_pause_level pause_lv, u8 val_lehgth,
2084*4882a593Smuzhiyun 		    u32 *val_buf)
2085*4882a593Smuzhiyun {
2086*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2087*4882a593Smuzhiyun 	struct phydm_func_poiner *func_t = &dm->phydm_func_handler;
2088*4882a593Smuzhiyun 	s8 *pause_lv_pre = &dm->s8_dummy;
2089*4882a593Smuzhiyun 	u32 *bkp_val = &dm->u32_dummy;
2090*4882a593Smuzhiyun 	u32 ori_val[5] = {0};
2091*4882a593Smuzhiyun 	u64 pause_func_bitmap = (u64)BIT(pause_func);
2092*4882a593Smuzhiyun 	u8 i = 0;
2093*4882a593Smuzhiyun 	u8 en_2rcca = 0;
2094*4882a593Smuzhiyun 	u8 en_bw40m = 0;
2095*4882a593Smuzhiyun 	u8 pause_result = PAUSE_FAIL;
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 	PHYDM_DBG(dm, ODM_COMP_API, "\n");
2098*4882a593Smuzhiyun 	PHYDM_DBG(dm, ODM_COMP_API, "[%s][%s] LV=%d, Len=%d\n", __func__,
2099*4882a593Smuzhiyun 		  ((pause_type == PHYDM_PAUSE) ? "Pause" :
2100*4882a593Smuzhiyun 		  ((pause_type == PHYDM_RESUME) ? "Resume" : "Pause no_set")),
2101*4882a593Smuzhiyun 		  pause_lv, val_lehgth);
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	if (pause_lv >= PHYDM_PAUSE_MAX_NUM) {
2104*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "[WARNING]Wrong LV=%d\n", pause_lv);
2105*4882a593Smuzhiyun 		return PAUSE_FAIL;
2106*4882a593Smuzhiyun 	}
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 	if (pause_func == F00_DIG) {
2109*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "[DIG]\n");
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 		if (val_lehgth != 1) {
2112*4882a593Smuzhiyun 			PHYDM_DBG(dm, ODM_COMP_API, "[WARNING] length != 1\n");
2113*4882a593Smuzhiyun 			return PAUSE_FAIL;
2114*4882a593Smuzhiyun 		}
2115*4882a593Smuzhiyun 
2116*4882a593Smuzhiyun 		ori_val[0] = (u32)(dm->dm_dig_table.cur_ig_value);
2117*4882a593Smuzhiyun 		pause_lv_pre = &dm->pause_lv_table.lv_dig;
2118*4882a593Smuzhiyun 		bkp_val = (u32 *)(&dm->dm_dig_table.rvrt_val);
2119*4882a593Smuzhiyun 		/*@function pointer hook*/
2120*4882a593Smuzhiyun 		func_t->pause_phydm_handler = phydm_set_dig_val;
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun #ifdef PHYDM_SUPPORT_CCKPD
2123*4882a593Smuzhiyun 	} else if (pause_func == F05_CCK_PD) {
2124*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "[CCK_PD]\n");
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun 		if (val_lehgth != 1) {
2127*4882a593Smuzhiyun 			PHYDM_DBG(dm, ODM_COMP_API, "[WARNING] length != 1\n");
2128*4882a593Smuzhiyun 			return PAUSE_FAIL;
2129*4882a593Smuzhiyun 		}
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun 		ori_val[0] = (u32)dm->dm_cckpd_table.cck_pd_lv;
2132*4882a593Smuzhiyun 		pause_lv_pre = &dm->pause_lv_table.lv_cckpd;
2133*4882a593Smuzhiyun 		bkp_val = (u32 *)(&dm->dm_cckpd_table.rvrt_val);
2134*4882a593Smuzhiyun 		/*@function pointer hook*/
2135*4882a593Smuzhiyun 		func_t->pause_phydm_handler = phydm_set_cckpd_val;
2136*4882a593Smuzhiyun #endif
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_ANTENNA_DIVERSITY
2139*4882a593Smuzhiyun 	} else if (pause_func == F06_ANT_DIV) {
2140*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "[AntDiv]\n");
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 		if (val_lehgth != 1) {
2143*4882a593Smuzhiyun 			PHYDM_DBG(dm, ODM_COMP_API, "[WARNING] length != 1\n");
2144*4882a593Smuzhiyun 			return PAUSE_FAIL;
2145*4882a593Smuzhiyun 		}
2146*4882a593Smuzhiyun 		/*@default antenna*/
2147*4882a593Smuzhiyun 		ori_val[0] = (u32)(dm->dm_fat_table.rx_idle_ant);
2148*4882a593Smuzhiyun 		pause_lv_pre = &dm->pause_lv_table.lv_antdiv;
2149*4882a593Smuzhiyun 		bkp_val = (u32 *)(&dm->dm_fat_table.rvrt_val);
2150*4882a593Smuzhiyun 		/*@function pointer hook*/
2151*4882a593Smuzhiyun 		func_t->pause_phydm_handler = phydm_set_antdiv_val;
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun #endif
2154*4882a593Smuzhiyun #ifdef PHYDM_SUPPORT_ADAPTIVITY
2155*4882a593Smuzhiyun 	} else if (pause_func == F13_ADPTVTY) {
2156*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "[Adaptivity]\n");
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 		if (val_lehgth != 2) {
2159*4882a593Smuzhiyun 			PHYDM_DBG(dm, ODM_COMP_API, "[WARNING] length != 2\n");
2160*4882a593Smuzhiyun 			return PAUSE_FAIL;
2161*4882a593Smuzhiyun 		}
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 		ori_val[0] = (u32)(dm->adaptivity.th_l2h); /*th_l2h*/
2164*4882a593Smuzhiyun 		ori_val[1] = (u32)(dm->adaptivity.th_h2l); /*th_h2l*/
2165*4882a593Smuzhiyun 		pause_lv_pre = &dm->pause_lv_table.lv_adapt;
2166*4882a593Smuzhiyun 		bkp_val = (u32 *)(&dm->adaptivity.rvrt_val);
2167*4882a593Smuzhiyun 		/*@function pointer hook*/
2168*4882a593Smuzhiyun 		func_t->pause_phydm_handler = phydm_set_edcca_val;
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun #endif
2171*4882a593Smuzhiyun #ifdef CONFIG_ADAPTIVE_SOML
2172*4882a593Smuzhiyun 	} else if (pause_func == F17_ADPTV_SOML) {
2173*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "[AD-SOML]\n");
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 		if (val_lehgth != 1) {
2176*4882a593Smuzhiyun 			PHYDM_DBG(dm, ODM_COMP_API, "[WARNING] length != 1\n");
2177*4882a593Smuzhiyun 			return PAUSE_FAIL;
2178*4882a593Smuzhiyun 		}
2179*4882a593Smuzhiyun 		/*SOML_ON/OFF*/
2180*4882a593Smuzhiyun 		ori_val[0] = (u32)(dm->dm_soml_table.soml_on_off);
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun 		pause_lv_pre = &dm->pause_lv_table.lv_adsl;
2183*4882a593Smuzhiyun 		bkp_val = (u32 *)(&dm->dm_soml_table.rvrt_val);
2184*4882a593Smuzhiyun 		 /*@function pointer hook*/
2185*4882a593Smuzhiyun 		func_t->pause_phydm_handler = phydm_set_adsl_val;
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun #endif
2188*4882a593Smuzhiyun 	} else {
2189*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "[WARNING] error func idx\n");
2190*4882a593Smuzhiyun 		return PAUSE_FAIL;
2191*4882a593Smuzhiyun 	}
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	PHYDM_DBG(dm, ODM_COMP_API, "Pause_LV{new , pre} = {%d ,%d}\n",
2194*4882a593Smuzhiyun 		  pause_lv, *pause_lv_pre);
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 	if (pause_type == PHYDM_PAUSE || pause_type == PHYDM_PAUSE_NO_SET) {
2197*4882a593Smuzhiyun 		if (pause_lv <= *pause_lv_pre) {
2198*4882a593Smuzhiyun 			PHYDM_DBG(dm, ODM_COMP_API,
2199*4882a593Smuzhiyun 				  "[PAUSE FAIL] Pre_LV >= Curr_LV\n");
2200*4882a593Smuzhiyun 			return PAUSE_FAIL;
2201*4882a593Smuzhiyun 		}
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun 		if (!(dm->pause_ability & pause_func_bitmap)) {
2204*4882a593Smuzhiyun 			for (i = 0; i < val_lehgth; i++)
2205*4882a593Smuzhiyun 				bkp_val[i] = ori_val[i];
2206*4882a593Smuzhiyun 		}
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 		dm->pause_ability |= pause_func_bitmap;
2209*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "pause_ability=0x%llx\n",
2210*4882a593Smuzhiyun 			  dm->pause_ability);
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 		if (pause_type == PHYDM_PAUSE) {
2213*4882a593Smuzhiyun 			for (i = 0; i < val_lehgth; i++)
2214*4882a593Smuzhiyun 				PHYDM_DBG(dm, ODM_COMP_API,
2215*4882a593Smuzhiyun 					  "[PAUSE SUCCESS] val_idx[%d]{New, Ori}={0x%x, 0x%x}\n",
2216*4882a593Smuzhiyun 					  i, val_buf[i], bkp_val[i]);
2217*4882a593Smuzhiyun 			func_t->pause_phydm_handler(dm, val_buf, val_lehgth);
2218*4882a593Smuzhiyun 		} else {
2219*4882a593Smuzhiyun 			for (i = 0; i < val_lehgth; i++)
2220*4882a593Smuzhiyun 				PHYDM_DBG(dm, ODM_COMP_API,
2221*4882a593Smuzhiyun 					  "[PAUSE NO Set: SUCCESS] val_idx[%d]{Ori}={0x%x}\n",
2222*4882a593Smuzhiyun 					  i, bkp_val[i]);
2223*4882a593Smuzhiyun 		}
2224*4882a593Smuzhiyun 
2225*4882a593Smuzhiyun 		*pause_lv_pre = pause_lv;
2226*4882a593Smuzhiyun 		pause_result = PAUSE_SUCCESS;
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	} else if (pause_type == PHYDM_RESUME) {
2229*4882a593Smuzhiyun 		if (pause_lv < *pause_lv_pre) {
2230*4882a593Smuzhiyun 			PHYDM_DBG(dm, ODM_COMP_API,
2231*4882a593Smuzhiyun 				  "[Resume FAIL] Pre_LV >= Curr_LV\n");
2232*4882a593Smuzhiyun 			return PAUSE_FAIL;
2233*4882a593Smuzhiyun 		}
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun 		if ((dm->pause_ability & pause_func_bitmap) == 0) {
2236*4882a593Smuzhiyun 			PHYDM_DBG(dm, ODM_COMP_API,
2237*4882a593Smuzhiyun 				  "[RESUME] No Need to Revert\n");
2238*4882a593Smuzhiyun 			return PAUSE_SUCCESS;
2239*4882a593Smuzhiyun 		}
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 		dm->pause_ability &= ~pause_func_bitmap;
2242*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "pause_ability=0x%llx\n",
2243*4882a593Smuzhiyun 			  dm->pause_ability);
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 		*pause_lv_pre = PHYDM_PAUSE_RELEASE;
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 		for (i = 0; i < val_lehgth; i++) {
2248*4882a593Smuzhiyun 			PHYDM_DBG(dm, ODM_COMP_API,
2249*4882a593Smuzhiyun 				  "[RESUME] val_idx[%d]={0x%x}\n", i,
2250*4882a593Smuzhiyun 				  bkp_val[i]);
2251*4882a593Smuzhiyun 		}
2252*4882a593Smuzhiyun 
2253*4882a593Smuzhiyun 		func_t->pause_phydm_handler(dm, bkp_val, val_lehgth);
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun 		pause_result = PAUSE_SUCCESS;
2256*4882a593Smuzhiyun 	} else {
2257*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "[WARNING] error pause_type\n");
2258*4882a593Smuzhiyun 		pause_result = PAUSE_FAIL;
2259*4882a593Smuzhiyun 	}
2260*4882a593Smuzhiyun 	return pause_result;
2261*4882a593Smuzhiyun }
2262*4882a593Smuzhiyun 
phydm_pause_func_console(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)2263*4882a593Smuzhiyun void phydm_pause_func_console(void *dm_void, char input[][16], u32 *_used,
2264*4882a593Smuzhiyun 			      char *output, u32 *_out_len)
2265*4882a593Smuzhiyun {
2266*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2267*4882a593Smuzhiyun 	char help[] = "-h";
2268*4882a593Smuzhiyun 	u32 var1[10] = {0};
2269*4882a593Smuzhiyun 	u32 used = *_used;
2270*4882a593Smuzhiyun 	u32 out_len = *_out_len;
2271*4882a593Smuzhiyun 	u32 i;
2272*4882a593Smuzhiyun 	u8 length = 0;
2273*4882a593Smuzhiyun 	u32 buf[5] = {0};
2274*4882a593Smuzhiyun 	u8 set_result = 0;
2275*4882a593Smuzhiyun 	enum phydm_func_idx func = 0;
2276*4882a593Smuzhiyun 	enum phydm_pause_type type = 0;
2277*4882a593Smuzhiyun 	enum phydm_pause_level lv = 0;
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 	if ((strcmp(input[1], help) == 0)) {
2280*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2281*4882a593Smuzhiyun 			 "{Func} {1:pause,2:pause no set 3:Resume} {lv:0~3} Val[5:0]\n");
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 		goto out;
2284*4882a593Smuzhiyun 	}
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
2287*4882a593Smuzhiyun 		PHYDM_SSCANF(input[i + 1], DCMD_HEX, &var1[i]);
2288*4882a593Smuzhiyun 	}
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 	func = (enum phydm_func_idx)var1[0];
2291*4882a593Smuzhiyun 	type = (enum phydm_pause_type)var1[1];
2292*4882a593Smuzhiyun 	lv = (enum phydm_pause_level)var1[2];
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun 	for (i = 0; i < 5; i++)
2295*4882a593Smuzhiyun 		buf[i] = var1[3 + i];
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 	if (func == F00_DIG) {
2298*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2299*4882a593Smuzhiyun 			 "[DIG]\n");
2300*4882a593Smuzhiyun 		length = 1;
2301*4882a593Smuzhiyun 
2302*4882a593Smuzhiyun 	} else if (func == F05_CCK_PD) {
2303*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2304*4882a593Smuzhiyun 			 "[CCK_PD]\n");
2305*4882a593Smuzhiyun 		length = 1;
2306*4882a593Smuzhiyun 	} else if (func == F06_ANT_DIV) {
2307*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2308*4882a593Smuzhiyun 			 "[Ant_Div]\n");
2309*4882a593Smuzhiyun 		length = 1;
2310*4882a593Smuzhiyun 	} else if (func == F13_ADPTVTY) {
2311*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2312*4882a593Smuzhiyun 			 "[Adaptivity]\n");
2313*4882a593Smuzhiyun 		length = 2;
2314*4882a593Smuzhiyun 	} else if (func == F17_ADPTV_SOML) {
2315*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2316*4882a593Smuzhiyun 			 "[ADSL]\n");
2317*4882a593Smuzhiyun 		length = 1;
2318*4882a593Smuzhiyun 	} else {
2319*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2320*4882a593Smuzhiyun 			 "[Set Function Error]\n");
2321*4882a593Smuzhiyun 		length = 0;
2322*4882a593Smuzhiyun 	}
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun 	if (length != 0) {
2325*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
2326*4882a593Smuzhiyun 			 "{%s, lv=%d} val = %d, %d}\n",
2327*4882a593Smuzhiyun 			 ((type == PHYDM_PAUSE) ? "Pause" :
2328*4882a593Smuzhiyun 			 ((type == PHYDM_RESUME) ? "Resume" : "Pause no_set")),
2329*4882a593Smuzhiyun 			 lv, var1[3], var1[4]);
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 		set_result = phydm_pause_func(dm, func, type, lv, length, buf);
2332*4882a593Smuzhiyun 	}
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
2335*4882a593Smuzhiyun 		 "set_result = %d\n", set_result);
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun out:
2338*4882a593Smuzhiyun 	*_used = used;
2339*4882a593Smuzhiyun 	*_out_len = out_len;
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun 
phydm_pause_dm_by_asso_pkt(struct dm_struct * dm,enum phydm_pause_type pause_type,u8 rssi)2342*4882a593Smuzhiyun void phydm_pause_dm_by_asso_pkt(struct dm_struct *dm,
2343*4882a593Smuzhiyun 				enum phydm_pause_type pause_type, u8 rssi)
2344*4882a593Smuzhiyun {
2345*4882a593Smuzhiyun 	u32 igi_val = rssi + 10;
2346*4882a593Smuzhiyun 	u32 th_buf[2];
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	PHYDM_DBG(dm, ODM_COMP_API, "[%s][%s] rssi=%d\n", __func__,
2349*4882a593Smuzhiyun 		  ((pause_type == PHYDM_PAUSE) ? "Pause" :
2350*4882a593Smuzhiyun 		  ((pause_type == PHYDM_RESUME) ? "Resume" : "Pause no_set")),
2351*4882a593Smuzhiyun 		  rssi);
2352*4882a593Smuzhiyun 
2353*4882a593Smuzhiyun 	if (pause_type == PHYDM_RESUME) {
2354*4882a593Smuzhiyun 		phydm_pause_func(dm, F00_DIG, PHYDM_RESUME,
2355*4882a593Smuzhiyun 				 PHYDM_PAUSE_LEVEL_1, 1, &igi_val);
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun 		phydm_pause_func(dm, F13_ADPTVTY, PHYDM_RESUME,
2358*4882a593Smuzhiyun 				 PHYDM_PAUSE_LEVEL_1, 2, th_buf);
2359*4882a593Smuzhiyun 	} else {
2360*4882a593Smuzhiyun 		odm_write_dig(dm, (u8)igi_val);
2361*4882a593Smuzhiyun 		phydm_pause_func(dm, F00_DIG, PHYDM_PAUSE,
2362*4882a593Smuzhiyun 				 PHYDM_PAUSE_LEVEL_1, 1, &igi_val);
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 		th_buf[0] = 0xff;
2365*4882a593Smuzhiyun 		th_buf[1] = 0xff;
2366*4882a593Smuzhiyun 
2367*4882a593Smuzhiyun 		phydm_pause_func(dm, F13_ADPTVTY, PHYDM_PAUSE,
2368*4882a593Smuzhiyun 				 PHYDM_PAUSE_LEVEL_1, 2, th_buf);
2369*4882a593Smuzhiyun 	}
2370*4882a593Smuzhiyun }
2371*4882a593Smuzhiyun 
phydm_stop_dm_watchdog_check(void * dm_void)2372*4882a593Smuzhiyun u8 phydm_stop_dm_watchdog_check(void *dm_void)
2373*4882a593Smuzhiyun {
2374*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun 	if (dm->disable_phydm_watchdog == 1) {
2377*4882a593Smuzhiyun 		PHYDM_DBG(dm, DBG_COMMON_FLOW, "Disable phydm\n");
2378*4882a593Smuzhiyun 		return true;
2379*4882a593Smuzhiyun 	} else {
2380*4882a593Smuzhiyun 		return false;
2381*4882a593Smuzhiyun 	}
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun 
phydm_watchdog(struct dm_struct * dm)2384*4882a593Smuzhiyun void phydm_watchdog(struct dm_struct *dm)
2385*4882a593Smuzhiyun {
2386*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_COMMON_FLOW, "%s ======>\n", __func__);
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun 	phydm_common_info_self_update(dm);
2389*4882a593Smuzhiyun 	phydm_phy_info_update(dm);
2390*4882a593Smuzhiyun 	phydm_rssi_monitor_check(dm);
2391*4882a593Smuzhiyun 	phydm_basic_dbg_message(dm);
2392*4882a593Smuzhiyun 	phydm_dm_summary(dm, FIRST_MACID);
2393*4882a593Smuzhiyun #ifdef PHYDM_AUTO_DEGBUG
2394*4882a593Smuzhiyun 	phydm_auto_dbg_engine(dm);
2395*4882a593Smuzhiyun #endif
2396*4882a593Smuzhiyun 	phydm_receiver_blocking(dm);
2397*4882a593Smuzhiyun 
2398*4882a593Smuzhiyun 	if (phydm_stop_dm_watchdog_check(dm) == true)
2399*4882a593Smuzhiyun 		return;
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 	phydm_hw_setting(dm);
2402*4882a593Smuzhiyun 
2403*4882a593Smuzhiyun 	phydm_env_mntr_result_watchdog(dm);
2404*4882a593Smuzhiyun 
2405*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
2406*4882a593Smuzhiyun 	if (dm->original_dig_restore == 0) {
2407*4882a593Smuzhiyun 		phydm_tdma_dig_timer_check(dm);
2408*4882a593Smuzhiyun 	} else
2409*4882a593Smuzhiyun #endif
2410*4882a593Smuzhiyun 	{
2411*4882a593Smuzhiyun 		phydm_false_alarm_counter_statistics(dm);
2412*4882a593Smuzhiyun 	#if (ODM_IC_11N_SERIES_SUPPORT || ODM_IC_11AC_SERIES_SUPPORT)
2413*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_IC_11N_SERIES |
2414*4882a593Smuzhiyun 					   ODM_IC_11AC_SERIES))
2415*4882a593Smuzhiyun 			phydm_noisy_detection(dm);
2416*4882a593Smuzhiyun 	#endif
2417*4882a593Smuzhiyun 
2418*4882a593Smuzhiyun 	#if defined(PHYDM_DCC_ENHANCE) && defined(PHYDM_SUPPORT_CCKPD)
2419*4882a593Smuzhiyun 		phydm_dig_cckpd_coex(dm);
2420*4882a593Smuzhiyun 	#else
2421*4882a593Smuzhiyun 		phydm_dig(dm);
2422*4882a593Smuzhiyun 		#ifdef PHYDM_SUPPORT_CCKPD
2423*4882a593Smuzhiyun 		phydm_cck_pd_th(dm);
2424*4882a593Smuzhiyun 		#endif
2425*4882a593Smuzhiyun 	#endif
2426*4882a593Smuzhiyun 	}
2427*4882a593Smuzhiyun 
2428*4882a593Smuzhiyun #ifdef PHYDM_HW_IGI
2429*4882a593Smuzhiyun 	phydm_hwigi(dm);
2430*4882a593Smuzhiyun #endif
2431*4882a593Smuzhiyun #ifdef PHYDM_POWER_TRAINING_SUPPORT
2432*4882a593Smuzhiyun 	phydm_update_power_training_state(dm);
2433*4882a593Smuzhiyun #endif
2434*4882a593Smuzhiyun 	phydm_adaptivity(dm);
2435*4882a593Smuzhiyun 	phydm_ra_info_watchdog(dm);
2436*4882a593Smuzhiyun #ifdef CONFIG_PATH_DIVERSITY
2437*4882a593Smuzhiyun 	phydm_tx_path_diversity(dm);
2438*4882a593Smuzhiyun #endif
2439*4882a593Smuzhiyun 	phydm_cfo_tracking(dm);
2440*4882a593Smuzhiyun #ifdef CONFIG_DYNAMIC_TX_TWR
2441*4882a593Smuzhiyun 	phydm_dynamic_tx_power(dm);
2442*4882a593Smuzhiyun #endif
2443*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_ANTENNA_DIVERSITY
2444*4882a593Smuzhiyun 	odm_antenna_diversity(dm);
2445*4882a593Smuzhiyun #endif
2446*4882a593Smuzhiyun #ifdef CONFIG_ADAPTIVE_SOML
2447*4882a593Smuzhiyun 	phydm_adaptive_soml(dm);
2448*4882a593Smuzhiyun #endif
2449*4882a593Smuzhiyun 
2450*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_VERSION1
2451*4882a593Smuzhiyun 	phydm_beamforming_watchdog(dm);
2452*4882a593Smuzhiyun #endif
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 	halrf_watchdog(dm);
2455*4882a593Smuzhiyun #ifdef PHYDM_PRIMARY_CCA
2456*4882a593Smuzhiyun 	phydm_primary_cca(dm);
2457*4882a593Smuzhiyun #endif
2458*4882a593Smuzhiyun #ifdef CONFIG_BW_INDICATION
2459*4882a593Smuzhiyun 	phydm_dyn_bw_indication(dm);
2460*4882a593Smuzhiyun #endif
2461*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_CE)
2462*4882a593Smuzhiyun 	odm_dtc(dm);
2463*4882a593Smuzhiyun #endif
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun 	phydm_env_mntr_set_watchdog(dm);
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun #ifdef PHYDM_LNA_SAT_CHK_SUPPORT
2468*4882a593Smuzhiyun 	phydm_lna_sat_chk_watchdog(dm);
2469*4882a593Smuzhiyun #endif
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun #ifdef CONFIG_MCC_DM
2472*4882a593Smuzhiyun 	phydm_mcc_switch(dm);
2473*4882a593Smuzhiyun #endif
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun #ifdef CONFIG_MU_RSOML
2476*4882a593Smuzhiyun 	phydm_mu_rsoml_decision(dm);
2477*4882a593Smuzhiyun #endif
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun 	phydm_common_info_self_reset(dm);
2480*4882a593Smuzhiyun }
2481*4882a593Smuzhiyun 
phydm_fw_dm_ctrl_en(void * dm_void,enum phydm_func_idx fun_idx,boolean enable)2482*4882a593Smuzhiyun void phydm_fw_dm_ctrl_en(void *dm_void, enum phydm_func_idx fun_idx,
2483*4882a593Smuzhiyun 			 boolean enable)
2484*4882a593Smuzhiyun {
2485*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2486*4882a593Smuzhiyun 	u8 h2c_val[H2C_MAX_LENGTH] = {0};
2487*4882a593Smuzhiyun 	u8 para4[4]; /*4 bit*/
2488*4882a593Smuzhiyun 	u8 para8[4]; /*8 bit*/
2489*4882a593Smuzhiyun 	u8 i = 0;
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
2492*4882a593Smuzhiyun 		para4[i] = 0;
2493*4882a593Smuzhiyun 		para8[i] = 0;
2494*4882a593Smuzhiyun 	}
2495*4882a593Smuzhiyun 
2496*4882a593Smuzhiyun 	switch (fun_idx) {
2497*4882a593Smuzhiyun 	case F00_DIG:
2498*4882a593Smuzhiyun 		phydm_fill_fw_dig_info(dm, &enable, para4, para8);
2499*4882a593Smuzhiyun 		break;
2500*4882a593Smuzhiyun 	default:
2501*4882a593Smuzhiyun 		pr_debug("[Warning] %s\n", __func__);
2502*4882a593Smuzhiyun 		return;
2503*4882a593Smuzhiyun 	}
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun 	h2c_val[0] = (u8)((fun_idx & 0x3f) | (enable << 6));
2506*4882a593Smuzhiyun 	h2c_val[1] = para8[0];
2507*4882a593Smuzhiyun 	h2c_val[2] = para8[1];
2508*4882a593Smuzhiyun 	h2c_val[3] = para8[2];
2509*4882a593Smuzhiyun 	h2c_val[4] = para8[3];
2510*4882a593Smuzhiyun 	h2c_val[5] = (para4[0] & 0xf) | ((para4[1] & 0xf) << 3);
2511*4882a593Smuzhiyun 	h2c_val[6] = (para4[2] & 0xf) | ((para4[3] & 0xf) << 3);
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 	PHYDM_DBG(dm, DBG_FW_DM,
2514*4882a593Smuzhiyun 		  "H2C[0x59] fun_idx=%d,en=%d,para8={%x %x %x %x},para4={%x %x %x %x}\n",
2515*4882a593Smuzhiyun 		  fun_idx, enable,
2516*4882a593Smuzhiyun 		  para8[0], para8[1], para8[2], para8[3],
2517*4882a593Smuzhiyun 		  para4[0], para4[1], para4[2], para4[3]);
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun 	odm_fill_h2c_cmd(dm, PHYDM_H2C_FW_DM_CTRL, H2C_MAX_LENGTH, h2c_val);
2520*4882a593Smuzhiyun }
2521*4882a593Smuzhiyun 
2522*4882a593Smuzhiyun /*@
2523*4882a593Smuzhiyun  * Init /.. Fixed HW value. Only init time.
2524*4882a593Smuzhiyun  */
odm_cmn_info_init(struct dm_struct * dm,enum odm_cmninfo cmn_info,u64 value)2525*4882a593Smuzhiyun void odm_cmn_info_init(struct dm_struct *dm, enum odm_cmninfo cmn_info,
2526*4882a593Smuzhiyun 		       u64 value)
2527*4882a593Smuzhiyun {
2528*4882a593Smuzhiyun 	/* This section is used for init value */
2529*4882a593Smuzhiyun 	switch (cmn_info) {
2530*4882a593Smuzhiyun 	/* @Fixed ODM value. */
2531*4882a593Smuzhiyun 	case ODM_CMNINFO_ABILITY:
2532*4882a593Smuzhiyun 		dm->support_ability = (u64)value;
2533*4882a593Smuzhiyun 		break;
2534*4882a593Smuzhiyun 
2535*4882a593Smuzhiyun 	case ODM_CMNINFO_RF_TYPE:
2536*4882a593Smuzhiyun 		dm->rf_type = (u8)value;
2537*4882a593Smuzhiyun 		break;
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun 	case ODM_CMNINFO_PLATFORM:
2540*4882a593Smuzhiyun 		dm->support_platform = (u8)value;
2541*4882a593Smuzhiyun 		break;
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun 	case ODM_CMNINFO_INTERFACE:
2544*4882a593Smuzhiyun 		dm->support_interface = (u8)value;
2545*4882a593Smuzhiyun 		break;
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	case ODM_CMNINFO_MP_TEST_CHIP:
2548*4882a593Smuzhiyun 		dm->is_mp_chip = (u8)value;
2549*4882a593Smuzhiyun 		break;
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	case ODM_CMNINFO_IC_TYPE:
2552*4882a593Smuzhiyun 		dm->support_ic_type = (u32)value;
2553*4882a593Smuzhiyun 		break;
2554*4882a593Smuzhiyun 
2555*4882a593Smuzhiyun 	case ODM_CMNINFO_CUT_VER:
2556*4882a593Smuzhiyun 		dm->cut_version = (u8)value;
2557*4882a593Smuzhiyun 		break;
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun 	case ODM_CMNINFO_FAB_VER:
2560*4882a593Smuzhiyun 		dm->fab_version = (u8)value;
2561*4882a593Smuzhiyun 		break;
2562*4882a593Smuzhiyun 	case ODM_CMNINFO_FW_VER:
2563*4882a593Smuzhiyun 		dm->fw_version = (u8)value;
2564*4882a593Smuzhiyun 		break;
2565*4882a593Smuzhiyun 	case ODM_CMNINFO_FW_SUB_VER:
2566*4882a593Smuzhiyun 		dm->fw_sub_version = (u8)value;
2567*4882a593Smuzhiyun 		break;
2568*4882a593Smuzhiyun 	case ODM_CMNINFO_RFE_TYPE:
2569*4882a593Smuzhiyun #if (RTL8821C_SUPPORT)
2570*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8821C)
2571*4882a593Smuzhiyun 			dm->rfe_type_expand = (u8)value;
2572*4882a593Smuzhiyun 		else
2573*4882a593Smuzhiyun #endif
2574*4882a593Smuzhiyun 			dm->rfe_type = (u8)value;
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun #ifdef CONFIG_RFE_BY_HW_INFO
2577*4882a593Smuzhiyun 		phydm_init_hw_info_by_rfe(dm);
2578*4882a593Smuzhiyun #endif
2579*4882a593Smuzhiyun 		break;
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun 	case ODM_CMNINFO_RF_ANTENNA_TYPE:
2582*4882a593Smuzhiyun 		dm->ant_div_type = (u8)value;
2583*4882a593Smuzhiyun 		break;
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun 	case ODM_CMNINFO_WITH_EXT_ANTENNA_SWITCH:
2586*4882a593Smuzhiyun 		dm->with_extenal_ant_switch = (u8)value;
2587*4882a593Smuzhiyun 		break;
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_ANTENNA_DIVERSITY
2590*4882a593Smuzhiyun 	case ODM_CMNINFO_BE_FIX_TX_ANT:
2591*4882a593Smuzhiyun 		dm->dm_fat_table.b_fix_tx_ant = (u8)value;
2592*4882a593Smuzhiyun 		break;
2593*4882a593Smuzhiyun #endif
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun 	case ODM_CMNINFO_BOARD_TYPE:
2596*4882a593Smuzhiyun 		if (!dm->is_init_hw_info_by_rfe)
2597*4882a593Smuzhiyun 			dm->board_type = (u8)value;
2598*4882a593Smuzhiyun 		break;
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun 	case ODM_CMNINFO_PACKAGE_TYPE:
2601*4882a593Smuzhiyun 		if (!dm->is_init_hw_info_by_rfe)
2602*4882a593Smuzhiyun 			dm->package_type = (u8)value;
2603*4882a593Smuzhiyun 		break;
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	case ODM_CMNINFO_EXT_LNA:
2606*4882a593Smuzhiyun 		if (!dm->is_init_hw_info_by_rfe)
2607*4882a593Smuzhiyun 			dm->ext_lna = (u8)value;
2608*4882a593Smuzhiyun 		break;
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun 	case ODM_CMNINFO_5G_EXT_LNA:
2611*4882a593Smuzhiyun 		if (!dm->is_init_hw_info_by_rfe)
2612*4882a593Smuzhiyun 			dm->ext_lna_5g = (u8)value;
2613*4882a593Smuzhiyun 		break;
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun 	case ODM_CMNINFO_EXT_PA:
2616*4882a593Smuzhiyun 		if (!dm->is_init_hw_info_by_rfe)
2617*4882a593Smuzhiyun 			dm->ext_pa = (u8)value;
2618*4882a593Smuzhiyun 		break;
2619*4882a593Smuzhiyun 
2620*4882a593Smuzhiyun 	case ODM_CMNINFO_5G_EXT_PA:
2621*4882a593Smuzhiyun 		if (!dm->is_init_hw_info_by_rfe)
2622*4882a593Smuzhiyun 			dm->ext_pa_5g = (u8)value;
2623*4882a593Smuzhiyun 		break;
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun 	case ODM_CMNINFO_GPA:
2626*4882a593Smuzhiyun 		if (!dm->is_init_hw_info_by_rfe)
2627*4882a593Smuzhiyun 			dm->type_gpa = (u16)value;
2628*4882a593Smuzhiyun 		break;
2629*4882a593Smuzhiyun 
2630*4882a593Smuzhiyun 	case ODM_CMNINFO_APA:
2631*4882a593Smuzhiyun 		if (!dm->is_init_hw_info_by_rfe)
2632*4882a593Smuzhiyun 			dm->type_apa = (u16)value;
2633*4882a593Smuzhiyun 		break;
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun 	case ODM_CMNINFO_GLNA:
2636*4882a593Smuzhiyun 		if (!dm->is_init_hw_info_by_rfe)
2637*4882a593Smuzhiyun 			dm->type_glna = (u16)value;
2638*4882a593Smuzhiyun 		break;
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun 	case ODM_CMNINFO_ALNA:
2641*4882a593Smuzhiyun 		if (!dm->is_init_hw_info_by_rfe)
2642*4882a593Smuzhiyun 			dm->type_alna = (u16)value;
2643*4882a593Smuzhiyun 		break;
2644*4882a593Smuzhiyun 
2645*4882a593Smuzhiyun 	case ODM_CMNINFO_EXT_TRSW:
2646*4882a593Smuzhiyun 		if (!dm->is_init_hw_info_by_rfe)
2647*4882a593Smuzhiyun 			dm->ext_trsw = (u8)value;
2648*4882a593Smuzhiyun 		break;
2649*4882a593Smuzhiyun 	case ODM_CMNINFO_EXT_LNA_GAIN:
2650*4882a593Smuzhiyun 		dm->ext_lna_gain = (u8)value;
2651*4882a593Smuzhiyun 		break;
2652*4882a593Smuzhiyun 	case ODM_CMNINFO_PATCH_ID:
2653*4882a593Smuzhiyun 		dm->iot_table.win_patch_id = (u8)value;
2654*4882a593Smuzhiyun 		break;
2655*4882a593Smuzhiyun 	case ODM_CMNINFO_BINHCT_TEST:
2656*4882a593Smuzhiyun 		dm->is_in_hct_test = (boolean)value;
2657*4882a593Smuzhiyun 		break;
2658*4882a593Smuzhiyun 	case ODM_CMNINFO_BWIFI_TEST:
2659*4882a593Smuzhiyun 		dm->wifi_test = (u8)value;
2660*4882a593Smuzhiyun 		break;
2661*4882a593Smuzhiyun 	case ODM_CMNINFO_SMART_CONCURRENT:
2662*4882a593Smuzhiyun 		dm->is_dual_mac_smart_concurrent = (boolean)value;
2663*4882a593Smuzhiyun 		break;
2664*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2665*4882a593Smuzhiyun 	case ODM_CMNINFO_CONFIG_BB_RF:
2666*4882a593Smuzhiyun 		dm->config_bbrf = (boolean)value;
2667*4882a593Smuzhiyun 		break;
2668*4882a593Smuzhiyun #endif
2669*4882a593Smuzhiyun 	case ODM_CMNINFO_IQKPAOFF:
2670*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_iqk_pa_off = (boolean)value;
2671*4882a593Smuzhiyun 		break;
2672*4882a593Smuzhiyun 	case ODM_CMNINFO_REGRFKFREEENABLE:
2673*4882a593Smuzhiyun 		dm->rf_calibrate_info.reg_rf_kfree_enable = (u8)value;
2674*4882a593Smuzhiyun 		break;
2675*4882a593Smuzhiyun 	case ODM_CMNINFO_RFKFREEENABLE:
2676*4882a593Smuzhiyun 		dm->rf_calibrate_info.rf_kfree_enable = (u8)value;
2677*4882a593Smuzhiyun 		break;
2678*4882a593Smuzhiyun 	case ODM_CMNINFO_NORMAL_RX_PATH_CHANGE:
2679*4882a593Smuzhiyun 		dm->normal_rx_path = (u8)value;
2680*4882a593Smuzhiyun 		break;
2681*4882a593Smuzhiyun 	case ODM_CMNINFO_VALID_PATH_SET:
2682*4882a593Smuzhiyun 		dm->valid_path_set = (u8)value;
2683*4882a593Smuzhiyun 		break;
2684*4882a593Smuzhiyun 	case ODM_CMNINFO_EFUSE0X3D8:
2685*4882a593Smuzhiyun 		dm->efuse0x3d8 = (u8)value;
2686*4882a593Smuzhiyun 		break;
2687*4882a593Smuzhiyun 	case ODM_CMNINFO_EFUSE0X3D7:
2688*4882a593Smuzhiyun 		dm->efuse0x3d7 = (u8)value;
2689*4882a593Smuzhiyun 		break;
2690*4882a593Smuzhiyun 	case ODM_CMNINFO_ADVANCE_OTA:
2691*4882a593Smuzhiyun 		dm->p_advance_ota = (u8)value;
2692*4882a593Smuzhiyun 		break;
2693*4882a593Smuzhiyun 
2694*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_DFS_MASTER
2695*4882a593Smuzhiyun 	case ODM_CMNINFO_DFS_REGION_DOMAIN:
2696*4882a593Smuzhiyun 		dm->dfs_region_domain = (u8)value;
2697*4882a593Smuzhiyun 		break;
2698*4882a593Smuzhiyun #endif
2699*4882a593Smuzhiyun 	case ODM_CMNINFO_SOFT_AP_SPECIAL_SETTING:
2700*4882a593Smuzhiyun 		dm->soft_ap_special_setting = (u32)value;
2701*4882a593Smuzhiyun 		break;
2702*4882a593Smuzhiyun 
2703*4882a593Smuzhiyun 	case ODM_CMNINFO_X_CAP_SETTING:
2704*4882a593Smuzhiyun 		dm->dm_cfo_track.crystal_cap_default = (u8)value;
2705*4882a593Smuzhiyun 		break;
2706*4882a593Smuzhiyun 
2707*4882a593Smuzhiyun 	case ODM_CMNINFO_DPK_EN:
2708*4882a593Smuzhiyun 		/*@dm->dpk_en = (u1Byte)value;*/
2709*4882a593Smuzhiyun 		halrf_cmn_info_set(dm, HALRF_CMNINFO_DPK_EN, (u64)value);
2710*4882a593Smuzhiyun 		break;
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun 	case ODM_CMNINFO_HP_HWID:
2713*4882a593Smuzhiyun 		dm->hp_hw_id = (boolean)value;
2714*4882a593Smuzhiyun 		break;
2715*4882a593Smuzhiyun 	case ODM_CMNINFO_TSSI_ENABLE:
2716*4882a593Smuzhiyun 		dm->en_tssi_mode = (u8)value;
2717*4882a593Smuzhiyun 		break;
2718*4882a593Smuzhiyun 	case ODM_CMNINFO_DIS_DPD:
2719*4882a593Smuzhiyun 		dm->en_dis_dpd = (boolean)value;
2720*4882a593Smuzhiyun 		break;
2721*4882a593Smuzhiyun 	case ODM_CMNINFO_EN_AUTO_BW_TH:
2722*4882a593Smuzhiyun 		dm->en_auto_bw_th = (u8)value;
2723*4882a593Smuzhiyun 		break;
2724*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
2725*4882a593Smuzhiyun 	case ODM_CMNINFO_POWER_VOLTAGE:
2726*4882a593Smuzhiyun 		dm->power_voltage = (u8)value;
2727*4882a593Smuzhiyun 		break;
2728*4882a593Smuzhiyun 	case ODM_CMNINFO_ANTDIV_GPIO:
2729*4882a593Smuzhiyun 		dm->antdiv_gpio = (u8)value;
2730*4882a593Smuzhiyun 		break;
2731*4882a593Smuzhiyun 	case ODM_CMNINFO_PEAK_DETECT_MODE:
2732*4882a593Smuzhiyun 		dm->peak_detect_mode = (u8)value;
2733*4882a593Smuzhiyun 		break;
2734*4882a593Smuzhiyun #endif
2735*4882a593Smuzhiyun 	default:
2736*4882a593Smuzhiyun 		break;
2737*4882a593Smuzhiyun 	}
2738*4882a593Smuzhiyun }
2739*4882a593Smuzhiyun 
odm_cmn_info_hook(struct dm_struct * dm,enum odm_cmninfo cmn_info,void * value)2740*4882a593Smuzhiyun void odm_cmn_info_hook(struct dm_struct *dm, enum odm_cmninfo cmn_info,
2741*4882a593Smuzhiyun 		       void *value)
2742*4882a593Smuzhiyun {
2743*4882a593Smuzhiyun 	/* @Hook call by reference pointer. */
2744*4882a593Smuzhiyun 	switch (cmn_info) {
2745*4882a593Smuzhiyun 	/* @Dynamic call by reference pointer. */
2746*4882a593Smuzhiyun 	case ODM_CMNINFO_TX_UNI:
2747*4882a593Smuzhiyun 		dm->num_tx_bytes_unicast = (u64 *)value;
2748*4882a593Smuzhiyun 		break;
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun 	case ODM_CMNINFO_RX_UNI:
2751*4882a593Smuzhiyun 		dm->num_rx_bytes_unicast = (u64 *)value;
2752*4882a593Smuzhiyun 		break;
2753*4882a593Smuzhiyun 
2754*4882a593Smuzhiyun 	case ODM_CMNINFO_BAND:
2755*4882a593Smuzhiyun 		dm->band_type = (u8 *)value;
2756*4882a593Smuzhiyun 		break;
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun 	case ODM_CMNINFO_SEC_CHNL_OFFSET:
2759*4882a593Smuzhiyun 		dm->sec_ch_offset = (u8 *)value;
2760*4882a593Smuzhiyun 		break;
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 	case ODM_CMNINFO_SEC_MODE:
2763*4882a593Smuzhiyun 		dm->security = (u8 *)value;
2764*4882a593Smuzhiyun 		break;
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 	case ODM_CMNINFO_BW:
2767*4882a593Smuzhiyun 		dm->band_width = (u8 *)value;
2768*4882a593Smuzhiyun 		break;
2769*4882a593Smuzhiyun 
2770*4882a593Smuzhiyun 	case ODM_CMNINFO_CHNL:
2771*4882a593Smuzhiyun 		dm->channel = (u8 *)value;
2772*4882a593Smuzhiyun 		break;
2773*4882a593Smuzhiyun 
2774*4882a593Smuzhiyun 	case ODM_CMNINFO_SCAN:
2775*4882a593Smuzhiyun 		dm->is_scan_in_process = (boolean *)value;
2776*4882a593Smuzhiyun 		break;
2777*4882a593Smuzhiyun 
2778*4882a593Smuzhiyun 	case ODM_CMNINFO_POWER_SAVING:
2779*4882a593Smuzhiyun 		dm->is_power_saving = (boolean *)value;
2780*4882a593Smuzhiyun 		break;
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 	case ODM_CMNINFO_TDMA:
2783*4882a593Smuzhiyun 		dm->is_tdma = (boolean *)value;
2784*4882a593Smuzhiyun 		break;
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun 	case ODM_CMNINFO_ONE_PATH_CCA:
2787*4882a593Smuzhiyun 		dm->one_path_cca = (u8 *)value;
2788*4882a593Smuzhiyun 		break;
2789*4882a593Smuzhiyun 
2790*4882a593Smuzhiyun 	case ODM_CMNINFO_DRV_STOP:
2791*4882a593Smuzhiyun 		dm->is_driver_stopped = (boolean *)value;
2792*4882a593Smuzhiyun 		break;
2793*4882a593Smuzhiyun 	case ODM_CMNINFO_INIT_ON:
2794*4882a593Smuzhiyun 		dm->pinit_adpt_in_progress = (boolean *)value;
2795*4882a593Smuzhiyun 		break;
2796*4882a593Smuzhiyun 
2797*4882a593Smuzhiyun 	case ODM_CMNINFO_ANT_TEST:
2798*4882a593Smuzhiyun 		dm->antenna_test = (u8 *)value;
2799*4882a593Smuzhiyun 		break;
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun 	case ODM_CMNINFO_NET_CLOSED:
2802*4882a593Smuzhiyun 		dm->is_net_closed = (boolean *)value;
2803*4882a593Smuzhiyun 		break;
2804*4882a593Smuzhiyun 
2805*4882a593Smuzhiyun 	case ODM_CMNINFO_FORCED_RATE:
2806*4882a593Smuzhiyun 		dm->forced_data_rate = (u16 *)value;
2807*4882a593Smuzhiyun 		break;
2808*4882a593Smuzhiyun 	case ODM_CMNINFO_ANT_DIV:
2809*4882a593Smuzhiyun 		dm->enable_antdiv = (u8 *)value;
2810*4882a593Smuzhiyun 		break;
2811*4882a593Smuzhiyun 	case ODM_CMNINFO_PATH_DIV:
2812*4882a593Smuzhiyun 		dm->enable_pathdiv = (u8 *)value;
2813*4882a593Smuzhiyun 		break;
2814*4882a593Smuzhiyun 	case ODM_CMNINFO_ADAPTIVE_SOML:
2815*4882a593Smuzhiyun 		dm->en_adap_soml = (u8 *)value;
2816*4882a593Smuzhiyun 		break;
2817*4882a593Smuzhiyun 	case ODM_CMNINFO_ADAPTIVITY:
2818*4882a593Smuzhiyun 		dm->edcca_mode = (u8 *)value;
2819*4882a593Smuzhiyun 		break;
2820*4882a593Smuzhiyun 
2821*4882a593Smuzhiyun 	case ODM_CMNINFO_P2P_LINK:
2822*4882a593Smuzhiyun 		dm->dm_dig_table.is_p2p_in_process = (u8 *)value;
2823*4882a593Smuzhiyun 		break;
2824*4882a593Smuzhiyun 
2825*4882a593Smuzhiyun 	case ODM_CMNINFO_IS1ANTENNA:
2826*4882a593Smuzhiyun 		dm->is_1_antenna = (boolean *)value;
2827*4882a593Smuzhiyun 		break;
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun 	case ODM_CMNINFO_RFDEFAULTPATH:
2830*4882a593Smuzhiyun 		dm->rf_default_path = (u8 *)value;
2831*4882a593Smuzhiyun 		break;
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 	case ODM_CMNINFO_FCS_MODE: /* @fast channel switch (= MCC mode)*/
2834*4882a593Smuzhiyun 		dm->is_fcs_mode_enable = (boolean *)value;
2835*4882a593Smuzhiyun 		break;
2836*4882a593Smuzhiyun 
2837*4882a593Smuzhiyun 	case ODM_CMNINFO_HUBUSBMODE:
2838*4882a593Smuzhiyun 		dm->hub_usb_mode = (u8 *)value;
2839*4882a593Smuzhiyun 		break;
2840*4882a593Smuzhiyun 	case ODM_CMNINFO_FWDWRSVDPAGEINPROGRESS:
2841*4882a593Smuzhiyun 		dm->is_fw_dw_rsvd_page_in_progress = (boolean *)value;
2842*4882a593Smuzhiyun 		break;
2843*4882a593Smuzhiyun 	case ODM_CMNINFO_TX_TP:
2844*4882a593Smuzhiyun 		dm->current_tx_tp = (u32 *)value;
2845*4882a593Smuzhiyun 		break;
2846*4882a593Smuzhiyun 	case ODM_CMNINFO_RX_TP:
2847*4882a593Smuzhiyun 		dm->current_rx_tp = (u32 *)value;
2848*4882a593Smuzhiyun 		break;
2849*4882a593Smuzhiyun 	case ODM_CMNINFO_SOUNDING_SEQ:
2850*4882a593Smuzhiyun 		dm->sounding_seq = (u8 *)value;
2851*4882a593Smuzhiyun 		break;
2852*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_DFS_MASTER
2853*4882a593Smuzhiyun 	case ODM_CMNINFO_DFS_MASTER_ENABLE:
2854*4882a593Smuzhiyun 		dm->dfs_master_enabled = (u8 *)value;
2855*4882a593Smuzhiyun 		break;
2856*4882a593Smuzhiyun #endif
2857*4882a593Smuzhiyun 
2858*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_ANTENNA_DIVERSITY
2859*4882a593Smuzhiyun 	case ODM_CMNINFO_FORCE_TX_ANT_BY_TXDESC:
2860*4882a593Smuzhiyun 		dm->dm_fat_table.p_force_tx_by_desc = (u8 *)value;
2861*4882a593Smuzhiyun 		break;
2862*4882a593Smuzhiyun 	case ODM_CMNINFO_SET_S0S1_DEFAULT_ANTENNA:
2863*4882a593Smuzhiyun 		dm->dm_fat_table.p_default_s0_s1 = (u8 *)value;
2864*4882a593Smuzhiyun 		break;
2865*4882a593Smuzhiyun 	case ODM_CMNINFO_BF_ANTDIV_DECISION:
2866*4882a593Smuzhiyun 		dm->dm_fat_table.is_no_csi_feedback = (boolean *)value;
2867*4882a593Smuzhiyun 		break;
2868*4882a593Smuzhiyun #endif
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun 	case ODM_CMNINFO_SOFT_AP_MODE:
2871*4882a593Smuzhiyun 		dm->soft_ap_mode = (u32 *)value;
2872*4882a593Smuzhiyun 		break;
2873*4882a593Smuzhiyun 	case ODM_CMNINFO_MP_MODE:
2874*4882a593Smuzhiyun 		dm->mp_mode = (u8 *)value;
2875*4882a593Smuzhiyun 		break;
2876*4882a593Smuzhiyun 	case ODM_CMNINFO_INTERRUPT_MASK:
2877*4882a593Smuzhiyun 		dm->interrupt_mask = (u32 *)value;
2878*4882a593Smuzhiyun 		break;
2879*4882a593Smuzhiyun 	case ODM_CMNINFO_BB_OPERATION_MODE:
2880*4882a593Smuzhiyun 		dm->bb_op_mode = (u8 *)value;
2881*4882a593Smuzhiyun 		break;
2882*4882a593Smuzhiyun 	case ODM_CMNINFO_MANUAL_SUPPORTABILITY:
2883*4882a593Smuzhiyun 		dm->manual_supportability = (u32 *)value;
2884*4882a593Smuzhiyun 		break;
2885*4882a593Smuzhiyun 	case ODM_CMNINFO_EN_DYM_BW_INDICATION:
2886*4882a593Smuzhiyun 		dm->dis_dym_bw_indication = (u8 *)value;
2887*4882a593Smuzhiyun 	default:
2888*4882a593Smuzhiyun 		/*do nothing*/
2889*4882a593Smuzhiyun 		break;
2890*4882a593Smuzhiyun 	}
2891*4882a593Smuzhiyun }
2892*4882a593Smuzhiyun 
2893*4882a593Smuzhiyun /*@
2894*4882a593Smuzhiyun  * Update band/CHannel/.. The values are dynamic but non-per-packet.
2895*4882a593Smuzhiyun  */
odm_cmn_info_update(struct dm_struct * dm,u32 cmn_info,u64 value)2896*4882a593Smuzhiyun void odm_cmn_info_update(struct dm_struct *dm, u32 cmn_info, u64 value)
2897*4882a593Smuzhiyun {
2898*4882a593Smuzhiyun 	/* This init variable may be changed in run time. */
2899*4882a593Smuzhiyun 	switch (cmn_info) {
2900*4882a593Smuzhiyun 	case ODM_CMNINFO_LINK_IN_PROGRESS:
2901*4882a593Smuzhiyun 		dm->is_link_in_process = (boolean)value;
2902*4882a593Smuzhiyun 		break;
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun 	case ODM_CMNINFO_ABILITY:
2905*4882a593Smuzhiyun 		dm->support_ability = (u64)value;
2906*4882a593Smuzhiyun 		break;
2907*4882a593Smuzhiyun 
2908*4882a593Smuzhiyun 	case ODM_CMNINFO_RF_TYPE:
2909*4882a593Smuzhiyun 		dm->rf_type = (u8)value;
2910*4882a593Smuzhiyun 		break;
2911*4882a593Smuzhiyun 
2912*4882a593Smuzhiyun 	case ODM_CMNINFO_WIFI_DIRECT:
2913*4882a593Smuzhiyun 		dm->is_wifi_direct = (boolean)value;
2914*4882a593Smuzhiyun 		break;
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun 	case ODM_CMNINFO_WIFI_DISPLAY:
2917*4882a593Smuzhiyun 		dm->is_wifi_display = (boolean)value;
2918*4882a593Smuzhiyun 		break;
2919*4882a593Smuzhiyun 
2920*4882a593Smuzhiyun 	case ODM_CMNINFO_LINK:
2921*4882a593Smuzhiyun 		dm->is_linked = (boolean)value;
2922*4882a593Smuzhiyun 		break;
2923*4882a593Smuzhiyun 
2924*4882a593Smuzhiyun 	case ODM_CMNINFO_CMW500LINK:
2925*4882a593Smuzhiyun 		dm->iot_table.is_linked_cmw500 = (boolean)value;
2926*4882a593Smuzhiyun 		break;
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun 	case ODM_CMNINFO_STATION_STATE:
2929*4882a593Smuzhiyun 		dm->bsta_state = (boolean)value;
2930*4882a593Smuzhiyun 		break;
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun 	case ODM_CMNINFO_RSSI_MIN:
2933*4882a593Smuzhiyun #if 0
2934*4882a593Smuzhiyun 		dm->rssi_min = (u8)value;
2935*4882a593Smuzhiyun #endif
2936*4882a593Smuzhiyun 		break;
2937*4882a593Smuzhiyun 
2938*4882a593Smuzhiyun 	case ODM_CMNINFO_RSSI_MIN_BY_PATH:
2939*4882a593Smuzhiyun 		dm->rssi_min_by_path = (u8)value;
2940*4882a593Smuzhiyun 		break;
2941*4882a593Smuzhiyun 
2942*4882a593Smuzhiyun 	case ODM_CMNINFO_DBG_COMP:
2943*4882a593Smuzhiyun 		dm->debug_components = (u64)value;
2944*4882a593Smuzhiyun 		break;
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun #ifdef ODM_CONFIG_BT_COEXIST
2947*4882a593Smuzhiyun 	/* The following is for BT HS mode and BT coexist mechanism. */
2948*4882a593Smuzhiyun 	case ODM_CMNINFO_BT_ENABLED:
2949*4882a593Smuzhiyun 		dm->bt_info_table.is_bt_enabled = (boolean)value;
2950*4882a593Smuzhiyun 		break;
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 	case ODM_CMNINFO_BT_HS_CONNECT_PROCESS:
2953*4882a593Smuzhiyun 		dm->bt_info_table.is_bt_connect_process = (boolean)value;
2954*4882a593Smuzhiyun 		break;
2955*4882a593Smuzhiyun 
2956*4882a593Smuzhiyun 	case ODM_CMNINFO_BT_HS_RSSI:
2957*4882a593Smuzhiyun 		dm->bt_info_table.bt_hs_rssi = (u8)value;
2958*4882a593Smuzhiyun 		break;
2959*4882a593Smuzhiyun 
2960*4882a593Smuzhiyun 	case ODM_CMNINFO_BT_OPERATION:
2961*4882a593Smuzhiyun 		dm->bt_info_table.is_bt_hs_operation = (boolean)value;
2962*4882a593Smuzhiyun 		break;
2963*4882a593Smuzhiyun 
2964*4882a593Smuzhiyun 	case ODM_CMNINFO_BT_LIMITED_DIG:
2965*4882a593Smuzhiyun 		dm->bt_info_table.is_bt_limited_dig = (boolean)value;
2966*4882a593Smuzhiyun 		break;
2967*4882a593Smuzhiyun #endif
2968*4882a593Smuzhiyun 
2969*4882a593Smuzhiyun 	case ODM_CMNINFO_AP_TOTAL_NUM:
2970*4882a593Smuzhiyun 		dm->ap_total_num = (u8)value;
2971*4882a593Smuzhiyun 		break;
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_DFS_MASTER
2974*4882a593Smuzhiyun 	case ODM_CMNINFO_DFS_REGION_DOMAIN:
2975*4882a593Smuzhiyun 		dm->dfs_region_domain = (u8)value;
2976*4882a593Smuzhiyun 		break;
2977*4882a593Smuzhiyun #endif
2978*4882a593Smuzhiyun 
2979*4882a593Smuzhiyun 	case ODM_CMNINFO_BT_CONTINUOUS_TURN:
2980*4882a593Smuzhiyun 		dm->is_bt_continuous_turn = (boolean)value;
2981*4882a593Smuzhiyun 		break;
2982*4882a593Smuzhiyun 	case ODM_CMNINFO_IS_DOWNLOAD_FW:
2983*4882a593Smuzhiyun 		dm->is_download_fw = (boolean)value;
2984*4882a593Smuzhiyun 		break;
2985*4882a593Smuzhiyun 	case ODM_CMNINFO_PHYDM_PATCH_ID:
2986*4882a593Smuzhiyun 		dm->iot_table.phydm_patch_id = (u32)value;
2987*4882a593Smuzhiyun 		break;
2988*4882a593Smuzhiyun 	case ODM_CMNINFO_RRSR_VAL:
2989*4882a593Smuzhiyun 		dm->dm_ra_table.rrsr_val_init = (u32)value;
2990*4882a593Smuzhiyun 		break;
2991*4882a593Smuzhiyun 	case ODM_CMNINFO_LINKED_BF_SUPPORT:
2992*4882a593Smuzhiyun 		dm->linked_bf_support = (u8)value;
2993*4882a593Smuzhiyun 		break;
2994*4882a593Smuzhiyun 	case ODM_CMNINFO_FLATNESS_TYPE:
2995*4882a593Smuzhiyun 		dm->flatness_type = (u8)value;
2996*4882a593Smuzhiyun 		break;
2997*4882a593Smuzhiyun 	case ODM_CMNINFO_TSSI_ENABLE:
2998*4882a593Smuzhiyun 		dm->en_tssi_mode = (u8)value;
2999*4882a593Smuzhiyun 		break;
3000*4882a593Smuzhiyun 	default:
3001*4882a593Smuzhiyun 		break;
3002*4882a593Smuzhiyun 	}
3003*4882a593Smuzhiyun }
3004*4882a593Smuzhiyun 
phydm_cmn_info_query(struct dm_struct * dm,enum phydm_info_query info_type)3005*4882a593Smuzhiyun u32 phydm_cmn_info_query(struct dm_struct *dm, enum phydm_info_query info_type)
3006*4882a593Smuzhiyun {
3007*4882a593Smuzhiyun 	struct phydm_fa_struct *fa_t = &dm->false_alm_cnt;
3008*4882a593Smuzhiyun 	struct phydm_dig_struct *dig_t = &dm->dm_dig_table;
3009*4882a593Smuzhiyun 	struct ccx_info *ccx_info = &dm->dm_ccx_info;
3010*4882a593Smuzhiyun 
3011*4882a593Smuzhiyun 	switch (info_type) {
3012*4882a593Smuzhiyun 	/*@=== [FA Relative] ===========================================*/
3013*4882a593Smuzhiyun 	case PHYDM_INFO_FA_OFDM:
3014*4882a593Smuzhiyun 		return fa_t->cnt_ofdm_fail;
3015*4882a593Smuzhiyun 
3016*4882a593Smuzhiyun 	case PHYDM_INFO_FA_CCK:
3017*4882a593Smuzhiyun 		return fa_t->cnt_cck_fail;
3018*4882a593Smuzhiyun 
3019*4882a593Smuzhiyun 	case PHYDM_INFO_FA_TOTAL:
3020*4882a593Smuzhiyun 		return fa_t->cnt_all;
3021*4882a593Smuzhiyun 
3022*4882a593Smuzhiyun 	case PHYDM_INFO_CCA_OFDM:
3023*4882a593Smuzhiyun 		return fa_t->cnt_ofdm_cca;
3024*4882a593Smuzhiyun 
3025*4882a593Smuzhiyun 	case PHYDM_INFO_CCA_CCK:
3026*4882a593Smuzhiyun 		return fa_t->cnt_cck_cca;
3027*4882a593Smuzhiyun 
3028*4882a593Smuzhiyun 	case PHYDM_INFO_CCA_ALL:
3029*4882a593Smuzhiyun 		return fa_t->cnt_cca_all;
3030*4882a593Smuzhiyun 
3031*4882a593Smuzhiyun 	case PHYDM_INFO_CRC32_OK_VHT:
3032*4882a593Smuzhiyun 		return fa_t->cnt_vht_crc32_ok;
3033*4882a593Smuzhiyun 
3034*4882a593Smuzhiyun 	case PHYDM_INFO_CRC32_OK_HT:
3035*4882a593Smuzhiyun 		return fa_t->cnt_ht_crc32_ok;
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 	case PHYDM_INFO_CRC32_OK_LEGACY:
3038*4882a593Smuzhiyun 		return fa_t->cnt_ofdm_crc32_ok;
3039*4882a593Smuzhiyun 
3040*4882a593Smuzhiyun 	case PHYDM_INFO_CRC32_OK_CCK:
3041*4882a593Smuzhiyun 		return fa_t->cnt_cck_crc32_ok;
3042*4882a593Smuzhiyun 
3043*4882a593Smuzhiyun 	case PHYDM_INFO_CRC32_ERROR_VHT:
3044*4882a593Smuzhiyun 		return fa_t->cnt_vht_crc32_error;
3045*4882a593Smuzhiyun 
3046*4882a593Smuzhiyun 	case PHYDM_INFO_CRC32_ERROR_HT:
3047*4882a593Smuzhiyun 		return fa_t->cnt_ht_crc32_error;
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun 	case PHYDM_INFO_CRC32_ERROR_LEGACY:
3050*4882a593Smuzhiyun 		return fa_t->cnt_ofdm_crc32_error;
3051*4882a593Smuzhiyun 
3052*4882a593Smuzhiyun 	case PHYDM_INFO_CRC32_ERROR_CCK:
3053*4882a593Smuzhiyun 		return fa_t->cnt_cck_crc32_error;
3054*4882a593Smuzhiyun 
3055*4882a593Smuzhiyun 	case PHYDM_INFO_EDCCA_FLAG:
3056*4882a593Smuzhiyun 		return fa_t->edcca_flag;
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 	case PHYDM_INFO_OFDM_ENABLE:
3059*4882a593Smuzhiyun 		return fa_t->ofdm_block_enable;
3060*4882a593Smuzhiyun 
3061*4882a593Smuzhiyun 	case PHYDM_INFO_CCK_ENABLE:
3062*4882a593Smuzhiyun 		return fa_t->cck_block_enable;
3063*4882a593Smuzhiyun 
3064*4882a593Smuzhiyun 	case PHYDM_INFO_DBG_PORT_0:
3065*4882a593Smuzhiyun 		return fa_t->dbg_port0;
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun 	case PHYDM_INFO_CRC32_OK_HT_AGG:
3068*4882a593Smuzhiyun 		return fa_t->cnt_ht_crc32_ok_agg;
3069*4882a593Smuzhiyun 
3070*4882a593Smuzhiyun 	case PHYDM_INFO_CRC32_ERROR_HT_AGG:
3071*4882a593Smuzhiyun 		return fa_t->cnt_ht_crc32_error_agg;
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun 	/*@=== [DIG] ================================================*/
3074*4882a593Smuzhiyun 
3075*4882a593Smuzhiyun 	case PHYDM_INFO_CURR_IGI:
3076*4882a593Smuzhiyun 		return dig_t->cur_ig_value;
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun 	/*@=== [RSSI] ===============================================*/
3079*4882a593Smuzhiyun 	case PHYDM_INFO_RSSI_MIN:
3080*4882a593Smuzhiyun 		return (u32)dm->rssi_min;
3081*4882a593Smuzhiyun 
3082*4882a593Smuzhiyun 	case PHYDM_INFO_RSSI_MAX:
3083*4882a593Smuzhiyun 		return (u32)dm->rssi_max;
3084*4882a593Smuzhiyun 
3085*4882a593Smuzhiyun 	case PHYDM_INFO_CLM_RATIO:
3086*4882a593Smuzhiyun 		return (u32)ccx_info->clm_ratio;
3087*4882a593Smuzhiyun 	case PHYDM_INFO_NHM_RATIO:
3088*4882a593Smuzhiyun 		return (u32)ccx_info->nhm_ratio;
3089*4882a593Smuzhiyun 	case PHYDM_INFO_NHM_NOISE_PWR:
3090*4882a593Smuzhiyun 		return (u32)ccx_info->nhm_level;
3091*4882a593Smuzhiyun 	case PHYDM_INFO_NHM_PWR:
3092*4882a593Smuzhiyun 		return (u32)ccx_info->nhm_pwr;
3093*4882a593Smuzhiyun 	case PHYDM_INFO_NHM_ENV_RATIO:
3094*4882a593Smuzhiyun 		return (u32)ccx_info->nhm_env_ratio;
3095*4882a593Smuzhiyun 	case PHYDM_INFO_TXEN_CCK:
3096*4882a593Smuzhiyun 		return (u32)fa_t->cnt_cck_txen;
3097*4882a593Smuzhiyun 	case PHYDM_INFO_TXEN_OFDM:
3098*4882a593Smuzhiyun 		return (u32)fa_t->cnt_ofdm_txen;
3099*4882a593Smuzhiyun 	default:
3100*4882a593Smuzhiyun 		return 0xffffffff;
3101*4882a593Smuzhiyun 	}
3102*4882a593Smuzhiyun }
3103*4882a593Smuzhiyun 
3104*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
odm_init_all_work_items(struct dm_struct * dm)3105*4882a593Smuzhiyun void odm_init_all_work_items(struct dm_struct *dm)
3106*4882a593Smuzhiyun {
3107*4882a593Smuzhiyun 	void *adapter = dm->adapter;
3108*4882a593Smuzhiyun #if USE_WORKITEM
3109*4882a593Smuzhiyun 
3110*4882a593Smuzhiyun #ifdef CONFIG_ADAPTIVE_SOML
3111*4882a593Smuzhiyun 	odm_initialize_work_item(dm,
3112*4882a593Smuzhiyun 				 &dm->dm_soml_table.phydm_adaptive_soml_workitem,
3113*4882a593Smuzhiyun 				 (RT_WORKITEM_CALL_BACK)phydm_adaptive_soml_workitem_callback,
3114*4882a593Smuzhiyun 				 (void *)adapter,
3115*4882a593Smuzhiyun 				 "AdaptiveSOMLWorkitem");
3116*4882a593Smuzhiyun #endif
3117*4882a593Smuzhiyun 
3118*4882a593Smuzhiyun #ifdef ODM_EVM_ENHANCE_ANTDIV
3119*4882a593Smuzhiyun 	odm_initialize_work_item(dm,
3120*4882a593Smuzhiyun 				 &dm->phydm_evm_antdiv_workitem,
3121*4882a593Smuzhiyun 				 (RT_WORKITEM_CALL_BACK)phydm_evm_antdiv_workitem_callback,
3122*4882a593Smuzhiyun 				 (void *)adapter,
3123*4882a593Smuzhiyun 				 "EvmAntdivWorkitem");
3124*4882a593Smuzhiyun #endif
3125*4882a593Smuzhiyun 
3126*4882a593Smuzhiyun #ifdef CONFIG_S0S1_SW_ANTENNA_DIVERSITY
3127*4882a593Smuzhiyun 	odm_initialize_work_item(dm,
3128*4882a593Smuzhiyun 				 &dm->dm_swat_table.phydm_sw_antenna_switch_workitem,
3129*4882a593Smuzhiyun 				 (RT_WORKITEM_CALL_BACK)odm_sw_antdiv_workitem_callback,
3130*4882a593Smuzhiyun 				 (void *)adapter,
3131*4882a593Smuzhiyun 				 "AntennaSwitchWorkitem");
3132*4882a593Smuzhiyun #endif
3133*4882a593Smuzhiyun #if (defined(CONFIG_HL_SMART_ANTENNA))
3134*4882a593Smuzhiyun 	odm_initialize_work_item(dm,
3135*4882a593Smuzhiyun 				 &dm->dm_sat_table.hl_smart_antenna_workitem,
3136*4882a593Smuzhiyun 				 (RT_WORKITEM_CALL_BACK)phydm_beam_switch_workitem_callback,
3137*4882a593Smuzhiyun 				 (void *)adapter,
3138*4882a593Smuzhiyun 				 "hl_smart_ant_workitem");
3139*4882a593Smuzhiyun 
3140*4882a593Smuzhiyun 	odm_initialize_work_item(dm,
3141*4882a593Smuzhiyun 				 &dm->dm_sat_table.hl_smart_antenna_decision_workitem,
3142*4882a593Smuzhiyun 				 (RT_WORKITEM_CALL_BACK)phydm_beam_decision_workitem_callback,
3143*4882a593Smuzhiyun 				 (void *)adapter,
3144*4882a593Smuzhiyun 				 "hl_smart_ant_decision_workitem");
3145*4882a593Smuzhiyun #endif
3146*4882a593Smuzhiyun 
3147*4882a593Smuzhiyun 	odm_initialize_work_item(
3148*4882a593Smuzhiyun 		dm,
3149*4882a593Smuzhiyun 		&dm->ra_rpt_workitem,
3150*4882a593Smuzhiyun 		(RT_WORKITEM_CALL_BACK)halrf_update_init_rate_work_item_callback,
3151*4882a593Smuzhiyun 		(void *)adapter,
3152*4882a593Smuzhiyun 		"ra_rpt_workitem");
3153*4882a593Smuzhiyun 
3154*4882a593Smuzhiyun #if (defined(CONFIG_5G_CG_SMART_ANT_DIVERSITY)) || (defined(CONFIG_2G_CG_SMART_ANT_DIVERSITY))
3155*4882a593Smuzhiyun 	odm_initialize_work_item(
3156*4882a593Smuzhiyun 		dm,
3157*4882a593Smuzhiyun 		&dm->fast_ant_training_workitem,
3158*4882a593Smuzhiyun 		(RT_WORKITEM_CALL_BACK)odm_fast_ant_training_work_item_callback,
3159*4882a593Smuzhiyun 		(void *)adapter,
3160*4882a593Smuzhiyun 		"fast_ant_training_workitem");
3161*4882a593Smuzhiyun #endif
3162*4882a593Smuzhiyun 
3163*4882a593Smuzhiyun #endif /*#if USE_WORKITEM*/
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_SUPPORT
3166*4882a593Smuzhiyun 	odm_initialize_work_item(
3167*4882a593Smuzhiyun 		dm,
3168*4882a593Smuzhiyun 		&dm->beamforming_info.txbf_info.txbf_enter_work_item,
3169*4882a593Smuzhiyun 		(RT_WORKITEM_CALL_BACK)hal_com_txbf_enter_work_item_callback,
3170*4882a593Smuzhiyun 		(void *)adapter,
3171*4882a593Smuzhiyun 		"txbf_enter_work_item");
3172*4882a593Smuzhiyun 
3173*4882a593Smuzhiyun 	odm_initialize_work_item(
3174*4882a593Smuzhiyun 		dm,
3175*4882a593Smuzhiyun 		&dm->beamforming_info.txbf_info.txbf_leave_work_item,
3176*4882a593Smuzhiyun 		(RT_WORKITEM_CALL_BACK)hal_com_txbf_leave_work_item_callback,
3177*4882a593Smuzhiyun 		(void *)adapter,
3178*4882a593Smuzhiyun 		"txbf_leave_work_item");
3179*4882a593Smuzhiyun 
3180*4882a593Smuzhiyun 	odm_initialize_work_item(
3181*4882a593Smuzhiyun 		dm,
3182*4882a593Smuzhiyun 		&dm->beamforming_info.txbf_info.txbf_fw_ndpa_work_item,
3183*4882a593Smuzhiyun 		(RT_WORKITEM_CALL_BACK)hal_com_txbf_fw_ndpa_work_item_callback,
3184*4882a593Smuzhiyun 		(void *)adapter,
3185*4882a593Smuzhiyun 		"txbf_fw_ndpa_work_item");
3186*4882a593Smuzhiyun 
3187*4882a593Smuzhiyun 	odm_initialize_work_item(
3188*4882a593Smuzhiyun 		dm,
3189*4882a593Smuzhiyun 		&dm->beamforming_info.txbf_info.txbf_clk_work_item,
3190*4882a593Smuzhiyun 		(RT_WORKITEM_CALL_BACK)hal_com_txbf_clk_work_item_callback,
3191*4882a593Smuzhiyun 		(void *)adapter,
3192*4882a593Smuzhiyun 		"txbf_clk_work_item");
3193*4882a593Smuzhiyun 
3194*4882a593Smuzhiyun 	odm_initialize_work_item(
3195*4882a593Smuzhiyun 		dm,
3196*4882a593Smuzhiyun 		&dm->beamforming_info.txbf_info.txbf_rate_work_item,
3197*4882a593Smuzhiyun 		(RT_WORKITEM_CALL_BACK)hal_com_txbf_rate_work_item_callback,
3198*4882a593Smuzhiyun 		(void *)adapter,
3199*4882a593Smuzhiyun 		"txbf_rate_work_item");
3200*4882a593Smuzhiyun 
3201*4882a593Smuzhiyun 	odm_initialize_work_item(
3202*4882a593Smuzhiyun 		dm,
3203*4882a593Smuzhiyun 		&dm->beamforming_info.txbf_info.txbf_status_work_item,
3204*4882a593Smuzhiyun 		(RT_WORKITEM_CALL_BACK)hal_com_txbf_status_work_item_callback,
3205*4882a593Smuzhiyun 		(void *)adapter,
3206*4882a593Smuzhiyun 		"txbf_status_work_item");
3207*4882a593Smuzhiyun 
3208*4882a593Smuzhiyun 	odm_initialize_work_item(
3209*4882a593Smuzhiyun 		dm,
3210*4882a593Smuzhiyun 		&dm->beamforming_info.txbf_info.txbf_reset_tx_path_work_item,
3211*4882a593Smuzhiyun 		(RT_WORKITEM_CALL_BACK)hal_com_txbf_reset_tx_path_work_item_callback,
3212*4882a593Smuzhiyun 		(void *)adapter,
3213*4882a593Smuzhiyun 		"txbf_reset_tx_path_work_item");
3214*4882a593Smuzhiyun 
3215*4882a593Smuzhiyun 	odm_initialize_work_item(
3216*4882a593Smuzhiyun 		dm,
3217*4882a593Smuzhiyun 		&dm->beamforming_info.txbf_info.txbf_get_tx_rate_work_item,
3218*4882a593Smuzhiyun 		(RT_WORKITEM_CALL_BACK)hal_com_txbf_get_tx_rate_work_item_callback,
3219*4882a593Smuzhiyun 		(void *)adapter,
3220*4882a593Smuzhiyun 		"txbf_get_tx_rate_work_item");
3221*4882a593Smuzhiyun #endif
3222*4882a593Smuzhiyun 
3223*4882a593Smuzhiyun #if (PHYDM_LA_MODE_SUPPORT == 1)
3224*4882a593Smuzhiyun 	odm_initialize_work_item(
3225*4882a593Smuzhiyun 		dm,
3226*4882a593Smuzhiyun 		&dm->adcsmp.adc_smp_work_item,
3227*4882a593Smuzhiyun 		(RT_WORKITEM_CALL_BACK)adc_smp_work_item_callback,
3228*4882a593Smuzhiyun 		(void *)adapter,
3229*4882a593Smuzhiyun 		"adc_smp_work_item");
3230*4882a593Smuzhiyun 
3231*4882a593Smuzhiyun 	odm_initialize_work_item(
3232*4882a593Smuzhiyun 		dm,
3233*4882a593Smuzhiyun 		&dm->adcsmp.adc_smp_work_item_1,
3234*4882a593Smuzhiyun 		(RT_WORKITEM_CALL_BACK)adc_smp_work_item_callback,
3235*4882a593Smuzhiyun 		(void *)adapter,
3236*4882a593Smuzhiyun 		"adc_smp_work_item_1");
3237*4882a593Smuzhiyun #endif
3238*4882a593Smuzhiyun }
3239*4882a593Smuzhiyun 
odm_free_all_work_items(struct dm_struct * dm)3240*4882a593Smuzhiyun void odm_free_all_work_items(struct dm_struct *dm)
3241*4882a593Smuzhiyun {
3242*4882a593Smuzhiyun #if USE_WORKITEM
3243*4882a593Smuzhiyun 
3244*4882a593Smuzhiyun #ifdef CONFIG_S0S1_SW_ANTENNA_DIVERSITY
3245*4882a593Smuzhiyun 	odm_free_work_item(&dm->dm_swat_table.phydm_sw_antenna_switch_workitem);
3246*4882a593Smuzhiyun #endif
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun #ifdef CONFIG_ADAPTIVE_SOML
3249*4882a593Smuzhiyun 	odm_free_work_item(&dm->dm_soml_table.phydm_adaptive_soml_workitem);
3250*4882a593Smuzhiyun #endif
3251*4882a593Smuzhiyun 
3252*4882a593Smuzhiyun #ifdef ODM_EVM_ENHANCE_ANTDIV
3253*4882a593Smuzhiyun 	odm_free_work_item(&dm->phydm_evm_antdiv_workitem);
3254*4882a593Smuzhiyun #endif
3255*4882a593Smuzhiyun 
3256*4882a593Smuzhiyun #if (defined(CONFIG_HL_SMART_ANTENNA))
3257*4882a593Smuzhiyun 	odm_free_work_item(&dm->dm_sat_table.hl_smart_antenna_workitem);
3258*4882a593Smuzhiyun 	odm_free_work_item(&dm->dm_sat_table.hl_smart_antenna_decision_workitem);
3259*4882a593Smuzhiyun #endif
3260*4882a593Smuzhiyun 
3261*4882a593Smuzhiyun #if (defined(CONFIG_5G_CG_SMART_ANT_DIVERSITY)) || (defined(CONFIG_2G_CG_SMART_ANT_DIVERSITY))
3262*4882a593Smuzhiyun 	odm_free_work_item(&dm->fast_ant_training_workitem);
3263*4882a593Smuzhiyun #endif
3264*4882a593Smuzhiyun 	odm_free_work_item(&dm->ra_rpt_workitem);
3265*4882a593Smuzhiyun /*odm_free_work_item((&dm->sbdcnt_workitem));*/
3266*4882a593Smuzhiyun #endif
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_SUPPORT
3269*4882a593Smuzhiyun 	odm_free_work_item((&dm->beamforming_info.txbf_info.txbf_enter_work_item));
3270*4882a593Smuzhiyun 	odm_free_work_item((&dm->beamforming_info.txbf_info.txbf_leave_work_item));
3271*4882a593Smuzhiyun 	odm_free_work_item((&dm->beamforming_info.txbf_info.txbf_fw_ndpa_work_item));
3272*4882a593Smuzhiyun 	odm_free_work_item((&dm->beamforming_info.txbf_info.txbf_clk_work_item));
3273*4882a593Smuzhiyun 	odm_free_work_item((&dm->beamforming_info.txbf_info.txbf_rate_work_item));
3274*4882a593Smuzhiyun 	odm_free_work_item((&dm->beamforming_info.txbf_info.txbf_status_work_item));
3275*4882a593Smuzhiyun 	odm_free_work_item((&dm->beamforming_info.txbf_info.txbf_reset_tx_path_work_item));
3276*4882a593Smuzhiyun 	odm_free_work_item((&dm->beamforming_info.txbf_info.txbf_get_tx_rate_work_item));
3277*4882a593Smuzhiyun #endif
3278*4882a593Smuzhiyun 
3279*4882a593Smuzhiyun #if (PHYDM_LA_MODE_SUPPORT == 1)
3280*4882a593Smuzhiyun 	odm_free_work_item((&dm->adcsmp.adc_smp_work_item));
3281*4882a593Smuzhiyun 	odm_free_work_item((&dm->adcsmp.adc_smp_work_item_1));
3282*4882a593Smuzhiyun #endif
3283*4882a593Smuzhiyun }
3284*4882a593Smuzhiyun #endif /*#if (DM_ODM_SUPPORT_TYPE == ODM_WIN)*/
3285*4882a593Smuzhiyun 
odm_init_all_timers(struct dm_struct * dm)3286*4882a593Smuzhiyun void odm_init_all_timers(struct dm_struct *dm)
3287*4882a593Smuzhiyun {
3288*4882a593Smuzhiyun #if (defined(CONFIG_PHYDM_ANTENNA_DIVERSITY))
3289*4882a593Smuzhiyun 	odm_ant_div_timers(dm, INIT_ANTDIV_TIMMER);
3290*4882a593Smuzhiyun #endif
3291*4882a593Smuzhiyun #if (defined(PHYDM_TDMA_DIG_SUPPORT))
3292*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
3293*4882a593Smuzhiyun 	phydm_tdma_dig_timers(dm, INIT_TDMA_DIG_TIMMER);
3294*4882a593Smuzhiyun #endif
3295*4882a593Smuzhiyun #endif
3296*4882a593Smuzhiyun #ifdef CONFIG_ADAPTIVE_SOML
3297*4882a593Smuzhiyun 	phydm_adaptive_soml_timers(dm, INIT_SOML_TIMMER);
3298*4882a593Smuzhiyun #endif
3299*4882a593Smuzhiyun #ifdef PHYDM_LNA_SAT_CHK_SUPPORT
3300*4882a593Smuzhiyun #ifdef PHYDM_LNA_SAT_CHK_TYPE1
3301*4882a593Smuzhiyun 	phydm_lna_sat_chk_timers(dm, INIT_LNA_SAT_CHK_TIMMER);
3302*4882a593Smuzhiyun #endif
3303*4882a593Smuzhiyun #endif
3304*4882a593Smuzhiyun 
3305*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
3306*4882a593Smuzhiyun 	odm_initialize_timer(dm, &dm->sbdcnt_timer,
3307*4882a593Smuzhiyun 			     (void *)phydm_sbd_callback, NULL, "SbdTimer");
3308*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_SUPPORT
3309*4882a593Smuzhiyun 	odm_initialize_timer(dm, &dm->beamforming_info.txbf_info.txbf_fw_ndpa_timer,
3310*4882a593Smuzhiyun 			     (void *)hal_com_txbf_fw_ndpa_timer_callback, NULL,
3311*4882a593Smuzhiyun 			     "txbf_fw_ndpa_timer");
3312*4882a593Smuzhiyun #endif
3313*4882a593Smuzhiyun #endif
3314*4882a593Smuzhiyun 
3315*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
3316*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_SUPPORT
3317*4882a593Smuzhiyun 	odm_initialize_timer(dm, &dm->beamforming_info.beamforming_timer,
3318*4882a593Smuzhiyun 			     (void *)beamforming_sw_timer_callback, NULL,
3319*4882a593Smuzhiyun 			     "beamforming_timer");
3320*4882a593Smuzhiyun #endif
3321*4882a593Smuzhiyun #endif
3322*4882a593Smuzhiyun }
3323*4882a593Smuzhiyun 
odm_cancel_all_timers(struct dm_struct * dm)3324*4882a593Smuzhiyun void odm_cancel_all_timers(struct dm_struct *dm)
3325*4882a593Smuzhiyun {
3326*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
3327*4882a593Smuzhiyun 	/* @2012/01/12 MH Temp BSOD fix. We need to find NIC allocate mem fail reason in win7*/
3328*4882a593Smuzhiyun 	if (dm->adapter == NULL)
3329*4882a593Smuzhiyun 		return;
3330*4882a593Smuzhiyun #endif
3331*4882a593Smuzhiyun 
3332*4882a593Smuzhiyun #if (defined(CONFIG_PHYDM_ANTENNA_DIVERSITY))
3333*4882a593Smuzhiyun 	odm_ant_div_timers(dm, CANCEL_ANTDIV_TIMMER);
3334*4882a593Smuzhiyun #endif
3335*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
3336*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
3337*4882a593Smuzhiyun 	phydm_tdma_dig_timers(dm, CANCEL_TDMA_DIG_TIMMER);
3338*4882a593Smuzhiyun #endif
3339*4882a593Smuzhiyun #endif
3340*4882a593Smuzhiyun #ifdef CONFIG_ADAPTIVE_SOML
3341*4882a593Smuzhiyun 	phydm_adaptive_soml_timers(dm, CANCEL_SOML_TIMMER);
3342*4882a593Smuzhiyun #endif
3343*4882a593Smuzhiyun #ifdef PHYDM_LNA_SAT_CHK_SUPPORT
3344*4882a593Smuzhiyun #ifdef PHYDM_LNA_SAT_CHK_TYPE1
3345*4882a593Smuzhiyun 	phydm_lna_sat_chk_timers(dm, CANCEL_LNA_SAT_CHK_TIMMER);
3346*4882a593Smuzhiyun #endif
3347*4882a593Smuzhiyun #endif
3348*4882a593Smuzhiyun 
3349*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
3350*4882a593Smuzhiyun 	odm_cancel_timer(dm, &dm->sbdcnt_timer);
3351*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_SUPPORT
3352*4882a593Smuzhiyun 	odm_cancel_timer(dm, &dm->beamforming_info.txbf_info.txbf_fw_ndpa_timer);
3353*4882a593Smuzhiyun #endif
3354*4882a593Smuzhiyun #endif
3355*4882a593Smuzhiyun 
3356*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
3357*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_SUPPORT
3358*4882a593Smuzhiyun 	odm_cancel_timer(dm, &dm->beamforming_info.beamforming_timer);
3359*4882a593Smuzhiyun #endif
3360*4882a593Smuzhiyun #endif
3361*4882a593Smuzhiyun }
3362*4882a593Smuzhiyun 
odm_release_all_timers(struct dm_struct * dm)3363*4882a593Smuzhiyun void odm_release_all_timers(struct dm_struct *dm)
3364*4882a593Smuzhiyun {
3365*4882a593Smuzhiyun #if (defined(CONFIG_PHYDM_ANTENNA_DIVERSITY))
3366*4882a593Smuzhiyun 	odm_ant_div_timers(dm, RELEASE_ANTDIV_TIMMER);
3367*4882a593Smuzhiyun #endif
3368*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
3369*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
3370*4882a593Smuzhiyun 	phydm_tdma_dig_timers(dm, RELEASE_TDMA_DIG_TIMMER);
3371*4882a593Smuzhiyun #endif
3372*4882a593Smuzhiyun #endif
3373*4882a593Smuzhiyun #ifdef CONFIG_ADAPTIVE_SOML
3374*4882a593Smuzhiyun 	phydm_adaptive_soml_timers(dm, RELEASE_SOML_TIMMER);
3375*4882a593Smuzhiyun #endif
3376*4882a593Smuzhiyun #ifdef PHYDM_LNA_SAT_CHK_SUPPORT
3377*4882a593Smuzhiyun #ifdef PHYDM_LNA_SAT_CHK_TYPE1
3378*4882a593Smuzhiyun 	phydm_lna_sat_chk_timers(dm, RELEASE_LNA_SAT_CHK_TIMMER);
3379*4882a593Smuzhiyun #endif
3380*4882a593Smuzhiyun #endif
3381*4882a593Smuzhiyun 
3382*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
3383*4882a593Smuzhiyun 	odm_release_timer(dm, &dm->sbdcnt_timer);
3384*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_SUPPORT
3385*4882a593Smuzhiyun 	odm_release_timer(dm, &dm->beamforming_info.txbf_info.txbf_fw_ndpa_timer);
3386*4882a593Smuzhiyun #endif
3387*4882a593Smuzhiyun #endif
3388*4882a593Smuzhiyun 
3389*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
3390*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_SUPPORT
3391*4882a593Smuzhiyun 	odm_release_timer(dm, &dm->beamforming_info.beamforming_timer);
3392*4882a593Smuzhiyun #endif
3393*4882a593Smuzhiyun #endif
3394*4882a593Smuzhiyun }
3395*4882a593Smuzhiyun 
3396*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_AP)
odm_init_all_threads(struct dm_struct * dm)3397*4882a593Smuzhiyun void odm_init_all_threads(
3398*4882a593Smuzhiyun 	struct dm_struct *dm)
3399*4882a593Smuzhiyun {
3400*4882a593Smuzhiyun #ifdef TPT_THREAD
3401*4882a593Smuzhiyun 	k_tpt_task_init(dm->priv);
3402*4882a593Smuzhiyun #endif
3403*4882a593Smuzhiyun }
3404*4882a593Smuzhiyun 
odm_stop_all_threads(struct dm_struct * dm)3405*4882a593Smuzhiyun void odm_stop_all_threads(
3406*4882a593Smuzhiyun 	struct dm_struct *dm)
3407*4882a593Smuzhiyun {
3408*4882a593Smuzhiyun #ifdef TPT_THREAD
3409*4882a593Smuzhiyun 	k_tpt_task_stop(dm->priv);
3410*4882a593Smuzhiyun #endif
3411*4882a593Smuzhiyun }
3412*4882a593Smuzhiyun #endif
3413*4882a593Smuzhiyun 
3414*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_CE)
3415*4882a593Smuzhiyun /* @Justin: According to the current RRSI to adjust Response Frame TX power,
3416*4882a593Smuzhiyun  * 2012/11/05
3417*4882a593Smuzhiyun  */
odm_dtc(struct dm_struct * dm)3418*4882a593Smuzhiyun void odm_dtc(struct dm_struct *dm)
3419*4882a593Smuzhiyun {
3420*4882a593Smuzhiyun #ifdef CONFIG_DM_RESP_TXAGC
3421*4882a593Smuzhiyun /* RSSI higher than this value, start to decade TX power */
3422*4882a593Smuzhiyun #define DTC_BASE 35
3423*4882a593Smuzhiyun 
3424*4882a593Smuzhiyun /* RSSI lower than this value, start to increase TX power */
3425*4882a593Smuzhiyun #define DTC_DWN_BASE (DTC_BASE - 5)
3426*4882a593Smuzhiyun 
3427*4882a593Smuzhiyun 	/* RSSI vs TX power step mapping: decade TX power */
3428*4882a593Smuzhiyun 	static const u8 dtc_table_down[] = {
3429*4882a593Smuzhiyun 		DTC_BASE,
3430*4882a593Smuzhiyun 		(DTC_BASE + 5),
3431*4882a593Smuzhiyun 		(DTC_BASE + 10),
3432*4882a593Smuzhiyun 		(DTC_BASE + 15),
3433*4882a593Smuzhiyun 		(DTC_BASE + 20),
3434*4882a593Smuzhiyun 		(DTC_BASE + 25)};
3435*4882a593Smuzhiyun 
3436*4882a593Smuzhiyun 	/* RSSI vs TX power step mapping: increase TX power */
3437*4882a593Smuzhiyun 	static const u8 dtc_table_up[] = {
3438*4882a593Smuzhiyun 		DTC_DWN_BASE,
3439*4882a593Smuzhiyun 		(DTC_DWN_BASE - 5),
3440*4882a593Smuzhiyun 		(DTC_DWN_BASE - 10),
3441*4882a593Smuzhiyun 		(DTC_DWN_BASE - 15),
3442*4882a593Smuzhiyun 		(DTC_DWN_BASE - 15),
3443*4882a593Smuzhiyun 		(DTC_DWN_BASE - 20),
3444*4882a593Smuzhiyun 		(DTC_DWN_BASE - 20),
3445*4882a593Smuzhiyun 		(DTC_DWN_BASE - 25),
3446*4882a593Smuzhiyun 		(DTC_DWN_BASE - 25),
3447*4882a593Smuzhiyun 		(DTC_DWN_BASE - 30),
3448*4882a593Smuzhiyun 		(DTC_DWN_BASE - 35)};
3449*4882a593Smuzhiyun 
3450*4882a593Smuzhiyun 	u8 i;
3451*4882a593Smuzhiyun 	u8 dtc_steps = 0;
3452*4882a593Smuzhiyun 	u8 sign;
3453*4882a593Smuzhiyun 	u8 resp_txagc = 0;
3454*4882a593Smuzhiyun 
3455*4882a593Smuzhiyun 	if (dm->rssi_min > DTC_BASE) {
3456*4882a593Smuzhiyun 		/* need to decade the CTS TX power */
3457*4882a593Smuzhiyun 		sign = 1;
3458*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(dtc_table_down); i++) {
3459*4882a593Smuzhiyun 			if (dtc_table_down[i] >= dm->rssi_min || dtc_steps >= 6)
3460*4882a593Smuzhiyun 				break;
3461*4882a593Smuzhiyun 			else
3462*4882a593Smuzhiyun 				dtc_steps++;
3463*4882a593Smuzhiyun 		}
3464*4882a593Smuzhiyun 	}
3465*4882a593Smuzhiyun #if 0
3466*4882a593Smuzhiyun 	else if (dm->rssi_min > DTC_DWN_BASE) {
3467*4882a593Smuzhiyun 		/* needs to increase the CTS TX power */
3468*4882a593Smuzhiyun 		sign = 0;
3469*4882a593Smuzhiyun 		dtc_steps = 1;
3470*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(dtc_table_up); i++) {
3471*4882a593Smuzhiyun 			if (dtc_table_up[i] <= dm->rssi_min || dtc_steps >= 10)
3472*4882a593Smuzhiyun 				break;
3473*4882a593Smuzhiyun 			else
3474*4882a593Smuzhiyun 				dtc_steps++;
3475*4882a593Smuzhiyun 		}
3476*4882a593Smuzhiyun 	}
3477*4882a593Smuzhiyun #endif
3478*4882a593Smuzhiyun 	else {
3479*4882a593Smuzhiyun 		sign = 0;
3480*4882a593Smuzhiyun 		dtc_steps = 0;
3481*4882a593Smuzhiyun 	}
3482*4882a593Smuzhiyun 
3483*4882a593Smuzhiyun 	resp_txagc = dtc_steps | (sign << 4);
3484*4882a593Smuzhiyun 	resp_txagc = resp_txagc | (resp_txagc << 5);
3485*4882a593Smuzhiyun 	odm_write_1byte(dm, 0x06d9, resp_txagc);
3486*4882a593Smuzhiyun 
3487*4882a593Smuzhiyun 	PHYDM_DBG(dm, ODM_COMP_PWR_TRAIN,
3488*4882a593Smuzhiyun 		  "%s rssi_min:%u, set RESP_TXAGC to %s %u\n", __func__,
3489*4882a593Smuzhiyun 		  dm->rssi_min, sign ? "minus" : "plus", dtc_steps);
3490*4882a593Smuzhiyun #endif /* @CONFIG_RESP_TXAGC_ADJUST */
3491*4882a593Smuzhiyun }
3492*4882a593Smuzhiyun 
3493*4882a593Smuzhiyun #endif /* @#if (DM_ODM_SUPPORT_TYPE == ODM_CE) */
3494*4882a593Smuzhiyun 
3495*4882a593Smuzhiyun /*@<20170126, BB-Kevin>8188F D-CUT DC cancellation and 8821C*/
phydm_dc_cancellation(struct dm_struct * dm)3496*4882a593Smuzhiyun void phydm_dc_cancellation(struct dm_struct *dm)
3497*4882a593Smuzhiyun {
3498*4882a593Smuzhiyun #ifdef PHYDM_DC_CANCELLATION
3499*4882a593Smuzhiyun 	u32 offset_i_hex[PHYDM_MAX_RF_PATH] = {0};
3500*4882a593Smuzhiyun 	u32 offset_q_hex[PHYDM_MAX_RF_PATH] = {0};
3501*4882a593Smuzhiyun 	u32 reg_value32[PHYDM_MAX_RF_PATH] = {0};
3502*4882a593Smuzhiyun 	u8 path = RF_PATH_A;
3503*4882a593Smuzhiyun 	u8 set_result;
3504*4882a593Smuzhiyun 
3505*4882a593Smuzhiyun 	if (!(dm->support_ic_type & ODM_DC_CANCELLATION_SUPPORT))
3506*4882a593Smuzhiyun 		return;
3507*4882a593Smuzhiyun 	if ((dm->support_ic_type & ODM_RTL8188F) &&
3508*4882a593Smuzhiyun 	    dm->cut_version < ODM_CUT_D)
3509*4882a593Smuzhiyun 		return;
3510*4882a593Smuzhiyun 	if ((dm->support_ic_type & ODM_RTL8192F) &&
3511*4882a593Smuzhiyun 	    dm->cut_version == ODM_CUT_A)
3512*4882a593Smuzhiyun 		return;
3513*4882a593Smuzhiyun 	if (*dm->band_width == CHANNEL_WIDTH_5)
3514*4882a593Smuzhiyun 		return;
3515*4882a593Smuzhiyun 	if (*dm->band_width == CHANNEL_WIDTH_10)
3516*4882a593Smuzhiyun 		return;
3517*4882a593Smuzhiyun 
3518*4882a593Smuzhiyun 	PHYDM_DBG(dm, ODM_COMP_API, "%s ======>\n", __func__);
3519*4882a593Smuzhiyun 
3520*4882a593Smuzhiyun 	/*@DC_Estimation (only for 2x2 ic now) */
3521*4882a593Smuzhiyun 
3522*4882a593Smuzhiyun 	for (path = RF_PATH_A; path < PHYDM_MAX_RF_PATH; path++) {
3523*4882a593Smuzhiyun 		if (path > RF_PATH_A &&
3524*4882a593Smuzhiyun 		    dm->support_ic_type & (ODM_RTL8821C | ODM_RTL8188F |
3525*4882a593Smuzhiyun 					  ODM_RTL8710B | ODM_RTL8721D |
3526*4882a593Smuzhiyun 					  ODM_RTL8710C | ODM_RTL8723D))
3527*4882a593Smuzhiyun 			break;
3528*4882a593Smuzhiyun 		else if (path > RF_PATH_B &&
3529*4882a593Smuzhiyun 			 dm->support_ic_type & (ODM_RTL8822B | ODM_RTL8192F))
3530*4882a593Smuzhiyun 			break;
3531*4882a593Smuzhiyun 		if (phydm_stop_ic_trx(dm, PHYDM_SET) == PHYDM_SET_FAIL) {
3532*4882a593Smuzhiyun 			PHYDM_DBG(dm, ODM_COMP_API, "STOP_TRX_FAIL\n");
3533*4882a593Smuzhiyun 			return;
3534*4882a593Smuzhiyun 		}
3535*4882a593Smuzhiyun 		odm_write_dig(dm, 0x7e);
3536*4882a593Smuzhiyun 		/*@Disable LNA*/
3537*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8821C | ODM_RTL8721D |
3538*4882a593Smuzhiyun 					   ODM_RTL8710C))
3539*4882a593Smuzhiyun 			halrf_rf_lna_setting(dm, HALRF_LNA_DISABLE);
3540*4882a593Smuzhiyun 		/*Turn off 3-wire*/
3541*4882a593Smuzhiyun 		phydm_stop_3_wire(dm, PHYDM_SET);
3542*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8188F | ODM_RTL8723D |
3543*4882a593Smuzhiyun 			ODM_RTL8710B)) {
3544*4882a593Smuzhiyun 			/*set debug port to 0x235*/
3545*4882a593Smuzhiyun 			if (!phydm_set_bb_dbg_port(dm, DBGPORT_PRI_1, 0x235)) {
3546*4882a593Smuzhiyun 				PHYDM_DBG(dm, ODM_COMP_API,
3547*4882a593Smuzhiyun 					  "Set Debug port Fail\n");
3548*4882a593Smuzhiyun 				return;
3549*4882a593Smuzhiyun 			}
3550*4882a593Smuzhiyun 		} else if (dm->support_ic_type & (ODM_RTL8721D |
3551*4882a593Smuzhiyun 			ODM_RTL8710C)) {
3552*4882a593Smuzhiyun 			/*set debug port to 0x200*/
3553*4882a593Smuzhiyun 			if (!phydm_set_bb_dbg_port(dm, DBGPORT_PRI_2, 0x200)) {
3554*4882a593Smuzhiyun 				PHYDM_DBG(dm, ODM_COMP_API,
3555*4882a593Smuzhiyun 					  "Set Debug port Fail\n");
3556*4882a593Smuzhiyun 				return;
3557*4882a593Smuzhiyun 			}
3558*4882a593Smuzhiyun 		} else if (dm->support_ic_type & ODM_RTL8821C) {
3559*4882a593Smuzhiyun 			if (!phydm_set_bb_dbg_port(dm, DBGPORT_PRI_1, 0x200)) {
3560*4882a593Smuzhiyun 				/*set debug port to 0x200*/
3561*4882a593Smuzhiyun 				PHYDM_DBG(dm, ODM_COMP_API,
3562*4882a593Smuzhiyun 					  "Set Debug port Fail\n");
3563*4882a593Smuzhiyun 				return;
3564*4882a593Smuzhiyun 			}
3565*4882a593Smuzhiyun 			phydm_bb_dbg_port_header_sel(dm, 0x0);
3566*4882a593Smuzhiyun 		} else if (dm->support_ic_type & ODM_RTL8822B) {
3567*4882a593Smuzhiyun 			if (path == RF_PATH_A &&
3568*4882a593Smuzhiyun 			    !phydm_set_bb_dbg_port(dm, DBGPORT_PRI_1, 0x200)) {
3569*4882a593Smuzhiyun 				/*set debug port to 0x200*/
3570*4882a593Smuzhiyun 				PHYDM_DBG(dm, ODM_COMP_API,
3571*4882a593Smuzhiyun 					  "Set Debug port Fail\n");
3572*4882a593Smuzhiyun 				return;
3573*4882a593Smuzhiyun 			}
3574*4882a593Smuzhiyun 			if (path == RF_PATH_B &&
3575*4882a593Smuzhiyun 			    !phydm_set_bb_dbg_port(dm, DBGPORT_PRI_1, 0x202)) {
3576*4882a593Smuzhiyun 				/*set debug port to 0x200*/
3577*4882a593Smuzhiyun 				PHYDM_DBG(dm, ODM_COMP_API,
3578*4882a593Smuzhiyun 					  "Set Debug port Fail\n");
3579*4882a593Smuzhiyun 				return;
3580*4882a593Smuzhiyun 			}
3581*4882a593Smuzhiyun 			phydm_bb_dbg_port_header_sel(dm, 0x0);
3582*4882a593Smuzhiyun 		} else if (dm->support_ic_type & ODM_RTL8192F) {
3583*4882a593Smuzhiyun 			if (path == RF_PATH_A &&
3584*4882a593Smuzhiyun 			    !phydm_set_bb_dbg_port(dm, DBGPORT_PRI_1, 0x235)) {
3585*4882a593Smuzhiyun 				/*set debug port to 0x235*/
3586*4882a593Smuzhiyun 				PHYDM_DBG(dm, ODM_COMP_API,
3587*4882a593Smuzhiyun 					  "Set Debug port Fail\n");
3588*4882a593Smuzhiyun 				return;
3589*4882a593Smuzhiyun 			}
3590*4882a593Smuzhiyun 			if (path == RF_PATH_B &&
3591*4882a593Smuzhiyun 			    !phydm_set_bb_dbg_port(dm, DBGPORT_PRI_1, 0x23d)) {
3592*4882a593Smuzhiyun 				/*set debug port to 0x23d*/
3593*4882a593Smuzhiyun 				PHYDM_DBG(dm, ODM_COMP_API,
3594*4882a593Smuzhiyun 					  "Set Debug port Fail\n");
3595*4882a593Smuzhiyun 				return;
3596*4882a593Smuzhiyun 			}
3597*4882a593Smuzhiyun 		}
3598*4882a593Smuzhiyun 
3599*4882a593Smuzhiyun 		/*@disable CCK DCNF*/
3600*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xa78, MASKBYTE1, 0x0);
3601*4882a593Smuzhiyun 
3602*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "DC cancellation Begin!!!\n");
3603*4882a593Smuzhiyun 
3604*4882a593Smuzhiyun 		phydm_stop_ck320(dm, true); /*stop ck320*/
3605*4882a593Smuzhiyun 
3606*4882a593Smuzhiyun 		/* the same debug port both for path-a and path-b*/
3607*4882a593Smuzhiyun 		reg_value32[path] = phydm_get_bb_dbg_port_val(dm);
3608*4882a593Smuzhiyun 
3609*4882a593Smuzhiyun 		phydm_stop_ck320(dm, false); /*start ck320*/
3610*4882a593Smuzhiyun 
3611*4882a593Smuzhiyun 		phydm_release_bb_dbg_port(dm);
3612*4882a593Smuzhiyun 		/* @Turn on 3-wire*/
3613*4882a593Smuzhiyun 		phydm_stop_3_wire(dm, PHYDM_REVERT);
3614*4882a593Smuzhiyun 		/* @Enable LNA*/
3615*4882a593Smuzhiyun 		if (dm->support_ic_type & (ODM_RTL8821C | ODM_RTL8721D |
3616*4882a593Smuzhiyun 					   ODM_RTL8710C))
3617*4882a593Smuzhiyun 			halrf_rf_lna_setting(dm, HALRF_LNA_ENABLE);
3618*4882a593Smuzhiyun 
3619*4882a593Smuzhiyun 		odm_write_dig(dm, 0x20);
3620*4882a593Smuzhiyun 
3621*4882a593Smuzhiyun 		set_result = phydm_stop_ic_trx(dm, PHYDM_REVERT);
3622*4882a593Smuzhiyun 
3623*4882a593Smuzhiyun 		PHYDM_DBG(dm, ODM_COMP_API, "DC cancellation OK!!!\n");
3624*4882a593Smuzhiyun 	}
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun 	/*@DC_Cancellation*/
3627*4882a593Smuzhiyun 	/*@DC compensation to CCK data path*/
3628*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0xa9c, BIT(20), 0x1);
3629*4882a593Smuzhiyun 	if (dm->support_ic_type & (ODM_RTL8188F | ODM_RTL8723D |
3630*4882a593Smuzhiyun 		ODM_RTL8710B)) {
3631*4882a593Smuzhiyun 		offset_i_hex[0] = (reg_value32[0] & 0xffc0000) >> 18;
3632*4882a593Smuzhiyun 		offset_q_hex[0] = (reg_value32[0] & 0x3ff00) >> 8;
3633*4882a593Smuzhiyun 
3634*4882a593Smuzhiyun 		/*@Before filling into registers,
3635*4882a593Smuzhiyun 		 *offset should be multiplexed (-1)
3636*4882a593Smuzhiyun 		 */
3637*4882a593Smuzhiyun 		offset_i_hex[0] = (offset_i_hex[0] >= 0x200) ?
3638*4882a593Smuzhiyun 				  (0x400 - offset_i_hex[0]) :
3639*4882a593Smuzhiyun 				  (0x1ff - offset_i_hex[0]);
3640*4882a593Smuzhiyun 		offset_q_hex[0] = (offset_q_hex[0] >= 0x200) ?
3641*4882a593Smuzhiyun 				  (0x400 - offset_q_hex[0]) :
3642*4882a593Smuzhiyun 				  (0x1ff - offset_q_hex[0]);
3643*4882a593Smuzhiyun 
3644*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x950, 0x1ff, offset_i_hex[0]);
3645*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x950, 0x1ff0000, offset_q_hex[0]);
3646*4882a593Smuzhiyun 	} else if (dm->support_ic_type & (ODM_RTL8821C | ODM_RTL8822B)) {
3647*4882a593Smuzhiyun 		/* Path-a */
3648*4882a593Smuzhiyun 		offset_i_hex[0] = (reg_value32[0] & 0xffc00) >> 10;
3649*4882a593Smuzhiyun 		offset_q_hex[0] = reg_value32[0] & 0x3ff;
3650*4882a593Smuzhiyun 
3651*4882a593Smuzhiyun 		/*@Before filling into registers,
3652*4882a593Smuzhiyun 		 *offset should be multiplexed (-1)
3653*4882a593Smuzhiyun 		 */
3654*4882a593Smuzhiyun 		offset_i_hex[0] = 0x400 - offset_i_hex[0];
3655*4882a593Smuzhiyun 		offset_q_hex[0] = 0x400 - offset_q_hex[0];
3656*4882a593Smuzhiyun 
3657*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xc10, 0x3c000000,
3658*4882a593Smuzhiyun 			       (0x3c0 & offset_i_hex[0]) >> 6);
3659*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xc10, 0xfc00, 0x3f & offset_i_hex[0]);
3660*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xc14, 0x3c000000,
3661*4882a593Smuzhiyun 			       (0x3c0 & offset_q_hex[0]) >> 6);
3662*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xc14, 0xfc00, 0x3f & offset_q_hex[0]);
3663*4882a593Smuzhiyun 
3664*4882a593Smuzhiyun 		/* Path-b */
3665*4882a593Smuzhiyun 		if (dm->rf_type > RF_1T1R) {
3666*4882a593Smuzhiyun 			offset_i_hex[1] = (reg_value32[1] & 0xffc00) >> 10;
3667*4882a593Smuzhiyun 			offset_q_hex[1] = reg_value32[1] & 0x3ff;
3668*4882a593Smuzhiyun 
3669*4882a593Smuzhiyun 			/*@Before filling into registers,
3670*4882a593Smuzhiyun 			 *offset should be multiplexed (-1)
3671*4882a593Smuzhiyun 			 */
3672*4882a593Smuzhiyun 			offset_i_hex[1] = 0x400 - offset_i_hex[1];
3673*4882a593Smuzhiyun 			offset_q_hex[1] = 0x400 - offset_q_hex[1];
3674*4882a593Smuzhiyun 
3675*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0xe10, 0x3c000000,
3676*4882a593Smuzhiyun 				       (0x3c0 & offset_i_hex[1]) >> 6);
3677*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0xe10, 0xfc00,
3678*4882a593Smuzhiyun 				       0x3f & offset_i_hex[1]);
3679*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0xe14, 0x3c000000,
3680*4882a593Smuzhiyun 				       (0x3c0 & offset_q_hex[1]) >> 6);
3681*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0xe14, 0xfc00,
3682*4882a593Smuzhiyun 				       0x3f & offset_q_hex[1]);
3683*4882a593Smuzhiyun 		}
3684*4882a593Smuzhiyun 	} else if (dm->support_ic_type & (ODM_RTL8192F)) {
3685*4882a593Smuzhiyun 		/* Path-a I:df4[27:18],Q:df4[17:8]*/
3686*4882a593Smuzhiyun 		offset_i_hex[0] = (reg_value32[0] & 0xffc0000) >> 18;
3687*4882a593Smuzhiyun 		offset_q_hex[0] = (reg_value32[0] & 0x3ff00) >> 8;
3688*4882a593Smuzhiyun 
3689*4882a593Smuzhiyun 		/*@Before filling into registers,
3690*4882a593Smuzhiyun 		 *offset should be multiplexed (-1)
3691*4882a593Smuzhiyun 		 */
3692*4882a593Smuzhiyun 		offset_i_hex[0] = (offset_i_hex[0] >= 0x200) ?
3693*4882a593Smuzhiyun 				  (0x400 - offset_i_hex[0]) :
3694*4882a593Smuzhiyun 				  (0xff - offset_i_hex[0]);
3695*4882a593Smuzhiyun 		offset_q_hex[0] = (offset_q_hex[0] >= 0x200) ?
3696*4882a593Smuzhiyun 				  (0x400 - offset_q_hex[0]) :
3697*4882a593Smuzhiyun 				  (0xff - offset_q_hex[0]);
3698*4882a593Smuzhiyun 		/*Path-a I:c10[7:0],Q:c10[15:8]*/
3699*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xc10, 0xff, offset_i_hex[0]);
3700*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xc10, 0xff00, offset_q_hex[0]);
3701*4882a593Smuzhiyun 
3702*4882a593Smuzhiyun 		/* Path-b */
3703*4882a593Smuzhiyun 		if (dm->rf_type > RF_1T1R) {
3704*4882a593Smuzhiyun 			/* @I:df4[27:18],Q:df4[17:8]*/
3705*4882a593Smuzhiyun 			offset_i_hex[1] = (reg_value32[1] & 0xffc0000) >> 18;
3706*4882a593Smuzhiyun 			offset_q_hex[1] = (reg_value32[1] & 0x3ff00) >> 8;
3707*4882a593Smuzhiyun 
3708*4882a593Smuzhiyun 			/*@Before filling into registers,
3709*4882a593Smuzhiyun 			 *offset should be multiplexed (-1)
3710*4882a593Smuzhiyun 			 */
3711*4882a593Smuzhiyun 			offset_i_hex[1] = (offset_i_hex[1] >= 0x200) ?
3712*4882a593Smuzhiyun 					  (0x400 - offset_i_hex[1]) :
3713*4882a593Smuzhiyun 					  (0xff - offset_i_hex[1]);
3714*4882a593Smuzhiyun 			offset_q_hex[1] = (offset_q_hex[1] >= 0x200) ?
3715*4882a593Smuzhiyun 					  (0x400 - offset_q_hex[1]) :
3716*4882a593Smuzhiyun 					  (0xff - offset_q_hex[1]);
3717*4882a593Smuzhiyun 			/*Path-b I:c18[7:0],Q:c18[15:8]*/
3718*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0xc18, 0xff, offset_i_hex[1]);
3719*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0xc18, 0xff00, offset_q_hex[1]);
3720*4882a593Smuzhiyun 		}
3721*4882a593Smuzhiyun 	} else if (dm->support_ic_type & (ODM_RTL8721D | ODM_RTL8710C)) {
3722*4882a593Smuzhiyun 	 /*judy modified 20180517*/
3723*4882a593Smuzhiyun 		offset_i_hex[0] = (reg_value32[0] & 0xff80000) >> 19;
3724*4882a593Smuzhiyun 		offset_q_hex[0] = (reg_value32[0] & 0x3fe00) >> 9;
3725*4882a593Smuzhiyun 
3726*4882a593Smuzhiyun 		if ((offset_i_hex[0] > 0xF && offset_i_hex[0] < 0x1F1)
3727*4882a593Smuzhiyun 		    || (offset_q_hex[0] > 0xF && offset_q_hex[0] < 0x1F1)) {
3728*4882a593Smuzhiyun 		    	/*@Discard outliers*/
3729*4882a593Smuzhiyun 		   	 offset_i_hex[0] = 0x0;
3730*4882a593Smuzhiyun 		   	 offset_q_hex[0] = 0x0;
3731*4882a593Smuzhiyun 		} else {
3732*4882a593Smuzhiyun 			/*@Before filling into registers,
3733*4882a593Smuzhiyun 		 	*offset should be multiplexed (-1)
3734*4882a593Smuzhiyun 			 */
3735*4882a593Smuzhiyun 			offset_i_hex[0] = 0x200 - offset_i_hex[0];
3736*4882a593Smuzhiyun 			offset_q_hex[0] = 0x200 - offset_q_hex[0];
3737*4882a593Smuzhiyun 		}
3738*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x950, 0x1ff, offset_i_hex[0]);
3739*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x950, 0x1ff0000, offset_q_hex[0]);
3740*4882a593Smuzhiyun 	}
3741*4882a593Smuzhiyun #endif
3742*4882a593Smuzhiyun }
3743*4882a593Smuzhiyun 
phydm_receiver_blocking(void * dm_void)3744*4882a593Smuzhiyun void phydm_receiver_blocking(void *dm_void)
3745*4882a593Smuzhiyun {
3746*4882a593Smuzhiyun #ifdef CONFIG_RECEIVER_BLOCKING
3747*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3748*4882a593Smuzhiyun 	u32 chnl = *dm->channel;
3749*4882a593Smuzhiyun 	u8 bw = *dm->band_width;
3750*4882a593Smuzhiyun 	u32 bb_regf0 = odm_get_bb_reg(dm, R_0xf0, 0xf000);
3751*4882a593Smuzhiyun 
3752*4882a593Smuzhiyun 	if (!(dm->support_ic_type & ODM_RECEIVER_BLOCKING_SUPPORT) ||
3753*4882a593Smuzhiyun 	    *dm->edcca_mode != PHYDM_EDCCA_ADAPT_MODE)
3754*4882a593Smuzhiyun 		return;
3755*4882a593Smuzhiyun 
3756*4882a593Smuzhiyun 	if ((dm->support_ic_type & ODM_RTL8188E && bb_regf0 < 8) ||
3757*4882a593Smuzhiyun 	    dm->support_ic_type & ODM_RTL8192E) {
3758*4882a593Smuzhiyun 	    /*@8188E_T version*/
3759*4882a593Smuzhiyun 		if (dm->consecutive_idlel_time <= 10 || *dm->mp_mode)
3760*4882a593Smuzhiyun 			goto end;
3761*4882a593Smuzhiyun 
3762*4882a593Smuzhiyun 		if (bw == CHANNEL_WIDTH_20 && chnl == 1) {
3763*4882a593Smuzhiyun 			phydm_nbi_setting(dm, FUNC_ENABLE, chnl, 20, 2410,
3764*4882a593Smuzhiyun 					  PHYDM_DONT_CARE);
3765*4882a593Smuzhiyun 			dm->is_rx_blocking_en = true;
3766*4882a593Smuzhiyun 		} else if ((bw == CHANNEL_WIDTH_20) && (chnl == 13)) {
3767*4882a593Smuzhiyun 			phydm_nbi_setting(dm, FUNC_ENABLE, chnl, 20, 2473,
3768*4882a593Smuzhiyun 					  PHYDM_DONT_CARE);
3769*4882a593Smuzhiyun 			dm->is_rx_blocking_en = true;
3770*4882a593Smuzhiyun 		} else if (dm->is_rx_blocking_en && chnl != 1 && chnl != 13) {
3771*4882a593Smuzhiyun 			phydm_nbi_enable(dm, FUNC_DISABLE);
3772*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0xc40, 0x1f000000, 0x1f);
3773*4882a593Smuzhiyun 			dm->is_rx_blocking_en = false;
3774*4882a593Smuzhiyun 		}
3775*4882a593Smuzhiyun 		return;
3776*4882a593Smuzhiyun 	} else if ((dm->support_ic_type & ODM_RTL8188E && bb_regf0 >= 8)) {
3777*4882a593Smuzhiyun 	/*@8188E_S version*/
3778*4882a593Smuzhiyun 		if (dm->consecutive_idlel_time <= 10 || *dm->mp_mode)
3779*4882a593Smuzhiyun 			goto end;
3780*4882a593Smuzhiyun 
3781*4882a593Smuzhiyun 		if (bw == CHANNEL_WIDTH_20 && chnl == 13) {
3782*4882a593Smuzhiyun 			phydm_nbi_setting(dm, FUNC_ENABLE, chnl, 20, 2473,
3783*4882a593Smuzhiyun 					  PHYDM_DONT_CARE);
3784*4882a593Smuzhiyun 			dm->is_rx_blocking_en = true;
3785*4882a593Smuzhiyun 		} else if (dm->is_rx_blocking_en && chnl != 13) {
3786*4882a593Smuzhiyun 			phydm_nbi_enable(dm, FUNC_DISABLE);
3787*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0xc40, 0x1f000000, 0x1f);
3788*4882a593Smuzhiyun 			dm->is_rx_blocking_en = false;
3789*4882a593Smuzhiyun 		}
3790*4882a593Smuzhiyun 		return;
3791*4882a593Smuzhiyun 	}
3792*4882a593Smuzhiyun 
3793*4882a593Smuzhiyun end:
3794*4882a593Smuzhiyun 	if (dm->is_rx_blocking_en) {
3795*4882a593Smuzhiyun 		phydm_nbi_enable(dm, FUNC_DISABLE);
3796*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0xc40, 0x1f000000, 0x1f);
3797*4882a593Smuzhiyun 		dm->is_rx_blocking_en = false;
3798*4882a593Smuzhiyun 	}
3799*4882a593Smuzhiyun #endif
3800*4882a593Smuzhiyun }
3801*4882a593Smuzhiyun 
phydm_dyn_bw_indication(void * dm_void)3802*4882a593Smuzhiyun void phydm_dyn_bw_indication(void *dm_void)
3803*4882a593Smuzhiyun {
3804*4882a593Smuzhiyun #ifdef CONFIG_BW_INDICATION
3805*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3806*4882a593Smuzhiyun 	u8 en_auto_bw_th = dm->en_auto_bw_th;
3807*4882a593Smuzhiyun 
3808*4882a593Smuzhiyun 	if (!(dm->support_ic_type & ODM_DYM_BW_INDICATION_SUPPORT))
3809*4882a593Smuzhiyun 		return;
3810*4882a593Smuzhiyun 
3811*4882a593Smuzhiyun 	/*driver decide bw cobime timing*/
3812*4882a593Smuzhiyun 	if (dm->dis_dym_bw_indication) {
3813*4882a593Smuzhiyun 		if (*dm->dis_dym_bw_indication)
3814*4882a593Smuzhiyun 			return;
3815*4882a593Smuzhiyun 	}
3816*4882a593Smuzhiyun 
3817*4882a593Smuzhiyun 	/*check for auto bw*/
3818*4882a593Smuzhiyun 	if (dm->rssi_min <= en_auto_bw_th && dm->is_linked) {
3819*4882a593Smuzhiyun 		phydm_bw_fixed_enable(dm, FUNC_DISABLE);
3820*4882a593Smuzhiyun 		return;
3821*4882a593Smuzhiyun 	}
3822*4882a593Smuzhiyun 
3823*4882a593Smuzhiyun 	phydm_bw_fixed_setting(dm);
3824*4882a593Smuzhiyun #endif
3825*4882a593Smuzhiyun }
3826*4882a593Smuzhiyun 
3827