xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8723ds/hal/phydm/halrf/halrf.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*@************************************************************
27*4882a593Smuzhiyun  * include files
28*4882a593Smuzhiyun  * ************************************************************
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "mp_precomp.h"
32*4882a593Smuzhiyun #include "phydm_precomp.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1 || RTL8821C_SUPPORT == 1 ||\
35*4882a593Smuzhiyun 	RTL8195B_SUPPORT == 1 || RTL8198F_SUPPORT == 1 ||\
36*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1 || RTL8822C_SUPPORT == 1 ||\
37*4882a593Smuzhiyun 	RTL8812F_SUPPORT == 1 || RTL8710C_SUPPORT == 1 ||\
38*4882a593Smuzhiyun 	RTL8197G_SUPPORT == 1)
39*4882a593Smuzhiyun 
_iqk_check_if_reload(void * dm_void)40*4882a593Smuzhiyun void _iqk_check_if_reload(void *dm_void)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
43*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	iqk_info->is_reload = (boolean)odm_get_bb_reg(dm, R_0x1bf0, BIT(16));
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
_iqk_page_switch(void * dm_void)48*4882a593Smuzhiyun void _iqk_page_switch(void *dm_void)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8821C)
53*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b00, 0xf8000008);
54*4882a593Smuzhiyun 	else
55*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b00, 0xf800000a);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
halrf_psd_log2base(u32 val)58*4882a593Smuzhiyun u32 halrf_psd_log2base(u32 val)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	u8 j;
61*4882a593Smuzhiyun 	u32 tmp, tmp2, val_integerd_b = 0, tindex, shiftcount = 0;
62*4882a593Smuzhiyun 	u32 result, val_fractiond_b = 0;
63*4882a593Smuzhiyun 	u32 table_fraction[21] = {
64*4882a593Smuzhiyun 		0, 432, 332, 274, 232, 200, 174, 151, 132, 115,
65*4882a593Smuzhiyun 		100, 86, 74, 62, 51, 42, 32, 23, 15, 7, 0};
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (val == 0)
68*4882a593Smuzhiyun 		return 0;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	tmp = val;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	while (1) {
73*4882a593Smuzhiyun 		if (tmp == 1)
74*4882a593Smuzhiyun 			break;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 		tmp = (tmp >> 1);
77*4882a593Smuzhiyun 		shiftcount++;
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	val_integerd_b = shiftcount + 1;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	tmp2 = 1;
83*4882a593Smuzhiyun 	for (j = 1; j <= val_integerd_b; j++)
84*4882a593Smuzhiyun 		tmp2 = tmp2 * 2;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	tmp = (val * 100) / tmp2;
87*4882a593Smuzhiyun 	tindex = tmp / 5;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	if (tindex > 20)
90*4882a593Smuzhiyun 		tindex = 20;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	val_fractiond_b = table_fraction[tindex];
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	result = val_integerd_b * 100 - val_fractiond_b;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	return result;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1 || RTL8821C_SUPPORT == 1 ||\
99*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1 || RTL8822C_SUPPORT == 1)
halrf_iqk_xym_enable(struct dm_struct * dm,u8 xym_enable)100*4882a593Smuzhiyun void halrf_iqk_xym_enable(struct dm_struct *dm, u8 xym_enable)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	if (xym_enable == 0)
105*4882a593Smuzhiyun 		iqk_info->xym_read = false;
106*4882a593Smuzhiyun 	else
107*4882a593Smuzhiyun 		iqk_info->xym_read = true;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "[IQK]%-20s %s\n", "xym_read = ",
110*4882a593Smuzhiyun 	       (iqk_info->xym_read ? "true" : "false"));
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /*xym_type => 0: rx_sym; 1: tx_xym; 2:gs1_xym; 3:gs2_sym; 4: rxk1_xym*/
halrf_iqk_xym_read(void * dm_void,u8 path,u8 xym_type)114*4882a593Smuzhiyun void halrf_iqk_xym_read(void *dm_void, u8 path, u8 xym_type)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
117*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
118*4882a593Smuzhiyun 	u8 i, start, num;
119*4882a593Smuzhiyun 	u32 tmp1, tmp2;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (!iqk_info->xym_read)
122*4882a593Smuzhiyun 		return;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (*dm->band_width == 0) {
125*4882a593Smuzhiyun 		start = 3;
126*4882a593Smuzhiyun 		num = 4;
127*4882a593Smuzhiyun 	} else if (*dm->band_width == 1) {
128*4882a593Smuzhiyun 		start = 2;
129*4882a593Smuzhiyun 		num = 6;
130*4882a593Smuzhiyun 	} else {
131*4882a593Smuzhiyun 		start = 0;
132*4882a593Smuzhiyun 		num = 10;
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b00, 0xf8000008);
136*4882a593Smuzhiyun 	tmp1 = odm_read_4byte(dm, 0x1b1c);
137*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b1c, 0xa2193c32);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b00, 0xf800000a);
140*4882a593Smuzhiyun 	tmp2 = odm_read_4byte(dm, 0x1b1c);
141*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b1c, 0xa2193c32);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	for (path = 0; path < 2; path++) {
144*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b00, 0xf8000008 | path << 1);
145*4882a593Smuzhiyun 		switch (xym_type) {
146*4882a593Smuzhiyun 		case 0:
147*4882a593Smuzhiyun 			for (i = 0; i < num; i++) {
148*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0xe6 + start + i);
149*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0x0);
150*4882a593Smuzhiyun 				iqk_info->rx_xym[path][i] =
151*4882a593Smuzhiyun 						odm_read_4byte(dm, 0x1b38);
152*4882a593Smuzhiyun 			}
153*4882a593Smuzhiyun 			break;
154*4882a593Smuzhiyun 		case 1:
155*4882a593Smuzhiyun 			for (i = 0; i < num; i++) {
156*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0xe6 + start + i);
157*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0x0);
158*4882a593Smuzhiyun 				iqk_info->tx_xym[path][i] =
159*4882a593Smuzhiyun 						odm_read_4byte(dm, 0x1b38);
160*4882a593Smuzhiyun 			}
161*4882a593Smuzhiyun 			break;
162*4882a593Smuzhiyun 		case 2:
163*4882a593Smuzhiyun 			for (i = 0; i < 6; i++) {
164*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0xe0 + i);
165*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0x0);
166*4882a593Smuzhiyun 				iqk_info->gs1_xym[path][i] =
167*4882a593Smuzhiyun 						odm_read_4byte(dm, 0x1b38);
168*4882a593Smuzhiyun 			}
169*4882a593Smuzhiyun 			break;
170*4882a593Smuzhiyun 		case 3:
171*4882a593Smuzhiyun 			for (i = 0; i < 6; i++) {
172*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0xe0 + i);
173*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0x0);
174*4882a593Smuzhiyun 				iqk_info->gs2_xym[path][i] =
175*4882a593Smuzhiyun 						odm_read_4byte(dm, 0x1b38);
176*4882a593Smuzhiyun 			}
177*4882a593Smuzhiyun 			break;
178*4882a593Smuzhiyun 		case 4:
179*4882a593Smuzhiyun 			for (i = 0; i < 6; i++) {
180*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0xe0 + i);
181*4882a593Smuzhiyun 				odm_write_4byte(dm, 0x1b14, 0x0);
182*4882a593Smuzhiyun 				iqk_info->rxk1_xym[path][i] =
183*4882a593Smuzhiyun 						odm_read_4byte(dm, 0x1b38);
184*4882a593Smuzhiyun 			}
185*4882a593Smuzhiyun 			break;
186*4882a593Smuzhiyun 		}
187*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b38, 0x20000000);
188*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b00, 0xf8000008);
189*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b1c, tmp1);
190*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b00, 0xf800000a);
191*4882a593Smuzhiyun 		odm_write_4byte(dm, 0x1b1c, tmp2);
192*4882a593Smuzhiyun 		_iqk_page_switch(dm);
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*xym_type => 0: rx_sym; 1: tx_xym; 2:gs1_xym; 3:gs2_sym; 4: rxk1_xym*/
halrf_iqk_xym_show(struct dm_struct * dm,u8 xym_type)197*4882a593Smuzhiyun void halrf_iqk_xym_show(struct dm_struct *dm, u8 xym_type)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	u8 num, path, path_num, i;
200*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (dm->rf_type == RF_1T1R)
203*4882a593Smuzhiyun 		path_num = 0x1;
204*4882a593Smuzhiyun 	else if (dm->rf_type == RF_2T2R)
205*4882a593Smuzhiyun 		path_num = 0x2;
206*4882a593Smuzhiyun 	else
207*4882a593Smuzhiyun 		path_num = 0x4;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (*dm->band_width == CHANNEL_WIDTH_20)
210*4882a593Smuzhiyun 		num = 4;
211*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_40)
212*4882a593Smuzhiyun 		num = 6;
213*4882a593Smuzhiyun 	else
214*4882a593Smuzhiyun 		num = 10;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	for (path = 0; path < path_num; path++) {
217*4882a593Smuzhiyun 		switch (xym_type) {
218*4882a593Smuzhiyun 		case 0:
219*4882a593Smuzhiyun 			for (i = 0; i < num; i++)
220*4882a593Smuzhiyun 				RF_DBG(dm, DBG_RF_IQK,
221*4882a593Smuzhiyun 				       "[IQK]%-20s %-2d: 0x%x\n",
222*4882a593Smuzhiyun 				       (path == 0) ? "PATH A RX-XYM " :
223*4882a593Smuzhiyun 				       "PATH B RX-XYM", i,
224*4882a593Smuzhiyun 				       iqk_info->rx_xym[path][i]);
225*4882a593Smuzhiyun 			break;
226*4882a593Smuzhiyun 		case 1:
227*4882a593Smuzhiyun 			for (i = 0; i < num; i++)
228*4882a593Smuzhiyun 				RF_DBG(dm, DBG_RF_IQK,
229*4882a593Smuzhiyun 				       "[IQK]%-20s %-2d: 0x%x\n",
230*4882a593Smuzhiyun 				       (path == 0) ? "PATH A TX-XYM " :
231*4882a593Smuzhiyun 				       "PATH B TX-XYM", i,
232*4882a593Smuzhiyun 				       iqk_info->tx_xym[path][i]);
233*4882a593Smuzhiyun 			break;
234*4882a593Smuzhiyun 		case 2:
235*4882a593Smuzhiyun 			for (i = 0; i < 6; i++)
236*4882a593Smuzhiyun 				RF_DBG(dm, DBG_RF_IQK,
237*4882a593Smuzhiyun 				       "[IQK]%-20s %-2d: 0x%x\n",
238*4882a593Smuzhiyun 				       (path == 0) ? "PATH A GS1-XYM " :
239*4882a593Smuzhiyun 				       "PATH B GS1-XYM", i,
240*4882a593Smuzhiyun 				       iqk_info->gs1_xym[path][i]);
241*4882a593Smuzhiyun 			break;
242*4882a593Smuzhiyun 		case 3:
243*4882a593Smuzhiyun 			for (i = 0; i < 6; i++)
244*4882a593Smuzhiyun 				RF_DBG(dm, DBG_RF_IQK,
245*4882a593Smuzhiyun 				       "[IQK]%-20s %-2d: 0x%x\n",
246*4882a593Smuzhiyun 				       (path == 0) ? "PATH A GS2-XYM " :
247*4882a593Smuzhiyun 				       "PATH B GS2-XYM", i,
248*4882a593Smuzhiyun 				       iqk_info->gs2_xym[path][i]);
249*4882a593Smuzhiyun 			break;
250*4882a593Smuzhiyun 		case 4:
251*4882a593Smuzhiyun 			for (i = 0; i < 6; i++)
252*4882a593Smuzhiyun 				RF_DBG(dm, DBG_RF_IQK,
253*4882a593Smuzhiyun 				       "[IQK]%-20s %-2d: 0x%x\n",
254*4882a593Smuzhiyun 				       (path == 0) ? "PATH A RXK1-XYM " :
255*4882a593Smuzhiyun 				       "PATH B RXK1-XYM", i,
256*4882a593Smuzhiyun 				       iqk_info->rxk1_xym[path][i]);
257*4882a593Smuzhiyun 			break;
258*4882a593Smuzhiyun 		}
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
halrf_iqk_xym_dump(void * dm_void)262*4882a593Smuzhiyun void halrf_iqk_xym_dump(void *dm_void)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	u32 tmp1, tmp2;
265*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b00, 0xf8000008);
268*4882a593Smuzhiyun 	tmp1 = odm_read_4byte(dm, 0x1b1c);
269*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b00, 0xf800000a);
270*4882a593Smuzhiyun 	tmp2 = odm_read_4byte(dm, 0x1b1c);
271*4882a593Smuzhiyun #if 0
272*4882a593Smuzhiyun 	/*halrf_iqk_xym_read(dm, xym_type);*/
273*4882a593Smuzhiyun #endif
274*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b00, 0xf8000008);
275*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b1c, tmp1);
276*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b00, 0xf800000a);
277*4882a593Smuzhiyun 	odm_write_4byte(dm, 0x1b1c, tmp2);
278*4882a593Smuzhiyun 	_iqk_page_switch(dm);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun #endif
halrf_iqk_info_dump(void * dm_void,u32 * _used,char * output,u32 * _out_len)281*4882a593Smuzhiyun void halrf_iqk_info_dump(void *dm_void, u32 *_used, char *output, u32 *_out_len)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
284*4882a593Smuzhiyun 	u32 used = *_used;
285*4882a593Smuzhiyun 	u32 out_len = *_out_len;
286*4882a593Smuzhiyun 	u8 rf_path, j, reload_iqk = 0;
287*4882a593Smuzhiyun 	u32 tmp;
288*4882a593Smuzhiyun 	/*two channel, PATH, TX/RX, 0:pass 1 :fail*/
289*4882a593Smuzhiyun 	boolean iqk_result[2][NUM][2];
290*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (!(dm->support_ic_type & (ODM_RTL8822B | ODM_RTL8821C)))
293*4882a593Smuzhiyun 		return;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* IQK INFO */
296*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s\n",
297*4882a593Smuzhiyun 		 "% IQK Info %");
298*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s\n",
299*4882a593Smuzhiyun 		 (dm->fw_offload_ability & PHYDM_RF_IQK_OFFLOAD) ? "FW-IQK" :
300*4882a593Smuzhiyun 		 "Driver-IQK");
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	reload_iqk = (u8)odm_get_bb_reg(dm, R_0x1bf0, BIT(16));
303*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
304*4882a593Smuzhiyun 		 "reload", (reload_iqk) ? "True" : "False");
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
307*4882a593Smuzhiyun 		 "rfk_forbidden", (iqk_info->rfk_forbidden) ? "True" : "False");
308*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1 || RTL8822B_SUPPORT == 1 || \
309*4882a593Smuzhiyun 	RTL8821C_SUPPORT == 1 || RTL8195B_SUPPORT == 1 ||\
310*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1 || RTL8822C_SUPPORT == 1)
311*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
312*4882a593Smuzhiyun 		 "segment_iqk", (iqk_info->segment_iqk) ? "True" : "False");
313*4882a593Smuzhiyun #endif
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s:%d %d\n",
316*4882a593Smuzhiyun 		 "iqk count / fail count", dm->n_iqk_cnt, dm->n_iqk_fail_cnt);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %d\n",
319*4882a593Smuzhiyun 		 "channel", *dm->channel);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	if (*dm->band_width == CHANNEL_WIDTH_20)
322*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
323*4882a593Smuzhiyun 			 "%-20s: %s\n", "bandwidth", "BW_20");
324*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_40)
325*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
326*4882a593Smuzhiyun 			 "%-20s: %s\n", "bandwidth", "BW_40");
327*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_80)
328*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
329*4882a593Smuzhiyun 			 "%-20s: %s\n", "bandwidth", "BW_80");
330*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_160)
331*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
332*4882a593Smuzhiyun 			 "%-20s: %s\n", "bandwidth", "BW_160");
333*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_80_80)
334*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
335*4882a593Smuzhiyun 			 "%-20s: %s\n", "bandwidth", "BW_80_80");
336*4882a593Smuzhiyun 	else
337*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
338*4882a593Smuzhiyun 			 "%-20s: %s\n", "bandwidth", "BW_UNKNOWN");
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
341*4882a593Smuzhiyun 		 "%-20s: %llu %s\n", "progressing_time",
342*4882a593Smuzhiyun 		 dm->rf_calibrate_info.iqk_total_progressing_time, "(ms)");
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	tmp = odm_read_4byte(dm, 0x1bf0);
345*4882a593Smuzhiyun 	for (rf_path = RF_PATH_A; rf_path <= RF_PATH_B; rf_path++)
346*4882a593Smuzhiyun 		for (j = 0; j < 2; j++)
347*4882a593Smuzhiyun 			iqk_result[0][rf_path][j] = (boolean)
348*4882a593Smuzhiyun 			(tmp & (BIT(rf_path + (j * 4)) >> (rf_path + (j * 4))));
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
351*4882a593Smuzhiyun 		 "%-20s: 0x%08x\n", "Reg0x1bf0", tmp);
352*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
353*4882a593Smuzhiyun 		 "PATH_A-Tx result",
354*4882a593Smuzhiyun 		 (iqk_result[0][RF_PATH_A][0]) ? "Fail" : "Pass");
355*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
356*4882a593Smuzhiyun 		 "PATH_A-Rx result",
357*4882a593Smuzhiyun 		 (iqk_result[0][RF_PATH_A][1]) ? "Fail" : "Pass");
358*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
359*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
360*4882a593Smuzhiyun 		 "PATH_B-Tx result",
361*4882a593Smuzhiyun 		 (iqk_result[0][RF_PATH_B][0]) ? "Fail" : "Pass");
362*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, "%-20s: %s\n",
363*4882a593Smuzhiyun 		 "PATH_B-Rx result",
364*4882a593Smuzhiyun 		 (iqk_result[0][RF_PATH_B][1]) ? "Fail" : "Pass");
365*4882a593Smuzhiyun #endif
366*4882a593Smuzhiyun 	*_used = used;
367*4882a593Smuzhiyun 	*_out_len = out_len;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
halrf_get_fw_version(void * dm_void)370*4882a593Smuzhiyun void halrf_get_fw_version(void *dm_void)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
373*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	rf->fw_ver = (dm->fw_version << 16) | dm->fw_sub_version;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
halrf_iqk_dbg(void * dm_void)378*4882a593Smuzhiyun void halrf_iqk_dbg(void *dm_void)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
381*4882a593Smuzhiyun 	u8 rf_path, j;
382*4882a593Smuzhiyun 	u32 tmp;
383*4882a593Smuzhiyun 	/*two channel, PATH, TX/RX, 0:pass 1 :fail*/
384*4882a593Smuzhiyun 	boolean iqk_result[2][NUM][2];
385*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
386*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* IQK INFO */
389*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s\n", "====== IQK Info ======");
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s\n",
392*4882a593Smuzhiyun 	       (dm->fw_offload_ability & PHYDM_RF_IQK_OFFLOAD) ? "FW-IQK" :
393*4882a593Smuzhiyun 	       "Driver-IQK");
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	if (dm->fw_offload_ability & PHYDM_RF_IQK_OFFLOAD) {
396*4882a593Smuzhiyun 		halrf_get_fw_version(dm);
397*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: 0x%x\n", "FW_VER", rf->fw_ver);
398*4882a593Smuzhiyun 	} else {
399*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "IQK_VER", HALRF_IQK_VER);
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "reload",
403*4882a593Smuzhiyun 	       (iqk_info->is_reload) ? "True" : "False");
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %d %d\n", "iqk count / fail count",
406*4882a593Smuzhiyun 	       dm->n_iqk_cnt, dm->n_iqk_fail_cnt);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %d\n", "channel", *dm->channel);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (*dm->band_width == CHANNEL_WIDTH_20)
411*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "bandwidth", "BW_20");
412*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_40)
413*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "bandwidth", "BW_40");
414*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_80)
415*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "bandwidth", "BW_80");
416*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_160)
417*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "bandwidth", "BW_160");
418*4882a593Smuzhiyun 	else if (*dm->band_width == CHANNEL_WIDTH_80_80)
419*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "bandwidth", "BW_80_80");
420*4882a593Smuzhiyun 	else
421*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "bandwidth",
422*4882a593Smuzhiyun 		       "BW_UNKNOWN");
423*4882a593Smuzhiyun #if 0
424*4882a593Smuzhiyun /*
425*4882a593Smuzhiyun  *	RF_DBG(dm, DBG_RF_IQK, "%-20s: %llu %s\n",
426*4882a593Smuzhiyun  *	       "progressing_time",
427*4882a593Smuzhiyun  *	       dm->rf_calibrate_info.iqk_total_progressing_time, "(ms)");
428*4882a593Smuzhiyun  */
429*4882a593Smuzhiyun #endif
430*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "rfk_forbidden",
431*4882a593Smuzhiyun 	       (iqk_info->rfk_forbidden) ? "True" : "False");
432*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1 || RTL8822B_SUPPORT == 1 || \
433*4882a593Smuzhiyun 	RTL8821C_SUPPORT == 1 || RTL8195B_SUPPORT == 1 ||\
434*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1 || RTL8822C_SUPPORT == 1)
435*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "segment_iqk",
436*4882a593Smuzhiyun 	       (iqk_info->segment_iqk) ? "True" : "False");
437*4882a593Smuzhiyun #endif
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %llu %s\n", "progressing_time",
440*4882a593Smuzhiyun 	       dm->rf_calibrate_info.iqk_progressing_time, "(ms)");
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	tmp = odm_read_4byte(dm, 0x1bf0);
443*4882a593Smuzhiyun 	for (rf_path = RF_PATH_A; rf_path <= RF_PATH_B; rf_path++)
444*4882a593Smuzhiyun 		for (j = 0; j < 2; j++)
445*4882a593Smuzhiyun 			iqk_result[0][rf_path][j] = (boolean)
446*4882a593Smuzhiyun 			(tmp & (BIT(rf_path + (j * 4)) >> (rf_path + (j * 4))));
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: 0x%08x\n", "Reg0x1bf0", tmp);
449*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: 0x%08x\n", "Reg0x1be8",
450*4882a593Smuzhiyun 	       odm_read_4byte(dm, 0x1be8));
451*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "PATH_A-Tx result",
452*4882a593Smuzhiyun 	       (iqk_result[0][RF_PATH_A][0]) ? "Fail" : "Pass");
453*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "PATH_A-Rx result",
454*4882a593Smuzhiyun 	       (iqk_result[0][RF_PATH_A][1]) ? "Fail" : "Pass");
455*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
456*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "PATH_B-Tx result",
457*4882a593Smuzhiyun 	       (iqk_result[0][RF_PATH_B][0]) ? "Fail" : "Pass");
458*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %s\n", "PATH_B-Rx result",
459*4882a593Smuzhiyun 	       (iqk_result[0][RF_PATH_B][1]) ? "Fail" : "Pass");
460*4882a593Smuzhiyun #endif
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
halrf_lck_dbg(struct dm_struct * dm)463*4882a593Smuzhiyun void halrf_lck_dbg(struct dm_struct *dm)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s\n", "====== LCK Info ======");
466*4882a593Smuzhiyun #if 0
467*4882a593Smuzhiyun 	/*RF_DBG(dm, DBG_RF_IQK, "%-20s\n",
468*4882a593Smuzhiyun 	 *	 (dm->fw_offload_ability & PHYDM_RF_IQK_OFFLOAD) ? "LCK" : "RTK"));
469*4882a593Smuzhiyun 	 */
470*4882a593Smuzhiyun #endif
471*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_IQK, "%-20s: %llu %s\n", "progressing_time",
472*4882a593Smuzhiyun 	       dm->rf_calibrate_info.lck_progressing_time, "(ms)");
473*4882a593Smuzhiyun }
phydm_get_iqk_cfir(void * dm_void,u8 idx,u8 path,boolean debug)474*4882a593Smuzhiyun void phydm_get_iqk_cfir(void *dm_void, u8 idx, u8 path, boolean debug)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
479*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
480*4882a593Smuzhiyun 	case ODM_RTL8822B:
481*4882a593Smuzhiyun 		phy_get_iqk_cfir_8822b(dm, idx, path, debug);
482*4882a593Smuzhiyun 	break;
483*4882a593Smuzhiyun #endif
484*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
485*4882a593Smuzhiyun 	case ODM_RTL8822C:
486*4882a593Smuzhiyun 		phy_get_iqk_cfir_8822c(dm, idx, path, debug);
487*4882a593Smuzhiyun 	break;
488*4882a593Smuzhiyun #endif
489*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
490*4882a593Smuzhiyun 	case ODM_RTL8814B:
491*4882a593Smuzhiyun 		phy_get_iqk_cfir_8814b(dm, idx, path, debug);
492*4882a593Smuzhiyun 	break;
493*4882a593Smuzhiyun #endif
494*4882a593Smuzhiyun 	default:
495*4882a593Smuzhiyun 	break;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 
halrf_iqk_dbg_cfir_backup(void * dm_void)500*4882a593Smuzhiyun void halrf_iqk_dbg_cfir_backup(void *dm_void)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
503*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
504*4882a593Smuzhiyun 	u8 path, idx, i;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
507*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
508*4882a593Smuzhiyun 		case ODM_RTL8822B:
509*4882a593Smuzhiyun 			phy_iqk_dbg_cfir_backup_8822b(dm);
510*4882a593Smuzhiyun 				break;
511*4882a593Smuzhiyun #endif
512*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
513*4882a593Smuzhiyun 		case ODM_RTL8822C:
514*4882a593Smuzhiyun 			phy_iqk_dbg_cfir_backup_8822c(dm);
515*4882a593Smuzhiyun 				break;
516*4882a593Smuzhiyun #endif
517*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
518*4882a593Smuzhiyun 		case ODM_RTL8814B:
519*4882a593Smuzhiyun 			phy_iqk_dbg_cfir_backup_8814b(dm);
520*4882a593Smuzhiyun 				break;
521*4882a593Smuzhiyun #endif
522*4882a593Smuzhiyun 	default:
523*4882a593Smuzhiyun 	break;
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
halrf_iqk_dbg_cfir_backup_update(void * dm_void)528*4882a593Smuzhiyun void halrf_iqk_dbg_cfir_backup_update(void *dm_void)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
531*4882a593Smuzhiyun 	struct dm_iqk_info *iqk = &dm->IQK_info;
532*4882a593Smuzhiyun 	u8 i, path, idx;
533*4882a593Smuzhiyun 	u32 bmask13_12 = BIT(13) | BIT(12);
534*4882a593Smuzhiyun 	u32 bmask20_16 = BIT(20) | BIT(19) | BIT(18) | BIT(17) | BIT(16);
535*4882a593Smuzhiyun 	u32 data;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
538*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
539*4882a593Smuzhiyun 	case ODM_RTL8822B:
540*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_backup_update_8822b(dm);
541*4882a593Smuzhiyun 		break;
542*4882a593Smuzhiyun #endif
543*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
544*4882a593Smuzhiyun 	case ODM_RTL8822C:
545*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_backup_update_8822c(dm);
546*4882a593Smuzhiyun 		break;
547*4882a593Smuzhiyun #endif
548*4882a593Smuzhiyun 	default:
549*4882a593Smuzhiyun 	break;
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
halrf_iqk_dbg_cfir_reload(void * dm_void)553*4882a593Smuzhiyun void halrf_iqk_dbg_cfir_reload(void *dm_void)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
556*4882a593Smuzhiyun 	struct dm_iqk_info *iqk = &dm->IQK_info;
557*4882a593Smuzhiyun 	u8 i, path, idx;
558*4882a593Smuzhiyun 	u32 bmask13_12 = BIT(13) | BIT(12);
559*4882a593Smuzhiyun 	u32 bmask20_16 = BIT(20) | BIT(19) | BIT(18) | BIT(17) | BIT(16);
560*4882a593Smuzhiyun 	u32 data;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
563*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
564*4882a593Smuzhiyun 	case ODM_RTL8822B:
565*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_reload_8822b(dm);
566*4882a593Smuzhiyun 	break;
567*4882a593Smuzhiyun #endif
568*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
569*4882a593Smuzhiyun 	case ODM_RTL8822C:
570*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_reload_8822c(dm);
571*4882a593Smuzhiyun 		break;
572*4882a593Smuzhiyun #endif
573*4882a593Smuzhiyun 	default:
574*4882a593Smuzhiyun 	break;
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
halrf_iqk_dbg_cfir_write(void * dm_void,u8 type,u32 path,u32 idx,u32 i,u32 data)578*4882a593Smuzhiyun void halrf_iqk_dbg_cfir_write(void *dm_void, u8 type, u32 path, u32 idx,
579*4882a593Smuzhiyun 			      u32 i, u32 data)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
582*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
585*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
586*4882a593Smuzhiyun 	case ODM_RTL8822B:
587*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_write_8822b(dm, type, path, idx, i, data);
588*4882a593Smuzhiyun 	break;
589*4882a593Smuzhiyun #endif
590*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
591*4882a593Smuzhiyun 	case ODM_RTL8822C:
592*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_write_8822c(dm, type, path, idx, i, data);
593*4882a593Smuzhiyun 		break;
594*4882a593Smuzhiyun #endif
595*4882a593Smuzhiyun 	default:
596*4882a593Smuzhiyun 	break;
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
halrf_iqk_dbg_cfir_backup_show(void * dm_void)600*4882a593Smuzhiyun void halrf_iqk_dbg_cfir_backup_show(void *dm_void)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
603*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
604*4882a593Smuzhiyun 	u8 path, idx, i;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
607*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
608*4882a593Smuzhiyun 	case ODM_RTL8822B:
609*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_backup_8822b(dm);
610*4882a593Smuzhiyun 	break;
611*4882a593Smuzhiyun #endif
612*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
613*4882a593Smuzhiyun 	case ODM_RTL8822C:
614*4882a593Smuzhiyun 		phy_iqk_dbg_cfir_backup_8822c(dm);
615*4882a593Smuzhiyun 		break;
616*4882a593Smuzhiyun #endif
617*4882a593Smuzhiyun 	default:
618*4882a593Smuzhiyun 	break;
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
halrf_do_imr_test(void * dm_void,u8 flag_imr_test)622*4882a593Smuzhiyun void halrf_do_imr_test(void *dm_void, u8 flag_imr_test)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	if (flag_imr_test != 0x0)
627*4882a593Smuzhiyun 		switch (dm->support_ic_type) {
628*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
629*4882a593Smuzhiyun 		case ODM_RTL8822B:
630*4882a593Smuzhiyun 			do_imr_test_8822b(dm);
631*4882a593Smuzhiyun 			break;
632*4882a593Smuzhiyun #endif
633*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
634*4882a593Smuzhiyun 		case ODM_RTL8821C:
635*4882a593Smuzhiyun 			do_imr_test_8821c(dm);
636*4882a593Smuzhiyun 			break;
637*4882a593Smuzhiyun #endif
638*4882a593Smuzhiyun 		default:
639*4882a593Smuzhiyun 			break;
640*4882a593Smuzhiyun 		}
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1 || RTL8821C_SUPPORT == 1 || RTL8822C_SUPPORT == 1 || RTL8814B_SUPPORT == 1)
halrf_iqk_debug(void * dm_void,u32 * const dm_value,u32 * _used,char * output,u32 * _out_len)644*4882a593Smuzhiyun void halrf_iqk_debug(void *dm_void, u32 *const dm_value, u32 *_used,
645*4882a593Smuzhiyun 		     char *output, u32 *_out_len)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun #if 0
650*4882a593Smuzhiyun 	/*dm_value[0]=0x0: backup from SRAM & show*/
651*4882a593Smuzhiyun 	/*dm_value[0]=0x1: write backup CFIR to SRAM*/
652*4882a593Smuzhiyun 	/*dm_value[0]=0x2: reload default CFIR to SRAM*/
653*4882a593Smuzhiyun 	/*dm_value[0]=0x3: show backup*/
654*4882a593Smuzhiyun 	/*dm_value[0]=0x10: write backup CFIR real part*/
655*4882a593Smuzhiyun 	/*--> dm_value[1]:path, dm_value[2]:tx/rx, dm_value[3]:index, dm_value[4]:data*/
656*4882a593Smuzhiyun 	/*dm_value[0]=0x11: write backup CFIR imag*/
657*4882a593Smuzhiyun 	/*--> dm_value[1]:path, dm_value[2]:tx/rx, dm_value[3]:index, dm_value[4]:data*/
658*4882a593Smuzhiyun 	/*dm_value[0]=0x20 :xym_read enable*/
659*4882a593Smuzhiyun 	/*--> dm_value[1]:0:disable, 1:enable*/
660*4882a593Smuzhiyun 	/*if dm_value[0]=0x20 = enable, */
661*4882a593Smuzhiyun 	/*0x1:show rx_sym; 0x2: tx_xym; 0x3:gs1_xym; 0x4:gs2_sym; 0x5:rxk1_xym*/
662*4882a593Smuzhiyun #endif
663*4882a593Smuzhiyun 	if (dm_value[0] == 0x0)
664*4882a593Smuzhiyun 		halrf_iqk_dbg_cfir_backup(dm);
665*4882a593Smuzhiyun 	else if (dm_value[0] == 0x1)
666*4882a593Smuzhiyun 		halrf_iqk_dbg_cfir_backup_update(dm);
667*4882a593Smuzhiyun 	else if (dm_value[0] == 0x2)
668*4882a593Smuzhiyun 		halrf_iqk_dbg_cfir_reload(dm);
669*4882a593Smuzhiyun 	else if (dm_value[0] == 0x3)
670*4882a593Smuzhiyun 		halrf_iqk_dbg_cfir_backup_show(dm);
671*4882a593Smuzhiyun 	else if (dm_value[0] == 0x10)
672*4882a593Smuzhiyun 		halrf_iqk_dbg_cfir_write(dm, 0, dm_value[1], dm_value[2],
673*4882a593Smuzhiyun 					 dm_value[3], dm_value[4]);
674*4882a593Smuzhiyun 	else if (dm_value[0] == 0x11)
675*4882a593Smuzhiyun 		halrf_iqk_dbg_cfir_write(dm, 1, dm_value[1], dm_value[2],
676*4882a593Smuzhiyun 					 dm_value[3], dm_value[4]);
677*4882a593Smuzhiyun 	else if (dm_value[0] == 0x20)
678*4882a593Smuzhiyun 		halrf_iqk_xym_enable(dm, (u8)dm_value[1]);
679*4882a593Smuzhiyun 	else if (dm_value[0] == 0x21)
680*4882a593Smuzhiyun 		halrf_iqk_xym_show(dm, (u8)dm_value[1]);
681*4882a593Smuzhiyun 	else if (dm_value[0] == 0x30)
682*4882a593Smuzhiyun 		halrf_do_imr_test(dm, (u8)dm_value[1]);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun #endif
685*4882a593Smuzhiyun 
halrf_iqk_hwtx_check(void * dm_void,boolean is_check)686*4882a593Smuzhiyun void halrf_iqk_hwtx_check(void *dm_void, boolean is_check)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun #if 0
689*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
690*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
691*4882a593Smuzhiyun 	u32 tmp_b04;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	if (is_check) {
694*4882a593Smuzhiyun 		iqk_info->is_hwtx = (boolean)odm_get_bb_reg(dm, R_0xb00, BIT(8));
695*4882a593Smuzhiyun 	} else {
696*4882a593Smuzhiyun 		if (iqk_info->is_hwtx) {
697*4882a593Smuzhiyun 			tmp_b04 = odm_read_4byte(dm, 0xb04);
698*4882a593Smuzhiyun 			odm_set_bb_reg(dm, R_0xb04, BIT(3) | BIT(2), 0x0);
699*4882a593Smuzhiyun 			odm_write_4byte(dm, 0xb04, tmp_b04);
700*4882a593Smuzhiyun 		}
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun #endif
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun #endif
705*4882a593Smuzhiyun 
halrf_match_iqk_version(void * dm_void)706*4882a593Smuzhiyun u8 halrf_match_iqk_version(void *dm_void)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	u32 iqk_version = 0;
711*4882a593Smuzhiyun 	char temp[10] = {0};
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	odm_move_memory(dm, temp, HALRF_IQK_VER, sizeof(temp));
714*4882a593Smuzhiyun 	PHYDM_SSCANF(temp + 2, DCMD_HEX, &iqk_version);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8822B) {
717*4882a593Smuzhiyun 		if (iqk_version >= 0x24 && (odm_get_hw_img_version(dm) >= 72))
718*4882a593Smuzhiyun 			return 1;
719*4882a593Smuzhiyun 		else if ((iqk_version <= 0x23) &&
720*4882a593Smuzhiyun 			 (odm_get_hw_img_version(dm) <= 71))
721*4882a593Smuzhiyun 			return 1;
722*4882a593Smuzhiyun 		else
723*4882a593Smuzhiyun 			return 0;
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8821C) {
727*4882a593Smuzhiyun 		if (iqk_version >= 0x18 && (odm_get_hw_img_version(dm) >= 37))
728*4882a593Smuzhiyun 			return 1;
729*4882a593Smuzhiyun 		else
730*4882a593Smuzhiyun 			return 0;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	return 1;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
halrf_rf_lna_setting(void * dm_void,enum halrf_lna_set type)736*4882a593Smuzhiyun void halrf_rf_lna_setting(void *dm_void, enum halrf_lna_set type)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
741*4882a593Smuzhiyun #if (RTL8188E_SUPPORT == 1)
742*4882a593Smuzhiyun 	case ODM_RTL8188E:
743*4882a593Smuzhiyun 		halrf_rf_lna_setting_8188e(dm, type);
744*4882a593Smuzhiyun 		break;
745*4882a593Smuzhiyun #endif
746*4882a593Smuzhiyun #if (RTL8192E_SUPPORT == 1)
747*4882a593Smuzhiyun 	case ODM_RTL8192E:
748*4882a593Smuzhiyun 		halrf_rf_lna_setting_8192e(dm, type);
749*4882a593Smuzhiyun 		break;
750*4882a593Smuzhiyun #endif
751*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
752*4882a593Smuzhiyun 	case ODM_RTL8192F:
753*4882a593Smuzhiyun 		halrf_rf_lna_setting_8192f(dm, type);
754*4882a593Smuzhiyun 		break;
755*4882a593Smuzhiyun #endif
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun #if (RTL8723B_SUPPORT == 1)
758*4882a593Smuzhiyun 	case ODM_RTL8723B:
759*4882a593Smuzhiyun 		halrf_rf_lna_setting_8723b(dm, type);
760*4882a593Smuzhiyun 		break;
761*4882a593Smuzhiyun #endif
762*4882a593Smuzhiyun #if (RTL8812A_SUPPORT == 1)
763*4882a593Smuzhiyun 	case ODM_RTL8812:
764*4882a593Smuzhiyun 		halrf_rf_lna_setting_8812a(dm, type);
765*4882a593Smuzhiyun 		break;
766*4882a593Smuzhiyun #endif
767*4882a593Smuzhiyun #if ((RTL8821A_SUPPORT == 1) || (RTL8881A_SUPPORT == 1))
768*4882a593Smuzhiyun 	case ODM_RTL8881A:
769*4882a593Smuzhiyun 	case ODM_RTL8821:
770*4882a593Smuzhiyun 		halrf_rf_lna_setting_8821a(dm, type);
771*4882a593Smuzhiyun 		break;
772*4882a593Smuzhiyun #endif
773*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
774*4882a593Smuzhiyun 	case ODM_RTL8822B:
775*4882a593Smuzhiyun 		halrf_rf_lna_setting_8822b(dm_void, type);
776*4882a593Smuzhiyun 		break;
777*4882a593Smuzhiyun #endif
778*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
779*4882a593Smuzhiyun 	case ODM_RTL8822C:
780*4882a593Smuzhiyun 		halrf_rf_lna_setting_8822c(dm_void, type);
781*4882a593Smuzhiyun 		break;
782*4882a593Smuzhiyun #endif
783*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
784*4882a593Smuzhiyun 	case ODM_RTL8812F:
785*4882a593Smuzhiyun 		halrf_rf_lna_setting_8812f(dm_void, type);
786*4882a593Smuzhiyun 		break;
787*4882a593Smuzhiyun #endif
788*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
789*4882a593Smuzhiyun 	case ODM_RTL8821C:
790*4882a593Smuzhiyun 		halrf_rf_lna_setting_8821c(dm_void, type);
791*4882a593Smuzhiyun 		break;
792*4882a593Smuzhiyun #endif
793*4882a593Smuzhiyun #if (RTL8710C_SUPPORT == 1)
794*4882a593Smuzhiyun 	case ODM_RTL8710C:
795*4882a593Smuzhiyun 		halrf_rf_lna_setting_8710c(dm_void, type);
796*4882a593Smuzhiyun 		break;
797*4882a593Smuzhiyun #endif
798*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
799*4882a593Smuzhiyun 	case ODM_RTL8721D:
800*4882a593Smuzhiyun 		halrf_rf_lna_setting_8721d(dm, type);
801*4882a593Smuzhiyun 		break;
802*4882a593Smuzhiyun #endif
803*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
804*4882a593Smuzhiyun 		case ODM_RTL8814B:
805*4882a593Smuzhiyun 			break;
806*4882a593Smuzhiyun #endif
807*4882a593Smuzhiyun 	default:
808*4882a593Smuzhiyun 		break;
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
halrf_support_ability_debug(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)812*4882a593Smuzhiyun void halrf_support_ability_debug(void *dm_void, char input[][16], u32 *_used,
813*4882a593Smuzhiyun 				 char *output, u32 *_out_len)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
816*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
817*4882a593Smuzhiyun 	u32 dm_value[10] = {0};
818*4882a593Smuzhiyun 	u32 used = *_used;
819*4882a593Smuzhiyun 	u32 out_len = *_out_len;
820*4882a593Smuzhiyun 	u8 i;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	for (i = 0; i < 5; i++)
823*4882a593Smuzhiyun 		if (input[i + 1])
824*4882a593Smuzhiyun 			PHYDM_SSCANF(input[i + 2], DCMD_DECIMAL, &dm_value[i]);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	if (dm_value[0] == 100) {
827*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
828*4882a593Smuzhiyun 			 "\n[RF Supportability]\n");
829*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
830*4882a593Smuzhiyun 			 "00. (( %s ))Power Tracking\n",
831*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_TX_PWR_TRACK) ?
832*4882a593Smuzhiyun 			 ("V") : (".")));
833*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
834*4882a593Smuzhiyun 			 "01. (( %s ))IQK\n",
835*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_IQK) ? ("V") :
836*4882a593Smuzhiyun 			 (".")));
837*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
838*4882a593Smuzhiyun 			 "02. (( %s ))LCK\n",
839*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_LCK) ? ("V") :
840*4882a593Smuzhiyun 			 (".")));
841*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
842*4882a593Smuzhiyun 			 "03. (( %s ))DPK\n",
843*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_DPK) ? ("V") :
844*4882a593Smuzhiyun 			 (".")));
845*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
846*4882a593Smuzhiyun 			 "04. (( %s ))HAL_RF_TXGAPK\n",
847*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_TXGAPK) ? ("V") :
848*4882a593Smuzhiyun 			 (".")));
849*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
850*4882a593Smuzhiyun 			 "05. (( %s ))HAL_RF_DACK\n",
851*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_DACK) ? ("V") :
852*4882a593Smuzhiyun 			 (".")));
853*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
854*4882a593Smuzhiyun 			 "06. (( %s ))DPK_TRACK\n",
855*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_DPK_TRACK) ? ("V") :
856*4882a593Smuzhiyun 			 (".")));
857*4882a593Smuzhiyun #ifdef CONFIG_2G_BAND_SHIFT
858*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
859*4882a593Smuzhiyun 			 "07. (( %s ))HAL_2GBAND_SHIFT\n",
860*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_2GBAND_SHIFT) ? ("V") :
861*4882a593Smuzhiyun 			 (".")));
862*4882a593Smuzhiyun #endif
863*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
864*4882a593Smuzhiyun 			 "08. (( %s ))HAL_RF_RXDCK\n",
865*4882a593Smuzhiyun 			 ((rf->rf_supportability & HAL_RF_RXDCK) ? ("V") :
866*4882a593Smuzhiyun 			 (".")));
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	} else {
869*4882a593Smuzhiyun 		if (dm_value[1] == 1) /* enable */
870*4882a593Smuzhiyun 			rf->rf_supportability |= BIT(dm_value[0]);
871*4882a593Smuzhiyun 		else if (dm_value[1] == 2) /* disable */
872*4882a593Smuzhiyun 			rf->rf_supportability &= ~(BIT(dm_value[0]));
873*4882a593Smuzhiyun 		else
874*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
875*4882a593Smuzhiyun 				 "[Warning!!!]  1:enable,  2:disable\n");
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
878*4882a593Smuzhiyun 		 "\nCurr-RF_supportability =  0x%x\n\n", rf->rf_supportability);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	*_used = used;
881*4882a593Smuzhiyun 	*_out_len = out_len;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun #ifdef CONFIG_2G_BAND_SHIFT
halrf_support_band_shift_debug(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)885*4882a593Smuzhiyun void halrf_support_band_shift_debug(void *dm_void, char input[][16], u32 *_used,
886*4882a593Smuzhiyun 				    char *output, u32 *_out_len)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
889*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
890*4882a593Smuzhiyun 	//u32 band_value[2] = {00};
891*4882a593Smuzhiyun 	u32 dm_value[10] = {0};
892*4882a593Smuzhiyun 	u32 used = *_used;
893*4882a593Smuzhiyun 	u32 out_len = *_out_len;
894*4882a593Smuzhiyun 	u8 i;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
897*4882a593Smuzhiyun 	for (i = 0; i < 7; i++)
898*4882a593Smuzhiyun 		if (input[i + 1])
899*4882a593Smuzhiyun 			PHYDM_SSCANF(input[i + 2], DCMD_DECIMAL, &dm_value[i]);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_2GBAND_SHIFT)) {
902*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
903*4882a593Smuzhiyun 			 "\nCurr-RF_supportability[07. (( . ))HAL_2GBAND_SHIFT]\nNo RF Band Shift,default: 2.4G!\n");
904*4882a593Smuzhiyun 	} else {
905*4882a593Smuzhiyun 		if (dm_value[0] == 01) {
906*4882a593Smuzhiyun 			rf->rf_shift_band = HAL_RF_2P3;
907*4882a593Smuzhiyun 			halrf_lck_trigger(dm);
908*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
909*4882a593Smuzhiyun 				 "\n[rf_shift_band] = %d\nRF Band Shift to 2.3G!\n",
910*4882a593Smuzhiyun 				 rf->rf_shift_band);
911*4882a593Smuzhiyun 		} else if (dm_value[0] == 02) {
912*4882a593Smuzhiyun 			rf->rf_shift_band = HAL_RF_2P5;
913*4882a593Smuzhiyun 			halrf_lck_trigger(dm);
914*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
915*4882a593Smuzhiyun 				 "\n[rf_shift_band] = %d\nRF Band Shift to 2.5G!\n",
916*4882a593Smuzhiyun 				 rf->rf_shift_band);
917*4882a593Smuzhiyun 		} else {
918*4882a593Smuzhiyun 			rf->rf_shift_band = HAL_RF_2P4;
919*4882a593Smuzhiyun 			halrf_lck_trigger(dm);
920*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
921*4882a593Smuzhiyun 				 "\n[rf_shift_band] = %d\nNo RF Band Shift,default: 2.4G!\n",
922*4882a593Smuzhiyun 				 rf->rf_shift_band);
923*4882a593Smuzhiyun 		}
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 	*_used = used;
926*4882a593Smuzhiyun 	*_out_len = out_len;
927*4882a593Smuzhiyun #endif
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun #endif
930*4882a593Smuzhiyun 
halrf_cmn_info_init(void * dm_void,enum halrf_cmninfo_init cmn_info,u32 value)931*4882a593Smuzhiyun void halrf_cmn_info_init(void *dm_void, enum halrf_cmninfo_init cmn_info,
932*4882a593Smuzhiyun 			 u32 value)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
935*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	switch (cmn_info) {
938*4882a593Smuzhiyun 	case HALRF_CMNINFO_EEPROM_THERMAL_VALUE:
939*4882a593Smuzhiyun 		rf->eeprom_thermal = (u8)value;
940*4882a593Smuzhiyun 		break;
941*4882a593Smuzhiyun 	case HALRF_CMNINFO_PWT_TYPE:
942*4882a593Smuzhiyun 		rf->pwt_type = (u8)value;
943*4882a593Smuzhiyun 		break;
944*4882a593Smuzhiyun 	case HALRF_CMNINFO_MP_POWER_TRACKING_TYPE:
945*4882a593Smuzhiyun 		rf->mp_pwt_type = (u8)value;
946*4882a593Smuzhiyun 		break;
947*4882a593Smuzhiyun 	default:
948*4882a593Smuzhiyun 		break;
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun 
halrf_cmn_info_hook(void * dm_void,enum halrf_cmninfo_hook cmn_info,void * value)952*4882a593Smuzhiyun void halrf_cmn_info_hook(void *dm_void, enum halrf_cmninfo_hook cmn_info,
953*4882a593Smuzhiyun 			 void *value)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
956*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	switch (cmn_info) {
959*4882a593Smuzhiyun 	case HALRF_CMNINFO_CON_TX:
960*4882a593Smuzhiyun 		rf->is_con_tx = (boolean *)value;
961*4882a593Smuzhiyun 		break;
962*4882a593Smuzhiyun 	case HALRF_CMNINFO_SINGLE_TONE:
963*4882a593Smuzhiyun 		rf->is_single_tone = (boolean *)value;
964*4882a593Smuzhiyun 		break;
965*4882a593Smuzhiyun 	case HALRF_CMNINFO_CARRIER_SUPPRESSION:
966*4882a593Smuzhiyun 		rf->is_carrier_suppresion = (boolean *)value;
967*4882a593Smuzhiyun 		break;
968*4882a593Smuzhiyun 	case HALRF_CMNINFO_MP_RATE_INDEX:
969*4882a593Smuzhiyun 		rf->mp_rate_index = (u8 *)value;
970*4882a593Smuzhiyun 		break;
971*4882a593Smuzhiyun 	case HALRF_CMNINFO_MANUAL_RF_SUPPORTABILITY:
972*4882a593Smuzhiyun 		rf->manual_rf_supportability = (u32 *)value;
973*4882a593Smuzhiyun 		break;
974*4882a593Smuzhiyun 	default:
975*4882a593Smuzhiyun 		/*do nothing*/
976*4882a593Smuzhiyun 		break;
977*4882a593Smuzhiyun 	}
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
halrf_cmn_info_set(void * dm_void,u32 cmn_info,u64 value)980*4882a593Smuzhiyun void halrf_cmn_info_set(void *dm_void, u32 cmn_info, u64 value)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	/* This init variable may be changed in run time. */
983*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
984*4882a593Smuzhiyun 	struct dm_rf_calibration_struct *cali_info = &dm->rf_calibrate_info;
985*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	switch (cmn_info) {
988*4882a593Smuzhiyun 	case HALRF_CMNINFO_ABILITY:
989*4882a593Smuzhiyun 		rf->rf_supportability = (u32)value;
990*4882a593Smuzhiyun 		break;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	case HALRF_CMNINFO_DPK_EN:
993*4882a593Smuzhiyun 		rf->dpk_en = (u8)value;
994*4882a593Smuzhiyun 		break;
995*4882a593Smuzhiyun 	case HALRF_CMNINFO_RFK_FORBIDDEN:
996*4882a593Smuzhiyun 		dm->IQK_info.rfk_forbidden = (boolean)value;
997*4882a593Smuzhiyun 		break;
998*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1 || RTL8822B_SUPPORT == 1 || \
999*4882a593Smuzhiyun 	RTL8821C_SUPPORT == 1 || RTL8195B_SUPPORT == 1 ||\
1000*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1 || RTL8822C_SUPPORT == 1)
1001*4882a593Smuzhiyun 	case HALRF_CMNINFO_IQK_SEGMENT:
1002*4882a593Smuzhiyun 		dm->IQK_info.segment_iqk = (boolean)value;
1003*4882a593Smuzhiyun 		break;
1004*4882a593Smuzhiyun #endif
1005*4882a593Smuzhiyun 	case HALRF_CMNINFO_RATE_INDEX:
1006*4882a593Smuzhiyun 		rf->p_rate_index = (u32)value;
1007*4882a593Smuzhiyun 		break;
1008*4882a593Smuzhiyun #if !(DM_ODM_SUPPORT_TYPE & ODM_IOT)
1009*4882a593Smuzhiyun 	case HALRF_CMNINFO_MP_PSD_POINT:
1010*4882a593Smuzhiyun 		rf->halrf_psd_data.point = (u32)value;
1011*4882a593Smuzhiyun 		break;
1012*4882a593Smuzhiyun 	case HALRF_CMNINFO_MP_PSD_START_POINT:
1013*4882a593Smuzhiyun 		rf->halrf_psd_data.start_point = (u32)value;
1014*4882a593Smuzhiyun 		break;
1015*4882a593Smuzhiyun 	case HALRF_CMNINFO_MP_PSD_STOP_POINT:
1016*4882a593Smuzhiyun 		rf->halrf_psd_data.stop_point = (u32)value;
1017*4882a593Smuzhiyun 		break;
1018*4882a593Smuzhiyun 	case HALRF_CMNINFO_MP_PSD_AVERAGE:
1019*4882a593Smuzhiyun 		rf->halrf_psd_data.average = (u32)value;
1020*4882a593Smuzhiyun 		break;
1021*4882a593Smuzhiyun #endif
1022*4882a593Smuzhiyun 	case HALRF_CMNINFO_POWER_TRACK_CONTROL:
1023*4882a593Smuzhiyun 		cali_info->txpowertrack_control = (u8)value;
1024*4882a593Smuzhiyun 		break;
1025*4882a593Smuzhiyun 	default:
1026*4882a593Smuzhiyun 		/* do nothing */
1027*4882a593Smuzhiyun 		break;
1028*4882a593Smuzhiyun 	}
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun 
halrf_cmn_info_get(void * dm_void,u32 cmn_info)1031*4882a593Smuzhiyun u64 halrf_cmn_info_get(void *dm_void, u32 cmn_info)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun 	/* This init variable may be changed in run time. */
1034*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1035*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1036*4882a593Smuzhiyun 	u64 return_value = 0;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	switch (cmn_info) {
1039*4882a593Smuzhiyun 	case HALRF_CMNINFO_ABILITY:
1040*4882a593Smuzhiyun 		return_value = (u32)rf->rf_supportability;
1041*4882a593Smuzhiyun 		break;
1042*4882a593Smuzhiyun 	case HALRF_CMNINFO_RFK_FORBIDDEN:
1043*4882a593Smuzhiyun 		return_value = dm->IQK_info.rfk_forbidden;
1044*4882a593Smuzhiyun 		break;
1045*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1 || RTL8822B_SUPPORT == 1 || \
1046*4882a593Smuzhiyun 	RTL8821C_SUPPORT == 1 || RTL8195B_SUPPORT == 1 ||\
1047*4882a593Smuzhiyun 	RTL8814B_SUPPORT == 1  || RTL8822C_SUPPORT == 1)
1048*4882a593Smuzhiyun 	case HALRF_CMNINFO_IQK_SEGMENT:
1049*4882a593Smuzhiyun 		return_value = dm->IQK_info.segment_iqk;
1050*4882a593Smuzhiyun 		break;
1051*4882a593Smuzhiyun 	case HALRF_CMNINFO_IQK_TIMES:
1052*4882a593Smuzhiyun 		return_value = dm->IQK_info.iqk_times;
1053*4882a593Smuzhiyun 		break;
1054*4882a593Smuzhiyun #endif
1055*4882a593Smuzhiyun 	default:
1056*4882a593Smuzhiyun 		/* do nothing */
1057*4882a593Smuzhiyun 		break;
1058*4882a593Smuzhiyun 	}
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	return return_value;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun 
halrf_supportability_init_mp(void * dm_void)1063*4882a593Smuzhiyun void halrf_supportability_init_mp(void *dm_void)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1066*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1069*4882a593Smuzhiyun 	case ODM_RTL8814B:
1070*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1071*4882a593Smuzhiyun 		rf->rf_supportability =
1072*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1073*4882a593Smuzhiyun 			HAL_RF_IQK |
1074*4882a593Smuzhiyun 			HAL_RF_LCK |
1075*4882a593Smuzhiyun 			HAL_RF_DPK |
1076*4882a593Smuzhiyun 			HAL_RF_DACK |
1077*4882a593Smuzhiyun 			/*HAL_RF_TXGAPK |*/
1078*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1079*4882a593Smuzhiyun 			0;
1080*4882a593Smuzhiyun #endif
1081*4882a593Smuzhiyun 		break;
1082*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
1083*4882a593Smuzhiyun 	case ODM_RTL8822B:
1084*4882a593Smuzhiyun 		rf->rf_supportability =
1085*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1086*4882a593Smuzhiyun 			HAL_RF_IQK |
1087*4882a593Smuzhiyun 			HAL_RF_LCK |
1088*4882a593Smuzhiyun 			/*@HAL_RF_DPK |*/
1089*4882a593Smuzhiyun 			0;
1090*4882a593Smuzhiyun 		break;
1091*4882a593Smuzhiyun #endif
1092*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1093*4882a593Smuzhiyun 	case ODM_RTL8822C:
1094*4882a593Smuzhiyun 		rf->rf_supportability =
1095*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1096*4882a593Smuzhiyun 			HAL_RF_IQK |
1097*4882a593Smuzhiyun 			HAL_RF_LCK |
1098*4882a593Smuzhiyun 			HAL_RF_DPK |
1099*4882a593Smuzhiyun 			HAL_RF_DACK |
1100*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1101*4882a593Smuzhiyun 			HAL_RF_RXDCK |
1102*4882a593Smuzhiyun 			HAL_RF_TXGAPK |
1103*4882a593Smuzhiyun 			0;
1104*4882a593Smuzhiyun 		break;
1105*4882a593Smuzhiyun #endif
1106*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
1107*4882a593Smuzhiyun 	case ODM_RTL8821C:
1108*4882a593Smuzhiyun 		rf->rf_supportability =
1109*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1110*4882a593Smuzhiyun 			HAL_RF_IQK |
1111*4882a593Smuzhiyun 			HAL_RF_LCK |
1112*4882a593Smuzhiyun 			/*@HAL_RF_DPK |*/
1113*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1114*4882a593Smuzhiyun 			0;
1115*4882a593Smuzhiyun 		break;
1116*4882a593Smuzhiyun #endif
1117*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
1118*4882a593Smuzhiyun 	case ODM_RTL8195B:
1119*4882a593Smuzhiyun 		rf->rf_supportability =
1120*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1121*4882a593Smuzhiyun 			HAL_RF_IQK |
1122*4882a593Smuzhiyun 			HAL_RF_LCK |
1123*4882a593Smuzhiyun 			HAL_RF_DPK |
1124*4882a593Smuzhiyun 			/*HAL_RF_TXGAPK |*/
1125*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1126*4882a593Smuzhiyun 			0;
1127*4882a593Smuzhiyun 		break;
1128*4882a593Smuzhiyun #endif
1129*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
1130*4882a593Smuzhiyun 	case ODM_RTL8812F:
1131*4882a593Smuzhiyun 		rf->rf_supportability =
1132*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1133*4882a593Smuzhiyun 			HAL_RF_IQK |
1134*4882a593Smuzhiyun 			HAL_RF_LCK |
1135*4882a593Smuzhiyun 			HAL_RF_DPK |
1136*4882a593Smuzhiyun 			HAL_RF_DACK |
1137*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1138*4882a593Smuzhiyun 			0;
1139*4882a593Smuzhiyun 		break;
1140*4882a593Smuzhiyun #endif
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
1143*4882a593Smuzhiyun 	case ODM_RTL8198F:
1144*4882a593Smuzhiyun 		rf->rf_supportability =
1145*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1146*4882a593Smuzhiyun 			HAL_RF_IQK |
1147*4882a593Smuzhiyun 			HAL_RF_LCK |
1148*4882a593Smuzhiyun 			HAL_RF_DPK |
1149*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1150*4882a593Smuzhiyun 			0;
1151*4882a593Smuzhiyun 		break;
1152*4882a593Smuzhiyun #endif
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
1155*4882a593Smuzhiyun 	case ODM_RTL8192F:
1156*4882a593Smuzhiyun 		rf->rf_supportability =
1157*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1158*4882a593Smuzhiyun 			HAL_RF_IQK |
1159*4882a593Smuzhiyun 			HAL_RF_LCK |
1160*4882a593Smuzhiyun 			HAL_RF_DPK |
1161*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1162*4882a593Smuzhiyun #ifdef CONFIG_2G_BAND_SHIFT
1163*4882a593Smuzhiyun 			/*@HAL_2GBAND_SHIFT |*/
1164*4882a593Smuzhiyun #endif
1165*4882a593Smuzhiyun 			0;
1166*4882a593Smuzhiyun 		break;
1167*4882a593Smuzhiyun #endif
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
1170*4882a593Smuzhiyun 	case ODM_RTL8197F:
1171*4882a593Smuzhiyun 		rf->rf_supportability =
1172*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1173*4882a593Smuzhiyun 			HAL_RF_IQK |
1174*4882a593Smuzhiyun 			HAL_RF_LCK |
1175*4882a593Smuzhiyun 			HAL_RF_DPK |
1176*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1177*4882a593Smuzhiyun 			0;
1178*4882a593Smuzhiyun 		break;
1179*4882a593Smuzhiyun #endif
1180*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
1181*4882a593Smuzhiyun 	case ODM_RTL8197G:
1182*4882a593Smuzhiyun 		rf->rf_supportability =
1183*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1184*4882a593Smuzhiyun 			HAL_RF_IQK |
1185*4882a593Smuzhiyun 			/*HAL_RF_LCK |*/
1186*4882a593Smuzhiyun 			HAL_RF_DPK |
1187*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1188*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1189*4882a593Smuzhiyun 			0;
1190*4882a593Smuzhiyun 		break;
1191*4882a593Smuzhiyun #endif
1192*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
1193*4882a593Smuzhiyun 	case ODM_RTL8721D:
1194*4882a593Smuzhiyun 		rf->rf_supportability =
1195*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1196*4882a593Smuzhiyun 			HAL_RF_IQK |
1197*4882a593Smuzhiyun 			HAL_RF_LCK |
1198*4882a593Smuzhiyun 			HAL_RF_DPK |
1199*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1200*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1201*4882a593Smuzhiyun 			0;
1202*4882a593Smuzhiyun 		break;
1203*4882a593Smuzhiyun #endif
1204*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1205*4882a593Smuzhiyun 	case ODM_RTL8723F:
1206*4882a593Smuzhiyun 		rf->rf_supportability =
1207*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1208*4882a593Smuzhiyun 			HAL_RF_IQK |
1209*4882a593Smuzhiyun 			HAL_RF_LCK |
1210*4882a593Smuzhiyun 			HAL_RF_DPK |
1211*4882a593Smuzhiyun 			HAL_RF_TXGAPK |
1212*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1213*4882a593Smuzhiyun 			0;
1214*4882a593Smuzhiyun 		break;
1215*4882a593Smuzhiyun #endif
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	default:
1218*4882a593Smuzhiyun 		rf->rf_supportability =
1219*4882a593Smuzhiyun 			/*HAL_RF_TX_PWR_TRACK |*/
1220*4882a593Smuzhiyun 			HAL_RF_IQK |
1221*4882a593Smuzhiyun 			HAL_RF_LCK |
1222*4882a593Smuzhiyun 			/*@HAL_RF_DPK |*/
1223*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1224*4882a593Smuzhiyun 			0;
1225*4882a593Smuzhiyun 		break;
1226*4882a593Smuzhiyun 	}
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_INIT,
1229*4882a593Smuzhiyun 	       "IC = ((0x%x)), RF_Supportability Init MP = ((0x%x))\n",
1230*4882a593Smuzhiyun 	       dm->support_ic_type, rf->rf_supportability);
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun 
halrf_supportability_init(void * dm_void)1233*4882a593Smuzhiyun void halrf_supportability_init(void *dm_void)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1236*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1239*4882a593Smuzhiyun 	case ODM_RTL8814B:
1240*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1241*4882a593Smuzhiyun 		rf->rf_supportability =
1242*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1243*4882a593Smuzhiyun 			HAL_RF_IQK |
1244*4882a593Smuzhiyun 			HAL_RF_LCK |
1245*4882a593Smuzhiyun 			HAL_RF_DPK |
1246*4882a593Smuzhiyun 			HAL_RF_DACK |
1247*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1248*4882a593Smuzhiyun 			0;
1249*4882a593Smuzhiyun #endif
1250*4882a593Smuzhiyun 		break;
1251*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
1252*4882a593Smuzhiyun 	case ODM_RTL8822B:
1253*4882a593Smuzhiyun 		rf->rf_supportability =
1254*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1255*4882a593Smuzhiyun 			HAL_RF_IQK |
1256*4882a593Smuzhiyun 			HAL_RF_LCK |
1257*4882a593Smuzhiyun 			/*@HAL_RF_DPK |*/
1258*4882a593Smuzhiyun 			0;
1259*4882a593Smuzhiyun 		break;
1260*4882a593Smuzhiyun #endif
1261*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1262*4882a593Smuzhiyun 	case ODM_RTL8822C:
1263*4882a593Smuzhiyun 		rf->rf_supportability =
1264*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1265*4882a593Smuzhiyun 			HAL_RF_IQK |
1266*4882a593Smuzhiyun 			HAL_RF_LCK |
1267*4882a593Smuzhiyun 			HAL_RF_DPK |
1268*4882a593Smuzhiyun 			HAL_RF_DACK |
1269*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1270*4882a593Smuzhiyun 			HAL_RF_RXDCK |
1271*4882a593Smuzhiyun 			HAL_RF_TXGAPK |
1272*4882a593Smuzhiyun 			0;
1273*4882a593Smuzhiyun 		break;
1274*4882a593Smuzhiyun #endif
1275*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
1276*4882a593Smuzhiyun 	case ODM_RTL8821C:
1277*4882a593Smuzhiyun 		rf->rf_supportability =
1278*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1279*4882a593Smuzhiyun 			HAL_RF_IQK |
1280*4882a593Smuzhiyun 			HAL_RF_LCK |
1281*4882a593Smuzhiyun 			/*@HAL_RF_DPK |*/
1282*4882a593Smuzhiyun 			/*@HAL_RF_TXGAPK |*/
1283*4882a593Smuzhiyun 			0;
1284*4882a593Smuzhiyun 		break;
1285*4882a593Smuzhiyun #endif
1286*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
1287*4882a593Smuzhiyun 	case ODM_RTL8195B:
1288*4882a593Smuzhiyun 		rf->rf_supportability =
1289*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1290*4882a593Smuzhiyun 			HAL_RF_IQK |
1291*4882a593Smuzhiyun 			HAL_RF_LCK |
1292*4882a593Smuzhiyun 			HAL_RF_DPK |
1293*4882a593Smuzhiyun 			/*HAL_RF_TXGAPK |*/
1294*4882a593Smuzhiyun 			HAL_RF_DPK_TRACK |
1295*4882a593Smuzhiyun 			0;
1296*4882a593Smuzhiyun 		break;
1297*4882a593Smuzhiyun #endif
1298*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
1299*4882a593Smuzhiyun 		case ODM_RTL8812F:
1300*4882a593Smuzhiyun 			rf->rf_supportability =
1301*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1302*4882a593Smuzhiyun 				HAL_RF_IQK |
1303*4882a593Smuzhiyun 				HAL_RF_LCK |
1304*4882a593Smuzhiyun 				HAL_RF_DPK |
1305*4882a593Smuzhiyun 				HAL_RF_DACK |
1306*4882a593Smuzhiyun 				HAL_RF_DPK_TRACK |
1307*4882a593Smuzhiyun 				0;
1308*4882a593Smuzhiyun 			break;
1309*4882a593Smuzhiyun #endif
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
1312*4882a593Smuzhiyun 		case ODM_RTL8198F:
1313*4882a593Smuzhiyun 			rf->rf_supportability =
1314*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1315*4882a593Smuzhiyun 				HAL_RF_IQK |
1316*4882a593Smuzhiyun 				HAL_RF_LCK |
1317*4882a593Smuzhiyun 				HAL_RF_DPK |
1318*4882a593Smuzhiyun 				/*@HAL_RF_TXGAPK |*/
1319*4882a593Smuzhiyun 				0;
1320*4882a593Smuzhiyun 			break;
1321*4882a593Smuzhiyun #endif
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
1324*4882a593Smuzhiyun 		case ODM_RTL8192F:
1325*4882a593Smuzhiyun 			rf->rf_supportability =
1326*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1327*4882a593Smuzhiyun 				HAL_RF_IQK |
1328*4882a593Smuzhiyun 				HAL_RF_LCK |
1329*4882a593Smuzhiyun 				HAL_RF_DPK |
1330*4882a593Smuzhiyun 				/*@HAL_RF_TXGAPK |*/
1331*4882a593Smuzhiyun #ifdef CONFIG_2G_BAND_SHIFT
1332*4882a593Smuzhiyun 				/*@HAL_2GBAND_SHIFT |*/
1333*4882a593Smuzhiyun #endif
1334*4882a593Smuzhiyun 				0;
1335*4882a593Smuzhiyun 			break;
1336*4882a593Smuzhiyun #endif
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
1339*4882a593Smuzhiyun 		case ODM_RTL8197F:
1340*4882a593Smuzhiyun 			rf->rf_supportability =
1341*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1342*4882a593Smuzhiyun 				HAL_RF_IQK |
1343*4882a593Smuzhiyun 				HAL_RF_LCK |
1344*4882a593Smuzhiyun 				HAL_RF_DPK |
1345*4882a593Smuzhiyun 				/*@HAL_RF_TXGAPK |*/
1346*4882a593Smuzhiyun 				0;
1347*4882a593Smuzhiyun 			break;
1348*4882a593Smuzhiyun #endif
1349*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
1350*4882a593Smuzhiyun 		case ODM_RTL8197G:
1351*4882a593Smuzhiyun 			rf->rf_supportability =
1352*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1353*4882a593Smuzhiyun 				HAL_RF_IQK |
1354*4882a593Smuzhiyun 				/*HAL_RF_LCK |*/
1355*4882a593Smuzhiyun 				HAL_RF_DPK |
1356*4882a593Smuzhiyun 				/*@HAL_RF_TXGAPK |*/
1357*4882a593Smuzhiyun 				HAL_RF_DPK_TRACK |
1358*4882a593Smuzhiyun #ifdef CONFIG_2G_BAND_SHIFT
1359*4882a593Smuzhiyun 				HAL_2GBAND_SHIFT |
1360*4882a593Smuzhiyun #endif
1361*4882a593Smuzhiyun 			0;
1362*4882a593Smuzhiyun 		break;
1363*4882a593Smuzhiyun #endif
1364*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
1365*4882a593Smuzhiyun 		case ODM_RTL8721D:
1366*4882a593Smuzhiyun 			rf->rf_supportability =
1367*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1368*4882a593Smuzhiyun 				HAL_RF_IQK |
1369*4882a593Smuzhiyun 				HAL_RF_LCK |
1370*4882a593Smuzhiyun 				HAL_RF_DPK |
1371*4882a593Smuzhiyun 				HAL_RF_DPK_TRACK |
1372*4882a593Smuzhiyun 				/*@HAL_RF_TXGAPK |*/
1373*4882a593Smuzhiyun 				0;
1374*4882a593Smuzhiyun 			break;
1375*4882a593Smuzhiyun #endif
1376*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1377*4882a593Smuzhiyun 		case ODM_RTL8723F:
1378*4882a593Smuzhiyun 			rf->rf_supportability =
1379*4882a593Smuzhiyun 				HAL_RF_TX_PWR_TRACK |
1380*4882a593Smuzhiyun 				HAL_RF_IQK |
1381*4882a593Smuzhiyun 				HAL_RF_LCK |
1382*4882a593Smuzhiyun 				HAL_RF_DPK |
1383*4882a593Smuzhiyun 				HAL_RF_TXGAPK |
1384*4882a593Smuzhiyun 				HAL_RF_DPK_TRACK |
1385*4882a593Smuzhiyun 				0;
1386*4882a593Smuzhiyun 			break;
1387*4882a593Smuzhiyun #endif
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	default:
1390*4882a593Smuzhiyun 		rf->rf_supportability =
1391*4882a593Smuzhiyun 			HAL_RF_TX_PWR_TRACK |
1392*4882a593Smuzhiyun 			HAL_RF_IQK |
1393*4882a593Smuzhiyun 			HAL_RF_LCK |
1394*4882a593Smuzhiyun 			/*@HAL_RF_DPK |*/
1395*4882a593Smuzhiyun 			0;
1396*4882a593Smuzhiyun 		break;
1397*4882a593Smuzhiyun 	}
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_INIT,
1400*4882a593Smuzhiyun 	       "IC = ((0x%x)), RF_Supportability Init = ((0x%x))\n",
1401*4882a593Smuzhiyun 	       dm->support_ic_type, rf->rf_supportability);
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun 
halrf_watchdog(void * dm_void)1404*4882a593Smuzhiyun void halrf_watchdog(void *dm_void)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1407*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1408*4882a593Smuzhiyun #if 0
1409*4882a593Smuzhiyun 	/*RF_DBG(dm, DBG_RF_TMP, "%s\n", __func__);*/
1410*4882a593Smuzhiyun #endif
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	if (rf->is_dpk_in_progress || dm->rf_calibrate_info.is_iqk_in_progress ||
1413*4882a593Smuzhiyun 		rf->is_tssi_in_progress)
1414*4882a593Smuzhiyun 		return;
1415*4882a593Smuzhiyun #if !(RTL8723F_SUPPORT == 1)
1416*4882a593Smuzhiyun 	phydm_rf_watchdog(dm);
1417*4882a593Smuzhiyun #endif
1418*4882a593Smuzhiyun 	halrf_dpk_track(dm);
1419*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1420*4882a593Smuzhiyun 		halrf_xtal_thermal_track(dm);
1421*4882a593Smuzhiyun #endif
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun #if 0
1426*4882a593Smuzhiyun void
1427*4882a593Smuzhiyun halrf_iqk_init(
1428*4882a593Smuzhiyun 	void			*dm_void
1429*4882a593Smuzhiyun )
1430*4882a593Smuzhiyun {
1431*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1432*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1435*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1436*4882a593Smuzhiyun 	case ODM_RTL8814B:
1437*4882a593Smuzhiyun 		break;
1438*4882a593Smuzhiyun #endif
1439*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
1440*4882a593Smuzhiyun 	case ODM_RTL8822B:
1441*4882a593Smuzhiyun 		_iq_calibrate_8822b_init(dm);
1442*4882a593Smuzhiyun 		break;
1443*4882a593Smuzhiyun #endif
1444*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1445*4882a593Smuzhiyun 	case ODM_RTL8822C:
1446*4882a593Smuzhiyun 		_iq_calibrate_8822c_init(dm);
1447*4882a593Smuzhiyun 		break;
1448*4882a593Smuzhiyun #endif
1449*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
1450*4882a593Smuzhiyun 	case ODM_RTL8821C:
1451*4882a593Smuzhiyun 		break;
1452*4882a593Smuzhiyun #endif
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	default:
1455*4882a593Smuzhiyun 		break;
1456*4882a593Smuzhiyun 	}
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun #endif
1459*4882a593Smuzhiyun 
halrf_rfk_power_save(void * dm_void,boolean is_power_save)1460*4882a593Smuzhiyun void halrf_rfk_power_save(void *dm_void, boolean is_power_save)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1463*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1466*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1467*4882a593Smuzhiyun 	case ODM_RTL8822C:
1468*4882a593Smuzhiyun 		halrf_rfk_power_save_8822c(dm, is_power_save);
1469*4882a593Smuzhiyun 	break;
1470*4882a593Smuzhiyun #endif
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1473*4882a593Smuzhiyun 	case ODM_RTL8723F:
1474*4882a593Smuzhiyun 		halrf_rfk_power_save_8723f(dm, is_power_save);
1475*4882a593Smuzhiyun 	break;
1476*4882a593Smuzhiyun #endif
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	default:
1479*4882a593Smuzhiyun 	break;
1480*4882a593Smuzhiyun 	}
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 
halrf_reload_iqk(void * dm_void,boolean reset)1485*4882a593Smuzhiyun void halrf_reload_iqk(void *dm_void, boolean reset)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1488*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
1489*4882a593Smuzhiyun 	u8 i, ch;
1490*4882a593Smuzhiyun 	u32 tmp;
1491*4882a593Smuzhiyun 	u32 bit_mask_20_16 = BIT(20) | BIT(19) | BIT(18) | BIT(17) | BIT(16);
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	halrf_rfk_power_save(dm, false);
1494*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1495*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1496*4882a593Smuzhiyun 	case ODM_RTL8822C:
1497*4882a593Smuzhiyun 		iqk_reload_iqk_8822c(dm, reset);
1498*4882a593Smuzhiyun 	break;
1499*4882a593Smuzhiyun #endif
1500*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
1501*4882a593Smuzhiyun 	case ODM_RTL8195B:
1502*4882a593Smuzhiyun 		iqk_reload_iqk_8195b(dm, reset);
1503*4882a593Smuzhiyun 	break;
1504*4882a593Smuzhiyun #endif
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	default:
1507*4882a593Smuzhiyun 	break;
1508*4882a593Smuzhiyun 	}
1509*4882a593Smuzhiyun 	halrf_rfk_power_save(dm, true);
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun 
halrf_rfk_handshake(void * dm_void,boolean is_before_k)1512*4882a593Smuzhiyun void halrf_rfk_handshake(void *dm_void, boolean is_before_k)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	if (!dm->mp_mode)
1517*4882a593Smuzhiyun 		return;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	if (*dm->mp_mode)
1520*4882a593Smuzhiyun 		return;
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1523*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1524*4882a593Smuzhiyun 		case ODM_RTL8822C:
1525*4882a593Smuzhiyun 			halrf_rfk_handshake_8822c(dm, is_before_k);
1526*4882a593Smuzhiyun 			break;
1527*4882a593Smuzhiyun #endif
1528*4882a593Smuzhiyun #if (RTL8710C_SUPPORT == 1)
1529*4882a593Smuzhiyun 		case ODM_RTL8710C:
1530*4882a593Smuzhiyun 			halrf_rfk_handshake_8710c(dm, is_before_k);
1531*4882a593Smuzhiyun 			break;
1532*4882a593Smuzhiyun #endif
1533*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1534*4882a593Smuzhiyun 		case ODM_RTL8723F:
1535*4882a593Smuzhiyun 			halrf_rfk_handshake_8723f(dm, is_before_k);
1536*4882a593Smuzhiyun 			break;
1537*4882a593Smuzhiyun #endif
1538*4882a593Smuzhiyun 		default:
1539*4882a593Smuzhiyun 			break;
1540*4882a593Smuzhiyun 	}
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun 
halrf_bbreset(void * dm_void)1543*4882a593Smuzhiyun void halrf_bbreset(void *dm_void)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1549*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1550*4882a593Smuzhiyun 		case ODM_RTL8814B:
1551*4882a593Smuzhiyun 			phydm_bb_reset_8814b(dm);
1552*4882a593Smuzhiyun 			break;
1553*4882a593Smuzhiyun #endif
1554*4882a593Smuzhiyun 		default:
1555*4882a593Smuzhiyun 			break;
1556*4882a593Smuzhiyun 	}
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun 
halrf_rf_k_connect_trigger(void * dm_void,boolean is_recovery,enum halrf_k_segment_time seg_time)1559*4882a593Smuzhiyun void halrf_rf_k_connect_trigger(void *dm_void, boolean is_recovery,
1560*4882a593Smuzhiyun 				enum halrf_k_segment_time seg_time)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1563*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
1564*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	if (!dm->mp_mode)
1567*4882a593Smuzhiyun 		return;
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	if (dm->mp_mode && rf->is_con_tx && rf->is_single_tone &&
1570*4882a593Smuzhiyun 		rf->is_carrier_suppresion) {
1571*4882a593Smuzhiyun 		if (*dm->mp_mode &
1572*4882a593Smuzhiyun 			(*rf->is_con_tx || *rf->is_single_tone ||
1573*4882a593Smuzhiyun 			*rf->is_carrier_suppresion))
1574*4882a593Smuzhiyun 			return;
1575*4882a593Smuzhiyun 	}
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	/*[TX GAP K]*/
1578*4882a593Smuzhiyun 	halrf_txgapk_trigger(dm);
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	/*[LOK, IQK]*/
1581*4882a593Smuzhiyun 	halrf_segment_iqk_trigger(dm, true, seg_time);
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	/*[TSSI Trk]*/
1584*4882a593Smuzhiyun 	halrf_tssi_trigger(dm);
1585*4882a593Smuzhiyun 	/*[DPK]*/
1586*4882a593Smuzhiyun #if 1
1587*4882a593Smuzhiyun 	if(dpk_info->is_dpk_by_channel == true)
1588*4882a593Smuzhiyun 		halrf_dpk_trigger(dm);
1589*4882a593Smuzhiyun 	else
1590*4882a593Smuzhiyun 		halrf_dpk_reload(dm);
1591*4882a593Smuzhiyun #endif
1592*4882a593Smuzhiyun 	//ADDA restore to MP_UI setting;
1593*4882a593Smuzhiyun 	config_halrf_path_adda_setting_trigger(dm);
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1596*4882a593Smuzhiyun 	halrf_spur_compensation_8723f(dm);
1597*4882a593Smuzhiyun #endif
1598*4882a593Smuzhiyun 	halrf_bbreset(dm);
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun 
config_halrf_path_adda_setting_trigger(void * dm_void)1601*4882a593Smuzhiyun void config_halrf_path_adda_setting_trigger(void *dm_void)
1602*4882a593Smuzhiyun {
1603*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1606*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
1607*4882a593Smuzhiyun 		config_phydm_path_adda_setting_8814b(dm);
1608*4882a593Smuzhiyun #endif
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun 
halrf_dack_restore(void * dm_void)1612*4882a593Smuzhiyun void halrf_dack_restore(void *dm_void)
1613*4882a593Smuzhiyun {
1614*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1615*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DACK))
1618*4882a593Smuzhiyun 		return;
1619*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1620*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1621*4882a593Smuzhiyun 	case ODM_RTL8822C:
1622*4882a593Smuzhiyun 		halrf_dack_restore_8822c(dm);
1623*4882a593Smuzhiyun 		break;
1624*4882a593Smuzhiyun #endif
1625*4882a593Smuzhiyun 	default:
1626*4882a593Smuzhiyun 		break;
1627*4882a593Smuzhiyun 	}
1628*4882a593Smuzhiyun }
halrf_dack_trigger(void * dm_void,boolean force)1629*4882a593Smuzhiyun void halrf_dack_trigger(void *dm_void, boolean force)
1630*4882a593Smuzhiyun {
1631*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1632*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	u64 start_time;
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DACK))
1637*4882a593Smuzhiyun 		return;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	start_time = odm_get_current_time(dm);
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1642*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1643*4882a593Smuzhiyun 	case ODM_RTL8822C:
1644*4882a593Smuzhiyun 		halrf_dac_cal_8822c(dm, force);
1645*4882a593Smuzhiyun 		break;
1646*4882a593Smuzhiyun #endif
1647*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
1648*4882a593Smuzhiyun 	case ODM_RTL8812F:
1649*4882a593Smuzhiyun 		halrf_dac_cal_8812f(dm);
1650*4882a593Smuzhiyun 		break;
1651*4882a593Smuzhiyun #endif
1652*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1653*4882a593Smuzhiyun 	case ODM_RTL8814B:
1654*4882a593Smuzhiyun 		halrf_dac_cal_8814b(dm);
1655*4882a593Smuzhiyun 		break;
1656*4882a593Smuzhiyun #endif
1657*4882a593Smuzhiyun 	default:
1658*4882a593Smuzhiyun 		break;
1659*4882a593Smuzhiyun 	}
1660*4882a593Smuzhiyun 	rf->dpk_progressing_time = odm_get_progressing_time(dm, start_time);
1661*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_DACK, "[DACK]DACK progressing_time = %lld ms\n",
1662*4882a593Smuzhiyun 	       rf->dpk_progressing_time);
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 
halrf_dack_dbg(void * dm_void)1666*4882a593Smuzhiyun void halrf_dack_dbg(void *dm_void)
1667*4882a593Smuzhiyun {
1668*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1669*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	u64 start_time;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DACK))
1674*4882a593Smuzhiyun 		return;
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
1677*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1678*4882a593Smuzhiyun 	case ODM_RTL8822C:
1679*4882a593Smuzhiyun 		halrf_dack_dbg_8822c(dm);
1680*4882a593Smuzhiyun 		break;
1681*4882a593Smuzhiyun #endif
1682*4882a593Smuzhiyun 	default:
1683*4882a593Smuzhiyun 		break;
1684*4882a593Smuzhiyun 	}
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 
halrf_segment_iqk_trigger(void * dm_void,boolean clear,boolean segment_iqk)1688*4882a593Smuzhiyun void halrf_segment_iqk_trigger(void *dm_void, boolean clear,
1689*4882a593Smuzhiyun 			       boolean segment_iqk)
1690*4882a593Smuzhiyun {
1691*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1692*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
1693*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1694*4882a593Smuzhiyun 	u64 start_time;
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
1697*4882a593Smuzhiyun 	if (odm_check_power_status(dm) == false)
1698*4882a593Smuzhiyun 		return;
1699*4882a593Smuzhiyun #endif
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	if (!dm->mp_mode)
1702*4882a593Smuzhiyun 		return;
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	if (dm->mp_mode && rf->is_con_tx && rf->is_single_tone &&
1705*4882a593Smuzhiyun 		rf->is_carrier_suppresion) {
1706*4882a593Smuzhiyun 		if (*dm->mp_mode &
1707*4882a593Smuzhiyun 			(*rf->is_con_tx || *rf->is_single_tone ||
1708*4882a593Smuzhiyun 			*rf->is_carrier_suppresion))
1709*4882a593Smuzhiyun 			return;
1710*4882a593Smuzhiyun 	}
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_IQK))
1713*4882a593Smuzhiyun 		return;
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun #if DISABLE_BB_RF
1716*4882a593Smuzhiyun 	return;
1717*4882a593Smuzhiyun #endif
1718*4882a593Smuzhiyun 	if (iqk_info->rfk_forbidden)
1719*4882a593Smuzhiyun 		return;
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	rf->rfk_type = RF01_IQK;
1722*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, true);
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	if (!dm->rf_calibrate_info.is_iqk_in_progress) {
1725*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
1726*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_iqk_in_progress = true;
1727*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
1728*4882a593Smuzhiyun 		start_time = odm_get_current_time(dm);
1729*4882a593Smuzhiyun 		dm->IQK_info.segment_iqk = segment_iqk;
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, false);
1732*4882a593Smuzhiyun 		switch (dm->support_ic_type) {
1733*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
1734*4882a593Smuzhiyun 		case ODM_RTL8822B:
1735*4882a593Smuzhiyun 			phy_iq_calibrate_8822b(dm, clear, segment_iqk);
1736*4882a593Smuzhiyun 			break;
1737*4882a593Smuzhiyun #endif
1738*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1739*4882a593Smuzhiyun 		case ODM_RTL8822C:
1740*4882a593Smuzhiyun 			phy_iq_calibrate_8822c(dm, clear, segment_iqk);
1741*4882a593Smuzhiyun 			break;
1742*4882a593Smuzhiyun #endif
1743*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
1744*4882a593Smuzhiyun 		case ODM_RTL8821C:
1745*4882a593Smuzhiyun 			phy_iq_calibrate_8821c(dm, clear, segment_iqk);
1746*4882a593Smuzhiyun 			break;
1747*4882a593Smuzhiyun #endif
1748*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1749*4882a593Smuzhiyun 		case ODM_RTL8814B:
1750*4882a593Smuzhiyun 			phy_iq_calibrate_8814b(dm, clear, segment_iqk);
1751*4882a593Smuzhiyun 			break;
1752*4882a593Smuzhiyun #endif
1753*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
1754*4882a593Smuzhiyun 		case ODM_RTL8195B:
1755*4882a593Smuzhiyun 			phy_iq_calibrate_8195b(dm, clear, segment_iqk);
1756*4882a593Smuzhiyun 			break;
1757*4882a593Smuzhiyun #endif
1758*4882a593Smuzhiyun #if (RTL8710C_SUPPORT == 1)
1759*4882a593Smuzhiyun 		case ODM_RTL8710C:
1760*4882a593Smuzhiyun 			phy_iq_calibrate_8710c(dm, clear, segment_iqk);
1761*4882a593Smuzhiyun 			break;
1762*4882a593Smuzhiyun #endif
1763*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
1764*4882a593Smuzhiyun 		case ODM_RTL8198F:
1765*4882a593Smuzhiyun 			phy_iq_calibrate_8198f(dm, clear, segment_iqk);
1766*4882a593Smuzhiyun 			break;
1767*4882a593Smuzhiyun #endif
1768*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
1769*4882a593Smuzhiyun 		case ODM_RTL8812F:
1770*4882a593Smuzhiyun 			phy_iq_calibrate_8812f(dm, clear, segment_iqk);
1771*4882a593Smuzhiyun 			break;
1772*4882a593Smuzhiyun #endif
1773*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
1774*4882a593Smuzhiyun 		case ODM_RTL8197G:
1775*4882a593Smuzhiyun 			phy_iq_calibrate_8197g(dm, clear, segment_iqk);
1776*4882a593Smuzhiyun 			break;
1777*4882a593Smuzhiyun #endif
1778*4882a593Smuzhiyun #if (RTL8188E_SUPPORT == 1)
1779*4882a593Smuzhiyun 		case ODM_RTL8188E:
1780*4882a593Smuzhiyun 			phy_iq_calibrate_8188e(dm, false);
1781*4882a593Smuzhiyun 			break;
1782*4882a593Smuzhiyun #endif
1783*4882a593Smuzhiyun #if (RTL8188F_SUPPORT == 1)
1784*4882a593Smuzhiyun 		case ODM_RTL8188F:
1785*4882a593Smuzhiyun 			phy_iq_calibrate_8188f(dm, false);
1786*4882a593Smuzhiyun 			break;
1787*4882a593Smuzhiyun #endif
1788*4882a593Smuzhiyun #if (RTL8192E_SUPPORT == 1)
1789*4882a593Smuzhiyun 		case ODM_RTL8192E:
1790*4882a593Smuzhiyun 			phy_iq_calibrate_8192e(dm, false);
1791*4882a593Smuzhiyun 			break;
1792*4882a593Smuzhiyun #endif
1793*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
1794*4882a593Smuzhiyun 		case ODM_RTL8197F:
1795*4882a593Smuzhiyun 			phy_iq_calibrate_8197f(dm, false);
1796*4882a593Smuzhiyun 			break;
1797*4882a593Smuzhiyun #endif
1798*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
1799*4882a593Smuzhiyun 		case ODM_RTL8192F:
1800*4882a593Smuzhiyun 			phy_iq_calibrate_8192f(dm, false);
1801*4882a593Smuzhiyun 			break;
1802*4882a593Smuzhiyun #endif
1803*4882a593Smuzhiyun #if (RTL8703B_SUPPORT == 1)
1804*4882a593Smuzhiyun 		case ODM_RTL8703B:
1805*4882a593Smuzhiyun 			phy_iq_calibrate_8703b(dm, false);
1806*4882a593Smuzhiyun 			break;
1807*4882a593Smuzhiyun #endif
1808*4882a593Smuzhiyun #if (RTL8710B_SUPPORT == 1)
1809*4882a593Smuzhiyun 		case ODM_RTL8710B:
1810*4882a593Smuzhiyun 			phy_iq_calibrate_8710b(dm, false);
1811*4882a593Smuzhiyun 			break;
1812*4882a593Smuzhiyun #endif
1813*4882a593Smuzhiyun #if (RTL8723B_SUPPORT == 1)
1814*4882a593Smuzhiyun 		case ODM_RTL8723B:
1815*4882a593Smuzhiyun 			phy_iq_calibrate_8723b(dm, false);
1816*4882a593Smuzhiyun 			break;
1817*4882a593Smuzhiyun #endif
1818*4882a593Smuzhiyun #if (RTL8723D_SUPPORT == 1)
1819*4882a593Smuzhiyun 		case ODM_RTL8723D:
1820*4882a593Smuzhiyun 			phy_iq_calibrate_8723d(dm, false);
1821*4882a593Smuzhiyun 			break;
1822*4882a593Smuzhiyun #endif
1823*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
1824*4882a593Smuzhiyun 		case ODM_RTL8721D:
1825*4882a593Smuzhiyun 			phy_iq_calibrate_8721d(dm, false);
1826*4882a593Smuzhiyun 			break;
1827*4882a593Smuzhiyun #endif
1828*4882a593Smuzhiyun #if (RTL8812A_SUPPORT == 1)
1829*4882a593Smuzhiyun 		case ODM_RTL8812:
1830*4882a593Smuzhiyun 			phy_iq_calibrate_8812a(dm, false);
1831*4882a593Smuzhiyun 			break;
1832*4882a593Smuzhiyun #endif
1833*4882a593Smuzhiyun #if (RTL8821A_SUPPORT == 1)
1834*4882a593Smuzhiyun 		case ODM_RTL8821:
1835*4882a593Smuzhiyun 			phy_iq_calibrate_8821a(dm, false);
1836*4882a593Smuzhiyun 			break;
1837*4882a593Smuzhiyun #endif
1838*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1)
1839*4882a593Smuzhiyun 		case ODM_RTL8814A:
1840*4882a593Smuzhiyun 			phy_iq_calibrate_8814a(dm, false);
1841*4882a593Smuzhiyun 			break;
1842*4882a593Smuzhiyun #endif
1843*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
1844*4882a593Smuzhiyun 		case ODM_RTL8723F:
1845*4882a593Smuzhiyun 			phy_iq_calibrate_8723f(dm, false);
1846*4882a593Smuzhiyun 			break;
1847*4882a593Smuzhiyun #endif
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 		default:
1850*4882a593Smuzhiyun 			break;
1851*4882a593Smuzhiyun 		}
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, true);
1854*4882a593Smuzhiyun 		dm->rf_calibrate_info.iqk_progressing_time =
1855*4882a593Smuzhiyun 				odm_get_progressing_time(dm, start_time);
1856*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK, "[IQK]IQK progressing_time = %lld ms\n",
1857*4882a593Smuzhiyun 		       dm->rf_calibrate_info.iqk_progressing_time);
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
1860*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_iqk_in_progress = false;
1861*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 		halrf_rfk_handshake(dm, false);
1864*4882a593Smuzhiyun 	} else {
1865*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK,
1866*4882a593Smuzhiyun 		       "== Return the IQK CMD, because RFKs in Progress ==\n");
1867*4882a593Smuzhiyun 	}
1868*4882a593Smuzhiyun }
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 
halrf_iqk_trigger(void * dm_void,boolean is_recovery)1871*4882a593Smuzhiyun void halrf_iqk_trigger(void *dm_void, boolean is_recovery)
1872*4882a593Smuzhiyun {
1873*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
1874*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
1875*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
1876*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
1877*4882a593Smuzhiyun 	u64 start_time;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
1880*4882a593Smuzhiyun 	if (odm_check_power_status(dm) == false)
1881*4882a593Smuzhiyun 		return;
1882*4882a593Smuzhiyun #endif
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	if (!dm->mp_mode)
1885*4882a593Smuzhiyun 		return;
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	if (dm->mp_mode && rf->is_con_tx && rf->is_single_tone &&
1888*4882a593Smuzhiyun 		rf->is_carrier_suppresion) {
1889*4882a593Smuzhiyun 		if (*dm->mp_mode &
1890*4882a593Smuzhiyun 			(*rf->is_con_tx || *rf->is_single_tone ||
1891*4882a593Smuzhiyun 			*rf->is_carrier_suppresion))
1892*4882a593Smuzhiyun 			return;
1893*4882a593Smuzhiyun 	}
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_IQK))
1896*4882a593Smuzhiyun 		return;
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun #if DISABLE_BB_RF
1899*4882a593Smuzhiyun 	return;
1900*4882a593Smuzhiyun #endif
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	if (iqk_info->rfk_forbidden)
1903*4882a593Smuzhiyun 		return;
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	rf->rfk_type = RF01_IQK;
1906*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, true);
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 	if (!dm->rf_calibrate_info.is_iqk_in_progress) {
1909*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
1910*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_iqk_in_progress = true;
1911*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
1912*4882a593Smuzhiyun 		start_time = odm_get_current_time(dm);
1913*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, false);
1914*4882a593Smuzhiyun 		switch (dm->support_ic_type) {
1915*4882a593Smuzhiyun #if (RTL8188E_SUPPORT == 1)
1916*4882a593Smuzhiyun 		case ODM_RTL8188E:
1917*4882a593Smuzhiyun 			phy_iq_calibrate_8188e(dm, is_recovery);
1918*4882a593Smuzhiyun 			break;
1919*4882a593Smuzhiyun #endif
1920*4882a593Smuzhiyun #if (RTL8188F_SUPPORT == 1)
1921*4882a593Smuzhiyun 		case ODM_RTL8188F:
1922*4882a593Smuzhiyun 			phy_iq_calibrate_8188f(dm, is_recovery);
1923*4882a593Smuzhiyun 			break;
1924*4882a593Smuzhiyun #endif
1925*4882a593Smuzhiyun #if (RTL8192E_SUPPORT == 1)
1926*4882a593Smuzhiyun 		case ODM_RTL8192E:
1927*4882a593Smuzhiyun 			phy_iq_calibrate_8192e(dm, is_recovery);
1928*4882a593Smuzhiyun 			break;
1929*4882a593Smuzhiyun #endif
1930*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
1931*4882a593Smuzhiyun 		case ODM_RTL8197F:
1932*4882a593Smuzhiyun 			phy_iq_calibrate_8197f(dm, is_recovery);
1933*4882a593Smuzhiyun 			break;
1934*4882a593Smuzhiyun #endif
1935*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
1936*4882a593Smuzhiyun 		case ODM_RTL8192F:
1937*4882a593Smuzhiyun 			phy_iq_calibrate_8192f(dm, is_recovery);
1938*4882a593Smuzhiyun 			break;
1939*4882a593Smuzhiyun #endif
1940*4882a593Smuzhiyun #if (RTL8703B_SUPPORT == 1)
1941*4882a593Smuzhiyun 		case ODM_RTL8703B:
1942*4882a593Smuzhiyun 			phy_iq_calibrate_8703b(dm, is_recovery);
1943*4882a593Smuzhiyun 			break;
1944*4882a593Smuzhiyun #endif
1945*4882a593Smuzhiyun #if (RTL8710B_SUPPORT == 1)
1946*4882a593Smuzhiyun 		case ODM_RTL8710B:
1947*4882a593Smuzhiyun 			phy_iq_calibrate_8710b(dm, is_recovery);
1948*4882a593Smuzhiyun 			break;
1949*4882a593Smuzhiyun #endif
1950*4882a593Smuzhiyun #if (RTL8723B_SUPPORT == 1)
1951*4882a593Smuzhiyun 		case ODM_RTL8723B:
1952*4882a593Smuzhiyun 			phy_iq_calibrate_8723b(dm, is_recovery);
1953*4882a593Smuzhiyun 			break;
1954*4882a593Smuzhiyun #endif
1955*4882a593Smuzhiyun #if (RTL8723D_SUPPORT == 1)
1956*4882a593Smuzhiyun 		case ODM_RTL8723D:
1957*4882a593Smuzhiyun 			phy_iq_calibrate_8723d(dm, is_recovery);
1958*4882a593Smuzhiyun 			break;
1959*4882a593Smuzhiyun #endif
1960*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
1961*4882a593Smuzhiyun 		case ODM_RTL8721D:
1962*4882a593Smuzhiyun 			phy_iq_calibrate_8721d(dm, is_recovery);
1963*4882a593Smuzhiyun 			break;
1964*4882a593Smuzhiyun #endif
1965*4882a593Smuzhiyun #if (RTL8812A_SUPPORT == 1)
1966*4882a593Smuzhiyun 		case ODM_RTL8812:
1967*4882a593Smuzhiyun 			phy_iq_calibrate_8812a(dm, is_recovery);
1968*4882a593Smuzhiyun 			break;
1969*4882a593Smuzhiyun #endif
1970*4882a593Smuzhiyun #if (RTL8821A_SUPPORT == 1)
1971*4882a593Smuzhiyun 		case ODM_RTL8821:
1972*4882a593Smuzhiyun 			phy_iq_calibrate_8821a(dm, is_recovery);
1973*4882a593Smuzhiyun 			break;
1974*4882a593Smuzhiyun #endif
1975*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1)
1976*4882a593Smuzhiyun 		case ODM_RTL8814A:
1977*4882a593Smuzhiyun 			phy_iq_calibrate_8814a(dm, is_recovery);
1978*4882a593Smuzhiyun 			break;
1979*4882a593Smuzhiyun #endif
1980*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
1981*4882a593Smuzhiyun 		case ODM_RTL8822B:
1982*4882a593Smuzhiyun 			phy_iq_calibrate_8822b(dm, false, false);
1983*4882a593Smuzhiyun 			break;
1984*4882a593Smuzhiyun #endif
1985*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
1986*4882a593Smuzhiyun 		case ODM_RTL8822C:
1987*4882a593Smuzhiyun 			phy_iq_calibrate_8822c(dm, false, false);
1988*4882a593Smuzhiyun 			break;
1989*4882a593Smuzhiyun #endif
1990*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
1991*4882a593Smuzhiyun 		case ODM_RTL8821C:
1992*4882a593Smuzhiyun 			phy_iq_calibrate_8821c(dm, false, false);
1993*4882a593Smuzhiyun 			break;
1994*4882a593Smuzhiyun #endif
1995*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
1996*4882a593Smuzhiyun 		case ODM_RTL8814B:
1997*4882a593Smuzhiyun 			phy_iq_calibrate_8814b(dm, false, false);
1998*4882a593Smuzhiyun 			break;
1999*4882a593Smuzhiyun #endif
2000*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2001*4882a593Smuzhiyun 		case ODM_RTL8195B:
2002*4882a593Smuzhiyun 			phy_iq_calibrate_8195b(dm, false, false);
2003*4882a593Smuzhiyun 			break;
2004*4882a593Smuzhiyun #endif
2005*4882a593Smuzhiyun #if (RTL8710C_SUPPORT == 1)
2006*4882a593Smuzhiyun 		case ODM_RTL8710C:
2007*4882a593Smuzhiyun 			phy_iq_calibrate_8710c(dm, false, false);
2008*4882a593Smuzhiyun 			break;
2009*4882a593Smuzhiyun #endif
2010*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2011*4882a593Smuzhiyun 		case ODM_RTL8198F:
2012*4882a593Smuzhiyun 			phy_iq_calibrate_8198f(dm, false, false);
2013*4882a593Smuzhiyun 			break;
2014*4882a593Smuzhiyun #endif
2015*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2016*4882a593Smuzhiyun 		case ODM_RTL8812F:
2017*4882a593Smuzhiyun 			phy_iq_calibrate_8812f(dm, false, false);
2018*4882a593Smuzhiyun 			break;
2019*4882a593Smuzhiyun #endif
2020*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
2021*4882a593Smuzhiyun 		case ODM_RTL8197G:
2022*4882a593Smuzhiyun 			phy_iq_calibrate_8197g(dm, false, false);
2023*4882a593Smuzhiyun 			break;
2024*4882a593Smuzhiyun #endif
2025*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
2026*4882a593Smuzhiyun 		case ODM_RTL8723F:
2027*4882a593Smuzhiyun 			phy_iq_calibrate_8723f(dm, is_recovery);
2028*4882a593Smuzhiyun 			break;
2029*4882a593Smuzhiyun #endif
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun 		default:
2032*4882a593Smuzhiyun 			break;
2033*4882a593Smuzhiyun 		}
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	halrf_rfk_power_save(dm, true);
2036*4882a593Smuzhiyun 	rf->iqk_progressing_time = odm_get_progressing_time(dm, start_time);
2037*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_LCK, "[IQK]Trigger IQK progressing_time = %lld ms\n",
2038*4882a593Smuzhiyun 	       rf->iqk_progressing_time);
2039*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2040*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_iqk_in_progress = false;
2041*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 		halrf_rfk_handshake(dm, false);
2044*4882a593Smuzhiyun 	} else {
2045*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK,
2046*4882a593Smuzhiyun 		       "== Return the IQK CMD, because RFKs in Progress ==\n");
2047*4882a593Smuzhiyun 	}
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun 
halrf_lck_trigger(void * dm_void)2050*4882a593Smuzhiyun void halrf_lck_trigger(void *dm_void)
2051*4882a593Smuzhiyun {
2052*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2053*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
2054*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2055*4882a593Smuzhiyun 	u64 start_time;
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
2058*4882a593Smuzhiyun 	if (odm_check_power_status(dm) == false)
2059*4882a593Smuzhiyun 		return;
2060*4882a593Smuzhiyun #endif
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	if (!dm->mp_mode)
2063*4882a593Smuzhiyun 		return;
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	if (dm->mp_mode && rf->is_con_tx && rf->is_single_tone &&
2066*4882a593Smuzhiyun 		rf->is_carrier_suppresion) {
2067*4882a593Smuzhiyun 		if (*dm->mp_mode &
2068*4882a593Smuzhiyun 			(*rf->is_con_tx || *rf->is_single_tone ||
2069*4882a593Smuzhiyun 			*rf->is_carrier_suppresion))
2070*4882a593Smuzhiyun 			return;
2071*4882a593Smuzhiyun 	}
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_LCK))
2074*4882a593Smuzhiyun 		return;
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun #if DISABLE_BB_RF
2077*4882a593Smuzhiyun 	return;
2078*4882a593Smuzhiyun #endif
2079*4882a593Smuzhiyun 	if (iqk_info->rfk_forbidden)
2080*4882a593Smuzhiyun 		return;
2081*4882a593Smuzhiyun 	while (*dm->is_scan_in_process) {
2082*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_LCK, "[LCK]scan is in process, bypass LCK\n");
2083*4882a593Smuzhiyun 		return;
2084*4882a593Smuzhiyun 	}
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	if (!dm->rf_calibrate_info.is_lck_in_progress) {
2087*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2088*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_lck_in_progress = true;
2089*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2090*4882a593Smuzhiyun 		start_time = odm_get_current_time(dm);
2091*4882a593Smuzhiyun 		switch (dm->support_ic_type) {
2092*4882a593Smuzhiyun #if (RTL8188E_SUPPORT == 1)
2093*4882a593Smuzhiyun 		case ODM_RTL8188E:
2094*4882a593Smuzhiyun 			phy_lc_calibrate_8188e(dm);
2095*4882a593Smuzhiyun 			break;
2096*4882a593Smuzhiyun #endif
2097*4882a593Smuzhiyun #if (RTL8188F_SUPPORT == 1)
2098*4882a593Smuzhiyun 		case ODM_RTL8188F:
2099*4882a593Smuzhiyun 			phy_lc_calibrate_8188f(dm);
2100*4882a593Smuzhiyun 			break;
2101*4882a593Smuzhiyun #endif
2102*4882a593Smuzhiyun #if (RTL8192E_SUPPORT == 1)
2103*4882a593Smuzhiyun 		case ODM_RTL8192E:
2104*4882a593Smuzhiyun 			phy_lc_calibrate_8192e(dm);
2105*4882a593Smuzhiyun 			break;
2106*4882a593Smuzhiyun #endif
2107*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2108*4882a593Smuzhiyun 		case ODM_RTL8197F:
2109*4882a593Smuzhiyun 			phy_lc_calibrate_8197f(dm);
2110*4882a593Smuzhiyun 			break;
2111*4882a593Smuzhiyun #endif
2112*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2113*4882a593Smuzhiyun 		case ODM_RTL8192F:
2114*4882a593Smuzhiyun 			phy_lc_calibrate_8192f(dm);
2115*4882a593Smuzhiyun 			break;
2116*4882a593Smuzhiyun #endif
2117*4882a593Smuzhiyun #if (RTL8703B_SUPPORT == 1)
2118*4882a593Smuzhiyun 		case ODM_RTL8703B:
2119*4882a593Smuzhiyun 			phy_lc_calibrate_8703b(dm);
2120*4882a593Smuzhiyun 			break;
2121*4882a593Smuzhiyun #endif
2122*4882a593Smuzhiyun #if (RTL8710B_SUPPORT == 1)
2123*4882a593Smuzhiyun 		case ODM_RTL8710B:
2124*4882a593Smuzhiyun 			phy_lc_calibrate_8710b(dm);
2125*4882a593Smuzhiyun 			break;
2126*4882a593Smuzhiyun #endif
2127*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2128*4882a593Smuzhiyun 		case ODM_RTL8721D:
2129*4882a593Smuzhiyun 			phy_lc_calibrate_8721d(dm);
2130*4882a593Smuzhiyun 			break;
2131*4882a593Smuzhiyun #endif
2132*4882a593Smuzhiyun #if (RTL8723B_SUPPORT == 1)
2133*4882a593Smuzhiyun 		case ODM_RTL8723B:
2134*4882a593Smuzhiyun 			phy_lc_calibrate_8723b(dm);
2135*4882a593Smuzhiyun 			break;
2136*4882a593Smuzhiyun #endif
2137*4882a593Smuzhiyun #if (RTL8723D_SUPPORT == 1)
2138*4882a593Smuzhiyun 		case ODM_RTL8723D:
2139*4882a593Smuzhiyun 			phy_lc_calibrate_8723d(dm);
2140*4882a593Smuzhiyun 			break;
2141*4882a593Smuzhiyun #endif
2142*4882a593Smuzhiyun #if (RTL8812A_SUPPORT == 1)
2143*4882a593Smuzhiyun 		case ODM_RTL8812:
2144*4882a593Smuzhiyun 			phy_lc_calibrate_8812a(dm);
2145*4882a593Smuzhiyun 			break;
2146*4882a593Smuzhiyun #endif
2147*4882a593Smuzhiyun #if (RTL8821A_SUPPORT == 1)
2148*4882a593Smuzhiyun 		case ODM_RTL8821:
2149*4882a593Smuzhiyun 			phy_lc_calibrate_8821a(dm);
2150*4882a593Smuzhiyun 			break;
2151*4882a593Smuzhiyun #endif
2152*4882a593Smuzhiyun #if (RTL8814A_SUPPORT == 1)
2153*4882a593Smuzhiyun 		case ODM_RTL8814A:
2154*4882a593Smuzhiyun 			phy_lc_calibrate_8814a(dm);
2155*4882a593Smuzhiyun 			break;
2156*4882a593Smuzhiyun #endif
2157*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
2158*4882a593Smuzhiyun 		case ODM_RTL8822B:
2159*4882a593Smuzhiyun 			phy_lc_calibrate_8822b(dm);
2160*4882a593Smuzhiyun 			break;
2161*4882a593Smuzhiyun #endif
2162*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2163*4882a593Smuzhiyun 		case ODM_RTL8822C:
2164*4882a593Smuzhiyun 			phy_lc_calibrate_8822c(dm);
2165*4882a593Smuzhiyun 			break;
2166*4882a593Smuzhiyun #endif
2167*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2168*4882a593Smuzhiyun 		case ODM_RTL8812F:
2169*4882a593Smuzhiyun 			phy_lc_calibrate_8812f(dm);
2170*4882a593Smuzhiyun 			break;
2171*4882a593Smuzhiyun #endif
2172*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
2173*4882a593Smuzhiyun 		case ODM_RTL8821C:
2174*4882a593Smuzhiyun 			phy_lc_calibrate_8821c(dm);
2175*4882a593Smuzhiyun 			break;
2176*4882a593Smuzhiyun #endif
2177*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2178*4882a593Smuzhiyun 		case ODM_RTL8814B:
2179*4882a593Smuzhiyun 			phy_lc_calibrate_8814b(dm);
2180*4882a593Smuzhiyun 			break;
2181*4882a593Smuzhiyun #endif
2182*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
2183*4882a593Smuzhiyun 		case ODM_RTL8197G:
2184*4882a593Smuzhiyun 			phy_lc_calibrate_8197g(dm);
2185*4882a593Smuzhiyun 			break;
2186*4882a593Smuzhiyun #endif
2187*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2188*4882a593Smuzhiyun 		case ODM_RTL8198F:
2189*4882a593Smuzhiyun 			phy_lc_calibrate_8198f(dm);
2190*4882a593Smuzhiyun 			break;
2191*4882a593Smuzhiyun #endif
2192*4882a593Smuzhiyun #if (RTL8710C_SUPPORT == 1)
2193*4882a593Smuzhiyun 		case ODM_RTL8710C:
2194*4882a593Smuzhiyun 			phy_lc_calibrate_8710c(dm);
2195*4882a593Smuzhiyun 			break;
2196*4882a593Smuzhiyun #endif
2197*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
2198*4882a593Smuzhiyun 		case ODM_RTL8723F:
2199*4882a593Smuzhiyun 			phy_lc_calibrate_8723f(dm);
2200*4882a593Smuzhiyun 			break;
2201*4882a593Smuzhiyun #endif
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun 		default:
2204*4882a593Smuzhiyun 			break;
2205*4882a593Smuzhiyun 		}
2206*4882a593Smuzhiyun 		dm->rf_calibrate_info.lck_progressing_time =
2207*4882a593Smuzhiyun 				odm_get_progressing_time(dm, start_time);
2208*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_LCK, "[LCK]LCK progressing_time = %lld ms\n",
2209*4882a593Smuzhiyun 		       dm->rf_calibrate_info.lck_progressing_time);
2210*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1 || RTL8821C_SUPPORT == 1)
2211*4882a593Smuzhiyun 		halrf_lck_dbg(dm);
2212*4882a593Smuzhiyun #endif
2213*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2214*4882a593Smuzhiyun 		dm->rf_calibrate_info.is_lck_in_progress = false;
2215*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2216*4882a593Smuzhiyun 	} else {
2217*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_LCK,
2218*4882a593Smuzhiyun 		       "[LCK]= Return the LCK CMD, because RFK is in Progress =\n");
2219*4882a593Smuzhiyun 	}
2220*4882a593Smuzhiyun }
2221*4882a593Smuzhiyun 
halrf_aac_check(struct dm_struct * dm)2222*4882a593Smuzhiyun void halrf_aac_check(struct dm_struct *dm)
2223*4882a593Smuzhiyun {
2224*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2225*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
2226*4882a593Smuzhiyun 	case ODM_RTL8821C:
2227*4882a593Smuzhiyun #if 0
2228*4882a593Smuzhiyun 		aac_check_8821c(dm);
2229*4882a593Smuzhiyun #endif
2230*4882a593Smuzhiyun 		break;
2231*4882a593Smuzhiyun #endif
2232*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
2233*4882a593Smuzhiyun 	case ODM_RTL8822B:
2234*4882a593Smuzhiyun #if 1
2235*4882a593Smuzhiyun 		aac_check_8822b(dm);
2236*4882a593Smuzhiyun #endif
2237*4882a593Smuzhiyun 		break;
2238*4882a593Smuzhiyun #endif
2239*4882a593Smuzhiyun 	default:
2240*4882a593Smuzhiyun 		break;
2241*4882a593Smuzhiyun 	}
2242*4882a593Smuzhiyun }
2243*4882a593Smuzhiyun 
halrf_rxdck(void * dm_void)2244*4882a593Smuzhiyun void halrf_rxdck(void *dm_void)
2245*4882a593Smuzhiyun {
2246*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2247*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_RXDCK))
2250*4882a593Smuzhiyun 		return;
2251*4882a593Smuzhiyun 
2252*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2253*4882a593Smuzhiyun 	case ODM_RTL8822C:
2254*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2255*4882a593Smuzhiyun 		halrf_rxdck_8822c(dm);
2256*4882a593Smuzhiyun 		break;
2257*4882a593Smuzhiyun #endif
2258*4882a593Smuzhiyun 	default:
2259*4882a593Smuzhiyun 		break;
2260*4882a593Smuzhiyun 	}
2261*4882a593Smuzhiyun }
2262*4882a593Smuzhiyun 
halrf_x2k_check(struct dm_struct * dm)2263*4882a593Smuzhiyun void halrf_x2k_check(struct dm_struct *dm)
2264*4882a593Smuzhiyun {
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2267*4882a593Smuzhiyun 	case ODM_RTL8821C:
2268*4882a593Smuzhiyun #if (RTL8821C_SUPPORT == 1)
2269*4882a593Smuzhiyun #endif
2270*4882a593Smuzhiyun 		break;
2271*4882a593Smuzhiyun 	case ODM_RTL8822C:
2272*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2273*4882a593Smuzhiyun 		phy_x2_check_8822c(dm);
2274*4882a593Smuzhiyun 		break;
2275*4882a593Smuzhiyun #endif
2276*4882a593Smuzhiyun 	case ODM_RTL8812F:
2277*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2278*4882a593Smuzhiyun 		phy_x2_check_8812f(dm);
2279*4882a593Smuzhiyun 		break;
2280*4882a593Smuzhiyun #endif
2281*4882a593Smuzhiyun 	case ODM_RTL8723F:
2282*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
2283*4882a593Smuzhiyun 		phy_x2_check_8723f(dm);
2284*4882a593Smuzhiyun 		break;
2285*4882a593Smuzhiyun #endif
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun 	default:
2288*4882a593Smuzhiyun 		break;
2289*4882a593Smuzhiyun 	}
2290*4882a593Smuzhiyun }
2291*4882a593Smuzhiyun 
halrf_set_rfsupportability(void * dm_void)2292*4882a593Smuzhiyun void halrf_set_rfsupportability(void *dm_void)
2293*4882a593Smuzhiyun {
2294*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2295*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 	if (!dm->mp_mode)
2298*4882a593Smuzhiyun 		return;
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 	if (rf->manual_rf_supportability &&
2301*4882a593Smuzhiyun 	    *rf->manual_rf_supportability != 0xffffffff) {
2302*4882a593Smuzhiyun 		rf->rf_supportability = *rf->manual_rf_supportability;
2303*4882a593Smuzhiyun 	} else if (*dm->mp_mode) {
2304*4882a593Smuzhiyun 		halrf_supportability_init_mp(dm);
2305*4882a593Smuzhiyun 	} else {
2306*4882a593Smuzhiyun 		halrf_supportability_init(dm);
2307*4882a593Smuzhiyun 	}
2308*4882a593Smuzhiyun }
2309*4882a593Smuzhiyun 
halrf_rfe_definition(struct dm_struct * dm)2310*4882a593Smuzhiyun void halrf_rfe_definition(struct dm_struct *dm)
2311*4882a593Smuzhiyun {
2312*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2315*4882a593Smuzhiyun 	case ODM_RTL8822C:
2316*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2317*4882a593Smuzhiyun 		if (dm->rfe_type == 21 || dm->rfe_type == 22) {
2318*4882a593Smuzhiyun 			rf->ext_pa_5g = 1;
2319*4882a593Smuzhiyun 			rf->ext_lna_5g = 1;
2320*4882a593Smuzhiyun 			}
2321*4882a593Smuzhiyun 		break;
2322*4882a593Smuzhiyun #endif
2323*4882a593Smuzhiyun 	default:
2324*4882a593Smuzhiyun 		break;
2325*4882a593Smuzhiyun 	}
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun 
halrf_init(void * dm_void)2328*4882a593Smuzhiyun void halrf_init(void *dm_void)
2329*4882a593Smuzhiyun {
2330*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2331*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_INIT, "HALRF_Init\n");
2334*4882a593Smuzhiyun 	rf->aac_checked = false;
2335*4882a593Smuzhiyun 	halrf_init_debug_setting(dm);
2336*4882a593Smuzhiyun 	halrf_set_rfsupportability(dm);
2337*4882a593Smuzhiyun 	halrf_rfe_definition(dm);
2338*4882a593Smuzhiyun #if 1
2339*4882a593Smuzhiyun 	/*Init all RF funciton*/
2340*4882a593Smuzhiyun 	halrf_aac_check(dm);
2341*4882a593Smuzhiyun 	halrf_dack_trigger(dm, false);
2342*4882a593Smuzhiyun 	halrf_x2k_check(dm);
2343*4882a593Smuzhiyun #endif
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun 	/*power trim, thrmal trim, pa bias*/
2346*4882a593Smuzhiyun 	phydm_config_new_kfree(dm);
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	/*TSSI Init*/
2349*4882a593Smuzhiyun 	halrf_tssi_dck(dm, true);
2350*4882a593Smuzhiyun 	halrf_tssi_get_efuse(dm);
2351*4882a593Smuzhiyun 	halrf_tssi_set_de(dm);
2352*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
2353*4882a593Smuzhiyun 	halrf_do_tssi(dm);
2354*4882a593Smuzhiyun 	halrf_rx_port_ctl_8723f(dm);
2355*4882a593Smuzhiyun #endif
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun 	/*TX Gap K*/
2358*4882a593Smuzhiyun 	halrf_txgapk_write_gain_table(dm);
2359*4882a593Smuzhiyun }
2360*4882a593Smuzhiyun 
halrf_dpk_trigger(void * dm_void)2361*4882a593Smuzhiyun void halrf_dpk_trigger(void *dm_void)
2362*4882a593Smuzhiyun {
2363*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2364*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2365*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2366*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 	u64 start_time;
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
2371*4882a593Smuzhiyun 	if (odm_check_power_status(dm) == false)
2372*4882a593Smuzhiyun 		return;
2373*4882a593Smuzhiyun #endif
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun 	if (!dm->mp_mode)
2376*4882a593Smuzhiyun 		return;
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 	if (dm->mp_mode && rf->is_con_tx && rf->is_single_tone &&
2379*4882a593Smuzhiyun 		rf->is_carrier_suppresion) {
2380*4882a593Smuzhiyun 		if (*dm->mp_mode &
2381*4882a593Smuzhiyun 			(*rf->is_con_tx || *rf->is_single_tone ||
2382*4882a593Smuzhiyun 			*rf->is_carrier_suppresion))
2383*4882a593Smuzhiyun 			return;
2384*4882a593Smuzhiyun 	}
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DPK))
2387*4882a593Smuzhiyun 		return;
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun #if DISABLE_BB_RF
2390*4882a593Smuzhiyun 	return;
2391*4882a593Smuzhiyun #endif
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun 	if (iqk_info->rfk_forbidden)
2394*4882a593Smuzhiyun 		return;
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	rf->rfk_type = RF03_DPK;
2397*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, true);
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun 	if (!rf->is_dpk_in_progress) {
2400*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2401*4882a593Smuzhiyun 		rf->is_dpk_in_progress = true;
2402*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2403*4882a593Smuzhiyun 		start_time = odm_get_current_time(dm);
2404*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, false);
2405*4882a593Smuzhiyun 		switch (dm->support_ic_type) {
2406*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2407*4882a593Smuzhiyun 		case ODM_RTL8822C:
2408*4882a593Smuzhiyun 			do_dpk_8822c(dm);
2409*4882a593Smuzhiyun 			break;
2410*4882a593Smuzhiyun #endif
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2413*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2414*4882a593Smuzhiyun 		case ODM_RTL8197F:
2415*4882a593Smuzhiyun 			do_dpk_8197f(dm);
2416*4882a593Smuzhiyun 			break;
2417*4882a593Smuzhiyun #endif
2418*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2419*4882a593Smuzhiyun 		case ODM_RTL8192F:
2420*4882a593Smuzhiyun 			do_dpk_8192f(dm);
2421*4882a593Smuzhiyun 			break;
2422*4882a593Smuzhiyun #endif
2423*4882a593Smuzhiyun 
2424*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2425*4882a593Smuzhiyun 		case ODM_RTL8198F:
2426*4882a593Smuzhiyun 			do_dpk_8198f(dm);
2427*4882a593Smuzhiyun 			break;
2428*4882a593Smuzhiyun #endif
2429*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2430*4882a593Smuzhiyun 		case ODM_RTL8812F:
2431*4882a593Smuzhiyun 			do_dpk_8812f(dm);
2432*4882a593Smuzhiyun 			break;
2433*4882a593Smuzhiyun #endif
2434*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
2435*4882a593Smuzhiyun 		case ODM_RTL8197G:
2436*4882a593Smuzhiyun 			do_dpk_8197g(dm);
2437*4882a593Smuzhiyun 			break;
2438*4882a593Smuzhiyun #endif
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun #endif
2441*4882a593Smuzhiyun 
2442*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2443*4882a593Smuzhiyun 		case ODM_RTL8814B:
2444*4882a593Smuzhiyun 			do_dpk_8814b(dm);
2445*4882a593Smuzhiyun 			break;
2446*4882a593Smuzhiyun #endif
2447*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
2448*4882a593Smuzhiyun 		case ODM_RTL8723F:
2449*4882a593Smuzhiyun 			do_dpk_8723f(dm);
2450*4882a593Smuzhiyun 			break;
2451*4882a593Smuzhiyun #endif
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
2454*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2455*4882a593Smuzhiyun 		case ODM_RTL8195B:
2456*4882a593Smuzhiyun 			do_dpk_8195b(dm);
2457*4882a593Smuzhiyun 		break;
2458*4882a593Smuzhiyun #endif
2459*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2460*4882a593Smuzhiyun 		case ODM_RTL8721D:
2461*4882a593Smuzhiyun 			do_dpk_8721d(dm);
2462*4882a593Smuzhiyun 			break;
2463*4882a593Smuzhiyun #endif
2464*4882a593Smuzhiyun #endif
2465*4882a593Smuzhiyun 		default:
2466*4882a593Smuzhiyun 			break;
2467*4882a593Smuzhiyun 	}
2468*4882a593Smuzhiyun 	halrf_rfk_power_save(dm, true);
2469*4882a593Smuzhiyun 	rf->dpk_progressing_time = odm_get_progressing_time(dm, start_time);
2470*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_DPK, "[DPK]DPK progressing_time = %lld ms\n",
2471*4882a593Smuzhiyun 	       rf->dpk_progressing_time);
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2474*4882a593Smuzhiyun 		rf->is_dpk_in_progress = false;
2475*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun 		halrf_rfk_handshake(dm, false);
2478*4882a593Smuzhiyun 	} else {
2479*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DPK,
2480*4882a593Smuzhiyun 		       "== Return the DPK CMD, because RFKs in Progress ==\n");
2481*4882a593Smuzhiyun 	}
2482*4882a593Smuzhiyun }
2483*4882a593Smuzhiyun 
halrf_set_dpkbychannel(void * dm_void,boolean dpk_by_ch)2484*4882a593Smuzhiyun void halrf_set_dpkbychannel(void *dm_void, boolean dpk_by_ch)
2485*4882a593Smuzhiyun {
2486*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2487*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2488*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2489*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2493*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2494*4882a593Smuzhiyun 		case ODM_RTL8814B:
2495*4882a593Smuzhiyun 			dpk_set_dpkbychannel_8814b(dm, dpk_by_ch);
2496*4882a593Smuzhiyun 		break;
2497*4882a593Smuzhiyun #endif
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
2500*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2501*4882a593Smuzhiyun 		case ODM_RTL8195B:
2502*4882a593Smuzhiyun 			dpk_set_dpkbychannel_8195b(dm,dpk_by_ch);
2503*4882a593Smuzhiyun 		break;
2504*4882a593Smuzhiyun #endif
2505*4882a593Smuzhiyun #endif
2506*4882a593Smuzhiyun 		default:
2507*4882a593Smuzhiyun 			if (dpk_by_ch)
2508*4882a593Smuzhiyun 				dpk_info->is_dpk_by_channel = 1;
2509*4882a593Smuzhiyun 			else
2510*4882a593Smuzhiyun 				dpk_info->is_dpk_by_channel = 0;
2511*4882a593Smuzhiyun 		break;
2512*4882a593Smuzhiyun 	}
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun }
2515*4882a593Smuzhiyun 
halrf_set_dpkenable(void * dm_void,boolean is_dpk_enable)2516*4882a593Smuzhiyun void halrf_set_dpkenable(void *dm_void, boolean is_dpk_enable)
2517*4882a593Smuzhiyun {
2518*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2519*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2520*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2521*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 
2524*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2525*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2526*4882a593Smuzhiyun 		case ODM_RTL8814B:
2527*4882a593Smuzhiyun 			dpk_set_is_dpk_enable_8814b(dm, is_dpk_enable);
2528*4882a593Smuzhiyun 		break;
2529*4882a593Smuzhiyun #endif
2530*4882a593Smuzhiyun 
2531*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
2532*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2533*4882a593Smuzhiyun 		case ODM_RTL8195B:
2534*4882a593Smuzhiyun 			dpk_set_is_dpk_enable_8195b(dm, is_dpk_enable);
2535*4882a593Smuzhiyun 	break;
2536*4882a593Smuzhiyun #endif
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2539*4882a593Smuzhiyun 	case ODM_RTL8721D:
2540*4882a593Smuzhiyun 		dpk_set_is_dpk_enable_8721d(dm, is_dpk_enable);
2541*4882a593Smuzhiyun 	break;
2542*4882a593Smuzhiyun #endif
2543*4882a593Smuzhiyun 
2544*4882a593Smuzhiyun #endif
2545*4882a593Smuzhiyun 	default:
2546*4882a593Smuzhiyun 	break;
2547*4882a593Smuzhiyun 	}
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun }
halrf_get_dpkbychannel(void * dm_void)2550*4882a593Smuzhiyun boolean halrf_get_dpkbychannel(void *dm_void)
2551*4882a593Smuzhiyun {
2552*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2553*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2554*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2555*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
2556*4882a593Smuzhiyun 	boolean is_dpk_by_channel = true;
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2559*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2560*4882a593Smuzhiyun 		case ODM_RTL8814B:
2561*4882a593Smuzhiyun 			is_dpk_by_channel = dpk_get_dpkbychannel_8814b(dm);
2562*4882a593Smuzhiyun 		break;
2563*4882a593Smuzhiyun #endif
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
2566*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2567*4882a593Smuzhiyun 		case ODM_RTL8195B:
2568*4882a593Smuzhiyun 			is_dpk_by_channel = dpk_get_dpkbychannel_8195b(dm);
2569*4882a593Smuzhiyun 		break;
2570*4882a593Smuzhiyun #endif
2571*4882a593Smuzhiyun #endif
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun 	default:
2574*4882a593Smuzhiyun 	break;
2575*4882a593Smuzhiyun 	}
2576*4882a593Smuzhiyun 	return is_dpk_by_channel;
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun }
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun 
halrf_get_dpkenable(void * dm_void)2581*4882a593Smuzhiyun boolean halrf_get_dpkenable(void *dm_void)
2582*4882a593Smuzhiyun {
2583*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2584*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2585*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2586*4882a593Smuzhiyun 	struct dm_iqk_info *iqk_info = &dm->IQK_info;
2587*4882a593Smuzhiyun 	boolean is_dpk_enable = true;
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2591*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2592*4882a593Smuzhiyun 		case ODM_RTL8814B:
2593*4882a593Smuzhiyun 			is_dpk_enable = dpk_get_is_dpk_enable_8814b(dm);
2594*4882a593Smuzhiyun 		break;
2595*4882a593Smuzhiyun #endif
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
2598*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2599*4882a593Smuzhiyun 		case ODM_RTL8195B:
2600*4882a593Smuzhiyun 			is_dpk_enable = dpk_get_is_dpk_enable_8195b(dm);
2601*4882a593Smuzhiyun 		break;
2602*4882a593Smuzhiyun #endif
2603*4882a593Smuzhiyun #endif
2604*4882a593Smuzhiyun 		default:
2605*4882a593Smuzhiyun 		break;
2606*4882a593Smuzhiyun 	}
2607*4882a593Smuzhiyun 	return is_dpk_enable;
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun }
2610*4882a593Smuzhiyun 
halrf_dpk_result_check(void * dm_void)2611*4882a593Smuzhiyun u8 halrf_dpk_result_check(void *dm_void)
2612*4882a593Smuzhiyun {
2613*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2614*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun 	u8 result = 0;
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2619*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2620*4882a593Smuzhiyun 	case ODM_RTL8822C:
2621*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x3)
2622*4882a593Smuzhiyun 			result = 1;
2623*4882a593Smuzhiyun 		else
2624*4882a593Smuzhiyun 			result = 0;
2625*4882a593Smuzhiyun 		break;
2626*4882a593Smuzhiyun #endif
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2629*4882a593Smuzhiyun 	case ODM_RTL8195B:
2630*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x1)
2631*4882a593Smuzhiyun 			result = 1;
2632*4882a593Smuzhiyun 		else
2633*4882a593Smuzhiyun 			result = 0;
2634*4882a593Smuzhiyun 		break;
2635*4882a593Smuzhiyun #endif
2636*4882a593Smuzhiyun 
2637*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2638*4882a593Smuzhiyun 	case ODM_RTL8721D:
2639*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x1)
2640*4882a593Smuzhiyun 			result = 1;
2641*4882a593Smuzhiyun 		else
2642*4882a593Smuzhiyun 			result = 0;
2643*4882a593Smuzhiyun 		break;
2644*4882a593Smuzhiyun #endif
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2649*4882a593Smuzhiyun 	case ODM_RTL8197F:
2650*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x3)
2651*4882a593Smuzhiyun 			result = 1;
2652*4882a593Smuzhiyun 		else
2653*4882a593Smuzhiyun 			result = 0;
2654*4882a593Smuzhiyun 		break;
2655*4882a593Smuzhiyun #endif
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2658*4882a593Smuzhiyun 	case ODM_RTL8192F:
2659*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x3)
2660*4882a593Smuzhiyun 			result = 1;
2661*4882a593Smuzhiyun 		else
2662*4882a593Smuzhiyun 			result = 0;
2663*4882a593Smuzhiyun 		break;
2664*4882a593Smuzhiyun #endif
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2667*4882a593Smuzhiyun 	case ODM_RTL8198F:
2668*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0xf)
2669*4882a593Smuzhiyun 			result = 1;
2670*4882a593Smuzhiyun 		else
2671*4882a593Smuzhiyun 			result = 0;
2672*4882a593Smuzhiyun 		break;
2673*4882a593Smuzhiyun #endif
2674*4882a593Smuzhiyun 
2675*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2676*4882a593Smuzhiyun 	case ODM_RTL8814B:
2677*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0xf)
2678*4882a593Smuzhiyun 			result = 1;
2679*4882a593Smuzhiyun 		else
2680*4882a593Smuzhiyun 			result = 0;
2681*4882a593Smuzhiyun 		break;
2682*4882a593Smuzhiyun #endif
2683*4882a593Smuzhiyun 
2684*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2685*4882a593Smuzhiyun 	case ODM_RTL8812F:
2686*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x3)
2687*4882a593Smuzhiyun 			result = 1;
2688*4882a593Smuzhiyun 		else
2689*4882a593Smuzhiyun 			result = 0;
2690*4882a593Smuzhiyun 		break;
2691*4882a593Smuzhiyun #endif
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
2694*4882a593Smuzhiyun 	case ODM_RTL8197G:
2695*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok == 0x3)
2696*4882a593Smuzhiyun 			result = 1;
2697*4882a593Smuzhiyun 		else
2698*4882a593Smuzhiyun 			result = 0;
2699*4882a593Smuzhiyun 		break;
2700*4882a593Smuzhiyun #endif
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun #endif
2703*4882a593Smuzhiyun 	default:
2704*4882a593Smuzhiyun 		break;
2705*4882a593Smuzhiyun 	}
2706*4882a593Smuzhiyun 	return result;
2707*4882a593Smuzhiyun }
2708*4882a593Smuzhiyun 
halrf_dpk_sram_read(void * dm_void)2709*4882a593Smuzhiyun void halrf_dpk_sram_read(void *dm_void)
2710*4882a593Smuzhiyun {
2711*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun 	u8 path, group;
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2716*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2717*4882a593Smuzhiyun 	case ODM_RTL8822C:
2718*4882a593Smuzhiyun 		dpk_coef_read_8822c(dm);
2719*4882a593Smuzhiyun 		break;
2720*4882a593Smuzhiyun #endif
2721*4882a593Smuzhiyun 
2722*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2723*4882a593Smuzhiyun 	case ODM_RTL8195B:
2724*4882a593Smuzhiyun 		dpk_sram_read_8195b(dm);
2725*4882a593Smuzhiyun 		break;
2726*4882a593Smuzhiyun #endif
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2729*4882a593Smuzhiyun 	case ODM_RTL8721D:
2730*4882a593Smuzhiyun 		dpk_sram_read_8721d(dm);
2731*4882a593Smuzhiyun 		break;
2732*4882a593Smuzhiyun #endif
2733*4882a593Smuzhiyun 
2734*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2735*4882a593Smuzhiyun 
2736*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2737*4882a593Smuzhiyun 	case ODM_RTL8197F:
2738*4882a593Smuzhiyun 		dpk_sram_read_8197f(dm);
2739*4882a593Smuzhiyun 		break;
2740*4882a593Smuzhiyun #endif
2741*4882a593Smuzhiyun 
2742*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2743*4882a593Smuzhiyun 	case ODM_RTL8192F:
2744*4882a593Smuzhiyun 		dpk_sram_read_8192f(dm);
2745*4882a593Smuzhiyun 		break;
2746*4882a593Smuzhiyun #endif
2747*4882a593Smuzhiyun 
2748*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2749*4882a593Smuzhiyun 	case ODM_RTL8198F:
2750*4882a593Smuzhiyun 		dpk_sram_read_8198f(dm);
2751*4882a593Smuzhiyun 		break;
2752*4882a593Smuzhiyun #endif
2753*4882a593Smuzhiyun 
2754*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2755*4882a593Smuzhiyun 	case ODM_RTL8814B:
2756*4882a593Smuzhiyun 		dpk_sram_read_8814b(dm);
2757*4882a593Smuzhiyun 		break;
2758*4882a593Smuzhiyun #endif
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2761*4882a593Smuzhiyun 	case ODM_RTL8812F:
2762*4882a593Smuzhiyun 		dpk_coef_read_8812f(dm);
2763*4882a593Smuzhiyun 		break;
2764*4882a593Smuzhiyun #endif
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
2767*4882a593Smuzhiyun 	case ODM_RTL8197G:
2768*4882a593Smuzhiyun 		dpk_sram_read_8197g(dm);
2769*4882a593Smuzhiyun 		break;
2770*4882a593Smuzhiyun #endif
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun #endif
2773*4882a593Smuzhiyun 	default:
2774*4882a593Smuzhiyun 		break;
2775*4882a593Smuzhiyun 	}
2776*4882a593Smuzhiyun }
2777*4882a593Smuzhiyun 
halrf_dpk_enable_disable(void * dm_void)2778*4882a593Smuzhiyun void halrf_dpk_enable_disable(void *dm_void)
2779*4882a593Smuzhiyun {
2780*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2781*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2782*4882a593Smuzhiyun 
2783*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DPK))
2784*4882a593Smuzhiyun 		return;
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun 	if (!rf->is_dpk_in_progress) {
2787*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2788*4882a593Smuzhiyun 		rf->is_dpk_in_progress = true;
2789*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2792*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2793*4882a593Smuzhiyun 	case ODM_RTL8822C:
2794*4882a593Smuzhiyun 		dpk_enable_disable_8822c(dm);
2795*4882a593Smuzhiyun 		break;
2796*4882a593Smuzhiyun #endif
2797*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2798*4882a593Smuzhiyun 	case ODM_RTL8195B:
2799*4882a593Smuzhiyun 		dpk_enable_disable_8195b(dm);
2800*4882a593Smuzhiyun 		break;
2801*4882a593Smuzhiyun #endif
2802*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2803*4882a593Smuzhiyun 		case ODM_RTL8721D:
2804*4882a593Smuzhiyun 			phy_dpk_enable_disable_8721d(dm);
2805*4882a593Smuzhiyun 		break;
2806*4882a593Smuzhiyun #endif
2807*4882a593Smuzhiyun 
2808*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2811*4882a593Smuzhiyun 	case ODM_RTL8197F:
2812*4882a593Smuzhiyun 		phy_dpk_enable_disable_8197f(dm);
2813*4882a593Smuzhiyun 		break;
2814*4882a593Smuzhiyun #endif
2815*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2816*4882a593Smuzhiyun 	case ODM_RTL8192F:
2817*4882a593Smuzhiyun 		phy_dpk_enable_disable_8192f(dm);
2818*4882a593Smuzhiyun 		break;
2819*4882a593Smuzhiyun #endif
2820*4882a593Smuzhiyun 
2821*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2822*4882a593Smuzhiyun 	case ODM_RTL8198F:
2823*4882a593Smuzhiyun 		dpk_enable_disable_8198f(dm);
2824*4882a593Smuzhiyun 		break;
2825*4882a593Smuzhiyun #endif
2826*4882a593Smuzhiyun 
2827*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2828*4882a593Smuzhiyun 	case ODM_RTL8814B:
2829*4882a593Smuzhiyun 		dpk_enable_disable_8814b(dm);
2830*4882a593Smuzhiyun 		break;
2831*4882a593Smuzhiyun #endif
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2834*4882a593Smuzhiyun 	case ODM_RTL8812F:
2835*4882a593Smuzhiyun 		dpk_enable_disable_8812f(dm);
2836*4882a593Smuzhiyun 		break;
2837*4882a593Smuzhiyun #endif
2838*4882a593Smuzhiyun 
2839*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
2840*4882a593Smuzhiyun 	case ODM_RTL8197G:
2841*4882a593Smuzhiyun 		dpk_enable_disable_8197g(dm);
2842*4882a593Smuzhiyun 		break;
2843*4882a593Smuzhiyun #endif
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
2846*4882a593Smuzhiyun 	case ODM_RTL8723F:
2847*4882a593Smuzhiyun 		dpk_enable_disable_8723f(dm);
2848*4882a593Smuzhiyun 		break;
2849*4882a593Smuzhiyun #endif
2850*4882a593Smuzhiyun 
2851*4882a593Smuzhiyun #endif
2852*4882a593Smuzhiyun 	default:
2853*4882a593Smuzhiyun 		break;
2854*4882a593Smuzhiyun 	}
2855*4882a593Smuzhiyun 
2856*4882a593Smuzhiyun 		odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
2857*4882a593Smuzhiyun 		rf->is_dpk_in_progress = false;
2858*4882a593Smuzhiyun 		odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
2859*4882a593Smuzhiyun 	} else {
2860*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DPK,
2861*4882a593Smuzhiyun 		       "== Return the DPK CMD, because RFKs in Progress ==\n");
2862*4882a593Smuzhiyun 	}
2863*4882a593Smuzhiyun }
2864*4882a593Smuzhiyun 
halrf_dpk_track(void * dm_void)2865*4882a593Smuzhiyun void halrf_dpk_track(void *dm_void)
2866*4882a593Smuzhiyun {
2867*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2868*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2869*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun 	if (rf->is_dpk_in_progress || dm->rf_calibrate_info.is_iqk_in_progress ||
2872*4882a593Smuzhiyun 	    dm->is_psd_in_process || (dpk_info->dpk_path_ok == 0) ||
2873*4882a593Smuzhiyun 	    !(rf->rf_supportability & HAL_RF_DPK_TRACK) || rf->is_tssi_in_progress
2874*4882a593Smuzhiyun 	    || rf->is_txgapk_in_progress)
2875*4882a593Smuzhiyun 		return;
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
2878*4882a593Smuzhiyun 	if (*dm->is_fcs_mode_enable)
2879*4882a593Smuzhiyun 		return;
2880*4882a593Smuzhiyun #endif
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2883*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
2884*4882a593Smuzhiyun 	case ODM_RTL8814B:
2885*4882a593Smuzhiyun 		dpk_track_8814b(dm);
2886*4882a593Smuzhiyun 		break;
2887*4882a593Smuzhiyun #endif
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
2890*4882a593Smuzhiyun 	case ODM_RTL8822C:
2891*4882a593Smuzhiyun 		dpk_track_8822c(dm);
2892*4882a593Smuzhiyun 		break;
2893*4882a593Smuzhiyun #endif
2894*4882a593Smuzhiyun 
2895*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2896*4882a593Smuzhiyun 	case ODM_RTL8195B:
2897*4882a593Smuzhiyun 		dpk_track_8195b(dm);
2898*4882a593Smuzhiyun 		break;
2899*4882a593Smuzhiyun #endif
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2902*4882a593Smuzhiyun 	case ODM_RTL8721D:
2903*4882a593Smuzhiyun 		phy_dpk_track_8721d(dm);
2904*4882a593Smuzhiyun 		break;
2905*4882a593Smuzhiyun #endif
2906*4882a593Smuzhiyun 
2907*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
2908*4882a593Smuzhiyun 	case ODM_RTL8723F:
2909*4882a593Smuzhiyun 		dpk_track_8723f(dm);
2910*4882a593Smuzhiyun 		break;
2911*4882a593Smuzhiyun #endif
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2914*4882a593Smuzhiyun 
2915*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2916*4882a593Smuzhiyun 	case ODM_RTL8197F:
2917*4882a593Smuzhiyun 		phy_dpk_track_8197f(dm);
2918*4882a593Smuzhiyun 		break;
2919*4882a593Smuzhiyun #endif
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2922*4882a593Smuzhiyun 	case ODM_RTL8192F:
2923*4882a593Smuzhiyun 		phy_dpk_track_8192f(dm);
2924*4882a593Smuzhiyun 		break;
2925*4882a593Smuzhiyun #endif
2926*4882a593Smuzhiyun 
2927*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2928*4882a593Smuzhiyun 	case ODM_RTL8198F:
2929*4882a593Smuzhiyun 		dpk_track_8198f(dm);
2930*4882a593Smuzhiyun 		break;
2931*4882a593Smuzhiyun #endif
2932*4882a593Smuzhiyun 
2933*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
2934*4882a593Smuzhiyun 	case ODM_RTL8812F:
2935*4882a593Smuzhiyun 		dpk_track_8812f(dm);
2936*4882a593Smuzhiyun 		break;
2937*4882a593Smuzhiyun #endif
2938*4882a593Smuzhiyun 
2939*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
2940*4882a593Smuzhiyun 	case ODM_RTL8197G:
2941*4882a593Smuzhiyun 		dpk_track_8197g(dm);
2942*4882a593Smuzhiyun 		break;
2943*4882a593Smuzhiyun #endif
2944*4882a593Smuzhiyun 
2945*4882a593Smuzhiyun #endif
2946*4882a593Smuzhiyun 	default:
2947*4882a593Smuzhiyun 		break;
2948*4882a593Smuzhiyun 	}
2949*4882a593Smuzhiyun }
2950*4882a593Smuzhiyun 
halrf_set_dpk_track(void * dm_void,u8 enable)2951*4882a593Smuzhiyun void halrf_set_dpk_track(void *dm_void, u8 enable)
2952*4882a593Smuzhiyun {
2953*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2954*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &(dm->rf_table);
2955*4882a593Smuzhiyun 
2956*4882a593Smuzhiyun 	if (enable)
2957*4882a593Smuzhiyun 		rf->rf_supportability = rf->rf_supportability | HAL_RF_DPK_TRACK;
2958*4882a593Smuzhiyun 	else
2959*4882a593Smuzhiyun 		rf->rf_supportability = rf->rf_supportability & ~HAL_RF_DPK_TRACK;
2960*4882a593Smuzhiyun }
2961*4882a593Smuzhiyun 
halrf_dpk_reload(void * dm_void)2962*4882a593Smuzhiyun void halrf_dpk_reload(void *dm_void)
2963*4882a593Smuzhiyun {
2964*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
2965*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
2968*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
2969*4882a593Smuzhiyun 	case ODM_RTL8195B:
2970*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
2971*4882a593Smuzhiyun 			dpk_reload_8195b(dm);
2972*4882a593Smuzhiyun 		break;
2973*4882a593Smuzhiyun #endif
2974*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
2975*4882a593Smuzhiyun 	case ODM_RTL8721D:
2976*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
2977*4882a593Smuzhiyun 			dpk_reload_8721d(dm);
2978*4882a593Smuzhiyun 		break;
2979*4882a593Smuzhiyun #endif
2980*4882a593Smuzhiyun 
2981*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun #if (RTL8197F_SUPPORT == 1)
2984*4882a593Smuzhiyun 	case ODM_RTL8197F:
2985*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
2986*4882a593Smuzhiyun 			dpk_reload_8197f(dm);
2987*4882a593Smuzhiyun 		break;
2988*4882a593Smuzhiyun #endif
2989*4882a593Smuzhiyun 
2990*4882a593Smuzhiyun #if (RTL8192F_SUPPORT == 1)
2991*4882a593Smuzhiyun 	case ODM_RTL8192F:
2992*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
2993*4882a593Smuzhiyun 			dpk_reload_8192f(dm);
2994*4882a593Smuzhiyun 
2995*4882a593Smuzhiyun 		break;
2996*4882a593Smuzhiyun #endif
2997*4882a593Smuzhiyun 
2998*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
2999*4882a593Smuzhiyun 	case ODM_RTL8198F:
3000*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
3001*4882a593Smuzhiyun 			dpk_reload_8198f(dm);
3002*4882a593Smuzhiyun 		break;
3003*4882a593Smuzhiyun #endif
3004*4882a593Smuzhiyun 
3005*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3006*4882a593Smuzhiyun 	case ODM_RTL8814B:
3007*4882a593Smuzhiyun 		if (dpk_info->dpk_path_ok > 0)
3008*4882a593Smuzhiyun 			dpk_reload_8814b(dm);
3009*4882a593Smuzhiyun 		break;
3010*4882a593Smuzhiyun #endif
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun #endif
3013*4882a593Smuzhiyun 	default:
3014*4882a593Smuzhiyun 		break;
3015*4882a593Smuzhiyun 	}
3016*4882a593Smuzhiyun }
3017*4882a593Smuzhiyun 
halrf_dpk_switch(void * dm_void,u8 enable)3018*4882a593Smuzhiyun void halrf_dpk_switch(void *dm_void, u8 enable)
3019*4882a593Smuzhiyun {
3020*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3021*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
3022*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3023*4882a593Smuzhiyun 
3024*4882a593Smuzhiyun 	if (enable) {
3025*4882a593Smuzhiyun 		rf->rf_supportability = rf->rf_supportability | HAL_RF_DPK;
3026*4882a593Smuzhiyun 		dpk_info->is_dpk_enable = true;
3027*4882a593Smuzhiyun 		halrf_dpk_enable_disable(dm);
3028*4882a593Smuzhiyun 		halrf_dpk_trigger(dm);
3029*4882a593Smuzhiyun 		halrf_set_dpk_track(dm, 1);
3030*4882a593Smuzhiyun 	} else {
3031*4882a593Smuzhiyun 		halrf_set_dpk_track(dm, 0);
3032*4882a593Smuzhiyun 		dpk_info->is_dpk_enable = false;
3033*4882a593Smuzhiyun 		halrf_dpk_enable_disable(dm);
3034*4882a593Smuzhiyun 		rf->rf_supportability = rf->rf_supportability & ~HAL_RF_DPK;
3035*4882a593Smuzhiyun 	}
3036*4882a593Smuzhiyun }
3037*4882a593Smuzhiyun 
_halrf_dpk_info_by_chip(void * dm_void,u32 * _used,char * output,u32 * _out_len)3038*4882a593Smuzhiyun void _halrf_dpk_info_by_chip(void *dm_void, u32 *_used, char *output, u32 *_out_len)
3039*4882a593Smuzhiyun {
3040*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun 	u32 used = *_used;
3043*4882a593Smuzhiyun 	u32 out_len = *_out_len;
3044*4882a593Smuzhiyun 
3045*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3046*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3047*4882a593Smuzhiyun 	case ODM_RTL8822C:
3048*4882a593Smuzhiyun 		dpk_info_by_8822c(dm, &used, output, &out_len);
3049*4882a593Smuzhiyun 		break;
3050*4882a593Smuzhiyun #endif
3051*4882a593Smuzhiyun 
3052*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3053*4882a593Smuzhiyun 	case ODM_RTL8812F:
3054*4882a593Smuzhiyun 		dpk_info_by_8812f(dm, &used, output, &out_len);
3055*4882a593Smuzhiyun 		break;
3056*4882a593Smuzhiyun #endif
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3059*4882a593Smuzhiyun 	case ODM_RTL8197G:
3060*4882a593Smuzhiyun 		dpk_info_by_8197g(dm, &used, output, &out_len);
3061*4882a593Smuzhiyun 		break;
3062*4882a593Smuzhiyun #endif
3063*4882a593Smuzhiyun 
3064*4882a593Smuzhiyun 	default:
3065*4882a593Smuzhiyun 		break;
3066*4882a593Smuzhiyun 	}
3067*4882a593Smuzhiyun 
3068*4882a593Smuzhiyun 	*_used = used;
3069*4882a593Smuzhiyun 	*_out_len = out_len;
3070*4882a593Smuzhiyun }
3071*4882a593Smuzhiyun 
_halrf_display_dpk_info(void * dm_void,u32 * _used,char * output,u32 * _out_len)3072*4882a593Smuzhiyun void _halrf_display_dpk_info(void *dm_void, u32 *_used, char *output, u32 *_out_len)
3073*4882a593Smuzhiyun {
3074*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3075*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
3076*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &(dm->rf_table);
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun 	u32 used = *_used;
3079*4882a593Smuzhiyun 	u32 out_len = *_out_len;
3080*4882a593Smuzhiyun 	char *ic_name = NULL;
3081*4882a593Smuzhiyun 	u8 path;
3082*4882a593Smuzhiyun 
3083*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3084*4882a593Smuzhiyun 
3085*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
3086*4882a593Smuzhiyun 	case ODM_RTL8822C:
3087*4882a593Smuzhiyun 		ic_name = "8822C";
3088*4882a593Smuzhiyun 		break;
3089*4882a593Smuzhiyun #endif
3090*4882a593Smuzhiyun 
3091*4882a593Smuzhiyun #if (RTL8814B_SUPPORT)
3092*4882a593Smuzhiyun 	case ODM_RTL8814B:
3093*4882a593Smuzhiyun 		ic_name = "8814B";
3094*4882a593Smuzhiyun 		break;
3095*4882a593Smuzhiyun #endif
3096*4882a593Smuzhiyun 
3097*4882a593Smuzhiyun #if (RTL8812F_SUPPORT)
3098*4882a593Smuzhiyun 	case ODM_RTL8812F:
3099*4882a593Smuzhiyun 		ic_name = "8812F";
3100*4882a593Smuzhiyun 		break;
3101*4882a593Smuzhiyun #endif
3102*4882a593Smuzhiyun 
3103*4882a593Smuzhiyun #if (RTL8198F_SUPPORT)
3104*4882a593Smuzhiyun 	case ODM_RTL8198F:
3105*4882a593Smuzhiyun 		ic_name = "8198F";
3106*4882a593Smuzhiyun 		break;
3107*4882a593Smuzhiyun #endif
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun #if (RTL8197F_SUPPORT)
3110*4882a593Smuzhiyun 	case ODM_RTL8197F:
3111*4882a593Smuzhiyun 		ic_name = "8197F";
3112*4882a593Smuzhiyun 		break;
3113*4882a593Smuzhiyun #endif
3114*4882a593Smuzhiyun 
3115*4882a593Smuzhiyun #if (RTL8192F_SUPPORT)
3116*4882a593Smuzhiyun 	case ODM_RTL8192F:
3117*4882a593Smuzhiyun 		ic_name = "8192F";
3118*4882a593Smuzhiyun 		break;
3119*4882a593Smuzhiyun #endif
3120*4882a593Smuzhiyun 
3121*4882a593Smuzhiyun #if (RTL8197G_SUPPORT)
3122*4882a593Smuzhiyun 	case ODM_RTL8197G:
3123*4882a593Smuzhiyun 		ic_name = "8197G";
3124*4882a593Smuzhiyun 		break;
3125*4882a593Smuzhiyun #endif
3126*4882a593Smuzhiyun 
3127*4882a593Smuzhiyun #if (RTL8710B_SUPPORT)
3128*4882a593Smuzhiyun 	case ODM_RTL8721D:
3129*4882a593Smuzhiyun 		ic_name = "8721D";
3130*4882a593Smuzhiyun 		break;
3131*4882a593Smuzhiyun #endif
3132*4882a593Smuzhiyun 
3133*4882a593Smuzhiyun #if (RTL8195B_SUPPORT)
3134*4882a593Smuzhiyun 	case ODM_RTL8195B:
3135*4882a593Smuzhiyun 		ic_name = "8195B";
3136*4882a593Smuzhiyun 		break;
3137*4882a593Smuzhiyun #endif
3138*4882a593Smuzhiyun 	}
3139*4882a593Smuzhiyun 
3140*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
3141*4882a593Smuzhiyun 		 "\n===============[ DPK info %s ]===============\n", ic_name);
3142*4882a593Smuzhiyun 
3143*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s %s\n",
3144*4882a593Smuzhiyun 		 "DPK type", (dm->fw_offload_ability & PHYDM_RF_DPK_OFFLOAD) ? "FW" : "Driver",
3145*4882a593Smuzhiyun 		 (dpk_info->is_dpk_by_channel) ? "(By channel)" : "(By group)");
3146*4882a593Smuzhiyun 
3147*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %d (%d)\n",
3148*4882a593Smuzhiyun 		 "FW Ver (Sub Ver)", dm->fw_version, dm->fw_sub_version);
3149*4882a593Smuzhiyun 
3150*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s\n",
3151*4882a593Smuzhiyun 		 "DPK Ver", HALRF_DPK_VER);
3152*4882a593Smuzhiyun 
3153*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s\n",
3154*4882a593Smuzhiyun 		 "RFK init ver", HALRF_RFK_INIT_VER);
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %d / %d (RFE type:%d)\n",
3157*4882a593Smuzhiyun 		 "Ext_PA 2G / 5G", dm->ext_pa, dm->ext_pa_5g, dm->rfe_type);
3158*4882a593Smuzhiyun 
3159*4882a593Smuzhiyun 	if ((dpk_info->dpk_ch == 0) && (dpk_info->thermal_dpk[0] == 0)) {
3160*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used, "\n %-25s\n",
3161*4882a593Smuzhiyun 			 "No DPK had been done before!!!");
3162*4882a593Smuzhiyun 		return;
3163*4882a593Smuzhiyun 	}
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %d / %d / %d\n",
3166*4882a593Smuzhiyun 		 "DPK Cal / OK / Reload", dpk_info->dpk_cal_cnt, dpk_info->dpk_ok_cnt,
3167*4882a593Smuzhiyun 		 dpk_info->dpk_reload_cnt);
3168*4882a593Smuzhiyun 
3169*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s\n",
3170*4882a593Smuzhiyun 		 "RFK H2C timeout", (rf->is_rfk_h2c_timeout) ? "Yes" : "No");
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s\n",
3173*4882a593Smuzhiyun 		 "DPD Reload", (dpk_info->dpk_status & BIT(0)) ? "Yes" : "No");
3174*4882a593Smuzhiyun 
3175*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s\n",
3176*4882a593Smuzhiyun 		 "DPD status", dpk_info->is_dpk_enable ? "Enable" : "Disable");
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s\n",
3179*4882a593Smuzhiyun 		 "DPD track status", (rf->rf_supportability & HAL_RF_DPK_TRACK) ? "Enable" : "Disable");
3180*4882a593Smuzhiyun 
3181*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s / %s / %d / %s\n",
3182*4882a593Smuzhiyun 		 "TSSI / Band / CH / BW", dpk_info->is_tssi_mode == 1 ? "On" : "Off",
3183*4882a593Smuzhiyun 		 dpk_info->dpk_band == 0 ? "2G" : "5G", dpk_info->dpk_ch,
3184*4882a593Smuzhiyun 		 dpk_info->dpk_bw == 3 ? "20M" : (dpk_info->dpk_bw == 2 ? "40M" : "80M"));
3185*4882a593Smuzhiyun 
3186*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %s / %s / %s / %s\n",
3187*4882a593Smuzhiyun 		 "DPK result (path)", dpk_info->dpk_path_ok & BIT(0) ? "OK" : "Fail",
3188*4882a593Smuzhiyun 		 (dm->support_ic_type & ODM_IC_2SS) ? ((dpk_info->dpk_path_ok & BIT(1)) >> 1 ? "OK" : "Fail") : "NA",
3189*4882a593Smuzhiyun 		 (dm->support_ic_type & ODM_IC_3SS) ? ((dpk_info->dpk_path_ok & BIT(2)) >> 2 ? "OK" : "Fail") : "NA",
3190*4882a593Smuzhiyun 		 (dm->support_ic_type & ODM_IC_4SS) ? ((dpk_info->dpk_path_ok & BIT(3)) >> 3 ? "OK" : "Fail") : "NA");
3191*4882a593Smuzhiyun #if 0
3192*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = %d / %d / %d / %d\n",
3193*4882a593Smuzhiyun 		 "DPK thermal (path)", dpk_info->thermal_dpk[0], dpk_info->thermal_dpk[1],
3194*4882a593Smuzhiyun 		 dpk_info->thermal_dpk[2], dpk_info->thermal_dpk[3]);
3195*4882a593Smuzhiyun #endif
3196*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = ",
3197*4882a593Smuzhiyun 		 "DPK thermal (path)");
3198*4882a593Smuzhiyun 	for (path = 0; path < KPATH; path++) {
3199*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3200*4882a593Smuzhiyun 			 path == (KPATH - 1) ? "%d\n" : "%d / ",
3201*4882a593Smuzhiyun 			 dpk_info->thermal_dpk[path]);
3202*4882a593Smuzhiyun 	}
3203*4882a593Smuzhiyun 
3204*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = 0x%x\n",
3205*4882a593Smuzhiyun 		 "DPK bkup GNT control", dpk_info->gnt_control);
3206*4882a593Smuzhiyun 
3207*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used, " %-25s = 0x%x\n",
3208*4882a593Smuzhiyun 		 "DPK bkup GNT value", dpk_info->gnt_value);
3209*4882a593Smuzhiyun 
3210*4882a593Smuzhiyun 	_halrf_dpk_info_by_chip(dm, &used, output, &out_len);
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun 	*_used = used;
3213*4882a593Smuzhiyun 	*_out_len = out_len;
3214*4882a593Smuzhiyun }
3215*4882a593Smuzhiyun 
halrf_dpk_debug_cmd(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)3216*4882a593Smuzhiyun void halrf_dpk_debug_cmd(void *dm_void, char input[][16], u32 *_used,
3217*4882a593Smuzhiyun 				char *output, u32 *_out_len)
3218*4882a593Smuzhiyun {
3219*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3220*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
3221*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &(dm->rf_table);
3222*4882a593Smuzhiyun 
3223*4882a593Smuzhiyun 	char *cmd[5] = {"-h", "on", "off", "info", "switch"};
3224*4882a593Smuzhiyun 	u32 used = *_used;
3225*4882a593Smuzhiyun 	u32 out_len = *_out_len;
3226*4882a593Smuzhiyun 	u8 i;
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun 	if ((strcmp(input[2], cmd[4]) != 0)) {
3229*4882a593Smuzhiyun 		if (!(rf->rf_supportability & HAL_RF_DPK)) {
3230*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
3231*4882a593Smuzhiyun 				 "DPK is Unsupported!!!\n");
3232*4882a593Smuzhiyun 			return;
3233*4882a593Smuzhiyun 		}
3234*4882a593Smuzhiyun 	}
3235*4882a593Smuzhiyun 
3236*4882a593Smuzhiyun 	if ((strcmp(input[2], cmd[0]) == 0)) {
3237*4882a593Smuzhiyun 		for (i = 1; i < 4; i++) {
3238*4882a593Smuzhiyun 			PDM_SNPF(out_len, used, output + used, out_len - used,
3239*4882a593Smuzhiyun 				 "  %s\n", cmd[i]);
3240*4882a593Smuzhiyun 		}
3241*4882a593Smuzhiyun 	} else if ((strcmp(input[2], cmd[1]) == 0)) {
3242*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3243*4882a593Smuzhiyun 			 "DPK is Enabled!!\n");
3244*4882a593Smuzhiyun 		dpk_info->is_dpk_enable = true;
3245*4882a593Smuzhiyun 		halrf_dpk_enable_disable(dm);
3246*4882a593Smuzhiyun 	} else if ((strcmp(input[2], cmd[2]) == 0)){
3247*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3248*4882a593Smuzhiyun 			 "DPK is Disabled!!\n");
3249*4882a593Smuzhiyun 		dpk_info->is_dpk_enable = false;
3250*4882a593Smuzhiyun 		halrf_dpk_enable_disable(dm);
3251*4882a593Smuzhiyun 	} else if ((strcmp(input[2], cmd[3]) == 0))
3252*4882a593Smuzhiyun 		_halrf_display_dpk_info(dm, &used, output, &out_len);
3253*4882a593Smuzhiyun 	else if ((strcmp(input[2], cmd[4]) == 0) && (strcmp(input[3], cmd[1]) == 0)) {
3254*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3255*4882a593Smuzhiyun 			 "DPK Switch on!!\n");
3256*4882a593Smuzhiyun 		halrf_dpk_switch(dm, 1);
3257*4882a593Smuzhiyun 	} else if ((strcmp(input[2], cmd[4]) == 0) && (strcmp(input[3], cmd[2]) == 0)) {
3258*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3259*4882a593Smuzhiyun 			 "DPK Switch off!!\n");
3260*4882a593Smuzhiyun 		halrf_dpk_switch(dm, 0);
3261*4882a593Smuzhiyun 	} else {
3262*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3263*4882a593Smuzhiyun 			 "DPK Trigger start!!\n");
3264*4882a593Smuzhiyun 		halrf_dpk_trigger(dm);
3265*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
3266*4882a593Smuzhiyun 			 "DPK Trigger finish!!\n");
3267*4882a593Smuzhiyun 	}
3268*4882a593Smuzhiyun }
3269*4882a593Smuzhiyun 
halrf_dpk_c2h_report_transfer(void * dm_void,boolean is_ok,u8 * buf,u8 buf_size)3270*4882a593Smuzhiyun void halrf_dpk_c2h_report_transfer(void	*dm_void, boolean is_ok, u8 *buf, u8 buf_size)
3271*4882a593Smuzhiyun {
3272*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3273*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3274*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
3275*4882a593Smuzhiyun 
3276*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DPK))
3277*4882a593Smuzhiyun 		return;
3278*4882a593Smuzhiyun 
3279*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3280*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3281*4882a593Smuzhiyun 	case ODM_RTL8822C:
3282*4882a593Smuzhiyun 		dpk_c2h_report_transfer_8822c(dm, is_ok, buf, buf_size);
3283*4882a593Smuzhiyun 		break;
3284*4882a593Smuzhiyun #endif
3285*4882a593Smuzhiyun 	default:
3286*4882a593Smuzhiyun 		break;
3287*4882a593Smuzhiyun 	}
3288*4882a593Smuzhiyun }
3289*4882a593Smuzhiyun 
halrf_dpk_info_rsvd_page(void * dm_void,u8 * buf,u32 * buf_size)3290*4882a593Smuzhiyun void halrf_dpk_info_rsvd_page(void *dm_void, u8 *buf, u32 *buf_size)
3291*4882a593Smuzhiyun {
3292*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3293*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3294*4882a593Smuzhiyun 	struct dm_dpk_info *dpk_info = &dm->dpk_info;
3295*4882a593Smuzhiyun 
3296*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_DPK) || rf->is_dpk_in_progress)
3297*4882a593Smuzhiyun 		return;
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3300*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3301*4882a593Smuzhiyun 	case ODM_RTL8822C:
3302*4882a593Smuzhiyun 		dpk_info_rsvd_page_8822c(dm, buf, buf_size);
3303*4882a593Smuzhiyun 		break;
3304*4882a593Smuzhiyun #endif
3305*4882a593Smuzhiyun 	default:
3306*4882a593Smuzhiyun 		break;
3307*4882a593Smuzhiyun 	}
3308*4882a593Smuzhiyun }
3309*4882a593Smuzhiyun 
halrf_iqk_info_rsvd_page(void * dm_void,u8 * buf,u32 * buf_size)3310*4882a593Smuzhiyun void halrf_iqk_info_rsvd_page(void *dm_void, u8 *buf, u32 *buf_size)
3311*4882a593Smuzhiyun {
3312*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3313*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3314*4882a593Smuzhiyun 
3315*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_IQK))
3316*4882a593Smuzhiyun 		return;
3317*4882a593Smuzhiyun 
3318*4882a593Smuzhiyun 	if (dm->rf_calibrate_info.is_iqk_in_progress)
3319*4882a593Smuzhiyun 		return;
3320*4882a593Smuzhiyun 
3321*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3322*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3323*4882a593Smuzhiyun 	case ODM_RTL8822C:
3324*4882a593Smuzhiyun 		iqk_info_rsvd_page_8822c(dm, buf, buf_size);
3325*4882a593Smuzhiyun 		break;
3326*4882a593Smuzhiyun #endif
3327*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
3328*4882a593Smuzhiyun 	case ODM_RTL8195B:
3329*4882a593Smuzhiyun 		iqk_info_rsvd_page_8195b(dm, buf, buf_size);
3330*4882a593Smuzhiyun 		break;
3331*4882a593Smuzhiyun #endif
3332*4882a593Smuzhiyun 
3333*4882a593Smuzhiyun 	default:
3334*4882a593Smuzhiyun 		break;
3335*4882a593Smuzhiyun 	}
3336*4882a593Smuzhiyun }
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun enum hal_status
halrf_config_rfk_with_header_file(void * dm_void,u32 config_type)3339*4882a593Smuzhiyun halrf_config_rfk_with_header_file(void *dm_void, u32 config_type)
3340*4882a593Smuzhiyun {
3341*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3342*4882a593Smuzhiyun 	enum hal_status result = HAL_STATUS_SUCCESS;
3343*4882a593Smuzhiyun #if 0
3344*4882a593Smuzhiyun #if (RTL8822B_SUPPORT == 1)
3345*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8822B) {
3346*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3347*4882a593Smuzhiyun 			odm_read_and_config_mp_8822b_cal_init(dm);
3348*4882a593Smuzhiyun 	}
3349*4882a593Smuzhiyun #endif
3350*4882a593Smuzhiyun #endif
3351*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3352*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8197G) {
3353*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3354*4882a593Smuzhiyun 			odm_read_and_config_mp_8197g_cal_init(dm);
3355*4882a593Smuzhiyun 	}
3356*4882a593Smuzhiyun #endif
3357*4882a593Smuzhiyun #if (RTL8198F_SUPPORT == 1)
3358*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8198F) {
3359*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3360*4882a593Smuzhiyun 			odm_read_and_config_mp_8198f_cal_init(dm);
3361*4882a593Smuzhiyun 	}
3362*4882a593Smuzhiyun #endif
3363*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3364*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8812F) {
3365*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3366*4882a593Smuzhiyun 			odm_read_and_config_mp_8812f_cal_init(dm);
3367*4882a593Smuzhiyun 	}
3368*4882a593Smuzhiyun #endif
3369*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3370*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8822C) {
3371*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3372*4882a593Smuzhiyun 			odm_read_and_config_mp_8822c_cal_init(dm);
3373*4882a593Smuzhiyun 	}
3374*4882a593Smuzhiyun #endif
3375*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3376*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8814B) {
3377*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3378*4882a593Smuzhiyun 			odm_read_and_config_mp_8814b_cal_init(dm);
3379*4882a593Smuzhiyun 	}
3380*4882a593Smuzhiyun #endif
3381*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
3382*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8195B) {
3383*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3384*4882a593Smuzhiyun 			odm_read_and_config_mp_8195b_cal_init(dm);
3385*4882a593Smuzhiyun 	}
3386*4882a593Smuzhiyun #endif
3387*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
3388*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8721D) {
3389*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3390*4882a593Smuzhiyun 			odm_read_and_config_mp_8721d_cal_init(dm);
3391*4882a593Smuzhiyun 	}
3392*4882a593Smuzhiyun #endif
3393*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3394*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8723F) {
3395*4882a593Smuzhiyun 		if (config_type == CONFIG_BB_RF_CAL_INIT)
3396*4882a593Smuzhiyun 			odm_read_and_config_mp_8723f_cal_init(dm);
3397*4882a593Smuzhiyun 	}
3398*4882a593Smuzhiyun #endif
3399*4882a593Smuzhiyun 
3400*4882a593Smuzhiyun #if 1
3401*4882a593Smuzhiyun 	if (dm->fw_offload_ability & PHYDM_PHY_PARAM_OFFLOAD) {
3402*4882a593Smuzhiyun 		result = phydm_set_reg_by_fw(dm, PHYDM_HALMAC_CMD_END, 0, 0, 0, (enum rf_path)0, 0);
3403*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_IQK,"phy param offload end!result = %d", result);
3404*4882a593Smuzhiyun 	}
3405*4882a593Smuzhiyun #endif
3406*4882a593Smuzhiyun 	return result;
3407*4882a593Smuzhiyun }
3408*4882a593Smuzhiyun 
halrf_txgapk_trigger(void * dm_void)3409*4882a593Smuzhiyun void halrf_txgapk_trigger(void *dm_void)
3410*4882a593Smuzhiyun {
3411*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3412*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3413*4882a593Smuzhiyun 	u64 start_time = 0x0;
3414*4882a593Smuzhiyun 
3415*4882a593Smuzhiyun 	if (!(rf->rf_supportability & HAL_RF_TXGAPK))
3416*4882a593Smuzhiyun 		return;
3417*4882a593Smuzhiyun 
3418*4882a593Smuzhiyun 	rf->rfk_type = RF04_TXGAPK;
3419*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, true);
3420*4882a593Smuzhiyun 
3421*4882a593Smuzhiyun 	start_time = odm_get_current_time(dm);
3422*4882a593Smuzhiyun 	rf->is_txgapk_in_progress = true;
3423*4882a593Smuzhiyun 	halrf_rfk_power_save(dm, false);
3424*4882a593Smuzhiyun 
3425*4882a593Smuzhiyun 	switch (dm->support_ic_type) {
3426*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_IOT))
3427*4882a593Smuzhiyun #if (RTL8195B_SUPPORT == 1)
3428*4882a593Smuzhiyun 	case ODM_RTL8195B:
3429*4882a593Smuzhiyun 		/*phy_txgap_calibrate_8195b(dm, false);*/
3430*4882a593Smuzhiyun 	break;
3431*4882a593Smuzhiyun #endif
3432*4882a593Smuzhiyun #if (RTL8721D_SUPPORT == 1)
3433*4882a593Smuzhiyun 	case ODM_RTL8721D:
3434*4882a593Smuzhiyun 		/*phy_txgap_calibrate_8721d(dm, false);*/
3435*4882a593Smuzhiyun 	break;
3436*4882a593Smuzhiyun #endif
3437*4882a593Smuzhiyun 
3438*4882a593Smuzhiyun #endif
3439*4882a593Smuzhiyun 
3440*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3441*4882a593Smuzhiyun 	case ODM_RTL8814B:
3442*4882a593Smuzhiyun 		/*phy_txgap_calibrate_8814b(dm, false);*/
3443*4882a593Smuzhiyun 	break;
3444*4882a593Smuzhiyun #endif
3445*4882a593Smuzhiyun 
3446*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3447*4882a593Smuzhiyun 	case ODM_RTL8822C:
3448*4882a593Smuzhiyun 		halrf_txgapk_8822c(dm);
3449*4882a593Smuzhiyun 	break;
3450*4882a593Smuzhiyun #endif
3451*4882a593Smuzhiyun 
3452*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3453*4882a593Smuzhiyun 	case ODM_RTL8723F:
3454*4882a593Smuzhiyun 		halrf_txgapk_8723f(dm);
3455*4882a593Smuzhiyun 	break;
3456*4882a593Smuzhiyun #endif
3457*4882a593Smuzhiyun 
3458*4882a593Smuzhiyun 	default:
3459*4882a593Smuzhiyun 		break;
3460*4882a593Smuzhiyun 	}
3461*4882a593Smuzhiyun 	halrf_rfk_power_save(dm, true);
3462*4882a593Smuzhiyun 	rf->is_txgapk_in_progress = false;
3463*4882a593Smuzhiyun 
3464*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, false);
3465*4882a593Smuzhiyun 
3466*4882a593Smuzhiyun 	rf->dpk_progressing_time =
3467*4882a593Smuzhiyun 		odm_get_progressing_time(dm_void, start_time);
3468*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_TXGAPK, "[TGGC]TXGAPK progressing_time = %lld ms\n",
3469*4882a593Smuzhiyun 	       rf->dpk_progressing_time);
3470*4882a593Smuzhiyun }
3471*4882a593Smuzhiyun 
halrf_tssi_get_efuse(void * dm_void)3472*4882a593Smuzhiyun void halrf_tssi_get_efuse(void *dm_void)
3473*4882a593Smuzhiyun {
3474*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3475*4882a593Smuzhiyun 
3476*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3477*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C) {
3478*4882a593Smuzhiyun 		halrf_tssi_get_efuse_8822c(dm);
3479*4882a593Smuzhiyun 		halrf_get_efuse_thermal_pwrtype_8822c(dm);
3480*4882a593Smuzhiyun 	}
3481*4882a593Smuzhiyun #endif
3482*4882a593Smuzhiyun 
3483*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3484*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F) {
3485*4882a593Smuzhiyun 		halrf_tssi_get_efuse_8812f(dm);
3486*4882a593Smuzhiyun 	}
3487*4882a593Smuzhiyun #endif
3488*4882a593Smuzhiyun 
3489*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3490*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B) {
3491*4882a593Smuzhiyun 		halrf_tssi_get_efuse_8814b(dm);
3492*4882a593Smuzhiyun 		halrf_get_efuse_thermal_pwrtype_8814b(dm);
3493*4882a593Smuzhiyun 	}
3494*4882a593Smuzhiyun #endif
3495*4882a593Smuzhiyun 
3496*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3497*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G) {
3498*4882a593Smuzhiyun 		halrf_tssi_get_efuse_8197g(dm);
3499*4882a593Smuzhiyun 	}
3500*4882a593Smuzhiyun #endif
3501*4882a593Smuzhiyun 
3502*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3503*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F) {
3504*4882a593Smuzhiyun 		halrf_tssi_get_efuse_8723f(dm);
3505*4882a593Smuzhiyun 	}
3506*4882a593Smuzhiyun #endif
3507*4882a593Smuzhiyun 
3508*4882a593Smuzhiyun }
3509*4882a593Smuzhiyun 
halrf_do_rxbb_dck(void * dm_void)3510*4882a593Smuzhiyun void halrf_do_rxbb_dck(void *dm_void)
3511*4882a593Smuzhiyun {
3512*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3513*4882a593Smuzhiyun 
3514*4882a593Smuzhiyun 
3515*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3516*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8814B)
3517*4882a593Smuzhiyun 		halrf_do_rxbb_dck_8814b(dm);
3518*4882a593Smuzhiyun #endif
3519*4882a593Smuzhiyun 
3520*4882a593Smuzhiyun }
3521*4882a593Smuzhiyun 
halrf_do_tssi(void * dm_void)3522*4882a593Smuzhiyun void halrf_do_tssi(void *dm_void)
3523*4882a593Smuzhiyun {
3524*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3525*4882a593Smuzhiyun 
3526*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3527*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8822C)
3528*4882a593Smuzhiyun 		halrf_do_tssi_8822c(dm);
3529*4882a593Smuzhiyun #endif
3530*4882a593Smuzhiyun 
3531*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3532*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8812F)
3533*4882a593Smuzhiyun 		halrf_do_tssi_8812f(dm);
3534*4882a593Smuzhiyun #endif
3535*4882a593Smuzhiyun 
3536*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3537*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8197G)
3538*4882a593Smuzhiyun 		halrf_do_tssi_8197g(dm);
3539*4882a593Smuzhiyun #endif
3540*4882a593Smuzhiyun 
3541*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3542*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8723F) {
3543*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, false);
3544*4882a593Smuzhiyun 		halrf_do_tssi_8723f(dm);
3545*4882a593Smuzhiyun 		halrf_rfk_power_save(dm, true);
3546*4882a593Smuzhiyun 	}
3547*4882a593Smuzhiyun #endif
3548*4882a593Smuzhiyun 
3549*4882a593Smuzhiyun }
3550*4882a593Smuzhiyun 
halrf_set_tssi_enable(void * dm_void,boolean enable)3551*4882a593Smuzhiyun void halrf_set_tssi_enable(void *dm_void, boolean enable)
3552*4882a593Smuzhiyun {
3553*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3554*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &(dm->rf_table);
3555*4882a593Smuzhiyun 
3556*4882a593Smuzhiyun 	if (enable == 1) {
3557*4882a593Smuzhiyun 		rf->power_track_type = 4;
3558*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1e7c, 0x40000000, 0x1);
3559*4882a593Smuzhiyun 	} else {
3560*4882a593Smuzhiyun 		rf->power_track_type = 0;
3561*4882a593Smuzhiyun 		odm_set_bb_reg(dm, R_0x1e7c, 0x40000000, 0x0);
3562*4882a593Smuzhiyun 	}
3563*4882a593Smuzhiyun }
3564*4882a593Smuzhiyun 
3565*4882a593Smuzhiyun 
halrf_do_thermal(void * dm_void)3566*4882a593Smuzhiyun void halrf_do_thermal(void *dm_void)
3567*4882a593Smuzhiyun {
3568*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3569*4882a593Smuzhiyun 
3570*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3571*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3572*4882a593Smuzhiyun 		halrf_do_thermal_8822c(dm);
3573*4882a593Smuzhiyun #endif
3574*4882a593Smuzhiyun }
3575*4882a593Smuzhiyun 
3576*4882a593Smuzhiyun 
3577*4882a593Smuzhiyun 
halrf_set_tssi_value(void * dm_void,u32 tssi_value)3578*4882a593Smuzhiyun u32 halrf_set_tssi_value(void *dm_void, u32 tssi_value)
3579*4882a593Smuzhiyun {
3580*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3581*4882a593Smuzhiyun 
3582*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3583*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3584*4882a593Smuzhiyun 		return halrf_set_tssi_value_8822c(dm, tssi_value);
3585*4882a593Smuzhiyun #endif
3586*4882a593Smuzhiyun 
3587*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3588*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3589*4882a593Smuzhiyun 		return halrf_set_tssi_value_8814b(dm, tssi_value);
3590*4882a593Smuzhiyun #endif
3591*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3592*4882a593Smuzhiyun 		if (dm->support_ic_type & ODM_RTL8723F)
3593*4882a593Smuzhiyun 		return halrf_tssi_set_de_8723f(dm, tssi_value);
3594*4882a593Smuzhiyun #endif
3595*4882a593Smuzhiyun 
3596*4882a593Smuzhiyun 	return 0;
3597*4882a593Smuzhiyun }
3598*4882a593Smuzhiyun 
halrf_set_tssi_power(void * dm_void,s8 power)3599*4882a593Smuzhiyun void halrf_set_tssi_power(void *dm_void, s8 power)
3600*4882a593Smuzhiyun {
3601*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3602*4882a593Smuzhiyun 
3603*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3604*4882a593Smuzhiyun 	/*halrf_set_tssi_poewr_8822c(dm, power);*/
3605*4882a593Smuzhiyun #endif
3606*4882a593Smuzhiyun }
3607*4882a593Smuzhiyun 
halrf_tssi_set_de_for_tx_verify(void * dm_void,u32 tssi_de,u8 path)3608*4882a593Smuzhiyun void halrf_tssi_set_de_for_tx_verify(void *dm_void, u32 tssi_de, u8 path)
3609*4882a593Smuzhiyun {
3610*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3611*4882a593Smuzhiyun 
3612*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3613*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3614*4882a593Smuzhiyun 		halrf_tssi_set_de_for_tx_verify_8822c(dm, tssi_de, path);
3615*4882a593Smuzhiyun #endif
3616*4882a593Smuzhiyun 
3617*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3618*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3619*4882a593Smuzhiyun 		halrf_tssi_set_de_for_tx_verify_8814b(dm, tssi_de, path);
3620*4882a593Smuzhiyun #endif
3621*4882a593Smuzhiyun 
3622*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3623*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
3624*4882a593Smuzhiyun 		halrf_tssi_set_de_for_tx_verify_8812f(dm, tssi_de, path);
3625*4882a593Smuzhiyun #endif
3626*4882a593Smuzhiyun 
3627*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3628*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
3629*4882a593Smuzhiyun 		halrf_tssi_set_de_for_tx_verify_8197g(dm, tssi_de, path);
3630*4882a593Smuzhiyun #endif
3631*4882a593Smuzhiyun 
3632*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3633*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F)
3634*4882a593Smuzhiyun 		halrf_tssi_set_de_for_tx_verify_8723f(dm, tssi_de, path);
3635*4882a593Smuzhiyun #endif
3636*4882a593Smuzhiyun }
3637*4882a593Smuzhiyun 
halrf_query_tssi_value(void * dm_void)3638*4882a593Smuzhiyun u32 halrf_query_tssi_value(void *dm_void)
3639*4882a593Smuzhiyun {
3640*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3641*4882a593Smuzhiyun 
3642*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3643*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3644*4882a593Smuzhiyun 		return halrf_query_tssi_value_8822c(dm);
3645*4882a593Smuzhiyun #endif
3646*4882a593Smuzhiyun 
3647*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3648*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3649*4882a593Smuzhiyun 		return halrf_query_tssi_value_8814b(dm);
3650*4882a593Smuzhiyun #endif
3651*4882a593Smuzhiyun 	return 0;
3652*4882a593Smuzhiyun }
3653*4882a593Smuzhiyun 
halrf_tssi_cck(void * dm_void)3654*4882a593Smuzhiyun void halrf_tssi_cck(void *dm_void)
3655*4882a593Smuzhiyun {
3656*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3657*4882a593Smuzhiyun 
3658*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3659*4882a593Smuzhiyun 	/*halrf_tssi_cck_8822c(dm);*/
3660*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3661*4882a593Smuzhiyun 		halrf_thermal_cck_8822c(dm);
3662*4882a593Smuzhiyun #endif
3663*4882a593Smuzhiyun 
3664*4882a593Smuzhiyun }
3665*4882a593Smuzhiyun 
halrf_thermal_cck(void * dm_void)3666*4882a593Smuzhiyun void halrf_thermal_cck(void *dm_void)
3667*4882a593Smuzhiyun {
3668*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3669*4882a593Smuzhiyun 
3670*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3671*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3672*4882a593Smuzhiyun 		halrf_thermal_cck_8822c(dm);
3673*4882a593Smuzhiyun #endif
3674*4882a593Smuzhiyun 
3675*4882a593Smuzhiyun }
3676*4882a593Smuzhiyun 
halrf_tssi_set_de(void * dm_void)3677*4882a593Smuzhiyun void halrf_tssi_set_de(void *dm_void)
3678*4882a593Smuzhiyun {
3679*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3680*4882a593Smuzhiyun 
3681*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3682*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3683*4882a593Smuzhiyun 		halrf_tssi_set_de_8814b(dm);
3684*4882a593Smuzhiyun #endif
3685*4882a593Smuzhiyun }
3686*4882a593Smuzhiyun 
halrf_tssi_dck(void * dm_void,u8 direct_do)3687*4882a593Smuzhiyun void halrf_tssi_dck(void *dm_void, u8 direct_do)
3688*4882a593Smuzhiyun {
3689*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3690*4882a593Smuzhiyun 
3691*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, true);
3692*4882a593Smuzhiyun 
3693*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3694*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B) {
3695*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
3696*4882a593Smuzhiyun 		if (dm->rfe_type == 1 || dm->rfe_type == 4 || dm->rfe_type == 5)
3697*4882a593Smuzhiyun 			return;
3698*4882a593Smuzhiyun #else
3699*4882a593Smuzhiyun 		if (dm->rfe_type == 1 || dm->rfe_type == 6)
3700*4882a593Smuzhiyun 			return;
3701*4882a593Smuzhiyun #endif
3702*4882a593Smuzhiyun 		halrf_tssi_dck_8814b(dm, direct_do);
3703*4882a593Smuzhiyun 	}
3704*4882a593Smuzhiyun #endif
3705*4882a593Smuzhiyun 
3706*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3707*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3708*4882a593Smuzhiyun 		halrf_tssi_dck_8822c(dm);
3709*4882a593Smuzhiyun #endif
3710*4882a593Smuzhiyun 
3711*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3712*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
3713*4882a593Smuzhiyun 		halrf_tssi_dck_8812f(dm);
3714*4882a593Smuzhiyun #endif
3715*4882a593Smuzhiyun 
3716*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3717*4882a593Smuzhiyun 	if (dm->support_ic_type == ODM_RTL8197G)
3718*4882a593Smuzhiyun 		halrf_tssi_dck_8197g(dm);
3719*4882a593Smuzhiyun #endif
3720*4882a593Smuzhiyun 
3721*4882a593Smuzhiyun 	halrf_rfk_handshake(dm, false);
3722*4882a593Smuzhiyun 
3723*4882a593Smuzhiyun }
3724*4882a593Smuzhiyun 
halrf_calculate_tssi_codeword(void * dm_void)3725*4882a593Smuzhiyun void halrf_calculate_tssi_codeword(void *dm_void)
3726*4882a593Smuzhiyun {
3727*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3728*4882a593Smuzhiyun 
3729*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3730*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3731*4882a593Smuzhiyun 		halrf_calculate_tssi_codeword_8814b(dm, RF_PATH_A);
3732*4882a593Smuzhiyun #endif
3733*4882a593Smuzhiyun 
3734*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3735*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3736*4882a593Smuzhiyun 		halrf_calculate_tssi_codeword_8822c(dm);
3737*4882a593Smuzhiyun #endif
3738*4882a593Smuzhiyun }
3739*4882a593Smuzhiyun 
halrf_set_tssi_codeword(void * dm_void)3740*4882a593Smuzhiyun void halrf_set_tssi_codeword(void *dm_void)
3741*4882a593Smuzhiyun {
3742*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3743*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3744*4882a593Smuzhiyun #if !(DM_ODM_SUPPORT_TYPE & ODM_IOT)
3745*4882a593Smuzhiyun 	struct _halrf_tssi_data *tssi = &rf->halrf_tssi_data;
3746*4882a593Smuzhiyun #endif
3747*4882a593Smuzhiyun 
3748*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3749*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3750*4882a593Smuzhiyun 		halrf_set_tssi_codeword_8814b(dm, tssi->tssi_codeword);
3751*4882a593Smuzhiyun #endif
3752*4882a593Smuzhiyun 
3753*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3754*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3755*4882a593Smuzhiyun 		halrf_set_tssi_codeword_8822c(dm, tssi->tssi_codeword);
3756*4882a593Smuzhiyun #endif
3757*4882a593Smuzhiyun 
3758*4882a593Smuzhiyun }
3759*4882a593Smuzhiyun 
halrf_get_tssi_codeword_for_txindex(void * dm_void)3760*4882a593Smuzhiyun u8 halrf_get_tssi_codeword_for_txindex(void *dm_void)
3761*4882a593Smuzhiyun {
3762*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3763*4882a593Smuzhiyun 
3764*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3765*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B) {
3766*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
3767*4882a593Smuzhiyun 		return 80;
3768*4882a593Smuzhiyun #else
3769*4882a593Smuzhiyun 		return 60;
3770*4882a593Smuzhiyun #endif
3771*4882a593Smuzhiyun 	}
3772*4882a593Smuzhiyun #endif
3773*4882a593Smuzhiyun 
3774*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3775*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3776*4882a593Smuzhiyun 		return 64;
3777*4882a593Smuzhiyun #endif
3778*4882a593Smuzhiyun 
3779*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3780*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
3781*4882a593Smuzhiyun 		return 100;
3782*4882a593Smuzhiyun #endif
3783*4882a593Smuzhiyun 
3784*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3785*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
3786*4882a593Smuzhiyun 		return 100;
3787*4882a593Smuzhiyun #endif
3788*4882a593Smuzhiyun 
3789*4882a593Smuzhiyun 	return 60;
3790*4882a593Smuzhiyun }
3791*4882a593Smuzhiyun 
halrf_tssi_clean_de(void * dm_void)3792*4882a593Smuzhiyun void halrf_tssi_clean_de(
3793*4882a593Smuzhiyun 	void *dm_void)
3794*4882a593Smuzhiyun {
3795*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3796*4882a593Smuzhiyun 
3797*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3798*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
3799*4882a593Smuzhiyun 		halrf_tssi_clean_de_8812f(dm);
3800*4882a593Smuzhiyun #endif
3801*4882a593Smuzhiyun 
3802*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3803*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3804*4882a593Smuzhiyun 		halrf_tssi_clean_de_8814b(dm);
3805*4882a593Smuzhiyun #endif
3806*4882a593Smuzhiyun 
3807*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3808*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
3809*4882a593Smuzhiyun 		halrf_tssi_clean_de_8197g(dm);
3810*4882a593Smuzhiyun #endif
3811*4882a593Smuzhiyun 
3812*4882a593Smuzhiyun }
3813*4882a593Smuzhiyun 
halrf_tssi_trigger_de(void * dm_void,u8 path)3814*4882a593Smuzhiyun u32 halrf_tssi_trigger_de(void *dm_void, u8 path)
3815*4882a593Smuzhiyun {
3816*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3817*4882a593Smuzhiyun 
3818*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3819*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
3820*4882a593Smuzhiyun 		return halrf_tssi_trigger_de_8812f(dm, path);
3821*4882a593Smuzhiyun #endif
3822*4882a593Smuzhiyun 
3823*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3824*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3825*4882a593Smuzhiyun 		return halrf_tssi_trigger_de_8814b(dm, path);
3826*4882a593Smuzhiyun #endif
3827*4882a593Smuzhiyun 
3828*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3829*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
3830*4882a593Smuzhiyun 		return halrf_tssi_trigger_de_8197g(dm, path);
3831*4882a593Smuzhiyun #endif
3832*4882a593Smuzhiyun 	return 0;
3833*4882a593Smuzhiyun }
3834*4882a593Smuzhiyun 
halrf_tssi_get_de(void * dm_void,u8 path)3835*4882a593Smuzhiyun u32 halrf_tssi_get_de(void *dm_void, u8 path)
3836*4882a593Smuzhiyun {
3837*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3838*4882a593Smuzhiyun 
3839*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3840*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3841*4882a593Smuzhiyun 		return halrf_tssi_get_de_8822c(dm, path);
3842*4882a593Smuzhiyun #endif
3843*4882a593Smuzhiyun 
3844*4882a593Smuzhiyun #if (RTL8812F_SUPPORT == 1)
3845*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8812F)
3846*4882a593Smuzhiyun 		return halrf_tssi_get_de_8812f(dm, path);
3847*4882a593Smuzhiyun #endif
3848*4882a593Smuzhiyun 
3849*4882a593Smuzhiyun #if (RTL8814B_SUPPORT == 1)
3850*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8814B)
3851*4882a593Smuzhiyun 		return halrf_tssi_get_de_8814b(dm, path);
3852*4882a593Smuzhiyun #endif
3853*4882a593Smuzhiyun 
3854*4882a593Smuzhiyun #if (RTL8197G_SUPPORT == 1)
3855*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8197G)
3856*4882a593Smuzhiyun 		return halrf_tssi_get_de_8197g(dm, path);
3857*4882a593Smuzhiyun #endif
3858*4882a593Smuzhiyun 
3859*4882a593Smuzhiyun 	return 0;
3860*4882a593Smuzhiyun }
3861*4882a593Smuzhiyun 
halrf_get_online_tssi_de(void * dm_void,u8 path,s32 pout)3862*4882a593Smuzhiyun u32 halrf_get_online_tssi_de(void *dm_void, u8 path, s32 pout)
3863*4882a593Smuzhiyun {
3864*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3865*4882a593Smuzhiyun 
3866*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
3867*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8723F)
3868*4882a593Smuzhiyun 		return halrf_get_online_tssi_de_8723f(dm, path, pout);
3869*4882a593Smuzhiyun #endif
3870*4882a593Smuzhiyun 	return 0;
3871*4882a593Smuzhiyun }
3872*4882a593Smuzhiyun 
halrf_tssi_trigger(void * dm_void)3873*4882a593Smuzhiyun void halrf_tssi_trigger(void *dm_void)
3874*4882a593Smuzhiyun {
3875*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3876*4882a593Smuzhiyun 	struct dm_rf_calibration_struct *cali_info = &(dm->rf_calibrate_info);
3877*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &(dm->rf_table);
3878*4882a593Smuzhiyun 
3879*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
3880*4882a593Smuzhiyun 	if (*dm->mp_mode == 1) {
3881*4882a593Smuzhiyun 		if (cali_info->txpowertrack_control == 0 ||
3882*4882a593Smuzhiyun 			cali_info->txpowertrack_control == 1) {
3883*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
3884*4882a593Smuzhiyun 				"[TSSI]======>%s MP Mode UI chose thermal tracking. return !!!\n", __func__);
3885*4882a593Smuzhiyun 			return;
3886*4882a593Smuzhiyun 		}
3887*4882a593Smuzhiyun 	} else {
3888*4882a593Smuzhiyun 		if (rf->power_track_type >= 0 && rf->power_track_type <= 3) {
3889*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
3890*4882a593Smuzhiyun 				"[TSSI]======>%s Normal Mode efues is thermal tracking. return !!!\n", __func__);
3891*4882a593Smuzhiyun 			return;
3892*4882a593Smuzhiyun 		}
3893*4882a593Smuzhiyun 	}
3894*4882a593Smuzhiyun #endif
3895*4882a593Smuzhiyun 
3896*4882a593Smuzhiyun 	halrf_calculate_tssi_codeword(dm);
3897*4882a593Smuzhiyun 	halrf_set_tssi_codeword(dm);
3898*4882a593Smuzhiyun 	halrf_tssi_dck(dm, false);
3899*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
3900*4882a593Smuzhiyun 	halrf_tssi_get_efuse(dm);
3901*4882a593Smuzhiyun #endif
3902*4882a593Smuzhiyun 	halrf_tssi_set_de(dm);
3903*4882a593Smuzhiyun 	halrf_do_tssi(dm);
3904*4882a593Smuzhiyun }
3905*4882a593Smuzhiyun 
halrf_txgapk_write_gain_table(void * dm_void)3906*4882a593Smuzhiyun void halrf_txgapk_write_gain_table(void *dm_void)
3907*4882a593Smuzhiyun {
3908*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3909*4882a593Smuzhiyun 
3910*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3911*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3912*4882a593Smuzhiyun 		halrf_txgapk_save_all_tx_gain_table_8822c(dm);
3913*4882a593Smuzhiyun #endif
3914*4882a593Smuzhiyun }
3915*4882a593Smuzhiyun 
halrf_txgapk_reload_tx_gain(void * dm_void)3916*4882a593Smuzhiyun void halrf_txgapk_reload_tx_gain(void *dm_void)
3917*4882a593Smuzhiyun {
3918*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3919*4882a593Smuzhiyun 
3920*4882a593Smuzhiyun #if (RTL8822C_SUPPORT == 1)
3921*4882a593Smuzhiyun 	if (dm->support_ic_type & ODM_RTL8822C)
3922*4882a593Smuzhiyun 		halrf_txgapk_reload_tx_gain_8822c(dm);
3923*4882a593Smuzhiyun #endif
3924*4882a593Smuzhiyun }
3925*4882a593Smuzhiyun 
halrf_txgap_enable_disable(void * dm_void,u8 enable)3926*4882a593Smuzhiyun void halrf_txgap_enable_disable(void *dm_void, u8 enable)
3927*4882a593Smuzhiyun {
3928*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3929*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &(dm->rf_table);
3930*4882a593Smuzhiyun 
3931*4882a593Smuzhiyun 	if (enable) {
3932*4882a593Smuzhiyun 		rf->rf_supportability = rf->rf_supportability | HAL_RF_TXGAPK;
3933*4882a593Smuzhiyun 		halrf_txgapk_trigger(dm);
3934*4882a593Smuzhiyun 	} else {
3935*4882a593Smuzhiyun 		rf->rf_supportability = rf->rf_supportability & ~HAL_RF_TXGAPK;
3936*4882a593Smuzhiyun 		halrf_txgapk_reload_tx_gain(dm);
3937*4882a593Smuzhiyun 	}
3938*4882a593Smuzhiyun }
3939*4882a593Smuzhiyun 
3940*4882a593Smuzhiyun #if (RTL8723F_SUPPORT == 1)
halrf_xtal_thermal_track(void * dm_void)3941*4882a593Smuzhiyun void halrf_xtal_thermal_track(void *dm_void)
3942*4882a593Smuzhiyun {
3943*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
3944*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
3945*4882a593Smuzhiyun 	struct _halrf_tssi_data *tssi = &rf->halrf_tssi_data;
3946*4882a593Smuzhiyun 	struct dm_rf_calibration_struct *cali_info = &(dm->rf_calibrate_info);
3947*4882a593Smuzhiyun 	s8	*delta_swing_table_xtal_up = NULL;
3948*4882a593Smuzhiyun 	u8	xtal_offset_eanble = 0, i =0;
3949*4882a593Smuzhiyun 	s8	thermal_value = 0, thermal_detla = 0;
3950*4882a593Smuzhiyun 	u8  	thermal_base = 0;
3951*4882a593Smuzhiyun 	s8  	xtal_table_up[DELTA_SWINGIDX_SIZE] = {0};
3952*4882a593Smuzhiyun 	s8  	xtal_table_down[DELTA_SWINGIDX_SIZE] = {0};
3953*4882a593Smuzhiyun 	u32 	reg_val = 0, crystal_cap = 0;
3954*4882a593Smuzhiyun 
3955*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
3956*4882a593Smuzhiyun 	       "[RF][xtal] ======>%s\n", __func__);
3957*4882a593Smuzhiyun 
3958*4882a593Smuzhiyun 	if ( dm->support_ic_type == ODM_RTL8723F) {
3959*4882a593Smuzhiyun 		if (rf->is_dpk_in_progress || dm->rf_calibrate_info.is_iqk_in_progress ||
3960*4882a593Smuzhiyun 		    dm->is_psd_in_process || rf->is_tssi_in_progress ||
3961*4882a593Smuzhiyun 		    !(rf->rf_supportability & HAL_RF_DPK_TRACK) ||
3962*4882a593Smuzhiyun 		    rf->is_txgapk_in_progress)
3963*4882a593Smuzhiyun 			return;
3964*4882a593Smuzhiyun 
3965*4882a593Smuzhiyun 		if(tssi->thermal[0] == 0xff) {
3966*4882a593Smuzhiyun 			//RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "[RF][xtal] thermal 0xFF, return!\n");
3967*4882a593Smuzhiyun 			return;
3968*4882a593Smuzhiyun 		} else {
3969*4882a593Smuzhiyun 			thermal_base = tssi->thermal[0];
3970*4882a593Smuzhiyun 			//RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "[RF][xtal] thermal_base = 0x%x\n", thermal_base);
3971*4882a593Smuzhiyun 		}
3972*4882a593Smuzhiyun 
3973*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "[RF][xtal] thermal_base = 0x%x\n", thermal_base);
3974*4882a593Smuzhiyun 
3975*4882a593Smuzhiyun 		thermal_value = (s8)odm_get_rf_reg(dm, RF_PATH_A, RF_0x42, 0x7E);	/* 0x42: RF Reg[6:1]*/
3976*4882a593Smuzhiyun 
3977*4882a593Smuzhiyun 		thermal_detla = (s8)(thermal_value - thermal_base);
3978*4882a593Smuzhiyun 
3979*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "[RF][xtal] cali_info->xtal_offset = 0x%x\n", cali_info->xtal_offset);
3980*4882a593Smuzhiyun 
3981*4882a593Smuzhiyun 		cali_info->xtal_offset_last = cali_info->xtal_offset;
3982*4882a593Smuzhiyun 		/*
3983*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
3984*4882a593Smuzhiyun 						   "[RF][Xtal] cali_info->delta_swing_table_xtal_p = %d\n", cali_info->delta_swing_table_xtal_p[2]);
3985*4882a593Smuzhiyun 		*/
3986*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
3987*4882a593Smuzhiyun 		       "[RF][Xtal] thermal_value = 0x%x, thermal_detla = 0x%x, xtal_offset_last = 0x%x\n",
3988*4882a593Smuzhiyun 		       thermal_value, thermal_detla, cali_info->xtal_offset_last);
3989*4882a593Smuzhiyun 		odm_move_memory(dm, xtal_table_up, cali_info->delta_swing_table_xtal_p, sizeof(xtal_table_up));//(void *)
3990*4882a593Smuzhiyun 		odm_move_memory(dm, xtal_table_down, cali_info->delta_swing_table_xtal_n, sizeof(xtal_table_down));
3991*4882a593Smuzhiyun 		/*
3992*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
3993*4882a593Smuzhiyun 						   "[RF][Xtal] xtal_table_up[1] = %d\n", xtal_table_up[1]);*/
3994*4882a593Smuzhiyun 		if(thermal_detla < 0) {
3995*4882a593Smuzhiyun 
3996*4882a593Smuzhiyun 			if (thermal_detla < -29)
3997*4882a593Smuzhiyun 				i = 29;
3998*4882a593Smuzhiyun 			else
3999*4882a593Smuzhiyun 				i = (u8)(-1 * thermal_detla);
4000*4882a593Smuzhiyun 			cali_info->xtal_offset = xtal_table_down[i];
4001*4882a593Smuzhiyun 		} else {
4002*4882a593Smuzhiyun 
4003*4882a593Smuzhiyun 			if (thermal_detla >= 30)
4004*4882a593Smuzhiyun 				i = 29;
4005*4882a593Smuzhiyun 			else
4006*4882a593Smuzhiyun 				i = thermal_detla;
4007*4882a593Smuzhiyun 
4008*4882a593Smuzhiyun 			cali_info->xtal_offset = xtal_table_up[i];
4009*4882a593Smuzhiyun 		}
4010*4882a593Smuzhiyun 
4011*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4012*4882a593Smuzhiyun 		       "[RF][Xtal] xtal_offset = %d\n", cali_info->xtal_offset);
4013*4882a593Smuzhiyun 		if (cali_info->xtal_offset_last == cali_info->xtal_offset)
4014*4882a593Smuzhiyun 			xtal_offset_eanble = 0;
4015*4882a593Smuzhiyun 		else
4016*4882a593Smuzhiyun 			xtal_offset_eanble = 1;
4017*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4018*4882a593Smuzhiyun 		       "[RF][Xtal] xtal_offset_eanble = %d\n", xtal_offset_eanble);
4019*4882a593Smuzhiyun 		if (xtal_offset_eanble != 0) {
4020*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "**********Enter Xtal Tracking**********\n");
4021*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4022*4882a593Smuzhiyun 		       "[RF][Xtal] R_0x103c[16:10] = 0x%x\n", odm_get_mac_reg(dm, R_0x103c, 0x0001FC00));
4023*4882a593Smuzhiyun 
4024*4882a593Smuzhiyun 			crystal_cap = dm->dm_cfo_track.crystal_cap_default & 0x7F;
4025*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4026*4882a593Smuzhiyun 		       "[RF][Xtal] DEFAULT crystal_cap = 0x%x\n", crystal_cap);
4027*4882a593Smuzhiyun 			reg_val = crystal_cap + cali_info->xtal_offset;
4028*4882a593Smuzhiyun 			//reg_val = (u32)(odm_get_mac_reg(dm, R_0x103c, 0x0001FC00) + cali_info->xtal_offset);
4029*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4030*4882a593Smuzhiyun 		       "[RF][Xtal] reg_val = 0x%x\n", reg_val);
4031*4882a593Smuzhiyun 			/* write 0x103c[23:17] = 0x103c[16:10] = crystal_cap */
4032*4882a593Smuzhiyun 			crystal_cap = reg_val | (reg_val << 7);
4033*4882a593Smuzhiyun 			odm_set_mac_reg(dm, R_0x103c, 0x00FFFC00, crystal_cap);
4034*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4035*4882a593Smuzhiyun 		       "[RF][Xtal] R_0x103c[16:10] = 0x%x\n", odm_get_mac_reg(dm, R_0x103c, 0x0001FC00));
4036*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4037*4882a593Smuzhiyun 		       "[RF][Xtal] R_0x103c[23:17] = 0x%x\n", odm_get_mac_reg(dm, R_0x103c, 0x00FE0000));
4038*4882a593Smuzhiyun 			RF_DBG(dm, DBG_RF_TX_PWR_TRACK, "**********End Xtal Tracking**********\n");
4039*4882a593Smuzhiyun 		}
4040*4882a593Smuzhiyun 		//odm_set_rf_reg(dm, RF_PATH_A, RF_0x42, 0x30000, 0x3);
4041*4882a593Smuzhiyun 		//delay
4042*4882a593Smuzhiyun 	}
4043*4882a593Smuzhiyun 	/*RF_DBG(dm, DBG_RF_TX_PWR_TRACK,
4044*4882a593Smuzhiyun 	       "[RF][xtal] <======%s\n", __func__);*/
4045*4882a593Smuzhiyun }
4046*4882a593Smuzhiyun #endif
4047*4882a593Smuzhiyun 
_halrf_dump_subpage(void * dm_void,u32 * _used,char * output,u32 * _out_len,u8 page)4048*4882a593Smuzhiyun void _halrf_dump_subpage(void *dm_void, u32 *_used, char *output, u32 *_out_len, u8 page)
4049*4882a593Smuzhiyun {
4050*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4051*4882a593Smuzhiyun 
4052*4882a593Smuzhiyun 	u32 used = *_used;
4053*4882a593Smuzhiyun 	u32 out_len = *_out_len;
4054*4882a593Smuzhiyun 	u32 addr;
4055*4882a593Smuzhiyun 
4056*4882a593Smuzhiyun 	PDM_SNPF(out_len, used, output + used, out_len - used,
4057*4882a593Smuzhiyun 		 "\n===============[ Subpage_%d start]===============\n", page);
4058*4882a593Smuzhiyun 
4059*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_RFK, " ===============[ Subpage_%d start]===============\n", page);
4060*4882a593Smuzhiyun 
4061*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1b00, BIT(2) | BIT(1), page);
4062*4882a593Smuzhiyun 
4063*4882a593Smuzhiyun 	for (addr = 0x1b00; addr < 0x1c00; addr += 0x10) {
4064*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
4065*4882a593Smuzhiyun 			 " 0x%x : 0x%08x  0x%08x  0x%08x  0x%08x\n", addr,
4066*4882a593Smuzhiyun 			odm_get_bb_reg(dm, addr, MASKDWORD),
4067*4882a593Smuzhiyun 		 	odm_get_bb_reg(dm, addr + 0x4, MASKDWORD),
4068*4882a593Smuzhiyun 		 	odm_get_bb_reg(dm, addr + 0x8, MASKDWORD),
4069*4882a593Smuzhiyun 		 	odm_get_bb_reg(dm, addr + 0xc, MASKDWORD));
4070*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_RFK, " 0x%x : 0x%08x  0x%08x  0x%08x  0x%08x\n", addr,
4071*4882a593Smuzhiyun 		       odm_get_bb_reg(dm, addr, MASKDWORD),
4072*4882a593Smuzhiyun 		       odm_get_bb_reg(dm, addr + 0x4, MASKDWORD),
4073*4882a593Smuzhiyun 		       odm_get_bb_reg(dm, addr + 0x8, MASKDWORD),
4074*4882a593Smuzhiyun 		       odm_get_bb_reg(dm, addr + 0xc, MASKDWORD));
4075*4882a593Smuzhiyun 	}
4076*4882a593Smuzhiyun 
4077*4882a593Smuzhiyun 	*_used = used;
4078*4882a593Smuzhiyun 	*_out_len = out_len;
4079*4882a593Smuzhiyun }
4080*4882a593Smuzhiyun 
halrf_dump_rfk_reg(void * dm_void,char input[][16],u32 * _used,char * output,u32 * _out_len)4081*4882a593Smuzhiyun void halrf_dump_rfk_reg(void *dm_void, char input[][16], u32 *_used,
4082*4882a593Smuzhiyun 			      char *output, u32 *_out_len)
4083*4882a593Smuzhiyun {
4084*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4085*4882a593Smuzhiyun 	struct _hal_rf_ *rf = &dm->rf_table;
4086*4882a593Smuzhiyun 
4087*4882a593Smuzhiyun 	char help[] = "-h";
4088*4882a593Smuzhiyun 	u32 var1[10] = {0};
4089*4882a593Smuzhiyun 	u32 used = *_used;
4090*4882a593Smuzhiyun 	u32 out_len = *_out_len;
4091*4882a593Smuzhiyun 	u32 reg_1b00, supportability;
4092*4882a593Smuzhiyun 	u8 page;
4093*4882a593Smuzhiyun 
4094*4882a593Smuzhiyun 	if (!(dm->support_ic_type & (ODM_IC_11AC_SERIES |  ODM_IC_JGR3_SERIES))) {
4095*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
4096*4882a593Smuzhiyun 			 "CMD is Unsupported due to IC type!!!\n");
4097*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_RFK, "[RFK] CMD is Unsupported due to IC type!!!\n");
4098*4882a593Smuzhiyun 		return;
4099*4882a593Smuzhiyun 	} else if (rf->is_dpk_in_progress || dm->rf_calibrate_info.is_iqk_in_progress ||
4100*4882a593Smuzhiyun 	    dm->is_psd_in_process || rf->is_tssi_in_progress || rf->is_txgapk_in_progress) {
4101*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
4102*4882a593Smuzhiyun 			 "Bypass CMD due to RFK is doing!!!\n");
4103*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_RFK, "[RFK] Bypass CMD due to RFK is doing!!!\n");
4104*4882a593Smuzhiyun 		return;
4105*4882a593Smuzhiyun 	}
4106*4882a593Smuzhiyun 
4107*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
4108*4882a593Smuzhiyun 	if (*dm->is_fcs_mode_enable) {
4109*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
4110*4882a593Smuzhiyun 			 "Bypass CMD due to FCS mode!!!\n");
4111*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_RFK, "[RFK] Bypass CMD due to FCS mode!!!\n");
4112*4882a593Smuzhiyun 		return;
4113*4882a593Smuzhiyun 	}
4114*4882a593Smuzhiyun #endif
4115*4882a593Smuzhiyun 	supportability = rf->rf_supportability;
4116*4882a593Smuzhiyun 
4117*4882a593Smuzhiyun 	/*to avoid DPK track interruption*/
4118*4882a593Smuzhiyun 	rf->rf_supportability = rf->rf_supportability & ~HAL_RF_DPK_TRACK;
4119*4882a593Smuzhiyun 
4120*4882a593Smuzhiyun 	reg_1b00 = odm_get_bb_reg(dm, R_0x1b00, MASKDWORD);
4121*4882a593Smuzhiyun 
4122*4882a593Smuzhiyun 	if (input[2])
4123*4882a593Smuzhiyun 		PHYDM_SSCANF(input[2], DCMD_DECIMAL, &var1[0]);
4124*4882a593Smuzhiyun 
4125*4882a593Smuzhiyun 	if ((strcmp(input[2], help) == 0))
4126*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
4127*4882a593Smuzhiyun 			 "dump subpage {0:Page0, 1:Page1, 2:Page2, 3:Page3, 4:all}\n");
4128*4882a593Smuzhiyun 	else if (var1[0] > 4)
4129*4882a593Smuzhiyun 		PDM_SNPF(out_len, used, output + used, out_len - used,
4130*4882a593Smuzhiyun 			 "Wrong subpage number!!\n");
4131*4882a593Smuzhiyun 	else if (var1[0] == 4) {
4132*4882a593Smuzhiyun 		for (page = 0; page < 4; page++)
4133*4882a593Smuzhiyun 			_halrf_dump_subpage(dm, &used, output, &out_len, page);
4134*4882a593Smuzhiyun 	} else
4135*4882a593Smuzhiyun 		_halrf_dump_subpage(dm, &used, output, &out_len, (u8)var1[0]);
4136*4882a593Smuzhiyun 
4137*4882a593Smuzhiyun 	odm_set_bb_reg(dm, R_0x1b00, MASKDWORD, reg_1b00);
4138*4882a593Smuzhiyun 
4139*4882a593Smuzhiyun 	rf->rf_supportability = supportability;
4140*4882a593Smuzhiyun 
4141*4882a593Smuzhiyun 	*_used = used;
4142*4882a593Smuzhiyun 	*_out_len = out_len;
4143*4882a593Smuzhiyun }
4144*4882a593Smuzhiyun 
4145*4882a593Smuzhiyun /*Golbal function*/
halrf_reload_bp(void * dm_void,u32 * bp_reg,u32 * bp,u32 num)4146*4882a593Smuzhiyun void halrf_reload_bp(void *dm_void, u32 *bp_reg, u32 *bp, u32 num)
4147*4882a593Smuzhiyun {
4148*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4149*4882a593Smuzhiyun 	u32 i;
4150*4882a593Smuzhiyun 
4151*4882a593Smuzhiyun 	for (i = 0; i < num; i++)
4152*4882a593Smuzhiyun 		odm_write_4byte(dm, bp_reg[i], bp[i]);
4153*4882a593Smuzhiyun }
4154*4882a593Smuzhiyun 
halrf_reload_bprf(void * dm_void,u32 * bp_reg,u32 bp[][4],u32 num,u8 ss)4155*4882a593Smuzhiyun void halrf_reload_bprf(void *dm_void, u32 *bp_reg, u32 bp[][4], u32 num,
4156*4882a593Smuzhiyun 		       u8 ss)
4157*4882a593Smuzhiyun {
4158*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4159*4882a593Smuzhiyun 	u32 i, path;
4160*4882a593Smuzhiyun 
4161*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
4162*4882a593Smuzhiyun 		for (path = 0; path < ss; path++)
4163*4882a593Smuzhiyun 			odm_set_rf_reg(dm, (enum rf_path)path, bp_reg[i],
4164*4882a593Smuzhiyun 				       MASK20BITS, bp[i][path]);
4165*4882a593Smuzhiyun 	}
4166*4882a593Smuzhiyun }
4167*4882a593Smuzhiyun 
halrf_bp(void * dm_void,u32 * bp_reg,u32 * bp,u32 num)4168*4882a593Smuzhiyun void halrf_bp(void *dm_void, u32 *bp_reg, u32 *bp, u32 num)
4169*4882a593Smuzhiyun {
4170*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4171*4882a593Smuzhiyun 	u32 i;
4172*4882a593Smuzhiyun 
4173*4882a593Smuzhiyun 	for (i = 0; i < num; i++)
4174*4882a593Smuzhiyun 		bp[i] = odm_read_4byte(dm, bp_reg[i]);
4175*4882a593Smuzhiyun }
4176*4882a593Smuzhiyun 
halrf_bprf(void * dm_void,u32 * bp_reg,u32 bp[][4],u32 num,u8 ss)4177*4882a593Smuzhiyun void halrf_bprf(void *dm_void, u32 *bp_reg, u32 bp[][4], u32 num, u8 ss)
4178*4882a593Smuzhiyun {
4179*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4180*4882a593Smuzhiyun 	u32 i, path;
4181*4882a593Smuzhiyun 
4182*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
4183*4882a593Smuzhiyun 		for (path = 0; path < ss; path++) {
4184*4882a593Smuzhiyun 			bp[i][path] =
4185*4882a593Smuzhiyun 				odm_get_rf_reg(dm, (enum rf_path)path,
4186*4882a593Smuzhiyun 					       bp_reg[i], MASK20BITS);
4187*4882a593Smuzhiyun 		}
4188*4882a593Smuzhiyun 	}
4189*4882a593Smuzhiyun }
4190*4882a593Smuzhiyun 
halrf_swap(void * dm_void,u32 * v1,u32 * v2)4191*4882a593Smuzhiyun void halrf_swap(void *dm_void, u32 *v1, u32 *v2)
4192*4882a593Smuzhiyun {
4193*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4194*4882a593Smuzhiyun 	u32 temp;
4195*4882a593Smuzhiyun 
4196*4882a593Smuzhiyun 	temp = *v1;
4197*4882a593Smuzhiyun 	*v1 = *v2;
4198*4882a593Smuzhiyun 	*v2 = temp;
4199*4882a593Smuzhiyun }
4200*4882a593Smuzhiyun 
halrf_bubble(void * dm_void,u32 * v1,u32 * v2)4201*4882a593Smuzhiyun void halrf_bubble(void *dm_void, u32 *v1, u32 *v2)
4202*4882a593Smuzhiyun {
4203*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4204*4882a593Smuzhiyun 	u32 temp;
4205*4882a593Smuzhiyun 
4206*4882a593Smuzhiyun 	if (*v1 >= 0x200 && *v2 >= 0x200) {
4207*4882a593Smuzhiyun 		if (*v1 > *v2)
4208*4882a593Smuzhiyun 			halrf_swap(dm, v1, v2);
4209*4882a593Smuzhiyun 	} else if (*v1 < 0x200 && *v2 < 0x200) {
4210*4882a593Smuzhiyun 		if (*v1 > *v2)
4211*4882a593Smuzhiyun 			halrf_swap(dm, v1, v2);
4212*4882a593Smuzhiyun 	} else if (*v1 < 0x200 && *v2 >= 0x200) {
4213*4882a593Smuzhiyun 		halrf_swap(dm, v1, v2);
4214*4882a593Smuzhiyun 	}
4215*4882a593Smuzhiyun }
4216*4882a593Smuzhiyun 
halrf_b_sort(void * dm_void,u32 * iv,u32 * qv)4217*4882a593Smuzhiyun void halrf_b_sort(void *dm_void, u32 *iv, u32 *qv)
4218*4882a593Smuzhiyun {
4219*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4220*4882a593Smuzhiyun 	u32 temp;
4221*4882a593Smuzhiyun 	u32 i, j;
4222*4882a593Smuzhiyun 
4223*4882a593Smuzhiyun 	RF_DBG(dm, DBG_RF_DACK, "[DACK]bubble!!!!!!!!!!!!");
4224*4882a593Smuzhiyun 	for (i = 0; i < SN - 1; i++) {
4225*4882a593Smuzhiyun 		for (j = 0; j < (SN - 1 - i) ; j++) {
4226*4882a593Smuzhiyun 			halrf_bubble(dm, &iv[j], &iv[j + 1]);
4227*4882a593Smuzhiyun 			halrf_bubble(dm, &qv[j], &qv[j + 1]);
4228*4882a593Smuzhiyun 		}
4229*4882a593Smuzhiyun 	}
4230*4882a593Smuzhiyun }
4231*4882a593Smuzhiyun 
halrf_minmax_compare(void * dm_void,u32 value,u32 * min,u32 * max)4232*4882a593Smuzhiyun void halrf_minmax_compare(void *dm_void, u32 value, u32 *min,
4233*4882a593Smuzhiyun 			  u32 *max)
4234*4882a593Smuzhiyun {
4235*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4236*4882a593Smuzhiyun 
4237*4882a593Smuzhiyun 	if (value >= 0x200) {
4238*4882a593Smuzhiyun 		if (*min >= 0x200) {
4239*4882a593Smuzhiyun 			if (*min > value)
4240*4882a593Smuzhiyun 				*min = value;
4241*4882a593Smuzhiyun 		} else {
4242*4882a593Smuzhiyun 			*min = value;
4243*4882a593Smuzhiyun 		}
4244*4882a593Smuzhiyun 		if (*max >= 0x200) {
4245*4882a593Smuzhiyun 			if (*max < value)
4246*4882a593Smuzhiyun 				*max = value;
4247*4882a593Smuzhiyun 		}
4248*4882a593Smuzhiyun 	} else {
4249*4882a593Smuzhiyun 		if (*min < 0x200) {
4250*4882a593Smuzhiyun 			if (*min > value)
4251*4882a593Smuzhiyun 				*min = value;
4252*4882a593Smuzhiyun 		}
4253*4882a593Smuzhiyun 
4254*4882a593Smuzhiyun 		if (*max  >= 0x200) {
4255*4882a593Smuzhiyun 			*max = value;
4256*4882a593Smuzhiyun 		} else {
4257*4882a593Smuzhiyun 			if (*max < value)
4258*4882a593Smuzhiyun 				*max = value;
4259*4882a593Smuzhiyun 		}
4260*4882a593Smuzhiyun 	}
4261*4882a593Smuzhiyun }
4262*4882a593Smuzhiyun 
halrf_delta(void * dm_void,u32 v1,u32 v2)4263*4882a593Smuzhiyun u32 halrf_delta(void *dm_void, u32 v1, u32 v2)
4264*4882a593Smuzhiyun {
4265*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4266*4882a593Smuzhiyun 
4267*4882a593Smuzhiyun 	if (v1 >= 0x200 && v2 >= 0x200) {
4268*4882a593Smuzhiyun 		if (v1 > v2)
4269*4882a593Smuzhiyun 			return v1 - v2;
4270*4882a593Smuzhiyun 		else
4271*4882a593Smuzhiyun 			return v2 - v1;
4272*4882a593Smuzhiyun 	} else if (v1 >= 0x200 && v2 < 0x200) {
4273*4882a593Smuzhiyun 		return v2 + (0x400 - v1);
4274*4882a593Smuzhiyun 	} else if (v1 < 0x200 && v2 >= 0x200) {
4275*4882a593Smuzhiyun 		return v1 + (0x400 - v2);
4276*4882a593Smuzhiyun 	}
4277*4882a593Smuzhiyun 
4278*4882a593Smuzhiyun 	if (v1 > v2)
4279*4882a593Smuzhiyun 		return v1 - v2;
4280*4882a593Smuzhiyun 	else
4281*4882a593Smuzhiyun 		return v2 - v1;
4282*4882a593Smuzhiyun }
4283*4882a593Smuzhiyun 
halrf_compare(void * dm_void,u32 value)4284*4882a593Smuzhiyun boolean halrf_compare(void *dm_void, u32 value)
4285*4882a593Smuzhiyun {
4286*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4287*4882a593Smuzhiyun 
4288*4882a593Smuzhiyun 	boolean fail = false;
4289*4882a593Smuzhiyun 
4290*4882a593Smuzhiyun 	if (value >= 0x200 && (0x400 - value) > 0x64)
4291*4882a593Smuzhiyun 		fail = true;
4292*4882a593Smuzhiyun 	else if (value < 0x200 && value > 0x64)
4293*4882a593Smuzhiyun 		fail = true;
4294*4882a593Smuzhiyun 
4295*4882a593Smuzhiyun 	if (fail)
4296*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DACK, "[DACK]overflow!!!!!!!!!!!!!!!");
4297*4882a593Smuzhiyun 	return fail;
4298*4882a593Smuzhiyun }
4299*4882a593Smuzhiyun 
halrf_mode(void * dm_void,u32 * i_value,u32 * q_value)4300*4882a593Smuzhiyun void halrf_mode(void *dm_void, u32 *i_value, u32 *q_value)
4301*4882a593Smuzhiyun {
4302*4882a593Smuzhiyun 	struct dm_struct *dm = (struct dm_struct *)dm_void;
4303*4882a593Smuzhiyun 	u32 iv[SN], qv[SN], im[SN], qm[SN], temp, temp1, temp2;
4304*4882a593Smuzhiyun 	u32 p, m, t;
4305*4882a593Smuzhiyun 	u32 i_max = 0, q_max = 0, i_min = 0x0, q_min = 0x0, c = 0x0;
4306*4882a593Smuzhiyun 	u32 i_delta, q_delta;
4307*4882a593Smuzhiyun 	u8 i, j, ii = 0, qi = 0;
4308*4882a593Smuzhiyun 	boolean fail = false;
4309*4882a593Smuzhiyun 
4310*4882a593Smuzhiyun 	ODM_delay_ms(10);
4311*4882a593Smuzhiyun 	for (i = 0; i < SN; i++) {
4312*4882a593Smuzhiyun 		im[i] = 0;
4313*4882a593Smuzhiyun 		qm[i] = 0;
4314*4882a593Smuzhiyun 	}
4315*4882a593Smuzhiyun 	i = 0;
4316*4882a593Smuzhiyun 	c = 0;
4317*4882a593Smuzhiyun 	while (i < SN && c < 1000) {
4318*4882a593Smuzhiyun 		c++;
4319*4882a593Smuzhiyun 		temp = odm_get_bb_reg(dm, 0x2dbc, 0x3fffff);
4320*4882a593Smuzhiyun 		iv[i] = (temp & 0x3ff000) >> 12;
4321*4882a593Smuzhiyun 		qv[i] = temp & 0x3ff;
4322*4882a593Smuzhiyun 
4323*4882a593Smuzhiyun 		fail = false;
4324*4882a593Smuzhiyun 		if (halrf_compare(dm, iv[i]))
4325*4882a593Smuzhiyun 			fail = true;
4326*4882a593Smuzhiyun 		if (halrf_compare(dm, qv[i]))
4327*4882a593Smuzhiyun 			fail = true;
4328*4882a593Smuzhiyun 		if (!fail)
4329*4882a593Smuzhiyun 			i++;
4330*4882a593Smuzhiyun 	}
4331*4882a593Smuzhiyun 	c = 0;
4332*4882a593Smuzhiyun 	do {
4333*4882a593Smuzhiyun 		c++;
4334*4882a593Smuzhiyun 		i_min = iv[0];
4335*4882a593Smuzhiyun 		i_max = iv[0];
4336*4882a593Smuzhiyun 		q_min = qv[0];
4337*4882a593Smuzhiyun 		q_max = qv[0];
4338*4882a593Smuzhiyun 		for (i = 0; i < SN; i++) {
4339*4882a593Smuzhiyun 			halrf_minmax_compare(dm, iv[i], &i_min, &i_max);
4340*4882a593Smuzhiyun 			halrf_minmax_compare(dm, qv[i], &q_min, &q_max);
4341*4882a593Smuzhiyun 		}
4342*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DACK, "[DACK]i_min=0x%x, i_max=0x%x",
4343*4882a593Smuzhiyun 		       i_min, i_max);
4344*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DACK, "[DACK]q_min=0x%x, q_max=0x%x",
4345*4882a593Smuzhiyun 		       q_min, q_max);
4346*4882a593Smuzhiyun 		if (i_max < 0x200 && i_min < 0x200)
4347*4882a593Smuzhiyun 			i_delta = i_max - i_min;
4348*4882a593Smuzhiyun 		else if (i_max >= 0x200 && i_min >= 0x200)
4349*4882a593Smuzhiyun 			i_delta = i_max - i_min;
4350*4882a593Smuzhiyun 		else
4351*4882a593Smuzhiyun 			i_delta = i_max + (0x400 - i_min);
4352*4882a593Smuzhiyun 
4353*4882a593Smuzhiyun 		if (q_max < 0x200 && q_min < 0x200)
4354*4882a593Smuzhiyun 			q_delta = q_max - q_min;
4355*4882a593Smuzhiyun 		else if (q_max >= 0x200 && q_min >= 0x200)
4356*4882a593Smuzhiyun 			q_delta = q_max - q_min;
4357*4882a593Smuzhiyun 		else
4358*4882a593Smuzhiyun 			q_delta = q_max + (0x400 - q_min);
4359*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DACK, "[DACK]i_delta=0x%x, q_delta=0x%x",
4360*4882a593Smuzhiyun 		       i_delta, q_delta);
4361*4882a593Smuzhiyun 		halrf_b_sort(dm, iv, qv);
4362*4882a593Smuzhiyun 		if (i_delta > 5 || q_delta > 5) {
4363*4882a593Smuzhiyun 			temp = odm_get_bb_reg(dm, 0x2dbc, 0x3fffff);
4364*4882a593Smuzhiyun 			iv[0] = (temp & 0x3ff000) >> 12;
4365*4882a593Smuzhiyun 			qv[0] = temp & 0x3ff;
4366*4882a593Smuzhiyun 			temp = odm_get_bb_reg(dm, 0x2dbc, 0x3fffff);
4367*4882a593Smuzhiyun 			iv[SN - 1] = (temp & 0x3ff000) >> 12;
4368*4882a593Smuzhiyun 			qv[SN - 1] = temp & 0x3ff;
4369*4882a593Smuzhiyun 		} else {
4370*4882a593Smuzhiyun 			break;
4371*4882a593Smuzhiyun 		}
4372*4882a593Smuzhiyun 	} while (c < 100);
4373*4882a593Smuzhiyun #if 1
4374*4882a593Smuzhiyun #if 0
4375*4882a593Smuzhiyun 	for (i = 0; i < SN; i++)
4376*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DACK, "[DACK]iv[%d] = 0x%x\n", i, iv[i]);
4377*4882a593Smuzhiyun 	for (i = 0; i < SN; i++)
4378*4882a593Smuzhiyun 		RF_DBG(dm, DBG_RF_DACK, "[DACK]qv[%d] = 0x%x\n", i, qv[i]);
4379*4882a593Smuzhiyun #endif
4380*4882a593Smuzhiyun 	/*i*/
4381*4882a593Smuzhiyun 	m = 0;
4382*4882a593Smuzhiyun 	p = 0;
4383*4882a593Smuzhiyun 	for (i = 10; i < SN - 10; i++) {
4384*4882a593Smuzhiyun 		if (iv[i] > 0x200)
4385*4882a593Smuzhiyun 			m = (0x400 - iv[i]) + m;
4386*4882a593Smuzhiyun 		else
4387*4882a593Smuzhiyun 			p = iv[i] + p;
4388*4882a593Smuzhiyun 	}
4389*4882a593Smuzhiyun 
4390*4882a593Smuzhiyun 	if (p > m) {
4391*4882a593Smuzhiyun 		t = p - m;
4392*4882a593Smuzhiyun 		t = t / (SN - 20);
4393*4882a593Smuzhiyun 	} else {
4394*4882a593Smuzhiyun 		t = m - p;
4395*4882a593Smuzhiyun 		t = t / (SN - 20);
4396*4882a593Smuzhiyun 		if (t != 0x0)
4397*4882a593Smuzhiyun 			t = 0x400 - t;
4398*4882a593Smuzhiyun 	}
4399*4882a593Smuzhiyun 	*i_value = t;
4400*4882a593Smuzhiyun 	/*q*/
4401*4882a593Smuzhiyun 	m = 0;
4402*4882a593Smuzhiyun 	p = 0;
4403*4882a593Smuzhiyun 	for (i = 10; i < SN - 10; i++) {
4404*4882a593Smuzhiyun 		if (qv[i] > 0x200)
4405*4882a593Smuzhiyun 			m = (0x400 - qv[i]) + m;
4406*4882a593Smuzhiyun 		else
4407*4882a593Smuzhiyun 			p = qv[i] + p;
4408*4882a593Smuzhiyun 	}
4409*4882a593Smuzhiyun 	if (p > m) {
4410*4882a593Smuzhiyun 		t = p - m;
4411*4882a593Smuzhiyun 		t = t / (SN - 20);
4412*4882a593Smuzhiyun 	} else {
4413*4882a593Smuzhiyun 		t = m - p;
4414*4882a593Smuzhiyun 		t = t / (SN - 20);
4415*4882a593Smuzhiyun 		if (t != 0x0)
4416*4882a593Smuzhiyun 			t = 0x400 - t;
4417*4882a593Smuzhiyun 	}
4418*4882a593Smuzhiyun 	*q_value = t;
4419*4882a593Smuzhiyun #endif
4420*4882a593Smuzhiyun }
halrf_delay_10us(u16 v1)4421*4882a593Smuzhiyun void halrf_delay_10us(u16 v1)
4422*4882a593Smuzhiyun {
4423*4882a593Smuzhiyun 	u16 i = 0;
4424*4882a593Smuzhiyun 
4425*4882a593Smuzhiyun 	for (i = 0; i < v1; i++)
4426*4882a593Smuzhiyun 		ODM_delay_us(10);
4427*4882a593Smuzhiyun }
4428*4882a593Smuzhiyun 
4429