1 /****************************************************************************** 2 * 3 * Copyright(c) 2007 - 2017 Realtek Corporation. 4 * 5 * This program is free software; you can redistribute it and/or modify it 6 * under the terms of version 2 of the GNU General Public License as 7 * published by the Free Software Foundation. 8 * 9 * This program is distributed in the hope that it will be useful, but WITHOUT 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12 * more details. 13 * 14 *****************************************************************************/ 15 #ifndef __RTL8723B_CMD_H__ 16 #define __RTL8723B_CMD_H__ 17 18 /* --------------------------------------------------------------------------------------------------------- 19 * ---------------------------------- H2C CMD DEFINITION ------------------------------------------------ 20 * --------------------------------------------------------------------------------------------------------- */ 21 22 enum h2c_cmd_8723B { 23 /* Common Class: 000 */ 24 H2C_8723B_RSVD_PAGE = 0x00, 25 H2C_8723B_MEDIA_STATUS_RPT = 0x01, 26 H2C_8723B_SCAN_ENABLE = 0x02, 27 H2C_8723B_KEEP_ALIVE = 0x03, 28 H2C_8723B_DISCON_DECISION = 0x04, 29 H2C_8723B_PSD_OFFLOAD = 0x05, 30 H2C_8723B_AP_OFFLOAD = 0x08, 31 H2C_8723B_BCN_RSVDPAGE = 0x09, 32 H2C_8723B_PROBERSP_RSVDPAGE = 0x0A, 33 H2C_8723B_FCS_RSVDPAGE = 0x10, 34 H2C_8723B_FCS_INFO = 0x11, 35 H2C_8723B_AP_WOW_GPIO_CTRL = 0x13, 36 37 /* PoweSave Class: 001 */ 38 H2C_8723B_SET_PWR_MODE = 0x20, 39 H2C_8723B_PS_TUNING_PARA = 0x21, 40 H2C_8723B_PS_TUNING_PARA2 = 0x22, 41 H2C_8723B_P2P_LPS_PARAM = 0x23, 42 H2C_8723B_P2P_PS_OFFLOAD = 0x24, 43 H2C_8723B_PS_SCAN_ENABLE = 0x25, 44 H2C_8723B_SAP_PS_ = 0x26, 45 H2C_8723B_INACTIVE_PS_ = 0x27, /* Inactive_PS */ 46 H2C_8723B_FWLPS_IN_IPS_ = 0x28, 47 48 /* Dynamic Mechanism Class: 010 */ 49 H2C_8723B_MACID_CFG = 0x40, 50 H2C_8723B_TXBF = 0x41, 51 H2C_8723B_RSSI_SETTING = 0x42, 52 H2C_8723B_AP_REQ_TXRPT = 0x43, 53 H2C_8723B_INIT_RATE_COLLECT = 0x44, 54 H2C_8723B_RA_PARA_ADJUST = 0x46, 55 56 /* BT Class: 011 */ 57 H2C_8723B_B_TYPE_TDMA = 0x60, 58 H2C_8723B_BT_INFO = 0x61, 59 H2C_8723B_FORCE_BT_TXPWR = 0x62, 60 H2C_8723B_BT_IGNORE_WLANACT = 0x63, 61 H2C_8723B_DAC_SWING_VALUE = 0x64, 62 H2C_8723B_ANT_SEL_RSV = 0x65, 63 H2C_8723B_WL_OPMODE = 0x66, 64 H2C_8723B_BT_MP_OPER = 0x67, 65 H2C_8723B_BT_CONTROL = 0x68, 66 H2C_8723B_BT_WIFI_CTRL = 0x69, 67 H2C_8723B_BT_FW_PATCH = 0x6A, 68 H2C_8723B_BT_WLAN_CALIBRATION = 0x6D, 69 70 /* WOWLAN Class: 100 */ 71 H2C_8723B_WOWLAN = 0x80, 72 H2C_8723B_REMOTE_WAKE_CTRL = 0x81, 73 H2C_8723B_AOAC_GLOBAL_INFO = 0x82, 74 H2C_8723B_AOAC_RSVD_PAGE = 0x83, 75 H2C_8723B_AOAC_RSVD_PAGE2 = 0x84, 76 H2C_8723B_D0_SCAN_OFFLOAD_CTRL = 0x85, 77 H2C_8723B_D0_SCAN_OFFLOAD_INFO = 0x86, 78 H2C_8723B_CHNL_SWITCH_OFFLOAD = 0x87, 79 H2C_8723B_P2P_OFFLOAD_RSVD_PAGE = 0x8A, 80 H2C_8723B_P2P_OFFLOAD = 0x8B, 81 82 H2C_8723B_RESET_TSF = 0xC0, 83 H2C_8723B_MAXID, 84 }; 85 86 /* --------------------------------------------------------------------------------------------------------- 87 * ---------------------------------- H2C CMD CONTENT -------------------------------------------------- 88 * --------------------------------------------------------------------------------------------------------- 89 * _RSVDPAGE_LOC_CMD_0x00 */ 90 #define SET_8723B_H2CCMD_RSVDPAGE_LOC_PROBE_RSP(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 91 #define SET_8723B_H2CCMD_RSVDPAGE_LOC_PSPOLL(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+1, 0, 8, __Value) 92 #define SET_8723B_H2CCMD_RSVDPAGE_LOC_NULL_DATA(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+2, 0, 8, __Value) 93 #define SET_8723B_H2CCMD_RSVDPAGE_LOC_QOS_NULL_DATA(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+3, 0, 8, __Value) 94 #define SET_8723B_H2CCMD_RSVDPAGE_LOC_BT_QOS_NULL_DATA(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+4, 0, 8, __Value) 95 96 /* _KEEP_ALIVE_CMD_0x03 */ 97 #define SET_8723B_H2CCMD_KEEPALIVE_PARM_ENABLE(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 1, __Value) 98 #define SET_8723B_H2CCMD_KEEPALIVE_PARM_ADOPT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 1, 1, __Value) 99 #define SET_8723B_H2CCMD_KEEPALIVE_PARM_PKT_TYPE(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 2, 1, __Value) 100 #define SET_8723B_H2CCMD_KEEPALIVE_PARM_CHECK_PERIOD(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+1, 0, 8, __Value) 101 102 /* _DISCONNECT_DECISION_CMD_0x04 */ 103 #define SET_8723B_H2CCMD_DISCONDECISION_PARM_ENABLE(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 1, __Value) 104 #define SET_8723B_H2CCMD_DISCONDECISION_PARM_ADOPT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 1, 1, __Value) 105 #define SET_8723B_H2CCMD_DISCONDECISION_PARM_CHECK_PERIOD(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+1, 0, 8, __Value) 106 #define SET_8723B_H2CCMD_DISCONDECISION_PARM_TRY_PKT_NUM(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 0, 8, __Value) 107 108 /* _PWR_MOD_CMD_0x20 */ 109 #define SET_8723B_H2CCMD_PWRMODE_PARM_MODE(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 110 #define SET_8723B_H2CCMD_PWRMODE_PARM_RLBM(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+1, 0, 4, __Value) 111 #define SET_8723B_H2CCMD_PWRMODE_PARM_SMART_PS(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+1, 4, 4, __Value) 112 #define SET_8723B_H2CCMD_PWRMODE_PARM_BCN_PASS_TIME(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+2, 0, 8, __Value) 113 #define SET_8723B_H2CCMD_PWRMODE_PARM_ALL_QUEUE_UAPSD(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+3, 0, 8, __Value) 114 #define SET_8723B_H2CCMD_PWRMODE_PARM_BCN_EARLY_C2H_RPT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+3, 2, 1, __Value) 115 #define SET_8723B_H2CCMD_PWRMODE_PARM_PWR_STATE(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+4, 0, 8, __Value) 116 117 #define GET_8723B_H2CCMD_PWRMODE_PARM_MODE(__pH2CCmd) LE_BITS_TO_1BYTE(__pH2CCmd, 0, 8) 118 119 /* _PS_TUNE_PARAM_CMD_0x21 */ 120 #define SET_8723B_H2CCMD_PSTUNE_PARM_BCN_TO_LIMIT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 121 #define SET_8723B_H2CCMD_PSTUNE_PARM_DTIM_TIMEOUT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+1, 0, 8, __Value) 122 #define SET_8723B_H2CCMD_PSTUNE_PARM_ADOPT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 0, 1, __Value) 123 #define SET_8723B_H2CCMD_PSTUNE_PARM_PS_TIMEOUT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 1, 7, __Value) 124 #define SET_8723B_H2CCMD_PSTUNE_PARM_DTIM_PERIOD(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+3, 0, 8, __Value) 125 126 /* _MACID_CFG_CMD_0x40 */ 127 #define SET_8723B_H2CCMD_MACID_CFG_MACID(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 128 #define SET_8723B_H2CCMD_MACID_CFG_RAID(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+1, 0, 5, __Value) 129 #define SET_8723B_H2CCMD_MACID_CFG_SGI_EN(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+1, 7, 1, __Value) 130 #define SET_8723B_H2CCMD_MACID_CFG_BW(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 0, 2, __Value) 131 #define SET_8723B_H2CCMD_MACID_CFG_NO_UPDATE(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 3, 1, __Value) 132 #define SET_8723B_H2CCMD_MACID_CFG_VHT_EN(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 4, 2, __Value) 133 #define SET_8723B_H2CCMD_MACID_CFG_DISPT(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 6, 1, __Value) 134 #define SET_8723B_H2CCMD_MACID_CFG_DISRA(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 7, 1, __Value) 135 #define SET_8723B_H2CCMD_MACID_CFG_RATE_MASK0(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+3, 0, 8, __Value) 136 #define SET_8723B_H2CCMD_MACID_CFG_RATE_MASK1(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+4, 0, 8, __Value) 137 #define SET_8723B_H2CCMD_MACID_CFG_RATE_MASK2(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+5, 0, 8, __Value) 138 #define SET_8723B_H2CCMD_MACID_CFG_RATE_MASK3(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+6, 0, 8, __Value) 139 140 /* _RSSI_SETTING_CMD_0x42 */ 141 #define SET_8723B_H2CCMD_RSSI_SETTING_MACID(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 142 #define SET_8723B_H2CCMD_RSSI_SETTING_RSSI(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 0, 7, __Value) 143 #define SET_8723B_H2CCMD_RSSI_SETTING_ULDL_STATE(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+3, 0, 8, __Value) 144 145 /* _AP_REQ_TXRPT_CMD_0x43 */ 146 #define SET_8723B_H2CCMD_APREQRPT_PARM_MACID1(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 147 #define SET_8723B_H2CCMD_APREQRPT_PARM_MACID2(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+1, 0, 8, __Value) 148 149 /* _FORCE_BT_TXPWR_CMD_0x62 */ 150 #define SET_8723B_H2CCMD_BT_PWR_IDX(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 8, __Value) 151 152 /* _FORCE_BT_MP_OPER_CMD_0x67 */ 153 #define SET_8723B_H2CCMD_BT_MPOPER_VER(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 0, 4, __Value) 154 #define SET_8723B_H2CCMD_BT_MPOPER_REQNUM(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd, 4, 4, __Value) 155 #define SET_8723B_H2CCMD_BT_MPOPER_IDX(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+1, 0, 8, __Value) 156 #define SET_8723B_H2CCMD_BT_MPOPER_PARAM1(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+2, 0, 8, __Value) 157 #define SET_8723B_H2CCMD_BT_MPOPER_PARAM2(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+3, 0, 8, __Value) 158 #define SET_8723B_H2CCMD_BT_MPOPER_PARAM3(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE(__pH2CCmd+4, 0, 8, __Value) 159 160 /* _BT_FW_PATCH_0x6A */ 161 #define SET_8723B_H2CCMD_BT_FW_PATCH_SIZE(__pH2CCmd, __Value) SET_BITS_TO_LE_2BYTE((u8 *)(__pH2CCmd), 0, 16, __Value) 162 #define SET_8723B_H2CCMD_BT_FW_PATCH_ADDR0(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+2, 0, 8, __Value) 163 #define SET_8723B_H2CCMD_BT_FW_PATCH_ADDR1(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+3, 0, 8, __Value) 164 #define SET_8723B_H2CCMD_BT_FW_PATCH_ADDR2(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+4, 0, 8, __Value) 165 #define SET_8723B_H2CCMD_BT_FW_PATCH_ADDR3(__pH2CCmd, __Value) SET_BITS_TO_LE_1BYTE((__pH2CCmd)+5, 0, 8, __Value) 166 167 /* --------------------------------------------------------------------------------------------------------- 168 * ------------------------------------------- Structure -------------------------------------------------- 169 * --------------------------------------------------------------------------------------------------------- */ 170 171 172 /* --------------------------------------------------------------------------------------------------------- 173 * ---------------------------------- Function Statement -------------------------------------------------- 174 * --------------------------------------------------------------------------------------------------------- */ 175 176 /* host message to firmware cmd */ 177 void rtl8723b_set_FwPwrMode_cmd(PADAPTER padapter, u8 Mode); 178 void rtl8723b_set_FwJoinBssRpt_cmd(PADAPTER padapter, u8 mstatus); 179 void rtl8723b_fw_try_ap_cmd(PADAPTER padapter, u32 need_ack); 180 /* s32 rtl8723b_set_lowpwr_lps_cmd(PADAPTER padapter, u8 enable); */ 181 void rtl8723b_set_FwPsTuneParam_cmd(PADAPTER padapter); 182 void rtl8723b_set_FwBtMpOper_cmd(PADAPTER padapter, u8 idx, u8 ver, u8 reqnum, u8 *param); 183 void rtl8723b_download_rsvd_page(PADAPTER padapter, u8 mstatus); 184 #ifdef CONFIG_BT_COEXIST 185 void rtl8723b_download_BTCoex_AP_mode_rsvd_page(PADAPTER padapter); 186 #endif /* CONFIG_BT_COEXIST */ 187 #ifdef CONFIG_P2P 188 void rtl8723b_set_p2p_ps_offload_cmd(PADAPTER padapter, u8 p2p_ps_state); 189 #endif /* CONFIG_P2P */ 190 191 #ifdef CONFIG_TDLS 192 #ifdef CONFIG_TDLS_CH_SW 193 void rtl8723b_set_BcnEarly_C2H_Rpt_cmd(PADAPTER padapter, u8 enable); 194 #endif 195 #endif 196 197 #ifdef CONFIG_P2P_WOWLAN 198 void rtl8723b_set_p2p_wowlan_offload_cmd(PADAPTER padapter); 199 #endif 200 201 void rtl8723b_set_FwPwrModeInIPS_cmd(PADAPTER padapter, u8 cmd_param); 202 203 s32 FillH2CCmd8723B(PADAPTER padapter, u8 ElementID, u32 CmdLen, u8 *pCmdBuffer); 204 u8 GetTxBufferRsvdPageNum8723B(_adapter *padapter, bool wowlan); 205 #endif 206