xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8189fs/hal/phydm/phydm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #ifndef __HALDMOUTSRC_H__
27*4882a593Smuzhiyun #define __HALDMOUTSRC_H__
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /*@============================================================*/
30*4882a593Smuzhiyun /*@include files*/
31*4882a593Smuzhiyun /*@============================================================*/
32*4882a593Smuzhiyun /*PHYDM header*/
33*4882a593Smuzhiyun #include "phydm_pre_define.h"
34*4882a593Smuzhiyun #include "phydm_features.h"
35*4882a593Smuzhiyun #include "phydm_dig.h"
36*4882a593Smuzhiyun #ifdef CONFIG_PATH_DIVERSITY
37*4882a593Smuzhiyun #include "phydm_pathdiv.h"
38*4882a593Smuzhiyun #endif
39*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_ANTENNA_DIVERSITY
40*4882a593Smuzhiyun #include "phydm_antdiv.h"
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #include "phydm_soml.h"
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #ifdef CONFIG_SMART_ANTENNA
46*4882a593Smuzhiyun #include "phydm_smt_ant.h"
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun #ifdef CONFIG_ANT_DETECTION
49*4882a593Smuzhiyun #include "phydm_antdect.h"
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun #include "phydm_rainfo.h"
52*4882a593Smuzhiyun #ifdef CONFIG_DYNAMIC_TX_TWR
53*4882a593Smuzhiyun #include "phydm_dynamictxpower.h"
54*4882a593Smuzhiyun #endif
55*4882a593Smuzhiyun #include "phydm_cfotracking.h"
56*4882a593Smuzhiyun #include "phydm_adaptivity.h"
57*4882a593Smuzhiyun #include "phydm_dfs.h"
58*4882a593Smuzhiyun #include "phydm_ccx.h"
59*4882a593Smuzhiyun #include "txbf/phydm_hal_txbf_api.h"
60*4882a593Smuzhiyun #if (PHYDM_LA_MODE_SUPPORT)
61*4882a593Smuzhiyun #include "phydm_adc_sampling.h"
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun #ifdef CONFIG_PSD_TOOL
64*4882a593Smuzhiyun #include "phydm_psd.h"
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun #ifdef PHYDM_PRIMARY_CCA
67*4882a593Smuzhiyun #include "phydm_primary_cca.h"
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun #include "phydm_cck_pd.h"
70*4882a593Smuzhiyun #include "phydm_rssi_monitor.h"
71*4882a593Smuzhiyun #ifdef PHYDM_AUTO_DEGBUG
72*4882a593Smuzhiyun #include "phydm_auto_dbg.h"
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun #include "phydm_math_lib.h"
75*4882a593Smuzhiyun #include "phydm_noisemonitor.h"
76*4882a593Smuzhiyun #include "phydm_api.h"
77*4882a593Smuzhiyun #ifdef PHYDM_POWER_TRAINING_SUPPORT
78*4882a593Smuzhiyun #include "phydm_pow_train.h"
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun #ifdef PHYDM_LNA_SAT_CHK_SUPPORT
81*4882a593Smuzhiyun #include "phydm_lna_sat.h"
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun #ifdef PHYDM_PMAC_TX_SETTING_SUPPORT
84*4882a593Smuzhiyun #include "phydm_pmac_tx_setting.h"
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun #ifdef PHYDM_MP_SUPPORT
87*4882a593Smuzhiyun #include "phydm_mp.h"
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #ifdef PHYDM_CCK_RX_PATHDIV_SUPPORT
91*4882a593Smuzhiyun #include "phydm_cck_rx_pathdiv.h"
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
95*4882a593Smuzhiyun 	#include "phydm_beamforming.h"
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #ifdef CONFIG_DIRECTIONAL_BF
99*4882a593Smuzhiyun #include "phydm_direct_bf.h"
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #include "phydm_regtable.h"
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /*@HALRF header*/
105*4882a593Smuzhiyun #include "halrf/halrf_iqk.h"
106*4882a593Smuzhiyun #include "halrf/halrf_dpk.h"
107*4882a593Smuzhiyun #include "halrf/halrf.h"
108*4882a593Smuzhiyun #include "halrf/halrf_powertracking.h"
109*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
110*4882a593Smuzhiyun 	#include "halrf/halphyrf_ap.h"
111*4882a593Smuzhiyun #elif(DM_ODM_SUPPORT_TYPE & (ODM_CE))
112*4882a593Smuzhiyun 	#include "halrf/halphyrf_ce.h"
113*4882a593Smuzhiyun #elif (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
114*4882a593Smuzhiyun 	#include "halrf/halphyrf_win.h"
115*4882a593Smuzhiyun #elif(DM_ODM_SUPPORT_TYPE & (ODM_IOT))
116*4882a593Smuzhiyun 	#include "halrf/halphyrf_iot.h"
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun extern const u16	phy_rate_table[84];
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*@============================================================*/
122*4882a593Smuzhiyun /*@Definition */
123*4882a593Smuzhiyun /*@============================================================*/
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* Traffic load decision */
126*4882a593Smuzhiyun #define TRAFFIC_NO_TP			0
127*4882a593Smuzhiyun #define	TRAFFIC_ULTRA_LOW		1
128*4882a593Smuzhiyun #define	TRAFFIC_LOW			2
129*4882a593Smuzhiyun #define	TRAFFIC_MID			3
130*4882a593Smuzhiyun #define	TRAFFIC_HIGH			4
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define	NONE				0
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #if defined(DM_ODM_CE_MAC80211)
135*4882a593Smuzhiyun #define MAX_2(x, y)					\
136*4882a593Smuzhiyun 	__max2(typeof(x), typeof(y),			\
137*4882a593Smuzhiyun 	      x, y)
138*4882a593Smuzhiyun #define __max2(t1, t2, x, y) ({		\
139*4882a593Smuzhiyun 	t1 m80211_max1 = (x);					\
140*4882a593Smuzhiyun 	t2 m80211_max2 = (y);					\
141*4882a593Smuzhiyun 	m80211_max1 > m80211_max2 ? m80211_max1 : m80211_max2; })
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define MIN_2(x, y)					\
144*4882a593Smuzhiyun 	__min2(typeof(x), typeof(y),			\
145*4882a593Smuzhiyun 	      x, y)
146*4882a593Smuzhiyun #define __min2(t1, t2, x, y) ({		\
147*4882a593Smuzhiyun 	t1 m80211_min1 = (x);					\
148*4882a593Smuzhiyun 	t2 m80211_min2 = (y);					\
149*4882a593Smuzhiyun 	m80211_min1 < m80211_min2 ? m80211_min1 : m80211_min2; })
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define DIFF_2(x, y)					\
152*4882a593Smuzhiyun 	__diff2(typeof(x), typeof(y),			\
153*4882a593Smuzhiyun 	      x, y)
154*4882a593Smuzhiyun #define __diff2(t1, t2, x, y) ({		\
155*4882a593Smuzhiyun 	t1 __d1 = (x);					\
156*4882a593Smuzhiyun 	t2 __d2 = (y);					\
157*4882a593Smuzhiyun 	(__d1 >= __d2) ? (__d1 - __d2) : (__d2 - __d1); })
158*4882a593Smuzhiyun #else
159*4882a593Smuzhiyun #define MAX_2(_x_, _y_)	(((_x_) > (_y_)) ? (_x_) : (_y_))
160*4882a593Smuzhiyun #define MIN_2(_x_, _y_)	(((_x_) < (_y_)) ? (_x_) : (_y_))
161*4882a593Smuzhiyun #define DIFF_2(_x_, _y_)	((_x_ >= _y_) ? (_x_ - _y_) : (_y_ - _x_))
162*4882a593Smuzhiyun #endif
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define IS_GREATER(_x_, _y_)	(((_x_) >= (_y_)) ? true : false)
165*4882a593Smuzhiyun #define IS_LESS(_x_, _y_)	(((_x_) < (_y_)) ? true : false)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #if defined(DM_ODM_CE_MAC80211)
168*4882a593Smuzhiyun #define BYTE_DUPLICATE_2_DWORD(B0) ({	\
169*4882a593Smuzhiyun 	u32 __b_dup = (B0);\
170*4882a593Smuzhiyun 	(((__b_dup) << 24) | ((__b_dup) << 16) | ((__b_dup) << 8) | (__b_dup));\
171*4882a593Smuzhiyun 	})
172*4882a593Smuzhiyun #else
173*4882a593Smuzhiyun #define BYTE_DUPLICATE_2_DWORD(B0)	\
174*4882a593Smuzhiyun 	(((B0) << 24) | ((B0) << 16) | ((B0) << 8) | (B0))
175*4882a593Smuzhiyun #endif
176*4882a593Smuzhiyun #define BYTE_2_DWORD(B3, B2, B1, B0)	\
177*4882a593Smuzhiyun 	(((B3) << 24) | ((B2) << 16) | ((B1) << 8) | (B0))
178*4882a593Smuzhiyun #define BIT_2_BYTE(B3, B2, B1, B0)	\
179*4882a593Smuzhiyun 	(((B3) << 3) | ((B2) << 2) | ((B1) << 1) | (B0))
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*@For cmn sta info*/
182*4882a593Smuzhiyun #if defined(DM_ODM_CE_MAC80211)
183*4882a593Smuzhiyun #define is_sta_active(sta) ({	\
184*4882a593Smuzhiyun 	struct cmn_sta_info *__sta = (sta);	\
185*4882a593Smuzhiyun 	((__sta) && (__sta->dm_ctrl & STA_DM_CTRL_ACTIVE));	\
186*4882a593Smuzhiyun 	})
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define IS_FUNC_EN(name) ({	\
189*4882a593Smuzhiyun 	u8 *__is_func_name = (name);	\
190*4882a593Smuzhiyun 	(__is_func_name) && (*__is_func_name);	\
191*4882a593Smuzhiyun 	})
192*4882a593Smuzhiyun #else
193*4882a593Smuzhiyun #define is_sta_active(sta)	((sta) && (sta->dm_ctrl & STA_DM_CTRL_ACTIVE))
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define IS_FUNC_EN(name)	((name) && (*name))
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_AP)
199*4882a593Smuzhiyun 	#define PHYDM_WATCH_DOG_PERIOD	1 /*second*/
200*4882a593Smuzhiyun #else
201*4882a593Smuzhiyun 	#define PHYDM_WATCH_DOG_PERIOD	2 /*second*/
202*4882a593Smuzhiyun #endif
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define PHY_HIST_SIZE		12
205*4882a593Smuzhiyun #define PHY_HIST_TH_SIZE	(PHY_HIST_SIZE - 1)
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /*@============================================================*/
208*4882a593Smuzhiyun /*structure and define*/
209*4882a593Smuzhiyun /*@============================================================*/
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define		dm_type_by_fw		0
212*4882a593Smuzhiyun #define		dm_type_by_driver	1
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #ifdef BB_RAM_SUPPORT
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun struct phydm_bb_ram_per_sta {
217*4882a593Smuzhiyun 	/* @Reg0x1E84 for RAM I/O*/
218*4882a593Smuzhiyun 	boolean			hw_igi_en;
219*4882a593Smuzhiyun 	boolean			tx_pwr_offset0_en;
220*4882a593Smuzhiyun 	boolean			tx_pwr_offset1_en;
221*4882a593Smuzhiyun 	/* @ macid from 0 to 63, above 63 => mapping to 63*/
222*4882a593Smuzhiyun 	u8			macid_addr;
223*4882a593Smuzhiyun 	/* @hw_igi value for paths after packet Tx in a period of time*/
224*4882a593Smuzhiyun 	u8			hw_igi;
225*4882a593Smuzhiyun 	/* @tx_pwr_offset0 offset for Tx power index*/
226*4882a593Smuzhiyun 	s8			tx_pwr_offset0;
227*4882a593Smuzhiyun 	s8			tx_pwr_offset1;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun struct phydm_bb_ram_ctrl {
232*4882a593Smuzhiyun 	/*@ For 98F/14B/22C/12F, each tx_pwr_ofst step will be 1dB*/
233*4882a593Smuzhiyun 	struct phydm_bb_ram_per_sta pram_sta_ctrl[64];
234*4882a593Smuzhiyun 	/*------------ For table2 do not set power offset by macid --------*/
235*4882a593Smuzhiyun 	/* For type == 2'b10, 0x1e70[22:16] = tx_pwr_offset_reg0, 0x1e70[23] = enable */
236*4882a593Smuzhiyun 	boolean			tx_pwr_ofst_reg0_en;
237*4882a593Smuzhiyun 	u8			tx_pwr_ofst_reg0;
238*4882a593Smuzhiyun 	/* For type == 2'b11, 0x1e70[30:24] = tx_pwr_offset_reg1, 0x1e70[31] = enable */
239*4882a593Smuzhiyun 	boolean			tx_pwr_ofst_reg1_en;
240*4882a593Smuzhiyun 	u8			tx_pwr_ofst_reg1;
241*4882a593Smuzhiyun 	boolean			hwigi_watchdog_en;
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #endif
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun struct phydm_phystatus_statistic {
247*4882a593Smuzhiyun 	/*@[CCK]*/
248*4882a593Smuzhiyun 	u32			rssi_cck_sum;
249*4882a593Smuzhiyun 	u32			rssi_cck_cnt;
250*4882a593Smuzhiyun 	u32			rssi_beacon_sum[RF_PATH_MEM_SIZE];
251*4882a593Smuzhiyun 	u32			rssi_beacon_cnt;
252*4882a593Smuzhiyun 	#ifdef PHYSTS_3RD_TYPE_SUPPORT
253*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_2SS))
254*4882a593Smuzhiyun 	u32			rssi_cck_sum_abv_2ss[RF_PATH_MEM_SIZE - 1];
255*4882a593Smuzhiyun 	#endif
256*4882a593Smuzhiyun 	#endif
257*4882a593Smuzhiyun 	/*@[OFDM]*/
258*4882a593Smuzhiyun 	u32			rssi_ofdm_sum[RF_PATH_MEM_SIZE];
259*4882a593Smuzhiyun 	u32			rssi_ofdm_cnt;
260*4882a593Smuzhiyun 	u32			evm_ofdm_sum;
261*4882a593Smuzhiyun 	u32			snr_ofdm_sum[RF_PATH_MEM_SIZE];
262*4882a593Smuzhiyun 	u16			evm_ofdm_hist[PHY_HIST_SIZE];
263*4882a593Smuzhiyun 	u16			snr_ofdm_hist[PHY_HIST_SIZE];
264*4882a593Smuzhiyun 	/*@[1SS]*/
265*4882a593Smuzhiyun 	u32			rssi_1ss_cnt;
266*4882a593Smuzhiyun 	u32			rssi_1ss_sum[RF_PATH_MEM_SIZE];
267*4882a593Smuzhiyun 	u32			evm_1ss_sum;
268*4882a593Smuzhiyun 	u32			snr_1ss_sum[RF_PATH_MEM_SIZE];
269*4882a593Smuzhiyun 	u16			evm_1ss_hist[PHY_HIST_SIZE];
270*4882a593Smuzhiyun 	u16			snr_1ss_hist[PHY_HIST_SIZE];
271*4882a593Smuzhiyun 	/*@[2SS]*/
272*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_2SS))
273*4882a593Smuzhiyun 	u32			rssi_2ss_cnt;
274*4882a593Smuzhiyun 	u32			rssi_2ss_sum[RF_PATH_MEM_SIZE];
275*4882a593Smuzhiyun 	u32			evm_2ss_sum[2];
276*4882a593Smuzhiyun 	u32			snr_2ss_sum[RF_PATH_MEM_SIZE];
277*4882a593Smuzhiyun 	u16			evm_2ss_hist[2][PHY_HIST_SIZE];
278*4882a593Smuzhiyun 	u16			snr_2ss_hist[2][PHY_HIST_SIZE];
279*4882a593Smuzhiyun 	#endif
280*4882a593Smuzhiyun 	/*@[3SS]*/
281*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_3SS))
282*4882a593Smuzhiyun 	u32			rssi_3ss_cnt;
283*4882a593Smuzhiyun 	u32			rssi_3ss_sum[RF_PATH_MEM_SIZE];
284*4882a593Smuzhiyun 	u32			evm_3ss_sum[3];
285*4882a593Smuzhiyun 	u32			snr_3ss_sum[RF_PATH_MEM_SIZE];
286*4882a593Smuzhiyun 	u16			evm_3ss_hist[3][PHY_HIST_SIZE];
287*4882a593Smuzhiyun 	u16			snr_3ss_hist[3][PHY_HIST_SIZE];
288*4882a593Smuzhiyun 	#endif
289*4882a593Smuzhiyun 	/*@[4SS]*/
290*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_4SS))
291*4882a593Smuzhiyun 	u32			rssi_4ss_cnt;
292*4882a593Smuzhiyun 	u32			rssi_4ss_sum[RF_PATH_MEM_SIZE];
293*4882a593Smuzhiyun 	u32			evm_4ss_sum[4];
294*4882a593Smuzhiyun 	u32			snr_4ss_sum[RF_PATH_MEM_SIZE];
295*4882a593Smuzhiyun 	u16			evm_4ss_hist[4][PHY_HIST_SIZE];
296*4882a593Smuzhiyun 	u16			snr_4ss_hist[4][PHY_HIST_SIZE];
297*4882a593Smuzhiyun 	#endif
298*4882a593Smuzhiyun #ifdef PHYDM_PHYSTAUS_AUTO_SWITCH
299*4882a593Smuzhiyun 	u16			p4_cnt[RF_PATH_MEM_SIZE]; /*phy-sts page4 cnt*/
300*4882a593Smuzhiyun 	u16			cn_sum[RF_PATH_MEM_SIZE]; /*condition number*/
301*4882a593Smuzhiyun 	u16			cn_hist[RF_PATH_MEM_SIZE][PHY_HIST_SIZE];
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun struct phydm_phystatus_avg {
306*4882a593Smuzhiyun 	/*@[CCK]*/
307*4882a593Smuzhiyun 	u8			rssi_cck_avg;
308*4882a593Smuzhiyun 	u8			rssi_beacon_avg[RF_PATH_MEM_SIZE];
309*4882a593Smuzhiyun 	#ifdef PHYSTS_3RD_TYPE_SUPPORT
310*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_2SS))
311*4882a593Smuzhiyun 	u8			rssi_cck_avg_abv_2ss[RF_PATH_MEM_SIZE - 1];
312*4882a593Smuzhiyun 	#endif
313*4882a593Smuzhiyun 	#endif
314*4882a593Smuzhiyun 	/*@[OFDM]*/
315*4882a593Smuzhiyun 	u8			rssi_ofdm_avg[RF_PATH_MEM_SIZE];
316*4882a593Smuzhiyun 	u8			evm_ofdm_avg;
317*4882a593Smuzhiyun 	u8			snr_ofdm_avg[RF_PATH_MEM_SIZE];
318*4882a593Smuzhiyun 	/*@[1SS]*/
319*4882a593Smuzhiyun 	u8			rssi_1ss_avg[RF_PATH_MEM_SIZE];
320*4882a593Smuzhiyun 	u8			evm_1ss_avg;
321*4882a593Smuzhiyun 	u8			snr_1ss_avg[RF_PATH_MEM_SIZE];
322*4882a593Smuzhiyun 	/*@[2SS]*/
323*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_2SS))
324*4882a593Smuzhiyun 	u8			rssi_2ss_avg[RF_PATH_MEM_SIZE];
325*4882a593Smuzhiyun 	u8			evm_2ss_avg[2];
326*4882a593Smuzhiyun 	u8			snr_2ss_avg[RF_PATH_MEM_SIZE];
327*4882a593Smuzhiyun 	#endif
328*4882a593Smuzhiyun 	/*@[3SS]*/
329*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_3SS))
330*4882a593Smuzhiyun 	u8			rssi_3ss_avg[RF_PATH_MEM_SIZE];
331*4882a593Smuzhiyun 	u8			evm_3ss_avg[3];
332*4882a593Smuzhiyun 	u8			snr_3ss_avg[RF_PATH_MEM_SIZE];
333*4882a593Smuzhiyun 	#endif
334*4882a593Smuzhiyun 	/*@[4SS]*/
335*4882a593Smuzhiyun 	#if (defined(PHYDM_COMPILE_ABOVE_4SS))
336*4882a593Smuzhiyun 	u8			rssi_4ss_avg[RF_PATH_MEM_SIZE];
337*4882a593Smuzhiyun 	u8			evm_4ss_avg[4];
338*4882a593Smuzhiyun 	u8			snr_4ss_avg[RF_PATH_MEM_SIZE];
339*4882a593Smuzhiyun 	#endif
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun struct odm_phy_dbg_info {
343*4882a593Smuzhiyun 	/*@ODM Write,debug info*/
344*4882a593Smuzhiyun 	u32			num_qry_phy_status_cck;
345*4882a593Smuzhiyun 	u32			num_qry_phy_status_ofdm;
346*4882a593Smuzhiyun #if (ODM_PHY_STATUS_NEW_TYPE_SUPPORT) || (defined(PHYSTS_3RD_TYPE_SUPPORT))
347*4882a593Smuzhiyun 	u32			num_qry_mu_pkt;
348*4882a593Smuzhiyun 	u32			num_qry_bf_pkt;
349*4882a593Smuzhiyun 	u16			num_mu_vht_pkt[VHT_RATE_NUM];
350*4882a593Smuzhiyun 	boolean			is_ldpc_pkt;
351*4882a593Smuzhiyun 	boolean			is_stbc_pkt;
352*4882a593Smuzhiyun 	u8			num_of_ppdu[4];
353*4882a593Smuzhiyun 	u8			gid_num[4];
354*4882a593Smuzhiyun #endif
355*4882a593Smuzhiyun 	u32			condi_num; /*@condition number U(18,4)*/
356*4882a593Smuzhiyun 	u8			condi_num_cdf[CN_CNT_MAX];
357*4882a593Smuzhiyun 	u8			num_qry_beacon_pkt;
358*4882a593Smuzhiyun 	u8			beacon_cnt_in_period; /*@beacon cnt within watchdog period*/
359*4882a593Smuzhiyun 	u8			beacon_phy_rate;
360*4882a593Smuzhiyun 	u8			show_phy_sts_all_pkt;	/*@Show phy status witch not match BSSID*/
361*4882a593Smuzhiyun 	u16			show_phy_sts_max_cnt;	/*@show number of phy-status row data per PHYDM watchdog*/
362*4882a593Smuzhiyun 	u16			show_phy_sts_cnt;
363*4882a593Smuzhiyun 	u16			num_qry_legacy_pkt[LEGACY_RATE_NUM];
364*4882a593Smuzhiyun 	u16			num_qry_ht_pkt[HT_RATE_NUM];
365*4882a593Smuzhiyun 	u16			num_qry_pkt_sc_20m[LOW_BW_RATE_NUM]; /*@20M SC*/
366*4882a593Smuzhiyun 	boolean			ht_pkt_not_zero;
367*4882a593Smuzhiyun 	boolean			low_bw_20_occur;
368*4882a593Smuzhiyun 	#if ODM_IC_11AC_SERIES_SUPPORT || defined(PHYDM_IC_JGR3_SERIES_SUPPORT)
369*4882a593Smuzhiyun 	u16			num_qry_vht_pkt[VHT_RATE_NUM];
370*4882a593Smuzhiyun 	u16			num_qry_pkt_sc_40m[LOW_BW_RATE_NUM]; /*@40M SC*/
371*4882a593Smuzhiyun 	boolean			vht_pkt_not_zero;
372*4882a593Smuzhiyun 	boolean			low_bw_40_occur;
373*4882a593Smuzhiyun 	#endif
374*4882a593Smuzhiyun 	u16			snr_hist_th[PHY_HIST_TH_SIZE];
375*4882a593Smuzhiyun 	u16			evm_hist_th[PHY_HIST_TH_SIZE];
376*4882a593Smuzhiyun 	#ifdef PHYSTS_3RD_TYPE_SUPPORT
377*4882a593Smuzhiyun 	u16			cn_hist_th[PHY_HIST_TH_SIZE]; /*U(16,1)*/
378*4882a593Smuzhiyun 	u8			condition_num_seg0;
379*4882a593Smuzhiyun 	u8			eigen_val[4];
380*4882a593Smuzhiyun 	s16			cfo_tail[4]; /*per-path's cfo_tail */
381*4882a593Smuzhiyun 	#endif
382*4882a593Smuzhiyun 	struct phydm_phystatus_statistic	physts_statistic_info;
383*4882a593Smuzhiyun 	struct phydm_phystatus_avg		phystatus_statistic_avg;
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun enum odm_cmninfo {
387*4882a593Smuzhiyun 	/*@Fixed value*/
388*4882a593Smuzhiyun 	/*@-----------HOOK BEFORE REG INIT-----------*/
389*4882a593Smuzhiyun 	ODM_CMNINFO_PLATFORM = 0,
390*4882a593Smuzhiyun 	ODM_CMNINFO_ABILITY,
391*4882a593Smuzhiyun 	ODM_CMNINFO_INTERFACE,
392*4882a593Smuzhiyun 	ODM_CMNINFO_MP_TEST_CHIP,
393*4882a593Smuzhiyun 	ODM_CMNINFO_IC_TYPE,
394*4882a593Smuzhiyun 	ODM_CMNINFO_CUT_VER,
395*4882a593Smuzhiyun 	ODM_CMNINFO_FAB_VER,
396*4882a593Smuzhiyun 	ODM_CMNINFO_FW_VER,
397*4882a593Smuzhiyun 	ODM_CMNINFO_FW_SUB_VER,
398*4882a593Smuzhiyun 	ODM_CMNINFO_RF_TYPE,
399*4882a593Smuzhiyun 	ODM_CMNINFO_RFE_TYPE,
400*4882a593Smuzhiyun 	ODM_CMNINFO_DPK_EN,
401*4882a593Smuzhiyun 	ODM_CMNINFO_BOARD_TYPE,
402*4882a593Smuzhiyun 	ODM_CMNINFO_PACKAGE_TYPE,
403*4882a593Smuzhiyun 	ODM_CMNINFO_EXT_LNA,
404*4882a593Smuzhiyun 	ODM_CMNINFO_5G_EXT_LNA,
405*4882a593Smuzhiyun 	ODM_CMNINFO_EXT_PA,
406*4882a593Smuzhiyun 	ODM_CMNINFO_5G_EXT_PA,
407*4882a593Smuzhiyun 	ODM_CMNINFO_GPA,
408*4882a593Smuzhiyun 	ODM_CMNINFO_APA,
409*4882a593Smuzhiyun 	ODM_CMNINFO_GLNA,
410*4882a593Smuzhiyun 	ODM_CMNINFO_ALNA,
411*4882a593Smuzhiyun 	ODM_CMNINFO_TDMA,
412*4882a593Smuzhiyun 	ODM_CMNINFO_EXT_TRSW,
413*4882a593Smuzhiyun 	ODM_CMNINFO_EXT_LNA_GAIN,
414*4882a593Smuzhiyun 	ODM_CMNINFO_PATCH_ID,
415*4882a593Smuzhiyun 	ODM_CMNINFO_BINHCT_TEST,
416*4882a593Smuzhiyun 	ODM_CMNINFO_BWIFI_TEST,
417*4882a593Smuzhiyun 	ODM_CMNINFO_SMART_CONCURRENT,
418*4882a593Smuzhiyun 	ODM_CMNINFO_CONFIG_BB_RF,
419*4882a593Smuzhiyun 	ODM_CMNINFO_IQKPAOFF,
420*4882a593Smuzhiyun 	ODM_CMNINFO_HUBUSBMODE,
421*4882a593Smuzhiyun 	ODM_CMNINFO_FWDWRSVDPAGEINPROGRESS,
422*4882a593Smuzhiyun 	ODM_CMNINFO_TX_TP,
423*4882a593Smuzhiyun 	ODM_CMNINFO_RX_TP,
424*4882a593Smuzhiyun 	ODM_CMNINFO_SOUNDING_SEQ,
425*4882a593Smuzhiyun 	ODM_CMNINFO_REGRFKFREEENABLE,
426*4882a593Smuzhiyun 	ODM_CMNINFO_RFKFREEENABLE,
427*4882a593Smuzhiyun 	ODM_CMNINFO_NORMAL_RX_PATH_CHANGE,
428*4882a593Smuzhiyun 	ODM_CMNINFO_VALID_PATH_SET,
429*4882a593Smuzhiyun 	ODM_CMNINFO_EFUSE0X3D8,
430*4882a593Smuzhiyun 	ODM_CMNINFO_EFUSE0X3D7,
431*4882a593Smuzhiyun 	ODM_CMNINFO_SOFT_AP_SPECIAL_SETTING,
432*4882a593Smuzhiyun 	ODM_CMNINFO_X_CAP_SETTING,
433*4882a593Smuzhiyun 	ODM_CMNINFO_ADVANCE_OTA,
434*4882a593Smuzhiyun 	ODM_CMNINFO_HP_HWID,
435*4882a593Smuzhiyun 	ODM_CMNINFO_HUAWEI_HWID,
436*4882a593Smuzhiyun 	ODM_CMNINFO_ATHEROS_HWID,
437*4882a593Smuzhiyun 	ODM_CMNINFO_TSSI_ENABLE, /*also for cmn_info_update*/
438*4882a593Smuzhiyun 	ODM_CMNINFO_DIS_DPD,
439*4882a593Smuzhiyun 	ODM_CMNINFO_POWER_VOLTAGE,
440*4882a593Smuzhiyun 	ODM_CMNINFO_ANTDIV_GPIO,
441*4882a593Smuzhiyun 	ODM_CMNINFO_EN_AUTO_BW_TH,
442*4882a593Smuzhiyun 	ODM_CMNINFO_PEAK_DETECT_MODE,
443*4882a593Smuzhiyun 	/*@-----------HOOK BEFORE REG INIT-----------*/
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/*@Dynamic value:*/
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/*@--------- POINTER REFERENCE-----------*/
448*4882a593Smuzhiyun 	ODM_CMNINFO_TX_UNI,
449*4882a593Smuzhiyun 	ODM_CMNINFO_RX_UNI,
450*4882a593Smuzhiyun 	ODM_CMNINFO_BAND,
451*4882a593Smuzhiyun 	ODM_CMNINFO_SEC_CHNL_OFFSET,
452*4882a593Smuzhiyun 	ODM_CMNINFO_SEC_MODE,
453*4882a593Smuzhiyun 	ODM_CMNINFO_BW,
454*4882a593Smuzhiyun 	ODM_CMNINFO_CHNL,
455*4882a593Smuzhiyun 	ODM_CMNINFO_FORCED_RATE,
456*4882a593Smuzhiyun 	ODM_CMNINFO_ANT_DIV,
457*4882a593Smuzhiyun 	ODM_CMNINFO_PATH_DIV,
458*4882a593Smuzhiyun 	ODM_CMNINFO_ADAPTIVE_SOML,
459*4882a593Smuzhiyun 	ODM_CMNINFO_ADAPTIVITY,
460*4882a593Smuzhiyun 	ODM_CMNINFO_SCAN,
461*4882a593Smuzhiyun 	ODM_CMNINFO_POWER_SAVING,
462*4882a593Smuzhiyun 	ODM_CMNINFO_ONE_PATH_CCA,
463*4882a593Smuzhiyun 	ODM_CMNINFO_DRV_STOP,
464*4882a593Smuzhiyun 	ODM_CMNINFO_PNP_IN,
465*4882a593Smuzhiyun 	ODM_CMNINFO_INIT_ON,
466*4882a593Smuzhiyun 	ODM_CMNINFO_ANT_TEST,
467*4882a593Smuzhiyun 	ODM_CMNINFO_NET_CLOSED,
468*4882a593Smuzhiyun 	ODM_CMNINFO_P2P_LINK,
469*4882a593Smuzhiyun 	ODM_CMNINFO_FCS_MODE,
470*4882a593Smuzhiyun 	ODM_CMNINFO_IS1ANTENNA,
471*4882a593Smuzhiyun 	ODM_CMNINFO_RFDEFAULTPATH,
472*4882a593Smuzhiyun 	ODM_CMNINFO_DFS_MASTER_ENABLE,
473*4882a593Smuzhiyun 	ODM_CMNINFO_FORCE_TX_ANT_BY_TXDESC,
474*4882a593Smuzhiyun 	ODM_CMNINFO_SET_S0S1_DEFAULT_ANTENNA,
475*4882a593Smuzhiyun 	ODM_CMNINFO_SOFT_AP_MODE,
476*4882a593Smuzhiyun 	ODM_CMNINFO_MP_MODE,
477*4882a593Smuzhiyun 	ODM_CMNINFO_INTERRUPT_MASK,
478*4882a593Smuzhiyun 	ODM_CMNINFO_BB_OPERATION_MODE,
479*4882a593Smuzhiyun 	ODM_CMNINFO_BF_ANTDIV_DECISION,
480*4882a593Smuzhiyun 	ODM_CMNINFO_MANUAL_SUPPORTABILITY,
481*4882a593Smuzhiyun 	ODM_CMNINFO_EN_DYM_BW_INDICATION,
482*4882a593Smuzhiyun 	/*@--------- POINTER REFERENCE-----------*/
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	/*@------------CALL BY VALUE-------------*/
485*4882a593Smuzhiyun 	ODM_CMNINFO_WIFI_DIRECT,
486*4882a593Smuzhiyun 	ODM_CMNINFO_WIFI_DISPLAY,
487*4882a593Smuzhiyun 	ODM_CMNINFO_LINK_IN_PROGRESS,
488*4882a593Smuzhiyun 	ODM_CMNINFO_LINK,
489*4882a593Smuzhiyun 	ODM_CMNINFO_CMW500LINK,
490*4882a593Smuzhiyun 	ODM_CMNINFO_STATION_STATE,
491*4882a593Smuzhiyun 	ODM_CMNINFO_RSSI_MIN,
492*4882a593Smuzhiyun 	ODM_CMNINFO_RSSI_MIN_BY_PATH,
493*4882a593Smuzhiyun 	ODM_CMNINFO_DBG_COMP,
494*4882a593Smuzhiyun 	ODM_CMNINFO_RA_THRESHOLD_HIGH,	/*to be removed*/
495*4882a593Smuzhiyun 	ODM_CMNINFO_RA_THRESHOLD_LOW,	/*to be removed*/
496*4882a593Smuzhiyun 	ODM_CMNINFO_RF_ANTENNA_TYPE,
497*4882a593Smuzhiyun 	ODM_CMNINFO_WITH_EXT_ANTENNA_SWITCH,
498*4882a593Smuzhiyun 	ODM_CMNINFO_BE_FIX_TX_ANT,
499*4882a593Smuzhiyun 	ODM_CMNINFO_BT_ENABLED,
500*4882a593Smuzhiyun 	ODM_CMNINFO_BT_HS_CONNECT_PROCESS,
501*4882a593Smuzhiyun 	ODM_CMNINFO_BT_HS_RSSI,
502*4882a593Smuzhiyun 	ODM_CMNINFO_BT_OPERATION,
503*4882a593Smuzhiyun 	ODM_CMNINFO_BT_LIMITED_DIG,
504*4882a593Smuzhiyun 	ODM_CMNINFO_AP_TOTAL_NUM,
505*4882a593Smuzhiyun 	ODM_CMNINFO_POWER_TRAINING,
506*4882a593Smuzhiyun 	ODM_CMNINFO_DFS_REGION_DOMAIN,
507*4882a593Smuzhiyun 	ODM_CMNINFO_BT_CONTINUOUS_TURN,
508*4882a593Smuzhiyun 	ODM_CMNINFO_IS_DOWNLOAD_FW,
509*4882a593Smuzhiyun 	ODM_CMNINFO_PHYDM_PATCH_ID,
510*4882a593Smuzhiyun 	ODM_CMNINFO_RRSR_VAL,
511*4882a593Smuzhiyun 	ODM_CMNINFO_LINKED_BF_SUPPORT,
512*4882a593Smuzhiyun 	ODM_CMNINFO_FLATNESS_TYPE,
513*4882a593Smuzhiyun 	/*@------------CALL BY VALUE-------------*/
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/*@Dynamic ptr array hook itms.*/
516*4882a593Smuzhiyun 	ODM_CMNINFO_STA_STATUS,
517*4882a593Smuzhiyun 	ODM_CMNINFO_MAX,
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun enum phydm_rfe_bb_source_sel {
522*4882a593Smuzhiyun 	PAPE_2G			= 0,
523*4882a593Smuzhiyun 	PAPE_5G			= 1,
524*4882a593Smuzhiyun 	LNA0N_2G		= 2,
525*4882a593Smuzhiyun 	LNAON_5G		= 3,
526*4882a593Smuzhiyun 	TRSW			= 4,
527*4882a593Smuzhiyun 	TRSW_B			= 5,
528*4882a593Smuzhiyun 	GNT_BT			= 6,
529*4882a593Smuzhiyun 	ZERO			= 7,
530*4882a593Smuzhiyun 	ANTSEL_0		= 8,
531*4882a593Smuzhiyun 	ANTSEL_1		= 9,
532*4882a593Smuzhiyun 	ANTSEL_2		= 0xa,
533*4882a593Smuzhiyun 	ANTSEL_3		= 0xb,
534*4882a593Smuzhiyun 	ANTSEL_4		= 0xc,
535*4882a593Smuzhiyun 	ANTSEL_5		= 0xd,
536*4882a593Smuzhiyun 	ANTSEL_6		= 0xe,
537*4882a593Smuzhiyun 	ANTSEL_7		= 0xf
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun enum phydm_info_query {
541*4882a593Smuzhiyun 	PHYDM_INFO_FA_OFDM,
542*4882a593Smuzhiyun 	PHYDM_INFO_FA_CCK,
543*4882a593Smuzhiyun 	PHYDM_INFO_FA_TOTAL,
544*4882a593Smuzhiyun 	PHYDM_INFO_CCA_OFDM,
545*4882a593Smuzhiyun 	PHYDM_INFO_CCA_CCK,
546*4882a593Smuzhiyun 	PHYDM_INFO_CCA_ALL,
547*4882a593Smuzhiyun 	PHYDM_INFO_CRC32_OK_VHT,
548*4882a593Smuzhiyun 	PHYDM_INFO_CRC32_OK_HT,
549*4882a593Smuzhiyun 	PHYDM_INFO_CRC32_OK_LEGACY,
550*4882a593Smuzhiyun 	PHYDM_INFO_CRC32_OK_CCK,
551*4882a593Smuzhiyun 	PHYDM_INFO_CRC32_ERROR_VHT,
552*4882a593Smuzhiyun 	PHYDM_INFO_CRC32_ERROR_HT,
553*4882a593Smuzhiyun 	PHYDM_INFO_CRC32_ERROR_LEGACY,
554*4882a593Smuzhiyun 	PHYDM_INFO_CRC32_ERROR_CCK,
555*4882a593Smuzhiyun 	PHYDM_INFO_EDCCA_FLAG,
556*4882a593Smuzhiyun 	PHYDM_INFO_OFDM_ENABLE,
557*4882a593Smuzhiyun 	PHYDM_INFO_CCK_ENABLE,
558*4882a593Smuzhiyun 	PHYDM_INFO_CRC32_OK_HT_AGG,
559*4882a593Smuzhiyun 	PHYDM_INFO_CRC32_ERROR_HT_AGG,
560*4882a593Smuzhiyun 	PHYDM_INFO_DBG_PORT_0,
561*4882a593Smuzhiyun 	PHYDM_INFO_CURR_IGI,
562*4882a593Smuzhiyun 	PHYDM_INFO_RSSI_MIN,
563*4882a593Smuzhiyun 	PHYDM_INFO_RSSI_MAX,
564*4882a593Smuzhiyun 	PHYDM_INFO_CLM_RATIO,
565*4882a593Smuzhiyun 	PHYDM_INFO_NHM_RATIO,
566*4882a593Smuzhiyun 	PHYDM_INFO_NHM_NOISE_PWR,
567*4882a593Smuzhiyun 	PHYDM_INFO_NHM_PWR,
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun enum phydm_api {
572*4882a593Smuzhiyun 	PHYDM_API_NBI		= 1,
573*4882a593Smuzhiyun 	PHYDM_API_CSI_MASK	= 2,
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun enum phydm_func_idx { /*@F_XXX = PHYDM XXX function*/
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	F00_DIG			= 0,
579*4882a593Smuzhiyun 	F01_RA_MASK		= 1,
580*4882a593Smuzhiyun 	F02_DYN_TXPWR		= 2,
581*4882a593Smuzhiyun 	F03_FA_CNT		= 3,
582*4882a593Smuzhiyun 	F04_RSSI_MNTR		= 4,
583*4882a593Smuzhiyun 	F05_CCK_PD		= 5,
584*4882a593Smuzhiyun 	F06_ANT_DIV		= 6,
585*4882a593Smuzhiyun 	F07_SMT_ANT		= 7,
586*4882a593Smuzhiyun 	F08_PWR_TRAIN		= 8,
587*4882a593Smuzhiyun 	F09_RA			= 9,
588*4882a593Smuzhiyun 	F10_PATH_DIV		= 10,
589*4882a593Smuzhiyun 	F11_DFS			= 11,
590*4882a593Smuzhiyun 	F12_DYN_ARFR		= 12,
591*4882a593Smuzhiyun 	F13_ADPTVTY		= 13,
592*4882a593Smuzhiyun 	F14_CFO_TRK		= 14,
593*4882a593Smuzhiyun 	F15_ENV_MNTR		= 15,
594*4882a593Smuzhiyun 	F16_PRI_CCA		= 16,
595*4882a593Smuzhiyun 	F17_ADPTV_SOML		= 17,
596*4882a593Smuzhiyun 	F18_LNA_SAT_CHK		= 18,
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun /*@=[PHYDM supportability]==========================================*/
600*4882a593Smuzhiyun enum odm_ability {
601*4882a593Smuzhiyun 	ODM_BB_DIG		= BIT(F00_DIG),
602*4882a593Smuzhiyun 	ODM_BB_RA_MASK		= BIT(F01_RA_MASK),
603*4882a593Smuzhiyun 	ODM_BB_DYNAMIC_TXPWR	= BIT(F02_DYN_TXPWR),
604*4882a593Smuzhiyun 	ODM_BB_FA_CNT		= BIT(F03_FA_CNT),
605*4882a593Smuzhiyun 	ODM_BB_RSSI_MONITOR	= BIT(F04_RSSI_MNTR),
606*4882a593Smuzhiyun 	ODM_BB_CCK_PD		= BIT(F05_CCK_PD),
607*4882a593Smuzhiyun 	ODM_BB_ANT_DIV		= BIT(F06_ANT_DIV),
608*4882a593Smuzhiyun 	ODM_BB_SMT_ANT		= BIT(F07_SMT_ANT),
609*4882a593Smuzhiyun 	ODM_BB_PWR_TRAIN	= BIT(F08_PWR_TRAIN),
610*4882a593Smuzhiyun 	ODM_BB_RATE_ADAPTIVE	= BIT(F09_RA),
611*4882a593Smuzhiyun 	ODM_BB_PATH_DIV		= BIT(F10_PATH_DIV),
612*4882a593Smuzhiyun 	ODM_BB_DFS		= BIT(F11_DFS),
613*4882a593Smuzhiyun 	ODM_BB_DYNAMIC_ARFR	= BIT(F12_DYN_ARFR),
614*4882a593Smuzhiyun 	ODM_BB_ADAPTIVITY	= BIT(F13_ADPTVTY),
615*4882a593Smuzhiyun 	ODM_BB_CFO_TRACKING	= BIT(F14_CFO_TRK),
616*4882a593Smuzhiyun 	ODM_BB_ENV_MONITOR	= BIT(F15_ENV_MNTR),
617*4882a593Smuzhiyun 	ODM_BB_PRIMARY_CCA	= BIT(F16_PRI_CCA),
618*4882a593Smuzhiyun 	ODM_BB_ADAPTIVE_SOML	= BIT(F17_ADPTV_SOML),
619*4882a593Smuzhiyun 	ODM_BB_LNA_SAT_CHK	= BIT(F18_LNA_SAT_CHK),
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun /*@=[PHYDM Debug Component]=====================================*/
623*4882a593Smuzhiyun enum phydm_dbg_comp {
624*4882a593Smuzhiyun 	/*@BB Driver Functions*/
625*4882a593Smuzhiyun 	DBG_DIG			= BIT(F00_DIG),
626*4882a593Smuzhiyun 	DBG_RA_MASK		= BIT(F01_RA_MASK),
627*4882a593Smuzhiyun 	DBG_DYN_TXPWR		= BIT(F02_DYN_TXPWR),
628*4882a593Smuzhiyun 	DBG_FA_CNT		= BIT(F03_FA_CNT),
629*4882a593Smuzhiyun 	DBG_RSSI_MNTR		= BIT(F04_RSSI_MNTR),
630*4882a593Smuzhiyun 	DBG_CCKPD		= BIT(F05_CCK_PD),
631*4882a593Smuzhiyun 	DBG_ANT_DIV		= BIT(F06_ANT_DIV),
632*4882a593Smuzhiyun 	DBG_SMT_ANT		= BIT(F07_SMT_ANT),
633*4882a593Smuzhiyun 	DBG_PWR_TRAIN		= BIT(F08_PWR_TRAIN),
634*4882a593Smuzhiyun 	DBG_RA			= BIT(F09_RA),
635*4882a593Smuzhiyun 	DBG_PATH_DIV		= BIT(F10_PATH_DIV),
636*4882a593Smuzhiyun 	DBG_DFS			= BIT(F11_DFS),
637*4882a593Smuzhiyun 	DBG_DYN_ARFR		= BIT(F12_DYN_ARFR),
638*4882a593Smuzhiyun 	DBG_ADPTVTY		= BIT(F13_ADPTVTY),
639*4882a593Smuzhiyun 	DBG_CFO_TRK		= BIT(F14_CFO_TRK),
640*4882a593Smuzhiyun 	DBG_ENV_MNTR		= BIT(F15_ENV_MNTR),
641*4882a593Smuzhiyun 	DBG_PRI_CCA		= BIT(F16_PRI_CCA),
642*4882a593Smuzhiyun 	DBG_ADPTV_SOML		= BIT(F17_ADPTV_SOML),
643*4882a593Smuzhiyun 	DBG_LNA_SAT_CHK		= BIT(F18_LNA_SAT_CHK),
644*4882a593Smuzhiyun 	/*Neet to re-arrange*/
645*4882a593Smuzhiyun 	DBG_PHY_STATUS		= BIT(20),
646*4882a593Smuzhiyun 	DBG_TMP			= BIT(21),
647*4882a593Smuzhiyun 	DBG_FW_TRACE		= BIT(22),
648*4882a593Smuzhiyun 	DBG_TXBF		= BIT(23),
649*4882a593Smuzhiyun 	DBG_COMMON_FLOW		= BIT(24),
650*4882a593Smuzhiyun 	DBG_COMP_MCC		= BIT(25),
651*4882a593Smuzhiyun 	DBG_FW_DM		= BIT(26),
652*4882a593Smuzhiyun 	DBG_DM_SUMMARY		= BIT(27),
653*4882a593Smuzhiyun 	ODM_PHY_CONFIG		= BIT(28),
654*4882a593Smuzhiyun 	ODM_COMP_INIT		= BIT(29),
655*4882a593Smuzhiyun 	DBG_CMN			= BIT(30),/*@common*/
656*4882a593Smuzhiyun 	ODM_COMP_API		= BIT(31)
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun /*@=========================================================*/
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun /*@ODM_CMNINFO_ONE_PATH_CCA*/
662*4882a593Smuzhiyun enum odm_cca_path {
663*4882a593Smuzhiyun 	ODM_CCA_2R		= 0,
664*4882a593Smuzhiyun 	ODM_CCA_1R_A		= 1,
665*4882a593Smuzhiyun 	ODM_CCA_1R_B		= 2,
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun enum phy_reg_pg_type {
669*4882a593Smuzhiyun 	PHY_REG_PG_RELATIVE_VALUE = 0,
670*4882a593Smuzhiyun 	PHY_REG_PG_EXACT_VALUE	= 1
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun enum phydm_offload_ability {
674*4882a593Smuzhiyun 	PHYDM_PHY_PARAM_OFFLOAD = BIT(0),
675*4882a593Smuzhiyun 	PHYDM_RF_IQK_OFFLOAD	= BIT(1),
676*4882a593Smuzhiyun 	PHYDM_RF_DPK_OFFLOAD	= BIT(2),
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun enum phydm_init_result {
680*4882a593Smuzhiyun 	PHYDM_INIT_SUCCESS = 0,
681*4882a593Smuzhiyun 	PHYDM_INIT_FAIL_BBRF_REG_INVALID = 1
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun struct phydm_pause_lv {
685*4882a593Smuzhiyun 	s8			lv_dig;
686*4882a593Smuzhiyun 	s8			lv_cckpd;
687*4882a593Smuzhiyun 	s8			lv_antdiv;
688*4882a593Smuzhiyun 	s8			lv_adapt;
689*4882a593Smuzhiyun 	s8			lv_adsl;
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun struct phydm_func_poiner {
693*4882a593Smuzhiyun 	void (*pause_phydm_handler)(void *dm_void, u32 *val_buf, u8 val_len);
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun struct pkt_process_info {
697*4882a593Smuzhiyun 	#ifdef PHYDM_PHYSTAUS_AUTO_SWITCH
698*4882a593Smuzhiyun 	/*@send phystatus in each sampling time*/
699*4882a593Smuzhiyun 	boolean			physts_auto_swch_en;
700*4882a593Smuzhiyun 	u8			mac_ppdu_cnt;
701*4882a593Smuzhiyun 	u8			phy_ppdu_cnt; /*change with phy cca cnt*/
702*4882a593Smuzhiyun 	u8			page_bitmap_target;
703*4882a593Smuzhiyun 	u8			page_bitmap_record;
704*4882a593Smuzhiyun 	u8			ppdu_phy_rate;
705*4882a593Smuzhiyun 	u8			ppdu_macid;
706*4882a593Smuzhiyun 	boolean			is_1st_mpdu;
707*4882a593Smuzhiyun 	#endif
708*4882a593Smuzhiyun 	u8			lna_idx;
709*4882a593Smuzhiyun 	u8			vga_idx;
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun #ifdef ODM_CONFIG_BT_COEXIST
713*4882a593Smuzhiyun struct	phydm_bt_info {
714*4882a593Smuzhiyun 	boolean			is_bt_enabled;		/*@BT is enabled*/
715*4882a593Smuzhiyun 	boolean			is_bt_connect_process;	/*@BT HS is under connection progress.*/
716*4882a593Smuzhiyun 	u8			bt_hs_rssi;		/*@BT HS mode wifi rssi value.*/
717*4882a593Smuzhiyun 	boolean			is_bt_hs_operation;	/*@BT HS mode is under progress*/
718*4882a593Smuzhiyun 	boolean			is_bt_limited_dig;	/*@BT is busy.*/
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun #endif
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun struct	phydm_iot_center {
723*4882a593Smuzhiyun 	boolean			is_linked_cmw500;
724*4882a593Smuzhiyun 	u8			win_patch_id;		/*Customer ID*/
725*4882a593Smuzhiyun 	boolean			patch_id_100f0401;
726*4882a593Smuzhiyun 	boolean			patch_id_10120200;
727*4882a593Smuzhiyun 	boolean			patch_id_40010700;
728*4882a593Smuzhiyun 	boolean			patch_id_021f0800;
729*4882a593Smuzhiyun 	u32			phydm_patch_id;		/*temp for CCX IOT */
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
733*4882a593Smuzhiyun struct drp_rtl8822b_struct {
734*4882a593Smuzhiyun 	enum bb_path path_judge;
735*4882a593Smuzhiyun 	u16 path_a_cck_fa;
736*4882a593Smuzhiyun 	u16 path_b_cck_fa;
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun #endif
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun #ifdef CONFIG_MCC_DM
741*4882a593Smuzhiyun #define MCC_DM_REG_NUM	32
742*4882a593Smuzhiyun struct _phydm_mcc_dm_ {
743*4882a593Smuzhiyun 	u8		mcc_pre_status;
744*4882a593Smuzhiyun 	u8		mcc_reg_id[MCC_DM_REG_NUM];
745*4882a593Smuzhiyun 	u16		mcc_dm_reg[MCC_DM_REG_NUM];
746*4882a593Smuzhiyun 	u8		mcc_dm_val[MCC_DM_REG_NUM][2];
747*4882a593Smuzhiyun 	/*mcc DIG*/
748*4882a593Smuzhiyun 	u8		mcc_rssi[2];
749*4882a593Smuzhiyun 	/*u8		mcc_igi[2];*/
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	/* need to be config by driver*/
752*4882a593Smuzhiyun 	u8		mcc_status;
753*4882a593Smuzhiyun 	u8		sta_macid[2][NUM_STA];
754*4882a593Smuzhiyun 	u16		mcc_rf_ch[2];
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun };
757*4882a593Smuzhiyun #endif
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun #if (RTL8822C_SUPPORT || RTL8812F_SUPPORT || RTL8197G_SUPPORT)
760*4882a593Smuzhiyun struct phydm_physts {
761*4882a593Smuzhiyun 	u8			cck_gi_u_bnd;
762*4882a593Smuzhiyun 	u8			cck_gi_l_bnd;
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun #endif
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
767*4882a593Smuzhiyun 	#if (RT_PLATFORM != PLATFORM_LINUX)
768*4882a593Smuzhiyun 		typedef
769*4882a593Smuzhiyun 	#endif
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun struct dm_struct {
772*4882a593Smuzhiyun #else/*for AP, CE Team*/
773*4882a593Smuzhiyun struct dm_struct {
774*4882a593Smuzhiyun #endif
775*4882a593Smuzhiyun 	/*@Add for different team use temporarily*/
776*4882a593Smuzhiyun 	void			*adapter;		/*@For CE/NIC team*/
777*4882a593Smuzhiyun 	struct rtl8192cd_priv	*priv;			/*@For AP team*/
778*4882a593Smuzhiyun 	boolean			odm_ready;
779*4882a593Smuzhiyun 	enum phy_reg_pg_type	phy_reg_pg_value_type;
780*4882a593Smuzhiyun 	u8			phy_reg_pg_version;
781*4882a593Smuzhiyun 	u64			support_ability;	/*@PHYDM function Supportability*/
782*4882a593Smuzhiyun 	u64			pause_ability;		/*@PHYDM function pause Supportability*/
783*4882a593Smuzhiyun 	u64			debug_components;
784*4882a593Smuzhiyun 	u8			cmn_dbg_msg_period;
785*4882a593Smuzhiyun 	u8			cmn_dbg_msg_cnt;
786*4882a593Smuzhiyun 	u32			fw_debug_components;
787*4882a593Smuzhiyun 	u32			num_qry_phy_status_all;	/*@CCK + OFDM*/
788*4882a593Smuzhiyun 	u32			last_num_qry_phy_status_all;
789*4882a593Smuzhiyun 	u32			rx_pwdb_ave;
790*4882a593Smuzhiyun 	boolean		is_init_hw_info_by_rfe;
791*4882a593Smuzhiyun 	boolean         is_R2R_CCA_MASKT_TIME_SHORT;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	//TSSI
794*4882a593Smuzhiyun 	u8			en_tssi_mode;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/*@------ ODM HANDLE, DRIVER NEEDS NOT TO HOOK------*/
797*4882a593Smuzhiyun 	boolean			is_cck_high_power;
798*4882a593Smuzhiyun 	u8			rf_path_rx_enable;
799*4882a593Smuzhiyun 	/*@------ ODM HANDLE, DRIVER NEEDS NOT TO HOOK------*/
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	/* @COMMON INFORMATION */
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	/*@Init value*/
804*4882a593Smuzhiyun 	/*@-----------HOOK BEFORE REG INIT-----------*/
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	u8			support_platform;	/*@PHYDM Platform info WIN/AP/CE = 1/2/3 */
807*4882a593Smuzhiyun 	u8			normal_rx_path;
808*4882a593Smuzhiyun 	u8			valid_path_set;	/*@use for single rx path only*/
809*4882a593Smuzhiyun 	boolean			brxagcswitch;		/* @for rx AGC table switch in Microsoft case */
810*4882a593Smuzhiyun 	u8			support_interface;	/*@PHYDM PCIE/USB/SDIO = 1/2/3*/
811*4882a593Smuzhiyun 	u32			support_ic_type;	/*@PHYDM supported IC*/
812*4882a593Smuzhiyun 	enum phydm_api_host	run_in_drv_fw;		/*@PHYDM API is using in FW or Driver*/
813*4882a593Smuzhiyun 	u8			ic_ip_series;		/*N/AC/JGR3*/
814*4882a593Smuzhiyun 	enum phydm_phy_sts_type	ic_phy_sts_type;	/*@Type1/type2/type3*/
815*4882a593Smuzhiyun 	u8			cut_version;		/*@cut version TestChip/A-cut/B-cut... = 0/1/2/3/...*/
816*4882a593Smuzhiyun 	u8			fab_version;		/*@Fab version TSMC/UMC = 0/1*/
817*4882a593Smuzhiyun 	u8			fw_version;
818*4882a593Smuzhiyun 	u8			fw_sub_version;
819*4882a593Smuzhiyun 	u8			rf_type;		/*@RF type 4T4R/3T3R/2T2R/1T2R/1T1R/...*/
820*4882a593Smuzhiyun 	u8			rfe_type;
821*4882a593Smuzhiyun 	u8			board_type;
822*4882a593Smuzhiyun 	u8			package_type;
823*4882a593Smuzhiyun 	u16			type_glna;
824*4882a593Smuzhiyun 	u16			type_gpa;
825*4882a593Smuzhiyun 	u16			type_alna;
826*4882a593Smuzhiyun 	u16			type_apa;
827*4882a593Smuzhiyun 	u8			ext_lna;		/*@with 2G external LNA  NO/Yes = 0/1*/
828*4882a593Smuzhiyun 	u8			ext_lna_5g;		/*@with 5G external LNA  NO/Yes = 0/1*/
829*4882a593Smuzhiyun 	u8			ext_pa;			/*@with 2G external PNA  NO/Yes = 0/1*/
830*4882a593Smuzhiyun 	u8			ext_pa_5g;		/*@with 5G external PNA  NO/Yes = 0/1*/
831*4882a593Smuzhiyun 	u8			efuse0x3d7;		/*@with Efuse number*/
832*4882a593Smuzhiyun 	u8			efuse0x3d8;
833*4882a593Smuzhiyun 	u8			ext_trsw;		/*@with external TRSW  NO/Yes = 0/1*/
834*4882a593Smuzhiyun 	u8			ext_lna_gain;		/*@gain of external lna*/
835*4882a593Smuzhiyun 	boolean			is_in_hct_test;
836*4882a593Smuzhiyun 	u8			wifi_test;
837*4882a593Smuzhiyun 	boolean			is_dual_mac_smart_concurrent;
838*4882a593Smuzhiyun 	u32			bk_support_ability;	/*SD4 only*/
839*4882a593Smuzhiyun 	u8			with_extenal_ant_switch;
840*4882a593Smuzhiyun 	/*@cck agc relative*/
841*4882a593Smuzhiyun 	boolean			cck_new_agc;
842*4882a593Smuzhiyun 	s8			cck_lna_gain_table[8];
843*4882a593Smuzhiyun 	u8			cck_sat_cnt_th_init;
844*4882a593Smuzhiyun 	/*@-------------------------------------*/
845*4882a593Smuzhiyun 	u32			phydm_sys_up_time;
846*4882a593Smuzhiyun 	u8			num_rf_path;		/*@ex: 8821C=1, 8192E=2, 8814B=4*/
847*4882a593Smuzhiyun 	u32			soft_ap_special_setting;
848*4882a593Smuzhiyun 	boolean			boolean_dummy;
849*4882a593Smuzhiyun 	s8			s8_dummy;
850*4882a593Smuzhiyun 	u8			u8_dummy;
851*4882a593Smuzhiyun 	u16			u16_dummy;
852*4882a593Smuzhiyun 	u32			u32_dummy;
853*4882a593Smuzhiyun 	u8			rfe_hwsetting_band;
854*4882a593Smuzhiyun 	u8			p_advance_ota;
855*4882a593Smuzhiyun 	boolean			hp_hw_id;
856*4882a593Smuzhiyun 	boolean			BOOLEAN_temp;
857*4882a593Smuzhiyun 	boolean			is_dfs_band;
858*4882a593Smuzhiyun 	u8			is_rx_blocking_en;
859*4882a593Smuzhiyun 	u16			fw_offload_ability;
860*4882a593Smuzhiyun 	boolean			is_download_fw;
861*4882a593Smuzhiyun 	boolean			en_dis_dpd;
862*4882a593Smuzhiyun 	u16			dis_dpd_rate;
863*4882a593Smuzhiyun 	u8			en_auto_bw_th;
864*4882a593Smuzhiyun 	#if (RTL8822C_SUPPORT || RTL8814B_SUPPORT || RTL8197G_SUPPORT)
865*4882a593Smuzhiyun 	u8			txagc_buff[RF_PATH_MEM_SIZE][PHY_NUM_RATE_IDX];
866*4882a593Smuzhiyun 	u32			bp_0x9b0;
867*4882a593Smuzhiyun 	#endif
868*4882a593Smuzhiyun 	#if (RTL8822C_SUPPORT)
869*4882a593Smuzhiyun 	u8			ofdm_rxagc_l_bnd[16];
870*4882a593Smuzhiyun 	boolean			l_bnd_detect[16];
871*4882a593Smuzhiyun 	u16			agc_rf_gain_ori[16][64];/*[table][mp_gain_idx]*/
872*4882a593Smuzhiyun 	u16			agc_rf_gain[16][64];/*[table][mp_gain_idx]*/
873*4882a593Smuzhiyun 	u8			agc_table_cnt;
874*4882a593Smuzhiyun 	boolean			is_agc_tab_pos_shift;
875*4882a593Smuzhiyun 	u8			agc_table_shift;
876*4882a593Smuzhiyun 	#endif
877*4882a593Smuzhiyun /*@-----------HOOK BEFORE REG INIT-----------*/
878*4882a593Smuzhiyun /*@===========================================================*/
879*4882a593Smuzhiyun /*@====[ CALL BY Reference ]=========================================*/
880*4882a593Smuzhiyun /*@===========================================================*/
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	u64			*num_tx_bytes_unicast;	/*@TX Unicast byte cnt*/
883*4882a593Smuzhiyun 	u64			*num_rx_bytes_unicast;	/*@RX Unicast byte cnt*/
884*4882a593Smuzhiyun 	u8			*band_type;		/*@2.4G/5G = 0/1*/
885*4882a593Smuzhiyun 	u8			*sec_ch_offset;		/*@Secondary channel offset don't_care/below/above = 0/1/2*/
886*4882a593Smuzhiyun 	u8			*security;		/*@security mode Open/WEP/AES/TKIP = 0/1/2/3*/
887*4882a593Smuzhiyun 	u8			*band_width;		/*@20M/40M/80M = 0/1/2*/
888*4882a593Smuzhiyun 	u8			*channel;		/*@central CH number*/
889*4882a593Smuzhiyun 	boolean			*is_scan_in_process;
890*4882a593Smuzhiyun 	boolean			*is_power_saving;
891*4882a593Smuzhiyun 	boolean			*is_tdma;
892*4882a593Smuzhiyun 	u8			*one_path_cca;		/*@CCA path 2-path/path-A/path-B = 0/1/2; using enum odm_cca_path.*/
893*4882a593Smuzhiyun 	u8			*antenna_test;
894*4882a593Smuzhiyun 	boolean			*is_net_closed;
895*4882a593Smuzhiyun 	boolean			*is_fcs_mode_enable;	/*@fast channel switch (= MCC mode)*/
896*4882a593Smuzhiyun 	/*@--------- For 8723B IQK-------------------------------------*/
897*4882a593Smuzhiyun 	boolean			*is_1_antenna;
898*4882a593Smuzhiyun 	u8			*rf_default_path;	/* @0:S1, 1:S0 */
899*4882a593Smuzhiyun 	/*@-----------------------------------------------------------*/
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	u16			*forced_data_rate;
902*4882a593Smuzhiyun 	u8			*enable_antdiv;
903*4882a593Smuzhiyun 	u8			*enable_pathdiv;
904*4882a593Smuzhiyun 	u8			*en_adap_soml;
905*4882a593Smuzhiyun 	u8			*edcca_mode;
906*4882a593Smuzhiyun 	u8			*hub_usb_mode;		/*@1:USB2.0, 2:USB3.0*/
907*4882a593Smuzhiyun 	boolean			*is_fw_dw_rsvd_page_in_progress;
908*4882a593Smuzhiyun 	u32			*current_tx_tp;
909*4882a593Smuzhiyun 	u32			*current_rx_tp;
910*4882a593Smuzhiyun 	u8			*sounding_seq;
911*4882a593Smuzhiyun 	u32			*soft_ap_mode;
912*4882a593Smuzhiyun 	u8			*mp_mode;
913*4882a593Smuzhiyun 	u32			*interrupt_mask;
914*4882a593Smuzhiyun 	u8			*bb_op_mode;
915*4882a593Smuzhiyun 	u32			*manual_supportability;
916*4882a593Smuzhiyun 	u8			*dis_dym_bw_indication;
917*4882a593Smuzhiyun /*@===========================================================*/
918*4882a593Smuzhiyun /*@====[ CALL BY VALUE ]===========================================*/
919*4882a593Smuzhiyun /*@===========================================================*/
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	u8			disable_phydm_watchdog;
922*4882a593Smuzhiyun 	boolean			is_link_in_process;
923*4882a593Smuzhiyun 	boolean			is_wifi_direct;
924*4882a593Smuzhiyun 	boolean			is_wifi_display;
925*4882a593Smuzhiyun 	boolean			is_linked;
926*4882a593Smuzhiyun 	boolean			pre_is_linked;
927*4882a593Smuzhiyun 	boolean			first_connect;
928*4882a593Smuzhiyun 	boolean			first_disconnect;
929*4882a593Smuzhiyun 	boolean			bsta_state;
930*4882a593Smuzhiyun 	u8			rssi_min;
931*4882a593Smuzhiyun 	u8			rssi_min_macid;
932*4882a593Smuzhiyun 	u8			pre_rssi_min;
933*4882a593Smuzhiyun 	u8			rssi_max;
934*4882a593Smuzhiyun 	u8			rssi_max_macid;
935*4882a593Smuzhiyun 	u8			rssi_min_by_path;
936*4882a593Smuzhiyun 	boolean			is_mp_chip;
937*4882a593Smuzhiyun 	boolean			is_one_entry_only;
938*4882a593Smuzhiyun 	u32			one_entry_macid;
939*4882a593Smuzhiyun 	u32			one_entry_tp;
940*4882a593Smuzhiyun 	u32			pre_one_entry_tp;
941*4882a593Smuzhiyun 	u16			one_entry_avg_phy_rate;
942*4882a593Smuzhiyun 	u16			one_entry_rx_utility;
943*4882a593Smuzhiyun 	u8			pre_number_linked_client;
944*4882a593Smuzhiyun 	u8			number_linked_client;
945*4882a593Smuzhiyun 	u8			pre_number_active_client;
946*4882a593Smuzhiyun 	u8			number_active_client;
947*4882a593Smuzhiyun 	boolean			is_disable_phy_api;
948*4882a593Smuzhiyun 	u8			rssi_a;
949*4882a593Smuzhiyun 	u8			rssi_b;
950*4882a593Smuzhiyun 	u8			rssi_c;
951*4882a593Smuzhiyun 	u8			rssi_d;
952*4882a593Smuzhiyun 	s8			rxsc_80;
953*4882a593Smuzhiyun 	s8			rxsc_40;
954*4882a593Smuzhiyun 	s8			rxsc_20;
955*4882a593Smuzhiyun 	s8			rxsc_l;
956*4882a593Smuzhiyun 	u64			rssi_trsw;
957*4882a593Smuzhiyun 	u64			rssi_trsw_h;
958*4882a593Smuzhiyun 	u64			rssi_trsw_l;
959*4882a593Smuzhiyun 	u64			rssi_trsw_iso;
960*4882a593Smuzhiyun 	u8			tx_ant_status; /*TX path enable*/
961*4882a593Smuzhiyun 	u8			rx_ant_status; /*RX path enable*/
962*4882a593Smuzhiyun 	#ifdef PHYDM_COMPILE_ABOVE_4SS
963*4882a593Smuzhiyun 	enum bb_path		tx_4ss_status; /*@Use N-X for 4STS rate*/
964*4882a593Smuzhiyun 	#endif
965*4882a593Smuzhiyun 	#ifdef PHYDM_COMPILE_ABOVE_3SS
966*4882a593Smuzhiyun 	enum bb_path		tx_3ss_status; /*@Use N-X for 3STS rate*/
967*4882a593Smuzhiyun 	#endif
968*4882a593Smuzhiyun 	#ifdef PHYDM_COMPILE_ABOVE_2SS
969*4882a593Smuzhiyun 	enum bb_path		tx_2ss_status; /*@Use N-X for 2STS rate*/
970*4882a593Smuzhiyun 	#endif
971*4882a593Smuzhiyun 	enum bb_path		tx_1ss_status; /*@Use N-X for 1STS rate*/
972*4882a593Smuzhiyun 	u8			cck_lna_idx;
973*4882a593Smuzhiyun 	u8			cck_vga_idx;
974*4882a593Smuzhiyun 	u8			curr_station_id;
975*4882a593Smuzhiyun 	u8			ofdm_agc_idx[4];
976*4882a593Smuzhiyun 	u8			rx_rate;
977*4882a593Smuzhiyun 	u8			rate_ss;
978*4882a593Smuzhiyun 	u8			tx_rate;
979*4882a593Smuzhiyun 	u8			linked_interval;
980*4882a593Smuzhiyun 	u8			pre_channel;
981*4882a593Smuzhiyun 	u32			txagc_offset_value_a;
982*4882a593Smuzhiyun 	boolean			is_txagc_offset_positive_a;
983*4882a593Smuzhiyun 	u32			txagc_offset_value_b;
984*4882a593Smuzhiyun 	boolean			is_txagc_offset_positive_b;
985*4882a593Smuzhiyun 	u8			ap_total_num;
986*4882a593Smuzhiyun 	boolean			flatness_type;
987*4882a593Smuzhiyun 	/*@[traffic]*/
988*4882a593Smuzhiyun 	u8			traffic_load;
989*4882a593Smuzhiyun 	u8			pre_traffic_load;
990*4882a593Smuzhiyun 	u32			tx_tp;			/*@Mbps*/
991*4882a593Smuzhiyun 	u32			rx_tp;			/*@Mbps*/
992*4882a593Smuzhiyun 	u32			total_tp;		/*@Mbps*/
993*4882a593Smuzhiyun 	u8			txrx_state_all;		/*@0:tx, 1:rx, 2:bi-dir*/
994*4882a593Smuzhiyun 	u64			cur_tx_ok_cnt;
995*4882a593Smuzhiyun 	u64			cur_rx_ok_cnt;
996*4882a593Smuzhiyun 	u64			last_tx_ok_cnt;
997*4882a593Smuzhiyun 	u64			last_rx_ok_cnt;
998*4882a593Smuzhiyun 	u16			consecutive_idlel_time;	/*@unit: second*/
999*4882a593Smuzhiyun 	/*@---------------------------*/
1000*4882a593Smuzhiyun 	boolean			is_bb_swing_offset_positive_a;
1001*4882a593Smuzhiyun 	boolean			is_bb_swing_offset_positive_b;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	/*@[DIG]*/
1004*4882a593Smuzhiyun 	boolean			MPDIG_2G;		/*off MPDIG*/
1005*4882a593Smuzhiyun 	u8			times_2g;		/*@for MP DIG*/
1006*4882a593Smuzhiyun 	u8			force_igi;		/*@for debug*/
1007*4882a593Smuzhiyun 	boolean			is_dig_low_bond;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	/*@[TDMA-DIG]*/
1010*4882a593Smuzhiyun 	u8			tdma_dig_timer_ms;
1011*4882a593Smuzhiyun 	u8			tdma_dig_state_number;
1012*4882a593Smuzhiyun 	u8			tdma_dig_low_upper_bond;
1013*4882a593Smuzhiyun 	u8			force_tdma_low_igi;
1014*4882a593Smuzhiyun 	u8			force_tdma_high_igi;
1015*4882a593Smuzhiyun 	u8			fix_expire_to_zero;
1016*4882a593Smuzhiyun 	boolean			original_dig_restore;
1017*4882a593Smuzhiyun 	/*@---------------------------*/
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	/*@[AntDiv]*/
1020*4882a593Smuzhiyun 	u8			ant_div_type;
1021*4882a593Smuzhiyun 	u8			antdiv_rssi;
1022*4882a593Smuzhiyun 	u8			fat_comb_a;
1023*4882a593Smuzhiyun 	u8			fat_comb_b;
1024*4882a593Smuzhiyun 	u8			antdiv_intvl;
1025*4882a593Smuzhiyun 	u8			antdiv_delay;
1026*4882a593Smuzhiyun 	u8			ant_type;
1027*4882a593Smuzhiyun 	u8			ant_type2;
1028*4882a593Smuzhiyun 	u8			pre_ant_type;
1029*4882a593Smuzhiyun 	u8			pre_ant_type2;
1030*4882a593Smuzhiyun 	u8			antdiv_period;
1031*4882a593Smuzhiyun 	u8			evm_antdiv_period;
1032*4882a593Smuzhiyun 	u8			antdiv_select;
1033*4882a593Smuzhiyun 	u8			antdiv_train_num; /*@training time for each antenna in EVM method*/
1034*4882a593Smuzhiyun 	u8			stop_antdiv_rssi_th;
1035*4882a593Smuzhiyun 	u16			stop_antdiv_tp_diff_th;
1036*4882a593Smuzhiyun 	u16			stop_antdiv_tp_th;
1037*4882a593Smuzhiyun 	u8			antdiv_tp_period;
1038*4882a593Smuzhiyun 	u16			tp_active_th;
1039*4882a593Smuzhiyun 	u8			tp_active_occur;
1040*4882a593Smuzhiyun 	u8			path_select;
1041*4882a593Smuzhiyun 	u8			antdiv_evm_en;
1042*4882a593Smuzhiyun 	u8			bdc_holdstate;
1043*4882a593Smuzhiyun 	u8			antdiv_counter;
1044*4882a593Smuzhiyun 	/*@---------------------------*/
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	u8			ndpa_period;
1047*4882a593Smuzhiyun 	boolean			h2c_rarpt_connect;
1048*4882a593Smuzhiyun 	boolean			cck_agc_report_type; /*@1:4bit LNA, 0:3bit LNA */
1049*4882a593Smuzhiyun 	u8			print_agc;
1050*4882a593Smuzhiyun 	u8			la_mode;
1051*4882a593Smuzhiyun 	/*@---8821C Antenna and RF Set BTG/WLG/WLA Select---------------*/
1052*4882a593Smuzhiyun 	u8			current_rf_set_8821c;
1053*4882a593Smuzhiyun 	u8			default_rf_set_8821c;
1054*4882a593Smuzhiyun 	u8			current_ant_num_8821c;
1055*4882a593Smuzhiyun 	u8			default_ant_num_8821c;
1056*4882a593Smuzhiyun 	u8			rfe_type_expand;
1057*4882a593Smuzhiyun 	/*@-----------------------------------------------------------*/
1058*4882a593Smuzhiyun 	/*@---For Adaptivtiy---------------------------------------------*/
1059*4882a593Smuzhiyun 	s8			TH_L2H_default;
1060*4882a593Smuzhiyun 	s8			th_edcca_hl_diff_default;
1061*4882a593Smuzhiyun 	s8			th_l2h_ini;
1062*4882a593Smuzhiyun 	s8			th_edcca_hl_diff;
1063*4882a593Smuzhiyun 	boolean			carrier_sense_enable;
1064*4882a593Smuzhiyun 	/*@-----------------------------------------------------------*/
1065*4882a593Smuzhiyun 	u8			pre_dbg_priority;
1066*4882a593Smuzhiyun 	u8			nbi_set_result;
1067*4882a593Smuzhiyun 	u8			c2h_cmd_start;
1068*4882a593Smuzhiyun 	u8			fw_debug_trace[60];
1069*4882a593Smuzhiyun 	u8			pre_c2h_seq;
1070*4882a593Smuzhiyun 	boolean			fw_buff_is_enpty;
1071*4882a593Smuzhiyun 	u32			data_frame_num;
1072*4882a593Smuzhiyun 	/*@--- for spur detection ---------------------------------------*/
1073*4882a593Smuzhiyun 	boolean			en_reg_mntr_bb;
1074*4882a593Smuzhiyun 	boolean			en_reg_mntr_rf;
1075*4882a593Smuzhiyun 	boolean			en_reg_mntr_mac;
1076*4882a593Smuzhiyun 	boolean			en_reg_mntr_byte;
1077*4882a593Smuzhiyun 	/*@--------------------------------------------------------------*/
1078*4882a593Smuzhiyun #if (RTL8814B_SUPPORT || RTL8812F_SUPPORT || RTL8198F_SUPPORT)
1079*4882a593Smuzhiyun 	u8			dsde_sel;
1080*4882a593Smuzhiyun 	u8			nbi_path_sel;
1081*4882a593Smuzhiyun 	u8			csi_wgt;
1082*4882a593Smuzhiyun #endif
1083*4882a593Smuzhiyun #if (RTL8814B_SUPPORT || RTL8198F_SUPPORT)
1084*4882a593Smuzhiyun 	u8			csi_wgt_th_db[5]; /*@wgt 4,3,2,1,0 */
1085*4882a593Smuzhiyun 						  /*    ^ ^ ^ ^ ^  */
1086*4882a593Smuzhiyun #endif
1087*4882a593Smuzhiyun 	/*@------------------------------------------*/
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	/*@--- for noise detection ---------------------------------------*/
1090*4882a593Smuzhiyun 	boolean			is_noisy_state;
1091*4882a593Smuzhiyun 	boolean			noisy_decision; /*@b_noisy*/
1092*4882a593Smuzhiyun 	boolean			pre_b_noisy;
1093*4882a593Smuzhiyun 	u32			noisy_decision_smooth;
1094*4882a593Smuzhiyun 	/*@-----------------------------------------------------------*/
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	/*@--- for MCC ant weighting ------------------------------------*/
1097*4882a593Smuzhiyun 	boolean			is_stop_dym_ant_weighting;
1098*4882a593Smuzhiyun 	/*@-----------------------------------------------------------*/
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	boolean			is_disable_dym_ecs;
1101*4882a593Smuzhiyun 	boolean			is_disable_dym_ant_weighting;
1102*4882a593Smuzhiyun 	struct cmn_sta_info	*phydm_sta_info[ODM_ASSOCIATE_ENTRY_NUM];
1103*4882a593Smuzhiyun 	u8			phydm_macid_table[ODM_ASSOCIATE_ENTRY_NUM];/*@sta_idx = phydm_macid_table[HW_macid]*/
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun #if (RATE_ADAPTIVE_SUPPORT)
1106*4882a593Smuzhiyun 	u16			currmin_rpt_time;
1107*4882a593Smuzhiyun 	struct _phydm_txstatistic_ hw_stats;
1108*4882a593Smuzhiyun 	struct _odm_ra_info_	ra_info[ODM_ASSOCIATE_ENTRY_NUM];
1109*4882a593Smuzhiyun /*Use mac_id as array index. STA mac_id=0*/
1110*4882a593Smuzhiyun /*VWiFi Client mac_id={1, ODM_ASSOCIATE_ENTRY_NUM-1} //YJ,add,120119*/
1111*4882a593Smuzhiyun #endif
1112*4882a593Smuzhiyun 	/*@2012/02/14 MH Add to share 88E ra with other SW team*/
1113*4882a593Smuzhiyun 	/*We need to colelct all support abilit to a proper area.*/
1114*4882a593Smuzhiyun 	boolean			ra_support88e;
1115*4882a593Smuzhiyun 	boolean			*is_driver_stopped;
1116*4882a593Smuzhiyun 	boolean			*is_driver_is_going_to_pnp_set_power_sleep;
1117*4882a593Smuzhiyun 	boolean			*pinit_adpt_in_progress;
1118*4882a593Smuzhiyun 	boolean			is_user_assign_level;
1119*4882a593Smuzhiyun 	u8			RSSI_BT;		/*@come from BT*/
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	/*@---PSD Relative ---------------------------------------------*/
1122*4882a593Smuzhiyun 	boolean			is_psd_in_process;
1123*4882a593Smuzhiyun 	boolean			is_psd_active;
1124*4882a593Smuzhiyun 	/*@-----------------------------------------------------------*/
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	boolean			bsomlenabled;	/* @D-SoML control */
1127*4882a593Smuzhiyun 	u8			no_ndp_cnts;
1128*4882a593Smuzhiyun 	u16			ndp_cnt_pre;
1129*4882a593Smuzhiyun 	boolean			is_beamformed;
1130*4882a593Smuzhiyun 	u8			linked_bf_support;
1131*4882a593Smuzhiyun 	boolean			bhtstfdisabled;	/* @dynamic HTSTF gain control*/
1132*4882a593Smuzhiyun 	u32			n_iqk_cnt;
1133*4882a593Smuzhiyun 	u32			n_iqk_ok_cnt;
1134*4882a593Smuzhiyun 	u32			n_iqk_fail_cnt;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_AP)
1137*4882a593Smuzhiyun 	boolean			config_bbrf;
1138*4882a593Smuzhiyun #endif
1139*4882a593Smuzhiyun 	boolean			is_disable_power_training;
1140*4882a593Smuzhiyun 	boolean			is_bt_continuous_turn;
1141*4882a593Smuzhiyun 	u8			enhance_pwr_th[3];
1142*4882a593Smuzhiyun 	u8			set_pwr_th[3];
1143*4882a593Smuzhiyun 	/*@----------Dyn Tx Pwr ---------------------------------------*/
1144*4882a593Smuzhiyun #ifdef BB_RAM_SUPPORT
1145*4882a593Smuzhiyun 	struct phydm_bb_ram_ctrl p_bb_ram_ctrl;
1146*4882a593Smuzhiyun #endif
1147*4882a593Smuzhiyun 	u8			dynamic_tx_high_power_lvl;
1148*4882a593Smuzhiyun 	void	(*fill_desc_dyntxpwr)(void *dm, u8 *desc, u8 dyn_tx_power);
1149*4882a593Smuzhiyun 	u8			last_dtp_lvl;
1150*4882a593Smuzhiyun 	u8			min_power_index;
1151*4882a593Smuzhiyun 	u32			tx_agc_ofdm_18_6;
1152*4882a593Smuzhiyun 	/*-------------------------------------------------------------*/
1153*4882a593Smuzhiyun 	u8			rx_pkt_type;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_DFS_MASTER
1156*4882a593Smuzhiyun 	u8			dfs_region_domain;
1157*4882a593Smuzhiyun 	u8			*dfs_master_enabled;
1158*4882a593Smuzhiyun 	/*@---phydm_radar_detect_with_dbg_parm start --------------------*/
1159*4882a593Smuzhiyun 	u8			radar_detect_dbg_parm_en;
1160*4882a593Smuzhiyun 	u32			radar_detect_reg_918;
1161*4882a593Smuzhiyun 	u32			radar_detect_reg_91c;
1162*4882a593Smuzhiyun 	u32			radar_detect_reg_920;
1163*4882a593Smuzhiyun 	u32			radar_detect_reg_924;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	u32			radar_detect_reg_a40;
1166*4882a593Smuzhiyun 	u32			radar_detect_reg_a44;
1167*4882a593Smuzhiyun 	u32			radar_detect_reg_a48;
1168*4882a593Smuzhiyun 	u32			radar_detect_reg_a4c;
1169*4882a593Smuzhiyun 	u32			radar_detect_reg_a50;
1170*4882a593Smuzhiyun 	u32			radar_detect_reg_a54;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	u32			radar_detect_reg_f54;
1173*4882a593Smuzhiyun 	u32			radar_detect_reg_f58;
1174*4882a593Smuzhiyun 	u32			radar_detect_reg_f5c;
1175*4882a593Smuzhiyun 	u32			radar_detect_reg_f70;
1176*4882a593Smuzhiyun 	u32			radar_detect_reg_f74;
1177*4882a593Smuzhiyun 	/*@---For zero-wait DFS---------------------------------------*/
1178*4882a593Smuzhiyun 	boolean			seg1_dfs_flag;
1179*4882a593Smuzhiyun 	/*@-----------------------------------------------------------*/
1180*4882a593Smuzhiyun /*@-----------------------------------------------------------*/
1181*4882a593Smuzhiyun #endif
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun /*@=== RTL8721D ===*/
1184*4882a593Smuzhiyun #if (RTL8721D_SUPPORT)
1185*4882a593Smuzhiyun 	boolean			cbw20_adc80;
1186*4882a593Smuzhiyun 	boolean			invalid_mode;
1187*4882a593Smuzhiyun 	u8			power_voltage;
1188*4882a593Smuzhiyun 	u8			cca_cbw20_lev;
1189*4882a593Smuzhiyun 	u8			cca_cbw40_lev;
1190*4882a593Smuzhiyun 	u8			antdiv_gpio;
1191*4882a593Smuzhiyun 	u8			peak_detect_mode;
1192*4882a593Smuzhiyun #endif
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun /*@=== PHYDM Timer ========================================== (start)*/
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	struct phydm_timer_list	mpt_dig_timer;
1197*4882a593Smuzhiyun 	struct phydm_timer_list	fast_ant_training_timer;
1198*4882a593Smuzhiyun #ifdef ODM_EVM_ENHANCE_ANTDIV
1199*4882a593Smuzhiyun 	struct phydm_timer_list	evm_fast_ant_training_timer;
1200*4882a593Smuzhiyun #endif
1201*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1202*4882a593Smuzhiyun 	struct phydm_timer_list tdma_dig_timer;
1203*4882a593Smuzhiyun #endif
1204*4882a593Smuzhiyun 	struct phydm_timer_list	sbdcnt_timer;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun /*@=== PHYDM Workitem ======================================= (start)*/
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
1209*4882a593Smuzhiyun #if USE_WORKITEM
1210*4882a593Smuzhiyun 	RT_WORK_ITEM		fast_ant_training_workitem;
1211*4882a593Smuzhiyun 	RT_WORK_ITEM		ra_rpt_workitem;
1212*4882a593Smuzhiyun 	RT_WORK_ITEM		sbdcnt_workitem;
1213*4882a593Smuzhiyun 	RT_WORK_ITEM		phydm_evm_antdiv_workitem;
1214*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1215*4882a593Smuzhiyun 	RT_WORK_ITEM		phydm_tdma_dig_workitem;
1216*4882a593Smuzhiyun #endif
1217*4882a593Smuzhiyun #endif
1218*4882a593Smuzhiyun #endif
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun /*@=== PHYDM Structure ======================================== (start)*/
1221*4882a593Smuzhiyun 	struct	phydm_func_poiner	phydm_func_handler;
1222*4882a593Smuzhiyun 	struct	phydm_iot_center	iot_table;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun #ifdef ODM_CONFIG_BT_COEXIST
1225*4882a593Smuzhiyun 	struct	phydm_bt_info		bt_info_table;
1226*4882a593Smuzhiyun #endif
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	struct	pkt_process_info	pkt_proc_struct;
1229*4882a593Smuzhiyun 	struct phydm_adaptivity_struct	adaptivity;
1230*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_DFS_MASTER
1231*4882a593Smuzhiyun 	struct _DFS_STATISTICS		dfs;
1232*4882a593Smuzhiyun #endif
1233*4882a593Smuzhiyun 	struct odm_noise_monitor	noise_level;
1234*4882a593Smuzhiyun 	struct odm_phy_dbg_info		phy_dbg_info;
1235*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1236*4882a593Smuzhiyun 	struct odm_phy_dbg_info		phy_dbg_info_win_bkp;
1237*4882a593Smuzhiyun #endif
1238*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
1239*4882a593Smuzhiyun 	struct phydm_bf_rate_info_jgr3 bf_rate_info_jgr3;
1240*4882a593Smuzhiyun #endif
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun #ifdef CONFIG_ADAPTIVE_SOML
1243*4882a593Smuzhiyun 	struct adaptive_soml		dm_soml_table;
1244*4882a593Smuzhiyun #endif
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun #if (defined(CONFIG_PHYDM_ANTENNA_DIVERSITY))
1247*4882a593Smuzhiyun 	#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
1248*4882a593Smuzhiyun 	struct _BF_DIV_COEX_		dm_bdc_table;
1249*4882a593Smuzhiyun 	#endif
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	#if (defined(CONFIG_HL_SMART_ANTENNA))
1252*4882a593Smuzhiyun 	struct smt_ant_honbo		dm_sat_table;
1253*4882a593Smuzhiyun 	#endif
1254*4882a593Smuzhiyun #endif
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun #if (defined(CONFIG_SMART_ANTENNA))
1257*4882a593Smuzhiyun 	struct smt_ant			smtant_table;
1258*4882a593Smuzhiyun #endif
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	struct _hal_rf_			rf_table;	/*@for HALRF function*/
1261*4882a593Smuzhiyun 	struct dm_rf_calibration_struct	rf_calibrate_info;
1262*4882a593Smuzhiyun 	struct dm_iqk_info		IQK_info;
1263*4882a593Smuzhiyun 	struct dm_dpk_info		dpk_info;
1264*4882a593Smuzhiyun 	struct dm_dack_info		dack_info;
1265*4882a593Smuzhiyun #ifdef CONFIG_PHYDM_ANTENNA_DIVERSITY
1266*4882a593Smuzhiyun 	struct phydm_fat_struct		dm_fat_table;
1267*4882a593Smuzhiyun 	struct sw_antenna_switch	dm_swat_table;
1268*4882a593Smuzhiyun #endif
1269*4882a593Smuzhiyun 	struct phydm_dig_struct		dm_dig_table;
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun #ifdef PHYDM_SUPPORT_CCKPD
1272*4882a593Smuzhiyun 	struct phydm_cckpd_struct	dm_cckpd_table;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	#ifdef PHYDM_DCC_ENHANCE
1275*4882a593Smuzhiyun 	struct phydm_dcc_struct		dm_dcc_info; /*dig cckpd coex*/
1276*4882a593Smuzhiyun 	#endif
1277*4882a593Smuzhiyun #endif
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun #ifdef PHYDM_LNA_SAT_CHK_SUPPORT
1280*4882a593Smuzhiyun 	struct phydm_lna_sat_t		dm_lna_sat_info;
1281*4882a593Smuzhiyun #endif
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun #ifdef CONFIG_MCC_DM
1284*4882a593Smuzhiyun 	struct _phydm_mcc_dm_ mcc_dm;
1285*4882a593Smuzhiyun #endif
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun #ifdef PHYDM_PRIMARY_CCA
1288*4882a593Smuzhiyun 	struct phydm_pricca_struct	dm_pri_cca;
1289*4882a593Smuzhiyun #endif
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	struct ra_table			dm_ra_table;
1292*4882a593Smuzhiyun 	struct phydm_fa_struct		false_alm_cnt;
1293*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
1294*4882a593Smuzhiyun 	struct phydm_fa_acc_struct	false_alm_cnt_acc;
1295*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
1296*4882a593Smuzhiyun 	struct phydm_fa_acc_struct	false_alm_cnt_acc_low;
1297*4882a593Smuzhiyun #endif
1298*4882a593Smuzhiyun #endif
1299*4882a593Smuzhiyun 	struct phydm_cfo_track_struct	dm_cfo_track;
1300*4882a593Smuzhiyun 	struct ccx_info			dm_ccx_info;
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	struct odm_power_trim_data	power_trim_data;
1303*4882a593Smuzhiyun #if (RTL8822B_SUPPORT)
1304*4882a593Smuzhiyun 	struct drp_rtl8822b_struct	phydm_rtl8822b;
1305*4882a593Smuzhiyun #endif
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun #ifdef CONFIG_PSD_TOOL
1308*4882a593Smuzhiyun 	struct psd_info			dm_psd_table;
1309*4882a593Smuzhiyun #endif
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun #if (PHYDM_LA_MODE_SUPPORT)
1312*4882a593Smuzhiyun 	struct rt_adcsmp		adcsmp;
1313*4882a593Smuzhiyun #endif
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun #if (defined(CONFIG_PATH_DIVERSITY))
1316*4882a593Smuzhiyun 	struct _ODM_PATH_DIVERSITY_	dm_path_div;
1317*4882a593Smuzhiyun #endif
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun #if (defined(CONFIG_ANT_DETECTION))
1320*4882a593Smuzhiyun 	struct _ANT_DETECTED_INFO	ant_detected_info;
1321*4882a593Smuzhiyun #endif
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & (ODM_WIN | ODM_CE))
1324*4882a593Smuzhiyun #ifdef PHYDM_BEAMFORMING_SUPPORT
1325*4882a593Smuzhiyun 	struct _RT_BEAMFORMING_INFO 	beamforming_info;
1326*4882a593Smuzhiyun #endif
1327*4882a593Smuzhiyun #endif
1328*4882a593Smuzhiyun #ifdef PHYDM_AUTO_DEGBUG
1329*4882a593Smuzhiyun 	struct	phydm_auto_dbg_struct	auto_dbg_table;
1330*4882a593Smuzhiyun #endif
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	struct	phydm_pause_lv		pause_lv_table;
1333*4882a593Smuzhiyun 	struct	phydm_api_stuc		api_table;
1334*4882a593Smuzhiyun #ifdef PHYDM_POWER_TRAINING_SUPPORT
1335*4882a593Smuzhiyun 	struct	phydm_pow_train_stuc	pow_train_table;
1336*4882a593Smuzhiyun #endif
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun #ifdef PHYDM_PMAC_TX_SETTING_SUPPORT
1339*4882a593Smuzhiyun 	struct phydm_pmac_tx dm_pmac_tx_table;
1340*4882a593Smuzhiyun #endif
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun #ifdef PHYDM_MP_SUPPORT
1343*4882a593Smuzhiyun 	struct phydm_mp dm_mp_table;
1344*4882a593Smuzhiyun #endif
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun #ifdef PHYDM_CCK_RX_PATHDIV_SUPPORT
1347*4882a593Smuzhiyun 	struct phydm_cck_rx_pathdiv dm_cck_rx_pathdiv_table;
1348*4882a593Smuzhiyun #endif
1349*4882a593Smuzhiyun /*@==========================================================*/
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun #if (RTL8822C_SUPPORT || RTL8812F_SUPPORT || RTL8197G_SUPPORT)
1352*4882a593Smuzhiyun 	/*@-------------------phydm_phystatus report --------------------*/
1353*4882a593Smuzhiyun 	struct phydm_physts dm_physts_table;
1354*4882a593Smuzhiyun #endif
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun #if (RT_PLATFORM != PLATFORM_LINUX)
1359*4882a593Smuzhiyun } dm_struct;	/*@DM_Dynamic_Mechanism_Structure*/
1360*4882a593Smuzhiyun #else
1361*4882a593Smuzhiyun };
1362*4882a593Smuzhiyun #endif
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun #else	/*@for AP,CE Team*/
1365*4882a593Smuzhiyun };
1366*4882a593Smuzhiyun #endif
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun enum phydm_adv_ota {
1369*4882a593Smuzhiyun 	PHYDM_PATHB_1RCCA		= BIT(0),
1370*4882a593Smuzhiyun 	PHYDM_HP_OTA_SETTING_A		= BIT(1),
1371*4882a593Smuzhiyun 	PHYDM_HP_OTA_SETTING_B		= BIT(2),
1372*4882a593Smuzhiyun 	PHYDM_ASUS_OTA_SETTING		= BIT(3),
1373*4882a593Smuzhiyun 	PHYDM_ASUS_OTA_SETTING_CCK_PATH = BIT(4),
1374*4882a593Smuzhiyun 	PHYDM_HP_OTA_SETTING_CCK_PATH	= BIT(5),
1375*4882a593Smuzhiyun 	PHYDM_LENOVO_OTA_SETTING_NBI_CSI = BIT(6),
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun };
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun enum phydm_bb_op_mode {
1380*4882a593Smuzhiyun 	PHYDM_PERFORMANCE_MODE	= 0,		/*Service one device*/
1381*4882a593Smuzhiyun 	PHYDM_BALANCE_MODE	= 1,		/*@Service more than one device*/
1382*4882a593Smuzhiyun };
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun enum phydm_structure_type {
1385*4882a593Smuzhiyun 	PHYDM_FALSEALMCNT,
1386*4882a593Smuzhiyun 	PHYDM_CFOTRACK,
1387*4882a593Smuzhiyun 	PHYDM_ADAPTIVITY,
1388*4882a593Smuzhiyun 	PHYDM_DFS,
1389*4882a593Smuzhiyun 	PHYDM_ROMINFO,
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun };
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun enum odm_bb_config_type {
1394*4882a593Smuzhiyun 	CONFIG_BB_PHY_REG,
1395*4882a593Smuzhiyun 	CONFIG_BB_AGC_TAB,
1396*4882a593Smuzhiyun 	CONFIG_BB_AGC_TAB_2G,
1397*4882a593Smuzhiyun 	CONFIG_BB_AGC_TAB_5G,
1398*4882a593Smuzhiyun 	CONFIG_BB_PHY_REG_PG,
1399*4882a593Smuzhiyun 	CONFIG_BB_PHY_REG_MP,
1400*4882a593Smuzhiyun 	CONFIG_BB_AGC_TAB_DIFF,
1401*4882a593Smuzhiyun 	CONFIG_BB_RF_CAL_INIT,
1402*4882a593Smuzhiyun };
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun enum odm_rf_config_type {
1405*4882a593Smuzhiyun 	CONFIG_RF_RADIO,
1406*4882a593Smuzhiyun 	CONFIG_RF_TXPWR_LMT,
1407*4882a593Smuzhiyun 	CONFIG_RF_SYN_RADIO,
1408*4882a593Smuzhiyun };
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun enum odm_fw_config_type {
1411*4882a593Smuzhiyun 	CONFIG_FW_NIC,
1412*4882a593Smuzhiyun 	CONFIG_FW_NIC_2,
1413*4882a593Smuzhiyun 	CONFIG_FW_AP,
1414*4882a593Smuzhiyun 	CONFIG_FW_AP_2,
1415*4882a593Smuzhiyun 	CONFIG_FW_MP,
1416*4882a593Smuzhiyun 	CONFIG_FW_WOWLAN,
1417*4882a593Smuzhiyun 	CONFIG_FW_WOWLAN_2,
1418*4882a593Smuzhiyun 	CONFIG_FW_AP_WOWLAN,
1419*4882a593Smuzhiyun 	CONFIG_FW_BT,
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun /*status code*/
1423*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE != ODM_WIN)
1424*4882a593Smuzhiyun enum rt_status {
1425*4882a593Smuzhiyun 	RT_STATUS_SUCCESS,
1426*4882a593Smuzhiyun 	RT_STATUS_FAILURE,
1427*4882a593Smuzhiyun 	RT_STATUS_PENDING,
1428*4882a593Smuzhiyun 	RT_STATUS_RESOURCE,
1429*4882a593Smuzhiyun 	RT_STATUS_INVALID_CONTEXT,
1430*4882a593Smuzhiyun 	RT_STATUS_INVALID_PARAMETER,
1431*4882a593Smuzhiyun 	RT_STATUS_NOT_SUPPORT,
1432*4882a593Smuzhiyun 	RT_STATUS_OS_API_FAILED,
1433*4882a593Smuzhiyun };
1434*4882a593Smuzhiyun #endif	/*@end of enum rt_status definition*/
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun void
1437*4882a593Smuzhiyun phydm_watchdog_lps(struct dm_struct *dm);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun void
1440*4882a593Smuzhiyun phydm_watchdog_lps_32k(struct dm_struct *dm);
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun void
1443*4882a593Smuzhiyun phydm_txcurrentcalibration(struct dm_struct *dm);
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun void
1446*4882a593Smuzhiyun phydm_dm_early_init(struct dm_struct *dm);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun enum phydm_init_result
1449*4882a593Smuzhiyun odm_dm_init(struct dm_struct *dm);
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun void
1452*4882a593Smuzhiyun odm_dm_reset(struct dm_struct *dm);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun void
1455*4882a593Smuzhiyun phydm_fwoffload_ability_init(struct dm_struct *dm,
1456*4882a593Smuzhiyun 			     enum phydm_offload_ability offload_ability);
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun void
1459*4882a593Smuzhiyun phydm_fwoffload_ability_clear(struct dm_struct *dm,
1460*4882a593Smuzhiyun 			      enum phydm_offload_ability offload_ability);
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun void
1463*4882a593Smuzhiyun phydm_supportability_en(void *dm_void, char input[][16], u32 *_used,
1464*4882a593Smuzhiyun 			char *output, u32 *_out_len);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun void
1467*4882a593Smuzhiyun phydm_pause_dm_watchdog(void *dm_void, enum phydm_pause_type pause_type);
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun void
1470*4882a593Smuzhiyun phydm_watchdog(struct dm_struct *dm);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun void
1473*4882a593Smuzhiyun phydm_watchdog_mp(struct dm_struct *dm);
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun void
1476*4882a593Smuzhiyun phydm_pause_func_init(void *dm_void);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun u8
1479*4882a593Smuzhiyun phydm_pause_func(void *dm_void, enum phydm_func_idx pause_func,
1480*4882a593Smuzhiyun 		 enum phydm_pause_type pause_type,
1481*4882a593Smuzhiyun 		 enum phydm_pause_level pause_lv, u8 val_lehgth, u32 *val_buf);
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun void
1484*4882a593Smuzhiyun phydm_pause_func_console(void *dm_void, char input[][16], u32 *_used,
1485*4882a593Smuzhiyun 			 char *output, u32 *_out_len);
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun void phydm_pause_dm_by_asso_pkt(struct dm_struct *dm,
1488*4882a593Smuzhiyun 				enum phydm_pause_type pause_type, u8 rssi);
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun void phydm_fw_dm_ctrl_en(void *dm_void, enum phydm_func_idx fun_idx,
1491*4882a593Smuzhiyun 			 boolean enable);
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun void
1494*4882a593Smuzhiyun odm_cmn_info_init(struct dm_struct *dm, enum odm_cmninfo cmn_info, u64 value);
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun void
1497*4882a593Smuzhiyun odm_cmn_info_hook(struct dm_struct *dm, enum odm_cmninfo cmn_info, void *value);
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun void
1500*4882a593Smuzhiyun odm_cmn_info_update(struct dm_struct *dm, u32 cmn_info, u64 value);
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun u32
1503*4882a593Smuzhiyun phydm_cmn_info_query(struct dm_struct *dm, enum phydm_info_query info_type);
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun void
1506*4882a593Smuzhiyun odm_init_all_timers(struct dm_struct *dm);
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun void
1509*4882a593Smuzhiyun odm_cancel_all_timers(struct dm_struct *dm);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun void
1512*4882a593Smuzhiyun odm_release_all_timers(struct dm_struct *dm);
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun void *
1515*4882a593Smuzhiyun phydm_get_structure(struct dm_struct *dm, u8 structure_type);
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun void
1518*4882a593Smuzhiyun phydm_dc_cancellation(struct dm_struct *dm);
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun void
1521*4882a593Smuzhiyun phydm_receiver_blocking(void *dm_void);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun void
1524*4882a593Smuzhiyun phydm_dyn_bw_indication(void *dm_void);
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun void
1527*4882a593Smuzhiyun phydm_iot_patch_id_update(void *dm_void, u32 iot_idx, boolean en);
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun #ifdef CONFIG_DYNAMIC_TXCOLLISION_TH
1531*4882a593Smuzhiyun void
1532*4882a593Smuzhiyun phydm_tx_collsion_th_init(void *dm_void);
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun void
1535*4882a593Smuzhiyun phydm_tx_collsion_th_set(void *dm_void, u8 val_r2t, u8 val_t2r);
1536*4882a593Smuzhiyun #endif
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
1539*4882a593Smuzhiyun void
1540*4882a593Smuzhiyun odm_init_all_work_items(
1541*4882a593Smuzhiyun 	struct dm_struct	*dm
1542*4882a593Smuzhiyun );
1543*4882a593Smuzhiyun void
1544*4882a593Smuzhiyun odm_free_all_work_items(
1545*4882a593Smuzhiyun 	struct dm_struct	*dm
1546*4882a593Smuzhiyun );
1547*4882a593Smuzhiyun #endif	/*@#if (DM_ODM_SUPPORT_TYPE == ODM_WIN)*/
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_CE)
1550*4882a593Smuzhiyun void
1551*4882a593Smuzhiyun odm_dtc(struct dm_struct *dm);
1552*4882a593Smuzhiyun #endif
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_AP)
1555*4882a593Smuzhiyun void
1556*4882a593Smuzhiyun odm_init_all_threads(
1557*4882a593Smuzhiyun 	struct dm_struct	*dm
1558*4882a593Smuzhiyun );
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun void
1561*4882a593Smuzhiyun odm_stop_all_threads(
1562*4882a593Smuzhiyun 	struct dm_struct	*dm
1563*4882a593Smuzhiyun );
1564*4882a593Smuzhiyun #endif
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun #endif
1567